

#### INTRODUCTION

Micro Linear Corporation was founded in 1983 as an analog ASIC manufacturer and has since developed a portfolio of standard products represented by this databook. Micro Linear owns and occupies 100,000 square feet of combined manufacturing and office space at its headquarters in San Jose, California. These facilities house marketing, sales, and administration, as well as an advanced high-speed analog test floor, design engineering and CAD facilities. The Company recently opened a design center in Cambridge, England to focus on selected radio frequency products.

Micro Linear designs, develops and markets high-performance analog and mixed-signal standard integrated circuits for a broad range of applications within the communications, computer and industrial markets. The Company's products provide highly integrated system-level solutions for a variety of applications. Micro Linear is committed to supplying state-of-the-art analog and mixed-signal system-level integrated circuits with the highest quality standards and the best service possible to our customers.

This catalog contains information on more than 240 products, with focus on the following application segments:

Local Area Networks

**Telecommunications** 

Mass Storage

**Bus Products** 

Video Products

Data Acquisition

Switch Mode Power Supplies

Fluorescent Lamp Ballasts

Motor Controls

**Battery Management** 

For the most current version of a particular datasheet, please refer to our website at www.microlinear.com. Product datasheets and applications information are available as downloadable pdf files. New products are added to the website as they are announced, and can be found in the "What's New" section of the site.



# Micro Linear Corporation Data Book 1997

© Micro Linear 1997 Matter Linear and Silent switcher are registered trademarks of Micro Linear Corporation. All other trademarks are the property of their respective owners. Products described in this document may be covered by one or more of the following patents, U.S. 4,897,611; 4,964,026; 5,027,116; 5,281,862; 5,283,483; 5,418,502; 5,508,570; 5,5594,376; j.5994,376; j.599

#### LIFE SUPPORT POLICY

MICRO LINEAR'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF MICRO LINEAR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

Micro Linear reserves the right to make changes to any product herein to improve reliability, function or design. Micro Linear does not assume any liability arising out of the application or use of any product described herein, neither does it convey any license under its patent right nor the rights of others. The circuits contained in this data sheet are offered as possible applications only. Micro Linear makes no warranties or representations as to whether the illustrated circuits infringe any intellectual property rights of others, and will accept no responsibility or liability for use of any application herein. The customer is urged to consult with appropriate legal counsel before deciding on a particular application.



# 1997 Product Data Book

| GENERAL INFORMATION            | 1  |
|--------------------------------|----|
| NETWORKING PRODUCTS            | 2  |
| TELECOM                        | 3  |
| MASS STORAGE                   | 4  |
| BUS PRODUCTS                   | 5  |
| VIDEO PRODUCTS                 | 6  |
| DATA CONVERSION                | 7  |
| POWER SUPPLY                   | 8  |
| ELECTRONIC BALLAST CONTROLLERS | 9  |
| MOTOR CONTROL                  | 10 |
| BATTERY MANAGEMENT             | 11 |
| QUALITY AND RELIABILITY        | 12 |
| PACKAGING INFORMATION          | 13 |





| SECTION 1   | GENERAL INFOR    | MATION                                         |  |
|-------------|------------------|------------------------------------------------|--|
| SECTION 1 - |                  | ndex                                           |  |
|             |                  | Information                                    |  |
|             |                  | Cross Reference                                |  |
|             | Atternate source | Closs Reference                                |  |
| SECTION 2 — | NETWORKING P     | RODUCTS                                        |  |
|             | Selection Guide  |                                                |  |
|             | ML2652/53        | 10Base-T Physical Interface Chip               |  |
|             | ML2656           | 10BASE-T Multi-port Repeater (6)               |  |
|             | ML4621           | Data Quantizer                                 |  |
|             | ML4622/24        | Fiber Optic Data Quantizer                     |  |
|             | ML4632           | Fiber Optic LED Driver                         |  |
|             | ML4642           | AUI Multiplexer                                |  |
|             | ML4644           | 4 Port AUI Multiplexer                         |  |
|             | ML4652/58        | 10BASE-T Transceiver                           |  |
|             | ML4662           | 10BASE-FL Transceiver                          |  |
|             | ML4663           | Single Chip 10BASE-FL Transceiver              |  |
|             | ML4664/69        | 10BASE-FL to 10BASE-T Converter                |  |
|             | ML4665           | Low Cost Single Chip 10BASE-FL Transceiver     |  |
|             | ML4667           | Low Power 10BASE-FL Transceiver                |  |
|             | ML4668           | Low Power Single Chip 10BASE-FL Transceiver    |  |
|             | ML4670           | Multi-Standard Serial Transceiver              |  |
|             | ML6622           | High-Speed Data Quantizer                      |  |
|             | ML6633           | High Speed Fiber Optic LED Driver              |  |
|             | ML6671           | TP-PMD Transceiver                             |  |
|             | ML6672           | ATM UTP Transceiver                            |  |
|             | ML6673           | Fast Ethernet/FDDI TP-PMD Transceiver          |  |
|             | ML6674           | ATM 155Mbps UTP Transceiver                    |  |
|             | ML6680           | Token Ring Copper-to-Fiber Converter           |  |
|             | ML6682           | Token Ring Physical Interface                  |  |
|             | ML6686           | Intelligent Token Ring Physical Interface      |  |
|             | ML6691           | 100BASE-T MII-to-PMD Transceiver               |  |
|             | ML6692           | 100BASE-TX Physical Layer with MII             |  |
|             | ML6694           | 100BASE-TX Physical Layer with 5-Bit Interface |  |
|             | ML6698           | 100BASE-TX Physical Layer with 5-Bit Interface |  |

|             |                 |                                                                                    | PAGE  |
|-------------|-----------------|------------------------------------------------------------------------------------|-------|
| SECTION 3 — | TELECOM         |                                                                                    |       |
|             | Selection Guide |                                                                                    | 3-1   |
|             | ML2003/04       | Logarithmic Gain/Attenuator                                                        | 3-3   |
|             | ML2008/09       | μP Compatible Logarithmic Gain/Attenuator                                          | 3-15  |
|             | ML2020          | Telephone Line Equalizer                                                           |       |
|             | ML2021          | Telephone Line Equalizer                                                           |       |
|             | ML2031/32       | Tone Detector                                                                      |       |
|             | ML2035          | Serial Input Programmable Sine Wave Generator                                      | 3-57  |
|             | ML2036          | Serial Input Programmable Sine Wave Generator with Digital Gain Control            |       |
|             | ML2037          | 500kHz, Serial Input, Programmable Sine Wave Generator with Digital Gain Control   | 3-75  |
|             | ML2038          | 500kHz, Parallel Input, Programmable Sine Wave Generator with Digital Gain Control | 3-83  |
|             | ML2039          | 500kHz, Serial Input Programmable Sine Wave Generator                              | 3-91  |
|             | ML2110          | Universal Dual Filter                                                              | 3-99  |
|             | ML2111          | Universal Dual High Frequency Filter                                               | 3-121 |
| SECTION 4 — | MASS STORAGE    |                                                                                    |       |
|             | Selection Guide |                                                                                    | 4-1   |
|             | ML4406/07       | Disc Voice Coil Servo Driver                                                       | 4-5   |
|             | ML4408          | Low Voltage Drop Voice Coil Servo Driver                                           | 4-11  |
|             | ML4410          | Sensorless Spindle Motor Controller                                                | 4-19  |
|             | ML4411/11A      | Sensorless Spindle Motor Controller                                                | 4-31  |
|             | ML4412          | Enhanced Sensorless BLDC Motor Controller                                          | 4-45  |
|             | ML4418          | Voice Coil Driver                                                                  | 4-59  |
|             | ML4420          | Enhanced Sensorless BLDC Motor Controller                                          | 4-67  |
|             | ML4431          | Servo Demodulator                                                                  | 4-81  |
|             | ML4451          | 2-Channel Preamplifier for Tape Drives                                             | 4-89  |
|             | ML4452          | MR Head Preamplifier for Tape Drives 2-CH Read and 1-CH Write with Readback        | 4-97  |
|             | ML4506          | 5V Disk Voice Coil Servo Driver                                                    | 4-103 |
|             | ML4508          | Low Voltage Drop Voice Coil Servo Driver                                           | 4-111 |
|             | ML4510          | 5V Sensorless Spindle Motor Controller                                             | 4-119 |
|             | ML4532/33/36    | Servo Burst Area Detector                                                          | 4-129 |
|             | ML4534          | Area Detector Based Embedded Servo Demodulator                                     | 4-139 |
|             | ML4535          | Area Detection Based Hybrid Servo Demodulator                                      | 4-147 |
|             | ML4568          | Disk Pulse Detector + Embedded Servo Demodulator                                   | 4-159 |
|             | ML511/11R       | 4, 6, 7, or 8-Channel Ferrite Read/Write Circuits                                  | 4-175 |
|             | ML541           | Read Data Processor                                                                | 4-183 |
|             | ML6012          | 3.5" R/W MOD Read Channel Front-end Processor                                      | 4-193 |

|             |                 |                                                                | PAGE  |
|-------------|-----------------|----------------------------------------------------------------|-------|
| SECTION 4 — | MASS STORAGE (  | Continued)                                                     |       |
|             | ML6013          | 3.5" R/W MOD Read Channel Back-end Processor                   | 4-207 |
|             | ML6024          | 16 Mbps Filter/Equalizer for Tape Drives                       | 4-223 |
|             | ML6025          | 24 Mbps Read Channel Filter/Equalizer                          | 4-233 |
|             | ML6026          | 36 Mbps Read Channel Filter/Equalizer                          | 4-243 |
|             | ML6035          | 5V Spindle Motor Controller and Driver                         | 4-253 |
|             | ML6042          | Tape Drive Data Channel Processor                              | 4-265 |
|             | ML6310          | 3V/5V Read Channel Front-end Processor                         | 4-283 |
|             | ML6311          | 3V/5V Read Channel Back-end Processor                          | 4-299 |
|             | ML6320          | 3V/5V 4-Channel Thin-Film Read/Write Circuit                   | 4-315 |
|             | ML8464C         | Pulse Detector                                                 | 4-321 |
| SECTION 5 — | BUS PRODUCTS    |                                                                |       |
|             | Selection Guide |                                                                | 5-1   |
|             | ML6500          | Programmable Adaptive Clock Manager (PACMan <sup>TM</sup> )    | 5-3   |
|             | ML6508          | Programmable Adaptive Clock Manager (PACMan <sup>TM</sup> )    | 5-19  |
|             | ML6509          | Active SCSI Terminator                                         | 5-35  |
|             | ML6510          | Series Programmable Adaptive Clock Manager (PACMan™)           | 5-43  |
|             | ML6518          | 18 Line Hot-Insertable Active SCSI Terminator                  | 5-61  |
|             | ML65244/L244    | High Speed Dual Quad Buffer/Line Drivers                       | 5-69  |
|             | ML65T244        | 3.3V High Speed Dual Quad Buffer/Line Drivers                  | 5-75  |
|             | ML65245/L245    | High Speed Octal Buffer Transceivers                           | 5-81  |
|             | ML65T245        | 3.3V High Speed Octal Buffer Transceivers                      | 5-91  |
|             | ML65541/L541    | High Speed Octal Buffer/Line Drivers                           | 5-97  |
|             | ML65T541        | 3.3V High Speed Octal Buffer/Line Drivers                      | 5-103 |
|             | ML6550          | Bus Termination Regulator                                      | 5-109 |
|             | ML6599          | Hot-Insertable Active SCSI Terminator                          | 5-117 |
| SECTION 6 — | VIDEO PRODUC    | TS                                                             |       |
|             | Selection Guide |                                                                | 6-1   |
|             | ML6401          | 8-Bit 20 MSPS A/D Converter                                    | 6-3   |
|             | ML6420/22       | Triple/Dual Phase-Equalized, Low-Pass Video Filter             | 6-11  |
|             | ML6421          | Triple Phase and Sinx/x Equalized, Low-Pass Video Filter       | 6-31  |
|             | ML6423          | Dual Phase and Sinx/x Equalized, S-Video Low-Pass Video Filter | 6-43  |
|             | ML6424/25       | CCIR601 Video Lowpass Filter with Optional Sinx/x Correction   | 6-53  |
|             | ML6430          | Genlocking Sync Generator with                                 | 6-65  |

|             |                 |                                                                            | PAGE  |
|-------------|-----------------|----------------------------------------------------------------------------|-------|
| SECTION 7 — | DATA CONVERSI   | ION                                                                        |       |
|             | Selection Guide |                                                                            | 7-1   |
|             | ML2221          | Serial Peripheral Interface (SPI)  12-Bit Plus Sign A/D Converter with S/H | 7-3   |
|             | ML2223          | Asynchronous Serial Interface 12-Bit Plus Sign A/D Converter with S/H      | 7-19  |
|             | ML2252/59       | μP Compatible 8-Bit A/D Converters with 2- or 8-Channel Multiplexer        | 7-27  |
|             | ML2258          | μP Compatible 8-Bit A/D Converter with 8-Channel Multiplexer               | 7-39  |
|             | ML2261          | μP Compatible High-Speed 8-Bit A/D Converter with T/H (S/H)                | 7-49  |
|             | ML2264          | 4-Channel High-Speed 8-Bit A/D Converter with T/H (S/H)                    |       |
|             | ML2271          | μP Compatible High-Speed 10-Bit A/D Converter with S/H                     | 7-81  |
|             | ML2280/83       | Serial I/O 8-Bit A/D Converters                                            |       |
|             | ML2281/2/4/8    | Serial I/O 8-Bit A/D Converters with Multiplexer Options                   | 7-113 |
|             | ML2330          | Selectable Dual 3V/3.3V/5V 8-Bit DACs                                      | 7-137 |
|             | ML2340/50       | Single Supply, Programmable 8-Bit D/A Converters                           | 7-143 |
|             | ML2341/51       | Single Supply Programmable 8-Bit D/A Converters                            |       |
|             | ML2375/77       | DSP Analog I/O Peripheral                                                  | 7-167 |
| SECTION 8 — | POWER SUPPLY    |                                                                            |       |
|             | Selection Guide |                                                                            | 8-1   |
|             | ML4800          | Low Start-up Current PFC/PWM Controller Combo                              | 8-3   |
|             | ML4801          | Variable Feedforward PFC/PWM Controller Combo                              | 8-5   |
|             | ML4802          | PFC/PWM Controller Combo with Green Mode                                   | 8-7   |
|             | ML4809          | High Frequency PWM Controller                                              | 8-9   |
|             | ML4810/11       | High Frequency Power Supply Controller                                     | 8-21  |
|             | ML4812          | Power Factor Controller                                                    | 8-29  |
|             | ML4813          | Flyback Power Factor Controller                                            | 8-43  |
|             | ML4815          | Zero Voltage Switching Resonant Controller                                 |       |
|             | ML4816          | High Frequency Multi-Mode Resonant Controller                              | 8-71  |
|             | ML4817          | Single Ended High Frequency PWM Controller                                 | 8-85  |
|             | ML4818          | Phase Modulation/Soft Switching Controller                                 | 8-93  |
|             | ML4819          | Power Factor and PWM Controller "Combo"                                    | 8-105 |
|             | ML4821          | Power Factor Controller                                                    | 8-121 |
|             | ML4822          | ZVS Average Current PFC Controller                                         | 8-131 |
|             | ML4823          | High Frequency Power Supply Controller                                     |       |
|             | ML4824          | Power Factor Correction and PWM Controller Combo                           |       |
|             | ML4825          | High Frequency Power Supply Controller                                     |       |
|             | ML4826          | PFC and Dual Output PWM Controller Combo                                   |       |
|             | ML4828          | BiCMOS Phase Modulation/Soft Switching Controller                          |       |
|             | ML4841          | Variable Feedforward PFC/PWM Controller Combo                              |       |
|             |                 | Tanada i dedidi mara i i chi wini Controller Combo                         | 0-133 |

|              |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | FAGE   |
|--------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| SECTION 9 —  | ELECTRONIC BA   | LLAST CONTROLLERS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |        |
|              | Selection Guide |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 9-1    |
|              | ML4830          | Electronic Ballast Controller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        |
|              | ML4831          | Electronic Ballast Controller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 9-17   |
|              | ML4832          | Electronic Ballast Controller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 9-31   |
|              | ML4833          | Electronic Ballast Controller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 9-45   |
|              |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |
| SECTION 10—  | MOTOR CONTR     | OL CONTRACTOR OF THE CONTRACTO |        |
|              | Selection Guide |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 10-1   |
|              | ML4421          | Variable Speed AC Induction Motor Controller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 10-3   |
|              | ML4423          | 3-Phase and Single/2-Phase                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        |
|              |                 | Variable Speed AC Induction Motor Controller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |        |
|              | ML4425/26       | Sensorless BLDC PWM Motor Controller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        |
|              | ML4428          | Sensorless Smart-Start™ BLDC PWM Motor Controller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 10-39  |
| SECTION 11 — | - BATTERY MANA  | GEMENT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |        |
| SECTION II   | Selection Guide | GEMENT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 11-1   |
|              | ML4751          | Adjustable Output Low Current Boost Regulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        |
|              | ML4761          | Adjustable Output Low Voltage Boost Regulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        |
|              | ML4771          | High Current Boost Regulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |        |
|              | ML4775          | Adjustable Output Low Voltage Boost Regulator with Shutdown                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        |
|              | ML4790          | Adjustable Output Low Ripple Boost Regulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |        |
|              | ML4850          | Low Current Single Cell Boost Regulator with Detect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |        |
|              | ML4851          | Low Current, Voltage Boost Regulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |        |
|              | ML4861          | Low Voltage Boost Regulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        |
|              | ML4862          | Battery Power Control IC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |        |
|              | ML4863          | High Efficiency Flyback Controller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |        |
|              | ML4864          | LCD Backlight Lamp Driver with Contrast                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |        |
|              | ML4865          | High Voltage High Current Boost Regulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |        |
|              | ML4866          | 3.3V Output DC-DC Step-Down Converter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |        |
|              | ML4868          | High Frequency, Low Voltage Boost Regulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        |
|              | ML4871          | High Current Boost Regulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |        |
|              | ML4872          | High Current Boost Regulator with Shutdown                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        |
|              | ML4873          | Battery Power Control IC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |        |
|              | ML4874          | LCD Backlight Lamp Driver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 11-153 |
|              | ML4875          | Low Voltage Boost Regulator with Shutdown                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |        |
|              | ML4876          | LCD Backlight Lamp Driver with Contrast                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |        |
|              | ML4877          | LCD Backlight Lamp Driver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |        |
|              | ML4878          | ML4878 LCD Backlight Lamp Driver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |        |
|              | ML4880          | Portable PC/MCIA Power Controller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |        |
|              | ML4890          | High Efficiency, Low Ripple Boost Regulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |        |

|              |                 |                                                                        | PAGE  |
|--------------|-----------------|------------------------------------------------------------------------|-------|
| SECTION 11 — | - BATTERY MANA  | GEMENT (Continued)                                                     |       |
|              | ML4894          | Synchronous Buck Controller                                            | 11-22 |
| •            | ML4895          | Synchronous Buck Controller                                            | 11-23 |
|              | ML4896          | Dual Output Synchronous Buck Controller                                | 11-24 |
|              | ML4900          | High Current Synchronous Buck Controller                               |       |
|              | ML4901          | High Current Synchronous Buck Controller                               |       |
|              | ML4902          | High Current Synchronous Buck Controller                               |       |
|              | ML4950          | Adjustable Output, Low Current Single Cell Boost Regulator with Detect |       |
|              | ML4951          | Adjustable Output, Low Current Low Voltage Boost Regulator with Detect |       |
|              | ML4961          | Adjustable Output, Low Voltage Boost Regulator with Detect             |       |
| SECTION 12 – | - QUALITY AND R | REIABILITY                                                             |       |
|              | -               | ability                                                                | 12-1  |
|              | Appendix A — Fa | ailure Rate Calculation                                                | 12-9  |
| SECTION 13 – | – PACKAGING INI | FROMATION                                                              |       |
|              | Package: J08    | 8-Pin CERDIP                                                           | 13-1  |
|              | Package: P08    | 8-Pin PDIP                                                             | 13-1  |
|              | Package: S08    | 8-Pin SOIC                                                             | 13-2  |
|              | Package: T08    | 8-Pin TSSOP                                                            | 13-2  |
|              | Package: J14    | 14-Pin CERDIP                                                          | 13-3  |
|              | Package: P14    | 14-Pin PDIP                                                            | 13-3  |
|              | Package: S14    | 14-Pin SOIC                                                            | 13-4  |
|              | Package: T14    | 14-Pin TSSOP                                                           | 13-4  |
|              | Package: J16    | 16-Pin CERDIP                                                          | 13-5  |
|              | Package: P16    | 16-Pin PDIP                                                            | 13-5  |
|              | Package: S16N   | 16-Pin Narrow SOIC                                                     | 13-6  |
|              | Package: S16W   | 16-Pin Wide SOIC                                                       | 13-6  |
|              | Package: T16    | 16-Pin TSSOP                                                           | 13-7  |
|              | Package: J18    | 18-Pin CERDIP                                                          | 13-7  |
|              | Package: P18    | 18-Pin PDIP                                                            | 13-8  |
|              | Package: S18    | 18-Pin SOIC                                                            | 13-8  |
|              | Package: J20    | 20-Pin CERDIP                                                          | 13-9  |
|              | Package: K20    | 20-Pin QSOP                                                            | 13-9  |
|              | Package: P20    | 20-Pin PDIP                                                            | 13-10 |

|              |                  |                             | PAGE  |
|--------------|------------------|-----------------------------|-------|
| SECTION 13 - | – PACKAGING INFI | ROMATION (Continued)        |       |
|              | Package: Q20     | 20-Pin PLCC                 | 13-10 |
|              | Package: R20     | 20-Pin SSOP                 | 13-11 |
|              | Package: S20     | 20-Pin SOIC                 | 13-11 |
|              | Package: T20     | 20-Pin TSSOP                | 13-12 |
|              | Package: P22     | 22-Pin PDIP                 | 13-12 |
|              | Package: J24N    | 24-Pin Narrow CERDIP        | 13-13 |
|              | Package: J24W    | 24-Pin Wide CERDIP          | 13-13 |
|              | Package: P24N    | 24-Pin Narrow PDIP          | 13-14 |
|              | Package: P24W    | 24-Pin Wide PDIP            | 13-14 |
|              | Package: R24     | 24-Pin SSOP                 | 13-15 |
|              | Package: S24     | 24-Pin SOIC                 | 13-15 |
|              | Package: J28     | 28-Pin CERDIP               | 13-16 |
|              | Package: P28N    | 28-Pin Narrow PDIP          | 13-16 |
|              | Package: P28W    | 28-Pin Wide PDIP            | 13-17 |
|              | Package: Q28     | 28-Pin PLCC                 | 13-17 |
|              | Package: R28     | 28-Pin SSOP                 | 13-18 |
|              | Package: S28     | 28-Pin SOIC                 | 13-18 |
|              | Package: H32-7   | 32-Pin (7 x 7 x 1mm) TQFP   | 13-19 |
|              | Package: Q32     | 32-Pin PLCC                 | 13-19 |
|              | Package: \$32    | 32-Pin SOIC                 | 13-20 |
|              | Package: P40     | 40-Pin PDIP                 | 13-20 |
|              | Package: G44     | 44-Pin (10 x 10 x 2mm) PQFP | 13-21 |
|              | Package: H44-10  | 44-Pin (10 x 10 x 1mm) TQFP | 13-21 |
|              | Package: Q44     | 44-Pin PLCC                 | 13-22 |
|              | Package: R48     | 48-Pin SSOP                 | 13-22 |
|              | Package: G52     | 52-Pin (10 x 10 x 2mm) PQFP | 13-23 |
|              | Package: Q52     | 52-Pin PLCC                 | 13-23 |
|              | Package: R56     | 56-Pin SSOP                 | 13-24 |
|              | Package: H64-10  | 64-Pin (10 x 10 x 1mm) TQFP | 13-24 |
|              | Package: Q68     | 68-Pin PLCC                 | 13-25 |

Package: Q84

### **General Information**

### **Section 1**

| Alpha Numeric Index              | 1-1 |
|----------------------------------|-----|
| General Ordering Information     | 1-5 |
| Alternate Source Cross Reference | 1-6 |





# Alpha Numeric Index

| ML2003           | Logarithmic Gain/Attenuator                                                        |
|------------------|------------------------------------------------------------------------------------|
| ML2004           | Logarithmic Gain/Attenuator                                                        |
| ML2008           | μP Compatible Logarithmic Gain/Attenuator                                          |
| ML2009           | μP Compatible Logarithmic Gain/Attenuator                                          |
| ML2020           | Telephone Line Equalizer                                                           |
| ML2021           | Telephone Line Equalizer                                                           |
| ML2031           | Tone Detector                                                                      |
| ML2032           | Tone Detector                                                                      |
| ML2035           | Serial Input Programmable Sine Wave Generator                                      |
| ML2036           | Serial Input Programmable Sine Wave Generator with Digital Gain Control            |
| ML2037           | 500kHz, Serial Input, Programmable Sine Wave Generator with Digital Gain Control   |
| ML2038           | 500kHz, Parallel Input, Programmable Sine Wave Generator with Digital Gain Control |
| ML2039           | 500kHz, Serial Input Programmable Sine Wave Generator                              |
| ML2110           | Universal Dual Filter                                                              |
| ML2111           | Universal Dual High Frequency Filter                                               |
| ML2221           | Serial Peripheral Interface (SPI) 12-Bit Plus Sign A/D Converter with S/H          |
| ML2223           | Asynchronous Serial Interface 12-Bit Plus Sign A/D Converter with S/H              |
| ML2252           | μP Compatible 8-Bit A/D Converters with 2- or 8-Channel Multiplexer                |
| ML2258           | μP Compatible 8-Bit A/D Converter with 8-Channel Multiplexer                       |
| ML2259           | μP Compatible 8-Bit A/D Converters with 2- or 8-Channel Multiplexer                |
| ML2261           | μP Compatible High-Speed 8-Bit A/D Converter with T/H (S/H)                        |
| ML2264           | 4-Channel High-Speed 8-Bit A/D Converter with T/H (S/H)                            |
| ML2271           | μP Compatible High-Speed 10-Bit A/D Converter with S/H                             |
| ML2280           | Serial I/O 8-Bit A/D Converters                                                    |
| ML2281           | Serial I/O 8-Bit A/D Converters with Multiplexer Options                           |
| ML2282           | Serial I/O 8-Bit A/D Converters with Multiplexer Options                           |
| ML2283           | Serial I/O 8-Bit A/D Converters                                                    |
| ML2284           | Serial I/O 8-Bit A/D Converters with Multiplexer Options                           |
| ML2288           | Serial I/O 8-Bit A/D Converters with Multiplexer Options                           |
| ML2330           | Selectable Dual 3V/3.3V/5V 8-Bit DACs                                              |
| ML2330<br>ML2340 | Single Supply, Programmable 8-Bit D/A Converters                                   |
| ML2340<br>ML2341 | Single Supply Programmable 8-Bit D/A Converters                                    |
| ML2350           | Single Supply, Programmable 8-Bit D/A Converters                                   |
|                  |                                                                                    |
| ML2351           | Single Supply Programmable 8-Bit D/A Converters                                    |
| ML2375           | DSP Analog I/O Peripheral                                                          |
| ML2377           | DSP Analog I/O Peripheral                                                          |
| ML2652           | 10Base-T Physical Interface Chip                                                   |
| ML2653           | 10Base-T Physical Interface Chip                                                   |
| ML2656           | 10BASE-T Multi-port Repeater (6)                                                   |
| ML4406           | Disc Voice Coil Servo Driver                                                       |
| ML4407           | Disc Voice Coil Servo Driver                                                       |
| ML4408           | Low Voltage Drop Voice Coil Servo Driver                                           |
| ML4410           | Sensorless Spindle Motor Controller                                                |
| ML4411           | Sensorless Spindle Motor Controller                                                |
| ML4411A          | Sensorless Spindle Motor Controller                                                |
| ML4412           | Enhanced Sensorless BLDC Motor Controller                                          |
| ML4418           | Voice Coil Driver                                                                  |
| ML4420           | Enhanced Sensorless BLDC Motor Controller                                          |
| ML4421           | Variable Speed AC Induction Motor Controller                                       |
| ML4423           | 3-Phase and Single/2-Phase Variable Speed AC Induction Motor Controller            |
| MI 4425          | Sensorless RLDC PW/M Motor Controller                                              |

### Alpha Numeric Index

| ML4426           | Sensorless BLDC PWM Motor Controller                                        |  |
|------------------|-----------------------------------------------------------------------------|--|
| ML4428           | Sensorless Smart-Start™ BLDC PWM Motor Controller                           |  |
| ML4431           | Servo Demodulator                                                           |  |
| ML4451           | 2-Channel Preamplifier for Tape Drives                                      |  |
| ML4452           | MR Head Preamplifier for Tape Drives 2-CH Read and 1-CH Write with Readback |  |
| ML4506           | 5V Disk Voice Coil Servo Driver                                             |  |
| ML4508           | Low Voltage Drop Voice Coil Servo Driver                                    |  |
| ML4510           | 5V Sensorless Spindle Motor Controller                                      |  |
| ML4532           | Servo Burst Area Detector                                                   |  |
| ML4533           | Servo Burst Area Detector                                                   |  |
| ML4533           | Area Detector Based Embedded Servo Demodulator                              |  |
| ML4534<br>ML4535 | Area Detection Based Hybrid Servo Demodulator                               |  |
| ML4536           | Servo Burst Area Detector                                                   |  |
| ML4556<br>ML4568 | Disk Pulse Detector + Embedded Servo Demodulator                            |  |
|                  |                                                                             |  |
| ML4621           | Data Quantizer                                                              |  |
| ML4622           | Fiber Optic Data Quantizer                                                  |  |
| ML4624           | Fiber Optic Data Quantizer                                                  |  |
| ML4632           | Fiber Optic LED Driver                                                      |  |
| ML4642           | AUI Multiplexer                                                             |  |
| ML4644           | 4 Port AUI Multiplexer                                                      |  |
| ML4652           | 10BASE-T Transceiver                                                        |  |
| ML4658           | 10BASE-T Transceiver                                                        |  |
| ML4662           | 10BASE-FL Transceiver                                                       |  |
| ML4663           | Single Chip 10BASE-FL Transceiver                                           |  |
| ML4664           | 10BASE-FL to 10BASE-T Converter                                             |  |
| ML4665           | Low Cost Single Chip 10BASE-FL Transceiver                                  |  |
| ML4667           | Low Power 10BASE-FL Transceiver                                             |  |
| ML4668           | Low Power Single Chip 10BASE-FL Transceiver                                 |  |
| ML4669           | 10BASE-FL to 10BASE-T Converter                                             |  |
| ML4670           | Multi-Standard Serial Transceiver                                           |  |
| ML4751           | Adjustable Output Low Current Boost Regulator                               |  |
| ML4761           | Adjustable Output Low Voltage Boost Regulator                               |  |
| ML4771           | High Current Boost Regulator                                                |  |
| ML4775           | Adjustable Output Low Voltage Boost Regulator with Shutdown                 |  |
| ML4790           | Adjustable Output Low Ripple Boost Regulator                                |  |
| ML4800           | Low Start-up Current PFC/PWM Controller Combo                               |  |
| ML4801           | Variable Feedforward PFC/PWM Controller Combo                               |  |
| ML4802           | PFC/PWM Controller Combo with Green Mode                                    |  |
| ML4809           | High Frequency PWM Controller                                               |  |
| ML4810           | High Frequency Power Supply Controller                                      |  |
| ML4811           | High Frequency Power Supply Controller                                      |  |
| ML4812           | Power Factor Controller                                                     |  |
| ML4813           | Flyback Power Factor Controller                                             |  |
| ML4815           | Zero Voltage Switching Resonant Controller                                  |  |
| ML4816           | High Frequency Multi-Mode Resonant Controller                               |  |
| ML4817           | Single Ended High Frequency PWM Controller                                  |  |
| ML4818           | Phase Modulation/Soft Switching Controller                                  |  |
| ML4819           | Power Factor and PWM Controller "Combo"                                     |  |
| ML4821           | Power Factor Controller                                                     |  |
| ML4822           | ZVS Average Current PFC Controller                                          |  |
| ML4823           | High Frequency Power Supply Controller                                      |  |
| ML4824           | Power Factor Correction and PWM Controller Combo                            |  |
| ML4825           | High Frequency Power Supply Controller                                      |  |
| ML4826           | PFC and Dual Output PWM Controller Combo                                    |  |
| ML4828           | BiCMOS Phase Modulation/Soft Switching Controller                           |  |
| ML4830           | Electronic Ballast Controller                                               |  |
| ML4831           | Electronic Ballast Controller                                               |  |
| ML4631<br>ML4832 | Flectronic Ballast Controller                                               |  |
|                  |                                                                             |  |

|                  |                                                                        | PA   |
|------------------|------------------------------------------------------------------------|------|
| ML4833           | Electronic Ballast Controller                                          | 9    |
| ML4841           | Variable Feedforward PFC/PWM Controller Combo                          | 8-   |
| ML4850           | Low Current Single Cell Boost Regulator with Detect                    | 11   |
| ML4851           | Low Current, Voltage Boost Regulator                                   | 11   |
| ML4861           | Low Voltage Boost Regulator                                            | 11   |
| ML4862           | Battery Power Control IC                                               | 11   |
| ML4863           | High Efficiency Flyback Controller                                     | 11   |
| ML4864           | LCD Backlight Lamp Driver with Contrast                                | - 11 |
| ML4865           | High Voltage High Current Boost Regulator                              | 11   |
| ML4866           | 3.3V Output DC-DC Step-Down Converter                                  | 11   |
| ML4868           | High Frequency, Low Voltage Boost Regulator                            | 11   |
| ML4871           | High Current Boost Regulator                                           | 11   |
| ML4872           | High Current Boost Regulator with Shutdown                             | 11   |
| ML4873           | Battery Power Control IC                                               | 11   |
| ML4874           | LCD Backlight Lamp Driver                                              | 11   |
| ML4875           | Low Voltage Boost Regulator with Shutdown                              | 11   |
| ML4876           | LCD Backlight Lamp Driver with Contrast                                | 11   |
| ML4877           | LCD Backlight Lamp Driver                                              | 11   |
| ML4878           | ML4878 LCD Backlight Lamp Driver                                       | 11   |
| ML4880           | Portable PC/MCIA Power Controller                                      | 1    |
| ML4890           | High Efficiency, Low Ripple Boost Regulator                            | 1    |
| ML4894           | Synchronous Buck Controller                                            | 1    |
| ML4895           | Synchronous Buck Controller                                            | 1    |
| ML4896           | Dual Output Synchronous Buck Controller                                | 1    |
| ML4900           | High Current Synchronous Buck Controller                               | 1    |
| ML4901           | High Current Synchronous Buck Controller                               | 1    |
| ML4902           | High Current Synchronous Buck Controller                               |      |
| ML4950           | Adjustable Output, Low Current Single Cell Boost Regulator with Detect | 1    |
| ML4951           |                                                                        |      |
| ML4951<br>ML4961 | Adjustable Output, Low Current Low Voltage Boost Regulator with Detect | 1    |
| ML511            | Adjustable Output, Low Voltage Boost Regulator with Detect             | 1    |
|                  | 4, 6, 7, or 8-Channel Ferrite Read/Write Circuits                      | 4.   |
| ML511R<br>ML541  | 4, 6, 7, or 8-Channel Ferrite Read/Write Circuits                      | 4.   |
| ML6012           | Read Data Processor                                                    | 4.   |
| ML6012           | 3.5" R/W MOD Read Channel Front-end Processor                          | 4.   |
|                  | 3.5" R/W MOD Read Channel Back-end Processor                           | 4.   |
| ML6024           | 16 Mbps Filter/Equalizer for Tape Drives                               | 4.   |
| ML6025           | 24 Mbps Read Channel Filter/Equalizer                                  | 4.   |
| ML6026           | 36 Mbps Read Channel Filter/Equalizer                                  | 4.   |
| ML6035           | 5V Spindle Motor Controller and Driver                                 | 4.   |
| ML6042           | Tape Drive Data Channel Processor                                      | 4    |
| ML6310           | 3V/5V Read Channel Front-end Processor                                 | 4.   |
| ML6311           | 3V/5V Read Channel Back-end Processor                                  | 4.   |
| ML6320           | 3V/5V 4-Channel Thin-Film Read/Write Circuit                           | 4.   |
| ML6401           | 8-Bit 20 MSPS A/D Converter                                            | 6.   |
| ML6420           | Triple/Dual Phase-Equalized, Low-Pass Video Filter                     | 6.   |
| ML6421           | Triple Phase and Sinx/x Equalized, Low-Pass Video Filter               | 6    |
| ML6422           | Triple/Dual Phase-Equalized, Low-Pass Video Filter                     | 6    |
| ML6423           | Dual Phase and Sinx/x Equalized, S-Video Low-Pass Video Filter         | 6    |
| ML6424           | CCIR601 Video Lowpass Filter with Optional Sinx/x Correction           | 6    |
| ML6425           | CCIR601 Video Lowpass Filter with Optional Sinx/x Correction           | 6    |
| ML6430           | Genlocking Sync Generator with Digital Audio Clock for NTSC, PAL & VGA | 6    |
| ML6500           | Programmable Adaptive Clock Manager (PACMan <sup>TM</sup> )            | 5    |
| ML6508           | Programmable Adaptive Clock Manager (PACMan <sup>TM</sup> )            | 5    |
| ML6509           | Active SCSI Terminator                                                 | 5-   |
| ML6510           | Series Programmable Adaptive Clock Manager (PACMan <sup>TM</sup> )     | 5-   |
| ML6518           | 18 Line Hot-Insertable Active SCSI Terminator                          | 5-   |
| ML65244          | High Speed Dual Quad Buffer/Line Drivers                               | 5-   |
|                  |                                                                        |      |

### **Alpha Numeric Index**

|          |                                                | PAGE  |
|----------|------------------------------------------------|-------|
| ML65245  | High Speed Octal Buffer Transceivers           | 5-81  |
| ML6550   | Bus Termination Regulator                      | 5-109 |
| ML65541  | High Speed Octal Buffer/Line Drivers           | 5-97  |
| ML6599   | Hot-Insertable Active SCSI Terminator          | 5-117 |
| ML65L244 | High Speed Dual Quad Buffer/Line Drivers       | 5-69  |
| ML65L245 | High Speed Octal Buffer Transceivers           | 5-81  |
| ML65L541 | High Speed Octal Buffer/Line Drivers           | 5-97  |
| ML65T244 | 3.3V High Speed Dual Quad Buffer/Line Drivers  | 5-75  |
| ML65T245 | 3.3V High Speed Octal Buffer Transceivers      | 5-91  |
| ML65T541 | 3.3V High Speed Octal Buffer/Line Drivers      | 5-103 |
| ML6622   | High-Speed Data Quantizer                      | 2-183 |
| ML6633   | High Speed Fiber Optic LED Driver              | 2-189 |
| ML6671   | TP-PMD Transceiver                             | 2-193 |
| ML6672   | ATM UTP Transceiver                            | 2-201 |
| ML6673   | Fast Ethernet/FDDI TP-PMD Transceiver          | 2-209 |
| ML6674   | ATM 155Mbps UTP Transceiver                    | 2-217 |
| ML6680   | Token Ring Copper-to-Fiber Converter           | 2-225 |
| ML6682   | Token Ring Physical Interface                  | 2-237 |
| ML6686   | Intelligent Token Ring Physical Interface      | 2-251 |
| ML6691   | 100BASE-T MII-to-PMD Transceiver               | 2-269 |
| ML6692   | 100BASE-TX Physical Layer with MII             | 2-279 |
| ML6694   | 100BASE-TX Physical Layer with 5-Bit Interface | 2-299 |
| ML6698   | 100BASE-TX Physical Layer with 5-Bit Interface | 2-311 |
| MI 8464C | Pulse Detector                                 | 4-321 |



# **General Ordering Information**

### **Part Number and Package Type Explanation**

#### **PART NUMBER**



#### **PACKAGE TYPE**

| Letter Suffix | Description                               |
|---------------|-------------------------------------------|
| F             | Flat Pack                                 |
| G             | Quad Flat Pack (QFP)                      |
| Н             | 1mm Thin Quad Flat Pack (TQFP)            |
| K             | Quarter Size Small Outline Package (QSOP) |
| P 1           | Plastic DIP                               |
| Q             | Plastic Leaded Chip Carrier (PLCC)        |
| R             | Shrink Small Outline Package (SSOP)       |
| S             | Small Outline (SOIC)                      |
| T             | Thin Shrink Small Outline Package (TSSOP) |



### **Cross Reference Guide**

### **Alternate Source Part Number**

#### **Analog Devices**

| Micro Linear<br>Direct Replacement |
|------------------------------------|
| ML2261CCP                          |
| ML2261CCQ                          |
| ML2261BCP                          |
| ML2261BCQ                          |
| ML2264CCP                          |
| ML2264BCP                          |
|                                    |

#### **Linear Technology**

| Linear Technology<br>Part Number | Micro Linear<br>Direct Replacement |
|----------------------------------|------------------------------------|
| LTC1060ACN                       | ML2110BCP                          |
| LTC1060CN                        | ML2110CCP                          |

#### **National Semiconductor**

| National Semiconductor<br>Part Number | Micro Linear<br>Direct Replacement |
|---------------------------------------|------------------------------------|
| ADC0808CCV                            | ML2258BIQ                          |
| ADC0809CCN                            | ML2258CIP                          |
| ADC0809CCV                            | ML2258CIQ                          |
| ADC0820BCN                            | ML2261BCP                          |
| ADC0820BCV                            | ML2261BCQ                          |
| ADC0820CCN                            | ML2261CCP                          |
| ADC0820CCV                            | ML2261CCQ                          |
| ADC0831BCN                            | ML2281BCP                          |
| ADC0831CCN                            | ML2281CCP                          |
| ADC0832BCN                            | ML2282BCP                          |
| ADC0832CCN                            | ML2282CCP                          |
| ADC0833BCN                            | ML2283BCP                          |
| ADC0833CCN                            | ML2283CCP                          |
|                                       |                                    |

#### **National Semiconductor**

| National Semiconductor<br>Part Number | Micro Linear<br>Direct Replacement |
|---------------------------------------|------------------------------------|
| ADC0834BCN                            | ML2284BCP                          |
| ADC0834CCN                            | ML2284CCP                          |
| ADC0838BCN                            | ML2288BCP                          |
| ADC0838BCV                            | ML2288BCQ                          |
| ADC0838CCN                            | ML2288CCP                          |
| ADC0838CCV                            | ML2288CCQ                          |
| ADC08061BCN                           | ML2261BCP                          |
| ADC08061BCV                           | ML2261BCQ                          |
| ADC08061BCWM                          | ML2261BCS                          |
| ADC08061CCN                           | ML2261CCP                          |
| ADC08061CCV                           | ML2261CCQ                          |
| ADC08061CCWM                          | ML2261CCS                          |
| ADC08064CCN                           | ML2264CCP                          |
| ADC08064CCWM                          | ML2264CCS                          |
| ADC1061CIN                            | ML2271CCP3                         |
| ADC1061CIWM                           | ML2271CCS3                         |
| DP8468BTP-2                           | ML4568-2CQ                         |
| LMF100CCN                             | ML2111CCP                          |
| LMF100CCWM                            | ML2111CCS                          |
| MF10ACN                               | ML2110BCP                          |
| MF10CCWM                              | ML2110CCS                          |
| MF10CCN                               | ML2110CCP                          |

#### Silicon Systems, Inc.

| Micro Linear<br>Direct Replacement |
|------------------------------------|
| ML541CQ                            |
| ML541CP                            |
| ML4042CQ                           |
| ML4042CP                           |
| ML4042CQ                           |
| ML4042CP                           |
| ML6320CS-5                         |
| ML6320CS-5                         |
|                                    |

#### Silicon Systems, Inc.

| omeon systems, me.                   |                                    |  |
|--------------------------------------|------------------------------------|--|
| Silicon Systems, Inc.<br>Part Number | Micro Linear<br>Direct Replacement |  |
| SSI 32R2024R                         | ML6320CS-5                         |  |
| SSI 32R2030A                         | ML6320CS-5                         |  |
| SSI 32R2201R                         | ML6320CS-5                         |  |
| SSI 32R2300R                         | ML6320CS-5                         |  |
| SSI 32R2310R                         | ML6320CS-5                         |  |
| SSI 32R2300R                         | ML6320CR-3                         |  |
| SSI 32R2310R                         | ML6320CR-3                         |  |
| SSI 32R511R-4S                       | ML511R-4CS                         |  |
| SSI 32R511R-6H                       | ML511R-6CQ                         |  |
| SSI 32R511R-6P                       | ML511R-6CP                         |  |
| SSI 32R511R-6S                       | ML511R-6CS                         |  |
| SSI 32R511R-8H                       | ML511R-8CQ                         |  |
| SSI 32R511R-8P                       | ML511R-8CP                         |  |
| SSI 32R511-4S                        | ML511-4CS                          |  |
| SSI 32R511-6H                        | ML511-6CQ                          |  |
| SSI 32R511-6P                        | ML511-6CP                          |  |
| SSI 32R511-6S                        | ML511-6CS                          |  |
| SSI 32R511-8H                        | ML511-8CQ                          |  |
| SSI 32R511-8P                        | ML511-8CP                          |  |

#### **Texas Instruments**

| Texas Instruments Part Number | Micro Linear<br>Direct Replacement |
|-------------------------------|------------------------------------|
| ADC0808N                      | ML2258BIP                          |
| ADC0809N                      | ML2258CIP                          |
| TLC0820ACN                    | ML2261CCP                          |
| TLC0820ACFN                   | ML2261CCQ                          |
| TLC0820BCN                    | ML2261BCP                          |
| TLC0820BCFN                   | ML2261BCQ                          |
| ADC0831ACP                    | ML2281CCP                          |
| ADC0831BCP                    | ML2281BCP                          |
| ADC0832ACP                    | ML2282CCP                          |
| ADC0832BCP                    | ML2282BCP                          |
| ADC0834ACN                    | ML2284CCP                          |

#### **Texas Instruments**

| Texas Instruments<br>Part Number | Micro Linear<br>Direct Replacement |
|----------------------------------|------------------------------------|
| ADC0834BCN                       | ML2284BCP                          |
| ADC0838ACN                       | ML2288CCP                          |
| ADC0838CCN                       | ML2288BCP                          |
|                                  |                                    |

#### Unitrode

| Unitrode<br>Part Number | Micro Linear<br>Direct Replacement |
|-------------------------|------------------------------------|
| UC2823N                 | ML4823IP                           |
| UC2823Q                 | ML4823IQ                           |
| UC2825N                 | ML4825IP                           |
| UC2825Q                 | ML4825IQ                           |
| UC3823N                 | ML4823IP                           |
| UC3823Q                 | ML4823CQ                           |
| UC3825N                 | ML48251P                           |
| UC3825Q                 | ML4825CQ                           |
|                         |                                    |

#### VTC

| VTC<br>Part Number | Micro Linear<br>Direct Replacement |
|--------------------|------------------------------------|
| VM3204             | ML6320CR-3                         |
| VM320H4            | ML6320CR-3                         |
| VM320L4            | ML6320CR-3                         |

# **Networking Products**

### **Section 2**

| Selection Guide |                                                | 2-1   |
|-----------------|------------------------------------------------|-------|
| ML2652/53       | 10Base-T Physical Interface Chip               | 2-5   |
| ML2656          | 10BASE-T Multi-port Repeater (6)               | 2-25  |
| ML4621          | Data Quantizer                                 | 2-29  |
| ML4622/24       | Fiber Optic Data Quantizer                     | 2-35  |
| ML4632          | Fiber Optic LED Driver                         | 2-43  |
| ML4642          | AUI Multiplexer                                | 2-49  |
| ML4644          | 4 Port AUI Multiplexer                         | 2-63  |
| ML4652/58       | 10BASE-T Transceiver                           | 2-75  |
| ML4662          | 10BASE-FL Transceiver                          | 2-91  |
| ML4663          | Single Chip 10BASE-FL Transceiver              | 2-103 |
| ML4664/69       | 10BASE-FL to 10BASE-T Converter                | 2-117 |
| ML4665          | Low Cost Single Chip 10BASE-FL Transceiver     | 2-131 |
| ML4667          | Low Power 10BASE-FL Transceiver                | 2-145 |
| ML4668          | Low Power Single Chip 10BASE-FL Transceiver    | 2-157 |
| ML4670          | Multi-Standard Serial Transceiver              | 2-171 |
| ML6622          | High-Speed Data Quantizer                      | 2-183 |
| ML6633          | High Speed Fiber Optic LED Driver              | 2-189 |
| ML6671          | TP-PMD Transceiver                             | 2-193 |
| ML6672          | ATM UTP Transceiver                            | 2-201 |
| ML6673          | Fast Ethernet/FDDI TP-PMD Transceiver          | 2-209 |
| ML6674          | ATM 155Mbps UTP Transceiver                    | 2-217 |
| ML6680          | Token Ring Copper-to-Fiber Converter           | 2-225 |
| ML6682          | Token Ring Physical Interface                  | 2-237 |
| ML6686          | Intelligent Token Ring Physical Interface      | 2-251 |
| ML6691          | 100BASE-T MII-to-PMD Transceiver               | 2-269 |
| ML6692          | 100BASE-TX Physical Layer with MII             | 2-279 |
| ML6694          | 100BASE-TX Physical Layer with 5-Bit Interface | 2-299 |
| ML6698          | 100BASE-TX Physical Layer with 5-Bit Interface | 2-311 |





### **Networking Products**

### **Selection Guide**

#### Ethernet, 10 Mbps

| Part Number | Description                              | LED Outputs | Autopolartity | Package Types                    |
|-------------|------------------------------------------|-------------|---------------|----------------------------------|
| ML2652      | 10BASE-T Physical Layer<br>with AUI Port | 6           | Yes           | 44-Pin PLCC                      |
| ML2653      | 10BASE-t Physical Layer                  | 2           | Yes           | 28-Pin PLCC<br>44-Pin TQFP       |
| ML2653EVAL  | Evaluation Kit for ML2653                |             |               |                                  |
| ML4642      | AUI Multiplexer (2-port)                 | 6           | N/A           | 28-Pin SSOP<br>28-Pin PLCC       |
| ML4644      | AUI Multiplexer (4-port)                 | 10          | N/A           | 68-Pin PLCC                      |
| ML4652      | 10BASE-T MAU                             | 6           | No            | 24-Pin Skinny DIP<br>28-Pin PLCC |
| ML4658      | 10BASE-T MAU                             | 6           | Yes           | 24-Pin Skinny DIP<br>28-Pin PLCC |
| ML4662      | 10BASE-FL MAU<br>(without Quantizer)     | 5           | N/A           | 28-Pin PLCC                      |
| ML4662EVAL  | Evaluation Kit for ML4662                |             |               |                                  |
| ML4663      | Single-chip 10BASE-FL MAU                | 5           | N/A           | 28-Pin PLCC                      |
| ML4663EVAL  | Evaluation Kit for ML4663                |             |               |                                  |
| ML4664      | 10BASE-FL to 10BASE-T<br>Converter       | 5           | Yes           | 28-Pin PLCC                      |
| ML4664EVAL  | Evaluation Kit for ML4664                |             |               |                                  |
| ML4665      | Single-chip 10BASE-FL MAU                | 1           | N/A           | 20-Pin PLCC                      |
| ML4667      | 10BASE-FL MAU<br>(without Quantizer)     | 5           | <b>N/A</b>    | 28-Pin PLCC                      |
| ML4668      | Single-chip 10BASE-FL MAU                | 5           | N/A           | 28-Pin PLCC                      |
| ML4668EVAL  | Evaluation Kit for ML4668                |             |               |                                  |
| ML4669      | 10BASE-FL to 10BASE-T<br>Converter       | 5           | Yes           | 28-Pin PLCC                      |

### Fast Ethernet, 100BASE-TX

| Part Number | Description                          | Interface | Equalizer | Baseline Wander            | Package Types              |
|-------------|--------------------------------------|-----------|-----------|----------------------------|----------------------------|
| ML6671      | TP-PMD Transceiver                   | P-ECL     | Yes       | No                         | 32-Pin PLCC<br>32-Pin TQFP |
| ML6671EVAL  | Evaluation Kit for ML6671            |           |           |                            |                            |
| ML6673      | TP-PMD Transceiver                   | P-ECL     | Yes       | 32-Pin PLCC<br>32-Pin TQFP |                            |
| ML6673EVAL  | Evaluation Kit for ML6673            |           |           |                            |                            |
| ML6691      | PCS: 4B/5B, Scrambler                | MII       | No        | No                         | 44-Pin PLCC                |
| ML6691EVAL  | Evaluation Kit for ML6691            |           |           |                            |                            |
| ML6692      | Single-chip 100BASE-TX PHY           | MII       | Yes       | Yes                        | 52-Pin PLCC<br>64-Pin TQFP |
| ML6692EVAL  | Evaluation Kit for ML6692            |           |           |                            |                            |
| ML6694      | 10DBASE-TX PHY<br>w/ 5-bit interface | 5-bit     | Yes       | Yes                        | 44-Pin PLCC<br>44-Pin TQFP |
| ML6694EVAL  | Evaluation Kit for ML6694            |           |           |                            |                            |
| ML6698      | 100BASE-TX PHY<br>w/ 5-bit interface | 5-bit     | Yes       | Yes                        | 44-Pin PLCC<br>44-Pin TQFP |
| ML6698EVAL  | Evaluation Kit for ML6698            |           |           |                            |                            |

#### **ATM**

| Part Number | Description               | Interface | Equalizer | Baseline Wander | Package Types              |
|-------------|---------------------------|-----------|-----------|-----------------|----------------------------|
| ML6672      | ATM UTP Transceiver       | P-ECL     | Yes       | No              | 32-Pin PLCC<br>32-Pin TQFP |
| ML6672EVAL  | Evaluation Kit for ML6672 |           | -         |                 |                            |
| ML6674      | ATM UTP Transceiver       | P-ECL     | Yes       | Yes             | 32-Pin PLCC<br>32-Pin TQFP |
| ML6674EVAL  | Evaluation Kit for ML6674 |           |           |                 |                            |

### **Token Ring Physical Interface**

| Part Number | Application                              | Data Rates   | Cable Type | Processor Interface | Package Type               |
|-------------|------------------------------------------|--------------|------------|---------------------|----------------------------|
| ML6680      | Token Ring Copper-to-Fiber<br>Converter  | 4Mbps/16Mbps | UTP/STP    | N/A                 | 32-Pin PLCC                |
| ML6682      | Token Ring Physical Layer                | 4Mbps/16Mbps | UTP/STP    | No                  | 44-Pin TQFP<br>44-Pin PLCC |
| ML6686      | Intelligent Token Ring<br>Physical Layer | 4Mbps/16Mbps | UTP/STP    | Yes                 | 32-Pin PLCC                |

### **Fiber Optic Components**

| Part Number           | Description                             | Bandwidth | I/O Types | Package Types                           |
|-----------------------|-----------------------------------------|-----------|-----------|-----------------------------------------|
| ML4621                | Quantizer (post-amp)                    | 50MHz     | TTL, ECL  | 24-Pin Skinny DIP<br>28-Pin PLCC        |
| ML4622                | Quantizer (post-amp)                    | 40MHz     | TTL, ECL  | 16-Pin Skinny DIP<br>16-Pin Narrow PLCC |
| ML4624                | Quantizer (post-amp)                    | 40MHz     | TTL, ECL  | 24-Pin Skinny DIP<br>28-Pin PLCC        |
| ML4632                | LED Driver                              | 20MHz     | TTL, ECL  | 14-Pin DIP<br>16-Pin SOIC               |
| ML6622                | Quantizer (post-amp)                    | 200MHz    | ECL       | 16-Pin Narrow SOIC                      |
| ML6633                | LED Driver                              | 200MHz    | ECL       | 8-Pin SOIC                              |
| ML6633/<br>ML6622EVAL | Evaluation Kit for<br>ML6633 and ML6622 |           |           |                                         |

### **Networking Interface Products**

| Part Number | Description                             | Protocols                    | Data Rate | Package Type | _ |
|-------------|-----------------------------------------|------------------------------|-----------|--------------|---|
| ML4670      | Multiple Protocol Physical<br>Interface | RS-449, RS-232<br>V.35, X.21 | 10Mbps    | 84-Pin PLCC  |   |



### ML2652/ML2653

### 10Base-T Physical Interface Chip

#### GENERAL DESCRIPTION

The ML2652, 10BASE-T Physical Interface Chip, is a complete physical interface for twisted pair and AUI Ethernet applications. It combines a 10BASE-T MAU, Manchester Encoder/Decoder, and Twisted Pair Interface filters in one monolithic IC. A complete DTE interface for twisted pair Ethernet can be implemented by combining the ML2652, an Ethernet controller, and transformers.

The ML2652 can automatically select between an AUI and twisted pair interface based on Link Pulses. Six LED outputs provide complete status at the physical link. Link and Test can be enabled or disabled through the LED outputs.

The unique transmitter design uses a waveform generator and low pass filter to meet the 10BASE-T transmitter requirements without the need for an external filter. The differential current driven output reduces common mode which in turn results in very low EMI and RFI noise.

The ML2652 and ML2653 (28 pin version) are implemented in a low power double polysilicon CMOS technology. The ML2653 does not include the AUI interface.

#### **FEATURES**

- Complete physical interface solution
- onforms to IEEE 802.3i–1990 (10Base-T)
- On-chip transmit and receive filters
- Automatic AUI/Twisted Pair selection (ML2652 only)
- Power down mode
- Pins selectable controller interface-(CS0 CS2)
   Intel 82586, 82596
   NSC DP8390
   Seeq 8003, 8005
   AMD 7990
- Automatic polarity correction
- Pin selectable receive squelch levels
- Status pins for: link detect, receive & transmit activity, collision, jabber, AUI selection
- Single supply 5V ±5%

#### **ML2652 BLOCK DIAGRAM**



#### **PIN CONNECTIONS**

ML2652 ML2653 44-Pin PLCC (Q44) 28-Pin PLCC (Q28) GND GND TxC TxC TxE TxE 4 3 2 1 28 27 26 6 5 4 3 2 1 44 43 42 41 40 25 RSL Tx- 5 DO+ 7 39 RSL NC 6 24 XMT/RCV 38 JAB DO- 8 CLK 23 RxD CLK 9 37 XMT LPBK 22 RxC 36 CLS LPBK 10 21 RxE GND 35 RCV 20 CS2 34 RXD NC 11 19 CS1 33 RxC NC 14 32 RxE 12 13 14 15 16 17 18 NC 15 31 CS2 25 V COL (S) DI+ 16 30 CS1 DI- 17 29] GND 18 19 20 21 22 23 24 25 26 27 28 CICICOVCC
VCC
VCC
ITP
TTP
AUI/TP
AUI/TP
RPOI
COL
CSO

ML2653 44-Pin TQFP (H44-10)



#### ML2653 BLOCK DIAGRAM



#### PIN DESCRIPTION

| NAME            | FUNCTION                                                                                                                               | NAME | FUNCTION                                                                                                                  |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------|
| V <sub>CC</sub> | Positive supply. +5V                                                                                                                   | DI-  | AUI negative receive data input from optional external transceiver.                                                       |
| GND             | Ground. 0 volts. All inputs and outputs referenced to this point.                                                                      | CI+  | AUI positive collision input from optional                                                                                |
| CLK             | Clock input. There must be either a 20 MHz                                                                                             |      | external transceiver.                                                                                                     |
|                 | crystal or a 20 MHz clock between this pin and GND.                                                                                    | CI–  | AUI negative collision input from optional external transceiver.                                                          |
| Tx+             | Transmit positive twisted pair output. This output is a current source that drives the twisted pair cable through a pulse transformer. | RTX  | Transmit current set. An external resistor between this pin and GND programs the absolute value of output current on Tx±. |
| Тх-             | Transmit negative twisted pair output. This output is a current source that drives the twisted pair cable through a pulse transformer. | TxC  | Transmit clock output. Digital output which clocks the transmit data (TxD) into the device from the controller.           |
| Rx+             | Receive positive twisted pair input. This input receives data from the twisted pair cable through                                      | TxD  | Transmit data input. Digital input which contains transmit data from the controller.                                      |
|                 | a pulse transformer.                                                                                                                   | TxE  | Transmit enable input. Digital input from the                                                                             |
| Rx-             | Receive negative twisted pair input. This input receives data from the twisted pair cable through                                      |      | controller that indicates when the transmit data (TxD) is valid.                                                          |
|                 | a pulse transformer.                                                                                                                   | COL  | Collision output Digital output to the controller                                                                         |
| DO+             | AUI positive transmit output. AUI transmit data output to optional external transceiver.                                               |      | which indicates when a collision condition is present.                                                                    |
| DO-             | AUI negative transmit output. AUI transmit data output to optional external transceiver.                                               | RxC  | Receive clock output. Digital output which clocks receive data (RxD) from the device into the                             |
| DI+             | AUI positive receive data input from optional external transceiver.                                                                    |      | controller.                                                                                                               |

#### PIN DESCRIPTION (Continued)

| NAME | FUNCTION                                                                                                                                                                                                                    | NAME FUNCTION                                                                                                                                                                                                                         |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RxD  | Receive data output. Digital output which contains receive data sent to the controller.                                                                                                                                     | CLS Collision status output. Digital output which indicates that collision condition has been                                                                                                                                         |
| RxE  | Receive data valid. Digital output to the controller that indicates when the receive data (RxD) is valid.                                                                                                                   | detected. Pin is an open drain output with resistor pullup and is capable of driving an LED.  Link test pass output/input. This pin consists of an                                                                                    |
| LPBK | Local loopback. Digital input from the controller which forces the device to loopback transmit data without sending it on the media.                                                                                        | open drain output transistor with a resistor pullup<br>that serves both as a link test pass output and a<br>link test disable input. When used as an output,<br>this pin is capable of driving an LED.                                |
| FD   | Full Duplex Enable. When enabled the 10BASE-T<br>MAU loopback and collision detect are disabled.<br>LPBK must be disabled when using this function.                                                                         | LTP = High, link test failed  LTP = Low, link test pass  LTP = GND, link test disabled                                                                                                                                                |
| CS0  | Controller selection input. Digital input which selects one of four standard controller timing interfaces. This pin has an internal pulldown resistor to GND.                                                               | AUI/ $\overline{TP}$ AUI/twisted pair interface select input.<br>AUI/ $\overline{TP}$ = High, AUI selected<br>AUI/ $\overline{TP}$ = Low, TP selected                                                                                 |
| CS1  | Controller select input. Digital input which selects one of four standard controller timing interfaces. This pin has an internal pulldown resistor to GND.                                                                  | RPOL This pin must be grounded at all times.  JAB Jabber detect output. Digital output which indicates that the jabber condition has been detected. Pin is an open drain output with resister pullup and is capable of driving a LED. |
| CS2  | Controller select input. Digital input which selects one of four standard controller timing interfaces. This pin has an internal pulldown resistor to GND.                                                                  | JAB = High, normal JAB = Low, jabber detected  AUISEL AUI/TP port output status                                                                                                                                                       |
| RSL  | Receive squelch level select input. Pin has internal pullup resistor to VCC.  RSL = High Receive squelch level = 10Base-T RSL = Low Receive squelch level = extended distance                                               | AUISEL = High, TP port selected AUISEL = Low, AUI port selected  JABDIS Jabber disable input JABDIS = High, jabber disabled JABDIS = Low, normal operation                                                                            |
| XMT  | Transmit status output. Digital output which indicates data transmission on Tx+ and Tx Pin is open drain output with resistor pullup and is capable of driving an LED. XMT pin and RCV pin are the same pin for the ML2653. | NC No connect. Leave this pin open circuit.                                                                                                                                                                                           |
| RCV  | Receive status output. Digital output which indicates unsquelched data reception on Rx+ and Rx Pin is an open drain output with resistor pullup and is capable of driving an LED.                                           |                                                                                                                                                                                                                                       |

#### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to GND. (Note 1)

| V <sub>CC</sub> supply voltage | +6.5V |
|--------------------------------|-------|
| All inputs and outputs         |       |
| Input current per pin          |       |

| Power dissipation                     | 0.75 Watt |
|---------------------------------------|-----------|
| Storage temperature range             |           |
| Junction Temperature                  | 150°C     |
| Lead temperature (soldering, 10 sec)  | 260°C     |
| Thermal Resistance (θ <sub>IA</sub> ) |           |
| 32-Lead PLCC                          | 60°C/W    |
| 44-Lead PLCC                          | 54°C/W    |
| 44-Lead TQFP                          | 67°C/W    |
|                                       |           |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $T_A = 0$ °C to 70°C,  $V_{CC} = 5V + 5$ %. Note 2 & 3.

| SYMBOL | PARAMETER                                   | CONDITIONS                                                                                            | MIN        | TYP         | MAX                             | UNITS                      |  |
|--------|---------------------------------------------|-------------------------------------------------------------------------------------------------------|------------|-------------|---------------------------------|----------------------------|--|
| VIL    | Digital input low voltage                   | All except CLK<br>CLK                                                                                 |            |             | .8<br>1.5                       | V<br>V                     |  |
| VIH    | Digital input high voltage                  | All except CLK<br>CLK                                                                                 | 2.0<br>3.5 |             |                                 | V                          |  |
| IIL    | Digital input low current                   | VIN=GND TxD, TxE, AUI/TP VIN=GND LPBK, CS2–0, LBDIS,JABDIS VIN=GND RSL VIN=GND LTP, RPOL, VIN=GND CLK | -10<br>-15 | –25<br>–250 | -5<br>-5<br>-50<br>-500<br>-300 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ |  |
| IIH    | Digital input high current                  | VIN=VCC TxD, TxE, AUI/TP VIN=VCC LPBK, CS2-0, LBDIS, JABDIS VIN=VCC RSL VIN=VCC LTP, RPOL VIN=VCC CLK | 10         | 25          | 1<br>50<br>1<br>1<br>250        | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ |  |
| CIN    | Digital input capacitance                   | All except CLK<br>CLK                                                                                 |            | 5<br>10     |                                 | pF<br>pF                   |  |
| VOL    | Digital output low voltage                  | IOL=-2mA TxC, COL,<br>RxC, RxD, RxE<br>IOL=-10mA XMT, RCV,<br>CLS, LTP, RPOL, JAB                     |            |             | .4<br>.6                        | V<br>V                     |  |
| VOH    | Digital output high voltage                 | IOH=2mA TxC, COL,<br>RxC, RxD, RxE<br>IOL=10uA XMT, RCV, CLS,<br>LTP, RPOL, JAB                       | 4.0        |             |                                 | V                          |  |
| ICC    | VCC supply current                          | TX transmission<br>No transmission<br>Powerdown mode                                                  | .:         | 2           | 140<br>105                      | mA<br>mA<br>mA             |  |
| TOV    | Tx± differential output voltage             | RTX = 10K                                                                                             | 2.2        | 2.5         | 2.8                             | Vp                         |  |
| THD    | Tx± harmonic distortion                     | TxD=all ones                                                                                          | -27        |             |                                 | dB                         |  |
| TCM    | Tx± common mode output voltage              |                                                                                                       |            |             | ± 50                            | mVp                        |  |
| TCMR   | Tx± common mode rejection                   | VCM=15vp, 10.1 MHz sine                                                                               |            | ± 100       |                                 | mVp                        |  |
| TOVI   | Tx± differential output voltage during idle |                                                                                                       | -          |             | ± 50                            | mVp                        |  |
| TOIA   | Tx± output current accuracy                 | RTX=10K                                                                                               |            | 50          |                                 | mA                         |  |
| TRO    | Tx± output resistance                       |                                                                                                       |            | 1           |                                 | Mohm                       |  |
| TCO    | Tx± output capacitance                      |                                                                                                       |            | 10          |                                 | pF                         |  |
| RRI    | Receive input resistance                    |                                                                                                       | 2.5K       | 10K         |                                 | ohms                       |  |
| RCI    | Receive input capacitance                   |                                                                                                       |            | 10          |                                 | pF                         |  |
| RSON   | Receive squelch on level                    | RSL=1<br>RSL=0                                                                                        | 275<br>150 |             | 520<br>325                      | mVp<br>mVp                 |  |

# ML2652/ML2653

# **ELECTRICAL CHARACTERISTICS (Continued)**

| SYMBOL | PARAMETER                                             | PARAMETER CONDITIONS |            |         | MAX           | UNITS      |
|--------|-------------------------------------------------------|----------------------|------------|---------|---------------|------------|
| RSOF   | Receive squelch off level                             | RSL=1<br>RSL=0       | 150<br>100 |         | 325<br>225    | mVp<br>mVp |
| DOV    | DO± differential output voltage                       |                      | ± 550      |         | ± 1170        | mV         |
| DOVI   | DO± differential output voltage during idle           |                      |            |         | ± 40          | mV         |
| DOUS   | DO±differential output voltage return to 0 undershoot |                      |            |         | -100          | mV         |
| DOCMA  | DO± common mode AC output voltage                     |                      |            |         | ± 40          | mV         |
| DOCMA  | DO± common mode DC output voltage                     |                      |            | VCC *.5 |               | V          |
| DIRI   | DI/CI input resistance                                |                      | 2.5K       | 10K     |               | ohms       |
| DICI   | DI/CI input capacitance                               |                      |            | 10      |               | pF         |
| DIBV   | DI/CI input bias voltage                              | DI/CI floating       |            | VCC *.5 |               | V          |
| DISON  | DI/CI squelch on level                                |                      | -175       |         | -325          | mVp        |
| t1     | TxC on time                                           |                      | 45         |         | 55            | ns         |
| t2     | TxC off time                                          |                      | 45         |         | 55            | ns         |
| t3     | TxC period                                            |                      |            | 100     |               | ns         |
| t4     | TxE setup time                                        |                      | 25         |         |               | ns         |
| t5     | TxE hold time                                         |                      | 0          |         |               | ns         |
| t6     | TxD setup time                                        |                      | 25         |         |               | ns         |
| t7     | TxD hold time                                         |                      | 0          |         |               | ns         |
| t8     | Transmit propagation delay                            | Tx±<br>DO±           |            | 60      | 200<br>200    | ns<br>ns   |
| t9     | Start of Idle<br>Pulse Width                          | Tx±<br>DO±           | 200        |         | 350           | ns         |
| t10    | SOI pulse width to within 40mV of final value         | Tx±<br>DO±           |            |         | 4500<br>8000  | ns<br>ns   |
| t11    | Transmit output jitter                                | Tx±<br>DO±           |            |         | ± 8.0<br>± .5 | ns<br>ns   |
| t12    | Transmit output rise and fall time                    | Tx± , 10–90%         |            | 5       |               | ns         |
| t13    | TxE to XMT assert                                     |                      |            |         | 250           | ms         |
| t14    | XMT blinker pulse period                              |                      | 95         |         | 115           | ms         |

# **ELECTRICAL CHARACTERISTICS (Continued)**

| SYMBOL | PARAMETER                                                | CONDITIONS       | MIN        | TYP | MAX          | UNITS    |
|--------|----------------------------------------------------------|------------------|------------|-----|--------------|----------|
| t15    | XMT duty cycle                                           |                  | 45         |     | 55           | %        |
| t20    | Start of receive packet to RxE assert                    | Rx±<br>DI±       |            |     | 600<br>200   | ns<br>ns |
| t21    | Start of receive packet to RxC active                    | Rx+<br>DI+       |            | -   | 1600<br>1300 | ns<br>ns |
| t22    | RxC on time                                              |                  | 45         |     | 900          | ns       |
| t23    | RxC off time                                             |                  | 45         |     | 55           | ns       |
| t24    | RxD valid before RxC                                     |                  | 45         |     |              | ns       |
| t25    | RxD valid after RxC                                      |                  | 35         |     |              | ns       |
| t26    | RxE assert to RCV assert                                 |                  |            |     | 250          | ms       |
| t27    | RCV blinker pulse period                                 |                  | 95         | 1.5 | 115          | ms       |
| t28    | RCV duty cycle                                           |                  | 45         |     | 55           | %        |
| t29    | Receive input jitter                                     | Preamble<br>Data |            |     | ± 12<br>± 18 | ns<br>ns |
| t30    | Receive propagation delay                                | Tx±<br>Dl±       |            |     | 160<br>160   | ns<br>ns |
| t31    | RxC to RxE assert                                        |                  | 30         |     | 60           | ns       |
| t32    | RxC to RxE deassert                                      |                  | 20         |     | 45           | ns       |
| t33    | RxE deassert to RxC switchover                           |                  | 100        |     | 200          | ns       |
| t34    | Minimum SOI pulse width required for receive detection   | Tx±<br>Dl±       | 180<br>180 |     |              | ns<br>ns |
| t40    | Jabber activation delay-<br>TxE assert to Tx± disable    |                  | 20         |     | 150          | ms       |
| t41    | Tx± disable to JAB assert                                |                  |            | 200 |              | ms       |
| t42    | Jabber reset time – TxE<br>deassert to JAB deassert      |                  | 250        |     | 750          | ms       |
| t43    | Tx± disable to COL assert                                |                  |            | 50  |              | ns       |
| t44    | Tx± disable to CLS assert                                | ·                |            | 50  |              | ns       |
| t45    | JAB deassert to COL deassert                             |                  |            |     | 50           | ns       |
| t46    | JAB deassert to CLS deassert                             |                  |            |     | 50           | ns       |
| t51    | Transmit link pulse period                               |                  | 8          |     | 24           | ms       |
| t52    | Minimum link pulse period required for receive detection |                  | 2          |     | 7            | ms       |
| t52    | Maximum link pulse period required for receive detection |                  | 25         |     | 150          | ms       |
| t53    | Receive link pulse no detect to LTP deassert             |                  | 50         |     | 150          | ms       |

## **ELECTRICAL CHARACTERISTICS (Continued)**

| SYMBOL | PARAMETER                                                 | CONDITIONS | MIN | TYP | MAX  | UNITS      |
|--------|-----------------------------------------------------------|------------|-----|-----|------|------------|
| t54    | Receive link pulse detect to LTP assert                   |            | 2   | i i | **** | Link Pulse |
| t55    | AUI/TP to AUISEL delay                                    |            |     |     | 200  | ns         |
| t60    | TxE deassert to COL assert                                |            | .9  | 1.0 | 1.1  | μs         |
| t61    | COL pulse Width                                           |            | .9  | 1.0 | 1.1  | μs         |
| t70    | Start of RCV packet during transmission to COL assert     | Rx±        |     |     | 500  | ns         |
| t71    | Start of RCV packet during transmission to CLS assert     | Rx±        |     |     | 500  | ns         |
| t72    | End of RCV packet during transmission to COL deassert     | Rx±        |     |     | 300  | ns         |
| t73    | CLS blinker pulse period                                  |            | 95  |     | 115  | ms         |
| t74    | CLS duty cycle                                            |            | 45  |     | 55   | %          |
| t75    | Transmission start during reception to COL assert         | Tx±        |     |     | 300  | ns         |
| t76    | Transmission start during reception to CLS assert         | Tx±        |     |     | 250  | ms         |
| t77    | CI± period                                                |            | 80  |     | 120  | ns         |
| t78    | CI± duty cycle                                            |            | 40  |     | 60   | %          |
| t79    | First valid negative CI±<br>data transition to COL assert |            |     |     | 100  | ns         |
| t80    | First valid negative CI±<br>data transition to CLS assert |            |     |     | 100  | ns         |
| t81    | Last CI± positive data transition to COL deassert         |            | 160 |     | 250  | ns         |
| t82    | External clock input jitter                               |            |     |     | 50   | ps         |

Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 3: Low Duty cycle pulse testing is performed at T<sub>A</sub>.



**Figure 1. Transmit System Timing** 



Figure 2. Receive Timing



Figure 3. Transmit Timing



NOTE:

1. RxC IS NOT CONTINUOUS DURING IDLE
2. RxC IS CONTINUOUS DURING IDLE

Figure 4. Receive Timing - Start of Frame



- 1. RxC IS NOT CONTINUOUS DURING IDLE 8 EXTRA CLOCKS ADDED FOR CS2 0 = 000 2. RxC IS CONTINUOUS DURING IDLE

Figure 5. Receive Timing - End of Frame



Figure 6. Jabber Timing (ML2652 only.)



Figure 7. Link Pulse Timing



**Figure 8. SQE Test Timing** 



Figure 9. Collision Timing Reception During Transmission



Figure 10. Collision Timing Transmission During Reception



Figure 11. CI± Collision

## **APPLICATION CIRCUIT — ML2652**



Figure 12

## 2

## **FUNCTIONAL DESCRIPTION**

#### **GENERAL**

The ML2652 and ML2653 are composed of a transmitter section, receive section and some miscellaneous functions.

The transmit section consists of the manchester encoder, AUI, jabber detect, link pulse generator, start of idle (SOI) pulse generator, waveform generator, and line driver. The purpose of the transmit section is to take data from the controller, encode it, and transmit it over either the AUI or twisted pair interface. In addition, the transmit section generates link pulses, start of idle pulses, and checks for jabber condition. The transmitter keeps the data jitter to a maximum of  $\pm 8.0$ ns, and the maximum delay through the transmission section is less than 2 bits, or 200ns.

The receive section consists of the manchester decoder, collision detect, AUI, receive LPF, receive comparators, receive squelch, automatic polarity correct, start of idle (SOI) detect, and link pulse detect. The purpose of the receive section is to take data from either the twisted pair cable or AUI, decode it, then send the data to the controller via the controller interface. In addition, the receive section detects and automatically corrects for reverse polarity, detects link pulses, detects start of idle pulses, and implements an intelligent receive squelch algorithm. The receive section can successfully lock onto an incoming data that contains  $\pm 18 \, \mathrm{ns}$  of jitter in less than 1.6us.

### **APPLICATION CIRCUIT — ML2653**



Figure 13

# ML2652/ML2653

The miscellaneous functions are the controller interface, single pin crystal oscillator, AUI, loopback modes, test mode, and powerdown mode. The ML2653 has no AUI interface output.

The following text describes each of these blocks and functions in more detail. Refer to the block diagram.

#### **TRANSMISSION**

The transmit data (NRZ) is first clocked into the device through the controller interface. The device can be digitally programmed to accommodate any one of four standard Ethernet controllers as described in Controller section.

Then the NRZ data is encoded by the manchester encoder as shown in transmit timing diagram in Figure 1.

The manchester encoded data then goes to either the AUI or twisted pair interface. The selection of the appropriate interface is automatic. If the AUI is selected, the manchester encoded data is transmitted out differentially on the DO+ and DO- pins, and the twisted pair line driver is disabled. If the twisted pair interface is selected, the manchester encoded data is transmitted out differentially on Tx+ and Tx- pins, and the transmit AUI is disabled.

Refer to the AUI section for details on how the AUI and automatic interface selection is accomplished.

Assuming that the twisted pair interface is selected, the Manchester encoded data then goes to the transmit waveform generator. The transmit waveform generator takes the digital Manchester encoded data and generates a waveform. When this waveform is passed through the cable model in the 10BASE-T standard (figure 14–7 IEEE Std 802.3i–1990) it meets the voltage template (figure 14–9 IEEE Std 802.3i–1990).

The transmit waveform generator is composed of a 16 x 4 bit ROM, 4 bit DAC, 3rd order LPF, and clock generator. The DAC is used to synthesize a stair-step representation of a signal that will meet the required output template. The ROM stores the digital representation of the output signal and provides a digital input to the DAC. The ROM is addressed by a 16 phase clock generator that is locked to the transmit clock TxC. The high frequency content present in the output of the DAC is removed by a 3rd order continuous LPF which smooths the output.

The transmit line driver takes the output of the waveform generator and converts this voltage to a differential output current on Tx+ and Tx- pins. When one transmit output (either Tx+ or Tx-) is sinking current, the other output is high impedance, and vice versa. In this way, a differential output voltage is developed by sinking this output current through two external 200 ohm terminating resistor and a 2:1 transformer as shown in Figure 12.

Setting the external terminating resistors to 200 ohms as shown in Figure 12 will implement a 100 ohm terminating impedance when looking back through the transformer. If other terminating impedances are required (such as 150 ohm), the terminating resistor values can be adjusted accordingly as long as the output current stays within the minimum and maximum limits (30–70mA).

The absolute value of the output current, and subsequently the output voltage level, is set by an external resistor between RTX and GND. If RTX = 10k ohms and  $Tx\pm$  is terminated as shown in Figure 12, the output level is  $\pm 2.5 V$  which meets 802.3i-1990 differential output voltage requirements. If a different output current/voltage level is desired, the level can be changed by changing the value of RTX according to the following formula:

RTX = K\*Vb/lout= 125\*4v/50mA

 $RTX = 10k\Omega$ 

When data is being transmitted (and there is no collision or link pulse fail condition), the transmit data is looped back to the receive path, and the Manchester decoder will lock onto the transmit data stream.

After data transmission is completed, the transmitter sends a start of idle (SOI) pulse to signal the end of a packet. During the idle period, Tx+ and Tx- are held low. Occasionally, link pulses are transmitted during the idle period.

The XMT pin is an output that indicates transmit activity. The pin consists of an open drain output with an internal pull-up resistor and can drive an LED from VCC or another digital input. In order to make an LED visible, XMT has an internal blinker circuit that generates a 100ms blink (50ms high, 50ms low) that is triggered when a trans-mission starts. At the completion of the 100ms blink period, if a transmission is in progress, another 100ms blink is generated.

#### **RECEPTION**

The twisted pair receive data is typically transformer coupled and terminated with an external resistor as shown in Figure 12.

The output of the transformer is then applied to the device input pins Rx+ and Rx-. The input is differential, and the common mode input voltage is biased to VCC/2 by two internal 10K bias resistors from Rx+, Rx- to VCC/2.

The Rx+ and Rx- inputs then go to the receive filter. The receive filter is a continuous 3rd order LPF and has the following characteristics:

1. 3 dB cut-off frequency 15 MHz 2. Insertion Loss (5–10 MHz)  $\leq$  1.0 dB

3. 30 MHz attenuation 17.5 dB min.

The output of the filter goes to the receive comparators. There are two receive comparators inside the chip, threshold and zero crossing. The threshold comparator determines if the receive data is valid by checking the input signal level against a predetermined positive and negative squelch level. Once the threshold comparator determines that valid data is being received, the zero crossing comparator senses zero crossings to determine data transitions. Both comparators are fast enough to respond to 12ns pulse widths with minimum squelch overdrive.

The receive squelch circuit determines when data on incoming Rx+, Rx- is valid. The receive squelch is considered "on" when the data is deemed to be invalid, and the receive squelch is considered "off" when data is determined to be valid.

The input signal must meet the following criteria in order to turn receive squelch off and be recognized as valid data:

- 1. The input signal must exceed the receive squelch on level. When this occurs, a 400ns squelch interval timer is started.
- 2. During the 400ns squelch interval, the input signal must go from one squelch threshold to the opposite polarity squelch threshold in less than 127ns.
- 3. During the 400ns squelch interval, the input signal has to make less than 9 squelch threshold to opposite polarity squelch threshold crossings.

When the receive squelch is turned off, the receive squelch off level is reduced to 2/3 of receive squelch on level.

The receive squelch will be turned back on if either the incoming data peaks go below the receive squelch off level for 400ns or the start of idle (SOI) pulse is detected.

The receive squelch on level can be digitally programmed for one of two possible levels by using the RSL pin. When RSL = 1, the squelch on level complies with the IEEE 802.3i–1990 specification. When RSL = 0, the receive squelch on level is lowered in order to accommodate greater receive attenuation and consequently longer twisted pair cable lengths. The receive squelch on level can be programmed as follows:

| Receive Squelch On Level |               |     |     |       |  |  |  |
|--------------------------|---------------|-----|-----|-------|--|--|--|
| RSL                      | Application ` | Min | Тур | Max   |  |  |  |
| 1                        | 10BASE-T      | 300 |     | 585mV |  |  |  |
| 0                        | Long Distance | 200 |     | 390mV |  |  |  |

The RCV pin is an output that indicates receive activity. The pin consists of an open drain output with an internal pull-up resistor and can drive an LED from VCC or another digital input. In order to make an LED visible, RCV has an internal blinker circuit that generates a 100ms blink (50ms high, 50ms low) that is triggered when reception starts. At the completion of the 100ms blink period, if reception is in progress, another 100ms blink is generated.

The manchester decoder receives data from either the twisted pair interface (as described above) or the AUI (described in AUI section).

The manchester decoder is responsible for recovering clock and data from the incoming receive bit stream. Clock and data recovery is accomplished by a digital PLL which can lock on the incoming bit stream in less than 1.6µs.

The clock (RxC) and NRZ data (RxD) are then output to the external world via the controller interface.

#### SOI

A start of idle (SOI) pulse is sent at the end of transmission in order to signal to all receivers that transmission has ended and the idle period begins. Thus, the transmit section has an SOI generator and the receive section has an SOI detector.

The transmit SOI pulse generator inserts an SOI pulse at the end of each transmission. The SOI pulse is typically a 250ns positive pulse inserted after the last positive data transition. Depending on the data pattern, the positive data transition could occur either in the middle or at the end of the last bit cell. So the actual width of the transmitted SOI pulse can vary from 250–300ns, typically.

The receive SOI detector senses the SOI pulse using the zero crossing comparator. When the SOI pulse is detected, the receiver signals to the controller that receive data is no longer valid and turns the receive squelch on.

#### LINK PULSE

During the idle period, link pulses are sent by the transmitter and detected by the receiver so that the integrity of the twisted pair link can be continuously monitored. Thus, the transmit section has a link pulse generator, and the receiver has a link pulse detector.

The transmit link pulse generator transmits a 100ns wide positive pulse (Tx+ high, Tx- low) every 16  $\pm 8$ ms.

IEEE 802.3i–1990 Section 14 requires the link pulse to be shaped to meet a template when passed or not passed through the twisted pair line model. The transmit waveform generator takes the link pulse and generates the waveform on TX± when passed or not passed through the twisted pair line model.

The receiver monitors the receive input to determine if the link pulses are present. When the device is in the link pulse pass state, normal packet transmission and reception can occur. All link pulses less than 2–7ms apart are ignored while in the link pass state. If no link pulses or receive packets are detected for a period of 50–150ms, the device goes into the link pulse fail state.

When the device is in the link pulse fail state, reception is inhibited and the transmitter is placed in the idle state (no data transmission but link pulses are still transmitted). In order for the device to exit the link pulse fail state, one complete packet or 4 consecutive link pulses must be detected, and transmit and receive must be idle. Consecutive link pulses are defined as pulses that occur within 25–150ms of each other. If the link pulses occur 2–7ms apart in the link fail state, the device ignores the link pulses and resets the number of consecutive link pulses to zero. After the link pulse fail state is exited, transmission and reception can be resumed.

Link pulse status is indicated by the LTP pin. LTP is a dual function input/output pin that acts both as an active low link test pass output and a link test disable input. The pin consists of an open drain output with an internal pull-up resistor. If the pin is tied to GND, the pin acts as an input and the link test function is disabled. If the pin is not tied to GND, the pin acts as an active low link test pass output and can drive an LED from VCC or another digital output. Thus, the LED is lit when the link test is passing.

#### **IABBER**

The transmit section contains a jabber detect circuit. Jabber is a fault condition characterized by a babbling transmitter. The ML2652 and ML2653 detect jabber when a transmission packet exceeds 20–150ms in length. If jabber detect occurs, the transmit output is disabled, the collision signal COL is sent over the controller interface, and the JAB pin is pulled low. The device remains in the jabber detect state until there is at least 250–750ms of continuous non-transmission. Note that link pulses continue to be transmitted even when the device is in the jabber condition.

The jabber detection circuitry can be disabled (only on the ML2652) with the JABDIS pin for testing and diagnostic purposes. Disabling jabber means that a jabber condition is never recognized, even when it occurs. JABDIS is an active high jabber disable input and has an internal pull-down resistor to GND.

#### COLLISION

Collision occurs whenever the DTE card is transmitting and receiving data simultaneously. However, the collision circuit on the ML2652 operates differently depending on whether twisted pair interface or AUI is being used.

When the twisted pair interface is used, collision occurs whenever the device is transmitting and receiving data simultaneously, that is when both RxE and TxE are active. The collision state is indicated by COL and CLS pins. COL is used to signal collision to the controller. CLS is an active low open drain output. CLS is activated during Jabber, but not during SQE test while COL is activated during both.

When the AUI is used (ML2652 only), collision is no longer detected from simultaneous transmission and reception, but the collision state is determined when a collision signal is present on the AUI collision inputs, CI+ and CI-. A 10 MHz square wave has to be applied to this input in order for the device to signal the collision state on COL and CLS.

The CLS pin is an output that indicates collision activity. The pin consists of an open drain output with an internal pull-up resistor and can drive an LED from VCC or another digital input. In order to make an LED visible, CLS has an internal blinker circuit that generates a 100ms blink (50ms high, 50ms low) that is triggered when a collision starts. At the completion of the 100ms blink period, if collision is in progress, another 100ms blink is generated.

#### **SQE TEST**

When the twisted pair interface is used, the device tests the collision circuitry at the end of each transmission by sending a 1µs collision pulse over the COL pin. This is known as SQE (signal quality error) test and is shown in the transmit timing diagram in Figure 1. The SQE test is disabled if the device is in jabber detect state or link pulse fail condition.

When AUI is used (ML2652), the SQE test pulse is generated by an external MAU and the external MAU sends the SQE test pulse to the ML2652 via the collision inputs , CI+ and CI–. The ML2652 then relays the collision signal to the controller via the COL and  $\overline{\text{CLS}}$  output pins.

#### RECEIVE POLARITY DETECT AND AUTO CORRECTION

The ML2652 and ML2653 contain an auto-polarity circuit that detects the polarity of the receive twisted pair leads, Rx+ and RX-and internally reverses the leads if their polarity is incorrect.

When the device is powered up, it is assumed that the polarity is correct and no polarity correction occurs. Then receive polarity is continuously monitored by checking the polarity of the SOI and link pulses since they are always positive pulses. If either 2 consecutive SOI or 4 consecutive link pulses have incorrect RX± polarity, then the auto-polarity circuit internally reverses the Rx+ and Rx- connections.

#### **AUI (APPLIES ONLY TO ML2652)**

The ML2652 can be used with an external MAU via the Attachment Unit Interface (AUI). When the AUI is used, the internal MAU functions and twisted pair interface are disabled, and the device only uses the manchester encoder and decoder functions, as shown in the block diagram. The AUI consists of three differential signal pairs: DI, DO, and CI. The function of each pair is described below.

The DO+ and DO- are differential outputs to the external MAU which contain the transmit data output from the Manchester encoder. The DO+ and DO- output drivers are capable of driving 50 meters of 78 ohm cable with less than 5ns rise and fall time and less than ±0.5ns of jitter. In addition, at the end of transmission, the AUI output driver inserts a 200ns minimum pulse and meets the turnoff and idle characteristics specified in IEEE 802.3–1988. An external 78 ohm resistor across DO+ and DO- is required as shown in Figure 12 to develop the proper output levels from the internal current sources. The DO+ and DO- outputs can be coupled to an external MAU with either capacitors or a transformer. The ML2652 meets all AUI transmitter specifications outlined in IEEE 802.3–1988 Section 7.

DI+ and DI- are inputs from the external MAU which contain the receive data that goes to the manchester decoder.

The DI+ and DI- inputs contain an AUI DI squelch circuit which determines when incoming data on DI+ and DI- is valid. The DI squelch is considered "on" when the data is deemed to be invalid, and the DI squelch is considered "off" when data is determined to be valid.

The input signal on DI+ and DI- must meet the following criteria in order to turn receive squelch off and be recognized as valid data:

- 1. The input signal must exceed the negative AUI DI squelch on level.
- 2. The input signal must exceed the negative AUI DI squelch on level for more than 20ns.

When the DI squelch is turned off, the DI squelch off level is reduced to 2/3 of the DI squelch on level.

The DI squelch circuit will be turned back on if the idle period is detected by no DI squelch level transitions for more than 180ns.



An external 78 ohm termination resistor is needed across DI+ and DI- as shown in Figure 12. The DI+ and DI- inputs can be coupled from an external MAU into the ML2652 with either capacitors or a transformer. The ML2652 meets all AUI receiver specifications outlined in IEEE 802.3–1988 Section 7.

CI+ and CI– are inputs from the external MAU which contain the 10 MHz  $\pm$  15% collision signal as defined in IEEE 802.3–1988 Section 7. The CI+ and CI– inputs contain the same squelch circuit used on the DI inputs described in previous paragraphs in this section.

An external 78 ohm termination resistor is needed across CI+ and CI- as shown in Figure 12. The CI+ and CI- inputs can be coupled from an external MAU into the ML2652 with either capacitors (shown in Figure 12) or a transformer. The ML2652 meets all AUI receiver specifications outlined in IEEE 802.3–1988 Section 7.

The ML2652 contains an AUI/TP select input pin which controls whether the AUI or twisted pair interface is to be used for data transmission and reception. When AUI/ Twisted Pair Switching = High, the AUI is used for data transmission and reception. When AUI/Twisted Pair Switching = Low, the twisted pair interface is used for data transmission and reception.

The AUISEL pin is a digital status output that indicates which interface has been selected for data transfer, either twisted pair or AUI. The pin consists of an open drain output with an internal pull-up resistor and can drive an LED from VCC or another digital input. AUISEL = High indicates that the twisted pair interface has been selected. AUISEL = Low indicates that the AUI interface has been selected.

The ML2652 has the capability to automatically select between the twisted pair interface and AUI. This automatic interface selection is accomplished by tying the LTP output pin to the AUI/TP input pin. When these two pins are connected together, if valid link pulses are detected, it is assumed that the twisted pair interface is being used. This causes LTP output to go low, thus forcing AUI/TP low, and thus enabling the twisted pair interface. If no valid link pulses are detected, it is assumed that the twisted pair interface is not being used, thus causing LTP to go high, thus forcing AUI/TP high, thus enabling the AUI interface. If valid link pulses reappear, the device will automatically disable the AUI and enable the twisted pair interface. The algorithm for determining valid link pulses is described in the Link Pulse section.

#### **LOOPBACK**

LPBK provides a loopback through the manchester encoder/decoder, but not through the on-chip 10BASE-T MAU. No data will go out on either the AUI port or the twisted pair port in this mode. This same function is found on many discrete manchester encoder/decoders.

IEEE 802.3 MAUs normally loop the transmit data (DO+) when transmitting with no collisions. When using an external transceiver through the ML2652's AUI port, the controller can first check the local loopback by setting LPBK. If it passes this test it can then check the AUI cable and external MAU by doing the normal MAU loopback.

#### **FULL DUPLEX OPERATION**

The ML2652 and ML2653 are capable of operating in the full duplex mode which transmits and receives data simultaneously. In the full duplex mode the collision circuitry is disabled just as it is in the loopback mode. To achieve full duplex operation the full duplex pin FD is enabled and the loopback pin LPBK must be disabled. Both of these conditions must be present to operate in the full duplex mode.

#### **CONTROLLER INTERFACE**

The ML2652 and ML2653 has a flexible and programmable digital interface which enables it to directly interface to Ethernet controllers manufactured by Intel, AMD, National and Seeq.

The controller interface consists of seven pins. TxC, TxD, and TxE are the transmit clock output, transmit data input, and transmit data enable input, respectively. RxC, RxD, and RxE are the receive clock output, receive data output, and receive data enable output, respectively. COL is the collision detect output.

All the standard Ethernet controllers use a similar controller interface but differ in the polarity of COL, LPBK, TxE and RxE, and in what edge of TxC and RxC that clocks in the data. They also differ on whether the RxC clock needs to be continuous or not during idle, and on the polarity of RxD during idle. In order to accommodate the different controller interface definitions, the controller select pins, CS2–0, modify these signals according to Table 1.

#### **POWERDOWN**

The device can be placed in the power down mode with the controller select pins CS2–0 as described in Table 1. When in powerdown mode, the current consumption is reduced to less than  $100\mu A$  and all device functions are disabled.

#### **CRYSTAL OSCILLATOR**

The ML2652 requires an accurate 20 MHz reference for internal clock generation. This can be achieved by connecting an external crystal or an external clock between the CLK and GND pins.

If an external clock is used, it must have a frequency of 20 MHz  $\pm 0.01\%$  and have high and low levels of 3.5 and 1.5 volts.

If a crystal is used, the crystal should be placed physically as close as possible to the CLK and GND pins, especially CLK. No other external capacitors or components are required. The crystal should have the following characteristics:

1. Parallel resonant type

2. Frequency: 20 MHz

3. Tolerance: ±0.005% @ 25°C

4. Less than 0.005% frequency drift across temperature.

5. Maximum equiv. series resistance: 15 ohms @ 1–200μW 30 ohms @ 0.01–1μW

6. Typical load capacitance: 20pF7. Maximum case capacitance: 5pF

**Table 1. Controller Select Pin Definitions** 

| CS2-0 | TxC | TxE        | RxC | RxE | COL | LPBK | Idl<br>RxC  | Idl<br>RxD | Controller     |
|-------|-----|------------|-----|-----|-----|------|-------------|------------|----------------|
| 000   | r   | h          | r   | h   | h   | h    | m           | 1          | NSC DP8390     |
| 0 0 1 | ·f  | . 1        | f   | -   | 1   | ı    | n           | hi         | Intel 82586/96 |
| 010   | r   | h          | r   | h   | h   | h    | n           | hi         | AMD AM7990     |
| 0.1-1 | f   | h          | r   | h   | h   | ı    | С           | lo         | Seeq 8003/5    |
| 100   |     | - <u>-</u> | _   | _   |     | _    |             | -          |                |
| 101   |     |            |     |     |     |      |             |            |                |
| 110   |     |            |     | _   |     |      | <del></del> |            |                |
| 111   |     |            |     |     |     |      | _           | _          | PDN mode       |

r = rising edge clocks data f = falling edge clocks data

m = RxC only during RxD transmission + 5 extra RxC cycles

### ORDERING INFORMATION

| PART NUMBER | TEMPERATURE RANGE | PACKAGE              |
|-------------|-------------------|----------------------|
| ML2652CQ    | 0°C to 70°C       | 44-Pin PLCC (Q44)    |
| ML2653CQ    | 0°C to 70°C       | 28-Pin PLCC (Q28)    |
| ML2653CH    | 0°C to 70°C       | 44-Pin TQFP (H44-10) |

h = active high I = active low

c = RxC required continuously

n = RxC only during RxD transmission



# **10BASE-T Multi-port Repeater (6)**

#### GENERAL DESCRIPTION

The ML2656 is an integration of six (6) 10BASE-T transceivers, designed for repeater applications. The ML2656 contains a TTL-compatible microprocessor interface for status and control.

The ML2656 is well suited for custom applications in which a higher-level IC contains the following functions: clock recovery; collision detect; jabber detection; SQE test; and Manchester encoding/decoding.

#### **FEATURES**

- Compliant to IEEE 802.3i 10BASE-T standard
- Integrates six (6) 10BASE-T transceivers
- Bi-directional microprocessor interface for status and control
- Selectable automatic polarity correction
- Selectable link integrity test
- Output current drivers with low common mode output
- Staggered (or delayed) transmitter for optimal performance
- Selectable input clock frequency (10 or 20MHz)

### **BLOCK DIAGRAM**



## PIN CONFIGURATION

### ML2656 84-Pin PLCC (Q84)



| P | IN | l D | ١Fς | CR | IP٦ | T14 | $\cap$ | N |
|---|----|-----|-----|----|-----|-----|--------|---|
|   |    |     |     |    |     |     |        |   |

| PIN#                      | NAME               | FUNCTION                                                                                                                                                                                                              |
|---------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2, 3                   | A0–2               | Address bits 0 to 2, inputs, positive polarity. These pins address the internal registers. A0 is the LSB.                                                                                                             |
| 4, 5, 6, 7, 8             | D0-4               | Data bits 0 to 4, bi-directional, positive polarity. D0 is the LSB.                                                                                                                                                   |
| 9                         | GNDD1              | Digital ground supply for receive and transmit circuit (except line driver) of port 0 to 2, $\mu$ P interface circuit and control registers, and output buffers for RH0–2.                                            |
| 10, 16, 22,<br>27, 34, 39 | RH0-5              | Receive data, output, positive polarity. This output goes high when no data is present at the input twisted pair TPIHO-5 and TPILO-5.                                                                                 |
| 11                        | V <sub>CC</sub> D1 | Digital power supply for receive and transmit circuit (except line driver) of port 0 to 2, $\mu$ P interface circuit and control registers, and output buffers for RH0–2.                                             |
| 12, 17, 23,<br>28, 35, 40 | RD_ACTH0-5         | Receive data activity, output, active high. This output goes high when data is present at the input twisted pair TPIH0-5 and TPIL0-5.                                                                                 |
| 13, 18, 24,<br>29, 36, 41 | LI_FAILH0-5        | Link Integrity Failure, output, active high. If link integrity for respective port is disabled, this signal will be low. This output is capable of driving an LED (sinks $10\text{mA}$ at $V_{OL}$ = $0.4\text{V}$ ). |
| 14, 19, 25, 3<br>37, 42   | 0, TH0–5           | Transmit data, input (CMOS), positive polarity, synchronous to the CLK input.                                                                                                                                         |

# PIN DESCRIPTION (CONTINUED)

| PIN#                                                    | NAME                 | FUNCTION                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                       |                                       |  |  |  |
|---------------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--|--|--|
| 15, 20, 26,<br>31, 38, 43                               | TENL0-5              | Transmit Enable, input (CMO                                                                                                   | Transmit Enable, input (CMOS), active low, synchronous to the CLK input.                                                                                                                                                                                                                                                                                                                              |                                       |  |  |  |
| 21                                                      | CLK                  | frequency. TH0-5 and TENL(<br>10MHz input clock, an interr                                                                    | 10MHz or 20MHz clock, input (TTL). Bit #4 of register 7 sets the input clock frequency. TH0–5 and TENL0–5 are synchronized to this signal's rising edge. For 10MHz input clock, an internal doubler will be used to generate 20MHz clock. The internal state machines are derived from the 20MHz clock.                                                                                               |                                       |  |  |  |
| 32                                                      | GNDD2                | Digital ground supply for rec<br>3 to 5, and output buffers for                                                               |                                                                                                                                                                                                                                                                                                                                                                                                       | cept line driver) of port             |  |  |  |
| 33                                                      | V <sub>CC</sub> D2   | Digital power supply for rece<br>3 to 5, and output buffers for                                                               |                                                                                                                                                                                                                                                                                                                                                                                                       | cept line driver) of port             |  |  |  |
| 44                                                      | $V_{CC}A3$           | Analog power supply for bias                                                                                                  | s circuit.                                                                                                                                                                                                                                                                                                                                                                                            |                                       |  |  |  |
| 45                                                      | $V_{REF}$            | Input, 2% Voltage Reference, parameters listed in table 1.                                                                    | , 1.25V. This voltage referen                                                                                                                                                                                                                                                                                                                                                                         | ce sets the values of                 |  |  |  |
|                                                         |                      |                                                                                                                               | V <sub>REF</sub> (1.25V, Tol = ±2%,<br>Range = ±10%)                                                                                                                                                                                                                                                                                                                                                  | REXT (5K, Tol = ±1%,<br>Range = ±10%) |  |  |  |
|                                                         |                      | Power Dissipation, P <sub>TOT</sub>                                                                                           | Proportional                                                                                                                                                                                                                                                                                                                                                                                          | Inverse Proportional                  |  |  |  |
|                                                         |                      | Output Current, I <sub>TPO</sub>                                                                                              | Proportional                                                                                                                                                                                                                                                                                                                                                                                          | Inverse Proportional                  |  |  |  |
|                                                         |                      | Analog Timer (ns)                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                       | Proportional                          |  |  |  |
|                                                         |                      | Squelch Threshold                                                                                                             | Proportional                                                                                                                                                                                                                                                                                                                                                                                          |                                       |  |  |  |
|                                                         |                      | TTL Threshold (1.4V)                                                                                                          | Proportional                                                                                                                                                                                                                                                                                                                                                                                          |                                       |  |  |  |
|                                                         |                      | Table 1. Paramet                                                                                                              | ers dependence on V <sub>REF</sub> an                                                                                                                                                                                                                                                                                                                                                                 | d REXT                                |  |  |  |
| 46                                                      | REXT                 | An external 5k resistor betwe listed in table 1.                                                                              | een this pin and GND sets th                                                                                                                                                                                                                                                                                                                                                                          | ne values of parameters               |  |  |  |
| 47                                                      | GNDA3                | Analog ground supply.                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                       |                                       |  |  |  |
| 48, 49, 57,<br>58, 59, 60,<br>68, 79, 70,<br>71, 79, 80 | TPIH0-5 &<br>TPIL0-5 | Twisted Pair input, TPIH is po                                                                                                | ositive polarity, TPIL is negal                                                                                                                                                                                                                                                                                                                                                                       | tive polarity.                        |  |  |  |
| 50                                                      | TRI_STATEL           | Input (TTL), active low. It wil<br>RD_ACTH0-5, LI_FAILH0-5,<br>provide isolation during ATE<br>TPOL0-5) are also tristated, s | , D0-4 to enter a high-impe<br>testing. All output current d                                                                                                                                                                                                                                                                                                                                          | dance state. This is to               |  |  |  |
| 51, 52, 54,<br>55, 62, 63,<br>65, 66, 73,<br>74, 76, 77 | TPOH0–5 & TPOL0–5    | a balanced current drive, wit<br>down). To limit the number o<br>talk, decoupling, and drive re                               | Twisted Pair Output, TPOH is positive polarity, TPOL is negative polarity. This is a balanced current drive, with standard 10BaseT 50ns pre-emphasis (30% down). To limit the number of ports switching at the same time (to ease cross talk, decoupling, and drive requirements), each output port is staggered from all other output ports (5ns apart, minimum). These outputs remain active during |                                       |  |  |  |
| 53                                                      | GNDD5                | Ground supply for current ou                                                                                                  | tput driver of port 4 & 5.                                                                                                                                                                                                                                                                                                                                                                            |                                       |  |  |  |
| 56                                                      | V <sub>CC</sub> A2   | Analog power supply for rece<br>3 to 5.                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                       | ccept line driver) of port            |  |  |  |
| 61                                                      | GNDA2                | Analog ground supply.                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                       |                                       |  |  |  |
| 64                                                      | GNDD4                | Ground supply for current ou                                                                                                  | utput driver of port 2 & 3.                                                                                                                                                                                                                                                                                                                                                                           |                                       |  |  |  |
| 67                                                      | GNDA1                | Analog ground supply for rec<br>0 to 2.                                                                                       | ceive and transmit circuit (e                                                                                                                                                                                                                                                                                                                                                                         | xcept line driver) of port            |  |  |  |
|                                                         |                      |                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                       |                                       |  |  |  |

# PIN DESCRIPTION (CONTINUED)

| PIN# | NAME               | FUNCTION                                                                                                                                                                                                                                         |
|------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 72   | V <sub>CC</sub> A1 | Analog power supply for receive and transmit circuit (except line driver) of port 0 to 2.                                                                                                                                                        |
| 75   | GNDD3              | Ground supply for current output driver of port 0 & 1.                                                                                                                                                                                           |
| 78   | RESETL             | Input (TTL), active low. It will reset the registers and state machines. The end of assertion of this signal (its rising edge) will be internally synchronized to the CLK input; thus, the signal may be asynchronously asserted and deasserted. |
| 82   | CSL                | Chip Select, input, active low. A high level will tristate the data bus D0-4.                                                                                                                                                                    |
| 83   | RDL                | Read, input, active low. A low on this pin while CSL is low initiates a read (read function will dominate if write becomes active at the same time). The data on D0–4 remains valid until after the rising edge of RDL.                          |
| 84   | WRL                | Write, input, active low. A low on this pin while CSL is low initiates a write.  Data D0-4 are latched on the rising edge of WRL.                                                                                                                |

Notes: All power and ground supplies are internally separated except GNDA3 and GNDA4 are shorted through metal ring. All ground supplies are tied to low impedance substrate

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML2656CQ    | 0°C to +70°C      | 84-PIN PLCC (Q84) |



# **Data Quantizer**

## **GENERAL DESCRIPTION**

The ML4621 Data Quantizers is a low noise, wideband, bipolar monolithic ICs designed specifically for signal recovery applications in fiberoptic receiver systems. It contains a two stage wideband limiting amplifier which is capable of accepting an input signal as low as 2mV with a 55dB dynamic range. This high level of sensitivity is achieved by using a DC restoration feedback loop which nulls any offset voltage produced in the limiting amplifier.

The output stage is a high speed comparator circuit with both TTL and ECL outputs. An enable pin is included for added control.

The Minimum Signal Discriminator circuit provides a Link Monitor function with a user selectable reference voltage. This circuit monitors the peaks of the input signal and provides a logic level output indicating when the input falls below an acceptable level. This output can be used to disable the Quantizer and/or drive an LED, providing a visible link status.

## **FEATURES**

- 50MHz minimum bandwidth for data rates of up to 100MBd
- Can be powered by either +5V providing TTL level outputs or -5.2V providing ECL levels
- Low noise design: 25µV RMS over 50MHz noise bandwidth
- Adjustable Link Monitor function
- Wide 55dB input dynamic range
- 10ns minimum input pulse
- Available in a 24-pin Skinny DIP and 28-pin PLCC

## **APPLICATIONS**

- IEEE 802.3 FOIRL Receiver
- IEEE 802.5 4 and 16 Mbps Fiber Optic Token Ring
- IEEE 802.4 Fiber Optic Token Bus
- Fiber Optic Data Communications and Telecommunications Receivers

## **BLOCK DIAGRAM**



## PIN CONNECTIONS

ML4621 24-Pin Skinny DIP



ML4621 28-Pin PCC



# PIN DESCRIPTION

| NAME                | FUNCTION                                                                                                                                                                                                               | NAME                | FUNCTION                                                                                                                                                                                                  |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ECL LINK MON        | ECL Link Monitor output. Signal is low when the $V_{IN}$ +, $V_{IN}$ - inputs exceed the minimum threshold, which is set by a voltage on the $V_{TH}$ ADJ pin. Signal is high when the input signal level is below the | V <sub>DC</sub>     | An external capacitor on this pin integrates an error signal which nulls the offset of the input amplifier. If the DC feedback loop is not being used, this pin should be connected to V <sub>REF</sub> . |
| TTL LINK MON        | threshold.  TTL Link Monitor <u>output. Same</u> logic function as ECL LINK MON. Capable of driving a 10mA LED <u>indicator. This</u> pin normally tied to                                                             | CF2                 | A capacitor from this pin to ground controls the maximum bandwidth of the amplifier to accommodate lower operating frequencies.                                                                           |
| CMP ENABLE          | CMP ENABLE.  A low voltage at this TTL input                                                                                                                                                                           | CF1                 | The capacitor on this pin should match the one on CF2.                                                                                                                                                    |
|                     | pin enables both the ECL and the TTL outputs. A high TTL voltage disables the comparator output with ECL+ high, ECL- low, and TTL                                                                                      | V <sub>OUT</sub> -  | The negative output of the<br>amplifier, which is normally tied to<br>CMP                                                                                                                                 |
| V <sub>IN</sub> -   | OUT high. This input pin should be                                                                                                                                                                                     | V <sub>OUT</sub> +  | The positive output of the<br>amplifier, which is normally tied to<br>CMP+.                                                                                                                               |
|                     | capacitively coupled to the input source or to ground. (The input resistance is approximately $8k\Omega$ .)                                                                                                            | CMP+                | This comparator input pin is an open base configuration which relies on the DC bias of the                                                                                                                |
| V <sub>IN</sub> +   | This input pin should be capacitively coupled to the input source or to ground. (The input resistance is approximately $8k\Omega$ .)                                                                                   |                     | amplifier output to establish the<br>proper DC operating voltage. This<br>voltage should be reestablished if<br>filtering is implemented between                                                          |
| CMP-                | This comparator input pin is an open base configuration which relies on the DC bias of the amplifier output to establish the                                                                                           | GND                 | V <sub>OUT</sub> + and CMP+.  Negative supply. Connect to -5.2V for ECL operation, or to ground for TTL operation.                                                                                        |
|                     | proper DC operating voltage. This voltage should be reestablished if filtering is implemented between V <sub>OUT</sub> - and CMP                                                                                       | V <sub>TH</sub> ADJ | This input pin sets the minimum amplitude of the input signal required to cause the link monitors to go low.                                                                                              |
| ECL-                | The ECL comparator negative output.                                                                                                                                                                                    | $V_{REF}$           | A 2.5V reference with respect to GND.                                                                                                                                                                     |
| ECL+                | The ECL comparator positive output.                                                                                                                                                                                    | $C_{PEAK}$          | A capacitor from this pin to ground determines the Link                                                                                                                                                   |
| GND TTL             | The negative supply for the TTL comparator stage. If the TTL output is not necessary, connect GND TTL and V <sub>CC</sub> TTL to V <sub>CC</sub> .                                                                     | I <sub>SET</sub>    | Monitor response time.  Current into an internal diode connected between this pin and                                                                                                                     |
| V <sub>CC</sub> TTL | The positive supply for the TTL comparator stage. If the TTL                                                                                                                                                           |                     | GND is turned around and pulled from C <sub>PEAK</sub> . This pin is normally connected to I <sub>NOM</sub> .                                                                                             |
|                     | output is not necessary, connect GND TTL and V <sub>CC</sub> TTL to V <sub>CC</sub> .                                                                                                                                  | I <sub>NOM</sub>    | Sets a current of approx. $125\mu$ A when connected to $I_{SET}$ .                                                                                                                                        |
| TTL OUT             | TTL data output. (Totem pole type output stage.)                                                                                                                                                                       | $V_{CC}$            | Positive supply. Connect to ground for ECL operation, or to 5V for TTL operation.                                                                                                                         |

## **ABSOLUTE MAXIMUM RATINGS**

| V <sub>CC</sub> - GND                |      | -0.3 t            | o +7.0 |
|--------------------------------------|------|-------------------|--------|
| V <sub>CC</sub> TTL - GND TTL        |      | -0.3 t            | o +7.0 |
| Inputs/Output GND                    | -0.3 | to V <sub>C</sub> | C +0.3 |
| Storage Temperature Range            | -65° | C to +            | -150°C |
| Lead Temperature (Soldering 10 sec.) |      | +                 | 260°C  |

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

## **ML4621 ELECTRICAL CHARACTERISTICS**

Over recommended operating conditions of  $T_A$  = 0°C to 70°C,  $V_{CC}$  = 5V  $\pm$  5%, GND = 0V unless otherwise noted.

| SYMBOL                       | PARAMETER                                                   | MIN       | TYP  | MAX                   | UNITS             | CONDITIONS                                                                       |
|------------------------------|-------------------------------------------------------------|-----------|------|-----------------------|-------------------|----------------------------------------------------------------------------------|
| I <sub>CC1</sub>             | V <sub>CC</sub> Supply Current                              |           | 65   | 100                   | mA                | V <sub>CC</sub> TTL = GND TTL = V <sub>CC</sub>                                  |
| I <sub>CC2</sub>             | V <sub>CC</sub> Supply Current (TTL Out Enabled)            |           | 70   | 110                   | mA                | V <sub>CC</sub> TTL = V <sub>CC</sub><br>GND TTL = GND                           |
| IVREF                        | V <sub>REF</sub> Output Current                             | -5.0      |      | 0.5                   | mA                |                                                                                  |
| V <sub>REF</sub>             | Reference Voltage                                           | 2.40      | 2.55 | 2.65                  | V                 |                                                                                  |
| A <sub>V</sub>               | Amplifier Gain A1 A2                                        |           | 75   |                       | V/V               | V <sub>IN</sub> = 5mV                                                            |
| V <sub>IN</sub>              | Input Signal Range                                          | 2         |      | 1400                  | mV <sub>P-P</sub> |                                                                                  |
| V <sub>TH</sub> ADJ<br>Range | External Voltage at $V_{TH}ADJ$ to set $V_{TH}$             | 1         |      | 2.5                   | V                 |                                                                                  |
| V <sub>OS</sub>              | Input Offset                                                |           | 3    |                       | mV                | $V_{DC} = V_{REF}$ (DC loop inactive)                                            |
| E <sub>N</sub>               | Input Referred Noise                                        |           | 25   |                       | μV                | 50MHz BW                                                                         |
| BW                           | 3dB Bandwidth                                               | 50        | 65   |                       | MHz               |                                                                                  |
| V <sub>IN</sub> PW           | Min Input Pulsewidth                                        |           | 10   |                       | ns                |                                                                                  |
| R <sub>IN</sub>              | Input Resistance                                            |           | 8    |                       | kΩ                | V <sub>IN</sub> +, V <sub>IN</sub> -                                             |
| t <sub>PD</sub> AMP          | Amplifier Propagation Delay                                 | 4         |      | 8                     | ns                | From $V_{IN}$ +, $V_{IN}$ - to $V_{OUT}$ +, $V_{OUT}$ - $V_{IN}$ = 10m $V_{P-P}$ |
| t <sub>PD</sub> ECL          | ECL Comparator Propagation Delay                            | 4         | ,    | 8                     | ns                | From CMP+, CMP- to ECL+, ECL-<br>$V_{IN}$ = 10m $V_{P-P}$                        |
| t <sub>PD</sub> TTL          | TTL Comparator Propagation Delay                            | 4         |      | 8                     | ns                | From ECL+, ECL- to TTL OUT $V_{IN}$ = 10m $V_{P-P}$                              |
| $R_{V_{TH}ADJ}$              | Input Resistance of V <sub>TH</sub> ADJ                     |           | 6.8  |                       | kΩ                |                                                                                  |
| I <sub>Vout</sub>            | Output Current of V <sub>OUT</sub> + and V <sub>OUT</sub> - |           |      | 3                     | mA                |                                                                                  |
| I <sub>CMP</sub>             | Leakage Current of CMP+ and CMP-                            |           | 25   |                       | μΑ                |                                                                                  |
| VCM <sub>CMP</sub>           | Common Mode Range of CMP+ and CMP-                          | GND + 2.0 |      | V <sub>CC</sub> - 1.0 | V                 |                                                                                  |
| ECL V <sub>OH</sub>          | Output High Voltage at ECL+, ECL-                           | 3.90      |      | 4.30                  | V                 | With 200 $\Omega$ load tied to $V_{CC}$ – 2V $T_A$ = 25°C                        |
| ECL V <sub>OL</sub>          | Output Low Voltage at ECL+, ECL-                            | 3.11      |      | 3.38                  | V                 | With 200 $\Omega$ load tied to V <sub>CC</sub> – 2V T <sub>A</sub> = 25°C        |
| A <sub>V</sub> ECL           | ECL CMP Gain                                                |           | 100  |                       | V/V               |                                                                                  |
| TTL V <sub>OH</sub>          |                                                             | 2.4       |      |                       | V                 | $V_{CC}$ TTL = 5V, $I_{OH}$ = $-50\mu$ A                                         |
| TTL V <sub>OL</sub>          |                                                             |           |      | 0.4                   | V                 | V <sub>CC</sub> TTL = 5V, I <sub>OL</sub> = 2mA                                  |
| TTL V <sub>IH</sub>          |                                                             | 2.0       |      |                       | V                 |                                                                                  |
| TTL V <sub>IL</sub>          |                                                             |           |      | 0.8                   | V                 |                                                                                  |
| TTL I <sub>IH</sub>          |                                                             | -50       |      | 50                    | μΑ                | V <sub>IH</sub> = 2.4V                                                           |
| TTL I <sub>IL</sub>          |                                                             | -1.6      |      | 0                     | mA                | V <sub>IH</sub> = 0.4V                                                           |
| I <sub>NOM</sub>             |                                                             |           | 125  |                       | μΑ                | I <sub>NOM</sub> = I <sub>SET</sub>                                              |

## **FUNCTIONAL DESCRIPTION**

#### **AMPLIFIER**

The Quantizer has a two stage limiting amplifier with an input common mode range of (GND + 1.8V) to (V<sub>CC</sub> – 1.5V). Maximum sensitivity is achieved through the use of a DC restoration feedback loop and AC coupling the input. When AC coupled, the input DC bias voltage is set by an on-chip network at about 1.9V. These coupling capacitors, in conjunction with the input impedance of the amplifier, establish a high pass filter with a 3dB corner frequency, f<sub>1</sub>, at

$$f_{L} = \frac{1}{2\pi \ 8000 \ C} \tag{1}$$

Since the amplifier has a differential input, two capacitors of equal value are required. If the signal driving the input is single ended, one of the coupling capacitors can be tied to  $V_{\rm CC}$  as shown in figure 1. The high corner frequency can also be adjusted by attaching capacitors to CF1 and CF2. The equation for adjusting this corner is

$$f_{\rm H} = \frac{1}{2\pi \ 425 \ \rm C} \tag{2}$$

Although the input is AC coupled, the offset voltage within the amplifier will be present at the amplifier's output. This is represented by  $V_{OS}$  in figure 2. In order to reduce this error a DC feedback loop is incorporated. This negative feedback loop nulls the offset voltage, forcing  $V_{OS}$  to be zero. An external capacitor at  $V_{DC}$  is used to store the offset voltage. Although the value of this capacitor is non-critical, the pole it creates can effect the stability of the feedback loop. To avoid stability problems using the ML4621, the



Figure 2.

value of this capacitor should be at least 100 times smaller than the input coupling capacitors.

On the ML4621, the output of the amplifier is isolated from the comparator and made available to the user. This allows the user to add circuitry between the amplifier and the comparator for wave shaping and other signal conditioning as desired.

#### COMPARATOR

Two types of comparators are employed in the output section of these Quantizers. The high speed ECL comparator is used to provide the ECL level outputs and in turn drives the TTL comparator. The enable pin, CMP ENABLE, is provided to control the ECL comparator. When CMP ENABLE is low the comparators function normally. When it's high, it forces ECL+ high, ECL- low, and TTL OUT high. The CMP ENABLE pin can be controlled with TTL level signals when the Quantizer is powered by 5V and ground.



Figure 1. The ML4621 Configured for 20MHz Bandwidth with TTL Output

#### LINK MONITOR

This function is implemented by the Minimum Signal Discriminator and the Threshold Generator circuits. The purpose of this function is to monitor the input signal and provide a status signal indicating when the input falls below a preset voltage level. This is done by peak detecting the output of the amplifier section and comparing this level with the voltage at V<sub>TH</sub>ADJ.

The equation which determines the droop rate of the peak detector is

$$\frac{dV}{dt} = \frac{I_{ISET}}{C}$$
 (3)

In this equation C is the peak capacitor at C<sub>PEAK</sub>. On the ML4621 the droop rate of the peak detector can be adjusted two ways:

- 1) By adjusting the value of the peak capacitor at C<sub>PFAK</sub>.
- By adjusting the charge current into the peak capacitor at I<sub>SFT</sub>.

The charge current,  $I_{ISET}$ , can be controlled externally by connecting a resistor,  $R_{EXT}$ , between  $I_{ISET}$  and  $V_{CC}$ .  $I_{ISET}$  will then be

$$I_{ISET} = \frac{V_{CC} - 0.7}{R_{EXT} + 1700} \tag{4}$$

For convenience, an on-chip current source of  $125\mu$ A is available by connecting  $I_{NOM}$  to  $I_{SFT}$ .

The Threshold Generator level shifts the reference voltage at V<sub>TH</sub>ADJ through a circuit which has a temperature coefficient matching that of the limiting amplifier. The relationship between V<sub>TH</sub>ADJ and V<sub>TH</sub> (the minimum *peak* voltage at the input which will trigger the Link Monitor) is:

$$V_{TH}ADJ = 600V_{TH} + 0.7$$
 (5)

The on-chip reference voltage,  $V_{REF}$ , can be tied directly to  $V_{TH}$ ADJ to set the threshold level. This will set the minimum input signal on the ML4621 at about 3mV (peak).

A lower threshold level can be set by dividing down  $V_{REF}$  with a resistor string, as in figure 3.



Figure 3.

Since the ML4621 has a relatively low input impedance of 6.8K and is offset by one diode drop, the equation which accounts for the load and offset is:

$$V_{TH}ADJ = \frac{R_2(6800V_{REF} + 0.7R_1)}{6800(R_1 + R_2) + R_1R_2}$$
 (8)

#### THRESHOLD ADJUSTMENT EXAMPLE

If you are using the ML4621 and you want the Link Monitor to trigger when the received optical power goes below  $1\mu$ W (–30dBm), you first need to calculate the resultant voltage at V<sub>IN</sub>+ and V<sub>IN</sub>-. If you are using the Hewlett-Packard HFBR-24X6 Fiberoptic Receiver with a responsitivity of 8mV/ $\mu$ W, the peak-to-peak voltage would be:

$$1\mu W \times 8mV/\mu W = 8mV_{P-P} \tag{9}$$

So the Link Monitor should trigger at some point slightly lower than 4mV peak, say 3mV. Setting V<sub>TH</sub> in equation 5 to 3mV and solving for V<sub>TH</sub>ADJ yields:

$$V_{TH}ADI = 600(.003) + 0.7 = 2.5V$$

This is a convenient value since the reference voltage supplied by the Quantizer,  $V_{RFF}$ , is 2.5V.

The Link Monitor has about 0.4mV (peak) hysteresis built-in. More hyste<u>resis can be ind</u>uced by connecting a resistor between TTL LINK MON and V<sub>TH</sub>ADJ creating a positive feedback loop.

Refer to Micro Linear's Application Note 6 for more detail.

## ORDERING INFORMATION

| PART NUMBER | TEMPERATURE<br>RANGE | PACKAGE           |
|-------------|----------------------|-------------------|
| ML4621CP    | 0°C to +70°C         | Molded DIP (P24N) |
| ML4621CQ    | 0°C to +70°C         | MOLDED PCC (Q28)  |



# ML4622, ML4624

# Fiber Optic Data Quantizer

### **GENERAL DESCRIPTION**

The ML4622 and ML4624 data quantizers are low noise, wideband, bipolar monolithic ICs designed specifically for signal recovery applications in fiberoptic receiver systems. They contain a wideband limiting amplifier which is capable of accepting an input signal as low as  $2\text{mV}_{P\text{-}P}$  with a 55dB dynamic range. This high level of sensitivity is achieved by using a DC restoration feedback loop which nulls any offset voltage produced in the limiting amplifier.

The output stage is a high speed comparator circuit with both TTL and ECL outputs. An enable pin is included for added control.

The Link Detect circuit provides a Link Monitor function with a user selectable reference voltage. This circuit monitors the peaks of the input signal and provides a logic level output indicating when the input falls below an acceptable level. This output can be used to disable the quantizer and/or drive an LED, providing a visible link status.

#### **FEATURES**

- Data rates up to 40MHz or 80MBd
- Can be powered by either +5V providing TTL or raised ECL level outputs or -5.2V providing ECL levels
- Low noise design: 25µV RMS over bandwidth
- Adjustable Link Monitor function with hystersis
- Wide 55dB input dynamic range
- Low power design
- ML4624 is pin compatible with the ML4621

#### **APPLICATIONS**

- IEEE 802.3 10BASE-FL Receiver
- IEEE 802.5 fiber optic token ring, 4 and 16mbps
- Fiber Optic Data Communications and Telecommunications Receivers

## ML4622/ML4624 BLOCK DIAGRAM



\*ML4624 ONLY

## **PIN CONNECTIONS**



# **PIN DESCRIPTION**

| nal is<br>uts<br>Id,             | V <sub>CC</sub> TTL | TI :: 1 ( ) TT                                                                                                                         |
|----------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| he                               |                     | The positive supply for the TTL comparator stage. If the TTL output is not necessary, connect $V_{CC}$ TTL to $V_{CC}$ . (ML4624 only) |
| hen the                          | TTL OUT             | TTL data output.                                                                                                                       |
| a 10mA<br>e tied to              | $V_{DC}$            | An external capacitor on this pin integrates an error signal which nulls the offset of the input amplifier. If the                     |
| ıt pin<br>TTL                    |                     | DC feedback loop is not being used, this pin should be connected to V <sub>REF</sub> .                                                 |
| isables<br>CL+<br>Γ high.        | CF2                 | A capacitor from this pin to CF1 controls the maximum bandwidth of the amplifier.                                                      |
| citively                         | CF1                 | Connect to CF2 through a capacitor.                                                                                                    |
| r to<br>sistance                 | GND                 | Negative supply. Connect to –5.2V<br>for ECL operation, or to ground for<br>TTL or raised ECL operation.                               |
| acitively<br>or to<br>sistance   | V <sub>TH</sub> ADJ | This input pin sets the link monitor threshold.                                                                                        |
| output.                          | $V_{REF}$           | A 2.5V reference with respect to GND.                                                                                                  |
| or.<br>equired<br>ive            | C <sub>TIMER</sub>  | A capacitor from this pin to V <sub>CC</sub> determines the Link Monitor response time.                                                |
| output.<br>or.<br>equired<br>ive | Vcc                 | Positive supply. Connect to ground for negative ECL operation, or to 5V for TTL or raised ECL operation.                               |
| output is                        |                     |                                                                                                                                        |
|                                  | TL output is        | ive TL putput is                                                                                                                       |

## **ABSOLUTE MAXIMUM RATINGS**

| V <sub>CC</sub> – GND                | -0.3 to +7.0     |
|--------------------------------------|------------------|
| V <sub>CC</sub> TTL – GND TTL        | -0.3 to +7.0     |
| Inputs/Outputs GND                   | to $V_{CC}$ +0.3 |
| Storage Temperature Range65°C        | C to +150°C      |
| Lead Temperature (Soldering 10 sec.) | +260°C           |

**ML4622, ML4624 ELECTRICAL CHARACTERISTICS** (Note 2 and 3) Over recommended operating conditions of  $T_A$  = 0°C to 70°C for commercial temperature range,  $T_A$  = -40°C to +85°C for industrial temperature range,  $T_A$  = -40°C to +85°C for industrial temperature range,  $T_A$  = -40°C to +85°C for industrial temperature range,  $T_A$  = -40°C to +85°C for industrial temperature range,  $T_A$  = -40°C to +85°C for industrial temperature range,  $T_A$  = -40°C to +85°C for industrial temperature range,  $T_A$  = -40°C to +85°C for industrial temperature range,  $T_A$  = -40°C to +85°C for industrial temperature range,  $T_A$  = -40°C to +85°C for industrial temperature range,  $T_A$  = -40°C to +85°C for industrial temperature range,  $T_A$  = -40°C to +85°C for industrial temperature range,  $T_A$  = -40°C to +85°C for industrial temperature range,  $T_A$  = -40°C to +85°C for industrial temperature range,  $T_A$  = -40°C to +85°C for industrial temperature range,  $T_A$  = -40°C to +85°C for industrial temperature range,  $T_A$  = -40°C to +85°C for industrial temperature range,  $T_A$  = -40°C to +85°C for industrial temperature range,  $T_A$  = -40°C to +85°C for industrial temperature range,  $T_A$  = -40°C to +85°C for industrial temperature range,  $T_A$  = -40°C to +85°C for industrial temperature range,  $T_A$  = -40°C to +85°C for industrial temperature range,  $T_A$  = -40°C to +85°C for industrial temperature range,  $T_A$  = -40°C to +85°C for industrial temperature range,  $T_A$  = -40°C for industrial temperature range,  $T_A$ 

| SYMBOL                       | PARAMETER                                                      | MIN  | TYP  | MAX  | UNITS             | CONDITIONS                                                            |
|------------------------------|----------------------------------------------------------------|------|------|------|-------------------|-----------------------------------------------------------------------|
| I <sub>CC1</sub>             | V <sub>CC</sub> Supply Current<br>(TTL Output Disabled)        |      | 35   | 45   | mA                | GND TTL = V <sub>CC</sub>                                             |
| I <sub>CC2</sub>             | V <sub>CC</sub> Supply Current<br>(TTL Output Enabled)         |      | 55   | 70   | mA                | GND TTL = GND                                                         |
| V <sub>REF</sub>             | Reference Voltage                                              | 2.40 | 2.50 | 2.60 | V                 |                                                                       |
| I <sub>VREF</sub>            | V <sub>REF</sub> Output Source Current                         |      |      | 5    | mA                |                                                                       |
| $A_V$                        | Amplifier Gain                                                 |      | 100  |      | V/V               |                                                                       |
| V <sub>IN</sub>              | Input Signal Range                                             | 2    |      | 1600 | mV <sub>P_P</sub> |                                                                       |
| V <sub>TH</sub> ADJ<br>Range | External Voltage at V <sub>TH</sub> ADJ to set V <sub>TH</sub> | 0.5  |      | 2.6  | V                 |                                                                       |
| V <sub>OS</sub>              | Input Offset                                                   |      | 3    |      | mV                | $V_{DC} = V_{REF}$ (DC loop inactive)                                 |
| E <sub>N</sub>               | Input Referred Noise                                           |      | 25   |      | μV                | 50MHz BW                                                              |
| BW                           | 3dB Bandwidth                                                  |      | 45   |      | MHz               |                                                                       |
| R <sub>IN</sub>              | Input Resistance                                               | 1    | 1.6  | 2.5  | kΩ                | V <sub>IN</sub> +, V <sub>IN</sub> -                                  |
| I <sub>VTHADJ</sub>          | Input Bias Current of V <sub>TH</sub> ADJ                      | -200 | 10   | +200 | μА                |                                                                       |
| <sup>t</sup> PDTTL           | Propagation Delay                                              |      | 15   |      | ns                | From $V_{IN}$ +, $V_{IN}$ - to TTL Out $V_{IN}$ = 10m $V_{P-P}$       |
| t <sub>PDECL</sub>           | Propagation Delay                                              |      | 11   |      | ns                | From $V_{IN}$ +, $V_{IN}$ - to ECL+, ECL-<br>$V_{IN}$ = 10m $V_{P-P}$ |
| TTL V <sub>OH</sub>          |                                                                | 2.4  |      |      | V                 | $V_{CC}$ TTL = 5V, $I_{OH} = -50\mu A$                                |
| TTL V <sub>OL</sub>          |                                                                |      |      | 0.55 | V                 | $V_{CC}$ TTL = 5V, $I_{OL}$ = 2mA                                     |
| TTL VIH                      |                                                                | 2.0  |      |      | V                 |                                                                       |
| TTL V <sub>IL</sub>          |                                                                |      |      | 0.8  | V                 |                                                                       |
| TTL I <sub>IH</sub>          |                                                                | -50  |      | 50   | μА                | V <sub>IH</sub> = 2.4V                                                |
| TTL I <sub>IL</sub>          |                                                                | -1.6 |      | 0    | . mA              | V <sub>IH</sub> = 0.4V                                                |

## ML4622, ML4624 ELECTRICAL CHARACTERISTICS (Continued)

Over recommended operating conditions of  $T_A = 0^{\circ}\text{C}$  to 70°C for commercial temperature range,  $T_A = -40^{\circ}\text{C}$  to +85°C for industrial temperature range,  $V_{CC} = 5V \pm 10^{\circ}\text{C}$ , GND = 0V unless otherwise noted.

| SYMBOL             | PARAMETER                            | MIN                    | TYP  | MAX                                              | UNITS         | CONDITIONS                                  |
|--------------------|--------------------------------------|------------------------|------|--------------------------------------------------|---------------|---------------------------------------------|
| V <sub>TH</sub>    | Input Threshold Voltage              |                        |      |                                                  |               |                                             |
|                    | ML4622                               | 4                      | 5    | 6                                                | $mV_{P_{-P}}$ | $V_{TH}ADJ = V_{REF}$ (note 4)              |
|                    | ML4624                               | 5                      | 6    | 7                                                | $mV_{P\_P}$   | $V_{TH}ADJ = V_{REF}$ (note 4)              |
| Hystersis          |                                      |                        | 20   |                                                  | %             |                                             |
| V <sub>CM</sub>    | Common mode voltage<br>on VIN+, VIN- |                        | 1.65 |                                                  | V             |                                             |
| ECL <sub>VOН</sub> | Output High Voltage at ECL+, ECL-    | V <sub>CC</sub> – 1.06 |      | V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 0.6   | (note 5)      | With $200\Omega$ load tied to $V_{CC} - 2V$ |
| ECL <sub>VOL</sub> | Output Low Voltage at ECL+, ECL-     | V <sub>CC</sub> – 1.89 |      | V <sub>CC</sub> - 1.62<br>V <sub>CC</sub> - 1.56 | (note 5)      | With $200\Omega$ load tied to $V_{CC} - 2V$ |

Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 3: Low Duty Cycle pulse testing is performed at T<sub>A</sub>.

Note 4: DC Tested — Threshold for switching TTL LINK MON from High (off) to Low (on).

Note 5: Industrial temperature range specification..

### **FUNCTIONAL DESCRIPTION**

#### **AMPLIFIER**

The ML4622, ML4624 have an adjustable Bandwidth limiting amplifier. Maximum sensitivity is achieved through the use of a DC restoration feedback loop and AC coupling the input. When AC coupled, the input DC bias voltage is set by an on-chip network at about 1.7V. These coupling capacitors, in conjunction with the input impedance of the amplifier, establish a high pass filter with a 3dB corner frequency, f<sub>1</sub>, at

$$f_{L} = \frac{1}{2\pi 1600C} \tag{1}$$

Since the amplifier has a differential input, two capacitors of equal value are required. If the signal driving the input is single ended, one of the coupling capacitors can be tied to  $V_{CC}$  as shown in figure 1.

CF1 and CF2 create a low pass filter with the corner frequency determined by the following equation

$$f_{H} = \frac{1}{2\pi 800(C + 4pF)} \tag{2}$$



Figure 2.

The above equation applies when a single capacitor is tied between CF1 and CF2. When using two capacitors of equal value (Cap1 from CF1 to  $V_{CC}$ , Cap2 from CF2 to  $V_{CC}$ ) the value derived for C should be doubled.

Although the input is AC coupled, the offset voltage within the amplifier will be present at the amplifier's output. This is represented by  $V_{OS}$  in figure 2. In order to reduce this error a DC feedback loop is incorporated. This negative feedback loop nulls the offset voltage, forcing  $V_{OS}$  to be zero. Although the capacitor on  $V_{DC}$  is non-



Note: If TTL OUT is used, tie GND TTL to unfiltered ground and remove L1. If TTL OUT and ECL outputs are both used, add 3K pulldown resistors at ECL outputs.

Figure 1. The ML4622, ML4624 Configured for 20MHz Bandwidth

critical, the pole it creates can effect the stability of the feedback loop. To avoid stability problems, the value of this capacitor should be at least 10 times larger than the input coupling capacitors.

#### **COMPARATOR**

Two types of comparators are employed in the output section of these Quantizers. The high speed ECL comparator is used to provide the ECL level outputs and in turn drives the TTL comparator. The enable pin,  $\overline{CMP}$  ENABLE, is provided to control the ECL comparator. When  $\overline{CMP}$  ENABLE is low the comparators function normally. When it's high, it forces ECL+ high, ECL- low, and TTL OUT high. The  $\overline{CMP}$  ENABLE pin can be controlled with TTL level signals when the Quantizer is powered by 5V and ground.

#### LINK DETECT CIRCUIT

The Link Detect circuit monitors the input signal and provides a status signal indicating when the input falls below a preset voltage level. When the input falls below the preset voltage level, the TTL Link Mon output changes from active (low) to inactive (high). This signal can be fed to the ML4662 10BASE-FL transceiver or a similar type of function to indicate a Low Light Condition. This output can also be used to disable the output data by tying it to the CMP Enable input.

In many fiber optic systems, including Ethernet and Token Ring, a bit error rate is given at a minimum power level. For example, in a 10Base-FL receiver there must be less than 1 x 10-9 bit errors at a receive power level of -32.5dBm average. Designers of these systems must insure that the bit error rate is lower than the specification at the given minimum power level. One procedure to determine the sensitivity of a receiver is to start at the lowest optical power level and gradually increase the optical power until the BER is met. In this case the Link Detect circuit must not disable the receiver (i.e. CMP ENABLE should be tied to Ground). Once the sensitivity of the receiver is determined, the Link Detector circuit can be set just above the power level that meets the BER specification. This way the receiver will shut off before the BER is exceeded.

The ML4622 and ML4624 quantizers have greater Link Detect sensitivity, noise immunity, and accuracy than their predecessor the ML4621.

The threshold generator shifts the reference voltage at  $V_{TH}ADJ$  through a circuit which has a temperature coefficient matching that of the limiting amplifier. The relationship between the  $V_{TH}ADJ$  and the  $V_{TH}$  (the peak to peak input threshold) is:

$$V_{TH}ADJ = 417 V_{TH} (ML4624)$$
 (3)  
 $V_{TH}ADJ = 500 V_{TH} (ML4622)$ 

In most cases, including 10Base-FL, 10Base-FB and Token-Ring,  $V_{TH}$ ADJ can be tied directly to  $V_{REF}$ . However if greater sensitivity is required the circuit in figure 3 can be used to adjust the  $V_{TH}$ ADJ voltage. Even if  $V_{REF}$  is tied to  $V_{TH}$ ADJ, it is a good idea to layout a board with these two resistors available. This will allow potential future adjustments without board revisions.

The response time of the Link Detect circuit is set by the C<sub>TIMER</sub> pin. Starting from the link off state (i.e., TTL LINK MON is high), the link can be switched on if the input exceeds the set threshold for a time given by:

$$T = \frac{C_{TIMER} \times 0.7V}{700\mu A}$$
 (4)

To switch the link from on to off, the above time will be doubled.



### **BURST MODE**

In some fiber optic links, the idle signal is DC, or of a frequency that is substantially different from the data. For these links, a faster response time of the DC loop and the Link Monitor is required.

The ML4622 and ML4624 has been designed to accommodate these two requirements. The input coupling capacitors can be relatively small and still maintain stability. With smaller input coupling capacitors and  $V_{DC}$  capacitor a faster DC loop response time can be achieved. The Link Monitor is also enhanced to have a faster response time.

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE<br>RANGE | PACKAGE            |
|-------------|----------------------|--------------------|
| ML4622CP    | 0°C to 70°C          | Molded DIP (P16)   |
| ML4622CS    | 0°C to 70°C          | Molded SOIC (S16N) |
| ML4622IS    | -40°C to 85°C        | Molded SOIC (S16N) |
| ML4624CP    | 0°C to 70°C          | Molded DIP (P24N)  |
| ML4624CQ    | 0°C to 70°C          | Molded PCC (Q28)   |



# **ML4632**

# **Fiber Optic LED Driver**

### **GENERAL DESCRIPTION**

The ML4632 is a fiber optic LED driver suited for network applications up to 20Mbps. The part is capable of driving up to 100mA of current through a Fiber Optic LED from an ECL or TTL level input signal. Its efficient output stage provides a high current that can be programmed for accurate absolute output level as well as automatic temperature compensation. The combination of automatic temperature compensation and a highly accurate current driven design insures precise launch power.

The LED driver's output stage provides fast, well matched rise and fall times through a unique class B output stage that burns supply current only when the LED is on. A positive temperature coefficient of up to 3300ppm/°C can be programmed into the output current to compensate for the negative temperature coefficient of the LED optical output power. An optional peaking circuit may also be employed.

The ECL and TTL inputs are ANDed so one can be used for data and the other for an enable input. An ECL compatible BIAS voltage is also provided for single ended ECL applications.

#### **FEATURES**

- Current Driven Output for accurate Launch Power
- Programmable output current from 20mA to 100mA
- Programmable temperature coefficient, 0 to 3300ppm/°C
- High Efficiency Output Stage
- Programmable LED pre-bias current
- Low EMI/RFI Noise
- **■** ECL or TTL inputs
- Optional Peaking circuit

#### APPLICATIONS

- IEEE 802.3, 10BASE-F
- IEEE 802.5 Fiber Optic Token Ring
- IEEE 802.4 Fiber Optic Token Bus
- Fiber Optic Data Communications and Telecommunications

## **BLOCK DIAGRAM**



## **PIN CONFIGURATION**

ML4632 14-Pin PDIP (P14)



ML4632 16-Pin Wide SOIC (\$16W)



## **PIN DESCRIPTION**

| NAME  | FUNCTION                                                                                                                                                                                                                     | NAME             | FUNCTION                                                                                                                                                  |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| ECLN  | Negative ECL data input. Tie to VBIAS for                                                                                                                                                                                    | $V_{CC}$         | Positive power supply. +5 volts.                                                                                                                          |
|       | single ended ECL operation or when ECLP is used as an enable. Tie to ground during TTL only operation.                                                                                                                       | l <sub>OFF</sub> | Connect a resistor from this pin to $V_{CC}$ to increase the off current to the LED, i.e. $4.3K\Omega$ for 1mA. With this pin open, the default $I_{OFF}$ |
| VBIAS | BIAS voltage for single ended ECL operation.                                                                                                                                                                                 |                  | current is between 0.5–1.0mA.                                                                                                                             |
| LED   | Fiber optic LED drive pin. Connect the LED between this pin and $V_{\text{CC}}$ .                                                                                                                                            | VREF             | A constant 1.2V reference output used to set up DRV.                                                                                                      |
| GND   | Negative power supply. The pin should be tied to the grounded side of RTSET to improve output accuracy and avoid a ground loop.                                                                                              | DRV              | A DC input that sets the positive swing on RTSET and the high level output current to the LED.                                                            |
| RTSET | Output current programming pin. Connect a resistor of value V <sub>DRV</sub> /I <sub>LED</sub> from this pin to ground to set the high LED output current.                                                                   | PTAT             | Proportional to Absolute Temperature. A 1.0V reference at 25°C that moves proportional to absolute temperature, also used to set up                       |
| RPK   | Peaking circuit bias pin. Connect a resistor of                                                                                                                                                                              |                  | DRV. (See figure 1)                                                                                                                                       |
|       | value V <sub>DRV</sub> /l <sub>PEAK</sub> from this pin to ground when using the peaking circuit. Leave open circuited when peaking is not used.                                                                             | TTL              | TTL data input. Can also be used as an enable during ECL operation. TTL = High (enabled), TTL = Low (disabled).                                           |
| PEAK  | Peaking circuit output pin. When using peaking, connect this pin to V <sub>CC</sub> through a resistor of value RRPK. Then connect a capacitor from this pin to the LED cathode. When peaking is not used, open circuit RPK. | ECLP             | Positive ECL data input controls signal to the LED. Tie to VBIAS during TTL only operation or use as an enable.                                           |

### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| PEAK DC Output Current               | 120mA          |
|--------------------------------------|----------------|
| Storage Temperature                  | 65°C to +150°C |
| Lead Temperature (Soldering 10 sec.) | 260°C          |

| V <sub>CC</sub>    | 0.3V to 6V |
|--------------------|------------|
| Input Pin Voltages |            |
| LED Output Current |            |

## **ELECTRICAL CHARACTERISTICS**

Over the recommended operating conditions of  $T_A = 0^{\circ}C$  to  $70^{\circ}C$ ,  $V_{CC} = 5V \pm 5\%$ , unless otherwise specified. (Note 1)

| SYMBOL                                 | OL PARAMETER CONDITIONS                         |                                                                 | MIN         | TYP          | MAX         | UNITS    |
|----------------------------------------|-------------------------------------------------|-----------------------------------------------------------------|-------------|--------------|-------------|----------|
| lcc                                    | Supply Current                                  | LED off                                                         |             | 25           | 35          | mA       |
| VREF                                   | VREF Voltage                                    | No Load                                                         | 1.14        | 1.20         | 1.26        | V        |
| V <sub>PTAT</sub>                      | PTAT Voltage                                    | No Load, T <sub>A</sub> = 25°C<br>T <sub>A</sub> = 85°C         | 0.9<br>1.08 | 1.0<br>1.2   | 1.1<br>1.32 | V        |
| Vos                                    | Driver Offset                                   | $VDRV = 1.2V$ , $RTSET = 20\Omega$                              |             |              | 50          | mV       |
| I <sub>LEDH</sub><br>I <sub>LEDL</sub> | LED Current Accuracy<br>High<br>Low             | $VDRV = VREF, RTSET = 20\Omega$<br>$I_{OFF} = open$             | 54<br>0.5   | 60<br>0.7    | 66<br>1.0   | mA<br>mA |
| t <sub>R</sub>                         | Rise Time                                       | $VDRV = VREF$ , $RTSET = 20\Omega$                              |             | 4.5          |             | ns       |
| t <sub>F</sub>                         | Fall Time                                       | $VDRV = VREF$ , $RTSET = 20\Omega$                              |             | 4.5          |             | ns       |
| t <sub>PLH</sub>                       | Propagation Delay<br>Low to High<br>High to Low | $VDRV = VREF$ , $RTSET = 20\Omega$<br>TTL and ECL               |             | 10.0<br>10.0 |             | ns<br>ns |
| t <sub>PWD</sub>                       | Pulse Width Distortion                          | $VDRV = VREF$ , $RTSET = 20\Omega$                              |             | 1.0          | 2.0         | ns       |
| V <sub>PK</sub>                        | Peaking Voltage                                 | $R_{RPK} = 20\Omega$ , $C_{PK} = 100pF$ , $R_{PEAK} = 20\Omega$ | 1.08        | 1.2          | 1.32        | V        |
| V <sub>PKTR</sub>                      | Peaking Rise Time                               | $R_{RPK} = 20\Omega$ , $C_{PK} = 100pF$ , $R_{PEAK} = 20\Omega$ |             | 4.5          |             | ns       |
| V <sub>PKTF</sub>                      | Peaking Fall Time                               | $R_{RPK} = 20\Omega$ , $C_{PK} = 100pF$ , $R_{PEAK} = 20\Omega$ |             | 4.5          |             | ns       |
| I <sub>ECL</sub>                       | ECL Input Current                               |                                                                 | 1           | 1            | 20          | μΑ       |
| ITTL                                   | TTL Input Current                               |                                                                 |             |              | 100         | μА       |
| V <sub>DO</sub>                        | Dropout Voltage between pin 5 and 3             |                                                                 | 1.5         |              |             | V        |
| l <sub>OFF</sub>                       | Additional LED Off Current                      | $V_{CC} = 5V$ , $R_{IOFF} = 4.3K\Omega$                         | 0.8         | 1.0          | 1.2         | mA       |
| VBIAS                                  | ECL BIAS Voltage                                | V <sub>CC</sub> = 5V, T <sub>A</sub> = 25°C                     |             | 3.8          | 44          | V        |

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst-case test conditions.

Note 2: Low Duty cycle pulse testing is performed at TA.

### **FUNCTIONAL DESCRIPTION**

The ML4632 accepts ECL and TTL input signals and generates a high speed, high accuracy output current which is independent of supply voltage variations. The output current is programmable from 20mA to 100mA. A temperature coefficient can be programmed into the output current and a peaking circuit can be added with a few external components.

The input of the LED driver accepts both ECL and TTL signals. The ECL input stage is a standard NPN differential pair with a common mode range of between 3V and 4.5V with a +5V supply. A bias voltage VBIAS is available for biasing either ECL input for single-ended operation. The TTL input has a standard switching range of between 0.8V and 2.0V. These inputs are ANDed so that the extra input can be used as an enable.

Output current to the LED is set by connecting the appropriate resistance from RTSET to ground. With the VREF and DRV pins tied together, the high level output voltage at RTSET will be 1.2V. The current through the LED. The output current with RTSET set to  $20\Omega$  will be

$$I_{LED}$$
 (HIGH) = 1.2V/ $R_{TSET}$  = 1.2V/ $20\Omega$  = 60mA.

The low level output current is set internally by a resistor at approximately 0.7mA. This current prebiases the LED and results in faster optical rise times. The value of this current can be increased by connecting a resistor from the  $l_{OFF}$  pin to  $V_{CC}$ . The additional current will be equal to  $(V_{CC}-0.7V)/R_{IOFF}$ .

The voltage input at the DRV pin appears across the RTSET pin when the LED is turned on. The current in RTSET is directed through the LED. Therefore the voltage set at DRV along with the RTSET resistor sets current through the LED.

A temperature coefficient of between 0ppm/°C and 3300ppm/°C can be programmed into the high level output current to compensate for the drop in LED optical output power at high temperatures. This is accomplished by driving the DRV pin from a resistor divider between the VREF and PTAT pins.

When DRV is tied directly to PTAT, the peak voltage at RTSET will be 1.0V at 25°C and have a 3300ppm/°C temperature coefficient. At 85°C, PTAT is 1.2V and equal to VREF. An arbitrary temperature coefficient less than 3300 ppm/°C can be set by using a resistor divider between PTAT and VREF to set the voltage at DRV, as shown in figure 1.



Figure 1. Current for Programming Output Temperature Coefficient

In this configuration the temperature coefficient is

$$TC_{ILED} = (3300ppm/^{\circ}C)\frac{R1}{R1+R2}$$
, and

$$_{\text{LED (HIGH)}} = \frac{1V + 0.2V \left(\frac{R2}{R1 + R2}\right)}{RTSFT}$$

The output current will be a linear function of temperature. A plot of  $I_{\text{LED}}$  versus temperature for several values of the programming resistance, R1 and R2, in figure 2.



Figure 2.  $I_{LED}$  vs T,  $R_{TSET} = 20\Omega$ 

The ML4632 output stage conducts full load current only when the LED is on, and even then power dissipation in the part is low because most of the +5V supply voltage is dropped across the LED and external resistor R<sub>TSET</sub>. Even with a low power design, the LED driver junction temperature will rise above ambient due to quiescent power dissipation and won't exactly match the LED junction temperature since it is also self-heating. Therefore, the effectiveness of a temperature compensated design will be related to component power dissipations, thermal conductance of the PC board and packaging, and the proximity of the LED driver to the LED.

The ML4632 also provides for peaking of the LED output current. Peaking is used to counteract the effects of the LED junction capacitance. By creating a controlled overshoot and undershoot in the output current waveform, charge is transferred to and from the LED capacitance on the rising and falling edges of the output, speeding up rise and fall times.

To provide peaking current, a second output stage is biased up with a resistor from RPK to ground and another from PEAK to  $V_{CC}$ . When these bias resistors are set equal to each other, a pulse will be generated across the  $R_{PEAK}$  resistor with a magnitude equal to the voltage on the DVR pin. A coupling capacitor transfers the rising and falling edges of the output current waveform.

A typical application is shown in figure 3. When the resistors  $R_{RPK}$  and  $R_{PEAK}$  are both set to  $20\Omega$ , a pulse will be generated at the PEAK pin of magnitude 1.2V and equivalent resistance  $20\Omega$  (assuming  $V_{DRV} = 1.2V$ ).



Figure 3. Application of the Peaking Circuit

The peaking current is coupled through the 100pF capacitor,  $C_{PEAK}$ , which will transfer 120pC of charge to and from the LED on each cycle of output current. The peaking circuit shown provides approximately a 70% overshoot current into a 0 $\Omega$  LED impedance. Peaking currents will be slightly lower for real LED's.



Note: The LED, PEAK and V<sub>CC</sub> traces should be very short and shielded with a GND plane to reduce ringing and overshoot at the LED.

TTL Driven Implementation (No Temp. Comp)

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE                 |
|-------------|-------------------|-------------------------|
| ML4632CP    | 0°C to 70°C       | 14-Pin PDIP (P14)       |
| ML4632CS    | 0°C to 70°C       | 16-Pin Wide SOIC (S16W) |



# **ML4642**

# **AUI Multiplexer**

### **GENERAL DESCRIPTION**

The ML4642 AUI Multiplexer contains all the necessary drivers/receivers and control logic to implement a 2 port MAU when used in conjuction with a transceiver chip which has a standard 802.3 AUI interface. In addition, the ML4642 is capable of operating in stand-alone mode where it interconnects two DTEs in the absence of a network MAU. Several ML4642s can be cascaded together to implement a 4 or 8 port MAU or stand-alone device.

Logic within the ML4642 detects collisions resulting from multiple DTEs transmitting simultaneously. In addition, collision signals received from a transceiver attached at the MAU port are propagated to both of the DTE ports. Jabbering DTEs are prevented from loading down the network by internal jabber timers which disable babbling ports.

### **FEATURES**

- IEEE 802.3 compliant AUI interfaces assure compatibility with any AUI ready devices.
- No crystal or clock input.
- On-chip Jabber logic, Collision Detection, and SQE test with enable/disable option.
- Selectable Loopback, Jabber, and SQE Test allows cascading of multiple chips to increase DTE port fan-out.
- Six network status LED outputs.

### **BLOCK DIAGRAM**



# **PIN CONNECTIONS**

ML4642 28-Pin SSOP (R28)



ML4642 28-Pin PLCC (Q28)



# PIN DESCRIPTION

| PIN NO.    | NAME           | FUNCTION | DESCRIPTION                                                                                                                                                                                                                                                                                               |
|------------|----------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | RXLED/LPBK/SQE | I/O      | Active low receive LED driver for MAU port. If tied to ground, this pin enables internal loopback of the active TXIN pair to the RXOUT pairs and enables SQE test. If tied to 0.6 volts internal loopback is enable but SQE test is disabled. SQE and loopback are disabled when this pin is pulled high. |
| 2          | RXINP          | Input    | Receive signal pair for MAU port.                                                                                                                                                                                                                                                                         |
| 3          | RXINN          | Onput    | Receive signal pair for MAU port.                                                                                                                                                                                                                                                                         |
| 4          | JAB1/JDIS      | I/O      | Active low jabber LED driver for DTE port 1. If tied to ground, the jabber function is disabled at TXIN1 and TXIN2.                                                                                                                                                                                       |
| 5          | RRSET          | Input    | Bias setting external resistor, $61.9 \text{K}\Omega$ .                                                                                                                                                                                                                                                   |
| 6          | $V_{CC}$       | Power    | +5 volt power supply                                                                                                                                                                                                                                                                                      |
| 7          | TXOUTP         | Output   | Transmit signal pair for MAU port.                                                                                                                                                                                                                                                                        |
| 8          | TXOUTN         | Output   | Transmit signal pair for MAU port.                                                                                                                                                                                                                                                                        |
| 9          | TXLED1         | Output   | Open collector, active low transmit LED driver for DTE AUI port 1.                                                                                                                                                                                                                                        |
| 10         | TXLED2         | Output   | Open collector, active low transmit LED driver for DTE AUI port 2.                                                                                                                                                                                                                                        |
| 11         | TXIN2P         | Input    | Transmit signal pair for DTE port 2.                                                                                                                                                                                                                                                                      |
| 12         | TXIN2N         | Input    | Transmit signal pair for DTE port 2.                                                                                                                                                                                                                                                                      |
| 13         | TXIN1P         | Input    | Transmit signal pair for DTE port 1.                                                                                                                                                                                                                                                                      |
| 14         | TXIN1N         | Input    | Transmit signal pair for DTE port 1.                                                                                                                                                                                                                                                                      |
| 15         | $V_{CC}$       | Power    | +5 volt power supply                                                                                                                                                                                                                                                                                      |
| 16         | CDOUT2N        | Output   | Collision signal pair for DTE port 2.                                                                                                                                                                                                                                                                     |
| 1 <i>7</i> | CDOUT2P        | Output   | Collision signal pair for DTE port 2.                                                                                                                                                                                                                                                                     |
| 18         | CDLED          | Output   | Open collector, active low collision LED driver.                                                                                                                                                                                                                                                          |
| 19         | CDINN          | Input    | Collision signal pair for MAU port.                                                                                                                                                                                                                                                                       |
| 20         | CDINP          | Input    | Collision signal pair for MAU port.                                                                                                                                                                                                                                                                       |
| 21         | JAB2           | Output   | Open collector, active low jabber LED driver for DTE port 2.                                                                                                                                                                                                                                              |
| 22         | CDOUT1P        | Output   | Collision signal pair for DTE port 1.                                                                                                                                                                                                                                                                     |
| 23         | CDOUT1N        | Output   | Collision signal pair for DTE port 1.                                                                                                                                                                                                                                                                     |
| 24         | GND            | Ground   | GND.                                                                                                                                                                                                                                                                                                      |
| 25         | RXOUT2P        | Output   | Receive signal pair for DTE port 2.                                                                                                                                                                                                                                                                       |
| 26         | RXOUT2N        | Output   | Receive signal pair for DTE port 2.                                                                                                                                                                                                                                                                       |
| 27         | RXOUT1N        | Output   | Receive signal pair for DTE port 1.                                                                                                                                                                                                                                                                       |
| 28         | RXOUT1P        | Output   | Receive signal pair for DTE port 1.                                                                                                                                                                                                                                                                       |
|            |                |          |                                                                                                                                                                                                                                                                                                           |

# ML4642

### ABSOLUTE MAXIMUM RATINGS

Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

| Lead Temperature (Soldering 10 seconds) | 260°C   |
|-----------------------------------------|---------|
| Thermal Resistance ( $\theta_{IA}$ )    |         |
| SSOP                                    | 109°C/W |
| PLCC                                    | 68°C/W  |

## **OPERATING CONDITIONS**

| Supply Voltage (V <sub>CC</sub> ) 5V | ± 10%            |
|--------------------------------------|------------------|
| LED on Current                       |                  |
| RRSET 61.9k                          | $\Omega \pm 1\%$ |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $T_A = 0$ °C to 70°C,  $V_{CC} = 5V \pm 10$ %. (Notes 1, 2)

| PARAMETER                                 | CONDITIONS                                                                       | MIN  | TYP. | MAX<br>120 | UNITS<br>mA |
|-------------------------------------------|----------------------------------------------------------------------------------|------|------|------------|-------------|
| Power Supply Current I <sub>CC</sub>      | V <sub>CC</sub> = 5V, (Note 3)                                                   |      | 60   |            |             |
| LED Drivers: V <sub>OL</sub>              | $R_L=510\Omega$ for $\overline{CDLED}$ , $\overline{TXLED1}$ , $\overline{JAB2}$ |      |      | 0.8        | V           |
|                                           | R <sub>L</sub> =270Ω for JAB1/JDIS,<br>RXLED/LPBK/SQE                            | 1.2  | 2.5  | 3.5        | V           |
| Transmit Squelch Voltage Level (Tx+, Tx-) |                                                                                  | -300 | -250 | -200       | mV          |
| Differential Output Voltage               |                                                                                  | ±550 |      | ±1200      | mV          |
| Common Mode Output Voltage                |                                                                                  |      | 4.0  |            | V           |
| Differential Output Voltage Imbalance     |                                                                                  | 1 4  | 2    | ±40        | mV          |
| RxLED/LPBK/SQE                            | SQE Enabled/Loopback Enabled                                                     |      |      | 0.3        | V           |
|                                           | SQE Disabled/Loopback Enabled                                                    | 0.4  | 0.6  | 0.8        | V           |

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.

Note 2: Low Duty cycle pulse testing is performed at TA.

Note 3: This does not include the current from the AUI pull down resistors or the LED output pins.

# **AC ELECTRICAL CHARACTERISTICS**

| SYMBOLS            | PARAMETER                                                   | MIN | TYP. | MAX  | UNITS |
|--------------------|-------------------------------------------------------------|-----|------|------|-------|
| TRANSMIT           |                                                             |     |      |      |       |
| t <sub>TXNPW</sub> | Transmit Turn-On Pulse Width                                |     | 20   |      | ns    |
| t <sub>TXFPW</sub> | Transmit Turn-Off Pulse Width                               |     | 180  |      | ns    |
| txody              | Transmitter Turn-On Delay                                   |     | 30   |      | ns    |
| t <sub>TXLP</sub>  | Transmit Loopback Startup Delay                             |     | 40   | ·    | ns    |
| ttxsdy             | Transmit Steady State Prop. Delay                           |     | 15   |      | ns    |
| t <sub>TXJ</sub>   | Transmitter Jitter                                          |     | 1    |      | ns    |
| RECEIVE            |                                                             |     |      |      |       |
| trxody             | Receive Turn-On Delay                                       |     | 20   |      | ns    |
| t <sub>RXSDY</sub> | Receive Steady State Prop. Delay                            |     | 15   |      | ns    |
| t <sub>RXJ</sub>   | Receiver Jitter                                             |     | 1    |      | ns    |
| t <sub>AR</sub>    | Differential Output Rise Time<br>20% to 80% (Rx+/-, COL+/-) |     | 3    |      | ns    |
| t <sub>AF</sub>    | Differential Output Fall Time<br>20% to 80% (Rx+/-, COL+/-) |     | 3    |      | ns    |
| COLLISION          |                                                             |     |      |      |       |
| t <sub>CPSQE</sub> | Collision Present to SQE Assert                             | 0   |      | 200  | ns    |
| tsqexr             | Time for SQE to Deactivate after a collision                | 100 |      | 900  | ns    |
| tCLF               | Collision Frequency                                         | 8.5 | 10   | 11.5 | MHz   |
| t <sub>CLPDC</sub> | Collision Pulse Duty Cycle                                  | 40  | 50   | 60   | %     |
| tsQEDY             | SQE Test Delay (Tx Inactive to SQE)                         | 0.6 | 1.1  | 1.6  | μs    |
| tsqetd             | SQE Test Duration                                           | 0.5 | 1.0  | 1.5  | μs    |
| tsqeb              | SQE Blank Period                                            | 4   |      | 7    | μsec  |
| JABBER, LIN        | K TEST AND LED TIMING                                       |     |      |      |       |
| tjad               | Jabber Activation Delay                                     | 7   | 13.5 | 20   | ms    |
| t <sub>JRT</sub>   | Jabber Reset Unjab Time                                     | 250 | 450  | 750  | ms    |
| t <sub>JSQE</sub>  | Delay from Outputs Disabled to<br>Collision Oscillator On   |     | 100  |      | ns    |
| t <sub>LEDT</sub>  | CDLED, RxLED, TxLED1, TxLED2 On Time                        | 20  | 50   | 300  | ms    |

# **TIMING DIAGRAMS**



Figure 1. Transmit and Loopback Timing



Figure 2. Receive Timing



Figure 3. Collision Timing



Figure 4. Collision Timing





Figure 5. Collision Timing



Figure 6. SQE Timing



Figure 7. Jabber Timing



### **FUNCTIONAL DESCRIPTION**

Figure 9 is a block diagram of a Two Port Multiplexer using the ML4642 chip. All AUI interfaces are shown AC coupled as they would be in an AUI multiplexer which does not include the MAU circuitry on the same board.

#### **TRANSMISSION**

The transmit function consists of detecting data on either of the TXIN differential receivers (TXIN1 or TXIN2) and transmitting this data out the TXOUT differential driver at the MAU port as well as both RXOUT1 and RXOUT2 drivers of the DTE ports. (Note: the looping back of data received at a TXIN pair to the RXOUT pairs is discussed in the Loopback section.)

Before data will be transmitted to the TXOUT and RXOUT pins from the TXIN pins it must meet the unsquelch requirements of the TXIN receiver circuitry. The squelch circuitry prevents any noise on the TXIN wires from being

misinterpreted as data and transmitted to the TXOUT and RXOUT pins. The squelch circuit rejects signals with pulse widths less than typically 20ns and voltage levels more positive than –250mV. Once the TXIN receiver is unsquelched it remains so until reception of the input idle signal, which is detected when the TXIN signal is more positive than –170mV for longer than 180ns.

#### RECEPTION

The receive function consists of detecting data at the RXIN differential receiver of the MAU port transmitting this data to both DTE port RXOUT pairs.

Before data will be transmitted to the RXOUT pins of the DTE ports it must meet the unsquelch requirements for the RXIN receiver circuitry. The squelch circuitry at the RXIN differential receiver input performs the same function as that of the TXIN squelch circuitry using the same noise rejection criteria.



#### COLLISION

There are two conditions that constitute a collision from the point of view of the ML4642:

- a) If data is received at the TXIN inputs of both DTE ports simultaneously a local collision occurs within the MI 4642.
- b) If the CDIN input is active at any time other than the inter-packet gap window allowed for the SQE Test function described below.

In either of the above circumstances it is necessary for the ML4642 to drive the CDOUT pairs on both DTE ports with the collision signal. The collision signal consists of a 10 MHz +/– 15% square wave matching the AUI specifications and capable of driving a  $78\Omega$  load. The collision signal shall turn on within 2 bit times of the origination of the collision condition and shall turn off within 2–5 bit times after the collision condition subsides.

During a collision condition there are two sources for data to be transmitted to TXOUT, TXIN1 and TXIN2. The highest priority source for data to be transmitted to TXOUT is the TXIN1 receiver.

For example if TXIN2 begins transmission then TXIN1 turns on, the collision oscillator will turn on and TXOUT will switch from TXIN2 to TXIN1. If the collision ends by TXIN1 turning off first, TXOUT will switch from TXIN1 to TXIN2, and 2–5 bit times later the collision oscillator will turn off.

The MAU port's CDIN receiver contains squelch circuitry to prevent noise from causing the erroneous detection of a collision signal. A signal on the CDIN pair will not be considered active until it exceeds the same squelch requirements as those of the TXIN receivers.

#### LOOPBACK

The loopback function allows the ML4642 to emulate a coaxial transceiver by propagating the TXIN data back out the RXOUT pair of the same DTE port that is sourcing the data as well as the RXOUT pair of the idle DTE port. This allows the Ethernet controller sending the data to monitor its transmit packets and detect network faults.

The loopback function is enabled at both DTE ports when the RXLED pin is tied to ground, or 0.6 volts.

### **SQE TEST FUNCTION**

The Signal Quality Error (SQE) Test function allows the DTE to determine whether or not the collision detection circuitry is functional. After each transmission, during the inter-packet gap time, the collision signal will be activated on the CDOUT pair of the same port as the TXIN pair which received the packet, for typically 1  $\mu s$ . The SQE function will not be activated on DTE ports of the ML4642 which are in the Jabber state. The SQE function is enabled on both DTE ports when the RXLED/LPBK/SQE pin is grounded.

#### **JABBER**

The jabber function prevents a babbling transmitter from loading down the network. Within the ML4642 is a jabber timer on each TXIN receiver. Each timer starts at the beginning of a received packet and resets at the end of each packet. If a packet lasts longer than 7 to 20ms the jabber logic disables its corresponding TXIN receiver (thus preventing its data from being retransmitted) and generates a collision signal on the babbling port's CDOUT pair. When the TXIN pair finally goes idle, a second timer measures 0.5 seconds of idle on TXIN prior to re-enabling the receiver and turning off the collision signal. If the TXIN pair becomes active again before the 0.5 seconds has expired, the timer is reset and measures another 0.5 seconds of idle time.

The jabber function can be disabled on both ports by tying the JAB1/JABD pin to ground.

#### LED DRIVERS

The ML4642 has six LED driver pins. Each DTE port has a transmit LED and a jabber LED and the MAU port has a receive LED. Additionally, there is a collision LED which indicates the presence of a collision condition. All LED drivers are active low 10mA current sources.

The TXLED, RXLED, and CDLED outputs have 50ms pulse stretchers on them to enable the LEDs to be visible. The JLED outputs do not have pulse stretchers on them because their conditions occur long enough for the LEDs to be visible.

Two of the ML4642 LED outputs serve as configuration pins as well. RXLED/LPBK/SQE and JAB1/JDIS may be tied through a resistor to V<sub>CC</sub>, tied through a resistor and a LED to V<sub>CC</sub> or grounded. Additionally RXLED/LPBK/SQE may be tied to a specific voltage. When these pins are grounded or tied to a 0.6 Volts they become configuration inputs. Otherwise when tied high they become status outputs.

# CASCADING THE ML4642 FOR 4 AND 8 PORT DESIGNS

The configurability of such functions as loopback, jabber, and SOE allows ease of cascading multiple ML4642 chips for larger fan-out designs. Figure 10 shows a four port AUI Multiplexer design. For a type 0 configuration both labber and transmit LEDs are available on a per port basis for status. The RXLED/LPBK/SOE pins are tied through a resistor to 5 volts, and CDLED is wire OR'ED with the other chip for one collision detect status LED per system. There is also only one receive LED status output which is displayed in a type 2 configuration. This particular pin in a type 2 configuration offers three options. In option 1, when tied to +5 volts through a resistor and an LED, an internal or external MAU will be connected. For standalone operation without an internal or external MAU a loopback is required. Option 2 allows loopback with no SQE test while option 3 provides loopback with an SQE test.



Figure 10. Four Port AUI Multiplexer

An eight port design is accomplished in the same way as shown in the block diagram in Figure 11. In an eight port design Type 0 and Type 2 configuration remain the same as in a four port design. Type 1 however only differs from Type 2 by tying RXLED/LPBK/SQE through a resistor to +5 volts. Table 1 summerizes all of the different LED configurations.

#### **SQE TEST WHEN CASCADING**

As mentioned before, after each transmission during the interpacket gap time the collision signal will be activated on the CDOUT pair of the same port as the TXIN pair which received the packet. When cascading ML4642s to implement 4 or 8 port designs, the path is remembered and followed to acheive this function. The paths that did not carry the transmit data blocks CDOUT for 4-7  $\mu sec$  after transmission to guarantee that only the port that transmitted will see SQE test.

TABLE 1. LED Configurations for 2, 4, and 8 Port Designs

|                  | JAB1/JABD | RXLED/LPBK/SQE | JAB2 | CDLED     | TXLED1 | TXLED2 |
|------------------|-----------|----------------|------|-----------|--------|--------|
| Two Port AUI Mux | LED       | GND, 0.6V, LED | LED  | LED       | LED    | LED    |
| Type 0           | LED       | 270Ω to +5V    | LED  | WIRE'ORED | LED    | LED    |
| Type 1           | GND       | 270Ω to +5V    | NC   | NC        | NC     | NC     |
| Type 2           | GND       | GND, 0.6V, LED | NC   | NC        | NC     | NC     |



Figure 11. Eight Port AUI Multiplexer

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML4642CR    | 0°C to 70°C       | 28-Pin SSOP (R28) |
| ML4642CQ    | 0°C to 70°C       | 28-Pin PLCC (Q28) |



# ML4644

# **4 Port AUI Multiplexer**

### GENERAL DESCRIPTION

The ML4644 AUI Multiplexer contains all the necessary frivers/receivers and control logic to implement a 4 port vAU when used in conjuction with a transceiver chip which has a standard 802.3 AUI interface. Several vL4644s can be cascaded together to implement an 8 or 12 port MAU or standalone device.

Logic within the ML4644 detects collisions resulting from multiple DTEs transmitting simultaneously. In addition, collision signals received from a transceiver attached at the MAU port are propagated to all of the DTE ports. labbering DTEs are prevented from loading down the network by an internal jabber timer which disables babbling ports.

### **FEATURES**

- IEEE 802.3 compliant AUI interfaces assure compatibility with any AUI ready devices.
- On-chip Jabber logic, Collision Detection, and SQE test with enable/disable option.
- Selectable SQE Test
- Selectable loopback
- Ten network status LED outputs.

### **BLOCK DIAGRAM**



# **PIN CONNECTIONS**



| P | IN | D | ES | CR | IP | T | IO | N |
|---|----|---|----|----|----|---|----|---|
|---|----|---|----|----|----|---|----|---|

| PIN# | NAME    | FUNC.  | DESCRIPTION                                        | PIN# | NAME     | FUNC.  | DESCRIPTION                                       |
|------|---------|--------|----------------------------------------------------|------|----------|--------|---------------------------------------------------|
| 1    | CDOUT2P | Output | Collision signal pair for                          | 13   | NC       |        | No connection.                                    |
| 2    | CDOUT2N | Output | DTE port 2.  Collision signal pair for             | 14   | TxOUTN   | Output | Transmit signal pair for MAU port.                |
| 3    | COLL    | Output | DTE port 2.  Open collector LED                    | 15   | TxOUTP   | Output | Transmit signal pair for MAU port.                |
| 4    | CDOUT3P | Output | driver for collision.<br>Collision signal pair for | 16   | Reserved |        | This pin should be tied to VCC.                   |
| 5    | CDOUT3N | Output | DTE port 3.  Collision signal pair for             | 17   | RRSET    | Input  | Bias setting external resistor, $61.9k\Omega$ ,   |
| 6    | NC      |        | DTE port 3.  No connection.                        | 18   | NC       |        | connected to VCC  No connection.                  |
| 7    | TxIN2P  | Input  | Transmit signal pair for DTE port 2.               | 19   | JAB2     | Output | Open collector jabber<br>LED driver for Jabber of |
| 8    | NC      |        | No connection.                                     |      |          |        | DTE port 2.                                       |
| 9    | NC      |        | No connection.                                     | 20   | RxOUT1P  | Output | Receive signal pair for<br>DTE port 1.            |
| 10   | TxIN2N  | Input  | Transmit signal pair for DTE port 2.               | 21   | RxOUT1N  | Output | Receive signal pair for DTE port 1.               |
| 11   | TxIN3P  | Input  | Transmit signal pair for DTE port 3.               | 22   | REC      | Output | Open collector LED driver for receive.            |
| 12   | TxIN3N  | Input  | Transmit signal pair for DTE port 3.               |      |          |        | Grounding this pin enables loopback.              |

# PIN DESCRIPTION (Continued)

| PIN# | NAME    | FUNC.  | DESCRIPTION                                                            | PIN# | NAME    | FUNC.  | DESCRIPTION                                                                      |
|------|---------|--------|------------------------------------------------------------------------|------|---------|--------|----------------------------------------------------------------------------------|
| 23   | RxOUT2P | Output | Receive signal pair for DTE port 2.                                    | 48   | Tx4     | Output | Open collector transmit<br>LED driver for Jabber of<br>DTE port 4.               |
| 24   | RxOUT2N | Output | Receive signal pair for DTE port 2.                                    | 49   | Tx3     | Output | Open collector transmit                                                          |
| 25   | VCC     | Power  | +5V power supply.                                                      |      |         |        | LED driver for Jabber of DTE port 3.                                             |
| 26   | VCC     | Power  | +5V power supply.                                                      | 50   | Tx2     | Output | Open collector transmit                                                          |
| 27   | NC      |        | No connection.                                                         |      |         |        | LED driver for Jabber of DTE port 2.                                             |
| 28   | NC      |        | No connection.                                                         | 51   | Tx1     | Outout | Open collector transmit                                                          |
| 29   | RxINP   | Input  | Receive signal pair for MAU port.                                      | 51   | IXI     | Output | LED driver for Jabber of DTE port 1.                                             |
| 30   | RxINN   | Input  | Receive signal pair for MAU port.                                      | 52   | GND     | Ground | Ground.                                                                          |
| 31   | SQEN2   | Input  | Active low. This pin is used to enable the SQE                         | 53   | CDOUT1P | Output | Collision signal pair for DTE port 1.                                            |
| 22   | COENIA  |        | function of DTE port 2.                                                | 54   | CDOUT1N | Output | Collision signal pair for DTE port 1.                                            |
| 32   | SQEN3   | Input  | Active low. This pin is used to enable the SQE function of DTE port 3. | 55   | TxIN1N  | Input  | Transmit signal pair for DTE port 1.                                             |
| 33   | RxOUT3P | Output | Receive signal pair for DTE port 3.                                    | 56   | TxIN1P  | Input  | Transmit signal pair for DTE port 1.                                             |
| 34   | RxOUT3N | Output | Receive signal pair for                                                | 57   | NC      |        | No connection.                                                                   |
| 35   | NC      |        | DTE port 3.  No connection.                                            | 58   | CDOUT4P | Output | Collision signal pair for DTE port 4.                                            |
| 36   | RxOUT4P | Output | Receive signal pair for DTE port 4.                                    | 59   | CDOUT4N | Output | Collision signal pair for DTE port 4.                                            |
| 37   | RxOUT4N | Output | Receive signal pair for DTE port 4.                                    | 60   | CDINN   | Input  | Collision signal pair for MAU port.                                              |
| 38   | NC      |        | No connection.                                                         | 61   | Х3      | Output | ECL output driven by                                                             |
| 39   | JAB3    | Output | Open collector jabber<br>LED driver for Jabber of<br>DTE port 3.       |      |         |        | crystal. Can drive X1 inputs on other ML4644S.                                   |
| 40   | NC      |        | No connection.                                                         | 62   | NC      |        | No connection.                                                                   |
| 41   | JAB4    | Output | Open collector jabber                                                  | 63   | CDINP   | Input  | Collision signal pair for MAU port.                                              |
|      |         |        | LED driver for Jabber of DTE port 4.                                   | 64   | SQEN1   | Input  | Active low. This pin is                                                          |
| 42   | NC      |        | No connection.                                                         |      |         |        | used to enable the SQE function of DTE port 1.                                   |
| 43   | NC      |        | No connection.                                                         | 65   | NC      |        | No connection.                                                                   |
| 44   | SQEN4   | Input  | Active low. This pin is used to enable the SQE function of DTE port 4. | 66   | X1      | Input  | 10MHz Crystal input pin.<br>This pin can also be used<br>as a 10MHz clock input  |
| 45   | JAB1    | Output | Open collector jabber<br>LED driver for Jabber of<br>DTE port 1.       |      |         |        | pin, or can connect to X3 of another that is driven by a crystal or 10MHz clock. |
| 46   | TxIN4N  | Input  | Transmit signal pair for<br>DTE port 4.                                | 67   | X2      | Input  | 10 MHz Crystal input pin.                                                        |
| 47   | TxIN4P  | Input  | Transmit signal pair for DTE port 4.                                   | 68   | NC ,    |        | No connection.                                                                   |

### **ABSOLUTE MAXIMUM RATINGS**

### **OPERATING CONDITIONS**

Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

| Supply Voltage (V <sub>CC</sub> ) | . 5V ± 10%               |
|-----------------------------------|--------------------------|
| RRSET 6                           | $1.9$ k $\Omega \pm 1\%$ |

| Power Supply Voltage Range V <sub>CC</sub> GND –0.3 |          |
|-----------------------------------------------------|----------|
| Input Current RRSET, All LED Driver Pins            | . 60mA   |
| Junction Temperature                                | . 150°C  |
| Storage Temperature65°C to                          | io 150°C |
| Lead Temperature (Soldering 10 seconds)             | . 260°C  |
| Thermal Resistance $(\theta_{IA})$                  | 44°C/W   |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $T_A = 0^{\circ}\text{C}$  to  $70^{\circ}\text{C}$ ,  $V_{CC} = 5\text{V} \pm 10\%$ . (Notes 1, 2)

| PARAMETER                                     | CONDITIONS                    | MIN  | TYP. | MAX   | UNITS |
|-----------------------------------------------|-------------------------------|------|------|-------|-------|
| Power Supply Current I <sub>CC</sub> (Note 3) | V <sub>CC</sub> = 5V          | 50   | 150  | 190   | mA    |
| LED Drivers: V <sub>OL</sub>                  | R <sub>L</sub> =510Ω (Note 4) |      |      | 0.8   | V     |
| Transmit Squelch Voltage Level (Tx+, Tx-)     |                               | -300 | -250 | -200  | mV    |
| Differential Output Voltage                   |                               | ±550 |      | ±1200 | mV    |
| Common Mode Output Voltage                    |                               |      | 4.0  |       | V     |
| Differential Output Voltage Imbalance         | 198                           |      | 2    | ±40   | mV    |
| Loopback Enable                               | REC tied low                  |      |      | 0.3   | V     |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2: Low Duty cycle pulse testing is performed at TA.

Note 3: This does not include the current from the AUI pull down resistors or the LED output pins.

# **AC ELECTRICAL CHARACTERISTICS**

| SYMBOLS            | PARAMETER                                                                                                                |                 | MIN | TYP. | MAX      | UNITS    |
|--------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|----------|----------|
| TRANSMIT           |                                                                                                                          |                 |     |      | <u> </u> | <u> </u> |
| t <sub>XODY</sub>  | Transmitter Turn-On Delay                                                                                                |                 |     | 100  | 200      | ns       |
| t <sub>TXSDY</sub> | Transmit Steady State Prop. Delay                                                                                        |                 |     | 15   |          | ns       |
| t <sub>TXFPW</sub> | Transmit Turn-Off Pulse Width                                                                                            |                 |     | 180  |          | ns       |
| t <sub>TXSOI</sub> | Transmit Turn-Off Start of Idle                                                                                          |                 | 200 | 250  |          | ns       |
| RECEIVE            |                                                                                                                          |                 |     |      |          |          |
| t <sub>RXODY</sub> | Receive Turn-On Delay                                                                                                    |                 |     | 100  | 200      | ns       |
| t <sub>RXSDY</sub> | Receive Steady State Prop. Delay                                                                                         |                 |     | 15   |          | ns       |
| t <sub>RXFPW</sub> | Receive Turn-Off Pulse Width                                                                                             |                 |     | 180  |          | ns       |
| t <sub>RXSOI</sub> | Receive Turn-Off Start of Idle                                                                                           |                 | 200 | 250  |          | ns       |
| t <sub>AR</sub>    | Differential Output Rise Time<br>20% to 80% (Rx±, COL±, TxOUT±)                                                          |                 |     | 3    |          | ns       |
| t <sub>AF</sub>    | Differential Output Fall Time<br>20% to 80% (Rx±, COL±, TxOUT±)                                                          |                 |     | 3    |          | ns       |
| COLLISION          |                                                                                                                          |                 |     |      |          |          |
| t <sub>CPSQE</sub> | Collision Present to SQE Assert                                                                                          |                 | 0   |      | 200      | ns       |
| t <sub>SQEXR</sub> | Time for SQE to Deactivate After a Collision                                                                             |                 | 0   |      | 500      | ns       |
| F <sub>CLF</sub>   | Collision Frequency                                                                                                      | XTAL Controlled | 8.5 | 10   | 11.5     | MHz      |
|                    | Collision Pulse Duty Cycle                                                                                               | XTAL Controlled | 40  | 50   | 60       | %        |
| F <sub>JAM</sub>   | JAM Frequency at TxOUT±                                                                                                  | XTAL Controlled |     | 5    |          | MHz      |
| tsqedy             | SQE Test Delay (Tx Inactive to SQE)                                                                                      |                 | 0.6 | 1.1  | 1.6      | μs       |
| t <sub>SQETD</sub> | SQE Test Duration                                                                                                        |                 | 0.5 | 1.0  | 1.5      | μs       |
| ABBER, LIN         | K TEST AND LED TIMING                                                                                                    |                 |     |      |          |          |
| t <sub>JAD</sub>   | Jabber Activation Delay                                                                                                  |                 | 7   | 13.5 | 20       | ms       |
| t <sub>JSQE</sub>  | Delay from Outputs Disabled to Collision Oscil                                                                           | llator On       |     | 100  |          | ns       |
| t <sub>LEDT</sub>  | $\overline{REC}$ , $\overline{COLL}$ , $\overline{Tx1}$ , $\overline{Tx2}$ , $\overline{Tx3}$ , $\overline{Tx4}$ On Time |                 | 0.3 | 1.0  | 3.0      | ms       |

## **TIMING DIAGRAMS**



Figure 3. Transmit Timing



Figure 4. Receive Timing



Figure 5. Collision Timing



## )



Figure 6. Collision Timing



Figure 7. SQE Timing



Figure 8. Jabber Timing





Figure 9. LED Timing

### **FUNCTIONAL DESCRIPTION**

Figure 1 is a block diagram of a Four Port Multiplexer using the ML4644. All AUI interfaces are transformer coupled as required in an AUI connection.

### **RECEPTION**

The receive function consists of detecting data on receive differential data input pair of the MAU port (RxIN) and transmitting this data out of the RxOUT ports of all the DTE port. This data will only be passed onto the DTE port if it meets the unsquelch criteria of the AUI receiver circuit. This provision prevents any noise on the AUI cable from being misinterpreted as data and transmitted to the RxOUT pins.

The receiver squelch circuit rejects signal typically with pulse width less than 20ns or a voltage level more positive than –250mV. Once the receiver is unsquelched, it remains so until reception of the idle signal which is more positive than –170mV for longer than 180ns.

#### **TRANSMISSION**

The transmit function consists of detecting data on any of the four differential data input pairs (TxIN1, TxIN2, TxIN3, and TxIN4) and transmitting this data out of the TxOUT pair of the MAU port.

Only data that meets the unsquelch criteria of the AUI receiver circuit will be passed onto the TxOUT port.

#### **LOOPBACK**

If the ML4644 is connected to a MAU, or connected to other 4642/44s that are connected to a MAU, the MAU should be used to provide loopback. The loopback function of the MAU will loop data back to the RxIN port which will pass is to all FxOUTs and the  $\overline{REC}$  pin will go low. In some configurations, there will be no MAU, and a ML4644 will be the last chip in the Tx path. In this case, the RxIN port will never be active, since it is not connected, and the  $\overline{REC}$  pin has no function. The  $\overline{REC}$  pin may be grounded and this will put the ML4644 in loopback mode, and data on the TxIN pair will be looped back to all RxOUT ports.

#### **COLLISION**

There are two possible collision scenarios.

- 1. Collision from the network connected to the MAU.
- Collision between two or more DTEs attached to the multiplexer.

In the case of a network collision, the MAU will send a collision presence signal to the multiplexer. The ML4644 will propagate this signal to the CDOUT pins of each of the DTE ports. The collision signal is a 10MHz  $\pm 0.01\%$  signal.

When a collision event occurs between two or more DTE ports, the ML4644 will send the collision presence signal to each of the DTEs via the collision ports. At the same time a 5MHz JAM signal is sent to the network.

#### **SOE TEST FUNCTION**

The Signal Quality Error (SQE) test function allows the DTE to determine whether or not the collision port is functional. After each transmission, during the interpacket gap time, the collision signal will be activated on the CDOUT port of the same DTE port data has been transmitted, for typically 1 $\mu$ s. The SQE function is not activated at the DTE ports that are in jabber state. The SQE function of each port can be disabled by tying the SQEN pin high.

#### **IABBER FUNCTION**

The jabber function prevents a malfunction transmitter from continuous transmission and thus loaded down the network. Within the ML4644, there is a jabber timer. The timer starts at the beginning of a received packet and resets at the end of each packet. If the packet lasts longer than 7 to 20ms the jabber circuit will disable the offending TxIN receiver (the transmission of excessively long packet is thus terminated) and generates a collision signal to the collision port of the offending DTE port. The DTE port will exit the jabber state when the transmission goes idle.

#### **LED DRIVERS**

The ML4644 has ten LED drivers. Each DTE port has a transmit LED and a jabber LED and the MAU port has a receive LED. Additionally there is a collision LED which indicates the presence of a collision condition. All LED drivers are active low open collector driver.

All LED drivers except the jabber have pulse 1ms pulse stretchers. The pulse stretchers provide adequate on time for the LED to be visible.

# CASCADING THE ML4644 FOR EIGHT PORT MULTIPLEXER APPLICATION

An 8 port multiplexer can be realized by using two ML4644s and one ML4642. In this configuration (see fig. 2), the SQE function of the ML4642 should be disabled to prevent false collision signalling. The SQE function in this configuration is performed by each DTE port of the ML4644 independently. Only one crystal is required, since X3 of the ML4644 with the crystal can drive X1 of the other chip.



Figure 2. Block Diagram of an Eight port Multiplexer.





Figure 1. Four Port AUI Multiplexer.

# ORDERING INFORMATION

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |  |
|-------------|-------------------|-------------------|--|
| ML4644CQ    | 0°C to 70°C       | 68-Pin PLCC (Q68) |  |



# ML4652, ML4658

# **10BASE-T Transceiver**

### **GENERAL DESCRIPTION**

The ML4652/ML4658 10BASE-T Transceivers are single chip cable line driver/receivers that provides all of the functionality required to implement both an internal and external IEEE 802.3 10BASE-T MAU. These parts offer a standard IEEE 802.3 AU interface that allows them to directly connect to industry standard manchester encoder/decoder chips or an AUI cable.

These parts require a minimal number of external components, and are compliant to the IEEE 802.3 10BASE-T standard. The differential current driven transmitter offers superior performance because of its highly symetrical switching. This results in low RFI noise and low jitter.

The Transceiver easily interfaces to  $100\Omega$  unshielded twisted pair cable,  $150\Omega$  shielded twisted pair cable, or a range of other characteristic impedances by simply changing one external resistor. Jabber, Link Test, and SQE Test are fully integrated onto the chip with enable/disable options. A polarity detection status pin, which can drive an LED, is provided for receive data, and the ML4658 offers automatic polarity correction.

The ML4652 and ML4658 are available in 24 pin skinny DIP as well as a 28 pin PLCC.

### **FEATURES**

- Complete implementation of IEEE 802.3 10BASE-T Medium Attachment Unit (MAU)
- Incorporates an AU interface for use in an external MAU or internal MAU
- Single +5 volt supply ±10%
- No crystal or clock input
- Current Driven Output for low RFI noise and low jitter
- $\blacksquare$  Capable of driving 100Ω unshielded twisted pair cable or 150Ω shielded twisted pair cable
- Polarity detect status pin capable of driving an LED
- Automatic Polarity Correction on the ML4658
- On-chip Jabber logic, Link Test, and SQE test with enable/disable option
- ML4652 and ML4658 provide six network status LED ouput pins
- ML4652 and ML4658 are available in a 24-pin skinny DIP or 28-pin PLCC

### **BLOCK DIAGRAM**



## PIN CONFIGURATION





# PIN DESCRIPTION (DIP)

| PIN# | NAME              | FUNCTION                                                                                                                                                                 |
|------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | CLSN              | Indicates that a collision is taking place. Active low LED driver, open collector. Event is extended 100ms for visibility.                                               |
|      | COL+<br>COL-      | Gated 10MHz signal used to indicate a collision, SQE test, or jabber. Balanced differential line driver outputs that meet AU interface specifications. AC or DC coupled. |
| 4    | SQEN/LTD/<br>JABD | SQE Test Enable, Link Test Disabled, Jabber Disabled. This input uses four voltage levels to configure the chip as shown in Table 1.                                     |

Table 1. SQEN/LTD/JABD Pin Configuration

| Pin                   | SQE Test | Link Test | Jabber   |
|-----------------------|----------|-----------|----------|
| 0V (GND)              | Disabled | Enabled   | Enabled  |
| 1.2V                  | Disabled | Disabled  | Disabled |
| BIAS                  | Enabled  | Disabled  | Enabled  |
| 5V (V <sub>CC</sub> ) | Enabled  | Enabled   | Enabled  |

When link test is disabled, no link pulses are transmitted, and the transmitter and receiver will not be nit

|    |            | disabled as a result of a loss of receive link pulses. When Jabber is disabled the transmitter can transmi continuously without interruption, and the collision oscillator will not be activated.                                                                                                        |
|----|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -  | Rx+<br>Rx- | Manchester encoded receive data output to the local device. Balanced differential line driver outputs that meet AU interface specifications. AC or DC coupled.                                                                                                                                           |
| 7  | $V_{CC}$   | +5 Volt power input.                                                                                                                                                                                                                                                                                     |
| -  | Tx+<br>Tx- | Balanced differential line receiver inputs that meet AU interface specifications. These inputs may be AC or DC coupled. When AC coupled, the BIAS pin is used to set the common mode voltage. Signals meeting the transmitter squelch input requirements are pre-equalized and output on TxTP+ and TxTP- |
| 10 | RTSET      | When using $100\Omega$ unshielded twisted pair, a $220\Omega$ resistor is tied between this pin and $V_{CC}$ . When using $150\Omega$ shielded twisted pair, a $330\Omega$ resistor is tied between this pin and $V_{CC}$ .                                                                              |
| 11 | RRSET      | A 1% 61.9K $\!\Omega$ resistor tied from this pin to $V_{CC}$ is used for internal biasing.                                                                                                                                                                                                              |
|    |            |                                                                                                                                                                                                                                                                                                          |

# PIN DESCRIPTION (DIP) (Continued)

| PIN#     | NAME             | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12       | POLRD            | Receive Polarity status. Active low LED Driver, open collector output. Indicates the polarity of the receive twisted pair regardless of auto polarity correction. When this pin is high, the receive polarity is correct, and when this pin is low the receive polarity is reversed.                                                                                                                                                                                                                                                                       |
| 13       | XMT              | Indicates that transmission is taking place on the TxTP+, TxTP- pair. Active low LED driver, open collector. It is extended 100ms for visibility.                                                                                                                                                                                                                                                                                                                                                                                                          |
| 14       | RCV              | Indicates that the transceiver has unsquelched and is receiving data from the twisted pair. Active low LED driver, open collector. It is extended 100ms for visibility.                                                                                                                                                                                                                                                                                                                                                                                    |
| 15<br>16 | TxTP-<br>TxTP+   | Pre-equalized differential balanced current driven output. These ouputs are connected to a balanced transmit output filter which drives the twisted pair cable through pulse transformers. The output current is set with an external resistor connected to RTSET allowing the chip to drive $100\Omega$ unshielded twisted pair, $150\Omega$ shielded twisted pair cables or a range of other characteristic impedances.                                                                                                                                  |
| 17       | GND              | Ground reference.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 18<br>19 | TxCAP1<br>TxCAP0 | An external capacitor of 330pF is tied between these two pins to set the pulse width for the pre-<br>equalization on the transmitter. If these two pins are shorted together, no pre-equalization occurs.                                                                                                                                                                                                                                                                                                                                                  |
| 20       | LTF              | Link Test Fail. Active high. Normally this pin is low, indicating that the link is operational. If the link goes down resulting from the absence of link pulses or frames being received, the chip will go into the Link Test Fail state and bring LTF high. In the Link Test Fail state, both the transmitter and receiver are disabled, however link pulses are still sent. A station that only has access to the AUI can detect a Link Test Fail by the absence of loopback. This pin is low when the Link Test is disabled. Open collector LED output. |
| 21<br>22 | RxTP-<br>RxTP+   | Twisted Pair receive data input. When this signal exceeds the receive squelch requirements the receive data is buffered and sent to the Rx± outputs.                                                                                                                                                                                                                                                                                                                                                                                                       |
| 23       | BIAS             | Bias voltage, output. Used to bias the receive twisted pair inputs as well as the Tx± inputs when they are AC coupled.                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 24       | JAB              | Open collector TTL output capable of driving an LED. When in the Jabber state, this pin will be low and the transmitter will be disabled. In the Jabber "OK" state this pin will be high.                                                                                                                                                                                                                                                                                                                                                                  |

## **ABSOLUTE MAXIMUM RATINGS**

(Note 1)

| (Note I)                               |                        |
|----------------------------------------|------------------------|
| Power Supply Voltage Range             |                        |
| V <sub>CC</sub>                        | 0.3 to 6V              |
| Input Voltage Range                    |                        |
| Digital Inputs (SQEN, LTD)             | 0.3 to V <sub>CC</sub> |
| Tx+, Tx-, RxTP+, RxTP                  | 0.3 to V <sub>CC</sub> |
| Input Current                          |                        |
| RRSET, RTSET, JAB, CLSN, XMT, RCV, LTF | 60mA                   |
| Output Current                         |                        |
| TxTP+, TxTP                            |                        |
| Storage Temperature65                  | °C to +150°C           |
| Lead Temperature (Soldering 10 sec.)   | 260°C                  |
|                                        |                        |

### **OPERATING CONDITIONS**

(Note 2)

| Supply Voltage (V <sub>CC</sub> ) | 5V ±10%  |
|-----------------------------------|----------|
| LED on Current                    |          |
| RRSET                             |          |
| RTSET                             | 220Ω ±1% |
| TxCAP                             | 330pF    |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A = 0$ °C to 70°C (Note 3), VCC = 5V  $\pm 10$ %

| PARAMETER                                         | CONDITIONS                                                             | MIN                                           | TYP            | MAX                       | UNITS |
|---------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------|----------------|---------------------------|-------|
| Power Supply Current I <sub>CC</sub> (Note 4)     | V <sub>CC</sub> = 5V                                                   |                                               |                | 140                       | mA    |
| LED Drivers: V <sub>OL</sub>                      | $R_L = 510\Omega$ (Note 5)                                             |                                               |                | 0.8                       | V     |
| Transmit Peak Output Current                      | RTSET = $220\Omega$                                                    |                                               | 42<br>(Note 6) |                           | mA    |
| Transmit Squelch Voltage Level (Tx+, Tx-)         |                                                                        | Annual Control                                | -170           |                           | mV    |
| Differential Input Voltage<br>(RxTP+, RxTP-)      |                                                                        | ±0.300                                        |                | ±3.1                      | V     |
| Receiver Input Resistance                         |                                                                        | 10                                            |                |                           | ΚΩ    |
| SQEN/LTD/JABD Input Resistance                    |                                                                        |                                               | 12             |                           | ΚΩ    |
| Receive Squelch Voltage Level (RxTP+, RxTP-)      |                                                                        | 300                                           | 450            | 585                       | mV-p  |
| Differential Output Voltage<br>(Rx±, COL±)        |                                                                        | ±550                                          |                | ±1200                     | mV    |
| Common Mode Output Voltage<br>(Rx±, COL±)         |                                                                        |                                               | 4.0            |                           | V     |
| Differential Output Voltage Imbalance (Rx±, COL±) |                                                                        |                                               | 2              | ±40                       | mV    |
| BIAS Voltage                                      |                                                                        |                                               | 3.2            |                           | V     |
| SQEN/LTD/JABD                                     | SQE TEST disabled<br>All disabled<br>Link Test Disabled<br>All Enabled | 1.1<br>BIAS – 0.15<br>V <sub>CC</sub> – 0.05V |                | 0.3<br>1.4<br>BIAS + 0.15 | V     |

Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 3: Low Duty cycle pulse testing is performed at TA.

Note 4: This does not include the current from the AUI pull down resistors, the transmit pins TxTP+ and TxTP- or the LED output pins.

Note 5: LED drivers can sink up to 20mA, but VOL will be higher.

Note 6: This current will result in a 2.5V peak output voltage on unshielded twisted pair cable when connected through an external filter and transformer as shown in Figure 12.

# **ELECTRICAL CHARACTERISTICS** (Continued)

### **AC ELECTRICAL CHARACTERISTICS**

| SYMBOL             | PARAMETER                                                               | MIN | TYP  | MAX  | UNITS |
|--------------------|-------------------------------------------------------------------------|-----|------|------|-------|
| Transmit           |                                                                         |     |      |      |       |
| t <sub>TXNPW</sub> | Transmit Turn-On Pulse Width                                            | T   | 20   |      | ns    |
| t <sub>TXFPW</sub> | Transmit Turn-Off Pulse Width                                           |     | 180  |      | ns    |
| t <sub>TXLP</sub>  | Transmit Loopback Startup Delay                                         |     |      | 200  | ns    |
| t <sub>TXODY</sub> | Tranmitter Turn-On Delay                                                |     |      | 200  | ns    |
| t <sub>TXSDY</sub> | Transmit Steady State Prop. Delay                                       |     | 15   | 100  | ns    |
| t <sub>TXJ</sub>   | Transmitter Jitter                                                      |     | ±2   | ±3.5 | ns    |
| leceive            |                                                                         |     |      |      |       |
| t <sub>RXODY</sub> | Receive Turn-On Delay if Transmit is Idle                               |     | 420  | 500  | ns    |
| RXTDY              | Receive Turn-On Delay if Tranmit is Active                              |     | 650  | 800  | ns    |
| RXFX               | Last Bit Received to Start Slow Decay Output                            | 230 | 800  |      | ns    |
| RXSDY              | Receive Steady State Prop. Delay                                        |     | 15   | 100  | ns    |
| t <sub>RXJ</sub>   | Receiver Jitter                                                         |     | ±0.7 | ±1.5 | ns    |
| AR                 | Differential Output Rise Time 20% to 80% (Rx±, COL±)                    |     | 3    |      | ns    |
| t <sub>AF</sub>    | Differential Output Fall Time 20% to 80% (Rx±, COL±)                    |     | 3    |      | ns    |
| Collision          |                                                                         |     |      |      |       |
| CPSQE              | Collision Present to SQE Assert                                         | 0   |      | 900  | ns    |
| t <sub>TXRX</sub>  | Time for Loopback to swtich from Tx to RxTP during a collision          | 0   |      | 900  | ns    |
| SQEXR              | Time for SQE to deactivate given that RxTP goes idle and TxTP continues | 0   |      | 900  | ns    |
| SQEXT              | Time for SQE to deactivate given that TxTP goes idle and RxTP continues | 0   | ·    | 900  | ns    |
| CLF                | Collision Frequency                                                     | 8.5 | 10   | 11.5 | MHz   |
| CLPDC              | Collision Pulse Duty Cycle                                              | 40  | 50   | 60   | %     |
| SQEDY              | SQE Test Delay (Tx Inactive to SQE)                                     | 0.6 | 1.1  | 1.6  | μs    |
| SQETD              | SQE Test Duration                                                       | 0.5 | 1.0  | 1.5  | μs    |
| abber, Link Test   | t and LED Timing                                                        | *   |      |      | -     |
| JAD                | Jabber Activation Delay                                                 | 20  | 70   | 150  | ms    |
| l <sub>JRT</sub>   | Jabber Reset Unjab Time                                                 | 250 | 450  | 750  | ms    |
| İJSQE              | Delay from Outputs Disabled to Collision Oscillator On                  |     | 100  |      | ns    |
| LLT                | Link Loss Time                                                          | 50  | 95   | 150  | ms    |
| LTN                | Link Test Pulse Receive Minimum Time                                    | 2   | 4.2  | 7    | ms    |
| LTX                | Link Test Pulse Receive Maximum Time                                    | 25  | 70   | 150  | ms    |
| t <sub>TLP</sub>   | Link Test Pulse Repetition Rate                                         | 8   | 16   | 24   | ms    |
| t <sub>LTPW</sub>  | Link Test Pulse Width                                                   | 85  | 100  | 200  | ns    |
| t <sub>LEDT</sub>  | XMT, RCV, CLSN On Time                                                  | 30  | 100  | 300  | ms    |

# **TIMING DIAGRAMS**



Figure 1. Transmit and Loopback Timing



Figure 2. Receive Timing

# TIMING DIAGRAMS (Continued)





Figure 3. Collision Timing



**Figure 4. Collision Timing** 

# TIMING DIAGRAMS (Continued)





Figure 5. Collision Timing



Figure 6. SQE Timing



Figure 7. Jabber Timing

# TIMING DIAGRAMS (Continued)



Figure 8. Link Pulse Timing



Figure 9. LED Timing

### SYSTEM DESCRIPTION

Figure 10 shows a typical block diagram of an external 10BASE-T transceiver interface. On one side of the transceiver is the AU interface and the other is the twisted pair. The AU interface is AC coupled when used in an external transceiver or can be AC or DC coupled when used in an internal transceiver. The AU interface for an external transceiver includes isolation transformers, some biasing resistors, and a voltage converter for power.

The twisted pair side of the transceiver requires external transmit and receive filters, isolation transformers, and terminating resistors. These components can be obtained in a single hybrid package from suppliers listed in figure 12. The transmitter sends pre-equalized data through the transmit filters onto the twisted pair. The pre-equalized data uses a standard two step output waveform that lowers the amplitude of the 5MHz component so that at the receiving end both the 5MHz and 10MHz components have the same amplitude. The external transmit filter smooths the edges of the signal before passing it onto the twisted pair.

The receive pair side of the transceiver accepts the data after it passes through the isolation transformer and the receive low pass filter. Since this is an AC coupled input, the Bias pin is used to set the proper common mode voltage for the receive inputs. A pair of  $50\Omega$  resistors correctly terminate the receive pair and provide a common mode for the Bias voltage connection point.

#### **AU INTERFACE**

The AU interface consists of 3 pair of signals, DO, CI and DI as shown in Figure 10. The DO pair contains transmit data from the DTE which is received by the transceiver and sent out onto the twisted pair. The DI pair contains valid data that has been either received from the twisted pair or looped back from the DO and output through the DI pair to the DTE. The CI pair indicates whether a transmit based collision has occurred. It is an output that oscillates at 10MHz. CI pair is also used for Jabber and SQE Test.

The transceiver may be AC or DC coupled depending on the application. For the AC coupled interface, the DO input must be DC biased (shifted up in voltage) for the proper common mode input voltage. The BIAS pin serves this purpose. When DC coupled, the manchester encoder/decoder transmit output pair provides this common mode voltage and the Bias pin is not connected.

The two  $39\Omega$  1% resistors tied to the Tx+ and Tx- pins serve two purposes. They provide a point to connect the common mode bias voltage, and they provide the proper matching termination for the AUI cable. The CI and DI pair, which are output drivers from the transceiver to the AUI cable, require  $360\Omega$  pull down resistors when terminated with a  $78\Omega$  load. However on a DTE card, CI and DI do not need  $78\Omega$  terminating resistors. This also means that the pull down resistors on CI and DI can be  $1K\Omega$  or greater depending upon the particular manchester encoder/decoder chip used.



Figure 10. System Block Diagram

The AUI drivers are capable of driving the full 50 meters of cable length and have a rise and fall time of typically 3ns. The rise and fall times match to within 1ns. In the idle state, the outputs go to the same voltage to prevent DC standing current in the isolation transformers.

#### **TRANSMISSION**

The transmit function consists of detecting the presence of data from the AUI DO input (Tx+, Tx-) and driving that data onto the transmit twisted pair (TxTP+, TxTP-). A positive signal on the Tx+ lead relative to the Tx- lead of the DO circuit will result in a positive signal on the TxTP+ lead of the chip with respect to the TxTP- lead.

Before data will be transmitted onto the twisted pair from the AU interface, it must exceed the squelch requirements for the DO pair. The Tx squelch circuit serves the function of preventing any noise from being transmitted onto the twisted pair. This circuit rejects signals with pulse widths less than typically 20ns and voltage levels more positive than –175mV. Once the Tx squelch circuit has unsquelched, it looks for the start of idle signal to turn on the squelch circuit again. The transmitter turns on the squelch again when it receives an input signal at Tx± that is more positive than –175mV for more than approximately 180ns.

At the start of a packet transmission, no more than 2 bits are received from the DO circuit and not transmitted onto the twisted pair. The difference between start-up delays (bit loss plus steady-state propagation delay) for any two packets that are separated by 9.6µs or less will not exceed 200ns.

The output stage of the transmitter is a current mode switch which develops the output voltage by driving current through the terminating resistor and the output filter. The transmitter employs a center tap 2:1 transformer where the center tap is tied to  $V_{CC}$  (+5V). While one pin of the transmit pair (TxTP+, TxTP-) is pulled low, the other pin floats. The output pins to the twisted pair wires, TxTP+ and TxTP-, can drive a  $100\Omega$ ,  $150\Omega$  load, or a variety of impedances that are characteristic of the twisted pair wire. RTSET selects the current into the TxTP+, TxTP- pins. This current along with the characteristic impedance of the cable determines the output voltage.

Once the characteristic impedance of the twisted pair is determined, one must select the appropriate RTSET resistor as well as match the terminating impedances of the transmit and receive filter. The RTSET resistor can be selected as follows:

RTSET = 
$$(R_L/100) \times 220\Omega$$

where  $R_L$  is the characteristic impedance of the twisted pair cable.



Figure 11. Transmit Pre-Equalization Waveform

# ML4652, ML4658

The transmitter incorporates a pre-equalization circuit for driving the twisted pair line. Pre-equalization compensates for the amplitude and phase distortion introduced by the twisted pair cable. The twisted pair line will attenuate the 10MHz signal more than the 5MHz signal. Therefore pre-equalization insures that both the 5 and 10MHz components will be roughly the same amplitude at the far end receiver.

The pre-equalization circuit reduces the current output when a 5MHz bit is being transmitted. After 50ns of a 5MHz bit, the current level is reduced to approximately 2/3 of its peak for the remaining 50ns. Figure 11 illustrates the pre-equalization.

An on-chip one-shot determines the pulse width of the pre-equalized transmit signal. This requires an external capacitor connected to pins TxCAP0 and TxCAP1. The proper value for this one-shot is 330pF. Pre-equalization can be disabled by shorting TxCAP0 and TxCAP1 together.

The transmitter enters the idle state when it detects start of idle on Tx+ and Tx- input pins. The transmitter maintains a minimum differential output voltage of at least 450mV for 250ns after the last low to high transition. The driver differential output voltage will then be within 50mV of 0V within 45 bit times.

#### **RECEPTION**

The twisted pair receive data is transformer coupled and low pass filtered before it is fed into the input pins RxTP±. The input is differential with the common mode voltage set by the chip's Bias pin. At the start of packet reception from the twisted pair link, no more than 5 bits are received from the twisted pair cable and not transmitted onto the DI circuit. The first bit sent on the DI circuit may contain phase violations or invalid data, but all subsequent bits are valid.

The receive squelch will reject the following signals on the RxTP+ and RxTP- inputs:

- All signals that produce a peak magnitude less than 300mV.
- 2. All continuous sinusoidal signals of amplitude less than 6.2V<sub>P-P</sub> and frequency less than 2MHz.
- 3. All single sinusoidal cycles of amplitude less than 6.2V<sub>P-P</sub> and either polarity, where the frequency is between 2MHz and 15MHz. For a period of 4 BT before and after this single cycle, the signal will conform to (1) above.
- 4. All sinusoidal cycles gated by a 100ns pulse gate of amplitude less than 6.2V<sub>P-P</sub> and either polarity, where the sinusoidal frequency is between 2MHz and 30MHz. The off time of the pulse gate on the sinusoidal signal shall be at least 400ns.

The first three receive squelch criteria are required to conform to the 10BASE-T standard. The fourth receive squelch criteria exceeds the 10BASE-T requirements and enhances the performance of the receiver. The fourth squelch criteria prevents a false unsquelch caused by cross talk or noise typically found coupling from the phone lines onto the receive twisted pair.

When the receive squelch is on during idle, the input voltage must exceed approximately ±450mV peak several times before unsquelch occurs. If the transmitter is inactive, the receiver has up to 5 bit times to unsquelch and output the receive data on the Rx+, Rx- pair. If the transmitter is active, the receive squelch extends the time it takes to determine whether to unsquelch. If the receiver unsquelches while the transmitter is active, a collision will result. Therefore the receive squelch uses the additional time to insure that a collision will not be reported as a result of a false receive squelch.

After the receiver is unsquelched, the detection threshold is lowered to 275mV. Upon passing the receive squelch requirements the receive data propagates into the multiplexer and eventually passes to the Rx+ and Rx–outputs of the AU interface. The addition of jitter through the receive section is no more than  $\pm 1.5$ ns.

While in the unsquelch state, the receive squelch circuit looks for the start of idle signal at the end of the packet. When start of idle is detected, receive squelch is turned on again. The proper start of idle occurs when the input signal remains above 300mV for 160ns. Nevertheless, if no transitions occur for 160ns, receive squelch is still turned on.

#### COLLISION

Whenever the receiver and the transmitter are active at the same time the chip will activate the collision output. The collision output is a differential square wave matching the AUI specifications and capable of driving a 78 $\Omega$  load. The frequency of the square wave is 10MHz  $\pm$ 15% with a 60/40 to 40/60 duty cycle. The collision oscillation turns on no more than 9 bit times after the collision condition begins, and turns off no more than 9 bit times after the collision condition is removed. The collision oscillator also is activated during SQE Test and Jabber.

#### **LOOPBACK**

The loopback function emulates a coax Ethernet transceiver where the transmit data sent by the DTE is looped back over the AUI receive pair. Many LAN controllers report the status of the carrier sense for each packet transmitted. The software can use this loopback information to determine whether a MAU is connected to the DTE by checking the status of carrier sense after each packet transmission.

When data is received by the chip while transmitting, a collision condition exits. This will cause the collision oscillator to turn on within 9 bit times. The data on the DI AUI pair (Rx+, Rx-) changes from Tx+, Tx- to RxTP+, RxTP-, when entering the collision state. During a collision, if the receive data (RxTP+, RxTP-) drops out before the transmit data (Tx+, Tx-), Rx+, Rx- will switch back to Tx+, Tx-.

### **SQE TEST FUNCTION (SIGNAL QUALITY ERROR)**

The SQE test function allows the DTE to determine whether the collision detect circuitry is functional. After each transmission, during the inter-packet gap time, the collision oscillator will be activated for typically  $1\mu s$ . The SQE test will not be activated if the chip is in the link fail state, or the Jabber state.

For SQE to operate, the SQEN pin must be tied to  $V_{CC}$  or BIAS. The SQE test can be disabled by tying the SQEN pin to 1.2V or ground. This allows the chip to be interfaced to a repeater.

#### **JABBER FUNCTION**

The Jabber function prevents a babbling transmitter from bringing down the network. Within the transceiver is a Jabber timer that starts at the beginning of each transmission and resets at the end of each transmission. If the transmission lasts longer than 20ms the jabber logic disables the transmitter, and turns on the collision oscillator COL+, COL-. When Tx+ and Tx- finally go idle, a second timer measures 0.5 seconds of idle on Tx+ and Tx- before re-enabling the transmitter and turning off the collision oscillator. If transmission starts up again before 0.5 seconds has expired, the timer is reset and measures another 0.5 seconds of idle time.

Even though the transmitter is disabled during jabber, Link Pulses are still transmitted if the, Link Test is enabled.

Jabber can be disabled by placing 1.2V on the SQEN/LTD/ JABD pin. This is useful for measuring jitter performance on the transmitter.

#### LINK TEST FUNCTION

Transmission — Whenever data is not being delivered to the twisted pair link, the idle signal is applied. The idle signal is a sequence of Link Pulses separated by a 16ms period of silence. The idle signal starts with a period of silence after a packet transmission ends. The link test pulse is a single high pulse with the same amplitude requirements as the data signal.

Reception — The transceiver monitors the receive twisted pair input for packet and link pulse activity. If neither a packet nor a link test pulse is received for 50 to 150ms, the transceiver enters the Link Test Fail state and inhibits transmission and reception. Link pulses received with the wrong polarity will be ignored and cause the chip to go into link test fail.

A DTE can determine that the transceiver is in Link Test Fail one of two ways: it can monitor the LTF pin if the transceiver is internal, or it can monitor loopback. If the MAU is on-board the LTF pin can be sampled to determine that the transceiver is in the link fail state. If the MAU is external the DTE can monitor carrier sense during transmission. A loss of carrier sense is an indication of Link Test Fail State, since in Link Test Fail, loopback is disabled. Note that jabber also disables loopback but with Jabber the collision signal will be on.

When a packet, or two consecutive link test pulses is received from the twisted pair input, the transceiver will exit the Link Test Fail state upon transmit and receive data being idle, and re-enable transmission and reception.

Link test pulses that do not occur within at most 25 to 150ms of each other are not considered consecutive. In addition, detected pulses that occur within a time between 2 to 7ms of a previous pulse will be considered as noise by the link test circuitry.

#### **POLARLITY CIRCUITRY**

The ML4652 offers polarity detection, while the ML4658 offers automatic polarity correction. The ML4652 and ML4658 are pin for pin compatible. The POLRD pin is used to report the status of the receive pair polarity. This pin reflects the true status of the receive polarity regardless of whether the part has autopolarity correction or not.

Polarity Detection — ML4652 — The internal circuitry uses the start of idle signal to determine the receive polarity. With the correct receive polarity, the Start of Idle signal (the end of the frame) will remain above 300mV for more than 160ns. If the polarity is reversed, the Start of Idle signal will end with a negative voltage.

The POLRD status pin is updated only when two consecutive frames are received with the same Start of Idle polarity. In the case where the part is powered up with the receive polarity reversed and no frames are received, the part will go into link test fail without reflecting a reverse polarity condition. Without autopolarity correction, the part will remain in link test fail unless a frame is received or the correct polarity link pulses are received.

# ML4652, ML4658

Automatic Polarity Correction — ML4658 — In the link OK state, receive polarity is updated when two consecutive frames are received with the same Start of Idle polarity. In the Link Test Fail state the part will use either the Start of Idle signal or link pulses to correct the receive polarity.

In the case where the part is powered up with the receive polarity reversed and no frames are received, the part will go into Link Test Fail. After two link pulses are received with the same polarity, the part will exit Link Test Fail and correct the receive polarity. The POLRD pin will continue to reflect the true polarity of the receive pair.

#### LED DRIVERS

The ML4652, ML4658 have six LED drivers for transmit, receive, collision, Link Test Fail, reverse polarity, and jabber. The LEDs are normally off except for LTF which is normally on and active high. The LEDs are tied to their respective pins through a  $510\Omega$  resistor to 5 Volts.

The XMT, RCV and CLSN pins have pulse stretchers on them which enables the LEDs to be visible. When transmission or reception occurs, the LED XMT, RCV or CLSN status pins will activate low for 100ms. If another transmit, receive or collision condition occurs during the first 100ms, the LED timer will reset and begin timing again for 100ms. The LEDs will remain on for consecutive frames. The JAB, POLRD, and LTF LEDs do not have pulse stretchers on them since their conditions occur long enough for the eye to see.

# **APPLICATION: EXTERNAL MAU**



\* Single Chip Solutions are Available from Magnetic Suppliers.

Magnetics and Filter Suppliers: Pulse Engineering, Inc. (San Diego) Valor Electronics, Inc. (San Diego) Fil-Mag (San Diego)

Figure 12. External MAU

# **APPLICATION: INTERNAL MAU**



Figure 13. Internal MAU

# **ORDERING INFORMATION**

| ORDERING NUMBER | PACKAGE           | PIN COUNT | AUTO-POLARITY |
|-----------------|-------------------|-----------|---------------|
| ML4652CP        | Narrow DIP (P24N) | 24 pins   | No            |
| ML4658CP        | Narrow DIP (P24N) | 24 pins   | Yes           |
| ML4652CQ        | PCC (Q28)         | 28 pins   | No            |
| ML4658CQ        | PCC (Q28)         | 28 pins   | Yes           |



# 10BASE-FL Transceiver

### **GENERAL DESCRIPTION**

The ML4662 10Base-FL transceiver combined with the ML4622 or ML4624 fiber optic quantizers provides all of the functionality required to implement both an internal and external IEEE 802.3 10Base-FL MAU. The ML4662 offers a standard IEEE 802.3 AU interface that allows it to be directly connected to industry standard manchester encoder/decoder chips or and AUI cable.

The ML4662 provides a highly integrated solution that requires a minimal number of external components, and is compliant to the IEEE 802.3 10Base-FL standard. The transmitter offers a current driven output that directly drives a fiber optic LED transmitter. Jabber, a 1MHz idle signal, and SQE Test are fully integrated onto the chip.

The receiver accepts and ECL level input coming from the ML4622 or ML4624 fiber optic quantizers. The 1MHz idle signal is removed and the AUI output is activated when the receive squelch criteria is exceeded. A Link Monitor function is also provided for low light detection.

### **FEATURES**

- Combined with the ML4622 or ML4624, offers a complete implementation of an 10Base-FL Medium Attachment Unit (MAU)
- Incorporates an AU interface for use in an external MAU or an internal MAU
- Single +5 volt supply ±10%
- No crystal or clock required
- On-chip Jabber, 1MH2 idle, and SQE Test with enable/ disable option
- Five network status LED outputs



# **PIN CONNECTION**

ML4662 28-Pin PLCC (Q28)



# **PIN DESCRIPTION**

| DINI     | NAME               | EUNCTION                                                                                                                                                               | PIN      | NAME           | FUNCTION                                                                                                                                                                                                      |
|----------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN      | NAME               | FUNCTION                                                                                                                                                               | -        | <del></del>    |                                                                                                                                                                                                               |
| 1        | CLSN               | Indicates that a collision is taking place. Active low LED driver, open collector. Event is extended with internal timer for visibility.                               | 19       | NC/PEAK        | Normally this pin can be left floating. (tying it to GND or $V_{CC}$ is OK too.) Some fiber optic LEDs may need an additional peaking circuit to speed-up the rise and fall times.                            |
| 2 3      | COL+<br>COL-       | Gated 10MHz oscillation used to indicate a collision, SQE test, or jabber. Balanced differential line driver outputs that meet AUI specifications.                     |          |                | For this case, tie pin 19 (NC/PEAK) to pin 18 (TxOUT). When using the HP HFBR 1414, let pin 19 float. Using the peaking circuit may deteriorate optical overshoot and undershoot.                             |
| 4        | SQEN/JABD          | SQE Test Enable, Jabber Disable. When tied low, SQE test is disabled, when tied high SQE test is enabled.                                                              | 20       | GND            | Ground reference.                                                                                                                                                                                             |
|          |                    | When tied to BIAS both SQE test and Jabber are disabled.                                                                                                               | 21       | GND            | Ground reference.                                                                                                                                                                                             |
| 5        | GND                | Ground reference                                                                                                                                                       | 22       | <u>LMON</u> IN | Link Monitor Input from the<br>ML4622 or ML4624. This input<br>must be low (active) for the receiver                                                                                                          |
| 6<br>7   | Rx+<br>Rx-         | Manchester encoded receive data output to the local device. Balanced                                                                                                   |          |                | to unsquelch.                                                                                                                                                                                                 |
|          |                    | differential line driver outputs that meet AUI specifications.                                                                                                         | 23       | LBDIS          | Loopback Disable. When this pin is tied to V <sub>CC</sub> , the AUI transmit pair data is not looped back to the AUI                                                                                         |
| 8<br>9   | $V_{CC}$           | +5 volt power input.                                                                                                                                                   |          |                | receive pair, and collision is disabled. When this pin is tied to                                                                                                                                             |
| 10<br>11 | Tx+<br>Tx-         | Balanced differential line receiver inputs that meet AUI specifications. These inputs may be transformer, AC                                                           |          |                | GND (normal operation), the AUI transmit pair data is looped back to the AUI receiver pair.                                                                                                                   |
|          |                    | or DC coupled. When transformer or AC coupled, the BIAS pin is used to set the common mode voltage                                                                     | 24       | <u>LMON</u>    | Link Monitor LED status output. This pin is pulled low when LMON <sub>IN</sub> is low and there are transitions on RxIN± indicating and                                                                       |
| 12       | RTSET              | Sets the current driven output of the transmitter.                                                                                                                     |          |                | idle signal or active data. If either LMON <sub>IN</sub> goes high or transitions cease on RxIN±, LMON will go                                                                                                |
| 13       | RRSET              | A 1% $61.9k\Omega$ resistor tied from this pin to $V_{CC}$ sets the biasing currents for internal nodes.                                                               |          |                | high, Active low LED driver, open collector.                                                                                                                                                                  |
| 14       | NC                 | No Connection                                                                                                                                                          | 25<br>26 | RxIN-<br>RXIN+ | Fiber optic receive pair. This ECL level signal is received from the                                                                                                                                          |
| 15       | XMT                | Indicates that transmission is taking place. Active low LED driver, open collector. Event is extended with internal timer for visibility.                              |          |                | ML6422 or ML4624 fiber optic quantizer. When this signal exceeds the receive squelch requirements, and the LMON <sub>IN</sub> input is low, the receive data is buffered and sent to the AUI receive outputs. |
| 16       | RCV                | Indicates that the transceiver is receiving a frame from the optical input. Active low LED driver, open collector. Event is extended with internal time for utilities. | 27       | BIAS           | BIAS output voltage for the AUI<br>Tx+, Tx- inputs when they are AC<br>coupled.                                                                                                                               |
| 17       | V <sub>CC</sub> Tx | <ul><li>internal timer for visibility.</li><li>+5 volt supply for LED driver.</li></ul>                                                                                | 28       | JAB            | Jabber network status LED. When in the Jabber state, this pin will be low                                                                                                                                     |
| 18       | TxOUT              | Fiber optic LED driver output.                                                                                                                                         |          |                | and the transmitter will be disabled. In the Jabber "OK" state this pin will be high. Open collector TTL output.                                                                                              |

### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Power Supply Voltage Range                                    |
|---------------------------------------------------------------|
| V <sub>CC</sub> GND -0.3 to 6V                                |
| Input Voltage Range                                           |
| Digital Inputs (SQEN, LMON <sub>IN</sub> , LBDIS)             |
| GND -0.3 to V <sub>CC</sub> + 0.3V                            |
| $Tx+$ , $Tx-$ , $RxIN+$ , $RxIN-$ GND $-0.3$ to $V_{CC}+0.3V$ |
| Input Current                                                 |
| RRSET, RTSET, JAB, CLSN, XMT, RCV, LMON 60mA                  |
| Output Current                                                |

| Junction Temperature                  | 150°C  |
|---------------------------------------|--------|
| Storage Temperature Range             |        |
| Lead Temperature (Soldering)          | 260°C  |
| Thermal Resistance (θ <sub>IA</sub> ) | 68°C/W |

### **OPERATING CONDITIONS**

| Supply Voltage (V <sub>CC</sub> ) | 5V ± 5%             |
|-----------------------------------|---------------------|
| LED on Current                    | 10mA                |
| RRSET                             | $61.9$ k $Ω ± 1%$   |
| RTSET                             | $162\Omega \pm 1\%$ |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{CC}$  = 5V  $\pm$  10% (Note 1)

| SYMBOL            | PARAMETER                                            | CONDITIONS                                                         | MIN                    | TYP  | MAX                   | UNITS |
|-------------------|------------------------------------------------------|--------------------------------------------------------------------|------------------------|------|-----------------------|-------|
| I <sub>CC</sub>   | Power Supply Current<br>While Transmitting           | $V_{CC} = 5V$ , RTSET = $162\Omega$ (Note 2)                       |                        |      | 200                   | mA    |
| V <sub>OL</sub>   | LED Drivers                                          | I <sub>OL</sub> = 10mA (Note 3)                                    |                        |      | 0.8                   | ٧     |
| l <sub>OUT</sub>  | Transmit Peak Output Current                         | RTSET = $162\Omega$ ,<br>$V_{CC} = V_{CC}Tx = 5V \pm 5\%$ (Note 4) | 47                     | 52   | 60                    | mA    |
| $V_{SQ}$          | Transmit Squelch Voltage Level (Tx+, Tx-)            |                                                                    | -300                   | -250 | -200                  | mV    |
| VINCM             | Common mode Input Voltage (Tx±, RxIN±)               |                                                                    | 2                      |      | V <sub>CC</sub> – 0.5 | V     |
| $V_{DO}$          | Differential Output Voltage<br>(Rx±, COL±)           |                                                                    | ±550                   |      | ±1200                 | mV    |
| V <sub>CM</sub>   | Common Mode<br>Output Voltage (Rx±, COL±)            |                                                                    |                        | 4.0  |                       | V     |
| $V_{DOO}$         | Differential Output<br>Voltage Imbalance (Rx±, COL±) |                                                                    |                        |      | ±40                   | mV    |
| V <sub>BIAS</sub> | BIAS Voltage                                         |                                                                    |                        | 3.2  |                       | V     |
| $V_{SQE}$         | SQE/JABD                                             | SQE Test Disable                                                   |                        |      | 0.3                   | V     |
|                   |                                                      | Both Disabled                                                      | 1.5                    |      | V <sub>CC</sub> – 2   | V     |
|                   |                                                      | Both Enabled                                                       | V <sub>CC</sub> – 0.5  |      |                       | V     |
| V <sub>LBTH</sub> | LBDIS Threshold                                      | Disabled                                                           | V <sub>CC</sub> – 0.10 |      |                       | V     |
|                   |                                                      | Enabled                                                            |                        |      | 1                     | V     |

# **AC ELECTRICAL CHARACTERISTICS**

| SYMBOL             | PARAMETER                                              | MIN  | TYP     | MAX  | UNITS |
|--------------------|--------------------------------------------------------|------|---------|------|-------|
| TRANSMIT           |                                                        |      |         |      |       |
| F <sub>TXIDF</sub> | Transmit Idle Frequency                                | 0.85 |         | 1.25 | MHz   |
| P <sub>TXDC</sub>  | Transmit Idle Duty Cycle                               | 45   |         | 55   | %     |
| t <sub>TXNPW</sub> | Transmit Turn-On Pulse Width                           |      | 20      |      | ns    |
| t <sub>TXODY</sub> | Transmit Turn-On Delay                                 |      |         | 200  | ns    |
| t <sub>TXLP</sub>  | Transmit loopback Start up Delay                       |      |         | 500  | ns    |
| t <sub>TXSOI</sub> | Transmit Start of Idle                                 | 400  |         | 2100 | ns    |
| t <sub>TXSDY</sub> | Transmit Steady State Propagation Delay                |      | 15      | 50   | ns    |
| t <sub>TXJ</sub>   | Transmit Jitter into 31Ω Load                          |      |         | ±1.5 | ns    |
| t <sub>TXFPW</sub> | Transmit Turn-off Pulse Width                          |      | 180     |      | ns    |
| RECEIVE            |                                                        |      |         | -    |       |
| F <sub>RXSFT</sub> | Receive Squelch Frequency Threshold                    | 2.51 |         | 4.5  | MHz   |
| t <sub>RXODY</sub> | Receive Turn-On Delay                                  |      |         | 270  | ns    |
| t <sub>RXFX</sub>  | Last Bit Received to Slow Decay Output                 | 230  | 300     |      | ns    |
| t <sub>RXSDY</sub> | Receive Steady State Propagation Delay                 |      | 15      | 50   | ns    |
| t <sub>RXJ</sub>   | Receive Jitter                                         |      |         | ±1.5 | ns    |
| t <sub>AR</sub>    | Differential Output Rise Time 20% to 80% (Rx±, COL±)   | 111  | 4       |      | ns    |
| t <sub>AF</sub>    | Differential Output Fall Time 20% to 80% (Rx±, COL±)   | 4-1  | 4       |      | ns    |
| COLLISION          |                                                        |      | 1 1 1 1 |      |       |
| t <sub>CPSQE</sub> | Collision Present to SQE Assert                        | 0    |         | 350  | ns    |
| t <sub>SQEXR</sub> | Time for SQE to Deactivate After Collision             | 0    |         | 700  | ns    |
| F <sub>CLF</sub>   | Collision Frequency                                    | 8.5  |         | 11.5 | MHz   |
| P <sub>CLPDC</sub> | Collision Pulse Duty Cycle                             | 40   | 50      | 60   | %     |
| tsQEDY             | SQE Test Delay (Tx Inactive to SQE)                    | 0.6  |         | 1.6  | μs    |
| tsQETD             | SQE Test Duration                                      | 0.5  | 1.0     | 1.5  | μs    |
| JABBER AN          | D LED TIMING                                           |      |         |      |       |
| tjaD               | Jabber Activation Delay                                | 20   | 70      | 150  | ms    |
| t <sub>JRT</sub>   | Jabber Reset Unjab Time                                | 250  | 450     | 750  | ms    |
| tjsqe              | Delay from Outputs Disabled to Collision Oscillator On |      | 100     |      | ns    |
| t <sub>LED</sub>   | RCV, CLSN, XMT On Time                                 | 8    | 16      | 32   | ms    |
| t <sub>LLPH</sub>  | Low Light Present to LMON High                         | 3    | 5       | 10   | μs    |
| tLLCL              | Low Light Present to LMON Low                          | 250  |         | 750  | ms    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2: This does not include the current from the AUI pull-down resistors, or LED status outputs.

Note 3: LED drivers can sink up to 20mA, but V<sub>OL</sub> will be higher.

Note 4: Does not include prebias current for fiber optic LED which would typically be 3mA.



Figure 1. ML4662 Schematic Diagram

### SYSTEM DESCRIPTION

Figure 1 shows a schematic diagram of the ML4662 in an internal or external 10Base-FL MAU. On one side of the transceiver is the AU interface and on the other is the fiber optic interface. The AU interface is AC coupled when used in an external transceiver or can be AC or DC coupled when used in an internal transceiver. The AU interface for an external transceiver includes isolation transformers, some biasing resistors, and a voltage regulator for power.

The fiber optic side of the transceiver requires an external fiber optic transmitter, fiber optic receiver, and the ML4622 or ML4624 fiber optic quantizers. The transmitter uses a current driven output that directly drives the fiber optic transmitter. The receive side of the transceiver accepts the data after passing through the fiber optic receiver and the ML4622/ML4624 fiber optic quantizer.

#### **AU INTERFACE**

The AUI interface consists of 3 pairs of signals: DO, CI, and DI (Figure 1). The DO pair contains transmit data from the DTE which is received by the transceiver and sent out onto the fiber optic cable. The DI pair contains valid data that has been either received from the fiber optic cable or looped back from the DO, and output through the DI pair to the DTE. The CI pair indicates whether a collision has occurred. It is an output that oscillates at 10MHz if a collision Jabber or SQE Test has taken place, otherwise it remains idle.

When the transceiver is external, these three pairs are AC coupled through isolation transformers, while an internal transceiver may be AC or DC coupled. For the AC coupled interface, DO (which is an input) must be DC biased (shifted up in voltage) for the proper common mode input voltage. The BIAS pin serves this purpose. When DC coupled, the transmit pair coming from the serial interface provides this common mode voltage, and the BIAS pin is not connected.

The two  $39\Omega$  1% resistors tied to the Tx+ and Tx- pins provide a point to connect the common mode bias voltage as discussed above, and they provide the proper matching termination for the AUI cable. The CI and DI pair, which are output from the transceiver to the AUI cable, require  $360\Omega$  pull down resistors when terminated with a  $78\Omega$  load. However on a DTE card, CI and DI do not need  $78\Omega$  terminating resistors. This also means that the pull down resistors on CI and DI can be  $1k\Omega$  or greater depending upon the particular Manchester encoder/decoder chip used. Using higher value pull down resistors as in a DTE card will save power.

The AUI drivers are capable of driving the full 50 meters of cable length and have a rise and fall time of typically 4ns. In the idle state, the outputs go to the same voltage to prevent DC standing current in the isolation transformers.

#### TRANSMISSION

The transmit function consists of detecting the presence of data from the AUI DO input (Tx+, Tx-) and driving that data onto the fiber optic LED transmitter. A positive signal on the Tx+ lead relative to the Tx- lead of the DO circuit will result in no current, hence the fiber optic LED is in a low light condition. When Tx+ is more negative than Tx-, the ML4662 will sink current into the chip and the LED will light up.

Before data will be transmitted onto the fiber optic cable from the AUI interface, it must exceed the squelch requirements for the DO pair. The Tx squelch circuit serves the function of preventing any noise from being transmitted onto the fiber. This circuit rejects signals with pulse widths less than typically 20ns (negative going), or with levels less than –250mV. Once Tx squelch circuit has unsquelched, it looks for the start of idle signal to turn on the squelch circuit again. The transmitter turns on the squelch again when it receives an input signal at TxIN± that is more positive than –250mV for more than approximately 180ns.

At the start of a packet transmission, no more than 2 bits are received from the DO circuit, and are not transmitted onto the fiber optic cable. The difference between start-up delays (bit loss plus steady-state propagation delay) for any two packets that are separated by 9.6µs or less will not exceed 200ns.

#### FIBER OPTIC LED DRIVER

The output stage of the transmitter is a current mode switch which develops the output light by sinking current through the LED into the TxOUT pin. Once the current requirement for the LED is determined, the RTSET resistor is selected. The following equation is used to select the correct RTSET resistor:

$$RTSET = \left(\frac{52mA}{I_{OUT}}\right)162\Omega \tag{1}$$

The transmitter enters the idle state when it detects start of idle on Tx+ and Tx- input pins. After detection, the transmitter switches to a 1MHz output idle signal.

The output current is switched through the TxOUT pin during the on cycle and through the  $V_{CC}Tx$  pin during the off cycle (Figure 2). Since the sum of the current in these two pins is constant,  $V_{CC}Tx$  should be connected as close as possible to the  $V_{CC}$  connection for the LED (Figure 2).



Figure 2. Fiber Optic LED Driver Structure.



Figure 3. Converting Optical LED Driver Output to Differential ECL.

If not driving an optical LED directly, a differential output can be generated by tying resistors from  $V_{CC}Tx$  and TxOUT to  $V_{CC}$  as shown in Figure 3. The minimum voltage on these two pins should not be less than  $V_{CC}-2V$ .

#### **RECEPTION**

The input to the transceiver comes from the ECL outputs of the ML4622 or ML4624. At this point it is a clean digital ECL signal. At the start of packet reception no more than 2.5 bits are received from the fiber cable and not transmitted onto the DI circuit. The receive squelch will reject frequencies lower than 2.51MHz and will also reject any receive input if the LMON<sub>IN</sub> pin is high.

While in the unsquelch state, the receive squelch circuit looks for the start of idle signal at the end of the packet. Start of idle occurs when the input signal remains idle for more than 160ns. When start of idle is detected, the receive squelch circuit returns to the squelch state and the start of idle signal is output on the DI circuit (Rx+, Rx-).

#### COLLISION

Whenever the receiver and the transmitter are active at the same time the chip will activate the collision output, except when loopback is disabled (LBDIS =  $V_{CC}$ ). The collision output is a differential square wave matching the AUI specifications and capable of driving a 78 $\Omega$  load. The frequency of the square wave is 10MHz  $\pm$  15% with a 60/40 to 40/60 duty cycle. The collision oscillator also is activated during SOE Test and labber.

#### **LOOPBACK**

The loopback function emulates a 10Base-T transceiver whereby the transmit data sent by the DTE is looped back over the AUI receive pair. Some LAN controllers use this loopback information to determine whether a MAU is connected by monitoring the carrier sense while transmitting. The software can use this loopback information to determine whether a MAU is connected to the DTE by checking the status of carrier sense after each packet transmission.

When data is received by the chip while transmitting, a collision condition exits. This will cause the collision

oscillator to turn on and the data on the DI pair will follow RxIN±. After a collision is detected, the collision oscillator will remain on until either DO or RxIN go idle.

Loopback can be disabled by strapping LBDIS to  $V_{CC}$ . In this mode the chip operates as a full duplex transmitter and receiver, and collision detection is disabled. A loopback through the transceiver can be accomplished by tying the fiber transmitter to the receiver.

#### **SQE TEST FUNCTION (SIGNAL QUALITY ERROR)**

The SQE test function allows the DTE to determine whether the collision detect circuitry is functional. After each transmission, during the inter-packet gap time, the collision oscillator will be activated for (typically)  $1\mu s$ . The SQE test will not be activated if the chip is in the low light state, or the jabber on state.

For SQE to operate, the SQEN pin must be tied to  $V_{CC}$ . This allows the MAU to be interfaced to a DTE. The SQE test can be disabled by tying the SQEN pin to ground, for a repeater interface.

#### **JABBER FUNCTION REQUIREMENTS**

The Jabber function prevents a babbling transmitter from bringing down the network. Within the transceiver is a Jabber timer that starts at the beginning of each transmission and resets at the end of each transmission. If the transmission last longer than 20ms the jabber logic disables the transmitter, and turns on the collision signal COL+, COL-. When Tx+ and Tx- finally go idle, a second timer measures 0.5 seconds of idle time before the transmitter is enabled and collision is turned off. Even though the transmitter is disabled during jabber, the 1MHz idle signal is still transmitted.

#### **LED DRIVERS**

The ML4662 has five LED drivers. The LED driver pins are active low, and the LEDs are normally off. The LEDs are tied to their respective pins through a  $500\Omega$  resistor to 5 Volts.

The XMT, RCV and CLSN pins have pulse stretchers on them which enables the LEDs to be visible. When transmission or reception occurs, the LED XMT, RCV or CLSN status pins will activate low for several milliseconds. If another transmit, receive or collision conditions occurs before the timer expires, the LED timer will reset and restart the timing. Therefore rapid events will leave the LEDs continuously on. The JAB and LMON LEDs do not have pulse stretchers on them since their conditions occur long enough for the eye to see.

### **LOW LIGHT CONDITION**

The  $\overline{LMON}$  LED output is used to indicate a low light condition.  $\overline{LMON}$  is activated low when both  $\overline{LMON}_{IN}$  is low and there are transitions on RxIN± less than  $3\mu$ s apart. If either one of these conditions do not exist,  $\overline{LMON}$  will go high.





Figure 4. Transmit and Loopback Timing



Figure 5. Receive Timing



Figure 6. Collision Timing



Figure 7. Collision Timing





Figure 9. Collision Timing





Figure 11. SQE Timing



Figure 12. Jabber Timing



Figure 13. LED Timing



Figure 14. LED Timing



Figure 15. LED Timing

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE | PACKAGE           |  |
|-------------|-------------|-------------------|--|
| ML4662CQ    | 0°C to 70°C | 28-Pin PLCC (Q28) |  |



# Single Chip 10BASE-FL Transceiver

### **GENERAL DESCRIPTION**

The ML4663 single-chip 10BASE-FL transceiver integrates both a ML4662 10BASE-FL transceiver with a ML4622 fiber optic data quantizer to implement a highly integrated solution for 10BASE-FL transceivers. The ML4663 offers a standard IEEE 802.3 AU interface that allows it to be directly connected to industry standard manchester encoder/decoder chips or an AUI connector.

The ML4663 provides a highly integrated solution that requires a minimal number of external components, and is compliant to the IEEE 802.3 10BASE-FL standard. The transmitter offers a current drive output that directly drives a fiber optic LED transmitter. The receiver offers a highly stable fiber optic data quantizer capable of accepting input signals as low as 2mV<sub>P-P</sub> with a 55dB dynamic range.

The transmitter automatically inserts 1MHz signal during idle time and removes this signal on reception. Low Light is continuously monitored for both activity as well as power level. Five LED status indicators monitor error conditions as well as transmissions, receptions and collisions.

### **FEATURES**

- Single chip solution for 10BASE-FL internal or external Medium Attachment Units (MAUs)
- Incorporates an AU interface
- Highly stable data quantizer with 55dB input dynamic range
- Input sensitivity as low as 2mVe.
- Current driven fiber optic LED driver for accurate launch power
- Single +5 volt supply
- No crystal or clock required
- Five network status LED outputs



# **PIN CONNECTION**

ML4663 28-Pin PLCC (Q28)



# **PIN DESCRIPTION**

| PIN     | NAME                   | FUNCTION                                                                                                                                                                                                                                                                                                                   | PIN | NAME              | FUNCTION                                                                                                                                                                 |
|---------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | CLSN                   | Indicates that a collision is taking place. Active low LED driver, open collector. Event is extended with internal timer for visibility.                                                                                                                                                                                   | 15  | XMT               | Indicates that transmission is taking place. Active low LED driver, open collector. Event is extended with internal timer for visibility.                                |
| 2 3     | COL+<br>COL-           | Gated 10MHz oscillation used to indicate a collision, SQE test, or jabber. Balanced differential line driver outputs that meet AUI specifications.                                                                                                                                                                         | 16  | RCV               | Indicates that the transceiver is receiving a frame from the optical input. Active low LED driver, open collector. Event is extended with internal timer for visibility. |
| 4       | $C_{TIMER}$            | A capacitor from this pin to V <sub>CC</sub> determines the Link Monitor                                                                                                                                                                                                                                                   | 17  | $V_{CC}Tx$        | +5 volt supply for fiber optic LED driver.                                                                                                                               |
|         |                        | response time.                                                                                                                                                                                                                                                                                                             | 18  | TxOUT             | Fiber optic LED driver output.                                                                                                                                           |
| 5       | SQEN/JABD              | SQE Test Enable, Jabber Disable.<br>When tied low, SQE test is disabled,                                                                                                                                                                                                                                                   | 19  | GND               | Ground Reference.                                                                                                                                                        |
|         |                        | when tied high SQE test is enabled.                                                                                                                                                                                                                                                                                        | 20  | GND               | Ground Reference.                                                                                                                                                        |
|         |                        | When tied to 2.0V both SQE test and Jabber are disabled.                                                                                                                                                                                                                                                                   | 21  | $V_{DC}$          | An external capacitor on this pin                                                                                                                                        |
| 6 7     | Rx+<br>Rx-             | Manchester encoded receive data output to the local device. Balanced differential line driver outputs that meet AUI specifications.                                                                                                                                                                                        |     |                   | integrates an error signal which nulls the offset of the input amplifier. If the DC feedback loop is not being used, this pin should be connected to V <sub>REF</sub> .  |
| 8       | LBDIS                  | Loopback Disable. When this pin is tied to $V_{CC}$ , the AUI transmit pair                                                                                                                                                                                                                                                | 22  | $V_{REF}$         | A 2.5V reference with respect to GND.                                                                                                                                    |
|         |                        | data is not looped back to the AUI receive pair, and collision is disabled. When this pin is tied to GND                                                                                                                                                                                                                   | 23  | $V_{THADJ}$       | This input pin sets the link monitor threshold.                                                                                                                          |
|         |                        | (normal operation) or left floating, the                                                                                                                                                                                                                                                                                   | 24  | AGND              | Analog Filtered Ground.                                                                                                                                                  |
|         |                        | AUI transmit pair data is looped back to the AUI receiver pair, except during collision.                                                                                                                                                                                                                                   | 25  | V <sub>IN</sub> - | This input pin should be capacitively coupled to the input source or to filtered AV <sub>CC</sub> . (The                                                                 |
| 9<br>10 | V <sub>CC</sub><br>Tx+ | +5 volt power input.  Balanced differential line receiver                                                                                                                                                                                                                                                                  |     |                   | input resistance is approximately $1.3k\Omega$ .)                                                                                                                        |
| 11      | Tx-                    | inputs that meet AUI specifications. These inputs may be transformer or capacitively coupled. The Tx input pins are internally DC biased for AC coupling.                                                                                                                                                                  | 26  | V <sub>IN</sub> + | This input pin should be capacitively coupled to the input source or to filtered AV <sub>CC</sub> . (The input resistance is approximately $1.3k\Omega$ .)               |
| 12      | RTSET                  | Sets the current driven output of the                                                                                                                                                                                                                                                                                      | 27  | $AV_{CC}$         | Analog Filtered +5 volts.                                                                                                                                                |
| 13      | RRSET                  | transmitter. A 1% $61.9k\Omega$ resistor tied from this pin to $V_{CC}$ sets the biasing currents for internal nodes.                                                                                                                                                                                                      | 28  | JAB               | Jabber network status LED. When ir<br>the Jabber state, this pin will be low<br>and the transmitter will be disabled.<br>In the Jabber "OK" state this pin wil           |
| 14      | LMON                   | Link Monitor "Low Light" LED status output. This pin is pulled low when the voltage on the V <sub>IN</sub> +, V <sub>IN</sub> - inputs exceed the minimum threshold set by                                                                                                                                                 |     |                   | be high. Active low LED, open collector.                                                                                                                                 |
|         |                        | the $V_{THADJ}$ pin, and there are transitions on $V_{IN}$ +, $V_{IN}$ - indicating an idle signal or active data. If either the voltage on the $V_{IN}$ +, $V_{IN}$ - inputs fall below the minimum threshold or transitions cease on $V_{IN}$ +, $V_{IN}$ -, $LMON$ will go high. Active low LED driver, open collector. |     |                   |                                                                                                                                                                          |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

| Power Supply Voltage Range                                |
|-----------------------------------------------------------|
| V <sub>CC</sub> GND -0.3 to 6V                            |
| Input Voltage Range                                       |
| Digital Inputs                                            |
| SQEN, LBDIS GND –0.3 to V <sub>CC</sub> +0.3V             |
| Tx+, Tx-, $V_{IN}$ +, $V_{IN}$ GND -0.3 to $V_{CC}$ +0.3V |
| Input Current                                             |
| RRSET, RTSET, JAB, CLSN, XMT, RCV, LMON 60mA              |
| Output Current                                            |
|                                                           |

| Junction Temperature                 | 150°C  |
|--------------------------------------|--------|
| Storage Temperature Range            |        |
| Lead Temperature (Soldering)         | 260°C  |
| Thermal Resistance ( $\theta_{IA}$ ) | 68°C/W |

### **OPERATING CONDITIONS**

| Supply Voltage (V <sub>CC</sub> ) | 5V ± 5%     |
|-----------------------------------|-------------|
| LED on Current                    |             |
| RRSET                             | 61.9kΩ ± 1% |
| RTSET                             | 115Ω ± 1%   |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  = Operations Temperature Range,  $V_{CC}$  =  $V_{CC}Tx$  =  $5V \pm 5\%$  (Note 1)

| SYMBOL            | PARAMETER                                                     | CONDITIONS                                        | MIN                          | TYP    | MAX                        | UNITS             |
|-------------------|---------------------------------------------------------------|---------------------------------------------------|------------------------------|--------|----------------------------|-------------------|
| Icc               | Power Supply Current I <sub>CC</sub> :<br>While Transmitting  | $V_{CC} = 5V$ , RTSET = 115 $\Omega$ (Note 2)     |                              |        | 220                        | mA                |
| V <sub>OL</sub>   | LED Drivers: V <sub>OL</sub>                                  | I <sub>OL</sub> = 10mA (Note 3)                   | .74                          |        | 0.8                        | V                 |
| lout              | Transmit Peak Output Current                                  | RTSET = $115\Omega$ (Note 4)                      | 44                           | 52     | 57                         | mA                |
| $V_{SQ}$          | Transmit Squelch Voltage Level (Tx+, Tx-)                     |                                                   | -300                         | -250   | -200                       | mV                |
| $V_{DO}$          | Differential Output Voltage<br>(Rx±, COL±)                    | V +                                               | ±550                         |        | ±1200                      | mV                |
| V <sub>CM</sub>   | Common Mode Output Voltage<br>(Rx±, COL±)                     |                                                   |                              | 4.0    |                            | V                 |
| $V_{DOO}$         | Differential Output Voltage<br>Imbalance (Rx±, COL±)          |                                                   |                              | :      | ±40                        | mV                |
| $V_{SQE}$         | SQE/JABD                                                      | SQE Test Disable<br>Both Disabled<br>Both Enabled | 1.5<br>V <sub>CC</sub> – 0.5 | 7 - V. | 0.3<br>V <sub>CC</sub> – 2 | V<br>V<br>V       |
| V <sub>LBTH</sub> | LBDIS Threshold                                               | Disabled<br>Enabled                               | V <sub>CC</sub> - 0.1        |        | 1                          | V<br>V            |
| V <sub>TXCM</sub> | Common Mode Voltage<br>(Tx+, Tx-)                             |                                                   |                              | 3.5    |                            | V                 |
| V <sub>INCM</sub> | Common Mode Voltage<br>(V <sub>IN</sub> +, V <sub>IN</sub> -) |                                                   |                              | 1.65   |                            | V                 |
| V <sub>REF</sub>  | Reference Voltage                                             |                                                   | 2.30                         | 2.45   | 2.60                       | V                 |
| I <sub>REF</sub>  | V <sub>REF</sub> Output Source Current                        |                                                   |                              |        | 5                          | mA                |
| A <sub>V</sub>    | Amplifier Gain                                                |                                                   |                              | 100    |                            | V/V               |
| V <sub>ISR</sub>  | Input Signal Range                                            |                                                   | 2                            |        | 1600                       | mV <sub>P-P</sub> |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  = Operations Temperature Range,  $V_{CC}$  =  $V_{CC}Tx$  = 5V  $\pm$  5% (Note 1)

| SYMBOL           | PARAMETER                                                        | CONDITIONS                                     | MIN  | TYP | MAX  | UNITS             |
|------------------|------------------------------------------------------------------|------------------------------------------------|------|-----|------|-------------------|
| $V_{THADJ}$      | External Voltage at V <sub>THADJ</sub><br>to Set V <sub>TH</sub> |                                                | 0.5  |     | 2.7  | V                 |
| V <sub>OFF</sub> | Input Offset                                                     | $V_{DC} = V_{REF}$ (DC loop inactive)          |      | 3   |      | mV                |
| V <sub>N</sub>   | Input Referred Noise                                             | 50MHz BW                                       |      | 25  |      | μV                |
| R <sub>IN</sub>  | Input Resistance                                                 | V <sub>IN</sub> +, V <sub>IN</sub> -           | 0.8  | 1.3 | 2.0  | kΩ                |
| I <sub>TH</sub>  | Input Bias Current of V <sub>THADJ</sub>                         |                                                | -200 | 10  | +200 | μА                |
| V <sub>TH</sub>  | Input Threshold Voltage                                          | V <sub>THADJ</sub> = V <sub>REF</sub> (Note 5) | 5    | 6   | 7    | mV <sub>P-P</sub> |
| Н                | Hysteresis                                                       |                                                |      | 20  |      | %                 |

# **AC ELECTRICAL CHARACTERISTICS**

| SYMBOL             | PARAMETER                                            | MIN  | TYP | MAX  | UNITS |
|--------------------|------------------------------------------------------|------|-----|------|-------|
| ransmit            |                                                      |      |     |      |       |
| F <sub>TXIDF</sub> | Transmit Idle Frequency                              | 0.85 |     | 1.25 | MHz   |
| P <sub>TXDC</sub>  | Transmit Idle Duty Cycle                             | 45   |     | 55   | %     |
| t <sub>TXNPW</sub> | Transmit Turn-On Pulse Width                         |      | 20  |      | ns    |
| t <sub>TXODY</sub> | Transmit Turn-On Delay                               |      |     | 200  | ns    |
| t <sub>TXLP</sub>  | Transmit Loopback Start-up Delay                     |      |     | 500  | ns    |
| t <sub>TXFPW</sub> | Transmit Turn-Off Pulse Width                        | -    | 180 |      | ns    |
| t <sub>TXSOI</sub> | Transmit Turn-Off Start of Idle                      | 400  |     | 2100 | ns    |
| t <sub>TXSDY</sub> | Transmit Steady State Propagation Delay              |      | 15  | 50   | ns    |
| t <sub>TXJ</sub>   | Transmit Jitter into 31Ω Load                        |      |     | ±1.5 | ns    |
| Receive            |                                                      |      |     |      |       |
| F <sub>RXSFT</sub> | Receive Squelch Frequency Threshold                  | 2.51 | 14  | 4.5  | MHz   |
| t <sub>RXODY</sub> | Receive Turn-On Delay                                |      |     | 285  | ns    |
| t <sub>RXFX</sub>  | Last Bit Received to Slow Decay Output               | 230  | 300 |      | ns    |
| t <sub>RXSDY</sub> | Receive Steady State Propagation Delay               |      | 15  | 50   | ns    |
| t <sub>RXJ</sub>   | Receive Jitter                                       |      |     | ±1.5 | ns    |
| t <sub>AR</sub>    | Differential Output Rise Time 20% to 80% (Rx±, COL±) |      | 4   |      | ns    |
| t <sub>AF</sub>    | Differential Output Fall Time 20% to 80% (Rx±, COL±) |      | 4   |      | ns    |

# **AC ELECTRICAL CHARACTERISTICS**

| SYMBOL             | PARAMETER                                              | MIN | TYP | MAX      | UNITS |
|--------------------|--------------------------------------------------------|-----|-----|----------|-------|
| Collision          |                                                        |     |     | <u> </u> |       |
| t <sub>CPSQE</sub> | Collision Present to SQE Assert                        | 0   |     | 350      | ns    |
| t <sub>SQEXR</sub> | Time for SQE to Deactivate After Collision             | 0   |     | 700      | ns    |
| F <sub>CLF</sub>   | Collision Frequency                                    | 8.5 |     | 11.5     | MHz   |
| P <sub>CLPDC</sub> | Collision Pulse Duty Cycle                             | 40  | 50  | 60       | %     |
| tsQEDY             | SQE Test Delay (Tx Inactive to SQE)                    | 0.6 |     | 1.6      | μs    |
| tsqetd             | SQE Test Duration                                      | 0.5 | 1.0 | 1.5      | μs    |
| abber and LED      | Timing                                                 |     |     |          |       |
| t <sub>JAD</sub>   | Jabber Activation Delay                                | 20  | 70  | 150      | ms    |
| t <sub>JRT</sub>   | Jabber Reset Unjab Time                                | 250 | 450 | 750      | ms    |
| t <sub>JSQE</sub>  | Delay from Outputs Disabled to Collision Oscillator On |     | 100 |          | ns    |
| t <sub>LED</sub>   | RCV, CLSN, XMT On Time                                 | 8   | 16  | 32       | ms    |
| t <sub>LLPH</sub>  | Low Light Present to IMON High                         | 3   | 5   | 10       | μs    |
| t <sub>LLCL</sub>  | Low Light Present to LMON Low                          | 250 |     | 750      | ms    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2: This does not include the current from the AUI pull-down resistors, or LED status outputs.

Note 3: LED drivers can sink up to 20mA, but V<sub>OL</sub> will be higher.

Note 4: Does not include pre-bias current for fiber optic LED which would typically be 3mA.

Note 5: Threshold for switching from Link Fail to Link Pass (Low Light).



Figure 1. ML4663 Schematic Diagram

### SYSTEM DESCRIPTION

Figure 1 shows a schematic diagram of the ML4663 in an internal or external 10BASE-FL MAU. On one side of the transceiver is the AU interface and the other is the fiber optic interface. The AU interface is AC coupled when used in an external transceiver or an internal transceiver. The AU interface for an external transceiver includes isolation transformers, some biasing resistors, and a voltage regulator for power.

The fiber optic side of the transceiver requires an external fiber optic transmitter and fiber optic receiver. The transmitter uses a current driven output that directly drives the fiber optic transmitter. The receive side of the transceiver accepts the data after passing through a fiber optic receiver, which consists of a module containing a pin diode and a transimpedance amplifier.

#### **AU INTERFACE**

The AU interface consists of 3 pairs of signals: DO, CI and DI (Figure 1). The DO pair contains transmit data from the DTE which is received by the transceiver and sent out onto the fiber optic cable. The DI pair contains valid data that has been either received from the fiber optic cable or looped back from the DO, and output through the DI pair to the DTE. The CI pair indicates whether a collision has occurred. It is an output that oscillates at 10MHz if a collision, Jabber or SQE Test has taken place, otherwise it remains idle.

When the transceiver is external, these three pairs are AC coupled through isolation transformers, while an internal transceiver may be capacitively coupled. Tx+, Tx- is internally DC biased (shifted up in voltage) for the proper common mode input voltage.

The two 39 $\Omega$  1% resistors (or one 78 $\Omega$  1% resistor) tied to the Tx+ and Tx- pins will provide the proper termination. The CI and DI pair, which are output from the transceiver to the AUI cable, require 360 $\Omega$  pull down resistors when terminated with a 78 $\Omega$  load. However on a DTE card, CI and DI do not need 78 $\Omega$  terminating resistors. This also means that the pull down resistors on CI and DI can be 1k $\Omega$  or greater depending upon the particular Manchester encoder/decoder chip used. Using higher value pull down resistors as in a DTE card will save power. Refer to Application Note 13 for a more detailed explanation of the AUI pull-down resistors.

The AUI drivers are capable of driving the full 50 meters of cable length and have a rise and fall time of typically 4ns. In the idle state, the outputs go to the same voltage to prevent DC standing current in the isolation transformers.

#### TRANSMISSION

The transmit function consists of detecting the presence of data from the AUI DO input (Tx+, Tx-) and driving that data onto the fiber optic LED transmitter. A positive signal on the Tx+ lead relative to the Tx- lead of the DO circuit will result in no current, hence the fiber optic LED is in a low light condition. When Tx+ is more negative than Tx-, the ML4663 will sink current into the chip and the fiber optic LED will light up.

Before data will be transmitted onto the fiber optic cable from the AUI interface, it must exceed the squelch requirements for the DO pair. The Tx squelch circuit serves the function of preventing any noise from being transmitted onto the fiber. This circuit rejects signals with pulse widths less than typically 20ns (negative going), or with levels less than –250mV. Once Tx squelch circuit has unsquelched, it looks for the start of idle signal to turn on the squelch circuit again. The transmitter turns on the squelch again when it receives an input signal at Tx+, Tx– that is more positive than –250mV for more than approximately 180ns.

At the start of a packet transmission, no more than 2 bits are received from the DO circuit, and are not transmitted onto the fiber optic cable. The difference between start-up delays (bit loss plus steady-state propagation delay) for any two packets that are separated by  $9.6\mu s$  or less will not exceed 200ns.

#### FIBER OPTIC LED DRIVER

The output stage of the transmitter is a current mode switch which develops the output light by sinking current through the LED into the TxOUT pin. Once the current requirement for the LED is determined, the RTSET resistor is selected. The following equation is used to select the correct RTSET resistor:

RTSET=
$$\left(\frac{52\text{mA}}{I_{OUT}}\right)115\Omega$$

The transmitter enters the idle state when it detects start of idle on Tx+ and Tx- input pins. After detection, the transmitter switches to a 1MHz output idle signal.

The output current is switched through the TxOUT pin during the on cycle and the  $V_{CC}Tx$  pin during the off cycle as shown in figure 2. Since the sum of the current in these two pins is constant,  $V_{CC}Tx$  should be connected as close as possible to the  $V_{CC}$  connection for the LED.

If not driving an optical LED directly, a differential output can be generated by tying resistors from  $V_{CC}Tx$  and TxOUT to  $V_{CC}$  as shown in figure 3. The minimum voltage on these two pins should not be less than  $V_{CC}-2V$ .



Figure 2. Fiber Optic LED Driver Structure.



Figure 3. Converting Optical LED Driver Output to Differential ECL.

#### **RECEPTION**

The input to the transceiver comes from a fiber optic receiver (Figure 1). At the start of packet reception no more than 2.7 bits are received from the fiber cable, and are not transmitted onto the DI circuit. The receive squelch will reject frequencies lower than 2.51MHz.

While in the unsquelch state, the receive squelch circuit looks for the start of idle signal at the end of the packet. Start of idle occurs when the input signal remains idle for more than 160ns. When start of idle is detected, the receive squelch circuit returns to the squelch state and the start of idle signal is output on the DI circuit (Rx+, Rx-).

#### COLLISION

Whenever the receiver and the transmitter are active at the same time the chip will activate the collision output, except when loopback is disabled (LBDIS =  $V_{CC}$ ). The collision output is a differential square wave matching the AUI specifications and capable of driving a  $78\Omega$  load. The frequency of the square wave is  $10MHz\pm15\%$  with a 60/40 to 40/60 duty cycle. The collision oscillator also is activated during SQE Test and Jabber.

### LOOPBACK

The loopback function emulates a 10BASE-T transceiver whereby the transmit data sent by the DTE is looped back over the AUI receive pair. Some LAN controllers use this loopback information to determine whether a MAU is connected by monitoring the carrier sense while transmitting. The software can use this loopback information to determine whether a MAU is connected to the DTE by checking the status of carrier sense after each packet transmission.

When data is received by the chip while transmitting, a collision condition exits. This will cause the collision oscillator to turn on and the data on the DI pair will follow  $V_{IN}+$ ,  $V_{IN}-$ . After a collision is detected, the collision oscillator will remain on until either DO or  $V_{IN}+$ ,  $V_{IN}-$  go idle.

Loopback can be disabled by strapping LBDIS to  $V_{CC}$ . In this mode the chip operates as a full duplex transmitter and receiver, and collision detection is disabled. A loopback through the transceiver can be accomplished by tying the fiber transmitter to the receiver.

#### **SQE TEST FUNCTION (SIGNAL QUALITY ERROR)**

The SQE test function allows the DTE to determine whether the collision detect circuitry is functional. After each transmission, during the inter packet gap time, the collision oscillator will be activated for typically 1µs. The SQE test will not be activated if the chip is in the low light state, or the jabber on state.

For SQE to operate, the SQEN pin must be tied to  $V_{CC}$ . This allows the MAU to be interfaced to a DTE. The SQE test can be disabled by tying the SQEN pin to ground, for a repeater interface.

### **JABBER FUNCTION REQUIREMENTS**

The Jabber function prevents a babbling transmitter from bringing down the network. Within the transceiver is a Jabber timer that starts at the beginning of each transmission and resets at the end of each transmission. If the transmission last longer than 20ms the Jabber logic disables the transmitter and turns on the collision signal COL+, COL-. When Tx+ and Tx- finally go idle, a second timer measures 0.5 seconds of idle time before the transmitter is enabled and collision is turned off. Even though the transmitter is disabled during Jabber, the 1MHz idle signal is still transmitted.

#### **LED DRIVERS**

The ML4663 has five LED drivers. The LED driver pins are active low, and the LEDs are normally off (except for  $\overline{LMON}$ ). The LEDs are tied to their respective pins through a  $500\Omega$  resistor to 5V.

The XMT, RCV and CLSN pins have pulse stretchers on them which enables the LEDs to be visible. When transmission or reception occurs, the LED XMT, RCV or CLSN status pins will activate low for several milliseconds. If another transmit, receive or collision conditions occurs before the timer expires, the LED timer will reset and restart the timing. Therefore rapid events will leave the LEDs continuously on. The JAB and LMON LEDs do not have pulse stretchers on them since their conditions occur long enough for the eye to see.

#### LOW LIGHT CONDITION

The  $\overline{\text{LMON}}$  LED output is used to indicate a low light condition.  $\overline{\text{LMON}}$  is activated low when both the receive power exceeds the Link Monitor threshold and there are transitions on  $V_{IN}+$ ,  $V_{IN}-$  less than  $3\mu s$  apart. If either one of these conditions do not exist,  $\overline{\text{LMON}}$  will go high.

### **INPUT AMPLIFIER**

The  $V_{IN}+$ ,  $V_{IN}-$  input signal is fed into a limiting amplifier with a gain of about 100 and input resistance of  $1.3k\Omega$ . Maximum sensitivity is achieved through the use of a DC restoration feedback loop and AC coupling the input. When AC coupled, the input DC bias voltage is set by an on-chip network at about 1.7V. These coupling capacitors, in conjunction with the input impedance of the amplifier, establish a high pass filter with 3dB corner frequency,  $f_L$ , at

$$f_{L} = \frac{1}{2\pi 1300C} \tag{1}$$

Since the amplifier has a differential input, two capacitors of equal value are required. If the signal driving the input is single ended, one of the coupling capacitors can be tied to AV<sub>CC</sub> (Figure 1).

The internal amplifier has a lowpass filter built-in to band limit the input signal which in turn will improve the signal to noise ratio.

Although the input is AC coupled, the offset voltage *within* the amplifier will be present at the amplifier's output. This is represented by  $V_{OS}$  in Figure 4. In order to reduce this error a DC feedback loop is incorporated. This negative feedback loop nulls the offset voltage, forcing  $V_{OS}$  to be zero. Although the capacitor on  $V_{DC}$  is non-critical, the pole it creates can effect the stability of the feedback loop. To avoid stability problems, the value of this capacitor should be at least 10 times larger than the input coupling capacitors.



Figure 4.

The comparator is a high-speed, differential zero crossing detector that slices and accurately digitizes the receive signal. The output of the comparator is fed in parallel into both the receive squelch circuit and the loopback MUX.

#### LINK DETECT CIRCUIT AND LOW LIGHT

The link detect circuit monitors the input signal and determines when the input falls below a preset voltage level. When the input falls below a preset voltage, the ML4663 goes into the Low Light state. In the Low Light state the transmitter is disabled, but continues sending the 1MHz idle signal, the loopback is disabled, the receiver is disabled, and the LMON LED pin goes to high shutting off the LMON LED. To return to the Link Pass state, the optical receiver power must be 20% higher than the shutoff state. This built-in hysteresis adds stability to the Link Monitor circuit. Once the receiver power threshold is exceeded, the ML4663 waits 250ms to 750ms, then checks to see that Tx+. Tx- is idle and no data is being received before re-enabling the transmitter, receiver, loopback circuit, and lighting up the LMON LED.

The V<sub>THADJ</sub> pin is used to adjust the sensitivity of the receiver. The ML4663 is capable of exceeding the 10BASE-FL specifications for sensitivity. The sensitivity is dependent on the layout of the PC board. A good low noise layout will exceed the 10BASE-FL specifications, while a poor layout will fail to meet the sensitivity and BER spec.

The threshold generator shifts the reference voltage at  $V_{THADJ}$  through a circuit which has a temperature coefficient matching that of the limiting amplifier. The relationship between the  $V_{THADJ}$  and the  $V_{TH}$  (the peak to peak input threshold) is:

$$V_{THADI} = 408V_{TH} \tag{2}$$

In a 10BASE-FL receiver there must be less than 1 x 10<sup>-10</sup> bit errors at a receive power level of -32.5dBm average. One procedure to determine the sensitivity of a receiver is to start at the lowest optical power level and gradually increase the optical power until the BER is met. In this case the Link Detect circuit must not disable the receiver (i.e. V<sub>THADJ</sub> should be tied to Ground). Once the sensitivity of the receiver is determined, V<sub>THADJ</sub> can be set just above the power level that meets the BER specification. This way the receiver will shut-off before the BER is exceeded.

For 10BASE-FL  $V_{THADJ}$  can be tied directly to  $V_{REF}$ . However if greater sensitivity is required the circuit in figure 5 can be used to adjust the  $V_{THADJ}$  voltage. Even if  $V_{REF}$  is tied to  $V_{THADJ}$ , it is a good idea to layout a board with these two resistors available. This will allow potential future adjustments without board revisions.

The response time of the Link Detect circuit is set by the  $C_{\mathsf{TIMER}}$  pin. Starting from the link off state the link can be switched on if the input exceeds the set threshold for a time given by:

$$T = \frac{C_{TIMER} \times 0.7V}{700\mu A}$$
 (3)

To switch the link from on to off, the above time will be doubled. A value of  $0.05\mu F$  will meet to 10BASE-FL specifications.



Figure 5.



Figure 6. Transmit and Loopback Timing



Figure 7. Receive Timing



Figure 8. Collision Timing







Figure 11. Collision Timing



Figure 12. Collision Timing



Figure 13. SQE Timing



Figure 14. Jabber Timing



Figure 15. LED Timing



Figure 16. LED Timing



Figure 17. LED Timing

.

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE | PACKAGE           |
|-------------|-------------|-------------------|
| ML4663CQ    | 0°C to 70°C | 28-Pin PLCC (Q28) |



# ML4664/ML4669

# 10BASE-FL to 10BASE-T Converter

### **GENERAL DESCRIPTION**

The fully pin-compatible ML4664/ML4669 pair provide conversion from 10BASE-T copper media to 10BASE-FL liber media in a single chip. They are compliant with Ethernet IEEE 802.3 10BASE-T and 10BASE-FL standards.

Their 10BASE-FL transmitter offers a current drive output hat directly drives a fiber optic LED transmitter. Their eceiver offers a highly stable fiber optic data quantizer capable of accepting input signals as low as 2mV<sub>P-P</sub> with a 55dB dynamic range.

The 10BASE-T portion of the pair contains current driven ransmitter outputs that offer superior performance secause their switching is highly symmetric, resulting in owered RFI noise and jitter. By changing one external esistor the pair easily interfaces to  $100\Omega$  unshielded wisted pair,  $150\Omega$  shielded twisted pair, or a range of other characteristic impedances.

The ML4664 does not pass along disconnect information, while the ML4669 does. A loss of light at the optical nputs does not stop link pulses from being sent at the wisted pair transmitter in the ML4664, but in the ML4669 he link pulses stop. Also, a loss of link at the twisted pair nputs will not stop the optical transmitter from sending dle in the ML4664, but the ML4669 stops sending idle.

#### **FEATURES**

- Single-chip 10BASE-T/10BASE-FL converter
- Full duplex operation
- Five network status LED outputs

#### 10BASE-FL FEATURES:

- Highly stable data quantizer with 55dB input dynamic range
- Input sensitivity as low as 2mV<sub>P-P</sub>
- Up to 100mA maximum current driven fiber optic LED output for accurate launch power
- Single +5 volt supply
- No crystal or clock required

#### **10BASE-T FEATURES:**

- Current driven output for low RFI noise and low litter
- $\blacksquare$  Capable of driving 100Ω unshielded twisted pair cable or 150Ω shielded twisted pair cable
- Polarity detect status pin capable of driving an LED
- Automatic polarity correction
- On-chip link test with enable/disable option



# PIN CONNECTION

### ML4664/ML4669 28-Pin PLCC (Q28)



# 'IN DESCRIPTION

| PIN | NAME               | FUNCTION                                                                                                                                                                                                                                                                                  | PIN             | NAME                                | FUNCTION                                                                                                                                                                                                                                                                       |
|-----|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | C <sub>TIMER</sub> | A capacitor from this pin to $V_{CC}$ determines the Link Monitor response time.                                                                                                                                                                                                          | 6, 14<br>7<br>8 | V <sub>CC</sub><br>TxCAP0<br>TxCAP1 | +5 Volt power input.  An external capacitor of 620pF is tied                                                                                                                                                                                                                   |
| 2   | LTF                | Link Test Fail. Active high. Normally this pin is low, indicating that the link is operational. If the link goes down resulting from the absence of link pulses or frames being received, the chip will go into the Link Test Fail state and bring LTF high.                              | o               | IXCAPI                              | between these two pins to set the pulse width for the pre-equalization on the twisted pair transmitter. If these two pins are shorted together, no pre-equalization occurs. If the ML4664/ML4669 is driving only a short cable, or board traces, these pins may be shorted.    |
|     |                    | When the ML4664 is in the link test                                                                                                                                                                                                                                                       | 9, 20           | GND                                 | Ground reference.                                                                                                                                                                                                                                                              |
|     |                    | fail state, the optical and twisted pair transmitters are disabled from sending data. However, the optical transmitter does send an idle signal, and link pulses are sent at the twisted pair transmitter. See Table 1.                                                                   | 10<br>11        | TPOUTN<br>TPOUTP                    | Pre-equalized differential balanced current driven output. These outputs are connected to a balanced transmit output filter which drives the twisted pair cable through pulse transformers. The output current is set                                                          |
|     |                    | When the ML4669 is in link test fail state, the optical and twisted pair transmitters are disabled from sending data. Also, the optical transmitter will not send an idle signal. However, link pulses may be sent at the twisted pair                                                    |                 |                                     | with an external resistor connected to RTSET allowing the chip to drive $100\Omega$ unshielded twisted pair, $150\Omega$ shielded twisted pair cables or a range of other characteristic impedances.                                                                           |
|     |                    | transmitter, depending on the optical inputs. See Table 1.                                                                                                                                                                                                                                | 12              | POLDIS                              | Receive Polarity status. Active low LED Driver, open collector output. Indicates the polarity of the receive                                                                                                                                                                   |
|     |                    | This pin may be grounded to disable Link Test. In this mode no link pulses are sent and the link will not fail if no link pulses are received. If this pin is not used as an LED driver, and is not grounded, a 2k 5% resistor should be connected between this pin and V <sub>CC</sub> . |                 |                                     | twisted pair regardless of auto polarity correction. When this pin is low, the receive polarity is reversed and when this pin is high the receive polarity is correct. Optionally, this pin may be grounded to disable the polarity circuit. If this pin is not used as an LED |
| 3   | TPLED              | Indicates that reception is taking place<br>on the TPINP, TPINN pair. Active low<br>LED driver, open collector. It is                                                                                                                                                                     |                 |                                     | driver, and is not grounded, a 2k, 5% resistor should be connected between this pin and V <sub>CC</sub> .                                                                                                                                                                      |
|     |                    | extended 16ms for visibility. Optionally, this pin may be grounded to disable the optical output. If this pin is not used as an LED driver and is not grounded, a 2k, 5% resistor should be                                                                                               | 13              | RTSETTP                             | When using $100\Omega$ unshielded twisted pair, a $220\Omega$ resistor is tied between this pin and $V_{CC}$ . When using $150\Omega$ shielded twisted pair, a $330\Omega$ resistor is tied between this pin and $V_{CC}$ .                                                    |
| 4   | TPINP              | connected between this pin and V <sub>CC</sub> .  Twisted Pair receive data input. When                                                                                                                                                                                                   | 15              | RRSET                               | A 1% 61.9k $\Omega$ resistor tied from this pin to $V_{CC}$ is used for internal biasing.                                                                                                                                                                                      |
| 5   | TPINN              | this signal exceeds the receive squelch requirements the receive data is buffered and sent to the Rx± outputs.                                                                                                                                                                            | 16              | RTSETOP                             | Sets the current driven output of the transmitter. A $115\Omega$ resistor should be tied between this pin and $V_{CC}$ .                                                                                                                                                       |
|     |                    |                                                                                                                                                                                                                                                                                           |                 |                                     |                                                                                                                                                                                                                                                                                |

# PIN DESCRIPTION (Continued)

| PIN | NAME  | FUNCTION                                                                                                                                                                                     | PIN | NAME        | FUNCTION                                                                                                                                                                                                  |
|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17  | LMON  | Link Monitor "Low Light" LED status output. This pin is pulled low when the voltage on the OPINP, OPINN inputs exceed the minimum threshold set by the V <sub>THADJ</sub> pin, and there are | 21  | $V_{DC}$    | An external capacitor on this pin integrates an error signal which nulls the offset of the input amplifier. If the DC feedback loop is not being used, this pin should be connected to V <sub>REF</sub> . |
|     |       | transitions on OPINP, OPINN indicating an idle signal or active data.                                                                                                                        | 22  | $V_{REF}$   | A 2.5V reference with respect to GNE                                                                                                                                                                      |
|     |       | If either the voltage on the OPINP,<br>OPINN inputs fall below the minimum                                                                                                                   | 23  | $V_{THADJ}$ | This input pin sets the link monitor threshold.                                                                                                                                                           |
|     |       | threshold or transitions cease on OPINP, OPINN, IMON will go high.                                                                                                                           | 24  | AGND        | Analog Filtered Ground.                                                                                                                                                                                   |
|     |       | Active low LED driver, open collector.                                                                                                                                                       | 25  | OPINN       | This input pin should be capacitively                                                                                                                                                                     |
|     |       | In the low light state, the optical and twisted pair transmitters are diabled                                                                                                                |     |             | coupled to filtered AV <sub>CC</sub> . The input resistance is approximately 1.3k $\Omega$ .                                                                                                              |
|     |       | from sending data. The optical<br>transmitter of the ML4664 does send<br>an idle signal, and link pulses are sent                                                                            | 26  | OPINP       | This input pin should be capacitively coupled to the input source. The inpu resistance is approximately $1.3k\Omega$ .                                                                                    |
|     |       | at the twisted pair transmitter. For the ML4669, the twisted pair transmitter                                                                                                                | 27  | $AV_{CC}$   | Analog Filtered +5 volts.                                                                                                                                                                                 |
|     |       | will not send link pulses, and the optical transmitter may send an idle signal, depending on the twisted pair inputs. See Table 1.                                                           | 28  | OPLED       | Indicates reception is taking place on<br>the OPINP, OPINN pair. Active low<br>LED driver, open collector. It is<br>extended 16ms for usability. This pin                                                 |
| 18  | OPVCC | +5 Volt supply for fiber optic LED driver.                                                                                                                                                   |     |             | may be grounded to disable the<br>twisted pair outputs. If this pin is not<br>used as an LED driver, and is not                                                                                           |
| 19  | OPOUT | Fiber optic LED driver output.                                                                                                                                                               |     |             | grounded, a 2k, 5% resistor should be connected between this pin and V <sub>CC</sub> .                                                                                                                    |

### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

| Power Supply Voltage Range                   |                               |
|----------------------------------------------|-------------------------------|
| V <sub>CC</sub>                              | GND -0.3 to 6V                |
| Input Voltage Range                          |                               |
| Digital Inputs                               |                               |
| (SQEN, LBDIS)                                | GND $-0.3$ to $V_{CC} +0.3V$  |
| Tx+, Tx-, V <sub>IN</sub> +, V <sub>IN</sub> | GND $-0.3$ to $V_{CC} + 0.3V$ |

| Junction Temperature                  | 150°C |
|---------------------------------------|-------|
| Storage Temperature                   |       |
| Lead Temperature (Soldering)          | 260°C |
| Thermal Resistance (θ <sub>IA</sub> ) |       |

### **OPERATING CONDITIONS**

| Supply Voltage (V <sub>CC</sub> ) | 5V ± 5%                   |
|-----------------------------------|---------------------------|
| LED on Current                    | 10mA                      |
| RRSET                             | $61.9$ k $\Omega \pm 1\%$ |
| RTSETOP                           | 115Ω ± 1%                 |
| RTSETTP                           | $220\Omega \pm 1\%$       |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{CC}$  = OPV $_{CC}$  = AV $_{CC}$  = 5V  $\pm$  5% (Note 1)

| SYMBOL             | PARAMETER                                  | CONDITIONS                                                     | MIN  | TYP  | MAX  | UNITS             |
|--------------------|--------------------------------------------|----------------------------------------------------------------|------|------|------|-------------------|
| I <sub>CC</sub>    | Power Supply Current<br>While Transmitting | RTSETOP = $115\Omega$                                          |      | 1 1  | 140  | mA                |
| V <sub>REF</sub>   | Reference Voltage                          |                                                                | 2.30 |      | 2.60 | V                 |
| V <sub>OL</sub>    | LED Drivers: V <sub>OL</sub>               | R <sub>L</sub> = 300 for OPLED, TPLED,<br>POLLED LTF, and TMON | 1.5  |      | 3.5  | V                 |
| I <sub>OPOUT</sub> | OP Transmit Peak Output Current            | RTSETOP = 115 (Note 2)                                         | 47   | 52   | 57   | mA                |
| I <sub>TPOUT</sub> | TP Transmit Peak Output Current            | RTSETTP = 220                                                  |      | 42   |      | mA                |
| V <sub>TPSQ</sub>  | TP Receive Squelch Voltage                 |                                                                | 300  | 450  | 585  | mV <sub>P-P</sub> |
| H <sub>TP</sub>    | TP Receive Squelch Hysteresis              |                                                                |      | 50   |      | %                 |
| V <sub>TPIN</sub>  | TP Receive Input Voltage                   |                                                                | 300  |      | 3100 | mV <sub>P-P</sub> |
| R <sub>TPIN</sub>  | TP Receive Input Resistance                |                                                                |      | 4    |      | kΩ                |
| V <sub>OPTH</sub>  | OP Receive Input Threshold<br>Voltage      | $V_{THADJ} = V_{REF}$                                          | 5    | 6    | 7    | mV <sub>P-F</sub> |
| H <sub>OP</sub>    | OP Receive Input Threshold<br>Hysteresis   |                                                                |      | 20   |      | %                 |
| VOPIN              | OP Receive Input Voltage                   |                                                                | 2    | ,    | 1600 | mV <sub>P-F</sub> |
| R <sub>OPIN</sub>  | OP Receive Input Resistance                |                                                                | 0.8  | 1.3  | 2.0  | kΩ                |
| V <sub>OPCM</sub>  | OP Receive Common Mode<br>Voltage          |                                                                |      | 1.65 |      | V                 |
| A <sub>V</sub>     | Amplifier Gain                             |                                                                |      | 100  |      | V/V               |
| V <sub>OFF</sub>   | Input Offset                               | $V_{DC} = V_{REF}$ (DC Loop Inactive)                          | -    | 3    |      | mV                |
| V <sub>N</sub>     | Input Referred Noise                       | 50MHz Bandwidth                                                |      | 25   |      | μV                |
| I <sub>TH</sub>    | Input Bias Current at V <sub>THADI</sub>   | V <sub>THADJ</sub> = V <sub>REF</sub>                          | -200 | 0    | 200  | μА                |

# ML4664/ML4669

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL             | PARAMETER                                                | CONDITIONS | MIN  | TYP | MAX  | UNITS   |
|--------------------|----------------------------------------------------------|------------|------|-----|------|---------|
| OP to TP (S        | ee Figure 1)                                             |            |      |     |      |         |
| t <sub>TPODY</sub> | Twisted Pair Start-up Delay                              | 1          |      |     | 500  | ns      |
| t <sub>TPSDY</sub> | Twisted Pair Steady State Delay                          |            |      |     | 35   | ns      |
| t <sub>TPSPW</sub> | Twisted Pair Turn Off Pulse Width                        | ,          |      | 180 |      | ns      |
| tps                | Twisted Pair Jitter                                      |            |      |     | ±3.5 | ns      |
| TP to OP (S        | ee Figure 2)                                             |            |      |     |      |         |
| tOPODY             | Optical Transmit Start-up Delay                          |            |      |     | 500  | ns      |
| t <sub>OPSDY</sub> | Steady State Delay                                       |            |      |     | 15   | ns      |
| tOPDI              | Turn Off Width from Data to Idle                         |            | 400  |     | 2100 | ns      |
| 1/t <sub>IDF</sub> | Idle Frequency                                           |            | 0.85 |     | 1.25 | MHz     |
| P <sub>IDC</sub>   | Idle Duty Cycle                                          |            | 45   |     | 55   | %       |
| t <sub>OPJ</sub>   | Jitter into 31Ω Load                                     |            |      |     | ±1.5 | ns      |
| Optical Lin        | k Verification (See Figures 3-5)                         |            |      |     |      |         |
| t <sub>OLL</sub>   | No Light (No Transitions) to LMON High                   |            | 3    |     | 10   | μs      |
| t <sub>OLM</sub>   | Low Light (Below Threshold) to LMON High                 |            | 50   | 100 | 200  | μs      |
| t <sub>OLO</sub>   | Light On (Above Threshold, Transitions <3μs) to LMON Low |            | 0.25 | 0.5 | 0.75 | s       |
| Twisted Pai        | r Link Verification (See Figure 6)                       |            |      |     |      |         |
| t <sub>LT</sub>    | Link Loss Time                                           |            | 50   |     | 150  | ms      |
| t <sub>LTMIN</sub> | Link Time Minimum                                        |            | 2    |     | 7    | ms      |
| t <sub>LTMAX</sub> | Link Time Maximum                                        |            | 25   |     | 150  | ms      |
| Link Pulse 1       | Fransmit (See Figure 7)                                  |            |      |     |      | <u></u> |
| t <sub>LPRR</sub>  | Link Pulse Rep Rate                                      |            | 8    | 16  | 24   | ms      |
| t <sub>LPW</sub>   | Link Pulse Width                                         |            | 85   | 120 | 200  | ns      |
| LED Timing         | (See Figure 8)                                           |            |      |     |      |         |
| t <sub>LED</sub>   | LED on Time                                              |            | 8    | 16  | 32   | ms      |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2: The output current may be increased to 100mA by changing the RTSETOP resistor. See equation (1) on page 9.



Figure 1. OP to TP Timing Diagram



Figure 2. TP to OP Timing Diagram



Figure 3. Optical Link Verification No Light Timing Diagram



Figure 4. Optical Link Verification Low Light Timing Diagram



Figure 5. Optical Link Verification Light On Timing Diagram



Figure 6. Twisted Pair Link Verification Timing Diagram



Figure 7. Link Pulse Transmit Timing Diagram



Figure 8. LED Timing Diagram

### SYSTEM DESCRIPTION

#### **OPTICAL TRANSMISSION**

The optical transmit function consists of detecting the presence of data from the TP inputs TPINP and TPINN and driving that data onto the fiber optic LED transmitter. A positive signal on the TPINP lead relative to the TPINN lead will result in no current, hence the fiber optic LED is in a low light condition. When TPINP is more negative than TPINN, the ML4664/ML4669 will sink current into the chip and the fiber optic LED will light up.

Before data will be transmitted onto the fiber optic cable it must exceed the squelch requirements. The TP inputs, squelch circuit serves the function of preventing any noise from being transmitted onto the fiber.

### FIBER OPTIC LED DRIVER

The output stage of the transmitter is a current mode switch which develops the output light by sinking current through the LED into the OPOUT pin. Once the current requirement for the LED is determined, the RTSETOP resistor is selected. The following equation is used to select the correct RTSETOP resistor:

$$RTSETOP = \left(\frac{52mA}{I_{OUT}}\right)115\Omega \tag{1}$$

The ML4664/ML4669 optical transmitter is capable of driving up to 100mA maximum which requires resistor RSTETOP to equal  $60\Omega$ . The transmitter enters the idle state when it detects start of idle on TPINP and TPINN input pins. After detecting the start of idle the transmitter switches to a 1MHz output idle signal.

The output current is switched through the OPOUT pin during the on cycle and the OPVCC pin during the off cycle. Since the sum of the current in these two pins is constant, OPVCC should be connected as close as possible to the  $V_{CC}$  connection for the LED.

#### **TP SQUELCH**

The twisted pair receive data is transformer coupled and low pass filtered before it is fed into the input pins TPINP and TPINN. The input is differential with the common mode voltage internally set. At the start of packet reception from the twisted pair link, no more than 5 bits are received from the twisted pair cable and not transmitted. The first bit sent at the optical transmitter may contain phase violations or invalid data, but all subsequent bits are valid.

The TP squelch will reject the following signals on the TPINP and TPINN inputs:

- 1. All signals that produce a peak magnitude less than 300mV (450mV typical).
- 2. All continuous sinusoidal signals of amplitude less than 6.2V<sub>P-P</sub> and frequency less than 2MHz.
- 3. All single sinusoidal cycles of amplitude less than 6.2V<sub>P-P</sub> and either polarity, where the frequency is between 2MHz and 15MHz. For a period of 4 BT before and after this single cycle, the signal will conform to (1) above.

4. All sinusoidal cycles gated by a 100ns pulse gate of amplitude less than 6.2V<sub>P-P</sub> and either polarity, where the sinusoidal frequency is between 2MHz and 30MHz. The off time of the pulse gate on the sinusoidal signal shall be at least 400ns.

The first three receive squelch criteria are required to conform to the 10BASE-T standard. The fourth receive squelch criteria exceeds the 10BASE-T requirements and enhances performance. The fourth squelch criteria prevents a false unsquelch caused by cross talk or noise typically found coupling from the phone lines onto the receive twisted pair.

After the TP inputs are unsquelched, the detection threshold is lowered to 225mV. Upon passing the TP squelch requirements the receive data passes to the LED Driver. The addition of jitter through the TP to OP path is no more than ±1.5ns.

While in the unsquelch state, the TP squelch circuit looks for the start of idle signal at the end of the packet. When start of idle is detected, TP squelch is turned on again. The proper start of idle occurs when the input signal remains above 300mV for 160ns.

#### LINK TEST FUNCTION

Transmission — Whenever data is not being delivered to the twisted pair link, the idle signal is applied. The idle signal is a sequence of Link Pulses separated by a 16ms period of silence. The idle signal starts with a period of silence after a packet transmission ends. The link test pulse is a single high pulse with the same amplitude requirements as the data signal.

Reception — The transceiver monitors the receive twisted pair input for packet and link pulse activity. If neither a packet nor a link test pulse is received for 50 to 150ms, the transceiver enters the Link Test Fail state and inhibits transmission and reception. Link pulses received with the wrong polarity will be ignored and cause the chip to go into link test fail.

When a packet, or five consecutive link test pulses is received from the twisted pair input, the transceiver will exit the Link Test Fail state upon transmit and receive data being idle, and re-enable transmission and reception.

Link test pulses that do not occur within at most 25 to 150ms of each other are not considered consecutive. In addition, detected pulses that occur within a time between 2 to 7ms of a previous pulse will be considered as noise by the link test circuitry, and will reset the count of consecutive link pulses to zero.

If the ML4664 enters the link test fail state, both link pulses at the twisted pair transmitter, and idle at the optical transmitter will continue to be sent. Data will not be sent at either transmitter.

If the ML4669 enters the link test fail state, idle will not be sent at the optical transmitter. Data will not be sent at either transmitter. However, link pulses may still be sent at the twisted pair transmitter, depending on the optical inputs. See Table 1.

#### POLARLITY CIRCUITRY

The ML4664/ML4669 offers automatic polarity correction. The POLDIS pin is used to report the status of the receive pair polarity. This pin is high when the polarity is correct, and low when the polarity is reversed. If this pin is grounded, the polarity correction circuit is disabled.

Polarity Detection — The internal circuitry uses the start of idle signal to determine the receive polarity. With the correct receive polarity, the Start of Idle signal (the end of the frame) will remain above 300mV for more than 160ns. If the polarity is reversed, the Start of Idle signal will end with a negative voltage.

The POLDIS status pin is updated only when four consecutive frames are received with the same Start of Idle polarity. In the case where the part is powered up with the receive polarity reversed and no frames are received, the part will go into link test fail without reflecting a reverse polarity condition. If five consecutive revised link pulses are then received, the polarity will reverse and the device will come out of Link Test Fail.

#### **TP TRANSMISSION**

The TP transmit function consists of detecting the presence of data from the OP inputs, OPINP and OPINN and driving that data onto the transmit twisted pair (TPOUTP, TPOUTN). A positive signal on the OPINP lead relative to the OPINN lead will result in a positive signal on the TPOUTP lead of the chip with respect to the TPOUTN lead.

Before data will be transmitted onto the twisted pair from the OP inputs, it must exceed the squelch requirements for the OP inputs. The OP squelch circuit serves the function of preventing any noise from being transmitted onto the twisted pair.

The output stage of the transmitter is a current mode switch which develops the output voltage by driving current through the terminating resistor and the output filter. The transmitter employs a center tap 2:1 transformer where the center tap is tied to  $V_{CC}$  (+5V). While one pin of the transmit pair (TPOUTP, TPOUTN) is pulled low, the other pin floats. The output pins to the twisted pair wires, TPOUTP and TPOUTN, can drive a  $100\Omega,\,150\Omega$  load, or a variety of impedances that are characteristic of the twisted pair wire. RTSETTP selects the current into the TPOUTP, TPOUTN pins. This current along with the characteristic impedance of the cable determines the output voltage.

Once the characteristic impedance of the twisted pair is determined, one must select the appropriate RTSETTP resistor as well as match the terminating impedances of the transmit and receive filter. The RTSETTP resistor can be selected as follows:

$$RTSETTP = (R_1/100) \times 220\Omega$$
 (2)

where  $R_L$  is the characteristic impedance of the twisted pair cable.

The transmitter incorporates a pre-equalization circuit for driving the twisted pair line. Pre-equalization compensates for the amplitude and phase distortion



Figure 9. Transmit Pre-Equalization Waveform

introduced by the twisted pair cable. The twisted pair line will attenuate the 10MHz signal more than the 5MHz signal. Therefore pre-equalization insures that both the 5 and 10MHz components will be roughly the same amplitude at the far end receiver.

The pre-equalization circuit reduces the current output when a 5MHz bit is being transmitted. After 50ns of a 5MHz bit, the current level is reduced to approximately 2/3 of its peak for the remaining 50ns. Figure 9 illustrates the pre-equalization.

An on-chip one-shot determines the pulse width of the pre-equalized transmit signal. This requires an external capacitor connected to pins TxCAP0 and TxCAP1. The proper value for this one-shot is 620pF. Pre-equalization can be disabled by shorting TxCAP0 and TxCAP1 together.

The transmitter enters the idle state when it detects start of idle on OPINP and OPINN input pins. The transmitter maintains a minimum differential output voltage of at least 450mV for 250ns after the last low to high transition. The driver differential output voltage will then be within 50mV of 0V within 45 bit times.

#### **OP SQUELCH**

The input to the optical receiver comes from a fiber optic pre-amp. At the start of packet reception no more than 2.7 bits are received from the fiber cable and not transmitted onto the TP outputs. The receive squelch will reject frequencies lower than 2.51MHz.

While in the unsquelch state, the receive squelch circuit looks for the start of idle signal at the end of the packet. Start of idle occurs when the input signal remains idle for more than 160ns. When start of idle is detected, the receive squelch circuit returns to the squelch state and the start of idle signal is output on the twisted pair outputs TPOUTP, TPOUTN.

#### **INPUT AMPLIFIER**

The OPINP, OPINN input signal is fed into a limiting amplifier with a gain of about 100 and input resistance of  $1.3k\Omega$ . Maximum sensitivity is achieved through the use of a DC restoration feedback loop and AC coupling the input. When AC coupled, the input DC bias voltage is set by an on-chip network at about 1.7V. These coupling capacitors, in conjunction with the input impedance of the amplifier, establish a high pass filter with 3dB corner frequency, f<sub>1</sub>, at

$$f_{L} = \frac{1}{2\pi 1300C} \tag{3}$$

Since the amplifier has a differential input, two capacitors of equal value are required. If the signal driving the input is single ended, one of the coupling capacitors can be tied to  $AV_{CC}$ .

The internal amplifier has a lowpass filter built-in to band limit the input signal which in turn will improve the signal to noise ratio.

Although the input is AC coupled, the offset voltage *within* the amplifier will be present at the amplifier's output. In order to reduce this error a DC feedback loop is incorporated. This negative feedback loop nulls the offset voltage, forcing  $V_{OS}$  to be zero. Although the capacitor on  $V_{DC}$  is non-critical, the pole it creates can effect the stability of the feedback loop. To avoid stability problems, the value of this capacitor should be at least 10 times larger than the input coupling capacitors.

The comparator is a high-speed differential zero crossing detector that slices and accurately digitizes the receive signal. The output of the comparator is fed into the receive squelch circuit.

#### OPTICAL LINK DETECT CIRCUIT AND LOW LIGHT

The link detect circuit monitors the input signal and determines when the input falls below a preset voltage level. When the input falls below a preset voltage, the ML4664/ML4669 goes into the Low Light state. In the Low Light state the TP transmitter is disabled, but continues sending link pulses, the receiver is disabled, and the LMON LED pin goes to high shutting off the LMON LED. To return to the Link Pass state, the optical receiver power must be 20% higher than the shut-off state. This built-in hysteresis adds stability to the Link Monitor circuit. Once the receiver power threshold is exceeded, the ML4664/ML4669 waits 250ms to 750ms, then checks to see that no data is being received before re-enabling the transmitter, and receiver, and lighting up the LMON LED.

When the ML4664 is in the low light state, both the link pulses at the twisted pair transmitter and idle at the optical transmitter continue to be sent. However, when the ML4669 is in the low light state, link pulses are not sent at the twisted pair transmitter. Data is not sent at either transmitter. An idle signal may be sent at the optical transmitter, depending on the twisted pair inputs. See Table 1.

The V<sub>THADJ</sub> pin is used to adjust the sensitivity of the receiver. The ML4664/ML4669 is capable of exceeding the 10BASE-FL specifications for sensitivity. The sensitivity is dependent on the layout of the PC board. A good low noise layout will exceed the 10BASE-FL specifications, while a poor layout will fail to meet the sensitivity and BER spec.

The threshold generator shifts the reference voltage at  $V_{THADJ}$  through a circuit which has a temperature coefficient matching that of the limiting amplifier. The relationship between the  $V_{THADJ}$  and the  $V_{TH}$  (the peak to peak input threshold) is:

$$V_{THADI} = 408V_{TH} \tag{4}$$

A 10BASE-FL receiver must make less than  $1 \times 10^{-9}$  bit errors at a receive power level of -32.5dBm average. One procedure to determine the sensitivity of a receiver is to start at the lowest optical power level and gradually increase the optical power until the BER is met. In this case the Link Detect circuit must not disable the receiver

# ML4664/ML4669

(i.e.  $V_{THADJ}$  should be tied to 1.0V). Once the sensitivity of the receiver is determined,  $V_{THADJ}$  can be set just above the power level that meets the BER specification. This way the receiver will shut-off before the BER is exceeded.

For 10BASE-FL  $V_{THADJ}$  can be tied directly to  $V_{REF}$ . However if greater sensitivity is required the circuit in Figure 10 can be used to adjust the  $V_{THADJ}$  voltage. Even if  $V_{REF}$  is tied to  $V_{THADJ}$ , it is a good idea to layout a board with these two resistors available. This will allow potential future adjustments without board revisions.

The response time of the Link Detect circuit is set by the C<sub>TIMER</sub> pin. Starting from the link off state the link can be switched on if the input exceeds the set threshold for a time given by:

$$T = \frac{C_{TIMER} \times 0.7V}{700\mu A} \tag{5}$$

To switch the link from on to off, the above time will be doubled. A value of  $0.05\mu F$  will meet to 10BASE-FL specifications.



Figure 10.

#### LED DRIVERS

The ML4664/ML4669 has five LED drivers. The LED driver pins are active low, and the LEDs are normally off (except for LTF and  $\overline{\text{LMON}}$ ). The LEDs are tied to their respective pins through a  $300\Omega$  resistor to 5 Volts.

The OPLED and TPLED pins have pulse stretchers on them which enables the LEDs to be visible. If another event occurs before the timer expires, the LED timer will reset and restart the timing. Therefore rapid events will leave the LEDs continuously on. The LMON, LTF, and POLDIS LEDs do not have a pulse stretcher on since its condition occurs long enough for the eye to see.

#### LOW LIGHT CONDITION

The LMON LED output is used to indicate a low light condition. LMON is activated low when both the receive power exceeds the Link Monitor threshold and there are transitions on OPINP, OPINN less than 3µs apart. If either one of these conditions do not exist, LMON will go high.

| IN   | PUTS | OUTPUTS     |            |             |      |       |       |  |
|------|------|-------------|------------|-------------|------|-------|-------|--|
|      |      |             |            | STATUS LEDS |      |       |       |  |
| TPIN | OPIN | OPOUT       | TPOUT      | LTF         | LMON | TPLED | OPLED |  |
| None | None | None (Idle) | None (LPS) | OFF         | OFF  | OFF   | OFF   |  |
| LPS  | None | Idle        | None (LPS) | ON          | OFF  | OFF   | OFF   |  |
| Data | None | Idle        | None (LPS) | ON          | OFF  | ON    | OFF   |  |
| None | Idle | None (Idle) | LPS        | OFF         | ON   | OFF   | OFF   |  |
| LPS  | Idle | Idle        | LPS        | ON          | ON   | OFF   | OFF   |  |
| Data | Idle | Data        | LPS        | ON          | ON   | ON    | OFF   |  |
| None | Data | None (Idle) | LPS        | OFF         | ON   | OFF   | ON    |  |
| LPS  | Data | Idle        | Data       | ON          | ON   | OFF   | ON    |  |
| Data | Data | Data        | Data       | ON          | ON   | ON    | ON    |  |

LPS = Link Pulses

Table 1. ML4669 Functionality. Differences in parentheses are for the ML4664.

ON = Low

OFF = High

Some simplifications made regarding LMON and LTF state machines, see system description.



Figure 11. Typical Applications Circuit.

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE | PACKAGE           |
|-------------|-------------|-------------------|
| ML4664CQ    | 0°C to 70°C | Molded PLCC (Q28) |
| ML4669CQ    | 0°C to 70°C | Molded PLCC (Q28) |



# Low Cost Single Chip 10BASE-FL Transceiver

#### **GENERAL DESCRIPTION**

The ML4665 is a low power, low cost, single chip 10BASE-FL transceiver. The ML4665 contains a fiber optic data quantizer and an LED output driver for direct connection to an optical module(s). The ML4665 offers a standard IEEE 802.3 AU interface that allows it to be directly connected to industry standard manchester encoder/decoder chips or an AUI connector.

The ML4665 provides a highly integrated solution that requires a minimal number of external components. The transmitter offers a 100mA maximum current drive output that directly drives a fiber optic LED transmitter. The receiver offers a highly stable fiber optic data quantizer capable of accepting input signals as low as  $2mV_{P-P}$  with a 55dB dynamic range.

The ML4665 is a lower cost version of the industry standard ML4663. To achieve lower cost, the ML4665 eliminates some functionality (as described below) and is packaged in a 20-lead PLCC package.

### **FEATURES**

- Lower cost single chip solution for 10BASE-FL internal or external Medium Attachment Units (MAUs)
- Incorporates an AU interface
- Highly stable data quantizer with 55dB input dynamic range
- Input sensitivity as low as 2mV<sub>P-P</sub>
- 100mA maximum current driven fiber optic LED driver for accurate launch power
- Single +5 volt supply
- No crystal or clock required
- Link monitor LED indicator



# **PIN CONNECTION**

### ML4665 20-Pin PLCC (Q20)



# PIN DESCRIPTION

| PIN    | NAME         | FUNCTION                                                                                                                                                                                                                                                                                                                                                                     | PIN | NAME               | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | LBDIS        | Loopback disable. When this pin is tied to V <sub>CC</sub> , the AUI transmit pair data is not looped back to the AUI receive pair. The ML4665 will now operate in the full duplex mode. When tied to GND or left floating, the AUI transmit pair data is looped back to the AUI receive pair, except during collision. The ML4665 will now operate in the half duplex mode. | 11  | <u>IMON</u>        | Link Monitor "Low Light" LED status output. This pin is pulled low when the voltage on the V <sub>IN+</sub> , V <sub>IN</sub> — inputs exceed the minimum threshold and there are transitions on V <sub>IN+</sub> , V <sub>IN</sub> —indicating an idle signal or active data. If either the voltage on the V <sub>IN+</sub> , V <sub>IN</sub> —inputs fall below the minimum threshold or transitions cease on V <sub>IN+</sub> , V <sub>IN-</sub> , LMON will go high. Active low LED driver, open collector. |
| 2      | COL+<br>COL- | Gated 10MHz oscillation used to indicate a collision or jabber. Balanced differential line driver                                                                                                                                                                                                                                                                            | 12  | $V_{CC}Tx$         | +5 volt supply for fiber optic LED driver.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|        |              | outputs that meet AUI specifications.                                                                                                                                                                                                                                                                                                                                        | 13  | TxOUT              | Fiber optic LED driver output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4      | Rx+          | Manchester encoded receive data                                                                                                                                                                                                                                                                                                                                              | 14  | GND                | Ground Reference.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 5      | Rx-          | output to the local device. Balanced differential line driver outputs that meet AUI specifications.                                                                                                                                                                                                                                                                          | 15  | C <sub>TIMER</sub> | A capacitor from this pin to $V_{CC}$ determines the Link Monitor response time.                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 6      | $V_{CC}$     | +5 volt power input.                                                                                                                                                                                                                                                                                                                                                         | 16  | $V_{DC}$           | An external capacitor on this pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 7<br>8 | Tx+<br>Tx-   | Balanced differential line receiver inputs that meet AUI specifications. These inputs may be transformer or capacitively coupled. The Tx input pins are internally DC biased for AC                                                                                                                                                                                          |     | <b>V</b> DC        | integrates an error signal which nulls the offset of the input amplifier. If the DC feedback loop is not being used, this pin should be connected to V <sub>REF</sub> .                                                                                                                                                                                                                                                                                                                                         |
|        | DTOFT        | coupling.                                                                                                                                                                                                                                                                                                                                                                    | 17  | AGND               | Analog Filtered Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 9      | RTSET        | Sets the current driven output of the transmitter.                                                                                                                                                                                                                                                                                                                           | 18  | $V_{IN}$ -         | This input pin should be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 10     | RRSET        | A 1% 61.9k $\Omega$ resistor tied from this pin to $V_{CC}$ sets the biasing currents for internal nodes.                                                                                                                                                                                                                                                                    |     |                    | capacitively coupled to the input source or to filtered AV <sub>CC</sub> . (The input resistance is approximately $1.3k\Omega$ .)                                                                                                                                                                                                                                                                                                                                                                               |
|        |              |                                                                                                                                                                                                                                                                                                                                                                              | 19  | V <sub>IN</sub> +  | This input pin should be capacitively coupled to the input source or to filtered AV <sub>CC</sub> . (The input resistance is approximately $1.3k\Omega$ .)                                                                                                                                                                                                                                                                                                                                                      |
|        |              |                                                                                                                                                                                                                                                                                                                                                                              | 20  | $AV_{CC}$          | Analog Filtered +5 volts.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

| Power Supply Voltage Range                   | GND -0.3 to 6V                 |
|----------------------------------------------|--------------------------------|
| Input Voltage Range                          |                                |
| Digital Inputs                               |                                |
| (SQEN, LBDIS)                                | GND $-0.3$ to $V_{CC} + 0.3$ V |
| Tx+, Tx-, V <sub>IN</sub> +, V <sub>IN</sub> |                                |
| Input Current                                |                                |
| PRICET PRICET IMONI                          | 60m A                          |

| Output Current                     |        |
|------------------------------------|--------|
| TxOUT                              | 120mA  |
| Junction Temperature               | 150°C  |
| Storage Temperature Range          |        |
| Lead Temperature (Soldering)       | 260°C  |
| Thermal Resistance $(\theta_{JA})$ | 78°C/W |

### **OPERATING CONDITIONS**

| Supply Voltage (V <sub>CC</sub> ) | 5V ± 5%                   |
|-----------------------------------|---------------------------|
| LED on Current                    | 10mA                      |
| RRSET                             | $61.9$ k $\Omega \pm 1$ % |
| RTSET                             | 115 $Ω \pm 1\%$           |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{CC}$  =  $V_{CC}Tx$  =  $5V \pm 5\%$  (Note 1)

| SYMBOL            | PARAMETER                                                     | CONDITIONS                                    | MIN                   | TYP  | MAX   | UNITS             |
|-------------------|---------------------------------------------------------------|-----------------------------------------------|-----------------------|------|-------|-------------------|
| I <sub>CC</sub>   | Power Supply Current I <sub>CC</sub> :<br>While Transmitting  | $V_{CC} = 5V$ , RTSET = 115 $\Omega$ (Note 2) |                       |      | 140   | mA                |
| V <sub>OL</sub>   | LED Driver: V <sub>OL</sub>                                   | I <sub>OL</sub> = 10mA (Note 3)               |                       |      | 0.8   | V                 |
| l <sub>OUT</sub>  | Transmit Peak Output Current                                  | RTSET = $115\Omega$ (Note 4)                  | 44                    | 52   | 57    | mA                |
| $V_{SQ}$          | Transmit Squelch Voltage Level<br>(Tx+, Tx–)                  |                                               | -300                  | -250 | -200  | mV                |
| V <sub>DO</sub>   | Differential Output Voltage<br>(Rx±, COL±)                    |                                               | ±550                  |      | ±1200 | mV                |
| V <sub>CM</sub>   | Common Mode<br>Output Voltage (Rx±, COL±)                     |                                               |                       | 4.0  |       | V                 |
| V <sub>DOO</sub>  | Differential Output<br>Voltage Imbalance (Rx±, COL±)          |                                               |                       |      | ±40   | mV                |
| V <sub>LBTH</sub> | LBDIS Threshold                                               | Loopback disabled                             | V <sub>CC</sub> – 0.1 |      |       | V                 |
|                   |                                                               | Loopback enabled                              |                       |      | 1.0   | V                 |
| V <sub>TXCM</sub> | Common Mode Voltage (Tx+, Tx-)                                |                                               |                       | 3.5  |       | V                 |
| V <sub>INCM</sub> | Common Mode Voltage<br>(V <sub>IN</sub> +, V <sub>IN</sub> -) |                                               |                       | 1.65 |       | V                 |
| A <sub>V</sub>    | Amplifier Gain                                                |                                               |                       | 100  |       | V/V               |
| V <sub>ISR</sub>  | Input Signal Range                                            |                                               | 2                     |      | 1600  | mV <sub>P-P</sub> |
| V <sub>N</sub>    | Input Referred Noise                                          | 50MHz BW                                      |                       | 25   |       | μV                |
| R <sub>IN</sub>   | Input Resistance                                              | $V_{IN}$ + = $V_{IN}$ -                       | 0.8                   | 1.3  | 2.0   | kΩ                |
| V <sub>TH</sub>   | Input Threshold Voltage                                       |                                               | 5                     | 6    | 7     | mV                |
| Н                 | Hysteresis                                                    |                                               |                       | 20   |       | %                 |

# **AC ELECTRICAL CHARACTERISTICS**

| SYMBOL             | PARAMETER                                              | MIN  | TYP | MAX  | UNITS |
|--------------------|--------------------------------------------------------|------|-----|------|-------|
| Transmit           |                                                        |      |     |      |       |
| F <sub>TXIDF</sub> | Transmit Idle Frequency                                | 0.85 |     | 1.25 | MHz   |
| t <sub>TXDC</sub>  | Transmit Idle duty Cycle                               | 45   |     | 55   | %     |
| t <sub>TXNPW</sub> | Transmit Turn-On Pulse Width                           |      | 20  |      | ns    |
| t <sub>TXODY</sub> | Transmit Turn-On Delay                                 |      |     | 200  | ns    |
| t <sub>TXLP</sub>  | Transmit loopback Start-up Delay                       |      |     | 500  | ns    |
| t <sub>TXFPW</sub> | Transmit Turn-Off Pulse Width                          |      | 180 |      | ns    |
| t <sub>TXSOI</sub> | Transmit Start of Idle                                 | 400  |     | 2100 | ns    |
| t <sub>TXSDY</sub> | Transmit Steady State Propagation Delay                |      | 15  | 50   | ns    |
| t <sub>TXJ</sub>   | Transmit Jitter into 31Ω Load                          |      |     | ±1.5 | ns    |
| Receive            |                                                        |      |     |      |       |
| F <sub>RXSFT</sub> | Receive Squelch Frequency Threshold                    | 2.51 |     | 4.5  | MHz   |
| t <sub>RXODY</sub> | Receive Turn-On Delay                                  |      | 1 1 | 285  | ns    |
| t <sub>RXFX</sub>  | Last Bit Received to Slow Decay Output                 | 230  | 300 |      | ns    |
| t <sub>RXSDY</sub> | Receive Steady State Propagation Delay                 |      | 15  | 50   | ns    |
| t <sub>RXJ</sub>   | Receive Jitter                                         |      |     | ±1.5 | ns    |
| t <sub>AR</sub>    | Differential Output Rise Time 20% to 80% (Rx±, COL±)   |      | 4   |      | ns    |
| t <sub>AF</sub>    | Differential Output Fall Time 20% to 80% (Rx±, COL±)   |      | 4   |      | ns    |
| Collision          |                                                        |      |     |      |       |
| t <sub>CPSQE</sub> | Collision Present to SQE Assert                        | 0    |     | 350  | ns    |
| t <sub>SQEXR</sub> | Time for SQE to Deactivate After Collision             | 0    |     | 700  | ns    |
| F <sub>CLF</sub>   | Collision Frequency                                    | 8.5  |     | 11.5 | MHz   |
| P <sub>CLPDC</sub> | Collision Pulse Duty Cycle                             | 40   | 50  | 60   | %     |
| abber and LMO      | N Timing                                               |      |     |      |       |
| t <sub>JAD</sub>   | Jabber Activation Delay                                | 20   | 70  | 150  | ms    |
| t <sub>JRT</sub>   | Jabber Reset Unjab Time                                | 250  | 450 | 750  | ms    |
| tjsqe              | Delay from Outputs Disabled to Collision Oscillator On |      | 100 |      | ns    |
| t <sub>LLPH</sub>  | Low Light Present to LMON High                         | 3    | 5   | 10   | μs    |
| t <sub>LLCL</sub>  | Low Light Present to LMON Low                          | 250  |     | 750  | ms    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2: This dose not include the current from the AUI pull-down resistors, or LED status outputs.

Note 3: LED drivercan sink up to 20mA, but  $V_{OL}$  will be higher.

Note 4: Does not include pre-bias current for fiber optic LED which would typically be 3mA.



Figure 1. ML4665 Schematic Diagram

### SYSTEM DESCRIPTION

Figure 1 shows a schematic diagram of the ML4665 in an internal or external 10BASE-FL MAU. On one side of the transceiver is the AU interface and the other is the fiber optic interface. The AU interface is AC coupled when used in an external transceiver or an internal transceiver. The AU interface for an external transceiver includes isolation transformers, some biasing resistors, and a voltage regulator for power.

The fiber optic side of the transceiver requires an external fiber optic transmitter and fiber optic receiver. The transmitter uses a current driven output that directly drives the fiber optic transmitter. The receive side of the transceiver accepts the data after passing through a fiber optic receiver, which consists of a module containing a pin diode and a transimpedance amplifier.

#### **AU INTERFACE**

The AU interface consists of 3 pairs of signals: DO, CI and DI (Figure 1). The DO pair contains transmit data from the DTE which is received by the transceiver and sent out onto the fiber optic cable. The DI pair contains valid data that has been either received from the fiber optic cable or looped back from the DO, and output through the DI pair to the DTE. The CI pair indicates whether a collision has occurred. It is an output that oscillates at 10MHz if a collision or Jabber has taken place, otherwise it remains idle.

When the transceiver is external, these three pairs are AC coupled through isolation transformers, while an internal transceiver may be capacitively coupled. Tx+, Tx- is internally DC biased (shifted up in voltage) for the proper common mode input voltage.

The two  $39\Omega$  1% resistors (or one  $78\Omega$  1% resistor) tied to the Tx+ and Tx- pins will provide the proper termination. The CI and DI pair, which are output from the transceiver to the AUI cable, require  $360\Omega$  pull down resistors when terminated with a  $78\Omega$  load. However, on a DTE card, CI and DI do not need  $78\Omega$  terminating resistors. This also means that the pull down resistors on CI and DI can be  $1k\Omega$  or greater depending upon the particular Manchester encoder/decoder chip used. Using higher value pull down resistors as in a DTE card will save power. Refer to Application Note 13 for a more detailed explanation of the AUI pull-down resistors.

The AUI drivers are capable of driving the full 50 meters of cable length and have a rise and fall time of typically 4ns. In the idle state, the outputs go to the same voltage to prevent DC standing current in the isolation transformers.

#### **TRANSMISSION**

The transmit function consists of detecting the presence of data from the AUI DO input (Tx+, Tx-) and driving that data onto the fiber optic LED transmitter. A positive signal on the Tx+ lead relative to the Tx- lead of the DO circuit will result in no current, hence the fiber optic LED is in a low light condition. When Tx+ is more negative than Tx-, the ML4665 will sink current into the chip and the fiber optic LED will light up.

Before data will be transmitted onto the fiber optic cable from the AUI interface, it must exceed the squelch requirements for the DO pair. The Tx squelch circuit serves the function of preventing any noise from being transmitted onto the fiber. This circuit rejects signals with pulse widths less than typically 20ns (negative going), or with levels less than -250mV. Once Tx squelch circuit has unsquelched, it looks for the start of idle signal to turn on the squelch circuit again. The transmitter turns on the squelch again when it receives an input signal at Tx+, Tx-that is more positive than -250mV for more than approximately 180ns.

At the start of a packet transmission, no more than 2 bits are received from the DO circuit, and are not transmitted onto the fiber optic cable. The difference between start-up delays (bit loss plus steady-state propagation delay) for any two packets that are separated by 9.6µs or less will not exceed 200ns.

#### FIBER OPTIC LED DRIVER

The output stage of the transmitter is a current mode switch which develops the output light by sinking current through the LED into the TxOUT pin. Once the current requirement for the LED is determined, the RTSET resistor is selected. The following equation is used to select the correct RTSET resistor:

$$RTSET = \left(\frac{52mA}{I_{OUT}}\right) 115\Omega$$

The ML4665 transmitter output will drive up to 100mA, which requires RTSET to equal  $60\Omega$ . The transmitter enters the idle state when it detects start of idle on Tx+ and Tx-input pins. After detecting the start of idle the transmitter switches to a 1MHz output idle signal.

The output current is switched through the TxOUT pin during the on cycle and the  $V_{CC}Tx$  pin during the off cycle as shown in figure 2. Since the sum of the current in these two pins is constant,  $V_{CC}Tx$  should be connected as close as possible to the  $V_{CC}$  connection for the LED.

If not driving an optical LED directly, a differential output can be generated by tying resistors from  $V_{CC}Tx$  and TxOUT to  $V_{CC}$  as shown in figure 3. The minimum voltage on these two pins should not be less than  $V_{CC}-2V$ .



Figure 2. Fiber Optic LED Driver Structure.



Figure 3. Converting Optical LED Driver Output to Differential ECL.

#### RECEPTION

The input to the transceiver comes from a fiber optic receiver as shown in figure 1. At the start of packet reception no more than 2.7 bits are received from the fiber cable, and are not transmitted onto the DI circuit. The receive squelch will reject frequencies lower than 2.51MHz.

While in the unsquelch state, the receive squelch circuit looks for the start of idle signal at the end of the packet. Start of idle occurs when the input signal remains idle for more than 160ns. When start of idle is detected, the receive squelch circuit returns to the squelch state and the start of idle signal is output on the DI circuit (Rx+, Rx-).

#### COLLISION

Whenever the receiver and the transmitter are active at the same time the chip will activate the collision output. The collision output is a differential square wave matching the AUI specifications and capable of driving a 78 $\Omega$  load. The frequency of the square wave is 10MHz  $\pm$  15% with a 60/40 to 40/60 duty cycle. The collision oscillator also is activated labber.

#### LOOPBACK

The loopback function emulates a 10BASE-T transceiver whereby the transmit data sent by the DTE is looped back over the AUI receive pair. Some LAN controllers use this loopback information to determine whether a MAU is connected by monitoring the carrier sense while transmitting. The software can use this loopback information to determine whether a MAU is connected to the DTE by checking the status of carrier sense after each packet transmission.

When data is received by the chip while transmitting, a collision condition exits. This will cause the collision oscillator to turn on and the data on the DI pair will follow  $V_{IN}+$ ,  $V_{IN}-$ . After a collision is detected, the collision oscillator will remain on until either DO or  $V_{IN}+$ ,  $V_{IN}-$  go idle.

Loopback can be disabled by strapping LBDIS to  $V_{CC}$ . In this mode the chip operates as a full duplex transmitter and receiver, and collision detection is disabled. A loopback through the transceiver can be accomplished by tying the fiber transmitter to the receiver.

#### **JABBER FUNCTION REQUIREMENTS**

The Jabber function prevents a babbling transmitter from bringing down the network. Within the transceiver is a Jabber timer that starts at the beginning of each transmission and resets at the end of each transmission. If the transmission last longer than 20ms the jabber logic disables the transmitter, and turns on the collision signal COL+, COL-. When Tx+ and Tx- finally go idle, a second timer measures 0.5 seconds of idle time before the transmitter is enabled and collision is turned off. Even though the transmitter is disabled during jabber, the 1MHz idle signal is still transmitted.

#### **LOW LIGHT CONDITION**

The  $\overline{LMON}$  LED output is used to indicate a low light condition.  $\overline{LMON}$  is activated low when both the receive power exceeds the Link Monitor threshold and there are transitions on  $V_{IN}+$ ,  $V_{IN}-$  less than  $3\mu s$  apart. If either one of these conditions do not exist,  $\overline{LMON}$  will go high.

#### **INPUT AMPLIFIER**

The  $V_{IN}+$ ,  $V_{IN}-$  input signal is fed into a limiting amplifier with a gain of about 100 and input resistance of  $1.3k\Omega$ . Maximum sensitivity is achieved through the use of a DC restoration feedback loop and AC coupling the input. When AC coupled, the input DC bias voltage is set by an on-chip network at about 1.7V. These coupling capacitors, in conjunction with the input impedance of the amplifier, establish a high pass filter with 3dB corner frequency,  $f_L$ , at

$$f_{L} = \frac{1}{2\pi 1300C} \tag{1}$$

Since the amplifier has a differential input, two capacitors of equal value are required. If the signal driving the input is single ended, one of the coupling capacitors can be tied to AV<sub>CC</sub> as shown in figure 1.

The internal amplifier has a lowpass filter built-in to band limit the input signal which in turn will improve the signal to noise ratio.

Although the input is AC coupled, the offset voltage *within* the amplifier will be present at the amplifier's output. This is represented by  $V_{OS}$  in figure 4. Inorder to reduce this error a DC feedback loop is incorporated. This negative feedback loop nulls the offset voltage, forcing  $V_{OS}$  to be zero. Although the capacitor on  $V_{DC}$  is non-critical, the pole it creates can effect the stability of the feedback loop. To avoid stability problems, the value of this capacitor should be at least 10 times larger than the input coupling capacitors.



Figure 4.

The comparator is a high-speed differential zero crossing detector that slices and accurately digitizes the receive signal. The output of the comparator is fed in parallel into both the receive squelch circuit and the loopback MUX.

#### LINK DETECT CIRCUIT AND LOW LIGHT

The link detect circuit monitors the input signal and determines when the input falls below a preset voltage level. When the input falls below a preset voltage, the ML4665 goes into the Low Light state. In the Low Light state the transmitter is disabled, but continues sending the 1MHz idle signal, the loopback is disabled, the receiver is disabled, and the LMON LED pin goes to high shutting off the LMON LED. To return to the Link Pass state, the optical receiver power must be 20% higher than the shutoff state. This built-in hysteresis adds stability to the Link Monitor circuit. Once the receiver power threshold is exceeded, the ML4665 waits 250ms to 750ms, then checks to see that Tx+. Tx- is idle and no data is being received before re-enabling the transmitter, receiver, loopback circuit, and lighting up the LMON LED.

The V<sub>THADJ</sub> pin is used to adjust the sensitivity of the receiver. The ML4665 is capable of exceeding the 10BASE-FL specifications for sensitivity. The sensitivity is dependent on the layout of the PC board. A good low noise layout will exceed the 10BASE-FL specifications, while a poor layout will fail to meet the sensitivity and BER spec.

The response time of the Link Detect circuit is set by the  $C_{TIMER}$  pin. Starting from the link off state the link can be switched on if the input exceeds the set threshold for a time given by:

$$T = \frac{C_{\text{TIMER}} \times 0.7V}{700 \mu A}$$
 (3)

To switch the link from on to off, the above time will be doubled. A value of  $0.05\mu F$  will meet to 10BASE-FL specifications.



Figure 5.

#### DIFFERENCES BETWEEN ML4665 AND ML4663/ML4668

The ML4665 is a low cost, reduced pin count alternative to the industry standard ML4663/ML4668. The following itemizes the differences between the devices.

- The SQEN pin found in the ML4663/ML4668, has been removed. In the ML4665, jabber is always enabled and SQE pulses are not sent on the AUI collision pair following a transmission.
- The JAB, CLSN, RCV and XMT LED pins on the ML4663/ML4668 have been removed. LEDs showing transmit, receive and collision activity can be added externally. See Figure 6.
- The V<sub>REF</sub> and V<sub>THADJ</sub> pins available on the ML4663/ML4668, have been removed. In the ML4665, these pins are tied together internally, and the threshold is set at 6mV<sub>P-P</sub> typical. This threshold cannot be externally modified.



Figure 6.

# **TIMING DIAGRAMS**



Figure 7. Transmit and Loopback Timing



Figure 8. Receive Timing

# **TIMING DIAGRAMS**



Figure 9. Collision Timing



Figure 10. Collision Timing



Figure 11. Collision Timing

### **TIMING DIAGRAMS**



Figure 12. Collision Timing



Figure 13. Collision Timing



Figure 14. Jabber Timing



Figure 15. **LMON** Timing

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE | PACKAGE           |
|-------------|-------------|-------------------|
| ML4665CQ    | 0°C TO 70°C | 20-pin PLCC (Q20) |



# Low Power 10BASE-FL Transceiver

#### GENERAL DESCRIPTION

The ML4667 is a low power high output current pin compatible version of the industry standard ML4662. The ML4667 10Base-FL transceiver combined with either the ML4622 or ML4624 fiber optic quantizer provide all functionality required to implement both an internal and external IEEE 802.3 10Base-FL MAU interface that allows it to be directly connected to industry standard manchester encoder/decoder chips or and AUI cable.

The ML4667 provides a highly integrated solution that requires a minimal number of external components. The ML4667 is compliant to the IEEE 802.3 10Base-FL standard. The transmitter offers a 100mA maximum current driven output that directly drives a fiber optic LED transmitter. Jabber, a 1MHz idle signal, and SQE Test are fully integrated onto the chip.

The receiver accepts and ECL level input from the ML4622 or ML4624 fiber optic quantizer. The 1MHz idle signal is removed and the AUI output is activated when the receive squelch criteria is exceeded. A Link Monitor function is also provided for low light detection.

### **FEATURES**

- Combined with the ML4622 or ML4624, offers a complete implementation of an 10Base-FL Medium Attachment Unit (MAU)
- Pin compatible with the ML4662 Transceiver
- Incorporates an AU interface for use in an external MAU or an internal MAU
- 100mA max LED output current drive
- Single +5 volt supply ±10%
- No crystal or clock required
- On-chip Jabber, 1MHz idle, and SQE Test with enable/ disable option
- Five network status LED outputs



# **PIN CONNECTION**

ML4667 28-Pin PLCC (Q28)



# PIN DESCRIPTION

| PIN          | NAME                                      | FUNCTION                                                                                                                                                                    | PIN | NAME                      | FUNCTION                                                                                                                                                                                                               |
|--------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1            | CLSN                                      | Indicates that a collision is taking place. Active low LED driver, open collector. Event is extended with internal timer for visibility.                                    | 19  | NC/PEAK                   | Normally this pin can be left floating. (tying it to GND or V <sub>CC</sub> is OK too.) Some fiber optic LEDs may need an additional peaking circuit                                                                   |
| 2 3          | COL+<br>COL-                              | Gated 10MHz oscillation used to indicate a collision, SQE test, or jabber. Balanced differential line driver outputs that meet AUI specifications.                          |     |                           | to speed-up the rise and fall times. For this case, tie pin 19 (NC/PEAK) to pin 18 (TxOUT). When using the HP HFBR 1414, let pin 19 float. Using the peaking circuit may deteriorate optical overshoot and undershoot. |
| 4            | SQEN/JABD                                 | SQE Test Enable, Jabber Disable.<br>When tied low, SQE test is disabled,<br>when tied high SQE test is enabled.                                                             | 20  | GND                       | Ground reference.                                                                                                                                                                                                      |
|              |                                           | When tied to BIAS both SQE test and labber are disabled.                                                                                                                    | 21  | GND                       | Ground reference.                                                                                                                                                                                                      |
| 5            | NC/GND                                    | No connection. This pin may be grounded.                                                                                                                                    | 22  | <u>LMON</u> <sub>IN</sub> | Link Monitor Input from the ML4622 or ML4624. This input must be low (active) for the receiver to unsquelch.                                                                                                           |
| 6<br>7       | Rx+<br>Rx-                                | Manchester encoded receive data output to the local device. Balanced differential line driver outputs that meet AUI specifications.                                         | 23  | LBDIS                     | Loopback Disable. When this pin is<br>tied to V <sub>CC</sub> , the AUI transmit pair<br>data is not looped back to the AUI<br>receive pair, and collision is                                                          |
| 8<br>9<br>10 | V <sub>CC</sub><br>V <sub>CC</sub><br>Tx+ | +5 volt power input.  Balanced differential line receiver                                                                                                                   |     |                           | disabled. When this pin is tied to GND (normal operation), the AUI transmit pair data is looped back to the AUI receiver pair.                                                                                         |
| 11           | Tx-                                       | inputs that meet AUI specifications. These inputs may be transformer, AC or DC coupled. When transformer or AC coupled, the BIAS pin is used to set the common mode voltage | 24  | <u>LMON</u>               | Link Monitor LED status output.  This pin is pulled low when  TMON <sub>IN</sub> is low and there are transitions on RxIN± indicating and idle signal or active data. If either                                        |
| 12           | RTSET                                     | Sets the current driven output of the transmitter.                                                                                                                          |     |                           | LMON <sub>IN</sub> goes high or transitions cease on RxIN±, LMON will go high, Active low LED driver, open                                                                                                             |
| 13           | RRSET                                     | A 1% $61.9k\Omega$ resistor tied from this pin to $V_{CC}$ sets the biasing currents for internal nodes.                                                                    | 25  | RxIN-                     | collector.  Fiber optic receive pair. This ECL                                                                                                                                                                         |
| 14           | NC                                        | No Connection                                                                                                                                                               | 26  | RXIN+                     | level signal is received from the ML6422 or ML4624 fiber optic                                                                                                                                                         |
| 15           | XMT                                       | Indicates that transmission is taking place. Active low LED driver, open collector. Event is extended with internal timer for visibility.                                   |     |                           | quantizer. When this signal exceeds the receive squelch requirements, and the LMON <sub>IN</sub> input is low, the receive data is buffered and sent to the AUI receive outputs.                                       |
| 16           | RCV                                       | Indicates that the transceiver is receiving a frame from the optical input. Active low LED driver, open collector. Event is extended with                                   | 27  | BIAS                      | BIAS output voltage for the AUI Tx+, Tx– inputs when they are AC coupled.                                                                                                                                              |
| 17           | V <sub>CC</sub> Tx                        | internal timer for visibility. +5 volt supply for LED driver.                                                                                                               | 28  | JAB                       | Jabber network status LED. When in<br>the Jabber state, this pin will be low<br>and the transmitter will be disabled.                                                                                                  |
| 18           | TxOUT                                     | Fiber optic LED driver output.                                                                                                                                              |     |                           | In the Jabber "OK" state this pin will be high. Open collector TTL output.                                                                                                                                             |

### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Power Supply Voltage Range                        |
|---------------------------------------------------|
| V <sub>CC</sub> GND -0.3 to 6V                    |
| Input Voltage Range                               |
| Digital Inputs (SQEN, LMON <sub>IN</sub> , LBDIS) |
| GND -0.3 to V <sub>CC</sub> +0.3                  |
| Tx+, Tx-, RxIN+, RxIN GND -0.3 to $V_{CC}$ +0.3   |
| Input Current                                     |
| RRSET, RTSET, JAB, CLSN, XMT, RCV, LMON 60mA      |
|                                                   |

| Output Current                     |         |
|------------------------------------|---------|
| TxOUT                              | 120mA   |
| Junction Temperature               | 150°C   |
| Storage Temperature Range          |         |
| Lead Temperature (Soldering)       | 260°C   |
| Thermal Resistance $(\theta_{JA})$ | 68°C /W |

### **OPERATING CONDITIONS**

| Supply Voltage (V <sub>CC</sub> ) | 5V ± 5%               |
|-----------------------------------|-----------------------|
| LED on Current                    |                       |
| RRSET                             | $61.9k\Omega \pm 1\%$ |
| RTSET                             | $162\Omega \pm 1\%$   |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{CC}$  = 5V  $\pm$  10% (Note 1)

| SYMBOL            | PARAMETER                                                    | CONDITIONS                                                         | MIN                          | TYP  | MAX                        | UNITS  |
|-------------------|--------------------------------------------------------------|--------------------------------------------------------------------|------------------------------|------|----------------------------|--------|
| I <sub>CC</sub>   | Power Supply Current I <sub>CC</sub> :<br>While Transmitting | $V_{CC}$ = 5V, RTSET = 162 $\Omega$ (Note 2)                       |                              |      | 120                        | mA     |
| V <sub>OL</sub>   | LED Drivers                                                  | I <sub>OL</sub> = 10mA (Note 3)                                    |                              |      | 0.8                        | V      |
| lout              | Transmit Peak Output Current                                 | RTSET = $162\Omega$ ,<br>$V_{CC} = V_{CC}Tx = 5V \pm 5\%$ (Note 4) | 47                           | 52   | 60                         | mA     |
| $V_{SQ}$          | Transmit Squelch Voltage Level (Tx+, Tx–)                    |                                                                    | -300                         | -250 | -200                       | mV     |
| V <sub>INCM</sub> | Common mode Input Voltage<br>(Tx±, RxIN±)                    |                                                                    | 2                            |      | V <sub>CC</sub> – 0.5      | V      |
| V <sub>DO</sub>   | Differential Output Voltage<br>(Rx±, COL±)                   |                                                                    | ±550                         |      | ±1200                      | mV     |
| V <sub>CM</sub>   | Common Mode<br>Output Voltage (Rx±, COL±)                    |                                                                    |                              | 4.0  |                            | V      |
| $V_{DOO}$         | Differential Output<br>Voltage Imbalance (Rx±, COL±)         |                                                                    |                              |      | ±40                        | mV     |
| V <sub>BIAS</sub> | BIAS Voltage                                                 |                                                                    |                              | 3.2  |                            | V      |
| V <sub>SQE</sub>  | SQE/JABD                                                     | SQE Test Disable<br>Both Disabled<br>Both Enabled                  | 1.5<br>V <sub>CC</sub> – 0.5 | × .  | 0.3<br>V <sub>CC</sub> – 2 | ٧      |
| V <sub>LBTH</sub> | LBDIS Threshold                                              | Disabled<br>Enabled                                                | V <sub>CC</sub> – 0.10       |      | 1                          | V<br>V |

# **AC ELECTRICAL CHARACTERISTICS**

| SYMBOL             | PARAMETER                                              | MIN  | TYP | MAX  | UNITS |
|--------------------|--------------------------------------------------------|------|-----|------|-------|
| TRANSMIT           |                                                        |      |     | -    |       |
| F <sub>TXIDF</sub> | Transmit Idle Frequency                                | 0.85 |     | 1.25 | MHz   |
| P <sub>TXDC</sub>  | Transmit Idle Duty Cycle                               | 45   |     | 55   | %     |
| tTXNPW             | Transmit Turn-On Pulse Width                           |      | 20  |      | ns    |
| t <sub>TXODY</sub> | Transmit Turn-On Delay                                 |      |     | 200  | ns    |
| t <sub>TXLP</sub>  | Transmit loopback Start up Delay                       |      |     | 500  | ns    |
| t <sub>TXFPW</sub> | Transmit Turn Off Pulse Width                          |      | 180 |      | ns    |
| t <sub>TXSOI</sub> | Transmit Start of Idle                                 | 400  |     | 2100 | ns    |
| tTXSDY             | Transmit Steady State Propagation Delay                |      | 15  | 50   | ns    |
| t <sub>TXJ</sub>   | Transmit Jitter into 31Ω Load                          |      |     | ±1.5 | ns    |
| RECEIVE            |                                                        |      |     |      |       |
| F <sub>RXSFT</sub> | Receive Squelch Frequency Threshold                    | 2.51 |     | 4.5  | MHz   |
| t <sub>RXODY</sub> | Receive Turn-On Delay                                  |      |     | 270  | ns    |
| t <sub>RXFX</sub>  | Last Bit Received to Slow Decay Output                 | 230  | 300 |      | ns    |
| t <sub>RXSDY</sub> | Receive Steady State Propagation Delay                 | . 1  | 15  | 50   | ns    |
| t <sub>RXJ</sub>   | Receive Jitter                                         |      |     | ±1.5 | ns    |
| t <sub>AR</sub>    | Differential Output Rise Time 20% to 80% (Rx±, COL±)   |      | 4   |      | ns    |
| t <sub>AF</sub>    | Differential Output Fall Time 20% to 80% (Rx±, COL±)   |      | 4   |      | ns    |
| COLLISION          |                                                        |      |     |      |       |
| t <sub>CPSQE</sub> | Collision Present to SQE Assert                        | 0    |     | 350  | ns    |
| tsQEXR             | Time for SQE to Deactivate After Collision             | 0    |     | 700  | ns    |
| F <sub>CLF</sub>   | Collision Frequency                                    | 8.5  |     | 11.5 | MHz   |
| P <sub>CLPDC</sub> | Collision Pulse Duty Cycle                             | 40   | 50  | 60   | %     |
| tsQEDY             | SQE Test Delay (Tx Inactive to SQE)                    | 0.6  |     | 1.6  | μs    |
| t <sub>SQETD</sub> | SQE Test Duration                                      | 0.5  | 1.0 | 1.5  | μs    |
| ABBER AND LE       | D TIMING                                               |      |     |      |       |
| tjaD               | Jabber Activation Delay                                | 20   | 70  | 150  | ms    |
| t <sub>JRT</sub>   | Jabber Reset Unjab Time                                | 250  | 450 | 750  | ms    |
| t <sub>JSQE</sub>  | Delay from Outputs Disabled to Collision Oscillator On |      | 100 |      | ns    |
| t <sub>LED</sub>   | RCV, CLSN, XMT On Time                                 | 8    | 16  | 32   | ms    |
| t <sub>LLPH</sub>  | Low Light Present to LMON High                         | 3    | 5   | 10   | μs    |
| t <sub>LLCL</sub>  | Low Light Present to LMON Low                          | 250  |     | 750  | ms    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2: This does not include the current from the AUI pull-down resistors, or LED status outputs.

Note 3: LED drivers can sink up to 20mA, but  $V_{OL}$  will be higher.

Note 4: Does not include prebias current for fiber optic LED which would typically be 3mA.



Figure 1. ML4667 Schematic Diagram

#### SYSTEM DESCRIPTION

Figure 1 shows a schematic diagram of the ML4667 in an internal or external 10Base-FL MAU. On one side of the transceiver is the AU interface and on the other is the fiber optic interface. The AU interface is AC coupled when used in an external transceiver or can be AC or DC coupled when used in an internal transceiver. The AU interface for an external transceiver includes isolation transformers, some biasing resistors, and a voltage regulator for power.

The fiber optic side of the transceiver requires an external fiber optic transmitter, fiber optic receiver, and the ML4622 or ML4624 fiber optic quantizers. The transmitter uses a current driven output that directly drives the fiber optic transmitter. The receive side of the transceiver accepts the data after passing through the fiber optic receiver and the ML4622/ML4624 fiber optic quantizer.

#### **AU INTERFACE**

The AUI interface consists of 3 pairs of signals: DO, CI and DI (Figure 1). The DO pair contains transmit data from the DTE which is received by the transceiver and sent out onto the fiber optic cable. The DI pair contains valid data that has been either received from the fiber optic cable or looped back from the DO, and output through the DI pair to the DTE. The CI pair indicates whether a collision has occurred. It is an output that oscillates at 10MHz if a collision Jabber or SQE Test has taken place, otherwise it remains idle.

When the transceiver is external, these three pair are AC coupled through isolation transformers, while an internal transceiver may be AC or DC coupled. For the AC coupled interface, DO (which is an input) must be DC biased (shifted up in voltage) for the proper common mode input voltage. The BIAS pin serves this purpose. When DC coupled, the transmit pair coming from the serial interface provides this common mode voltage, and the BIAS pin is not connected.

The two  $39\Omega$  1% resistors tied to the Tx+ and Tx- pins provide a point to connect the common mode bias voltage as discussed above, and they provide the proper matching termination for the AUI cable. The CI and DI pair, which are output from the transceiver to the AUI cable, require  $360\Omega$  pull down resistors when terminated with a  $78\Omega$  load. However on a DTE card, CI and DI do not need  $78\Omega$  terminating resistors. This also means that the pull down resistors on CI and DI can be  $1k\Omega$  or greater depending upon the particular Manchester encoder/decoder chip used. Using higher value pull down resistors as in a DTE card will save power.

The AUI drivers are capable of driving the full 50 meters of cable length and have a rise and fall time of typically 4ns. In the idle state, the outputs go to the same voltage to prevent DC standing current in the isolation transformers.

#### **TRANSMISSION**

The transmit function consists of detecting the presence of data from the AUI DO input (Tx+, Tx-) and driving that data onto the fiber optic LED transmitter. A positive signal on the Tx+ lead relative to the Tx- lead of the DO circuit will result in no current, hence the fiber optic LED is in a low light condition. When Tx+ is more negative than Tx-, the ML4667 will sink current into the chip and the LED will light up.

Before data will be transmitted onto the fiber optic cable from the AUI interface, it must exceed the squelch requirements for the DO pair. The Tx squelch circuit serves the function of preventing any noise from being transmitted onto the fiber. This circuit rejects signals with pulse widths less than typically 20ns (negative going), or with levels less than –250mV. Once Tx squelch circuit has unsquelched, it looks for the start of idle signal to turn on the squelch circuit again. The transmitter turns on the squelch again when it receives an input signal at TxIN± that is more positive than –250mV for more than approximately 180ns.

At the start of a packet transmission, no more than 2 bits are received from the DO circuit and are not transmitted onto the fiber optic cable. The difference between start-up delays (bit loss plus steady-state propagation delay) for any two packets that are separated by 9.6µs or less will not exceed 200ns.

#### FIBER OPTIC LED DRIVER

The output stage of the transmitter is a current mode switch which develops the output light by sinking current through the LED into the TxOUT pin. Once the current requirement for the LED is determined, the RTSET resistor is selected. The following equation is used to select the correct RTSET resistor:

$$RTSET = \left(\frac{52mA}{I_{OUT}}\right)162\Omega \tag{1}$$

The ML4667 transmitter provides a 100mA maximum current output which requires the RTSET resistor to equal  $60\Omega$ . The transmitter enters the idle state when it detects start of idle on Tx+ and Tx- input pins. After detection, the transmitter switches to a 1MHz output idle signal.

The output current is switched through the TxOUT pin during the on cycle, and through the  $V_{CC}$ Tx pin during the off cycle (Figure 2). Since the sum of the current in these two pins is constant,  $V_{CC}$ Tx should be connected as close as possible to the  $V_{CC}$  connection for the LED (Figure 2).



Figure 2. Fiber Optic LED Driver Structure.



Figure 3. Converting Optical LED Driver Output to Differential ECL.

If not driving an optical LED directly, a differential output can be generated by tying resistors from  $V_{CC}Tx$  and TxOUT to  $V_{CC}$  as shown in figure 3. The minimum voltage on these two pins should not be less than  $V_{CC}-2V$ .

#### **RECEPTION**

The input to the transceiver comes from the ECL outputs of the ML4622 or ML4624. At this point it is a clean digital ECL signal. At the start of packet reception no more than 2.5 bits are received from the fiber cable and not transmitted onto the DI circuit. The receive squelch will reject frequencies lower than 2.51MHz and will also reject any receive input if the LMON<sub>IN</sub> pin is high.

While in the unsquelch state, the receive squelch circuit looks for the start of idle signal at the end of the packet. Start of idle occurs when the input signal remains idle for more than 160ns. When start of idle is detected, the receive squelch circuit returns to the squelch state and the start of idle signal is output on the DI circuit (Rx+, Rx-).

#### COLLISION

Whenever the receiver and the transmitter are active at the same time the chip will activate the collision output, except when loopback is disabled (LBDIS =  $V_{CC}$ ). The collision output is a differential square wave matching the AUI specifications and capable of driving a 78 $\Omega$  load. The frequency of the square wave is  $10MHz\pm15\%$  with a 60/40 to 40/60 duty cycle. The collision oscillator also is activated during SQE Test and Jabber.

#### LOOPBACK

The loopback function emulates a 10Base-T transceiver whereby the transmit data sent by the DTE is looped back over the AUI receive pair. Some LAN controllers use this loopback information to determine whether a MAU is connected by monitoring the carrier sense while transmitting. The software can use this loopback information to determine whether a MAU is connected to the DTE by checking the status of carrier sense after each packet transmission.

When data is received by the chip while transmitting, a collision condition exits. This will cause the collision

oscillator to turn on and the data on the DI pair will follow RxIN±. After a collision is detected, the collision oscillator will remain on until either DO or RxIN go idle.

Loopback can be disabled by strapping LBDIS to  $V_{CC}$ . In this mode the chip operates as a full duplex transmitter and receiver, and collision detection is disabled. A loopback through the transceiver can be accomplished by tying the fiber transmitter to the receiver.

### **SQE TEST FUNCTION (SIGNAL QUALITY ERROR)**

The SQE test function allows the DTE to determine whether the collision detect circuitry is functional. After each transmission, during the inter-packet gap time, the collision oscillator will be activated for (typically)  $1\mu s$ . The SQE test will not be activated if the chip is in the low light state, or the jabber on state.

For SQE to operate, the SQEN pin must be tied to  $V_{CC}$ . This allows the MAU to be interfaced to a DTE. The SQE test can be disabled by tying the SQEN pin to ground, for a repeater interface.

#### JABBER FUNCTION REQUIREMENTS

The Jabber function prevents a babbling transmitter from bringing down the network. Within the transceiver is a Jabber timer that starts at the beginning of each transmission and resets at the end of each transmission. If the transmission last longer than 20ms the jabber logic disables the transmitter, and turns on the collision signal COL+, COL-. When Tx+ and Tx- finally go idle, a second timer measures 0.5 seconds of idle time before the transmitter is enabled and collision is turned off. Even though the transmitter is disabled during jabber, the 1MHz idle signal is still transmitted.

### **LED DRIVERS**

The ML4667 has five LED drivers. The LED driver pins are active low, and the LEDs are normally off. The LEDs are tied to their respective pins through a  $500\Omega$  resistor to 5 Volts.

The XMT, RCV and CLSN pins have pulse stretchers on them which enables the LEDs to be visible. When transmission or reception occurs, the LED XMT, RCV or CLSN status pins will activate low for several milliseconds. If another transmit, receive or collision conditions occurs before the timer expires, the LED timer will reset and restart the timing. Therefore rapid events will leave the LEDs continuously on. The JAB and LMON LEDs do not have pulse stretchers on them since their conditions occur long enough for the eye to see.

### **LOW LIGHT CONDITION**

The  $\overline{LMON}$  LED output is used to indicate a low light condition.  $\overline{LMON}$  is activated low when both  $\overline{LMON}_{IN}$  is low and there are transitions on RxIN± less than  $3\mu s$  apart. If either one of these conditions do not exist,  $\overline{LMON}$  will go high.



Figure 4. Transmit and Loopback Timing



Figure 5. Receive Timing



Figure 6. Collision Timing



Figure 7. Collision Timing







Figure 8. Collision Timing



Figure 9. Collision Timing



Figure 10. Collision Timing



Figure 11. SQE Timing



Figure 12. Jabber Timing



Figure 13. LED Timing



Figure 14. LED Timing



Figure 15. LED Timing

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE | PACKAGE           |  |
|-------------|-------------|-------------------|--|
| ML4667CQ    | 0°C to 70°C | 28-Pin PLCC (Q28) |  |



# Low Power Single Chip 10BASE-FL Transceiver

#### **GENERAL DESCRIPTION**

The ML4668 single-chip 10BASE-FL transceiver is a low power, high output current, plug-compatible version of the industry standard ML4663. The ML4668 offers a standard IEEE 802.3 AU interface that allows it to be directly connected to industry standard manchester encoder/decoder chips or an AUI connector.

The ML4668 provides a highly integrated solution that requires a minimal number of external components, and is compliant to the IEEE 802.3 10BASE-FL standard. The transmitter offers a 100mA maximum current drive output that directly drives a fiber optic LED transmitter. The receiver offers a highly stable fiber optic data quantizer capable of accepting input signals as low as 2mV<sub>P-P</sub> with a 55dB dynamic range.

The transmitter automatically inserts 1MHz signal during idle time and removes this signal on reception. Low Light is continuously monitored for both activity as well as power level. Five LED status indicators monitor error conditions as well as transmissions, receptions and collisions.

#### **FEATURES**

- Single chip solution for 10BASE-FL internal or external Medium Attachment Units (MAUs)
- Incorporates an AU interface
- Highly stable data quantizer with 55dB input dynamic range
- Input sensitivity as low as 2mV<sub>P-P</sub>
- Up to 100mA maximum current driven fiber optic LED driver for accurate launch power
- Single +5 volt supply
- No crystal or clock required
- Five network status LED outputs



# PIN CONNECTION

ML4668 28-Pin PLCC (Q28)



# PIN DESCRIPTION

| PIN      | NAME               | FUNCTION                                                                                                                                                                                               | PIN | NAME              | FUNCTION                                                                                                                                                                   |
|----------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | CLSN               | Indicates that a collision is taking place. Active low LED driver, open collector. Event is extended with internal timer for visibility.                                                               | 15  | XMT               | Indicates that transmission is taking place. Active low LED driver, open collector. Event is extended with internal timer for visibility.                                  |
| 2 3      | COL+<br>COL-       | Gated 10MHz oscillation used to indicate a collision, SQE test, or jabber. Balanced differential line driver outputs that meet AUI specifications.                                                     | 16  | RCV               | Indicates that the transceiver is receiving a frame from the optical input. Active low LED driver, open collector. Event is extended with internal timer for visibility.   |
| 4        | C <sub>TIMER</sub> | A capacitor from this pin to $V_{CC}$ determines the Link Monitor                                                                                                                                      | 17  | $V_{CC}Tx$        | +5 volt supply for fiber optic LED driver.                                                                                                                                 |
|          |                    | response time.                                                                                                                                                                                         | 18  | TxOUT             | Fiber optic LED driver output.                                                                                                                                             |
| 5        | SQEN/JABD          | SQE Test Enable, Jabber Disable. When tied low, SQE test is disabled,                                                                                                                                  | 19  | GND               | Ground Reference.                                                                                                                                                          |
|          |                    | when tied high SQE test is enabled.                                                                                                                                                                    | 20  | GND               | Ground Reference.                                                                                                                                                          |
|          |                    | When tied to 2.0V both SQE test and Jabber are disabled.                                                                                                                                               | 21  | $V_{DC}$          | An external capacitor on this pin                                                                                                                                          |
| 6<br>7   | Rx+<br>Rx-         | Manchester encoded receive data output to the local device. Balanced differential line driver outputs that meet AUI specifications.                                                                    |     |                   | integrates an error signal which nulls the offset of the input amplifier. If the DC feedback loop is not being used, this pin should be connected to V <sub>REF</sub> .    |
| 8        | LBDIS              | Loopback Disable. When this pin is tied to $V_{CC}$ , the AUI transmit pair                                                                                                                            | 22  | $V_{REF}$         | A 2.5V reference with respect to GND.                                                                                                                                      |
|          |                    | data is not looped back to the AUI receive pair, and collision is disabled. When this pin is tied to GND                                                                                               | 23  | $V_{THADJ}$       | This input pin sets the link monitor threshold.                                                                                                                            |
|          |                    | (normal operation) or left floating, the                                                                                                                                                               | 24  | AGND              | Analog Filtered Ground.                                                                                                                                                    |
|          |                    | AUI transmit pair data is looped back to the AUI receiver pair, except during collision.                                                                                                               | 25  | V <sub>IN</sub> - | This input pin should be capacitively coupled to the input source or to filtered $AV_{CC}$ . (The                                                                          |
| 9        | $V_{CC}$           | +5 volt power input.                                                                                                                                                                                   |     |                   | input resistance is approximately                                                                                                                                          |
| 10<br>11 | Tx+<br>Tx-         | Balanced differential line receiver inputs that meet AUI specifications. These inputs may be transformer or capacitively coupled. The Tx input pins are internally DC biased for AC coupling.          | 26  | V <sub>IN</sub> + | $1.3k\Omega$ .) This input pin should be capacitively coupled to the input source or to filtered AV <sub>CC</sub> . (The input resistance is approximately $1.3k\Omega$ .) |
| 12       | RTSET              | Sets the current driven output of the                                                                                                                                                                  | 27  | $AV_{CC}$         | Analog Filtered +5 volts.                                                                                                                                                  |
|          |                    | transmitter.                                                                                                                                                                                           | 28  | JAB               | Jabber network status LED. When in                                                                                                                                         |
| 13       | RRSET              | A 1% $61.9k\Omega$ resistor tied from this pin to $V_{CC}$ sets the biasing currents for internal nodes.                                                                                               |     |                   | the Jabber state, this pin will be low<br>and the transmitter will be disabled.<br>In the Jabber "OK" state this pin will                                                  |
| 14       | LMON               | Link Monitor "Low Light" LED status<br>output. This pin is pulled low when<br>the voltage on the V <sub>IN</sub> +, V <sub>IN</sub> - inputs                                                           |     |                   | be high. Active low LED, open collector.                                                                                                                                   |
|          |                    | exceed the minimum threshold set by<br>the V <sub>THADJ</sub> pin, and there are<br>transitions on V <sub>IN</sub> +, V <sub>IN</sub> - indicating                                                     |     |                   |                                                                                                                                                                            |
|          |                    | an idle signal or active data. If either the voltage on the V <sub>IN</sub> +, V <sub>IN</sub> - inputs fall below the minimum threshold or transitions cease on V <sub>IN</sub> +, V <sub>IN</sub> -, |     |                   |                                                                                                                                                                            |
|          |                    | LMON will go high. Active low LED driver, open collector.                                                                                                                                              |     |                   |                                                                                                                                                                            |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Power Supply Voltage Range                   |                                    |
|----------------------------------------------|------------------------------------|
| V <sub>CC</sub>                              | GND -0.3 to 6\                     |
| Input Voltage Range                          |                                    |
| Digital Inputs (SQEN, LBDIS)                 | GND $-0.3$ to $V_{CC} + 0.3$ V     |
| Tx+, Tx-, V <sub>IN</sub> +, V <sub>IN</sub> | GND $-0.3$ to $V_{CC} + 0.3V_{CC}$ |
| Input Current                                |                                    |
| RRSET RTSET JAB CLSN XMT                     | RCV IMON 60mA                      |

| Output Current                     |               |
|------------------------------------|---------------|
| TxOUT                              |               |
| Junction Temperature               | 150°C         |
| Storage Temperature Range          | 65°C to 150°C |
| Lead Temperature (Soldering)       |               |
| Thermal Resistance $(\theta_{IA})$ | 68°C/W        |

## **OPERATING CONDITIONS**

| Supply Voltage (V <sub>CC</sub> ) | 5V ± 5%                   |
|-----------------------------------|---------------------------|
| LED on Current                    |                           |
| RRSET                             | $61.9$ k $\Omega \pm 1$ % |
| RTSET                             | $115\Omega \pm 1\%$       |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{CC}$  =  $V_{CC}Tx$  =  $5V \pm 5\%$  (Note 1)

| SYMBOL             | PARAMETER                                                     | CONDITIONS                                        | MIN                          | TYP  | MAX                        | UNITS             |
|--------------------|---------------------------------------------------------------|---------------------------------------------------|------------------------------|------|----------------------------|-------------------|
| ICC                | Power Supply Current I <sub>CC</sub> :<br>While Transmitting  | $V_{CC} = 5V$ , RTSET = 115 $\Omega$ (Note 2)     |                              |      | 140                        | mA                |
| V <sub>OL</sub>    | LED Drivers: V <sub>OL</sub>                                  | I <sub>OL</sub> = 10mA (Note 3)                   |                              |      | 0.8                        | V                 |
| lout               | Transmit Peak Output Current                                  | RTSET = $115\Omega$ (Note 4)                      | 44                           | 52   | 57                         | mA                |
| $V_{SQ}$           | Transmit Squelch Voltage Level (Tx+, Tx-)                     |                                                   | -300                         | -250 | -200                       | mV                |
| V <sub>DO</sub>    | Differential Output Voltage (Rx±, COL±)                       |                                                   | ±550                         |      | ±1200                      | mV                |
| V <sub>CM</sub>    | Common Mode<br>Output Voltage (Rx±, COL±)                     |                                                   |                              | 4.0  |                            | ٧                 |
| V <sub>DOO</sub>   | Differential Output<br>Voltage Imbalance (Rx±, COL±)          | ,                                                 |                              |      | ±40                        | mV                |
| V <sub>SQE</sub>   | SQE/JABD                                                      | SQE Test Disable<br>Both Disabled<br>Both Enabled | 1.5<br>V <sub>CC</sub> – 0.5 |      | 0.3<br>V <sub>CC</sub> – 2 | V<br>V<br>V       |
| V <sub>LBTH</sub>  | LBDIS Threshold                                               | Disabled<br>Enabled                               | V <sub>CC</sub> – 0.1        |      | 1                          | V<br>V            |
| V <sub>TXCM</sub>  | Common Mode Voltage (Tx+, Tx-)                                |                                                   |                              | 3.5  |                            | V                 |
| VINCM              | Common Mode Voltage<br>(V <sub>IN</sub> +, V <sub>IN</sub> )  |                                                   |                              | 1.65 |                            | V                 |
| V <sub>REF</sub>   | Reference Voltage                                             |                                                   | 2.30                         | 2.45 | 2.60                       | V                 |
| I <sub>REF</sub>   | V <sub>REF</sub> Output Source Current                        |                                                   |                              |      | 5                          | mA                |
| A <sub>V</sub>     | Amplifier Gain                                                |                                                   |                              | 100  |                            | V/V               |
| V <sub>ISR</sub>   | Input Signal Range                                            | ·                                                 | 2                            |      | 1600                       | mV <sub>P-F</sub> |
| V <sub>THADJ</sub> | External Voltage at V <sub>THADJ</sub> to Set V <sub>TH</sub> |                                                   | 0.5                          |      | 2.7                        | V                 |
| V <sub>OFF</sub>   | Input Offset                                                  | $V_{DC} = V_{REF}$ (DC loop inactive)             |                              | 3    |                            | mV                |
| V <sub>N</sub>     | Input Referred Noise                                          | 50MHz BW                                          |                              | 25   |                            | μV                |
| R <sub>IN</sub>    | Input Resistance                                              | V <sub>IN</sub> +, V <sub>IN</sub> -              | 0.8                          | 1.3  | 2.0                        | kΩ                |
| I <sub>TH</sub>    | Input Bias Current of V <sub>THADJ</sub>                      |                                                   | -200                         | 10   | +200                       | μА                |
| V <sub>TH</sub>    | Input Threshold Voltage                                       | V <sub>THADJ</sub> = V <sub>REF</sub> (Note 5)    | 5                            | 6    | 7                          | mV <sub>P-I</sub> |
| Н                  | Hysteresis                                                    |                                                   |                              | 20   |                            | %                 |

# **AC ELECTRICAL CHARACTERISTICS**

| SYMBOL             | PARAMETER                                              | MIN  | TYP | MAX  | UNITS |
|--------------------|--------------------------------------------------------|------|-----|------|-------|
| Fransmit           |                                                        |      |     |      |       |
| F <sub>TXIDF</sub> | Transmit Idle Frequency                                | 0.85 |     | 1.25 | MHz   |
| P <sub>TXDC</sub>  | Transmit Idle duty Cycle                               | 45   |     | 55   | %     |
| t <sub>TXNPW</sub> | Transmit Turn-On Pulse Width                           |      | 20  |      | ns    |
| t <sub>TXODY</sub> | Transmit Turn-On Delay                                 |      |     | 200  | ns    |
| t <sub>TXLP</sub>  | Transmit loopback Start-up Delay                       |      |     | 500  | ns    |
| t <sub>TXFPW</sub> | Transmit Turn-Off Pulse Width                          | 1 -  | 180 |      | ns    |
| t <sub>TXSOI</sub> | Transmit Turn-Off Start of Idle                        | 400  |     | 2100 | ns    |
| t <sub>TXSDY</sub> | Transmit Steady State Propagation Delay                |      | 15  | 50   | ns    |
| t <sub>TXJ</sub>   | Transmit Jitter into 31Ω Load                          |      |     | ±1.5 | ns    |
| Receive            |                                                        |      |     |      |       |
| F <sub>RXSFT</sub> | Receive Squelch Frequency Threshold                    | 2.51 |     | 4.5  | MHz   |
| tRXODY             | Receive Turn-On Delay                                  |      |     | 285  | ns    |
| t <sub>RXFX</sub>  | Last Bit Received to Slow Decay Output                 | 230  | 300 |      | ns    |
| t <sub>RXSDY</sub> | Receive Steady State Propagation Delay                 |      | 15  | 50   | ns    |
| t <sub>RXJ</sub>   | Receive Jitter                                         | -    |     | ±1.5 | ns    |
| t <sub>AR</sub>    | Differential Output Rise Time 20% to 80% (Rx±, COL±)   |      | 4   | 1    | ns    |
| t <sub>AF</sub>    | Differential Output Fall Time 20% to 80% (Rx±, COL±)   |      | 4   |      | ns    |
| Collision          |                                                        |      |     |      |       |
| t <sub>CPSQE</sub> | Collision Present to SQE Assert                        | 0    |     | 350  | ns    |
| t <sub>SQEXR</sub> | Time for SQE to Deactivate After Collision             | 0    |     | 700  | ns    |
| F <sub>CLF</sub>   | Collision Frequency                                    | 8.5  |     | 11.5 | MHz   |
| P <sub>CLPDC</sub> | Collision Pulse Duty Cycle                             | 40   | 50  | 60   | %     |
| t <sub>SQEDY</sub> | SQE Test Delay (Tx Inactive to SQE)                    | 0.6  |     | 1.6  | μs    |
| t <sub>SQETD</sub> | SQE Test Duration                                      | 0.5  | 1.0 | 1.5  | μs    |
| Jabber a           | nd LED Timing                                          |      |     |      |       |
| tjad               | Jabber Activation Delay                                | 20   | 70  | 150  | ms    |
| t <sub>JRT</sub>   | Jabber Reset Unjab Time                                | 250  | 450 | 750  | ms    |
| t <sub>JSQE</sub>  | Delay from Outputs Disabled to Collision Oscillator On |      | 100 |      | ns    |
| t <sub>LED</sub>   | RCV, CLSN, XMT On Time                                 | 8    | 16  | 32   | ms    |
| tLLPH              | Low Light Present to TMON High                         | 3    | 5   | 10   | μs    |
| tLLCL              | Low Light Present to LMON Low                          | 250  |     | 750  | ms    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2: This dose not include the current from the AUI pull-down resistors, or LED status outputs.

Note 3: LED drivers can sink up to 20mA, but  $V_{OL}$  will be higher.

Note 4: Does not include pre-bias current for fiber optic LED which would typically be 3mA.

Note 5: Threshold for switching from Link Fail to Link Pass (Low Light).



Figure 1. ML4668 Schematic Diagram

#### SYSTEM DESCRIPTION

Figure 1 shows a schematic diagram of the ML4668 in an internal or external 10BASE-FL MAU. On one side of the transceiver is the AU interface and the other is the fiber optic interface. The AU interface is AC coupled when used in an external transceiver or an internal transceiver. The AU interface for an external transceiver includes isolation transformers, some biasing resistors, and a voltage regulator for power.

The fiber optic side of the transceiver requires an external fiber optic transmitter and fiber optic receiver. The transmitter uses a current driven output that directly drives the fiber optic transmitter. The receive side of the transceiver accepts the data after passing through a fiber optic receiver, which consists of a module containing a pin diode and a transimpedance amplifier.

#### **AU INTERFACE**

The AU interface consists of 3 pairs of signals: DO, CI and DI (Figure 1). The DO pair contains transmit data from the DTE which is received by the transceiver and sent out onto the fiber optic cable. The DI pair contains valid data that has been either received from the fiber optic cable or looped back from the DO, and output through the DI pair to the DTE. The CI pair indicates whether a collision has occurred. It is an output that oscillates at 10MHz if a collision, Jabber or SQE Test has taken place, otherwise it remains idle.

When the transceiver is external, these three pairs are AC coupled through isolation transformers, while an internal transceiver may be capacitively coupled. Tx+, Tx- is internally DC biased (shifted up in voltage) for the proper common mode input voltage.

The two  $39\Omega$  1% resistors (or one  $78\Omega$  1% resistor) tied to the Tx+ and Tx- pins will provide the proper termination. The CI and DI pair, which are output from the transceiver to the AUI cable, require  $360\Omega$  pull down resistors when terminated with a  $78\Omega$  load. However, on a DTE card, CI and DI do not need  $78\Omega$  terminating resistors. This also means that the pull down resistors on CI and DI can be  $1k\Omega$  or greater depending upon the particular Manchester encoder/decoder chip used. Using higher value pull down resistors as in a DTE card will save power. Refer to Application Note 13 for a more detailed explanation of the AUI pull-down resistors.

The AUI drivers are capable of driving the full 50 meters of cable length and have a rise and fall time of typically 4ns. In the idle state, the outputs go to the same voltage to prevent DC standing current in the isolation transformers.

## **TRANSMISSION**

The transmit function consists of detecting the presence of data from the AUI DO input (Tx+, Tx-) and driving that data onto the fiber optic LED transmitter. A positive signal on the Tx+ lead relative to the Tx- lead of the DO circuit will result in no current, hence the fiber optic LED is in a low light condition. When Tx+ is more negative than Tx-, the ML4668 will sink current into the chip and the fiber optic LED will light up.

Before data will be transmitted onto the fiber optic cable from the AUI interface, it must exceed the squelch requirements for the DO pair. The Tx squelch circuit serves the function of preventing any noise from being transmitted onto the fiber. This circuit rejects signals with pulse widths less than typically 20ns (negative going), or with levels less than –250mV. Once Tx squelch circuit has unsquelched, it looks for the start of idle signal to turn on the squelch circuit again. The transmitter turns on the squelch again when it receives an input signal at Tx+, Tx-that is more positive than –250mV for more than approximately 180ns.

At the start of a packet transmission, no more than 2 bits are received from the DO circuit, and are not transmitted onto the fiber optic cable. The difference between start-up delays (bit loss plus steady-state propagation delay) for any two packets that are separated by 9.6µs or less will not exceed 200ns.

#### FIBER OPTIC LED DRIVER

The output stage of the transmitter is a current mode switch which develops the output light by sinking current through the LED into the TxOUT pin. Once the current requirement for the LED is determined, the RTSET resistor is selected. The following equation is used to select the correct RTSET resistor:

$$RTSET = \left(\frac{52mA}{I_{OUT}}\right) 115\Omega$$

The ML4668 transmitter output will drive up to 100mA, which requires RTSET to equal  $60\Omega$ . The transmitter enters the idle state when it detects start of idle on Tx+ and Tx-input pins. After detection, transmitter switches to a 1MHz output idle signal.

The output current is switched through the TxOUT pin during the on cycle and the  $V_{CC}Tx$  pin during the off cycle as shown in figure 2. Since the sum of the current in these two pins is constant,  $V_{CC}Tx$  should be connected as close as possible to the  $V_{CC}$  connection for the LED.

If not driving an optical LED directly, a differential output can be generated by tying resistors from  $V_{CC}Tx$  and TxOUT to  $V_{CC}$  as shown in figure 3. The minimum voltage on these two pins should not be less than  $V_{CC}-2V$ .



Figure 2. Fiber Optic LED Driver Structure.



Figure 3. Converting Optical LED Driver Output to Differential ECL.

#### RECEPTION

The input to the transceiver comes from a fiber optic receiver (Figure 1). At the start of packet reception no more than 2.7 bits are received from the fiber cable, and are not transmitted onto the DI circuit. The receive squelch will reject frequencies lower than 2.51MHz.

While in the unsquelch state, the receive squelch circuit looks for the start of idle signal at the end of the packet. Start of idle occurs when the input signal remains idle for more than 160ns. When start of idle is detected, the receive squelch circuit returns to the squelch state and the start of idle signal is output on the DI circuit (Rx+, Rx-).

#### COLLISION

Whenever the receiver and the transmitter are active at the same time the chip will activate the collision output, except when loopback is disabled (LBDIS =  $V_{CC}$ ). The collision output is a differential square wave matching the AUI specifications and capable of driving a 78 $\Omega$  load. The frequency of the square wave is 10MHz  $\pm$  15% with a 60/40 to 40/60 duty cycle. The collision oscillator also is activated during SQE Test and Jabber.

## LOOPBACK

The loopback function emulates a 10BASE-T transceiver whereby the transmit data sent by the DTE is looped back over the AUI receive pair. Some LAN controllers use this loopback information to determine whether a MAU is connected by monitoring the carrier sense while transmitting. The software can use this loopback information to determine whether a MAU is connected to the DTE by checking the status of carrier sense after each packet transmission.

When data is received by the chip while transmitting, a collision condition exits. This will cause the collision oscillator to turn on and the data on the DI pair will follow  $V_{\rm IN+}$ ,  $V_{\rm IN-}$ . After a collision is detected, the collision oscillator will remain on until either DO or  $V_{\rm IN+}$ ,  $V_{\rm IN-}$  go idle.

Loopback can be disabled by strapping LBDIS to  $V_{CC}$ . In this mode the chip operates as a full duplex transmitter and receiver, and collision detection is disabled. A loopback through the transceiver can be accomplished by tying the fiber transmitter to the receiver.

#### **SQE TEST FUNCTION (SIGNAL QUALITY ERROR)**

The SQE test function allows the DTE to determine whether the collision detect circuitry is functional. After each transmission, during the inter packet gap time, the collision oscillator will be activated for typically  $1\mu s$ . The SQE test will not be activated if the chip is in the low light state, or the jabber on state.

For SQE to operate, the SQEN pin must be tied to  $V_{CC}$ . This allows the MAU to be interfaced to a DTE. The SQE test can be disabled by tying the SQEN pin to ground, for a repeater interface.

#### **JABBER FUNCTION REQUIREMENTS**

The Jabber function prevents a babbling transmitter from bringing down the network. Within the transceiver is a Jabber timer that starts at the beginning of each transmission and resets at the end of each transmission. If the transmission last longer than 20ms the Jabber logic disables the transmitter and turns on the collision signal COL+, COL-. When Tx+ and Tx- finally go idle, a second timer measures 0.5 seconds of idle time before the transmitter is enabled and collision is turned off. Even though the transmitter is disabled during Jabber, the 1MHz idle signal is still transmitted.

#### **LED DRIVERS**

The ML4668 has five LED drivers. The LED driver pins are active low, and the LEDs are normally off (except for  $\overline{LMON}$ ). The LEDs are tied to their respective pins through a  $500\Omega$  resistor to 5V.

The XMT, RCV and CLSN pins have pulse stretchers on them which enables the LEDs to be visible. When transmission or reception occurs, the LED XMT, RCV or CLSN status pins will activate low for several milliseconds. If another transmit, receive or collision conditions occurs before the timer expires, the LED timer will reset and restart the timing. Therefore rapid events will leave the LEDs continuously on. The JAB and LMON LEDs do not have pulse stretchers on them since their conditions occur long enough for the eye to see.

#### **LOW LIGHT CONDITION**

The  $\overline{\text{LMON}}$  LED output is used to indicate a low light condition.  $\overline{\text{LMON}}$  is activated low when both the receive power exceeds the Link Monitor threshold and there are transitions on  $V_{\text{IN}}$ +,  $V_{\text{IN}}$ - less than  $3\mu s$  apart. If either one of these conditions do not exist,  $\overline{\text{LMON}}$  will go high.

#### **INPUT AMPLIFIER**

The  $V_{IN}+$ ,  $V_{IN}-$  input signal is fed into a limiting amplifier with a gain of about 100 and input resistance of  $1.3k\Omega$ . Maximum sensitivity is achieved through the use of a DC restoration feedback loop and AC coupling the input. When AC coupled, the input DC bias voltage is set by an on-chip network at about 1.7V. These coupling capacitors, in conjunction with the input impedance of the amplifier, establish a high pass filter with 3dB corner frequency,  $f_L$ , at

$$f_{L} = \frac{1}{2\pi 1300C} \tag{1}$$

Since the amplifier has a differential input, two capacitors of equal value are required. If the signal driving the input is single ended, one of the coupling capacitors can be tied to AV<sub>CC</sub> (Figure 1).

The internal amplifier has a lowpass filter built-in to band limit the input signal which in turn will improve the signal to noise ratio.

Although the input is AC coupled, the offset voltage *within* the amplifier will be present at the amplifier's output. This is represented by  $V_{OS}$  in Figure 4. In order to reduce this error, a DC feedback loop is incorporated. This negative feedback loop nulls the offset voltage, forcing  $V_{OS}$  to be zero. Although the capacitor on  $V_{DC}$  is non-critical, the pole it creates can effect the stability of the feedback loop. To avoid stability problems, the value of this capacitor should be at least 10 times larger than the input coupling capacitors.



Figure 4.

The comparator is a high-speed, differential zero crossing detector that slices and accurately digitizes the receive signal. The output of the comparator is fed in parallel into both the receive squelch circuit and the loopback MUX.

#### LINK DETECT CIRCUIT AND LOW LIGHT

The link detect circuit monitors the input signal and determines when the input falls below a preset voltage level. When the input falls below a preset voltage, the ML4668 goes into the Low Light state. In the Low Light state the transmitter is disabled, but continues sending the 1MHz idle signal, the loopback is disabled, the receiver is disabled, and the LMON LED pin goes to high shutting off the LMON LED. To return to the Link Pass state, the optical receiver power must be 20% higher than the shutoff state. This built-in hysteresis adds stability to the Link Monitor circuit. Once the receiver power threshold is exceeded, the ML4668 waits 250ms to 750ms, then checks to see that Tx+. Tx— is idle and no data is being received before re-enabling the transmitter, receiver, loopback circuit, and lighting up the LMON LED.

The V<sub>THADI</sub> pin is used to adjust the sensitivity of the receiver. The ML4668 is capable of exceeding the 10BASE-FL specifications for sensitivity. The sensitivity is dependent on the layout of the PC board. A good low noise layout will exceed the 10BASE-FL specifications, while a poor layout will fail to meet the sensitivity and BER spec.

The threshold generator shifts the reference voltage at  $V_{THADJ}$  through a circuit which has a temperature coefficient matching that of the limiting amplifier. The relationship between the  $V_{THADJ}$  and the  $V_{TH}$  (the peak to peak input threshold) is:

$$V_{THADI} = 408V_{TH} \tag{2}$$

In a 10BASE-FL receiver there must be less than  $1 \times 10^{-10}$  bit errors at a receive power level of -32.5dBm average. One procedure to determine the sensitivity of a receiver is to start at the lowest optical power level and gradually increase the optical power until the BER is met. In this case the Link Detect circuit must not disable the receiver (i.e.  $V_{THADJ}$  should be tied to Ground). Once the sensitivity of the receiver is determined,  $V_{THADJ}$  can be set just above the power level that meets the BER specification. This way the receiver will shut-off before the BER is exceeded.

For 10BASE-FL  $V_{THADJ}$  can be tied directly to  $V_{REF}$ . However if greater sensitivity is required the circuit in figure 5 can be used to adjust the  $V_{THADJ}$  voltage. Even if  $V_{REF}$  is tied to  $V_{THADJ}$ , it is a good idea to layout a board with these two resistors available. This will allow potential future adjustments without board revisions.

The response time of the Link Detect circuit is set by the  $C_{TIMER}$  pin. Starting from the link off state the link can be switched on if the input exceeds the set threshold for a time given by:

$$T = \frac{C_{\text{TIMER}} \times 0.7V}{700 \mu A}$$
 (3)

To switch the link from on to off, the above time will be doubled. A value of  $0.05\mu F$  will meet to 10BASE-FL specifications.



Figure 5.



Figure 6. Transmit and Loopback Timing



Figure 7. Receive Timing



Figure 8. Collision Timing



Figure 9. Collision Timing



Figure 10. Collision Timing



Figure 11. Collision Timing



Figure 12. Collision Timing



Figure 13. SQE Timing



Figure 14. Jabber Timing



Figure 15. LED Timing



Figure 16. LED Timing



Figure 17. LED Timing

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE | PACKAGE           |
|-------------|-------------|-------------------|
| ML4668CQ    | 0°C to 70°C | 28-Pin PLCC (Q28) |



# **ML4670**

# **Multi-Standard Serial Transceiver**

#### GENERAL DESCRIPTION

The ML4670 Multi-Standard Serial Transceiver is designed primarily for use in and with bridge, router and frame relay equipment. The device provides the serial communications interface for DCE or DTE applications that require RS-232, RS-449, X.21/V.36 or V.35 communications.

The ML4670 offers system designers a single chip that provides the physical electrical interface for the four most commonly used serial interfaces. The device is programmable with standard, static TTL levels that select the desired electrical interface for clock, data and diagnostic local loopback control. The selection of the desired interface alters the characteristics of the line drivers and receivers such that the proper interface is available for transmit and receive of clock, data, and control signals for the above listed communications standards. The flexibility of the ML4670 allows the implementation of a single device that can be configured to interface with any one of the four desired communications standards.

## **FEATURES**

- Programmable physical interfaces for RS-232, RS-449, X.21/V.36, V.35
- Supports DCE/DTE transmit and receive clocks as well as data and control signals
- 200mV hysteresis on all receive inputs for noise immunity
- 10Mb/s data and clock rates for high-speed V.35, X.21, and RS-449 compliance
- DTE/DCE function selectable by single pin
- Resistor programmable slew rate for RS-232 transmitters
- Pin selectable diagnostic loopback mode
- ±12V or ±6V power supply flexibility for RS-232 implementation

## **BLOCK DIAGRAM**



## PIN CONFIGURATION



# **PIN DESCRIPTION**

| NAME                                    | FUNCTION                                                                                                                                                              | PIN#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | NAME                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T4 <sub>OUT</sub> (b)                   | Transmit Output (Non Inv)                                                                                                                                             | 39                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | T3 <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Transmit Input (TTL)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| $V_{CC}$                                | Positive Supply +5V                                                                                                                                                   | 40                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | T2 <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Transmit Input (TTL)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                         |                                                                                                                                                                       | 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | T4 <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Transmit Input (TTL)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                         |                                                                                                                                                                       | 42                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | T5 <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Transmit Input (TTL)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| T2 <sub>OUT</sub> (b)                   | Transmit Output (Non Inv)                                                                                                                                             | 43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | T6 <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Transmit Input (TTL)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| T3 <sub>OUT</sub> (a)                   | Transmit Output (Inv)                                                                                                                                                 | 44                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | T7 <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Transmit Input (TTL)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| T3 <sub>OUT</sub> (b)                   | Transmit Output (Non Inv)                                                                                                                                             | 46                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R7 <sub>OUT</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Receive Output (TTL)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| T1 <sub>OUT</sub> (a)                   | Transmit Output (Inv)                                                                                                                                                 | 48                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | T8 <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Transmit Input (TTL)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| T1 <sub>OUT</sub> (b)                   | Transmit Output (Non Inv)                                                                                                                                             | 50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R8 <sub>OUT</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Receive Output (TTL)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| GND                                     | Ground                                                                                                                                                                | 51                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R6 <sub>OUT</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Receive Output (TTL)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| R1(b)                                   | Receive Input (Non Inv)                                                                                                                                               | 52                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R5 <sub>OUT</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Receive Output (TTL)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                         |                                                                                                                                                                       | 53                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R4 <sub>OUT</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Receive Output (TTL)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                         |                                                                                                                                                                       | 55                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | DTE/DCE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Data Terminal/Data Communications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                         |                                                                                                                                                                       | 56                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | DLB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Diagnostic Loopback                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| • • •                                   |                                                                                                                                                                       | 59                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R4 <sub>IN</sub> (a)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Receive Input (Inv)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| • • • • • • • • • • • • • • • • • • • • |                                                                                                                                                                       | 60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R4 <sub>IN</sub> (b)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Receive Input (Non Inv)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                         |                                                                                                                                                                       | 62                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R5 <sub>IN</sub> (a)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Receive Input (Inv)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| •                                       |                                                                                                                                                                       | 63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R5 <sub>IN</sub> (b)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Receive Input (Non Inv)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                         | · · · · · · · · · · · · · · · · · · ·                                                                                                                                 | 65                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R6 <sub>IN</sub> (b)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Receive Input (Inv)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                         |                                                                                                                                                                       | 66                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R6 <sub>IN</sub> (a)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Receive Input (Non Inv)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                         | .,,                                                                                                                                                                   | 70                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R8 <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Receive Input (Inv)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                         | 0 117                                                                                                                                                                 | 72                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | T8 <sub>OUT</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Transmit Output (Inv)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| -                                       |                                                                                                                                                                       | 74                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R7 <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Receive Input (Inv)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                         |                                                                                                                                                                       | 76                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | T7 <sub>OUT</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Transmit Output (Inv)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                         | •                                                                                                                                                                     | 78                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | T6 <sub>OUT</sub> (a)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Transmit Output (Inv)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                         | •                                                                                                                                                                     | 79                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | T6 <sub>OUT</sub> (b)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Transmit Output (Non Inv)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| :                                       | •                                                                                                                                                                     | 81                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | T5 <sub>OUT</sub> (a)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Transmit Output (Inv)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                         |                                                                                                                                                                       | 82                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Transmit Output (Non Inv)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                         | •                                                                                                                                                                     | 84                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Transmit Output (Inv)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| IIIN                                    | iransmit input (TTL)                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 301.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                         | T4 <sub>OUT</sub> (b)<br>V <sub>CC</sub><br>T2 <sub>OUT</sub> (a)<br>T2 <sub>OUT</sub> (b)<br>T3 <sub>OUT</sub> (a)<br>T1 <sub>OUT</sub> (a)<br>T1 <sub>OUT</sub> (b) | T4 <sub>OUT</sub> (b) Transmit Output (Non Inv) VCC Positive Supply +5V  T2 <sub>OUT</sub> (a) Transmit Output (Inv) T2 <sub>OUT</sub> (b) Transmit Output (Non Inv) T3 <sub>OUT</sub> (a) Transmit Output (Inv) T3 <sub>OUT</sub> (b) Transmit Output (Inv) T1 <sub>OUT</sub> (a) Transmit Output (Inv) T1 <sub>OUT</sub> (b) Transmit Output (Inv) GND Ground  R1 <sub>IN</sub> (b) Receive Input (Non Inv) R1 <sub>IN</sub> (a) Receive Input (Inv) R2 <sub>IN</sub> (b) Receive Input (Inv) R3 <sub>IN</sub> (b) Receive Input (Inv) R3 <sub>IN</sub> (a) Receive Input (Inv) R3 <sub>IN</sub> (b) Receive Input (Inv) R3 <sub>IN</sub> (a) Receive Input (Inv) V-6 Negative Supply -6V R35 Sets V.35 output amplitude R232 Sets RS-232 slew rate V12 Positive Supply +12V VRETN Negative Supply V6 Positive Supply +6V VBASE Base Connection to PNP S1 Mode Select, MSB S0 Mode Select, LSB R3 <sub>OUT</sub> Receive Output (TTL) R2 <sub>OUT</sub> Receive Output (TTL) | T4 <sub>OUT</sub> (b) Transmit Output (Non Inv)  V <sub>CC</sub> Positive Supply +5V  40  T2 <sub>OUT</sub> (a) Transmit Output (Inv)  T2 <sub>OUT</sub> (b) Transmit Output (Non Inv)  T3 <sub>OUT</sub> (a) Transmit Output (Inv)  T3 <sub>OUT</sub> (b) Transmit Output (Inv)  T1 <sub>OUT</sub> (a) Transmit Output (Inv)  T1 <sub>OUT</sub> (b) Transmit Output (Inv)  T1 <sub>OUT</sub> (b) Transmit Output (Inv)  T1 <sub>OUT</sub> (b) Transmit Output (Non Inv)  T1 <sub>OUT</sub> (b) Transmit Output (Non Inv)  T1 <sub>OUT</sub> (b) Receive Input (Non Inv)  T1 <sub>IN</sub> (a) Receive Input (Inv)  T2 <sub>IN</sub> (b) Receive Input (Inv)  T2 <sub>IN</sub> (a) Receive Input (Inv)  T3 <sub>IN</sub> (b) Receive Input (Inv)  T3 <sub>IN</sub> (a) Receive Input (Inv)  T3 <sub>IN</sub> (b) Receive Input (Inv)  T3 <sub>IN</sub> (a) Receive Input (Inv)  T3 <sub>IN</sub> (b) Receive Input (Inv)  T3 <sub>IN</sub> (c) Receive Input (Inv)  T4 <sub>IN</sub> (c) Receive Input (Inv)  T5 <sub>IN</sub> (c) Receive Input (Inv)  T6 <sub>IN</sub> (c) Receive Input (Inv)  T7 <sub>IN</sub> (c) Receive Supply  T7 <sub>IN</sub> (c) Receive Supply  T8 <sub>IN</sub> (c) Receive Supply  T9 <sub>IN</sub> (c) Receive Supply  T0 <sub>IN</sub> (c) Receive Supply  T1 <sub>IN</sub> (c) Receive Output (TTL)  T1 <sub>IN</sub> | T4OUT(b)         Transmit Output (Non Inv)         39         T3IN           VCC         Positive Supply +5V         40         T2IN           T2OUT(a)         Transmit Output (Inv)         41         T4IN           T2OUT(b)         Transmit Output (Inv)         42         T5IN           T3OUT(a)         Transmit Output (Inv)         44         T7IN           T3OUT(b)         Transmit Output (Non Inv)         46         R7OUT           T1OUT(a)         Transmit Output (Inv)         48         T8IN           T1OUT(b)         Transmit Output (Inv)         50         R8OUT           GND         Ground         51         R6OUT           R1IN(b)         Receive Input (Inv)         50         R8OUT           R2IN(b)         Receive Input (Inv)         55         DTE/DCE           R3IN(b) |

Note: All single ended drivers and receivers are inverting.
All differential drivers invert the input at the "A" output.
All differential receivers invert the "A" input at the output.

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage      |                                 |
|---------------------|---------------------------------|
| V <sub>CC</sub>     | 6.5V                            |
|                     | 13.2V                           |
| V <sub>-12</sub>    | 13.2V                           |
| V <sub>6</sub>      | 6.5V                            |
| V_6                 | –6.5V                           |
| Transmitter Outputs | $V_6 + 0.3V$ to $V_{-6} - 0.3V$ |
| Receiver Inputs     | ±15V                            |

| TTL Inputs and Outputs V <sub>DD</sub> + | + 0.3V to GND - 0.3V |
|------------------------------------------|----------------------|
| Input Current per Pin                    | ±25mA                |
| Lead Temperature (Soldering 10 sec       | ) 260°C              |
| Storage Temperature                      | 65°C to 150°C        |

## **OPERATING CONDITIONS**

| Temperature Range      | 0°C to 70°C     |
|------------------------|-----------------|
| V <sub>CC</sub> Range  | 4.75V to 5.25V  |
| V <sub>12</sub> Range  |                 |
| V <sub>-12</sub> Range | 10.8V to -13.2V |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{CC}$  = 5V ±5%,  $V_{12}$  = 12V ±10%,  $V_{-12}$  = -12V ±10%,  $V_6$  = 6V ±5%,  $V_{-6}$  = -6V ±5%, GND = 0V, all digital timing measured at 1.4V midpoint and input control signals from 10% to 90% of ±6V with  $t_R$  =  $t_F$  = 10ns. (Note 1)

| SYMBOL          | PARAMETER           | CONDITIONS               | MIN | TYP | MAX | UNITS |
|-----------------|---------------------|--------------------------|-----|-----|-----|-------|
| ogic Inputs     | /Outputs            |                          |     |     |     |       |
| V <sub>OL</sub> | Output Voltage Low  | I <sub>OUT</sub> = 2mA   |     |     | 0.5 | V     |
| V <sub>OH</sub> | Output Voltage High | I <sub>OUT</sub> = 0.5mA | 2.4 |     |     | V     |
| V <sub>IL</sub> | Input Voltage Low   |                          |     |     | 0.8 | V     |
| V <sub>IH</sub> | Input Voltage High  |                          | 2.0 |     |     | V     |
| l <sub>IH</sub> | Input Current High  | V <sub>IH</sub> = 2.4V   | -20 |     | 20  | μА    |
| I <sub>IL</sub> | Input Current Low   | V <sub>IL</sub> = 0.4V   | -20 |     | 20  | mA    |

#### **Driver Outputs**

| V.35             |                              |                             |       |       |       |      |
|------------------|------------------------------|-----------------------------|-------|-------|-------|------|
| V <sub>DO</sub>  | Differential Output          | $R_L = 100\Omega$           | ±0.44 | ±0.55 | ±0.66 | V    |
| ZO               | Output Impedance (Note 3)    |                             | 90    |       | 110   | Ω    |
| Z <sub>Z</sub>   | Impedance to Ground (Note 3) |                             | 135   |       | 165   | Ω    |
| t <sub>R</sub>   | Rise Time                    |                             |       | ·     | 40    | ns   |
| f <sub>MAX</sub> | Max Transmission Rate        |                             | 10    |       |       | Mbps |
| RS-422           |                              |                             |       |       |       | -    |
| V <sub>D</sub>   | Differential Output          | $R_L = 100\Omega, >50\%V_O$ | ±2.0  | ±4.0  |       | V    |
| Vo               | Open Circuit Output          |                             |       |       | ±6.0  | V    |
| Voso             | Balance                      |                             |       | **    | ±0.4  | V    |
| Voso             | Offset                       |                             |       |       | ±3.0  | V    |
| t <sub>R</sub>   | Rise Time                    |                             |       |       | 20    | ns   |
| f <sub>MAX</sub> | Max Transmission Rate        |                             | 10    |       |       | Mbps |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL           | PARAMETER                   | CONDITIONS                                           | MIN                    | TYP | MAX                    | UNITS |
|------------------|-----------------------------|------------------------------------------------------|------------------------|-----|------------------------|-------|
| RS-423           |                             |                                                      | ,                      |     |                        |       |
| V                | Differential Output Voltage | $R_L = 450\Omega$                                    | +4.0                   |     |                        | V     |
| Vo               | Open Circuit Output         |                                                      | ±4.0                   |     | ±6.0                   | V     |
| t <sub>R</sub>   | Rise Time                   | f = 100kHz, 10-90% V <sub>O</sub>                    |                        |     | 3.0                    | μs    |
| t <sub>F</sub>   | Fall Time                   | f = 100kHz, 90-10% V <sub>O</sub>                    |                        | a   | 3.0                    | μs    |
| f <sub>MAX</sub> | Max Transmission Rate       |                                                      | 120                    |     |                        | kbps  |
| RS-232           |                             |                                                      |                        |     |                        |       |
| V <sub>DOH</sub> | Output Voltage              | $3k\Omega \le R_L \le 7k\Omega \text{ (Note 5)}$     | 5.0                    |     | 6.0                    | V     |
| V <sub>OH</sub>  | Open Circuit Output         |                                                      |                        |     | 6.0                    | V     |
| V <sub>DOL</sub> | Output Voltage Low          | $3k\Omega \le R_L \le 7k\Omega$                      | -6                     |     | -5                     | V     |
| V <sub>OL</sub>  | Open Circuit Output Low     |                                                      |                        |     | -5                     | ٧     |
| los              | Short Circuit Current       | $V_O = 0V$                                           |                        |     | ±100                   | mA    |
| SR               | Slew Rate                   | $R_L = 7k\Omega$ , $C = 2500pF$ , $L = 0$            |                        | 6   | 30                     | V/µs  |
| Tt               | Transition Time (Note 4)    | $V_{\rm O}$ = 0.3V to 3V and +3V to -3V, f = 120kbps |                        | 2   | 6                      | μs    |
| f <sub>MAX</sub> | Max Transmission Rate       |                                                      | 120                    |     |                        | kbps  |
| river Inpu       | ts                          |                                                      |                        |     |                        |       |
| V.35             |                             |                                                      |                        |     |                        |       |
| V <sub>DI</sub>  | Differential Inputs         |                                                      | ±0.2                   |     | ±6.0                   | V     |
| V <sub>CM</sub>  | Common Mode Voltage         | See Test Circuit                                     | V <sub>-6</sub> + 1.5  |     | V <sub>CC</sub> – 0.5V | V     |
|                  | High Input Current          |                                                      | -5                     |     | +5                     | μΑ    |
|                  | Low Input Current           |                                                      | -5                     |     | +5                     | μА    |
|                  | Receiver Sensitivity        | Over Common Mode Range                               |                        |     | ±0.2                   | V     |
| RS-422           |                             |                                                      |                        |     | -                      |       |
| V <sub>DI</sub>  | Differential Inputs         |                                                      | ±0.2                   |     | ±6.0                   | V     |
| V <sub>CM</sub>  | Common Mode Voltage         | See Test Circuit                                     | V <sub>-6</sub> + 1.5V |     | V <sub>CC</sub> – 0.5  | V     |
|                  | High Input Current          |                                                      | -5                     |     | +5                     | μΑ    |
|                  | Low Input Current           |                                                      | -5                     |     | +5                     | μΑ    |
| V <sub>TH</sub>  | Receiver Sensitivity        | See Test Circuit                                     |                        |     | ±0.2                   | V     |

# **ML4670**

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL           | PARAMETER            | CONDITIONS               | MIN                   | TYP   | MAX                   | UNITS           |
|------------------|----------------------|--------------------------|-----------------------|-------|-----------------------|-----------------|
| RS-423           |                      |                          |                       |       |                       |                 |
| V <sub>OSI</sub> | Input Offset         |                          |                       |       | ±3.0                  | ٧               |
| V <sub>DI</sub>  | Differential Inputs  |                          | ±0.2                  |       | ±6.0                  | ٧               |
| V <sub>CM</sub>  | Common Mode Voltage  | See Test Circuit         | V <sub>-6</sub> + 1.5 |       | V <sub>CC</sub> – 0.5 | V               |
| -                | High Input Current   |                          | -5                    |       | +5                    | μΑ              |
|                  | Low Input Current    |                          | -5                    |       | +5                    | μΑ              |
| V <sub>TH</sub>  | Receiver Sensitivity |                          |                       |       | ±0.2                  | V               |
| RS-232           |                      |                          | :                     |       |                       |                 |
| V <sub>TH</sub>  | Input High Threshold |                          | -                     |       | 2.0                   | V               |
| V <sub>TL</sub>  | Input Low Threshold  |                          | 0                     |       |                       | V               |
| SUPPLY           |                      |                          |                       |       |                       |                 |
| V <sub>CC</sub>  |                      |                          | 4.75                  | 5.00  | 5.25                  | $V_{DC}$        |
| V <sub>12</sub>  |                      |                          | 10.8                  | 12.0  | 13.2                  | V <sub>DC</sub> |
| V <sub>-12</sub> |                      |                          | -13.2                 | -12.0 | -10.8                 | $V_{DC}$        |
| IV <sub>CC</sub> | RS-232               |                          | 100                   | 136   | 146                   | mA              |
|                  | RS-449               | No Termination Resistors | 65                    | 92    | 102                   | mA              |
|                  | V.35                 |                          | 130                   | 180   | 190                   | mA              |
|                  | X.21                 |                          | 80                    | 105   | 115                   | mA              |
| IV <sub>12</sub> | RS-232               |                          | 10                    | 27    | 35                    | mA              |
|                  | RS-449               |                          | 10                    | 32    | 40                    | mA              |
|                  | V.35                 |                          | 10                    | 27    | 35                    | mA              |
|                  | X.21                 |                          | 10                    | 27    | 35                    | mA              |
| IV_12            | RS-232               |                          | 80                    | 105   | 115                   | mA              |
|                  | RS-449               |                          | 70                    | 105   | 115                   | mA              |
|                  | V.35                 |                          | 130                   | 180   | 190                   | mA              |
|                  | X.21                 |                          | 75                    | 95    | 105                   | mA              |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2: Typicals are parametric norm at 25°C ambient.

Note 3: The output impedance is the differential output impedance. The impedance to ground is the common mode impedance. These impedances must be supplied by the user. See "Transmission Line Terminations" section of the data sheet.

Note 4: Transition time is the time required for the signal to pass through the transition region (-3V and +3V).



Figure 1. Recommended Power Supply Configuration.

## **FUNCTIONAL DESCRIPTION**

The ML4670 is a programmable physical interface device that implements the electrical interface for any one of the four standards protocols: RS-232, RS-449, X.21/V.36, and V.35. The programming of the device alters the characteristics of the 8 transmitters and 8 receivers to one of the four electrical interfaces. One of these four protocols is typically utilized to interface a wide area network (WAN) to a local area network (LAN) as shown in Figure 2.



Figure 2. Typical Connection that Would Utilize One of the Four Protocols Shown.

## **PROGRAMMING THE ML4670**

Table 1. Protocol Select Logic defines the four modes that are programmed by SO and S1, the protocol used, and the electrical interface that is used for the Data/Clock and Control lines.

| Mode | S <sub>0</sub> | S <sub>1</sub> | Standard  | Data/Clock | Control       |
|------|----------------|----------------|-----------|------------|---------------|
| 1    | 0              | 0              | V.35      | V.35       | RS-232        |
| 2    | . 0            | 1              | RS-232    | RS-232     | RS-232        |
| 3    | . 1            | 0              | RS-449    | RS-422     | RS-422/RS-423 |
| 4    | 1              | 1              | X.21/V.36 | V.11       | V.11          |

**Table 1. Protocol Select Logic.** 

Table 2 shows in much greater detail, for each pin, the electrical interface that is programmed in each mode, both as a DCE and a DTE for each of the receivers and transmitters. The programming of the device for either a DCE or DTE is accomplished by the logic level on the DCE/DTE pin. Note that the programming of the part for the four modes reconfigures the electrical characteristics of each transmitter and receiver. For example, the data/clock transmitters and receivers are differential when programmed into the V.35 mode (S0, S1 = 00). These same transmitters and receivers are single ended RS-232 transmitters and receivers when programmed into the RS-232 mode (S0, S1 = 01).

The corresponding channel is "ON" as indicated by the physical interface designation, or "OFF" if left blank. "OFF" Transmit pins go to a high impedance state, and may generally be left unconnected or terminated, but not driven by external signals.

For example, the pin labeled  $T2_{OUT}(a)$  on a device in DCE mode with S0, S1 = 01 (RS-232 protocol) is "ON" and transmits an RS-232 level into the cable to be received by another device in DTE mode at the pin R1<sub>IN</sub>(a). R1<sub>IN</sub>(a) is "ON" and set to receive a single-ended RS-232 signal.

The "T" means that an appropriate termination for the selected physical interface must be present for correct operation.

|                       | DCE/DTE = 0 | S0, S1 = 00 | S0, S1 = 01 | S0, S1 = 10 | S0, S1 = 11 |
|-----------------------|-------------|-------------|-------------|-------------|-------------|
| Pin                   | DTE         | V.35        | RS-232      | RS-449      | X.21/V.36   |
| R1 <sub>IN</sub> (a)  | Data/Clock  | V.35-T      | RS-232-T    | RS-422-T    | V.11-T      |
| R1 <sub>IN</sub> (b)  | Data/Clock  | V.35-T      | Hi-Z        | RS-422-T    | V.11-T      |
| R2 <sub>IN</sub> (a)  | Data/Clock  | V.35-T      | RS-232-T    | RS-422-T    | V.11-T      |
| R2 <sub>IN</sub> (b)  | Data/Clock  | V.35-T      | Hi-Z        | RS-422-T    | V.11-T      |
| R3 <sub>IN</sub> (a)  | Data/Clock  | V.35-T      | RS-232-T    | RS-422-T    | Hi-Z        |
| R3 <sub>IN</sub> (b)  | Data/Clock  | V.35-T      | Hi-Z        | RS-422-T    | Hi-Z        |
| T1 <sub>OUT</sub> (a) | Data/Clock  | V.35-T      | RS-232      | RS-422      | V.11        |
| T1 <sub>OUT</sub> (b) | Data/Clock  | V.35-T      | Hi-Z        | RS-422      | V.11        |
| T2 <sub>OUT</sub> (a) | Data/Clock  | V.35-T      | RS-232      | RS-422      | Hi-Z        |
| T2 <sub>OUT</sub> (b) | Data/Clock  | V.35-T      | Hi-Z        | RS-422      | Hi-Z        |
| T3 <sub>OUT</sub> (a) | Data/Clock  | V.35-T      | RS-232      | RS-422      | Hi-Z        |
| T3 <sub>OUT</sub> (b) | Data/Clock  | V.35-T      | Hi-Z        | RS-422      | Hi-Z        |
| R4 <sub>IN</sub> (a)  | Control     | RS-232-T    | RS-232-T    | RS-422-T    | V.11-T      |
| R4 <sub>IN</sub> (b)  | Control     | Hi-Z        | Hi-Z        | RS-422-T    | V.11-T      |
| R5 <sub>IN</sub> (a)  | Control     | RS-232-T    | RS-232-T    | RS-422-T    | V.11-T      |
| R5 <sub>IN</sub> (b)  | Control     | Hi-Z        | Hi-Z        | RS-422-T    | V.11-T      |
| R6 <sub>IN</sub> (a)  | Control     | RS-232-T    | RS-232-T    | RS-422-T    | Hi-Z        |
| R6 <sub>IN</sub> (b)  | Control     | Hi-Z        | Hi-Z        | RS-422-T    | Hi-Z        |
| R7 <sub>IN</sub>      | Control     | RS-232-T    | RS-232-T    | RS-423-T    | Hi-Z        |
| R8 <sub>IN</sub>      | Control     | RS-232-T    | RS-232-T    | RS-423-T    | Hi-Z        |
| T4 <sub>OUT</sub> (a) | Control     | RS-232      | RS-232      | RS-422      | V.11        |
| T4 <sub>OUT</sub> (b) | Control     | Hi-Z        | Hi-Z        | RS-422      | V.11        |
| T5 <sub>OUT</sub> (a) | Control     | RS-232      | RS-232      | RS-422      | Hi-Z        |
| T5 <sub>OUT</sub> (b) | Control     | Hi-Z        | Hi-Z        | RS-422      | Hi-Z        |
| T6 <sub>OUT</sub> (a) | Control     | RS-232      | RS-232      | RS-423      | Hi-Z        |
| T6 <sub>OUT</sub> (b) | Control     | Hi-Z        | Hi-Z        | Hi-Z        | Hi-Z        |
| T7 <sub>OUT</sub>     | Control     | RS-232      | Hi-Z        | RS-423      | Hi-Z        |
| T8 <sub>OUT</sub>     | Control     | Hi-Z        | Hi-Z        | Hi-Z        | Hi-Z        |

Table 2. ML4670 Configurations.

|                       | DCE/DTE = 1 | S0, S1 = 00 | S0, S1 = 01 | S0, S1 = 10 | S0, S1 = 11 |
|-----------------------|-------------|-------------|-------------|-------------|-------------|
| Pin                   | DCE         | V.35        | RS-232      | RS-449      | X.21/V.36   |
| T1 <sub>OUT</sub> (a) | Data/Clock  | V.35-T      | RS-232      | RS-422      | V.11        |
| T1 <sub>OUT</sub> (b) | Data/Clock  | V.35-T      | Hi-Z        | RS-422      | V.11        |
| T2 <sub>OUT</sub> (a) | Data/Clock  | V.35-T      | RS-232      | RS-422      | V.11        |
| T2 <sub>OUT</sub> (b) | Data/Clock  | V.35-T      | Hi-Z        | RS-422      | V.11        |
| T3 <sub>OUT</sub> (a) | Data/Clock  | V.35-T      | RS-232      | RS-422      | Hi-Z        |
| T3 <sub>OUT</sub> (b) | Data/Clock  | V.35-T      | Hi-Z        | RS-422      | Hi-Z        |
| R1 <sub>IN</sub> (a)  | Data/Clock  | V.35-T      | RS-232-T    | RS-422-T    | V.11-T      |
| R1 <sub>IN</sub> (b)  | Data/Clock  | V.35-T      | Hi-Z        | RS-422-T    | V.11-T      |
| R2 <sub>IN</sub> (a)  | Data/Clock  | V.35-T      | RS-232-T    | RS-422-T    | Hi-Z        |
| R2 <sub>IN</sub> (b)  | Data/Clock  | V.35-T      | Hi-Z        | RS-422-T    | Hi-Z        |
| R3 <sub>IN</sub> (a)  | Data/Clock  | V.35-T      | RS-232-T    | RS-422-T    | Hi-Z        |
| R3 <sub>IN</sub> (b)  | Data/Clock  | V.35-T      | Hi-Z        | RS-422-T    | Hi-Z        |
| T4 <sub>OUT</sub> (a) | Control     | RS-232      | RS-232      | RS-422      | V.11        |
| T4 <sub>OUT</sub> (b) | Control     | Hi-Z        | Hi-Z        | RS-422      | V.11        |
| T5 <sub>OUT</sub> (a) | Control     | RS-232      | RS-232      | RS-422      | V.11        |
| T5 <sub>OUT</sub> (b) | Control     | Hi-Z        | Hi-Z        | RS-422      | V.11        |
| T6 <sub>OUT</sub> (a) | Control     | RS-232      | RS-232      | RS-422      | Hi-Z        |
| T6 <sub>OUT</sub> (b) | Control     | Hi-Z        | Hi-Z        | RS-422      | Hi-Z        |
| T7 <sub>OUT</sub>     | Control     | RS-232      | RS-232      | RS-423      | Hi-Z        |
| T8 <sub>OUT</sub>     | Control     | RS-232      | RS-232      | RS-423      | Hi-Z        |
| R4 <sub>IN</sub> (a)  | Control     | RS-232-T    | RS-232-T    | RS-422-T    | V.11-T      |
| R4 <sub>IN</sub> (b)  | Control     | Hi-Z        | Hi-Z        | RS-422-T    | V.11-T      |
| R5 <sub>IN</sub> (a)  | Control     | RS-232-T    | RS-232-T    | RS-422-T    | Hi-Z        |
| R5 <sub>IN</sub> (b)  | Control     | Hi-Z        | Hi-Z        | RS-422-T    | Hi-Z        |
| R6 <sub>IN</sub> (a)  | Control     | RS-232-T    | RS-232-T    | RS-423-T    | Hi-Z        |
| R6 <sub>IN</sub> (b)  | Control     | Hi-Z        | Hi-Z        | Hi-Z        | Hi-Z        |
| R7 <sub>IN</sub>      | Control     | RS-232-T    | Hi-Z        | RS-423-T    | Hi-Z        |
| R8 <sub>IN</sub>      | Control     | Hi-Z        | Hi-Z        | Hi-Z        | Hi-Z        |

Table 2. ML4670 Configurations. (Continued)

| Specification              | RS-232                   | RS-422/V.11  | RS-423       | V.35         |
|----------------------------|--------------------------|--------------|--------------|--------------|
| Termination Network        | $3k\Omega$ to $7k\Omega$ | 100Ω         | 450Ω(min)    | 100Ω/126Ω    |
| Output Signal Min., Loaded | ±5V                      | ±2V          | ±4V          | ±0.55V       |
| Operating Mode             | Single-ended             | Differential | Single-ended | Differential |
| Data Rate Max              | 110kbps                  | 10Mbps       | 100kbps      | 10Mbps       |

**Table 3 - Physical Electrical Interfaces** 

## **TERMINATING THE LINES**

Table 3 defines for each electrical interface the termination required, signal swing, operating mode, and data rate. The terminations that are required are external to the chip and must be applied in the proper location for the circuits to operate correctly.

#### V.35 TERMINATION

The V.35 transmitters and receivers are differential and require termination at both the receiver and transmitter. The most commonly used "Y" termination network, described in Figure 3, is two  $51\Omega$  resistors to a common mode point that is connected through a  $120\Omega$  resistor to ground. This termination network is required at both ends of the cable for correct operation of the transmitter and receiver.

## **RS-422 & V.11 TERMINATION**

The RS-422 and V.11 transmitters and receivers are differential and are the electrical interface utilized when the ML4670 is programmed into the RS-449 or X.21/V.36 protocol mode. The transmitter pair require a single terminating resistor of  $100\Omega$  at the receiver end as shown in Figure 4.

#### **RS-423 TERMINATION**

The RS-449 protocol may utilize RS-423 single-ended transmitters and receivers on two of the control lines. The termination required on the RS-423 lines is a  $450\Omega$  resistor to ground at the receiving end as shown in Figure 5.



Figure 3. V.35 Transmitter and Receiver Termination.



Figure 4. RS-422 or V.11 Receiver Termination.



Figure 5. RS-423 Receiver Termination.

An application note is available that shows how to accomplish the application termination using the connector method, and also by using programmable analog switches.

#### **RS-232 TERMINATION**

The RS-232 interface requires a termination similar to the RS-423. It is a single-ended interface that requires a termination resistor of 3k to  $7k\Omega$  on the receiving end.

The typical application will require that the equipment be configured at the customer site for the desired protocol. This presents a problem of how to achieve this in a straightforward manner. There are three ways to accomplish the insertion of the correct termination on the correct pins for a specific application. It can be accomplished by jumpers on the printed circuit board, either manually or through analog switches, or by the design of a specific cable that connects the proper termination to the lines by containing the termination resistors and connections in the cable connector. This last technique requires a different connector and cable for each protocol.



Figure 6. RS-232 Receiver Termination.

#### V.35 SIGNAL AMPLITUDE

The resistor that is connected from ground to pin R35 controls the amplitude of the transmitter outputs when programmed into the V.35 mode. An external resistor is used to reduce the thermal effects from the chip and to precisely set the amplitude. A 430 $\Omega$  ±5% resistor is recommended. This value will yield the ±550mV swing specified by the V.35 specification.

#### RS-232 & RS-423 SLEW RATE CONTROL

The slew rate of the transmitters when programmed into the RS-232 or RS-423 mode is controlled by the resistor connected from Pin R232 to ground. The recommended value for this resistor is  $62k\Omega$  ±5%. This value will yield a slew rate of approximately 10 V/µsec which is well within the specification limit of 30V/µsec max. A 10V/µsec slew rate will yield a rise and fall time of approximately 1µsec with a ±5V swing.

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML4670CQ    | 0°C to 70°C       | 84-Pin PLCC (Q84) |



# **High-Speed Data Quantizer**

## **GENERAL DESCRIPTION**

The ML6622 high-speed data quantizer (post-amplifier) is a low noise, wide-band, BiCMOS monolithic IC designed for high-speed signal recovery applications, such as FDDI, Fast Ethernet, and ATM. An internal DC restoration feedback loop nulls any offset voltage produced in the input stage. The limiting amplifier contributes to a high level of sensitivity and a minimum of duty cycle distortion.

The output of the data path is a high-speed comparator with ECL outputs. An enable pin gates the comparator on or off in response to the input signal level or a system control signal.

The Link Detect circuit provides an Assert-Deassert function with a user-selectable threshold voltage. This circuit monitors the input signal and provides an ECL High output within 100ms of signal acquisition and an ECL Low output within 350ms of signal loss. The ECL discriminator output can be used to disable the comparator when the signal is below the user-selected threshold. LINKLED drives an LED for a visible indication of the link status.

## **FEATURES**

- 200 MHz bandwidth
- Low noise design
- Adjustable Link Detect function
- Low power design: 35mA typical
- Used with the ML6633 LED driver

#### APPLICATIONS

- FDDI
- Fast Ethernet, 100BASE-FX
- ATM (SONET), 155Mbps
- Fibre Channel, 133 or 266Mbps
- Proprietary high-speed fiber optic data links

## **BLOCK DIAGRAM**



# **PIN DESCRIPTION**

| PIN# | NAME                 | FUNCTION                                                                                                                                                                                                               | NAME | PIN#               | FUNCTION                                                                                                                                                                                                                                       |
|------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | ENABLE               | ECL input active low. When this input is tied to LINKLED the ECL comparator output is automatically enabled and disabled by the Link Detect circuit. This input can be tied to GND for continuous enable. When the ECL | 10   | THIN               | Threshold Input. A voltage applied to this input pin sets the minimum amplitude of the input signal required to cause the link detect to activate. In most cases this can be tied to V <sub>REF</sub> .  Ground connection for noise sensitive |
|      |                      | Comparator is disabled, ECL OUT-<br>goes low and ECL OUT+ goes high.                                                                                                                                                   |      | G. 1271            | circuits in the chip; the input amplifier,                                                                                                                                                                                                     |
| 2    | LINKLED              | Link Detect Status output. LINKLED is an open collector active low signal. It will be active low when the input signal applied to V <sub>IN+</sub> ,V <sub>IN-</sub> exceeds                                           |      |                    | DC restoration loop, part of the Comparator and part of the link detect circuit. In some system designs, it may be advantageous to separate GND and GNDA.                                                                                      |
|      |                      | the programmed threshold level at the THIN pin. Capable of driving a 20mA LED indicator.                                                                                                                               | 12   | $V_{IN-}$          | This input pin should be capacitively coupled to the input source or to $V_{CC}A$ .                                                                                                                                                            |
| 3    | $V_{CC}$             | Positive Power Supply. +5 volts                                                                                                                                                                                        | 13   | $V_{IN+}$          | This input pin should be capacitively coupled to the input source or to $V_{CC}A$ .                                                                                                                                                            |
|      | ECL OUT+<br>ECL OUT- | Positive and Negative ECL Comparator outputs. 1mA internal pull downs are incorporated.                                                                                                                                | 14   | V <sub>CC</sub> A  | Positive power supply V <sub>CC</sub> for noise sensitive circuits as mentioned in GNDA. +5 volts.                                                                                                                                             |
| 6    | GND                  | Ground connection. Used for less noise sensitive nodes.                                                                                                                                                                | 15   | CAP                | A capacitor is tied from this pin to $V_{RFF}$ . This capacitor sets the lower                                                                                                                                                                 |
| 7    | LINK+                | Positive ECL Link Detect output. Active high when the input signal exceeds the programmed Link Detect threshold.  1mA internal pull down current sources.                                                              |      |                    | frequency rejection and helps remove internal DC offset. This capacitor should be 10 times larger than the input capacitors.                                                                                                                   |
| 8    | LINK –               | Negative ECL Link Detect output. Active low when the input signal exceeds the programmed Link Detect threshold. 1mA internal pull down current sources.                                                                | 16   | C <sub>TIMER</sub> | A capacitor from this pin to ground determines the Link Detect response time. To Meet FDDI specifications this capacitor should be 2,000pF. This capacitor can be removed for faster response time.                                            |
| 9    | $V_{REF}$            | A 2.5V reference with respect to GND.                                                                                                                                                                                  |      |                    |                                                                                                                                                                                                                                                |

# **PIN CONNECTION**

ML6622 16-Pin Narrow SOIC (S16N)



## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>CC</sub>      | GND -0.3V to 6V                |
|----------------------|--------------------------------|
|                      | GND -0.3V to 6V                |
|                      | GND – $0.3V$ to $V_{CC} + 0.3$ |
| Junction Temperature |                                |

| Storage Temperature Range65°C        | to 150°C |
|--------------------------------------|----------|
| Lead Temperature (Soldering 10 sec.) | 260°C    |
| Thermal Resistance                   | 100°C/W  |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{CC}$  =  $V_{CC}$  = 5V  $\pm$  10%,  $T_A$  = Operating Temperature Range. (Note 1)

| SYMBOL                           | PARAMETER                                          | CONDITIONS                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | MIN              | TYP              | MAX              | UNITS             |
|----------------------------------|----------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|------------------|-------------------|
| I <sub>CC</sub>                  | V <sub>CC</sub> Supply Current                     | No load on ECL outputs                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  | 35               | 50               | mA                |
| V <sub>REF</sub>                 | Reference Voltage                                  |                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.30             | 2.47             | 2.57             | V                 |
| IV <sub>REF</sub>                | V <sub>REF</sub> Output Current                    |                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -1               | 3                | +5               | mA                |
| V <sub>IN</sub>                  | Input Signal Range                                 |                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3.5              |                  | 1600             | mV <sub>P-P</sub> |
| V <sub>TH</sub> ADJ<br>Range     | External Voltage<br>at THIN to set V <sub>TH</sub> |                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.5              |                  | V <sub>REF</sub> | V                 |
| EN                               | Input-referred Voltage Noise                       | 100 MHz BW                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  | 25               |                  | $\mu V_{RMS}$     |
| R <sub>IN</sub>                  | Input Resistance                                   | V <sub>IN</sub> +, V <sub>IN</sub> -                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 500              | 770              | 1500             | Ω                 |
| I <sub>THIN</sub>                | Input Bias Current of THIN                         |                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -100             |                  | +100             | μА                |
| V <sub>OL</sub> -V <sub>CC</sub> | ECL Output Voltage-Low                             | Through $50\Omega$ to $V_{CC}$ –2V                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -1.810           | -1.730           | -1.620           | V                 |
| V <sub>OH</sub> -V <sub>CC</sub> | ECL Output Voltage-High                            | Through $50\Omega$ to $V_{CC}$ –2V                              | C Suffix                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | -1.025<br>-1.025 | -0.963<br>-0.963 | -0.800<br>-0.780 | V                 |
| t <sub>r</sub>                   | Data Output Rise Time                              |                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.5              |                  | 1.3              | ns                |
| tf                               | Data Output Fall Time                              |                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.5              | : '              | 1.3              | ns                |
| ink Detect                       | *                                                  |                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |                  |                  |                   |
| AS_Max                           | Assert Time (off to on)                            | C <sub>TIME</sub> = 2000pF                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0                |                  | • 100            | μs                |
| ANS_Max                          | Deassert Time (on to off)                          | C <sub>TIME</sub> = 2000pF                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0                |                  | 350              | μs                |
| V <sub>TH</sub>                  | Input threshold<br>Hysteresis                      | THIN = V <sub>REF</sub> Assert                                  | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 8<br>1.5         | 10<br>1.7        | 12 2             | mV<br>dB          |
| BW                               | Bandwidth 1-3dB                                    |                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  | 200              | 12               | MHz               |
| VIPW                             | Minimum Input Pulse Width                          |                                                                 | Control of the Contro | -                | 5                |                  | ns                |
| DCD                              | Duty Cycle Distortion<br>Peak-to-peak              | Data rate = 155Mb/s<br>50% duty cycle input                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  | 0.5              |                  | ns                |
| DDJ                              | Data Dependent Jitter<br>Peak-to-peak              | FDDI – 56 Data Pattern<br>V <sub>IN</sub> = 60mV, Data rate = 1 | 25Mb/s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                  | 1.2              |                  | ns                |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case conditions.

## **FUNCTIONAL DESCRIPTION**

The ML6622 high speed data quantizer accepts a low level analog signal from a pin diode and transimpedance amp front end and converts it into digital ECL levels for subsequent digital processing. The input signal, from a transimpedance amplifier, is immediately amplified by a two-stage video amplifier. The output of this amplifier feeds two parallel paths.

The data path is comprised of a high speed comparator that outputs PECL differential data on the ECL OUT± pins. The Link Detection path monitors the magnitude of the amplified input signal, compares it to a user-settable threshold, and provides the result of the comparison as a PECL differential output on the Link± pins. The timer following the threshold block is used to set the Link Detect output acquire and deacquire time using a capacitor.

#### **AMPLIFIER**

The amplifier is a two stage video amplifier with a gain of approximately 55V/V. Maximum sensitivity is achieved through the use of the DC restoration feedback loop and AC coupling the input. The AC coupling input capacitors, in conjunction with the input impedance of the amplifier, establish a high pass filter with the lower 3dB point determined by the input resistance and the input coupling capacitors. This cap also adds a secondary pole to the offset loop.

Since the amplifier has a differential input, two AC capacitors of equal value are required. If the signal driving the input is single ended, the other coupling capacitor should be tied to  $V_{CC}$ .

A low-pass filter in the offset loop is created with the capacitor on pin 15 (CAP). The lower 3dB point controlled by a capacitor tied from the CAP pin to  $V_{REF}$  as shown in the application circuit. For stability reasons the value of the capacitor on the CAP pin should be 10 times larger than the input coupling capacitors. The 3dB point is given by the following equation:

$$F_{3dB} = \frac{1}{2\pi \times 100k \times C}$$

Although the input is AC coupled, the offset voltage within the amplifier will be present at the amplifier's output. The removal of the dc offset in the amplifier helps the circuit respond to small input voltages, and reduces duty-cycle distortion. In order to reduce this error, a negative feedback loop nulls the offset voltage. An external capacitor connected to the CAP pin is used to store the offset voltage. This voltage is compared to V<sub>REF</sub> and a difference current proportional to the result is applied to the negative side of the input stage of the AMP circuit block thereby nulling the DC offset.

#### **COMPARATOR**

A high speed ECL comparator with PECL outputs is used for the quantization function. The comparator has an Enable input pin which takes an ECL level. This Enable pin is normally driven by LINKLED, which causes the output to be enabled when the link is up and disabled when the link is down. When ENABLE is low the comparator is operational. When ENABLE is high the comparator is disabled causing ECL OUT+ to go low and ECL OUT+ to go high. The ENABLE pin can be tied to ground to keep the comparator permanently enabled.

#### LINK DETECT CIRCUIT

The Link Detection Circuit is used to accurately measure the input amplitude to determine whether it is large enough to reliably recover the input signal. Once the Bit Error Rate (BER) for the ML6622 receive circuit is determined, the link detect threshold can be set so that the Link Detect Circuit will shut off before the error rate exceeds the link requirement.

The Link Detection Circuit consists of three functional blocks; Thresh, Timer, and Link Out. Thresh detects the output of Amp and compares it to a programmable threshold input THIN. As long as the input amptitude is greater than the programmable threshold input, the Link Detect output remains active.

When the peak input drops below THIN, Thresh's output changes state and Timer delays the Link Out state change for a programmable amount of time. When using the default C<sub>TIME</sub> capacitance of 2000pF, the deassert time and the assert time values conform to the ANSI X3.166-1990 PMD standard for FDDI.

To improve stability, the Link Detect circuit includes 1.7dB of hysteresis.

The  $V_{REF}$  output can be tied directly to THIN to set the Link Detect threshold. For greater sensitivities,  $V_{REF}$  can be divided down before applied to THIN. The formula for the threshold on the thin pin is as follows:

Threshold(Assert) = 
$$\frac{V_{THIN}}{500}$$

Threshold(Deassert) = 
$$\frac{V_{THIN}}{750}$$

# **APPLICATION CIRCUIT**



# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE                   |
|-------------|-------------------|---------------------------|
| ML6622CS    | 0° to 70°C        | 16-Pin Narrow SOIC (S16N) |
| ML6622IS    | -40° to 85°C      | 16-Pin Narrow SOIC (S16N) |



# **ML6633**

# **High Speed Fiber Optic LED Driver**

#### **GENERAL DESCRIPTION**

The ML6633 is a high speed fiber optic LED driver suited for networking applications up to 200 Mbps. The part is capable of driving up to 82mA of current through a fiber optic LED from an ECL level input signal. Its efficient output stage provides a high current that can be programmed for accurate absolute output level which insures precise launch power.

The LED driver's output stage provides a fast well matched rise and fall time through a unique differential output stage.

The ML6633 high speed fiber optic LED driver is implemented in BiCMOS process and is available in an 8-pin SOIC package.

#### **FEATURES**

- Data rates up to 200Mbps
- Current driven output for accurate launch power
- Programmable output current from 20mA to 82mA
- High Efficiency Output Stage
- Low EMI/RFI Noise
- **■** ECL inputs

#### **APPLICATIONS**

- FDDI
- Fast Ethernet, 100BASE-FX
- ATM (SONET), 155Mbps
- Proprietary high-speed fiber optic data links

## **BLOCK DIAGRAM**



# **PIN CONNECTION**



| PIN I | PIN DESCRIPTION |                                                     |     |          |                                                                                                            |  |
|-------|-----------------|-----------------------------------------------------|-----|----------|------------------------------------------------------------------------------------------------------------|--|
| PIN   | NAME            | DESCRIPTION                                         | PIN | NAME     | DESCRIPTION                                                                                                |  |
| 1     | NC              |                                                     | 6   | RTSET    | Output current programming pin.                                                                            |  |
| 2     | ECLP            | Positive ECL data input controls signal to the LED. |     |          | Connect a resistor of value 2/I <sub>LED</sub> from this pin to ground to set the high LED output current. |  |
| 3     | ECLN            | Negative ECL data input.                            | 7   | IOUT     | Fiber optic LED drive pin. Connect the                                                                     |  |
| 4     | NC              |                                                     |     |          | LED between this pin and V <sub>CC</sub> .                                                                 |  |
| 5     | GND             | Negative power supply ground.                       | 8   | $V_{CC}$ | Positive power supply. +5 volts.                                                                           |  |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>CC</sub>           | GND -0.3V to 6V |
|---------------------------|-----------------|
| Input Pin Voltages        |                 |
| LED Output Current (IOUT) |                 |

| Peak DC Output Current (IOUT)         | 82mA  |
|---------------------------------------|-------|
| Storage Temperature                   |       |
| Lead Temperature (Soldering 10 sec)   | 260°C |
| Thermal Resistance (θ <sub>IA</sub> ) |       |
| . ,, .                                |       |

# **ELECTRICAL CHARACTERISTICS**

Over the recommended operating conditions of  $T_A$  = Operating Temperature Range,  $V_{CC}$  = 5V  $\pm$  5%, RTSET = 26.1 $\Omega$   $\pm$  1%, unless otherwise specified. (Note 1)

| SYMBOL                                 | PARAMETER                                              | CONDITIONS | MIN | TYP. | MAX                   | UNITS    |
|----------------------------------------|--------------------------------------------------------|------------|-----|------|-----------------------|----------|
| I <sub>CC</sub>                        | Supply Current                                         |            |     |      | 40mA+l <sub>OUT</sub> | mA       |
| I <sub>LEDH</sub><br>I <sub>LEDL</sub> | LED Current Accuracy (IOUT)<br>High<br>Low             |            | 70  | 75   | 82<br>0.1             | mA<br>mA |
| t <sub>R</sub>                         | Rise Time (IOUT)                                       |            |     |      | 2                     | ns       |
| t <sub>F</sub>                         | Fall Time (IOUT)                                       |            |     |      | 2                     | ns       |
| t <sub>PLH</sub><br>t <sub>PHL</sub>   | Propagation Delay (IOUT)<br>Low to High<br>High to Low |            |     |      | 10<br>10              | ns<br>ns |
| t <sub>PWD</sub>                       | Pulse Width Distortion (IOUT)                          |            |     |      | 0.5                   | ns       |
| I <sub>ECL</sub>                       | ECL Input Current                                      |            |     |      | 20                    | μΑ       |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

# **FUNCTIONAL DESCRIPTION**

The ML6633 accepts ECL input signals and generates a high speed, high accuracy output current which is independent of supply voltage variations. The output current is programmable up to 82mA.

The ECL input stage is a standard NPN differential pair with a common mode range of between 1V and 4.5V with a +5V supply. With this common mode range it is possible to convert the ECL inputs into TTL. If the ECLN input is biased up to the TTL switching level, the ECLP pin can be driven by a TTL or CMOS output. Figure 1b shows a circuit implementing this technique. This circuit may degrade pulse width distortion and should be checked for acceptable performance in this configuration.

Output current to the LED is set by connecting the appropriate resistance from RTSET to ground. The high level output voltage at RTSET will be 2.0V. The current in the external resistor will be equal to the current through the LED. The output current with RTSET set to  $26.1\Omega$  will be:

 $I_{LED}(HIGH) = 2.0V/R_{TSET} = 2.0V/26.1\Omega = 75mA.$ 



a)  $I_{OUT} = 75 \text{mA}$ 



b) ECL-to-TTL Conversion

Figure 1. Typical Applications

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE          |
|-------------|-------------------|------------------|
| ML6633CS    | 0°C to 70°C       | 8-Pin SOIC (S08) |



# ML6671

# **TP-PMD Transceiver**

### **GENERAL DESCRIPTION**

The ML6671 is a complete monolithic transceiver for 125 Mbaud MLT-3 encoded data transmission over Category 5 Unshielded Twisted Pair and Shielded Twisted Pair cables. The adaptive equalizer in the ML6671 will accurately compensate for line losses of up to 100m of UTP. The part requires only external 1% resistors for accurate equalization.

The ML6671 receive section consists of an equalizing filter with a feedback loop for controlling effective line compensation. The feedback loop contains a filter and detection block for determining the proper control signal. The ML6671 also contains data comparators with precisely controlled slicing thresholds and an MLT-3 to NRZI translator. An ECL 100K compatible buffer at the output interfaces directly with existing FDDI PHY silicon from various manufacturers.

The ML6671 transmit section accepts ECL 100K compatible NRZI inputs and converts them to differential current mode MLT-3 signals. Transmit amplitude is controlled by a single external resistor.

Several additional functions are provided by the ML667 to simplify applications. A common-mode reference is provided to set the input DC level for the equalizer and

the near-end transformer winding. This terminal may be used as an AC ground for the transformer center-tap or termination resistors. The transmitter can be disabled to provide true quiet line.

The ML6671 is implemented in a BiCMOS process. A differential signal path throughout minimizes the effects of power supply transients and noise.

#### **FEATURES**

- Transmitter converts NRZ/RECL signals to MLT-3 current driven outputs
- Transmitter can be externally turned off for true quiet line
- Receiver includes adaptive equalizer and MLT-3 to NRZI decoder
- Operates over 100 meters of STP or category 5 UTP Twisted Pair Cable
- 32-pin surface mount package

# **APPLICATIONS**

- FDDI over copper (TP-PMD)
- Fast Ethernet (100BASE-TX)



# PIN CONFIGURATION





# PIN DESCRIPTION

| NAME              | FUNCTION                                                                                                                             | NAME              | FUNCTION                                                                                                                                                                       |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TXIN+, TXIN-      | These differential ECL100K compatible inputs receive NRZI data from the PHY for transmission.                                        | RXOUT+,<br>RXOUT– | Differential ECL100K compatible outputs provide NRZI encoded data to the PHY.                                                                                                  |
| TPOUT+,<br>TPOUT- | Outputs from the NRZI-MLT3 state machine drive these differential current outputs. The transmitter filter/transformer                | CAP1, CAP2        | Two external capacitors connected to these pins sets the time constant for the adaptation in the equalizer loop as well as for signal detect response.                         |
| <del>ГРВК</del>   | module connects the media to these pins. This TTL input enables transmitter- receiver loopback internally when asserted low.         | RRSET1,<br>RRSET2 | Internal time constants controlling the equalizer's transfer function are set by an external resistor connected across these pins.                                             |
| TXOFF             | This TTL input forces the NRZI-MLT3 state machine to a quiet state when asserted low.                                                | CMREF             | This pin provides a DC common mode reference point for the receiver inputs.                                                                                                    |
| RTSET1,<br>RTSET2 | An external 1% resistor connected between these pins controls the transmitter output current amplitude. IOUT = 64 x 1.25V/RTSET      | RVCCA,<br>RVCCD   | Analog and digital supply pins are separated to isolate clean and noisy circuit functions. Both supplies are nominally +5 volts.                                               |
| TVCCA,            | Separate analog and digital transmitter                                                                                              | RGND              | Receiver ground.                                                                                                                                                               |
| TVCCD             | sensitive circuitry from noise generating                                                                                            | RSET1, RSET2      | An external $5K\Omega$ resistor across these pins sets up an internal reference current.                                                                                       |
|                   | digital functions. Both supplies are nominally +5 volts.                                                                             | RTH1, RTH2        | An external resistor connected across                                                                                                                                          |
| TGNDA,<br>TGNDD   | Analog and digital transmitter grounds provide separate return paths for clean and noisy signals.                                    |                   | these pins sets the internal levels for<br>equalization as well as signal detect. This<br>resistor allows compensation for transmit<br>and magnetics variations. RTH should be |
| SD+, SD-          | These differential ECL100K compatible outputs indicate the presence of a data signal with an amplitude exceeding a preset threshold. |                   | set to match the peak-to-peak transmit amplitude. V <sub>AMP</sub> = 16 x 1.25 x RTH/RSET where V <sub>AMP</sub> is the peak-to-peak amplitude of the transmit output with     |
| TPIN+, TPIN-      | MLT-3 encoded data from the receiver filter/<br>transformer module enters the receiver<br>through these pins.                        |                   | zero length cable.                                                                                                                                                             |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings and functional device operation is not implied.

| V <sub>CC</sub> Supply Voltage Range  | GND -0.3V to 6V                |
|---------------------------------------|--------------------------------|
| Input Voltage Range                   |                                |
| Digital Inputs                        | GND $-0.3$ V to $V_{CC} + 0.3$ |
| Output Current                        |                                |
|                                       | 50mA                           |
| All other outputs                     | 10mA                           |
| Junction Temperature                  | 150°C                          |
| Storage Temperature                   | –65°C to 150°C                 |
| Lead Temperature (Soldering,          | 10 sec) 260°C                  |
| Thermal Resistance (θ <sub>IA</sub> ) |                                |
|                                       | 60°C/W                         |
| TOFP                                  | 80°C\\\                        |

## **OPERATING CONDITIONS**

| V <sub>CC</sub> Supply Voltage       | 5V ± 5%            |
|--------------------------------------|--------------------|
| T <sub>A</sub> , Ambient Temperature | 0°C to 70°C        |
| RTSET                                | 2k <b>Ω</b> ±1%    |
| RRSET                                | 9.53k <b>Ω</b> ±1% |
| RSET                                 | 5kΩ ±1%            |
| RTH                                  | 500Ω ±1%           |
| CAP1, CAP2                           | 0.33μF ±5%         |
| Receive transformer insertion loss   | <-0.5dB            |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = 5V \pm 5\%$ , RTSET =  $2.0k\Omega$ , RTH =  $500\Omega$ .

| PARAMETER                                                          | CONDITIONS | MIN                    | TYP                 | MAX                    | UNITS                |
|--------------------------------------------------------------------|------------|------------------------|---------------------|------------------------|----------------------|
| DC Characteristics                                                 |            |                        | -                   |                        |                      |
| Supply Current RVCCD RVCCA TVCCD TVCCA RVCCA + TVCCD + TVCCA       |            |                        | 67<br>52<br>25<br>6 | 170                    | mA<br>mA<br>mA<br>mA |
| TTL Inputs (TXOFF, LPBK)                                           |            |                        |                     |                        |                      |
| V <sub>IL</sub> Input Low Voltage                                  |            |                        |                     | 0.8                    | V                    |
| V <sub>IH</sub> Input High Voltage                                 |            | 2.0                    |                     |                        | V                    |
| Differential Inputs (TPIN±, TXIN±)                                 |            |                        |                     |                        |                      |
| TPIN+, TPIN-<br>Common Mode Input Voltage                          |            | 2.2                    |                     | V <sub>CC</sub>        | V                    |
| TPIN+, TPIN-<br>Differential Input Voltage                         |            |                        |                     | 1.5                    | ٧                    |
| TPIN+, TPIN-<br>Differential Input Resistance                      |            | 10.0K                  |                     |                        | Ω                    |
| TPIN+, TPIN-<br>Common Mode Input Current                          |            |                        |                     | +10                    | μΑ                   |
| TXIN+, TXIN–<br>Input Voltage HIGH (V <sub>IH</sub> )              |            | V <sub>CC</sub> -1.165 |                     | V <sub>CC</sub> -0.88  | V                    |
| TXIN+, TXIN–<br>Input Voltage LOW (V <sub>IL</sub> )               |            | V <sub>CC</sub> -1.810 |                     | V <sub>CC</sub> -1.475 | ٧                    |
| TXIN+, TXIN-<br>Input Current LOW (I <sub>IL</sub> )               |            | 0.5                    |                     |                        | μА                   |
| TXIN+, TXIN-<br>Input Current HIGH (I <sub>IH</sub> )              |            |                        | -                   | 50                     | μА                   |
| Differential Outputs (SD±, RXOUT±, TPOU                            | T±)        | ,                      |                     |                        |                      |
| SD+, SD-, RXOUT+, RXOUT-<br>Output Voltage HIGH (V <sub>OH</sub> ) | Note 4     | V <sub>CC</sub> -1.025 |                     | V <sub>CC</sub> -0.88  | V                    |
| SD+, SD-, RXOUT+, RXOUT-<br>Output Voltage LOW (V <sub>OL</sub> )  | Note 4     | V <sub>CC</sub> -1.81  |                     | V <sub>CC</sub> -1.62  | V                    |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                                                                  | CONDITIONS                          | MIN  | TYP | MAX  | UNITS |
|----------------------------------------------------------------------------|-------------------------------------|------|-----|------|-------|
| Differential Outputs (SD±, RXOUT±, TPOU                                    | JT±) (Continued)                    |      |     |      |       |
| TPOUT+, TPOUT-<br>Output Current HIGH                                      | $V_{OUT} = V_{CC} \pm 0.5$ , Note 3 | 38.0 |     | 42.0 | mA    |
| TPOUT+, TPOUT-<br>Output Current LOW                                       | $V_{OUT} = V_{CC} \pm 0.5$ , Note 3 | 0    |     | 0.5  | mA    |
| TPOUT+, TPOUT-<br>Output Current Offset                                    | Note 2                              |      |     | 0.5  | mA    |
| TPOUT+, TPOUT-V <sub>OUT</sub> = V <sub>CC</sub><br>Output Amplitude Error | Note 2, 3                           | -5.0 |     | 5.0  | %     |
| TPOUT+, TPOUT- $V_{OUT} = V_{CC} \pm 1.1V$<br>Output Voltage Compliance    |                                     | -2.0 |     | +2.0 | %     |
| AC Characteristics                                                         |                                     |      |     |      |       |
| TPOUT+, TPOUT-<br>Rise/Fall Time                                           | Note 1                              |      | 2.0 |      | ns    |
| TPOUT+, TPOUT-<br>Output Jitter                                            | Note 1                              |      | 0.8 |      | ns    |
| RXOUT+, RXOUT–<br>Rise/Fall Time                                           | Note 1                              |      |     | 5    | ns    |
| RXOUT+, RXOUT-<br>Output Jitter                                            | Note 1                              |      | 2.0 |      | ns    |

Note 1. Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2. Low Duty cycle pulse testing is performed at TA.

Note 3. Output current amplitude is determined by  $I_{OUT} = 64 \times 1.25 \text{V/RTSET}$ .

Note 4. Output voltage levels are specified when terminated by  $50\Omega$  to  $V_{CC}$  – 2V or equivalent load.

## **FUNCTIONAL DESCRIPTION**

The ML6671 MLT-3 transceiver is a physical media dependent transceiver that allows the transmission and reception of 125 Mbaud data over shielded twisted pair cable or category 5 unshielded twisted pair cable. It provides a standard Physical Media Dependent (PMD) interface compatible with many FDDI chip sets.

The transmit section accepts NRZI data, converting it to a three level MLT-3 code and sending the information on a two pin current driven transmitter. The transmitted output passes through an external low pass filter and transformer before entering the connectors to the STP or UTP cable. The output amplitude of the transmitted signal is programmable through the external RTSET resistor.

The receive section accepts MLT-3 coded data after passing through an isolation transformer and band limiting filter. Before the data con be converted from MLT-3 back to NRZI, the adaptive equalizer is used to compensate for the amplitude and phase distortion incurred from the cable. The adaptive control section determines the cable length and adjusts the equalizer accordingly. A parallel 10pF capacitor can be connected between TPIN+ and TPIN- to improve Bit Error Rate.

The adaptive control block governs both the equalization level as well as the link detection status. The link detection threshold has a fixed relationship to the overall equalization level which is currently 25% of the transmitted amplitude. For the link status to be true, a minimum level signal must be received. When the input signal is small, the equalization will be at its maximum.

After the signal has been equalized, it passes into the MLT-3 to NRZI converter where it is converted back to NRZI and fed through the loopback multiplexer onto the RXOUT± pins.

Figure 1 shows a timing diagram of NRZI data and the equivalent MLT-3 data. The MLT-3 data shows the output current I<sub>OUT</sub> for one side of the transmitter, either TPOUT+ or TPOUT-. The other transmit output pin will be the complement. Whenever there is a change in level in NRZI, MLT-3 will change levels too. The maximum fundamental frequency of MLT-3 is half of the maximum fundamental of NRZI.

Figure 2 shows a typical gain vs frequency plot of the adaptive equalizer for 0, 25, 50, 75 and 100 meter category 5 cable lengths.









Figure 2. Equalization Range



Application Example of ML6671 Configured for 2.0V<sub>P-P</sub> Transmit Amplitude on C5 UTP.

Note 1. Split 100K ECL terminations are  $82\Omega$  and  $130\Omega$  to VCC and GND respectively.

Note 2. Recommended power supply bypass capacitors are 0.1µF with optional 10µF tantalum in parallel.

Note 3. Transformer turns ratio is 1:1.

Note 4. LPBK and TXOFF inputs are active LOW.

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE             |
|-------------|-------------------|---------------------|
| ML6671CQ    | 0°C to 70°C       | 32-Pin PLCC (Q32)   |
| ML6671CH    | 0°C to 70°C       | 32-Pin TQFP (H32-7) |



# ML6672

# **ATM UTP Transceiver**

#### **GENERAL DESCRIPTION**

The ML6672 is a complete monolithic transceiver for 155Mbps NRZ encoded data transmission over Category 5 Unshielded Twisted Pair and Shielded Twisted Pair cables. The ML6672 is compliant with the ATM Forum 155Mbps Twisted Pair Specification. The adaptive equalizer in the ML6672 will accurately compensate for line losses of up to 100m of UTP. The part requires only external 1% resistors for accurate equalization.

The ML6672 receive section consists of an equalizing filter with a feedback loop for controlling effective line compensation. The feedback loop contains a filter and detection block for determining the proper control signal. An ECL 100K compatible buffer at the output interfaces directly with ATM physical interface chips.

The ML6672 transmit section accepts ECL 100K compatible NRZ inputs.

Several additional functions are provided by the ML6672 to simplify applications. A common-mode reference is provided to set the input DC level for the equalizer and

the near-end transformer winding. This terminal may be used as an AC ground for the transformer center-tap or termination resistors. A link status circuit monitors line integrity and provides a proper logic level output signal to interface with the host system.

The ML6672 is implemented in a BiCMOS process. A differential signal path throughout minimizes the effects of power supply transients and noise.

## **FEATURES**

- Complies with ATM Forum 155Mbps Twisted Pair Specification
- Transmitter can be externally turned off for true quiet line
- Receiver includes adaptive equalizer
- Operates over 100 meters of STP or category 5 UTP Twisted Pair Cable
- 32-pin surface mount package
- Semi-standard options available

#### **BLOCK DIAGRAM**



## PIN CONFIGURATION





## PIN DESCRIPTION

| NAME                    | FUNCTION                                                                                                                                     | NAME              | FUNCTION                                                                                                                                                                       |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $TX_{IN}+$ , $TX_{IN}-$ | These differential ECL100K compatible inputs receive NRZ data from the PHY for transmission.                                                 | RXOUT+,<br>RXOUT- | Differential ECL100K compatible outputs provide NRZ encoded data to the PHY.                                                                                                   |
| TPOUT+,<br>TPOUT-       | Outputs from the NRZ buffer drive these differential current outputs. The transmitter filter/transformer module                              | CAP1, CAP2        | Two external capacitors connected to these pins sets the time constant for the adaptation in the equalizer loop as well as for signal detect response.                         |
| <u>LPBK</u>             | connects the media to these pins. This TTL input enables transmitter- Receiver loopback internally when asserted low.                        | RRSET1,<br>RRSET2 | Internal time constants controlling the equalizer's transfer function are set by an external resistor connected across these pins.                                             |
| TXOFF                   | This TTL input forces the NRZ buffer to a quiet state when asserted low.                                                                     | CMREF             | This pin provides a DC common mode reference point for the receiver inputs.                                                                                                    |
| RTSET1,<br>RTSET2       | An external 1% resistor connected between these pins controls the transmitter output current amplitude. I <sub>OUT</sub> = 64 x 1.25 V/RTSET | RVCCA,<br>RVCCD   | Analog and digital supply pins are separated to isolate clean and noisy circuit functions. Both supplies are nominally +5 volts.                                               |
| TVCCA,                  | Separate analog and digital                                                                                                                  | RGND              | Receiver ground.                                                                                                                                                               |
| TVCCD                   | isolate sensitive circuitry from noise                                                                                                       | RSET1, RSET2      | An external $5K\Omega$ resistor across these pins sets up an internal reference current.                                                                                       |
|                         | generating digital functions. Both supplies are nominally +5 volts.                                                                          | RTH1, RTH2        | An external resistor connected across                                                                                                                                          |
| TGNDA,<br>TGNDD         | Analog and digital transmitter grounds provide separate return paths for clean and noisy signals.                                            |                   | these pins sets the internal levels for<br>equalization as well as signal detect. This<br>resistor allows compensation for transmit<br>and magnetics variations. RTH should be |
| SD+, SD-                | These differential ECL100K compatible outputs indicate the presence of a data signal with an amplitude exceeding a preset threshold.         |                   | set to match the peak-to-peak transmit amplitude. V <sub>AMP</sub> = 16 x 1.25 x RTH/RSET where V <sub>AMP</sub> is the peak-to-peak amplitude of the transmit output with     |
| TPIN+, TPIN-            | NRZ encoded data from the receiver filter/<br>transformer module enters the Receiver<br>through these pins.                                  |                   | zero length cable.                                                                                                                                                             |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| VCC Supply Voltage Range | GND -0.3V to 6V        |
|--------------------------|------------------------|
| Input Voltage Range      |                        |
| Digital Inputs           | GND -0.3V to VCC + 0.3 |
| Output Current           |                        |
| TPOUT+/TPOUT-, SD±, RXO  | UT± 50mA               |
| All other outputs        | 10mA                   |
| Junction Temperature     | 150°C                  |
| Storage Temperature      | 65°C to +150°C         |
|                          |                        |

| Lead Temperature (Soldering, 1 | 0 sec) 260°C |
|--------------------------------|--------------|
| Thermal Resistance (qJA)       |              |
| PLCC                           | 60°C/W       |
| TQFP                           |              |

# **OPERATING CONDITIONS**

| VCC Supply Voltage                   | 5V ± 5%              |
|--------------------------------------|----------------------|
| T <sub>A</sub> , Ambient Temperature |                      |
| RTSET                                | 4KΩ ± 1%             |
| RRSET                                | 9.53KΩ ± 1%          |
| RSET                                 | 5KΩ ± 1%             |
| RTH                                  | 250 $\Omega \pm 1\%$ |
| CAP1, CAP2                           | 1.0µF + 5%           |
| Receive transformer insertion loss   | < -0.5dB             |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A = T_{MIN}$  to  $T_{MAX}$ , VCC = 5V  $\pm 5\%$ , RTSET = 4.0K $\Omega$ , RTH = 250 $\Omega$ .

| PARAMETER                                                          | CONDITION | S MIN                  | TYP | MAX                    | UNITS |
|--------------------------------------------------------------------|-----------|------------------------|-----|------------------------|-------|
| DC Characteristics                                                 |           |                        |     |                        |       |
| Supply Current                                                     |           |                        |     |                        |       |
| RVCCD                                                              |           |                        | 67  |                        | mA    |
| RVCCA                                                              |           |                        | 52  |                        | mA    |
| TVCCD                                                              |           |                        | 25  |                        | mA    |
| TVCCA                                                              |           |                        | 6   |                        | mA    |
| RVCCD + RVCCA + TVCCD + TVCCA                                      |           |                        |     | 170                    | mA    |
| TTL Inputs (TXOFF, LPBK)                                           |           |                        |     |                        |       |
| V <sub>IL</sub> Input Low Voltage                                  |           |                        |     | 0.8                    | V     |
| V <sub>IH</sub> Input High Voltage                                 |           | 2.0                    |     |                        | V     |
| Differential Inputs (TPIN±, TXIN±)                                 |           |                        |     |                        |       |
| TPIN+, TPIN-<br>Common Mode Input Voltage                          |           | 2.2                    |     | V <sub>CC</sub>        | V     |
| TPIN+, TPIN-<br>Differential Input Voltage                         |           |                        |     | 1.5                    | V     |
| TPIN+, TPIN-<br>Differential Input Resistance                      |           | 10.0K                  |     |                        | Ω     |
| TPIN+, TPIN-<br>Common Mode Input Current                          |           |                        |     | +10                    | uA    |
| TXIN+, TXIN–<br>Input Voltage HIGH (V <sub>IH</sub> )              |           | V <sub>CC</sub> -1.165 |     | V <sub>CC</sub> -0.88  | V     |
| TXIN+, TXIN-<br>Input Voltage LOW (V <sub>IL</sub> )               |           | V <sub>CC</sub> -1.810 | 1.  | V <sub>CC</sub> -1.475 | V     |
| TXIN+, TXIN–<br>Input Current LOW (I <sub>IL</sub> )               |           | 0.5                    |     |                        | uA    |
| TXIN+, TXIN–<br>Input Current HIGH (I <sub>IH</sub> )              |           |                        |     | 50                     | uA    |
| Differential Outputs (SD±, RXOUT±, TPC                             | OUT±)     |                        | 4.  |                        |       |
| SD+, SD-, RXOUT+, RXOUT-<br>Output Voltage HIGH (V <sub>OH</sub> ) | Note 5    | V <sub>CC</sub> -1.025 |     | V <sub>CC</sub> -0.88  | V     |
| SD+, SD-, RXOUT+, RXOUT-<br>Output Voltage LOW (V <sub>OL</sub> )  | Note 5    | V <sub>CC</sub> -1.81  |     | V <sub>CC</sub> -1.62  | V     |

# **ELECTRICAL CHARACTERISTICS (Continued)**

| PARAMETER                                                               | CONDITIONS                          | MIN  | TYP | MAX  | UNITS |
|-------------------------------------------------------------------------|-------------------------------------|------|-----|------|-------|
| Differential Outputs (SD±, RXOUT±, TPOU                                 | JT±) (Continued)                    |      |     |      |       |
| TPOUT+, TPOUT-<br>Differential Output Current HIGH                      | $V_{OUT} = V_{CC} \pm 0.5$ , Note 4 | 19.0 |     | 21.0 | mA    |
| TPOUT+, TPOUT-<br>DifferentialOutput Current LOW                        | $V_{OUT} = V_{CC} \pm 0.5$ , Note 4 | 0    |     | 0.1  | mA    |
| TPOUT+, TPOUT-<br>Output Current Offset                                 | Note 3                              |      |     | 0.5  | mA    |
| TPOUT+, TPOUT- $V_{OUT} = V_{CC}$<br>Output Amplitude Error             | Note 3, 4                           | -5.0 |     | 5.0  | %     |
| TPOUT+, TPOUT- $V_{OUT} = V_{CC} \pm 1.1V$<br>Output Voltage Compliance |                                     | -2.0 |     | +2.0 | %     |
| AC Characteristics                                                      |                                     |      | -   |      |       |
| TPOUT+, TPOUT–<br>Rise/Fall Time                                        | Note 2                              | 1.5  | 2.0 | 2.5  | ns    |
| TPOUT+, TPOUT-<br>Output Jitter                                         | Note 2                              |      | 0.5 |      | ns    |
| RXOUT+, RXOUT–<br>Rise/Fall Time                                        | Note 2                              |      |     | 5    | ns    |
| RXOUT+, RXOUT–<br>Output Jitter                                         | Note 2                              |      | 2.0 |      | ns    |

Note 1. Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

#### **FUNCTIONAL DESCRIPTION**

The ML6672 transceiver is a physical media dependent transceiver that allows the transmission and reception of 155 Mbps data over shielded twisted pair cable or category 5 unshielded twisted pair cable.

The transmit section accepts NRZ data, sending the information on a two pin current driven transmitter. The transmitted output passes through an external low pass filter and transformer before entering the connectors to the STP or UTP cable. The output amplitude of the transmitted signal is programmable through the external RTSET resistor.

The receive section accepts NRZ coded data after it passes through an isolation transformer and band limiting filter. The adaptive equalizer is used to compensate for the amplitude and phase distortion incurred from the cable. The adaptive control section determines the cable length and adjusts the equalizer accordingly. As the input signal amplitude diminishes, the amount of equalization increases until it reaches its maximum of an equivalent 100 meters of category 5 cable. A parallel 10pF capacitor can be connected between TPIN+ and TPIN- to improve Bit Error Rate.

The adaptive control block governs both the equalization level as well as the link detection status. The link detection threshold has a fixed relationship to the overall equalization level which is currently 25% of the

transmitted amplitude. For the link status to be true, a minimum level signal must be received. When the input signal is small, the equalization will be at its maximum.

After the signal has been equalized, it is fed through the loopback multiplexer onto the RXOUT± pins.

Figure 1 shows a typical gain vs frequency plot of the adaptive equalizer for 0, 25, 50, 75 and 100 meter category 5 cable lengths.



Figure 1. Equalization Range

Note 2. Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 3. Low Duty cycle pulse testing is performed at TA.

Note 4. Output current amplitude is determined by I<sub>OUT</sub> = 64 x 1.25V/RTSET.

Note 5. Output voltage levels are specified when terminated by  $50\Omega$  to  $V_{CC}$ -2V or equivalent load.

#### **TRANSMISSION**

PECL level scrambled NRZ data is received by the ML6672 and the current driven transmitter then sent the data to the filter/transformer module. The transmit amplitude is controlled by one external resistor, RTSET.

$$I_{OUT} = \frac{64 \times 1.25 \text{V}}{\text{RTSET}}$$

For ATM UTP applications the transmit amplitude is 1V peak to peak. The termination at the transmitter output is  $50\Omega$ . Therefore the transmit current  $I_{OUT} = 1/50 = 20$  mA.

Therefore, RTSET =  $64 \times 1.25/40 \text{K}\Omega = 4 \text{K}\Omega$ 

The transmitter may be disabled via the TXOFF pin. When this pin is pulled low, the transmitter's output goes to its center value ( $I_{\rm OUT}/2$ ) with no differential current flowing through the transformer.

#### ADAPTIVE EQUALIZATION

During transmission of data over UTP (unshielded twisted pair), distortion and ISI are caused by dispersion in the cable. Equalization is used to overcome this signal corruption. However, the distortion is frequency dependent and loop length dependent. Therefore, in most practical cases, the TP port characteristic is unknown and it is impractical to tune the equalizer specifically to each

individual port. Hence, adaptive equalizer is used in the TP-PMD to ensue proper compensation of the received signal.

By using adaptive equalizer, the receiver automatically compensate different length of cable without over equalizing or under equalizing the line. The ML6672 monitors the energy of the received signal to determine the cable length and adjust the equalizer accordingly. The input signal level is inversely proportional to the cable length. Therefore, as the signal level decreases, the amount of equalization is increased to compensate for the line loss.

#### RECEIVE CIRCUIT

After the data is received and equalized, it is then sent to the clock recovery circuit via the RXOUT pins. A resistor RTH is used to control the internal level of equalization.

$$V_{AMP} = \frac{16 \times 1.25 \times RTH}{RSET}$$

VAMP is the transmit voltage amplitude and is equal to 1V and RSET = 5K $\Omega$ . Therefore, RTH = 1 x 5/(16 x 1.25) K $\Omega$  = 250 $\Omega$ .

CAP1 and CAP2 are capacitors used to set the time constant for adaptation of the equalizer loop and should be 0.33µF.



Application Example of ML6672 Configured for 1.0V<sub>P-P</sub> Transmit Amplitude on C5 UTP.

Note 1. Split 100K ECL terminations are  $82\Omega$  and  $130\Omega$  to VCC and GND respectively.

Note 2. Recommended power supply bypass capacitors are 0.1μF with optional 10μF tantalum in parallel.

Note 3. Transformer turns ratio is 1:1.

Note 4. LPBK and TXOFF inputs are active LOW.

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE                         |
|-------------|-------------------|---------------------------------|
| ML6672CQ    | 0°C to 70°C       | 32-Pin Molded Leaded PLCC (Q32) |
| ML6672CH    | 0°C to 70°C       | 32-Pin TQFP (H32-7)             |



# **ML6673**

# Fast Ethernet/FDDI TP-PMD Transceiver

#### GENERAL DESCRIPTION

The ML6673 is a complete monolithic transceiver for 125 Mbaud MLT-3 encoded data transmission over Category 5 unshielded twisted pair and shielded twisted pair cables. The ML6673 integrates the baseline restoration function defined in the TP-PMD standard. The adaptive equalizer in the ML6673 will accurately compensate for line losses exceeding the IEEE 802.3u limit of 100m of UTP.

The ML6673 receive section consists of an equalizing filter with a feedback loop for controlling effective line compensation. The feedback loop contains a filter and detection block for determining the proper control signal. The ML6673 also contains data comparators with precisely controlled slicing thresholds and an MLT-3 to NRZI translator.

The ML6673 transmit section accepts ECL 100K compatible NRZ inputs and converts them to differential current mode MLT-3 signals. Transmit amplitude is controlled by a single external resistor.

#### **FEATURES**

- Compliant with IEEE 802.3u Fast Ethernet (100BASE-TX) standard
- Compliant with ANSI X3T12 FDDI over copper (TP-PMD) standard
- Integrated baseline wander correction circuit
- Transmitter converts NRZI ECL signals to MLT-3 current driven outputs
- Transmitter can be externally turned off (high impedence) for true quiet line
- Receiver includes adaptive equalizer and MLT-3 to NRZI decoder
- Operates over 100 meters of STP or category 5 UTP Twisted Pair Cable set by the IEEE 802.3u standards
- 32-pin PLCC and TQFP

## **BLOCK DIAGRAM**



# PIN CONFIGURATION

ML6673 32-Pin PCC (Q32)



ML6673 32-Pin TQFP (H32-7)



# PIN DESCRIPTION

| NAME              |                                                                                                                                                                | NAME                         | FUNCTION                                                                                                                             |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| TXIN+, TXIN-      | These differential ECL100K compatible inputs receive NRZI data from the PHY for transmission.                                                                  | TGNDA,<br>TGNDD              | Analog and digital transmitter grounds provide separate return paths for clean and noisy signals.                                    |
| TPOUT+,<br>TPOUT- | Outputs from the NRZI-MLT3 state machine drive these differential current outputs. The transmitter filter/transformer module connects the media to these pins. | SD+, SD-                     | These differential ECL100K compatible outputs indicate the presence of a data signal with an amplitude exceeding a preset threshold. |
| <u>LPBK</u>       | This TTL input enables transmitter-<br>receiver loopback internally when<br>asserted low. When LPBK is asserted,                                               | TPIN+, TPIN-                 | MLT-3 encoded data from the receiver filter/transformer module enters the receiver through these pins.                               |
| TXOFF             | signal detect is asserted.  This TTL input forces the NRZI-MLT3 state machine to a high impedence state                                                        | RXOUT+,<br>RXOUT-<br>RRSET1. | Differential ECL100K compatible outputs provide NRZI encoded data to the PHY. Internal time constants controlling the                |
| RTSET1,           | when asserted low and shuts off transmit bias current.  An external 1% resistor connected                                                                      | RRSET2                       | equalizer's transfer function are set by an external resistor connected across these pins.                                           |
| RTSET2            | between these pins controls the transmitter output current amplitude.  IOUT = 64 x 1.25V/RTSET                                                                 | CMREF                        | This pin provides a DC common mode reference point for the receiver inputs.                                                          |
| TVCCA,<br>TVCCD   | Separate analog and digital transmitter power supply pins help to isolate sensitive circuitry from noise generating digital functions. Both supplies are       | RVCCA,<br>RVCCD              | Analog and digital supply pins are separated to isolate clean and noisy circuit functions. Both supplies are nominally +5 volts.     |
|                   | nominally +5 volts.                                                                                                                                            | RGND                         | Receiver ground.                                                                                                                     |

# **ABSOLUTE MAXIMUM RATINGS**

| Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied. |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>CC</sub> Supply Voltage RangeGND -0.3V to 6V Input Voltage Range                                                                                                                          |
| Digital InputsGND -0.3V to V <sub>CC</sub> +0.3V                                                                                                                                                 |
| Output Current                                                                                                                                                                                   |
| TPOUT±, SD±, RXOUT± 50mA                                                                                                                                                                         |
| All other outputs 10mA                                                                                                                                                                           |

| Lead Temperature (Soldering, 10       | 0 sec) | 260°C  |
|---------------------------------------|--------|--------|
| Thermal Resistance (θ <sub>IA</sub> ) |        |        |
| PLCC                                  |        | 60°C/W |
| TQFP                                  |        |        |

# **OPERATING CONDITIONS**

| V <sub>CC</sub> Supply Voltage       | 5V ± 5%     |
|--------------------------------------|-------------|
| T <sub>A</sub> , Ambient Temperature | 0°C to 70°C |
| RTSET                                | 2kΩ ±1%     |
| RRSET                                | 9.53kΩ ±1%  |
| Receive Transformer Insertion Loss   | < -0.5dB    |
|                                      |             |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = 5V \pm 5\%$ , RTSET =  $2k\Omega$ . (Note 1)

| PARAMETER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CONDITIONS  | MIN                    | TYP                 | MAX                    | UNITS                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------------|---------------------|------------------------|----------------------|
| DC Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |             |                        |                     |                        |                      |
| Supply Current RVCCD RVCCA TVCCD TVCCA RVCCD + RVCCA + TVCCD + TVCCA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |             |                        | 74<br>65<br>24<br>6 | 195                    | mA<br>mA<br>mA<br>mA |
| TTL Inputs (TXOFF, LPBK)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |             |                        |                     |                        |                      |
| V <sub>IL</sub> Input Low Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |                        |                     | 0.8                    | V                    |
| V <sub>IH</sub> Input High Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |             | 2.0                    |                     |                        | ٧                    |
| Differential Inputs (TPIN±, TXIN±)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |             |                        |                     |                        |                      |
| TPIN+, TPIN-<br>Common Mode Input Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |             | 2.2                    |                     | V <sub>CC</sub>        | V                    |
| TPIN+, TPIN-<br>Differential Input Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             |                        |                     | 1.5                    | V                    |
| TPIN+, TPIN-<br>Differential Input Resistance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |             | 10.0K                  |                     |                        | Ω                    |
| TPIN+, TPIN-<br>Common Mode Input Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |             |                        |                     | +10                    | μΑ                   |
| TXIN+, TXIN-<br>Input Voltage HIGH (V <sub>IH</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |             | V <sub>CC</sub> -1.165 |                     | V <sub>CC</sub> -0.88  | V                    |
| TXIN+, TXIN-<br>Input Voltage LOW (V <sub>IL</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |             | V <sub>CC</sub> -1.810 |                     | V <sub>CC</sub> -1.475 | V                    |
| TXIN+, TXIN-<br>Input Current LOW (I <sub>IL</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |             | 0.5                    |                     |                        | μΑ                   |
| TXIN+, TXIN-<br>Input Current HIGH (I <sub>IH</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |             |                        |                     | 50                     | μΑ                   |
| Differential Outputs (SD±, RXOUT±, TPOUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ±)          |                        |                     |                        |                      |
| SD+, SD-, RXOUT+, RXOUT-<br>Output Voltage HIGH (V <sub>OH</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Note 3      | V <sub>CC</sub> -1.025 |                     | V <sub>CC</sub> -0.88  | ٧                    |
| SD+, SD-, RXOUT+, RXOUT-<br>Output Voltage LOW (V <sub>OL</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Note 3      | V <sub>CC</sub> -1.81  |                     | V <sub>CC</sub> -1.62  | ٧                    |
| The second secon | <del></del> |                        |                     |                        |                      |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                                                               | CONDITIONS                          | MIN  | TYP | MAX  | UNITS |
|-------------------------------------------------------------------------|-------------------------------------|------|-----|------|-------|
| Differential Outputs (SD±, RXOUT±, TPOU                                 | JT±) (Continued)                    |      |     |      |       |
| TPOUT+, TPOUT-<br>Output Current HIGH                                   | $V_{OUT} = V_{CC} \pm 0.5$ , Note 2 | 38.0 |     | 42.0 | mA    |
| TPOUT+, TPOUT-<br>Output Current LOW                                    | $V_{OUT} = V_{CC} \pm 0.5$ , Note 2 | 0    |     | 0.5  | mA    |
| TPOUT+, TPOUT-<br>Output Current Offset                                 |                                     |      |     | 0.5  | mA    |
| TPOUT+, TPOUT-V <sub>OUT</sub> = V <sub>CC</sub> Output Amplitude Error | Note 2                              | -5.0 |     | 5.0  | %     |
| TPOUT+, TPOUT- $V_{OUT} = V_{CC} \pm 1.1V$<br>Output Voltage Compliance |                                     | -2.0 | -   | +2.0 | %     |
| AC Characteristics                                                      |                                     |      |     |      |       |
| TPOUT+, TPOUT-<br>Rise/Fall Time                                        |                                     |      | 2.0 |      | ns    |
| TPOUT+, TPOUT-<br>Output Jitter                                         |                                     |      | 0.8 |      | ns    |
| RXOUT+, RXOUT–<br>Rise/Fall Time                                        |                                     |      | 2.0 |      | ns    |
| RXOUT+, RXOUT-<br>Output Jitter                                         |                                     |      | 2.0 |      | ns    |

Note 1. Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2. Output current amplitude is determined by  $I_{OUT} = 64 \times 1.21 \text{V/RTSET}$ .

Note 3. Output voltage levels are specified when terminated by  $50\Omega$  to  $V_{CC}$  – 2V or equivalent load.

#### **FUNCTIONAL DESCRIPTION**

The ML6673 MLT-3 transceiver is a physical media dependent transceiver that allows the transmission and reception of 125 Mbaud data over shielded twisted pair cable or category 5 unshielded twisted pair cable. It provides a standard Physical Media Dependent (PMD) interface compatible with many FDDI chip sets.

The transmit section accepts NRZI data, converting it to a three level MLT-3 code and sending the information on a two pin current driven transmitter. The transmitted output passes through an external low pass filter and transformer before entering the connectors to the STP or UTP cable. The output amplitude of the transmitted signal is programmable through the external RTSET resistor.

$$I_{OUT} = \frac{32 \times 1.25 \text{V}}{\text{RTSFT}}$$

For 100BASE-TX UTP application, the transmit amplitude is 2VP-P differential achieved by setting RTSET =  $2k\Omega$  (1%).

The receive section accepts MLT-3 coded data after passing through an isolation transformer and band limiting filter. Before the data can be converted from MLT-3 back to NRZI, the adaptive equalizer is used to compensate for the amplitude and phase distortion incurred from the cable. The adaptive control section determines the signal amplitude (and therefore the cable length) and adjusts the equalizer accordingly.

The receiver also includes the Baseline Wander correction circuitry. The circuit will compensate and track the DC baseline wander caused by DC imbalance of the received data. It will tolerate the test pattern as specified in the ANSI X3T12 TP-PMD specification. A parallel 10pF capacitor can be connected between TPIN+ and TPIN- to improve Bit Error Rate.

The adaptive control block governs both the equalization level as well as the signal detection status. Signal detect is asserted when the equalizer control loop settles or when loop back is asserted. When the input signal is small, the equalization will be at its maximum.

After the signal has been equalized, it passes into the MLT-3 to NRZI converter where it is converted back to NRZI and fed through the loopback multiplexer onto the RXOUT± pins.

Figure 1 shows a timing diagram of NRZI data and the equivalent MLT-3 data. The MLT-3 data shows the output current I<sub>OUT</sub> for one side of the transmitter, either TPOUT+ or TPOUT-. The other transmit output pin will be the complement. Whenever there is a change in level in NRZI, MLT-3 will change levels too. The maximum fundamental frequency of MLT-3 is half of the maximum fundamental of NRZI.

Figure 2 shows a typical gain vs frequency plot of the adaptive equalizer for 0, 25, 50, 75 and 100 meter category 5 cable lengths.

#### ML6671 COMPATIBILITY

The ML6673 implements the Baseline Wander correction circuit, in addition to providing the functionality of the existing ML6671 device. The ML6673 is plug-compatible with the ML6671 with the following note:

- In the ML6673 design, the following passive components may be eliminated
  - RSET resistor
  - RTH resistor
  - CAP1 capacitor
  - CAP2 capacitor



Figure 1. MLT-3 Encoding



Figure 2. Equalization Range



## Application Example of ML6673 Configured for 2.0V<sub>P-P</sub> Transmit Amplitude on C5 UTP.

- Note 1. Split 100K ECL terminations are  $82\Omega$  and  $130\Omega$  to VCC and GND respectively.
- Note 2. Recommended power supply bypass capacitors are 0.1µF with optional 10µF tantalum in parallel.
- Note 3. Transformer turns ratio is 1:1.
- Note 4. LPBK and TXOFF inputs are active LOW.

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE             |
|-------------|-------------------|---------------------|
| ML6673CQ    | 0°C to 70°C       | 32-Pin PLCC (Q32)   |
| ML6673CH    | 0°C to 70°C       | 32-Pin TQFP (H32-7) |



# ML6674

# **ATM 155Mbps UTP Transceiver**

## GENERAL DESCRIPTION

The ML6674 is a complete monolithic transceiver for 155Mbps NRZ encoded data transmission over category 5 unshielded twisted pair (UTP) and shielded twisted pair (STP) cables. The ML6674 is compliant with the ATM 155Mbps Twisted Pair Specification. The ML6674 includes the baseline restoration function and adaptive equalization which will accurately compensate for line losses exceeding 100m of UTP.

The ML6674 receive section consists of an equalizing filter with a feedback loop for controlling effective line compensation. The feedback loop contains a filter and detection block for determining the proper control signal. An ECL 100K compatible buffer at the output interfaces directly with ATM physical interface chips.

The ML6674 transmit section accepts ECL 100K compatible NRZ inputs.

#### **FEATURES**

- Complies with ATM Forum 155Mbps twisted pair specification
- Integrated baseline wander correction circuit
- Integrated adaptive equalization
- Transmitter can be externally turned off (high impedence) for true quiet line
- Operates over 100 meters of STP or category 5 UTP Twisted Pair Cable
- 32-pin PLCC and TQFP

## **BLOCK DIAGRAM**



# PIN CONFIGURATION

32-Pin PCC (Q32) CAP2 1 32 31 30 RXOUT+ 29 RRSET1 RVCCD [ 28 RRSET2 SD-27 RSET1 SD+ RSET2 N/C 25 RGND TGNDD 10 24 RTH1 LPBK 11 23 RTH2 TXOFF 22 TVCCA

RTSET2

TVCCD [

21 TGNDA

ML6674

ML6674 32-Pin TQFP (H32-7)



# **PIN DESCRIPTION**

N/C [

| NAME                                   | FUNCTION                                                                                                                                          | NAME              | FUNCTION                                                                                                                             |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| TX <sub>IN</sub> +, TX <sub>IN</sub> - | These differential ECL100K compatible inputs receive NRZ data from the PHY for transmission.                                                      | TGNDA,<br>TGNDD   | Analog and digital transmitter grounds provide separate return paths for clean and noisy signals.                                    |
| TPOUT+,<br>TPOUT-                      | Outputs from the NRZ buffer drive these differential current outputs. The transmitter filter/transformer module connects the media to these pins. | SD+, SD-          | These differential ECL100K compatible outputs indicate the presence of a data signal with an amplitude exceeding a preset threshold. |
| <u> LPBK</u>                           | This TTL input enables transmitter-<br>Receiver loopback internally when<br>asserted low.                                                         | TPIN+, TPIN-      | NRZ encoded data from the receiver filter/transformer module enters the Receiver through these pins.                                 |
| TXOFF                                  | This TTL input forces the NRZ driver to a high impedence state when asserted low and shuts off transmit bias currrent.                            | RXOUT+,<br>RXOUT– | Differential ECL100K compatible outputs provide NRZ encoded data to the PHY.                                                         |
| RTSET1,<br>RTSET2                      | An external 1% resistor connected between these pins controls the transmitter output current amplitude.                                           | RRSET1,<br>RRSET2 | Internal time constants controlling the equalizer's transfer function are set by an external resistor connected across these pins.   |
| TVCCA,                                 | Separate analog and digital                                                                                                                       | CMREF             | This pin provides a DC common mode reference point for the receiver inputs.                                                          |
| TVCCD                                  | transmitter power supply pins help to isolate sensitive circuitry from noise generating digital functions. Both supplies are nominally +5 volts.  | RVCCA,<br>RVCCD   | Analog and digital supply pins are separated to isolate clean and noisy circuit functions. Both supplies are nominally +5 volts.     |
|                                        |                                                                                                                                                   | RGND              | Receiver ground.                                                                                                                     |
|                                        |                                                                                                                                                   |                   |                                                                                                                                      |

# ABSOLUTE MAXIMUM RATINGS Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

| V <sub>CC</sub> Supply Voltage Range | GND -0.3V to 6V         |
|--------------------------------------|-------------------------|
| Input Voltage Range                  |                         |
| Digital Inputs                       | GND -0.3V to VCC + 0.3V |
| Output Current                       |                         |
| TPOUT+/TPOUT-, SD±, F                | RXOUT± 50mA             |
|                                      | 10mA                    |
| Junction Temperature                 | 150℃                    |

| Storage Temperature –65°C            | to 150°C |
|--------------------------------------|----------|
| Lead Temperature (Soldering, 10 sec) | 260°C    |
| Thermal Resistance ( $\theta_{IA}$ ) |          |
| PLCC                                 | 60°C/W   |
| TQFP                                 | 80°C/W   |

# **OPERATING CONDITIONS**

| 5V ± 5%                   |
|---------------------------|
| 0°C to 70°C               |
| 2kΩ ± 1%                  |
| $9.53$ k $\Omega \pm 1\%$ |
| < -0.5dB                  |
|                           |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A = T_{MIN}$  to  $T_{MAX}$ , VCC = 5V ±5%, RTSET = 2.0k $\Omega$ . (Note 1)

| PARAMETER                                                          | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | MIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | TYP            | MAX                    | UNITS |
|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------|-------|
| DC Characteristics                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                |                        | 28    |
| Supply Current                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                |                        |       |
| RVCCD                                                              | in the second se |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 74             |                        | mA    |
| RVCCA                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 65             |                        | mA    |
| TVCCD                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 14             |                        | mA    |
| TVCCA                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | × 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 6              |                        | mA    |
| RVCCD + RVCCA + TVCCD + TVCCA                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                | 185                    | mA    |
| TL Inputs (TXOFF, LPBK)                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                |                        |       |
| V <sub>IL</sub> Input Low Voltage                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                | 0.8                    | V     |
| V <sub>IH</sub> Input High Voltage                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                |                        | V     |
| Differential Inputs (TPIN±, TXIN±)                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 10 to | :              | -1                     | . *   |
| TPIN+, TPIN-<br>Common Mode Input Voltage                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                | V <sub>CC</sub>        | V     |
| TPIN+, TPIN-<br>Differential Input Voltage                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                | 1.5                    | V     |
| TPIN+, TPIN-<br>Differential Input Resistance                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 10.0k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                |                        | Ω     |
| TPIN+, TPIN-<br>Common Mode Input Current                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | , 1 140 .<br>1 | +10                    | uA    |
| TXIN+, TXIN–<br>Input Voltage HIGH (V <sub>IH</sub> )              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V <sub>CC</sub> -1.165                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                | V <sub>CC</sub> -0.88  | · , V |
| TXIN+, TXIN-<br>Input Voltage LOW (V <sub>IL</sub> )               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V <sub>CC</sub> -1.810                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                | V <sub>CC</sub> -1.475 | ٧     |
| TXIN+, TXIN-<br>Input Current LOW (I <sub>IL</sub> )               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                |                        | uA    |
| TXIN+, TXIN–<br>Input Current HIGH (I <sub>IH</sub> )              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                | 50                     | uA    |
| Differential Outputs (SD±, RXOUT±, TPOU                            | T±)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                |                        |       |
| SD+, SD-, RXOUT+, RXOUT-<br>Output Voltage HIGH (V <sub>OH</sub> ) | Note 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> -1.025                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                | V <sub>CC</sub> -0.88  | V     |
| SD+, SD-, RXOUT+, RXOUT-<br>Output Voltage LOW (V <sub>OL</sub> )  | Note 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> -1.81                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                | V <sub>CC</sub> -1.62  | ٧     |
| TPOUT+, TPOUT-<br>Differential Output Current HIGH                 | $V_{OUT} = V_{CC} \pm 0.5$ , Note 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 19.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                | 21.0                   | mA    |

#### **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                                                               | CONDITIONS                          | MIN  | TYP | MAX  | UNITS |
|-------------------------------------------------------------------------|-------------------------------------|------|-----|------|-------|
| Differential Outputs (SD±, RXOUT±, TPOUT                                | f±) (Continued)                     |      | · ; |      | 4     |
| TPOUT+, TPOUT-<br>DifferentialOutput Current LOW                        | $V_{OUT} = V_{CC} \pm 0.5$ , Note 2 | 0    |     | 0.1  | mA    |
| TPOUT+, TPOUT-<br>Output Current Offset                                 |                                     |      |     | 0.5  | mA    |
| TPOUT+, TPOUT-V <sub>OUT</sub> = V <sub>CC</sub> Output Amplitude Error | Note 2                              | -5.0 |     | 5.0  | %     |
| TPOUT+, TPOUT- $V_{OUT} = V_{CC} \pm 1.1V$<br>Output Voltage Compliance |                                     | -2.0 |     | +2.0 | %     |
| AC Characteristics                                                      |                                     |      |     |      |       |
| TPOUT+, TPOUT-<br>Rise/Fall Time                                        |                                     | 1.5  | 2.0 | 2.5  | ns    |
| TPOUT+, TPOUT-<br>Output Jitter                                         |                                     |      | 0.5 |      | ns    |
| RXOUT+, RXOUT–<br>Rise/Fall Time                                        |                                     |      | -   | 5    | ns    |
| RXOUT+, RXOUT-<br>Output Jitter                                         |                                     |      | 2.0 |      | ns    |

Note 1. Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2. Output current amplitude is determined by  $I_{OUT} = 32 \times 1.25 \text{V/RTSET}$ .

Note 3. Output voltage levels are specified when terminated by  $50\Omega$  to  $V_{CC}$ -2V or equivalent load.

#### **FUNCTIONAL DESCRIPTION**

The ML6674 transceiver is a physical media dependent transceiver that allows the transmission and reception of 155 Mbps data over 100 meters over shielded twisted pair cable or category 5 unshielded twisted pair cable.

The transmit section accepts NRZ data, sending the information on a two pin current driven transmitter. The transmitted output passes through an external low pass filter and transformer before entering the connectors to the STP or UTP cable. The output amplitude of the transmitted signal is programmable through the external RTSET resistor.

The receive section accepts NRZ coded data after it passes through an isolation transformer and band limiting filter. The adaptive equalizer is used to compensate for the amplitude and phase distortion incurred from the cable. The adaptive control section determines the signal amplitude (and therefore the cable length) and adjusts the equalizer accordingly. As the input signal amplitude diminishes, the amount of equalization increases until it reaches its maximum (Figure 1).

The receiver also includes the Baseline Wander correction circuitry. The circuit will compensate and track the DC baseline wander caused by DC imbalance of the received data. A 10pF capacitor can be connected between TPIN+ and TPIN- to improve Bit Error Rate.

The adaptive control block governs both the equalization level as well as the signal detection status. Signal detect is asserted when the equalizer control loop settles, or when loop back is asserted. When the input signal is small, the equalization will be at its maximum.

After the signal has been equalized, it is fed through the loopback multiplexer onto the RXOUT± pins.

Figure 1 shows a typical gain vs frequency plot of the adaptive equalizer for 0, 25, 50, 75 and 100 meter category 5 cable lengths.



Figure 1. Equalization Range

#### **TRANSMISSION**

PECL level scrambled NRZ data is received by the ML6674 and the current driven transmitter then sent the data to the filter/transformer module. The transmit amplitude is controlled by one external resistor, RTSET.

$$I_{OUT} = \frac{32 \times 1.25 \text{V}}{\text{RTSET}}$$

For ATM UTP applications the transmit amplitude is 1V peak to peak. The termination at the transmitter output is  $50\Omega$ . Therefore the transmit current  $I_{OUT}$  = 1/50 = 20 mA. Thus.

$$RTSET = \frac{32 \times 1.25 \text{V}}{20 \text{mA}} = 2k\Omega$$

The transmitter may be disabled via the TXOFF pin. When this pin is pulled low, the transmitter's output goes to a high impedance state and no current flows through the transformer.

#### **ADAPTIVE EQUALIZATION**

During transmission of data over UTP (unshielded twisted pair), distortion and ISI are caused by dispersion in the cable. Equalization is used to overcome this signal corruption. However, the distortion is frequency dependent and cable length dependent. Therefore, in most practical cases, the TP port characteristic is unknown

and it is impractical to tune the equalizer specifically to each individual port. Hence, adaptive equalizer is used in the TP-PMD to ensue proper compensation of the received signal.

By using adaptive equalizer, the receiver automatically compensates different length of cable without over equalizing or under equalizing the line. The ML6674 monitors the amplitude of the received signal to determine the cable length and adjust the equalizer accordingly. The input signal level is inversely proportional to the cable length. Therefore, as the signal level decreases, the amount of equalization is increased to compensate for the line loss.

#### ML6672 COMPATIBILITY

The ML6674 implements the Baseline Wander correction circuit, in addition to providing the functionality of the existing ML6672 device. The ML6674 is plug-compatible with the ML6672 with the following notes:

- In the ML6674 design, the RTSET resistor must be  $2.0 \mathrm{k}\Omega$
- In the ML6674 design, the following passive components may be eliminated
  - RSET resistor
  - RTH resistor
  - CAP1 capacitor
  - CAP2 capacitor



Application Example of ML6674 Configured for 1.0V<sub>P-P</sub> Transmit Amplitude on C5 UTP.

Note 1. Split 100K ECL terminations are  $82\Omega$  and  $130\Omega$  to VCC and GND respectively.

Note 2. Recommended power supply bypass capacitors are 0.1µF with optional 10µF tantalum in parallel.

Note 3. Transformer turns ratio is 1:1.

Note 4. LPBK and TXOFF inputs are active LOW.

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE             |
|-------------|-------------------|---------------------|
| ML6674CQ    | 0°C to 70°C       | 32-Pin PLCC (Q32)   |
| ML6674CH    | 0°C to 70°C       | 32-Pin TQFP (H32-7) |



# **ML6680**

# **Token Ring Copper-to-Fiber Converter**

#### GENERAL DESCRIPTION

The ML6680 is a single-chip conversion between Token Ring ISO/IEC8802-5 copper-based media and Token Ring ISO/IEC8802-5 fiber-based media. The ML6680 fiber-optic interface contains a data quantizer, circuitry for fiber optic key signal generation and recognition, pin-selectable signal switching, and current driven transmitter outputs.

The ML6680 copper interface consists of a twisted pair line equalizer, receive squelch circuit, pin selectable phantom wire fault detection and signal switching, and a transmit driver. This section supports the ISO/IEC8802-5 standard requirements. The ML6680 provides an optional PECL compatible interface.

The ML6680 may be configured to one of four modes:

- 1. Standard Media Converter
- 2. Concentrator Media Converter
- 3. Lobe or Ring Out Port Media Converter
- 4. Ring In Port Media Converter

#### **FEATURES**

- Single-chip copper-to-fiber converter for Token Ring
- 16Mbps and 4Mbps data rates with the same external components
- Four modes of operation covering a wide variety of applications
- Full duplex operation
- Highly stable data quantizer with 55dB input dynamic range
- Current driven fiber optic LED driver for accurate launch power
- Current driven output for low RFI noise and low jitter
- Capable of driving  $100\Omega$  UTP or  $150\Omega$  STP
- Pin selectable phantom wire fault detection and signal switching

### **BLOCK DIAGRAM**



# **PIN CONFIGURATION**



# PIN DESCRIPTION

| PIN#   | NAME            | FUNCTION                                                                                                                                                                                                                                                                                | PIN#  | NAME      | FUNCTION                                                                                                                                                                                                                                                                                            |
|--------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 28  | XTAL1,<br>XTAL2 | Crystal inputs. A 32.768kHz watch crystal connected between these pins provides timing for the fiber optic insertion key signal. An external clock can be used to drive XTAL1 while grounding XTAL2. The frequency of                                                                   | 13    | RTSETTP   | Twisted pair transmit level set resistor input. A precision resistor between RTSETTP and VCC sets the amplitude of the TPOUTP/N output.                                                                                                                                                             |
|        |                 |                                                                                                                                                                                                                                                                                         | 14    | VCC1      | Positive 5V power supply.                                                                                                                                                                                                                                                                           |
|        |                 | the external clock should be between 32.7kHz and 34.5kHz.                                                                                                                                                                                                                               | 15    | INSERTED  | Insertion indicator. It is an active low, open collector LED driver. In                                                                                                                                                                                                                             |
| 2      | $V_{CC2}$       | Positive 5V power supply.                                                                                                                                                                                                                                                               |       |           | configurations 1, 3 and 4 this output goes low when the ML6680 is in the                                                                                                                                                                                                                            |
| 3, 4   | EQA, EQB        | Equalizer network pins. An external combination of two resistors and a capacitor connected at EQA and EQB sets up the on-chip twisted pair receive equalizer.                                                                                                                           |       |           | "Insert State." In configuration 2 this output goes low when the ML6680 is in the "Insert State" and no wire fault is detected. This input is tied to ground to disable the frequency squelch, and to reduce the time constant of the                                                               |
| 5, 6   | TPINP/N         | Receive twisted pair inputs. This differential input pair receives                                                                                                                                                                                                                      |       |           | amplitude squelch of the optical input.                                                                                                                                                                                                                                                             |
|        |                 | differential Manchester signals from the coupling transformer (or PECL compatible levels).                                                                                                                                                                                              | 16    | RTSETOP   | A precision resistor between RTSETOP and VCC sets the amplitude of the OPOUT output.                                                                                                                                                                                                                |
| 7,8    | PHTM1/2         | Phantom drive/sense inputs/outputs. In configuration 1, these pins are TTL inputs from two external opto isolators. They are low when phantom power is present and high when phantom power is removed. These                                                                            | 17    | OPINOK    | Valid fiber optic input signal indicator. It is an active low, open collector LED driver. This output goes low when the signal at OPINP/N meets frequency and amplitude squelch limit for received signals at TPINP/N.                                                                              |
|        |                 | pins provide the phantom drive<br>current and are used to check for a<br>wire fault on the phantom circuits                                                                                                                                                                             | 18    | OPVCC     | Positive 5V power supply for fiber optic LED driver.                                                                                                                                                                                                                                                |
|        |                 | when it is required in configuration 2. In configuration 3, these pins are don't cares. In configuration 4, these pins                                                                                                                                                                  | 19    | OPOUT     | Fiber optic LED driver output. The fiber optic LED connects between this pin and OPVCC.                                                                                                                                                                                                             |
|        |                 | are low for normal operation, or any or both of them is high to force the                                                                                                                                                                                                               | 20    | OPGND     | Ground for the fiber optic LED driver.                                                                                                                                                                                                                                                              |
|        |                 | ML6680 into the "Bypass State."                                                                                                                                                                                                                                                         | 21    | GND1      | Ground.                                                                                                                                                                                                                                                                                             |
| 9      | GND2            | Ground.                                                                                                                                                                                                                                                                                 | 22    | KEYGEN    | Key generation select CMOS input.                                                                                                                                                                                                                                                                   |
| 10, 11 | TPOUTP/N        | Transmit twisted pair outputs. This differential current output pair drives differential Manchester signals into the                                                                                                                                                                    |       |           | This input is low for configurations 2 and 3 of the general description, and is high for configurations 1 and 4.                                                                                                                                                                                    |
|        |                 | network coupling transformer and transmit filter. Output edge rates are controlled to allow use of a simpler filter than would otherwise be required. These outputs can be PECL compatible with an external resistor network.                                                           | 23    | VDC       | Offset correction time constant capacitor input. An external capacitor between this pin and QGND determines the time constant of the internal offset correction circuit for the fiber optic quantizer.                                                                                              |
| 12     | TRINOV          |                                                                                                                                                                                                                                                                                         | 24    | QGND      | Quantizer's ground.                                                                                                                                                                                                                                                                                 |
| 12     | TPINOK          | Valid twisted pair input signal indicator. It is an active low, open collector LED driver. This output goes low when the signal at TPINP/N meets frequency and amplitude squelch requirements. This input is tied to ground for configurations 3 and 4 to enable signal path switching. | 26, 2 | 5 OPINP/N | Receive fiber inputs. This pair of inputs receive differential Manchester signals from the fiber optic receiver/preamp and present them to the on-chip fiber optic quantizer. These inputs should be capacitively coupled to the input source. The input resistance is approximately $1.3k\Omega$ . |
|        |                 |                                                                                                                                                                                                                                                                                         | 27    | QVCC      | Quantizer's positive 5V power supply.                                                                                                                                                                                                                                                               |
|        |                 |                                                                                                                                                                                                                                                                                         |       |           |                                                                                                                                                                                                                                                                                                     |

### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Power Supply Voltage Range, V <sub>CC</sub><br>Input Voltage Range |               |
|--------------------------------------------------------------------|---------------|
| Output Current                                                     |               |
| TPOUTP, TPOUTN                                                     | 50mA          |
| OPOUT                                                              | 70mA          |
| PHTM1, PHTM2                                                       | 10mA          |
| Input Current                                                      |               |
| RTSETTP, RTSETOP, TPINOK,                                          |               |
| OPINOK, INSERTED                                                   | 20mA          |
| Storage Temperature                                                | 65°C to 150°C |
| Lead Temperature (soldering, 10 sec.) .                            | 260°          |
| Thermal Resistance                                                 | 68°C/W        |

### **OPERATING CONDITIONS**

| Power Supply Voltage, V <sub>CC</sub>        | 5V ± 5%                |
|----------------------------------------------|------------------------|
| All V <sub>CC</sub> supply pins must be with | in 0.1V of each other. |
| All GND pins must be within 0.1              | V of each other.       |
| Ambient Temperature, T <sub>A</sub>          | 0°C to 70°C            |
| Junction Temperature, T <sub>1</sub>         | 0°C to 125°C           |
| LED on Current                               |                        |
| RTSETOP                                      | 115Ω ± 1%              |
| RTSETTP                                      | $255\Omega \pm 1\%$    |
|                                              |                        |

### **ELECTRICAL CHARACTERISTICS**

Over full range of operating conditions unless otherwise specified (Note 1).

| SYMBOL           | PARAMETER                      | CONDITIONS                                                                  | MIN                   | TYP | MAX                   | UNITS |
|------------------|--------------------------------|-----------------------------------------------------------------------------|-----------------------|-----|-----------------------|-------|
| POWER SU         | PPLY CURRENT                   |                                                                             |                       |     |                       |       |
| I <sub>CC1</sub> | V <sub>CC</sub> Supply Current | No transmitting, phantom power off                                          | 30                    | 36  | 50                    | mA    |
| I <sub>CC2</sub> | V <sub>CC</sub> Supply Current | RTSETTP = 255, RTSETOP = 115,<br>transmitting, phantom power on<br>(Note 2) | 120                   |     | 160                   | mA    |
| CMOS INP         | UTS PHTM1, PHTM2 (when         | KEYGEN = High or TPINOK is grounded) AN                                     | D KEYGEN              |     |                       |       |
| V <sub>ILC</sub> | Input Low Voltage              |                                                                             |                       |     | 0.1 x V <sub>CC</sub> | V     |
| V <sub>IHC</sub> | Input High Voltage             |                                                                             | 0.9 x V <sub>CC</sub> |     |                       | ٧     |
| TTL INPUT        | : XTAL1                        |                                                                             |                       |     |                       |       |
| V <sub>ILT</sub> | Input Low Voltage              |                                                                             |                       |     | 0.8                   | V     |
| V <sub>IHT</sub> | Input High Voltage             |                                                                             | 2                     |     |                       | V     |
| I <sub>ILT</sub> | Input Low Current              | V(XTAL1) = 0V                                                               | -100                  |     |                       | μΑ    |
| l <sub>IHT</sub> | Input High Current             | V(XTAL1) = 2.7V                                                             |                       |     | 100                   | μΑ    |
| R <sub>IX1</sub> | Input Resistance               |                                                                             | 400                   |     | 560                   | kΩ    |
| CONTROL          | INPUTS: INSERTED, TPINO        | K                                                                           |                       |     |                       |       |
| V <sub>ILS</sub> | Input Low Voltage              |                                                                             |                       |     | 0.1                   | V     |
| I <sub>ILS</sub> | Input Low Current              | V <sub>IN</sub> = 0V                                                        | -50                   |     |                       | μА    |
| STATUS LE        | D OUTPUTS: INSERTED, TP        | INOK, OPINOK                                                                |                       |     |                       |       |
| I <sub>OLS</sub> | Output Low Current             | Pin connected to V <sub>CC</sub>                                            | 14                    | 19  | 24                    | mA    |
| I <sub>OHS</sub> | Output Off Current             |                                                                             |                       | 3   | 10                    | μА    |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL             | PARAMETER                                | CONDITIONS                                            | MIN               | TYP         | MAX  | UNITS             |
|--------------------|------------------------------------------|-------------------------------------------------------|-------------------|-------------|------|-------------------|
| PHANTOM            | DRIVE OUTPUTS: PHTM1, PHT                | M2                                                    |                   |             |      |                   |
| R <sub>NF</sub>    | No Fault Phantom Load<br>Resistance      |                                                       | 2.9               |             | 5.5  | kΩ                |
| R <sub>SC</sub>    | Short Circuit Phantom Load<br>Resistance |                                                       |                   |             | 50   | Ω                 |
| R <sub>OC</sub>    | Open Circuit Phantom Load<br>Resistance  |                                                       | 50                |             |      | kΩ                |
| V <sub>OHP</sub>   | Phantom Output High Voltage              | I <sub>OHP</sub> > -1 mA                              | 4.1               |             |      | V                 |
|                    |                                          | I <sub>OHP</sub> > -2mA                               | 3.5               | <del></del> | 11   | V                 |
| I <sub>SC</sub>    | Phantom Short Circuit Current            | V(PHTM1) or $V(PHTM2) = 0V$                           |                   | -1.8        | -1.2 | mA                |
| l <sub>OFFP</sub>  | Phantom Off Current                      | V(PHTM1) or $V(PHTM2) = 0V$                           | -100              |             | 100  | μА                |
| TWISTED P          | AIR RECEIVER: TPINP, TPINN               |                                                       |                   |             |      |                   |
| V <sub>OSRTP</sub> | Differential Offset Voltage              |                                                       | -35               |             | 35   | mV                |
| V <sub>DSTP</sub>  | Differential Squelch Threshold           |                                                       | 200               |             | 300  | mV <sub>P-P</sub> |
| V <sub>PSTP</sub>  | Differential Post-Squelch<br>Threshold   |                                                       | 100               |             | 150  | mV <sub>P-P</sub> |
| V <sub>CMTP</sub>  | Open-Circuit Common Mode<br>Bias Voltage |                                                       |                   | 2.4         |      | V                 |
| R <sub>IDRTP</sub> | Differential Input Resistance            |                                                       | 8                 | 9.6         | 12.5 | kΩ                |
| TWISTED P          | AIR TRANSMITTER: TPOUTP, TE              | OUTN                                                  |                   |             |      |                   |
| I <sub>TTP</sub>   | Peak Output Current                      |                                                       | 27                |             | 29.5 | mA                |
| lofftp             | Off State Output Current                 | RTSETTP = $255\Omega$ ,<br>Pins Connected to $V_{CC}$ |                   |             | 1.5  | mA                |
| I <sub>DCI</sub>   | Differential Current Im Balance          | This connected to VCC                                 | -300              |             | 300  | μА                |
| OPTICAL R          | ECEIVER: OPINP, OPINN                    |                                                       |                   |             |      | 1                 |
| V <sub>CMOP</sub>  | Open Circuit Common Mode<br>Bias Voltage |                                                       | ***               | 1.6         |      | V                 |
| V <sub>IROP</sub>  | Input Signal Range                       |                                                       | V <sub>DSOP</sub> |             | 1600 | mV <sub>P-P</sub> |
| V <sub>OSROP</sub> | Differential Offset Voltage              |                                                       |                   | 3           |      | mV                |
| EN                 | Input Referred Voltage Noise             | 50MHz BW                                              |                   | 25          |      | μV <sub>RMS</sub> |
| R <sub>IDROP</sub> | Differential Input Resistance            |                                                       | 1.8               | 2.6         | 3.3  | kΩ                |
| V <sub>DSOP</sub>  | Differential Squelch Threshold           |                                                       | 5                 |             | 6    | mV <sub>P-P</sub> |
| V <sub>PSOP</sub>  | Differential Post Squelch<br>Threshold   |                                                       | 4                 |             | 5    | mV <sub>P-P</sub> |
| Н                  | Hysteresis                               |                                                       |                   | 20          |      | %                 |
| OPTICAL T          | RANSMITTER: OPOUT                        |                                                       | - <del></del>     |             | 1    |                   |
| I <sub>TOP</sub>   | Peak Output Current                      | RTSETOP = $115\Omega$                                 | 47_               | . 52        | 57   | mA                |
| loffop             | Off State Output Current                 |                                                       |                   |             | 1    | mA                |

# **AC CHARACTERISTICS**

Over full range of operating conditions unless otherwise specified. (Note 1)

| SYMBOL             | PARAMETER                                                                                    | CONDITIONS                                                                           | MIN  | TYP  | MAX  | UNITS |
|--------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------|------|------|-------|
| CLOCK REF          | ERENCE: XTAL1                                                                                |                                                                                      |      |      | 1 -  |       |
| f <sub>XO</sub>    | Reference Clock Frequency                                                                    |                                                                                      | 32.7 |      | 34.5 | kHz   |
| D <sub>XO</sub>    | Reference Clock Duty Cycle                                                                   |                                                                                      | 30   |      | 70   | %     |
| TWISTED P          | AIR RECEIVER: TPINP, TPINN                                                                   |                                                                                      |      |      |      |       |
| t <sub>THTP</sub>  | Input Pulse Width Threshold                                                                  |                                                                                      | 550  |      | 1000 | ns    |
| tusqtp             | Time to Unsquelch (Off to On)                                                                |                                                                                      | 2    |      | 5    | μs    |
| t <sub>REJTP</sub> | Time to Reject (On to Off)                                                                   |                                                                                      | 550  |      | 1000 | ns    |
| OPTICAL R          | ECEIVER: OPINP, OPINN                                                                        |                                                                                      |      |      |      | 1     |
| t <sub>THOP</sub>  | Input Pulse Width Threshold                                                                  | V(INSERTED) > 0.7V                                                                   | 550  |      | 1000 | ns    |
| tusqop             | Time to Unsquelch (Off to On)                                                                | V(INSERTED) > 0.7V                                                                   | 3    |      | 9    | μs    |
|                    |                                                                                              | V(INSERTED) = 0V                                                                     | 0.8  |      | 1.2  | μs    |
| t <sub>REJOP</sub> | Time to Reject (On to Off)                                                                   | V(INSERTED) > 0.7V                                                                   | 3    |      | 9    | μs    |
|                    |                                                                                              | V(INSERTED) = 0V                                                                     | 0.8  |      | 1.2  | μs    |
| PROPAGAT           | ION DELAYS STEADY STATE                                                                      |                                                                                      |      |      | -    |       |
| t <sub>TPOP</sub>  | TPINP-TPINN to OPOUT                                                                         |                                                                                      |      |      | 20   | ns    |
| t <sub>OPTP</sub>  | OPINP-OPINN to<br>TPOUTP-TPOUTN                                                              |                                                                                      |      |      | 30   | ns    |
| t <sub>ТРТР</sub>  | TPINP-TPINN to<br>TPOUTP-TPOUTN                                                              |                                                                                      |      |      | 30   | ns    |
| tOPOP              | OPINP-OPINN to OPOUT                                                                         |                                                                                      |      |      | 20   | ns    |
| INSERTION          | AND BYPASS KEY GENERATIO                                                                     | N (Fig. 1)                                                                           |      |      |      |       |
| T_K1               | Key Element #1<br>(avg. P <sub>O</sub> < P <sub>O_Off</sub> )                                |                                                                                      | 808  |      | 858  | μs    |
| T_K2               | Key Element #2<br>(avg. P <sub>O</sub> > P <sub>O_Off</sub> )                                |                                                                                      | 1616 |      | 1717 | μs    |
| T_K3               | Key Element #3<br>(avg. P <sub>O</sub> < P <sub>O_Off</sub> )                                |                                                                                      | 1616 |      |      | μs    |
| T_BYP              | Bypass Element<br>(avg. P <sub>O</sub> > P <sub>O_Off</sub> )                                |                                                                                      | 4.85 | 26.5 |      | ms    |
| T_KINIT1           | Time that phantom power should be applied in config 1 before generating the insertion key.   | $V(KEYGEN) = V_{CC}, V(\overline{TPINOK}) > 0.7V$                                    |      | 26.5 |      | ms    |
| T_KINIT4           | Time that the optical input should be valid in config 4 before generating the insertion key. | $V(KEYGEN) = V_{CC}$ , $V(\overline{TPINOK}) = 0V$<br>V(PHTM1) = 0V, $V(PHTM2) = 0V$ |      | 26.5 |      | ms    |
| T_KOFF             | Time that the optical input should be invalid before generating the bypass key.              | V(KEYGEN) = VCC, V(TPINOK) = 0V<br>V(PHTM1) = 0V, V(PHTM2) = 0V                      |      | 26.5 |      | ms    |

# AC CHARACTERISTICS (continued)

| SYMBOL    | PARAMETER                                                                            | CONDITIONS         | MIN  | TYP | MAX  | UNITS |
|-----------|--------------------------------------------------------------------------------------|--------------------|------|-----|------|-------|
| INSERTION | KEY ECHO AND BYPASS KEY REC                                                          | COGNITION (Fig. 1) |      |     |      |       |
| T_ECHO    | Time since starting insertion key generation until receiving the insertion key echo. |                    |      |     | 100  | ms    |
| T_E1Key   | Key Echo From T_K1                                                                   |                    | 766  |     | 900  | μs    |
| T_E2Key   | Key Echo From T_K2                                                                   |                    | 1533 |     | 1800 | μs    |
| T_E3Key   | Key Echo From T_K3                                                                   |                    | 1533 |     |      | μs    |
| T_BYPDET  | Time of optical input not valid before recognizing a bypass key                      |                    | 4    |     | 4.5  | nıs   |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2: Current into all V<sub>CC</sub> pins, external bias resistors, and external transmit loads. Does not include status LED's current.





### **FUNCTIONAL DESCRIPTION**

#### Fiber Optic LED Driver

The output stage of the transmitter is a current mode switch which develops the output light by sinking current from OPVCC through the LED into the OPOUT pin. Once the current requirement for the LED is determined, the RTSETOP resistor is selected. The following equation is used to select the correct RTSETOP resistor:

RTSETOP = 
$$(52\text{mA/I}_{OUT}) \times 115\Omega$$

No current is provided during the off cycles of the Insertion, Bypass, or Echo Keys, or when the input signal that should be routed to the Fiber Optic LED Driver does not meet the corresponding input squelch requirements.

### Fiber Optic Quantizer

The OPINP, OPINN input signal is fed into a limiting amplifier with a gain of about 100 and input resistance of  $1.3k\Omega$ . Maximum sensitivity is achieved through the use of a DC restoration feedback loop and AC coupling the input. When AC coupled, the input DC bias voltage is set by an on-chip network at about 1.7V. These coupling capacitors, in conjunction with the input impedance of the amplifier, establish a high pass filter with 3dB corner frequency,  $f_L$ , at

$$f_1 = 1/(2 \times \pi \times 1300 \times C)$$

Since the amplifier has a differential input, two capacitors of equal value are required. If the signal driving the input is single ended, one of the coupling capacitors can be tied to  $V_{CC}$ . The internal amplifier has a lowpass filter built-in to band limit the input signal which in turn will improve the signal to noise ratio. Although the input is AC coupled, the offset voltage,  $V_{OS}$ , within the amplifier will be present at the amplifier's output. In order to reduce this error a DC feedback loop nulls the offset voltage, forcing  $V_{OS}$  to be zero. The comparator is a high-speed differential zero crossing detector that slices and accurately digitizes the receive signal. The output of the comparator is fed in parallel into both the fiber optic squelch circuit and the signal MUX. The capacitor between pin VDC and QGND should be set to 500pF.

### **Fiber Optic Squelch**

The ML6680 monitors the frequency and amplitude of the input from a fiberoptic receiver. The optical squelch circuit rejects signals whose frequencies are lower than 1MHz or whose amplitudes are lower than –32dBm.

If both requirements are met, the LED output  $\overline{OPINOK}$  goes low, and the amplitude threshold is lowered 20%.



### **Copper Pair Driver**

The output stage of the twisted pair transmitter is a current mode switch which develops the output voltage by driving current through the terminating resistor and the output filter. The harmonic content is controlled to simplify the filter design. The transmitter employs a center tap 2:1 transformer where the center tap is tied to V<sub>CC</sub>. While one pin of the transmit pair is pulled low, the other pin floats. The output pins to the twisted pair wires, TPOUTP and TPOUTN, can drive shielded or unshielded twisted pair cable through the appropriate isolation transformer. The output current is set by the value of RTSETTP. No transitions are generated at TPOUTP and TPOUTN when the input signal that should be routed to the Copper Pair Driver does not meet the corresponding input squelch requirements. PECL compatible output are obtained with an external network of 3 resistors. In this case the current of the output stage can be reduced by adjusting the value of RTSETTP.

### **Twisted Pair Line Equalizer**

The receive equalizer compensates for twisted pair cable dispersion, which otherwise would give rise to inter-symbol interference (ISI). The amount of equalization varies with the average amplitude of the received signal. The received signal amplitude gives a rough value for the length of the attached cable. The filter/equalizer characteristic is the inverse of the cable's dispersion characteristic. Both UTP and STP cables approximate a low-pass filter, so the filter/equalizer approximates an inverse square root equalizer. Two external resistors and one external capacitors are required between pins EQA and EQB. The output of the equalizer is fed into the signal MUX. On a PECL application these pins should be connected between each other.

### **Twisted Pair Squelch Circuit**

The twisted pair line receiver internally sets the common mode bias of the input TPINP and TPINN. Voltage offset comparators are used to set the amplitude squelch threshold, and analog timers are used to set the pulse width squelch threshold. When the input signal meets amplitude and pulse width requirements, the squelch circuit reduces the offset voltage of the comparators, decreasing the amplitude squelch threshold by half. This hysteresis allows the receiver to stay on in the presence of a fading input signal. The twisted pair squelch circuit rejects signals whose frequencies are lower than 1MHz or whose amplitudes are lower than 300mVp.p. If both requirements are met, the LED output TPINOK goes low.

#### **Clock Oscillator**

The ML6680 provides an on-chip clock oscillator by connecting a 32.768kHz watch crystal between pins XTAL1 and XTAL2. The part can also be driven by an external clock applied at XTAL1 and tying XTAL2 to ground. The frequency of the external clock should be between 32.7kHz and 34.5kHz.

#### **Status LED Drivers**

The ML6680 has three status LED drivers. The LED driver pins are active low. The LED's are tied to their respective pins through a  $300\Omega$  resistor to  $V_{CC}$ .



#### **Modes of Operation**

Four configurations are possible with the ML6680, as follows:

- 1.Standard Media Converter: Senses ISO/IEC8802-5 phantom power and generates ISO/IEC8802-5 fiberoptic insertion or bypass requests.
- 2.Concentrator Media Converter: Recognizes the ISO/IEC8802-5 fiberoptic insertion or bypass requests and drives the ISO/IEC8802-5 phantom circuits.
- Lobe or Ring Out Port Media Converter: Recognizes the ISO/IEC8802-5 fiberoptic insertion or bypass requests.
- 4.Ring In Port Media Converter: Generates ISO/ IEC8802-5 fiberoptic insertion or bypass requests. Modifies the internal signal paths depending on the presence or absence of a fiberoptic link, and on the reception of the ISO/IEC8802-5 "Insertion Key Echo."

#### **CONFIGURATION 1**

#### **Standard Media Converter:**

This configuration is selected by tying KEYGEN to VCC. There are always two fixed signal paths, one from TPINP and TPINN to OPVCC and OPOUT, and another from OPINP and OPINN to TPOUTP and TPOUTN. The generation of the "Insertion Key" or "Bypass Key" is exclusively controlled by the logic values at PHTM1 and PHTM2. The "Insertion Key" is generated when both PHTM1 and PHTM2 go low, and stay low for at least 26.5ms. If the "Insertion Key Echo" is received within the following 100ms, the part goes to the "Insert State" and the LED output INSERTED goes low. During the generation of the "Insertion Key," and while waiting for the "Insertion Key Echo" the states of PHTM1 and PHTM2 do not have any effect. When the part is in the "Insert State" and either PHTM1 or PHTM2 goes high. the LED output INSERTED goes high, the part leaves the "Insert State," generates the "Bypass Key," and starts waiting for PHTM1 and PHTM2 to go low again.

### **CONFIGURATION 2**

#### **Concentrator Media Converter:**

This configuration is selected by tying KEYGEN to ground. There are always two fixed signal paths, one from TPINP and TPINN to OPVCC and OPOUT, and another from OPINP and OPINN to TPOUTP and TPOUTN. The part powers on in the "Bypass State" where it neither applies phantom current nor checks for a phantom wire fault. After recognizing an "Insertion Key" at its fiber optic inputs, it applies phantom power by providing current at PHTM1 and PHTM2, goes to the "Phantom Wire Fault Check State," and starts waiting for a "Bypass Key." At this state, the LED output INSERTED stays low while no phantom wire fault is detected. When the part is in the "Phantom Wire Fault Check State" and a "Bypass Key" is recognized, the part leaves this state, removes the phantom power, and starts waiting for a "Insertion Key" again.

#### **CONFIGURATION 3**

#### Lobe or Ring Out Port Media Converter:

This configuration is selected by tying both KEYGEN and TPINOK to ground. When the ML6680 is in the "Insert State," the signal paths are from TPINP and TPINN to OPVCC and OPOUT, and from OPINP and OPINN to TPOUTP and TPOUTN. Otherwise, the signal paths are from TPINP and TPINN to TPOUTP and TPOUTN, and from OPINP and OPINN to OPVCC and OPOUT. The part powers on in the "Bypass State" and goes to the "Insert State" after recognizing an "Insertion Key" at its fiber optic inputs. It goes back to the "Bypass State" after recognizing a "Bypass Key." While it is at the "Insert State," the LED output INSERTED stays low.

### **CONFIGURATION 4**

### Ring In Port Media Converter:

This configuration is selected by tying KEYGEN to VCC and TPINOK to ground. When the part is in the "Insert State," the signal paths are from TPINP and TPINN to OPVCC and OPOUT, and from OPINP and OPINN to TPOUTP and TPOUTN. Otherwise, the input at TPINP and TPINN is routed to TPOUTP and TPOUTN, and also to OPVCC and OPOUT. The "Insertion Key" is generated when activity is detected at OPINP and OPINN for at least 26.5ms and, PHTM1 and PHTM2 stay low. If the "Insertion Key Echo" is received within the following 100ms, the ML6680 goes to the "Insert State" and the LED output INSERTED goes low. During the generation of the "Insertion Key," and while waiting for the "Insertion Key Echo" the logic states of PHTM1 and PHTM2 do not have any effect. When the part is in the "Insert State" and no activity is detected at OPINP and OPINN for at least 26.5ms, or either PHTM1 or PHTM2 goes high, the LED output INSERTED goes high, the part leaves the "Insert State," generates the "Bypass Key," and starts waiting for 26.5ms of optical input activity again.

#### **Low Frequency Signaling Mode**

Some old implementations of discrete media converters, use a non-standard protocol with frequencies between 1 and 10kHz. To facilitate the migration to the ML6680, a specific operating mode is provided by grounding the pin INSERTED. Pin KEYGEN should also be grounded to prevent the generation of unwanted "Insertion" or "Bypass Keys." In this operating mode, the optical frequency squelch circuitry is disabled and the time constant of the amplitude squelch is significantly reduced.

For each edge of the low frequency optical input, the ML680 generates a pulse at the led output OPINOK. It also generates a pulse at the TPOUTP output for each rising edge and another at the TPOUTN output for each falling edge.



Figure 2. ML6680 Configurations 1 and 2



Figure 3. ML6680 Configurations 3 and 4

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML6680      | 0°C to 70°C       | 28-PIN PLCC (Q28) |



# **Token Ring Physical Interface**

### **GENERAL DESCRIPTION**

The ML6682 Token Ring Physical Interface Circuit is designed for use as a token ring concentrator port interface in 4Mb/s and 16Mb/s ISO/IEC 8802-5 networks using unshielded twisted pair (UTP) or shielded twisted pair (STP) cable. It can also be configured as a Ring-In or Ring-Out port for concentrator interface to the main network trunk. It includes a receiver equalizer for suppression of inter-symbol distortion, a narrow-bandwidth master PLL with a constantgain phase/frequency detector for enhanced clock tracking and low VCO phase distortion, an 8 UI FIFO and slave PLL for additional jitter attenuation, internal frequency/phase tracking select logic, and a waveshaping twisted pair transmit driver which requires only a very simple external filter to meet the ISO/IEC 8802-5 standard. The circuit also includes phantom wire fault detection and output drivers for use with an external phantom switching mechanism in a concentrator-to-trunk interface application. The part has an on-chip single-pin crystal oscillator designed for a 16MHz crystal. It can also be used with an external clock of 32MHz frequency. The part uses a frequency squelch circuit at the twisted pair receiver to allow detection of incorrect network speed.

External components are minimized by the use of internally-controlled station fault, receiver pulse width squelch, on-chip crystal oscillator, and internal 4/16 Mbps switching logic. The ML6682 performs the hybrid switching functions, eliminating the need for relays. Isolation can be achieved optically.

### **FEATURES**

- Supports dual PLL jitter attenuator and clock regeneration for each lobe port and Ring In/Ring Out ports for UTP/STP extended distance concentrators.
- Compatible with ISO/IEC 8802-5-1989 standard for Token Ring
- Pin selectable 16 and 4Mb/s data rates
- Supports dual ring fault tolerant Ring In/ Ring Out trunks
- Fault isolation capability at each concentrator port available for network management.
- Provides dual phase-locked loop with single edge constant gain phase detector and 8 UI FIFO for clock regeneration, jitter attenuation and data recovery.
- Phantom voltage drive/sense for both transmit and receive cable pairs.
- On-chip crystal oscillator can also be driven by external clock.
- On-chip receiver channel equalization switchable for both 4 and 16 Mbps



## **PIN CONFIGURATIONS**

ML6682 44-Pin PLCC (Q44)



ML6682 44-Pin TQFP (H44)



# PIN DESCRIPTION (For PLCC Package)

| PIN#     | NAME             | FUNCTION                                                                                                                                                                                                                                                                                              | PIN# | NAME               | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                     |
|----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>44  | RxTPP<br>RxTPN   | Receive wire pair inputs. These inputs receive data from the twisted pair media through the receive isolation transformer. The common-mode bias                                                                                                                                                       | 13   | ALLOW              | ALLOW is a digital input that allows the port to control INSERT/BYPASS through phantom current, or allows the port to be forced into INSERT mode using FBYP.                                                                                                                                                                                                                                 |
| 2<br>20  | DGND2<br>DGND1   | point for these pins is set internally. Digital ground pins.                                                                                                                                                                                                                                          | 14   | FBYP               | Force Bypass input. This digital input provides network management control to force the ML6682 into BYPASS mode.                                                                                                                                                                                                                                                                             |
| 3        | DVCC2            | Positive power supply pins (+5V) for                                                                                                                                                                                                                                                                  | 15   | N/C                |                                                                                                                                                                                                                                                                                                                                                                                              |
| 21<br>38 | DVCC1<br>DVCC3   | digital part of the chip.                                                                                                                                                                                                                                                                             | 16   | SIGVAL             | Valid signal indicator output. This output goes low when the signal at                                                                                                                                                                                                                                                                                                                       |
| 4<br>35  | AVCC3<br>AVCC1   | Positive power supply pins (+5V) for analog part of the chip.                                                                                                                                                                                                                                         |      |                    | RxTPP/N meets frequency and amplitude squelch requirements.                                                                                                                                                                                                                                                                                                                                  |
| 5        | FILTR4MB         | 4Mbps PLL filter input. Connection point for external PLL filter components for 4 Mbps data rate.                                                                                                                                                                                                     | 17   | XTAL1              | Crystal/external clock input. Connecting a 16MHz crystal between this pin and ground provides the required reference                                                                                                                                                                                                                                                                         |
| 6        | FILTPLL2         | Second PLL filter input. Connection point for external PLL filter components                                                                                                                                                                                                                          |      |                    | frequency. XTAL2 must be connected to ground when XTAL1 is used.                                                                                                                                                                                                                                                                                                                             |
| 7        | FILTR16MB        | for second (slave) PLL.  16 Mbps PLL filter input. Connection point for external PLL filter components for 16 Mbps data rate.                                                                                                                                                                         | 18   | XTAL2              | Clock input pin. Connecting a 32MHz external clock between this pin and ground provides the required reference frequency. When XTAL2 is used, XTAL1                                                                                                                                                                                                                                          |
| 8        | AGND3            | Analog ground pins.                                                                                                                                                                                                                                                                                   | 19   | N/C                | must be grounded.                                                                                                                                                                                                                                                                                                                                                                            |
| 29<br>32 | AGND2<br>AGND1   |                                                                                                                                                                                                                                                                                                       | 22   | RxD                | Receive data output. When the ML6682                                                                                                                                                                                                                                                                                                                                                         |
| 9        | N/C              |                                                                                                                                                                                                                                                                                                       |      | , ICAB             | is in INSERT mode, RxD is sourced by                                                                                                                                                                                                                                                                                                                                                         |
| 10       | LOCK             | PLL phase lock indicator output. This output goes low when both PLLs achieve lock. May be externally gated with FBYP for zero delay lockout.                                                                                                                                                          |      |                    | the PLL reclocked data from receive<br>twisted pair inputs RxTPP, RxTPN.<br>When the ML6682 is in the BYPASS<br>mode, RxD is sourced by the TxD input.                                                                                                                                                                                                                                       |
| 11       | 4/ <del>16</del> | (Prevent a 4 Mbps station from entering a 16 Mbps Ring).  Data rate selection input. A logic one                                                                                                                                                                                                      | 23   | RxCLK              | Synchronized data clock output. When<br>the ML6682 is in INSERT mode, RxCLK<br>is sourced by the PLL. When the<br>ML6682 is in BYPASS mode, RxCLK is                                                                                                                                                                                                                                         |
|          |                  | selects 4 Mbps operation. A logic zero selects 16 Mbps operation. The pin                                                                                                                                                                                                                             |      |                    | sourced by the TxCLK input.                                                                                                                                                                                                                                                                                                                                                                  |
|          |                  | automatically switches the receive equalizer and the PLL loop filter for the appropriate data rate.                                                                                                                                                                                                   | 24   | FAULT              | Phantom wire fault detection output.<br>When this output is low, the phantom<br>current test has failed. In the "phantom                                                                                                                                                                                                                                                                     |
| 12       | PHTMD/S          | "Phantom drive/sense" select input. When set low, the chip is configured for "phantom sense". In the "phantom sense" state PHTMRX1 pin serves as an input coming from an opto-isolator to sense phantom current and PHTMTX1 is                                                                        |      |                    | drive" mode this will be detected as an open or a short by the PHTMTX1, PHTMTX2, PHTMRX1, PHTMRX2 pins. In the "phantom sense" mode, FAULT is an output that simply buffers the PHTMRX1 input.                                                                                                                                                                                               |
|          |                  | an output. When PHTMD/\$\overline{S}\$ is set high, the chip is configured for "phantom drive". In the "phantom drive" state PHTMTX1 and PHTMTX2 provide the phantom drive and fault detect for the transmit pair of wires, and PHTMRX1 and PHTMRX2 sense fault detect for the receive pair of wires. |      | PHTMRX2<br>PHTMRX1 | Receive pair phantom sense inputs. In the "phantom drive" mode (PHTMD/S pin is tied to V <sub>CC</sub> ) these inputs sense phantom current on the receive pair wires to detect a phantom circuit fault condition. In "phantom sense" configuration (PHTMD/S pin is tied to GND) PHTMRX1 is the sense input for phantom current coming from an opto isolator and PHTMRX2 should be grounded. |

# PIN DESCRIPTION (For PLCC Package)

(Continued)

| PIN# N | NAME           | FUNCTION                                                                                                                                                                                                                                       | PIN#     | NAME           | FUNCTION                                                                                                                                             |
|--------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | TMTX2<br>TMTX1 | Transmit pair phantom drive/sense pair. In the "phantom drive" mode, these pins output a +5 volt phantom signal and sense opens and shorts as a                                                                                                | 36       | RVCO           | External resistor input. A precision resistor of the appropriate value connected to this input sets the phase detector gain.                         |
|        |                | phantom circuit fault condition. In the "phantom sense" mode, PHTMTX1 is an open collector pin that can be used to drive an LED to reflect the INSERT/                                                                                         | 37       | RTSET          | External resistor input. A precision resistor of the appropriate value connected to this input sets the twisted pair transmitter output level.       |
|        |                | BYPASS state. In the INSERT state, PHTMTX1 is low to light the LED and in the BYPASS state PHTMTX1 is high. PHTMTX2 should be left floating in the "phantom sense" mode.                                                                       | 39       | SQDIS          | Squelch disable input. Normally wired to ground. A high level input disables the RX wire pair pulse width squelch function.                          |
|        | xTPN<br>xTPP   | Transmitter wire pair outputs. This differential current output pair drives the network coupling transformer to the transmit wire pair.                                                                                                        | 40<br>41 | EQ16B<br>EQ16A | Differential connection for external equalization components for 16 Mbps operation. The equalizer is disabled when these two pins are tied together. |
| 33     | TxD            | Data input from the previous lobe or Ring In/Ring Out port. In INSERT mode TxD is clocked out by TxCLK at the TxTPP and TxTPN pins. In BYPASS mode the TxD input is internally connected to the RxD output.                                    | 42<br>43 | EQ4B<br>EQ4A   | Differential connection for external equalization components for 4 Mbps operation. The equalizer is disabled when these two pins are tied together.  |
| 34 T   | ×CLK           | Synchronized data clock input from the previous lobe or Ring In/Ring Out port. In INSERT mode TxCLK clocks TxD out onto the transmit twisted pair at TxTPP, TxTPN. In BYPASS mode the TxCLK input is internally connected to the RxCLK output. |          |                |                                                                                                                                                      |

# **ABSOLUTE MAXIMUM RATINGS**

| V <sub>CC</sub> Supply Voltage Range              |
|---------------------------------------------------|
| Input Voltage Range                               |
| Digital Inputs GND -0.3V to V <sub>CC</sub> +0.3V |
| TxD, TxCLK, RxTPP,                                |
| RxTPN, XTAL1, XTAL2 GND $-0.3V$ to $V_{CC} +0.3V$ |
| Output Current                                    |
| TxTPP, TxTPN 50mA                                 |
| PHTMRX1, PHTMRX2, PHTMTX1, PHTMTX2 25mA           |
| All Other Outputs 10mA                            |
| Junction Temperature 150°C                        |
| Storage Temperature –65°C to 150°C                |

| Lead Temperature (Soldering, 10 sec) | 260°C  |
|--------------------------------------|--------|
| Thermal Resistance ( $\theta_{IA}$ ) |        |
| PLCC                                 | 54°C/W |
| TQFP                                 | 67°C/W |

# **OPERATING CONDITIONS**

| V <sub>CC</sub> Supply Voltage                 | 5V ± 5%               |
|------------------------------------------------|-----------------------|
| Temperature Range                              |                       |
| RTSET                                          | 1.66kΩ ± 1%           |
| RVCO                                           | $2.42k\Omega \pm 1\%$ |
| All V <sub>CC</sub> supply pins must be within | n 0.1V of each other. |
| All GND pins must be within 0.1V               | of each other.        |

### **ELECTRICAL CHARACTERISTICS**

| SYMBOL             | PARAMETER                                            | CONDITIONS                                                    | MIN   | TYP | MAX  | UNITS |
|--------------------|------------------------------------------------------|---------------------------------------------------------------|-------|-----|------|-------|
| TTL Inputs (       | 4/16, PHTMD/S, SQDIS, ALLOW                          | TxD, TxCLK, FBYP)                                             |       |     | 1    | •     |
| V <sub>IL</sub>    | Input Low Voltage                                    | I <sub>IL</sub> = 400μΑ                                       |       |     | 0.8  | V     |
| V <sub>IH</sub>    | Input High Voltage                                   | I <sub>IH</sub> = 100μA                                       | 2.0   |     |      | V     |
| I <sub>IL</sub>    | Input Low Current                                    | All except TxD, TxCLK; $V_{IN} = 0.4V$                        | -400  |     |      | μА    |
|                    |                                                      | TxD, TxCLK; $V_{IN} = 0.4V$                                   | -1600 |     |      | μА    |
| I <sub>IH</sub>    | Input High Current                                   | V <sub>IN</sub> = 2.7V                                        |       |     | 100  | μА    |
| TTL Output:        | (FAULT, LOCK, RxCLK, RxD):                           |                                                               |       |     |      |       |
| V <sub>OL</sub>    | Output Low Voltage                                   | I <sub>OL</sub> = 1mA                                         |       |     | 0.40 | V     |
| V <sub>OH</sub>    | Output High Voltage                                  | $I_{OH} = -0.1 \text{ mA}$                                    | 2.4   |     |      | V     |
| Receiver           |                                                      |                                                               |       |     |      |       |
| V <sub>OSR</sub>   | RxTPP-RxTPN Differential<br>Offset Voltage           | V <sub>SQDIS</sub> = V <sub>IH</sub>                          | -35   |     | 35   | mV    |
| V <sub>IBR</sub>   | RxTPP-RxTPN Open-Circuit<br>Common-Mode Bias Voltage |                                                               | 2.6   |     | 3.2  | V     |
| R <sub>IDR</sub>   | RxTPP-RxTPN Differential Input Resistance            | Input differential voltage = 2V, centered at V <sub>IBR</sub> | 10.5  |     | 13.5 | ΚΩ    |
| V <sub>STX</sub>   | XTAL1 Input Switching<br>Threshold Voltage           | i                                                             | 1.5   |     | 3.5  | V     |
| I <sub>RTSET</sub> | RTSET Input Current                                  | RTSET = $1.66k\Omega$                                         | 575   |     | 625  | μА    |
| I <sub>RVCO</sub>  | RVCO Input Current                                   | RVCO = $2.42k\Omega$                                          | 387   |     | 438  | μА    |
| Transmitter        |                                                      |                                                               |       |     |      |       |
| I <sub>TOUT</sub>  | TxTPP Differential Output<br>Current                 | $R_L = 100 \text{ or } 150\Omega$                             | 28    |     | 33   | mA    |
| I <sub>TOFF</sub>  | TxTPP-TxTPN Off-state Output Current                 | $V_{\overline{FBYP}} = V_{IL}; R_L = 200\Omega$               |       |     | 1.5  | mA    |
| I <sub>TXI</sub>   | TxTPP-TxTPN Differential Current Imbalance           | $R_L = 200\Omega$                                             | -900  |     | 900  | μА    |

# ML6682

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL           | PARAMETER                                         | CONDITIONS                                                | MIN  | TYP | MAX  | UNITS |
|------------------|---------------------------------------------------|-----------------------------------------------------------|------|-----|------|-------|
| Phantom O        | utput Driver (PHTMD/ $\overline{S} = V_{IH}$ , ex | cept as noted)                                            |      | L   |      |       |
| V <sub>OHP</sub> | PHTMTX1/PHTMTX2                                   | I <sub>OHP</sub> = -1 mA                                  | 4.1  |     |      | V     |
|                  | Output High Voltage                               | $I_{OHP} = -2mA$                                          | 3.5  |     |      | V     |
| I <sub>OHP</sub> | PHTMTX1/PHTMTX2 Output<br>Short Circuit Current   | V <sub>OHP</sub> = 0V                                     | -2   |     | -0.7 | mA    |
| I <sub>OZP</sub> | PHTMTX1/Tx2/Rx1/Rx2<br>Output Off Current         | $PHTMD/\overline{S} = V_{IL}$ $0V \le V_{OHP} \le V_{CC}$ | -100 |     | +100 | μА    |
| Phantom O        | utput Fault Sensing (PHTMD/S =                    | V <sub>IH</sub> )                                         | 1    |     |      | -     |
| V <sub>OPN</sub> | FAULT Output Voltage,<br>Normal Condition         | Notes 3, 4                                                | 2.4  |     |      | V     |
| V <sub>OPF</sub> | FAULT Output Voltage,<br>Fault Condition          | Notes 3, 5                                                |      |     | 0.45 | V     |
| Power Supp       | oly Current                                       | <u> </u>                                                  | 1    | · · |      |       |
| I <sub>CC1</sub> | Supply Current, Transmitting                      | Note 2                                                    |      |     | 225  | mA    |
|                  |                                                   |                                                           |      |     |      |       |

# **AC CHARACTERISTICS**

Unless otherwise specified,  $V_{CC}$  = 5V  $\pm$  5%, RTSET = 1.66k $\Omega$ , RVCO = 2.42k $\Omega$ ,  $T_A$  = Operating Temperature Range. (Note 1)

| SYMBOL            | PARAMETER                                                  | CONDITIONS                                                             | MIN  | TYP | MAX  | UNITS |
|-------------------|------------------------------------------------------------|------------------------------------------------------------------------|------|-----|------|-------|
| Transmitter       | (Note 9)                                                   |                                                                        |      |     |      |       |
| t <sub>DF01</sub> | TxTPP-TxTPN Output                                         | 16Mb/s, Note 6A                                                        | 0.3  |     | 1.0  | ns    |
|                   | Delay Mismatch, Zeros and Ones                             | 4Mb/s                                                                  | -0.5 |     | 0.5  | ns    |
| t <sub>DFMX</sub> | TxTPP–TxTPN Output<br>Delay Mismatch, Random Data          | 4Mb/s & 16Mb/s, Note 6B                                                | -2.0 |     | 2.0  | ns    |
| t <sub>DCD</sub>  | TxTPP-TxTPN Output                                         | 16Mb/s, Note 7                                                         | -1.5 |     | 1.5  | ns    |
|                   | Duty Cycle Distortion                                      | 4Mb/s, Note 7                                                          | -6.0 |     | 6.0  | ns    |
| Receiver, G       | eneral                                                     |                                                                        | -    |     | 1    |       |
| t <sub>RPWL</sub> | Maximum RxTPP-RxTPN Period                                 | 16Mb/s, RxTP V <sub>DIFP-P</sub> = 1V                                  | 167  |     | 244  | ns    |
|                   | To Turn On                                                 | $4Mb/s$ , RxTP $V_{DIFP-P} = 1V$                                       | 667  |     | 976  | ns    |
| t <sub>RPWS</sub> | Minimum RxTPP-RxTPN Period                                 | 16Mb/s, RxTP V <sub>DIFP-P</sub> = 1V                                  | 40   |     | 59   | ns    |
|                   | To Turn On                                                 | 4Mb/s, RxTP V <sub>DIFP-P</sub> = 1V                                   | 167  |     | 236  | ns    |
| t <sub>PL</sub>   | PLL Phase-Lock After Freq. Lock                            | See Figure 1                                                           |      |     | 1.5  | ms    |
| t <sub>FL</sub>   | PLL Frequency-Lock After<br>Power-Up                       | Power-up to 2BR ± 1%<br>Hz frequency at RxCLK; Note 8                  |      |     | 500  | ms    |
| t <sub>DL</sub>   | PLL Phase Unlock Time                                      | See Figure 1                                                           |      |     | 100  | μs    |
| t <sub>PVC1</sub> | RxCLK Period, V <sub>FILTR4MB</sub> = 2.2V                 | $V_{4/\overline{16}} = V_{OH}$ (4Mb/s), Note 10                        | 225  |     | 150  | ns    |
| t <sub>PVC2</sub> | RxCLK Period, V <sub>FILTR4MB</sub> = 2.8V                 | $V_{4/\overline{16}} = V_{OH}$ (4Mb/s), Note 10                        | 75   |     | 112  | ns    |
| t <sub>PVC3</sub> | RxCLK Period, V <sub>FILTR16MB</sub> = 2.2V                | $V_{4/\overline{16}} = V_{OL} (16Mb/s)$ , Note 10                      | 56.3 |     | 37.5 | ns    |
| t <sub>PVC4</sub> | RxCLK Period, V <sub>FILTR16MB</sub> = 2.8V                | $V_{4/\overline{16}} = V_{OL} (16Mb/s)$ , Note 10                      | 18.8 |     | 28   | ns    |
| K <sub>d</sub>    | Phase Detector Gain                                        | 4Mb/s; Note 11 and Figure 2                                            | 0.25 |     | 0.35 | μA/ns |
|                   |                                                            | 16Mb/s; Note 11 and Figure 2                                           | 1.0  |     | 1.4  | μA/ns |
| t <sub>RSTE</sub> | PLL Static Phase Error                                     | Note 12                                                                | -2   |     | +2   | ns    |
| t <sub>RDC</sub>  | RxD to RxCLK Delay                                         |                                                                        | -2   |     | 2    | ns    |
| t <sub>RTD</sub>  | RxTP to RxD Delay                                          |                                                                        | 1    |     | 4    | ВТ    |
| t <sub>RCFS</sub> | RxCLK 90-10% Fall Time                                     | RxCLK t <sub>PER</sub> = 31.25ns                                       |      |     | 5    | ns    |
| t <sub>PTRD</sub> | TxD to RxD Propagation Delay                               | $V_{\overline{FBYP}} = V_{OL}$ , Figure 4                              | 22   |     | 30   | ns    |
| t <sub>PTRC</sub> | TxCK to RxCK Propagation Delay                             | $V_{\overline{FBYP}} = V_{OL}$ , Figure 4                              | 22   |     | 30   | ns    |
| t <sub>SRM</sub>  | Setup Time, RxD Valid to RxCLK<br>Rising Edge (1.5V point) | RxCLK t <sub>PER</sub> = 31.25ns, Figure 4                             | 10   |     |      | ns    |
| t <sub>HRM</sub>  | Hold Time, RxD Valid After<br>RxCLK Rising Edge (1.5V)     | RxCLK t <sub>PER</sub> = 31.25ns, Figure 4                             | 2    |     |      | ns    |
| t <sub>RCRM</sub> | RxCLK 10-90% Rise Time                                     | RxCLK $t_{PER} = 31.25 \text{ns}$ , $C_L = 15 \text{pF}$ ; Figure 4    |      |     | 5    | ns    |
| t <sub>RCFM</sub> | RxCLK 90-10% Fall Time                                     | RxCLK $t_{PER} = 31.25 \text{ns}$ , $C_L = 15 \text{pF}$ ;<br>Figure 4 |      |     | 5    | ns    |

- Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.
- Note 2: Current into all  $V_{CC}$  pins,  $V_{CC} = 5.25V$ , transmitting and receiving 16MHz data.
- **Note 3:** Use a  $2k\Omega$  load at FAULT for these tests
- Note 4: 2.9k < RL1 < 5.5k, 2.9k < RL2 < 5.5k, RL1 connected between PHTMTX1 and PHTMRX1; RL2 connected between PHTMTX2 and PHTMRX2.
- Note 5: Tested under the following conditions:
  - A. RL1 > 9.9k and 2.9k < RL2 < 5.5k, or RL2 > 9.9k and 2.9k < RL1 < 5.5k.
  - B. RL1 <  $100\Omega$  and 2.9k < RL2 < 5.5k, or RL2 <  $100\Omega$  and 2.9k < RL1 < 5.5k
- Note 6: A. Difference between the delay from the nearest TxCLK rising edge to the TxTPPN differential BR edge and the delay from the nearest TxCLK rising edge to the TxTPPN differential BR/2 edge. Measured for either rising output edges or falling output edges only, with measurements made for each. Measurements are to be made at the output of both test circuits shown in Figure 3. (See waveforms in Figure 7 –4 of draft ISO/IEC 8802-5q/D4).
  - B. Difference between the delay from the nearest TxCLK rising edge to the TxTPPN differential edge and the delay from the nearest TxCLK rising edge to the TxTPPN differential edge. Measured for either rising output edges or falling output edges only, with measurements made for each using random data (JKs, Os. 1s). Measurements are to be made at the output of both test circuits shown in Figure 3. (See waveforms in Figure 7 4 of draft ISO/IEC 8802-5q/D4).
- Note 7: One-half the difference between the positive-going differential output pulsewidth and the negative-going differential output pulsewidth. Measured at the output of both test circuits in Figure 3 with a constant stream of all zeros or all ones. Measurements are to be averaged over 128 data pulses. Measured with input drive to
- Note 8: Not tested in production. Guaranteed by characterization measurements.
- Note 9: The transmitter TxTPP-TxTPN output waveform must also meet the waveform templates shown in section 7.2.2.2 of ISO/IEC 8802-5q.
- Note 10: Disconnect the filter components at the FILT4MB or FILT16MB pins and apply the indicated voltage to that pin. Measure the output period at RxCLK. Disconnect RxTPPN from all input.
- Note 11: See Figure 2 for timing. With the circuit in phase-lock, inject I1 = +5μA and measure the propagation delay t<sub>PD1</sub> between an RxTPP rising edge and the corresponding RxCLK falling edge. Make a second delay measurement t<sub>PD2</sub> while injecting I2 = -5μA. Phase detector gain is given by K<sub>d</sub> = (I2-I1)/(t<sub>PD1</sub>-t<sub>PD2</sub>).
- Note 12: The ML6682 is phase-locked to the RxTPP waveform with RxTPN biased to 2.5V (see Figure 5). Monitor RxD to observe correct data being latched. For one pulse, shorten the positive pulse at RxTPP by moving the rising edge, and check to see if the short pulse was latched. Continue to shorten the pulse in this manner until incorrect data appears at RxCLK. The time between the rising edge and the unshortened positive pulse midpoint is t<sub>RSTE</sub>. Repeat this procedure for the other 3 cases shown in Figure 5.



Figure 1. PLL Phase Lock Timing.



Figure 2. Phase Detector Gain Test.



Figure 3A. Transmitter AC Test Circuit,  $100\Omega$  (UTP).



Figure 3B. Transmitter AC Test Circuit, 150 $\Omega$  (STP).



Figure 4. Receiver Timing.



Figure 5. Receiver Static Timing Error Test.

### **FUNCTIONAL DESCRIPTION**

Page 1 shows the functional block diagram of the ML6682. The device contains four major functional blocks; twisted pair line interface, port interface, PLL retiming circuit and crystal oscillator. In normal operation, the data is retransmitted from the previous port on to the transmit TP wire pair (to the station) by the use of TxD and TxCLK. The data from the station via the receive wire pair is retimed through the use of a dual PLL/FIFO. The retimed data at RxD is then clocked out to the next port by RxCLK.

#### **PORT INTERFACE**

The ML6682 can be used for implementing Lobe, Ring In and Ring Out ports in a concentrator. The device can be placed into either the INSERT state or the BYPASS state. Figure 6 is a functional illustration of the INSERT and BYPASS states.

When ML6682 is in the BYPASS state, the station is bypassed. The data input from the previous port is retimed and fed directly through to the next port (see figure 6). Signal from the receive twisted pair is retimed via the PLL and looped back to the transmit twisted pair. However, if the signal does not meet the receive frequency squelch criteria, the signal will not be fed to the PLL. The PLL will transmit the local clock signal onto the transmit twisted pair.





Figure 6. Bypass and Insert States.

When the port is INSERTed into the network, the transmit data TxD from the previous port is clocked by transmit clock TxCLK, and fed out on the twisted pair lines. The data from the receive twisted pair input is passed through the PLL and output on RxD and RxCLK pins.

Through various input pins, the ML6682 may be selected for one of three options:

- 1. Forced into the INSERT state
- 2. Forced into the BYPASS state
- 3. Allow the remote station to place the ML6682 into INSERT or BYPASS state with phantom control.

The logic equation to implement these options is as follows:

$$\overline{FBYP} \times (\overline{ALLOW} + \overline{FAULT}) = INSERT$$

When INSERT is a logic 1, the ML6682 is placed into the INSERT state as shown in Figure 6. When INSERT is a logic 0, the ML6682 is placed into the BYPASS state. Truth table 1 illustrates how the three above options can be achieved.

|                              | FBYP | ALLOW | FAULT | INSERT<br>State |
|------------------------------|------|-------|-------|-----------------|
| Forced<br>Bypass Mode        | 0    | Х     | Х     | 0               |
| Phantom<br>Controlled Bypass | 1    | 0     | 0     | 0               |
| Phantom<br>Controlled Insert | 1    | 0     | 1     | 1               |
| Forced Insert                | 1    | 1     | X     | 1               |

X = Don't Care

Table 1. Logic for INSERT/BYPASS.

#### TP LINE INTERFACE

TP Line Receiver consists of a line equalizer, receive squelch circuit and a resistive attenuator.

### **RECEIVE EQUALIZER**

This receive equalizer compensates for twisted-pair cable dispersion, which otherwise would give rise to intersymbol interference (ISI). The amount of equalization varies with the average amplitude of the received signal. The received signal amplitude gives a rough value for the length of the attached cable. The filter/equalizer characteristic is the inverse of the cable's dispersion characteristic. Both UTP and STP cables approximate a low-pass filter, so the filter/equalizer approximates an inverse root equalizer. There are two sets of equalizers, one for 4 Mbps operation and one for 16 Mbps operation. This is switched automatically when the  $4/\overline{16}$  pin is toggled. Each equalizer has its own external components which consist of two resistors and a capacitor.

#### **RECEIVE SQUELCH CIRCUIT**

The TP line receiver consists of a resistive attenuator with common-mode bias set circuit.

The receive squelch circuit qualifies the incoming signal to determine whether the signal contains valid data. The circuit qualifies the signal on the basis of the pulse width of the signal. This prevents the PLL from trying to lock onto the wrong frequency when using 4 or 16 Mbps data rates. Once the signal has been qualified, the circuit will then unsquelch. The  $4/\overline{16}$  pin selects one of two frequency squelch criteria.

Pulse Width and Frequency Squelch Criteria

4 Mbps max limit 4.5MHz to 6.5MHz 4 Mbps max pulse width limit 396ns to 480ns 16 Mbps max limit 18MHz to 26MHz 16 Mbps max pulse width limit 99ns to 120ns

When squelch is on, the PLL is tracking the internal clock frequency coming from an external clock or the internal oscillator. When the part unsquelches the PLL switches into phase acquisition mode, attempting to phase lock onto the incoming data.

#### PHASE LOCK LOOP

The PLLs are third-order, type II charge pump loops (see F.M. Gardner, "Charge-Pump Phase-Lock Loops", IEEE Trans Comm, Vol. COM-28, No. 11, pp. 1849-1858, November 1980). They have high damping factor and low loop bandwidth to minimize accumulated jitter. The loop filter is externally connected. The third pole is at a very high frequency, since the ratio of the second and third order pole capacitors C1/C3 is about 20,000:1. This, too, is done to minimize accumulated jitter.

The 16 Mbps loop filter, slave loop filter, and 4 Mbps loop filter are external to the chip. Each filter consists of two capacitors and a resistor. The switching between the 16Mbps and 4Mbps loop filters is automatic when the 4/16 pin is toggled. Each data rate uses a different charge pump.

The VCO uses a MOS voltage-to-current converter at its input to give a very high input impedance and low static phase error. The high VCO input impedance also allows the elimination of a loop filter buffer and the parasitic

poles a buffer would add to the loop. The oscillator itself is a bipolar ring type oscillator with temperature and voltage-compensated output frequency for low jitter.

The first PLL will achieve lock after several microseconds of a static phase error of less than  $\pm$  4 nsec. Hysteresis is built into the lock circuit so that it is more difficult to achieve lock than it is to lose lock. This will also prevent any oscillation of the  $\overline{\text{LOCK}}$  pin. Lock will be lost if the phase error exceeds  $\pm 4$  nsec for several micro-seconds. Once lock is lost, the PLL will try to achieve phase lock for several milli-seconds. If it is unsuccessful, the ML6682 will switch to internal frequency acquisition mode and recenter the VCO. Once it has achieved frequency lock with its internal oscillator, it will automatically switch to phase acquisition mode and try again to phase lock onto the data.

The frequency squelch circuit will limit the frequency range allowed to pass into the PLL. This limited frequency range in addition to the stringent lock criteria will insure that the PLL will not lock onto harmonics or sidebands of the fundamental data rate.

The first PLL clocks the data into an 8 UI FIFO. Each flip-flop in the FIFO stores one UI which is one half bit. The second (slave) PLL has a much narrower bandwidth set by the external filter connected to pin FILTPLL2. The second PLL is fed the first PLL's clock so that it can remove more of the jitter. The clock out of the second PLL is used to clock the data out of the FIFO and onto the RxD pin. The second PLL's clock output appears at RxCLK. This dual PLL architecture is the most effective way to reduce jitter and insure optimal performance from a token ring network.

### **TP LINE DRIVER**

The TP OUTPUT driver uses a current mode switch which develops the output voltage by driving current through the terminating resistor and the output filter. Both TxTPP and TxTPN outputs are open collector, intended to drive a center-tapped transformer, with the center tap connected to  $V_{CC}.$  The driver is capable of driving  $150\Omega$  doubly-terminated transmission lines to a minimum  $4.1V_{P-P}$  level or  $100\Omega$  doubly-terminated transmission lines to a minimum  $2.7V_{P-P}$  level. The driver's output is waveshaped, allowing the use of a simple external transmit filter.

#### PHANTOM CURRENT DETECTION

The ML6682 provides a phantom current detection function. With PHTMD/S driven high, the phantom voltage and wire fault detection circuit provides correct phantom DC output voltage under normal conditions. It also senses short-circuit and open-circuit fault conditions, and removes phantom voltage when appropriate.

In the LOBE port application with PHTMD/S tied low (FBYP is tied high and ALLOW is tied low), driving PHTMRX1 high places the device into the INSERT mode. Driving PHTMRX1 low places the device in the BYPASS mode, in which data from the previous port will be passed on to the next port.

#### **CLOCK OSCILLATOR**

The ML6682 provides an on-chip clock oscillator by connecting a crystal to the XTAL1 pin. The ML6682 can also be driven by an external 16MHz clock at the XTAL1 pin, or by an external 32MHz clock at the XTAL2 pin. In either case, the unused XTAL pin should be grounded.

### **APPLICATIONS**

Figure 7 shows a block diagram of an intelligent UTP Hub implementation with active retiming on each port. The architecture shown has a back up ring for fault tolerant operation. The Ring In and Ring Out ports use phantom current to detect wire faults. When a fault is detected, the Ring-In and Ring-Out port go into the bypass state and perform an automatic loopback onto the Back-up Ring. This feature is especially useful in stackable hub designs.

A micro processor can be used to manage each individual port. All the ports including the Ring In and Ring Out ports can be individually programmed into "Force INSERT", "Force BYPASS" or "Allow phantom control".

#### **LOBE PORT**

Figure 8 shows a typical implementation of a lobe port. Lobe ports are configured as phantom sense ports using opto isolators for sensing phantom current. Phantom current is sensed with an opto isolated output signal fed into pin PHTMRX1. PHTMTX1 will go low with an open collector output when the ML6682 goes into the INSERT state. PHTMTX1 may either be used to drive an LED indicator or another opto isolator to signal the remote station whether it is inserted or not.

By connecting the signal from the  $\overline{\text{LOCK}}$  pin to the FBYP pin, the ML6682 is forced into bypass mode until the PLL achieves lock. When a station with a frequency different than the ring frequency attempts to insert into the ring, the PLL will not achieve lock and thus the station will not be inserted.



Figure 7. Intelligent UTP Hub.

#### **RING-OUT PORT**

The Ring-Out port may also be configured for phantom sense with automatic loopback fault detection. When Phantom current is detected the part is in the INSERT state. If phantom current is lost, the ML6682 will automatically switch to the BYPASS state. Using the FBYP and ALLOW pins the part can also be forced into INSERT state, for compatibility with older standard type hubs, or forced into BYPASS for diagnostic purposes.

The configuration of a fault tolerant Ring-Out port is implemented exactly like a lobe port. The TxD and TxCLK pins are connected to the RxD and the RxCLK pins of the ring out port to create a "back up" ring. When the fault tolerant feature is not needed for compatibility with the older hubs, the phantom current sense capability of the

ML6682 should be disabled and the device should be placed in the forced insert state by using FBYP and ALLOW. The LOCK pin should still be used to ensure that the proper ring speed is maintained.

#### **RING-IN PORT**

Tie the PHTMD/S pin high to configure the ML6682 as a Ring-In port. In this mode the Ring-In port looks like a station; however, when a FAULT is detected on the transmit or receive twisted pair wires, the ML6682 will automatically go into BYPASS state. The PHTMRX1 and PHTMRX2 pins drive the receive pair transformer center taps, and the PHTMX1 and PHTMTX2 pins drive the transmit pair transformer center taps on the cable side of the transformers in this mode.



Figure 8. Typical Circuit for a Lobe Port.



# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML6682CQ    | 0°C to 70°C       | 44-Pin PLCC (Q44) |
| ML6682CH    | 0°C to 70°C       | 44-Pin TQFP (H44) |



# **Intelligent Token Ring Physical Interface**

### GENERAL DESCRIPTION

The ML6686 Token Ring Physical Interface Circuit is designed for ISO/IEC 8802-5 networks using unshielded twisted pair (UTP) or shielded twisted pair (STP) media. ML6686 is intended for hub/concentrator applications. The ML6686 includes a receiver equalizer, two PLLs, a FIFO with user selectable length between 0, 2, 4, or 8 UI, internal frequency/phase tracking select logic, and current driven twisted pair transmit driver and receiver. The first PLL uses a single edge constant-gain phase/frequency detector for enhanced clock tracking and low VCO output phase distortion and the second PLL filters Jitter. The circuit also includes phantom wire fault detection and output drivers for use with an external phantom switching mechanism.

A 4-line serial interface, compatible with Intel MCS®-51 family of microcontrollers, is used to access all control and status bits. The control bits default to values that allow the ML6686 to operate without a MAC controller as Lobe ports. The defaults are set to 16Mbps data rate, with 2 PLL retiming, and a 8 UI FIFO.

### **FEATURES**

- Supports dual PLL jitter attenuator and clock regeneration for each lobe port and Ring-In/Ring-Out ports for UTP/STP extended distance concentrators.
- 4-line serial microcontroller interface for management of control and status.
- Compatible with ISO/IEC 8802-5-1989 and the emerging 802.5g Standard for Token Ring.
- 16 and 4 Mbps data rates selectable through control bit.
- Supports dual ring fault tolerant Ring-In/ Ring-Out trunks.
- Fault isolation capability at each concentrator port available for network management.
- Provides dual phase-locked loops with single edge constant gain phase detector and selectable length FIFO for clock regeneration, jitter attenuation, and data recovery.
- Several programmable retiming options.
- Serial interface for Status and Control bits.
- On-chip receiver channel equalization switchable for both 4 and 16 Mbps.

### **BLOCK DIAGRAM**



## **GENERAL DESCRIPTION** (Continued)

External components are minimized by the use of internally-controlled station fault, receiver pulse width squelch, and internal 4/16 Mbps switching logic. In a concentrator application the ML6686 performs the

switching function eliminating the need for relays. Isolation can be achieved optically. The circuit requires a single +5V power supply, and is fabricated in BiCMOS technology.

## PIN CONFIGURATION





### PIN DESCRIPTION

| PIN# | NAME | FUNCTION                                                                                                                                                                                                                                                                                                                                                | PIN# | NAME | FUNCTION                                                                                                                                                                                                                                                                                                          |
|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | R/W  | Read/write bar. The state of this input, while $\overline{CS}$ is low, allows either reading from the Status register, $R/\overline{W} = 1$ , or writing to the Control register, $R/\overline{W} = 0$ . This input should not change state until the read or write operation is completed. For $\overline{CS} = 1$ , $R/\overline{W}$ is a don't care. | 3    | CLK  | Clock input from the controller. For $R/\overline{W} = 1$ , the ML6686 presents a new bit from the Status register at the I/O pin, beginning on the LSB, on every falling edge of CLK following $\overline{CS}$ going low. The controller reads the bits on the rising edges of CLK. For $R/\overline{W} = 0$ the |
| 2    | I/O  | Input to Control register or, output from Status register. When $\overline{CS} = 0$ and $R/\overline{W} = 1$ , $1/O$ is an output from the Status register. When $\overline{CS} = 0$ and $R/\overline{W} = 0$ , $1/O$ is an input to the control register. When $\overline{CS} = 1$ , $1/O$ is in a high-impedance state.                               |      |      | ML6686 samples control bits presented by the controller at the I/O pin, beginning on the LSB, on every rising edge of CLK following $\overline{CS}$ going low. For $\overline{CS} = 1$ , CLK is a don't care. This clock can be independent of the inputs at XTAL, TxCLK, and RxTPP/RxTPN.                        |
|      |      | impedance state.                                                                                                                                                                                                                                                                                                                                        | 4    | XTAL | External clock input. When control bit XCLK is 1, this pin must be driven by an external 32MHz clock. When control bit XCLK is 0, this pin can be driven by an external 16MHz clock, or a 16MHz crystal must be connected between this                                                                            |

pin and ground.

# PIN DESCRIPTION (Continued)

| PIN#     | NAME            | FUNCTION                                                                                                                                                                               | PIN#           | NAME                    | FUNCTION                                                                                                                                                                                |
|----------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5        | DGND1           | Ground pins for digital CMOS part of the chip.                                                                                                                                         | 13<br>16<br>31 | AGND2,<br>VSS,<br>AGND3 | Ground pins for analog part of the chip.                                                                                                                                                |
| 6        | DVCC1           | Positive power supply pin (+5V) for digital part of the chip.                                                                                                                          | 31<br>14       | TxTPN,                  | Transmitter wire pair outputs. These pins                                                                                                                                               |
| 7        | RxD             | Receive data output to the next<br>downstream Lobe port, or Ring-Out<br>port. When the ML6686 is in INSERT<br>mode, RxD is sourced by the PLL                                          | 15             | TxTPP                   | are the differential current driver outputs<br>to the lobe. They provide data through<br>an isolation transformer to the transmit<br>twisted pair.                                      |
|          |                 | recovered data from receive twisted pair inputs RxTPP, RxTPN. When the ML6686 is in BYPASS mode RxD is sourced by the TxD input.                                                       | 17             | RVCO                    | External resistor input. A precision resistor of the appropriate value connected to this input sets the phase detector gain and VCO center                                              |
| 8        | RxCLK           | Synchronized data clock output to the next downstream Lobe port, or Ring-Out port. When the ML6686 is in INSERT mode, RXCLK is sourced from the PLL, by the clock extracted from       | 18             | RTSET                   | frequency.  External resistor input. A precision resistor of the appropriate value connected to this input sets the twisted-pair transmitter output level.                              |
|          |                 | receive twisted pair inputs RxTPP,<br>RxTPN. When the ML6686 is in BYPASS<br>mode RxCLK is sourced by the TxCLK                                                                        | 19<br>27       | AVCC1,<br>AVCC3         | Positive power supply pins (+5V) for analog part of the chip.                                                                                                                           |
| 0        | T. D.           | input. RxCLK frequency is two times the data rate.                                                                                                                                     | 20<br>21       | EQ4B,<br>EQ4A           | Differential connection for external equalization component for 4Mbps operation. Shorting EQ4A to EQ4B                                                                                  |
| 9        | TxD             | Data input from previous upstream Lobe port, or Ring-In port. In INSERT mode                                                                                                           |                |                         | disables the 4Mbps receive equalizer.                                                                                                                                                   |
|          |                 | TxD is clocked by TxCLK out onto the transmit twisted pair cable TxTPP, TxTPN. In BYPASS mode the TxD input is internally connected to the RxD output.                                 | 22 23          | EQ16B,<br>EQ16A         | Differential connection for external equalization component for 16Mbps operation. Shorting EQ16A to EQ16B disables the 16Mbps receive equalizer.                                        |
| 10       | TxCLK           | Synchronized data clock input from previous upstream Lobe port, or Ring-In port. In INSERT mode TxCLK clocks TxD out onto the transmit twisted pair cable TxTPP, TxTPN. In BYPASS mode | 24<br>25       | RxTPN,<br>RxTPP         | Receive wire pair inputs. These inputs receive data from the twisted pair media through the receive isolation transformer. The common-mode bias point for these pins is set internally. |
|          |                 | the TxCLK input is internally connected to the RxCLK output. TxCLK frequency is two times the data rate.                                                                               | 26             | DGND2                   | Ground pins for digital CML part of the chip.                                                                                                                                           |
| 11<br>12 | PHTM1,<br>PHTM2 | In "phantom sense" configuration (PHDSB bit set to 0), PHTM1 is the sense input for phantom current coming                                                                             | 28             | FILT4                   | 4Mbps PLL filter input. Connection point for external PLL filter components for 4Mbps data rate.                                                                                        |
|          |                 | from an opto-isolator, and PHTM2 is an open collector pin that can be used to drive an LED to reflect the INSERT/                                                                      | 29             | FILTSL                  | Slave PLL filter input. Connection point for external PLL filter components for second slave PLL.                                                                                       |
|          |                 | BYPASS state (PHTM2 low indicates INSERT). In "phantom drive" configuration (PHDSB bit set to 1), these pins output a +5V phantom signal and                                           | 30             | FILT16                  | 16Mbps PLL filter input. Connection point for external PLL filter components for 16Mbps data rate.                                                                                      |
|          |                 | sense opens and shorts as a phantom circuit fault condition.                                                                                                                           | 32             | CS                      | Chip select bar. While this input is high, IO pin is in a high-impedance state. Driving $\overline{CS}$ low, enables the read or write functions through the serial interface.          |

| ABSOL                 | UTE MAXIMUM RAT                                      | INGS                                                  |                                    | nperature<br>erature (Solder  |                                       |              |                   |
|-----------------------|------------------------------------------------------|-------------------------------------------------------|------------------------------------|-------------------------------|---------------------------------------|--------------|-------------------|
| V <sub>CC</sub> Suppl | y Voltage Range                                      | 6V                                                    | :                                  |                               |                                       | .,           |                   |
| Input Volta           |                                                      |                                                       |                                    |                               |                                       |              |                   |
|                       | nputs GND -0                                         |                                                       | OPERAT                             | ING CON                       | OITIO                                 | NS           |                   |
|                       | RXTPN, XTAL GND -0                                   | .3V to $V_{CC}$ +0.3V                                 |                                    |                               |                                       |              |                   |
| Output Cu             | rrent<br>-xTPN                                       | 50m 4                                                 |                                    | Voltage                       |                                       |              |                   |
|                       | PHTM2                                                |                                                       |                                    | e Range                       |                                       |              |                   |
|                       | er Outputs                                           |                                                       |                                    |                               |                                       |              |                   |
| Junction Te           | emperature                                           | 150°C                                                 |                                    | ply pins must                 |                                       |              |                   |
| Thermal R             | esistance                                            | 60°C/W                                                | All GND pi                         | ns must be wi                 | thin 0.1V                             | of each othe | er.               |
| <b>ELECTR</b>         | ICAL CHARACTERIS                                     | TICS                                                  |                                    |                               |                                       |              |                   |
|                       | erwise specified, $V_{CC} = 5V \pm 5^{\circ}$        |                                                       | $RVCO = 2.42k\Omega$               | $\mathbf{Q}$ , $T_A = Operat$ | ng Temper                             | ature Range  | (Note 1).         |
| SYMBOL                | PARAMETER                                            | CONDI                                                 |                                    | MIN                           | TYP                                   | MAX          | UNITS             |
| TTL Inputs            | (TxD, TxCLK, CS, R/W, I/O, CLK,                      | XTAL when XCLK bit =                                  | = 1):                              |                               |                                       | L            |                   |
| V <sub>IL</sub>       | Input Low Voltage                                    |                                                       |                                    |                               | · · · · · · · · · · · · · · · · · · · | 0.8          | V                 |
| V <sub>IH</sub>       | Input High Voltage                                   |                                                       |                                    | 2.0                           |                                       |              | V                 |
| I <sub>IL</sub>       | Input Low Current                                    | XTAL, TxD, TxCLK;                                     | V <sub>IN</sub> = 0.4V             | -1600                         |                                       |              | μА                |
| I <sub>IH</sub>       | Input High Current                                   | V <sub>IN</sub> = 2.7V                                |                                    |                               |                                       | 100          | μА                |
| TTL Output            | s (RxD, RxCLK, I/O):                                 |                                                       |                                    |                               |                                       |              |                   |
| V <sub>OL</sub>       | Output Low Voltage                                   | I <sub>OL</sub> = 1mA                                 |                                    |                               | V                                     | 0.40         | V                 |
| V <sub>OH</sub>       | Output High Voltage                                  | $I_{OH} = -0.1 \text{mA}$                             |                                    | 2.4                           |                                       |              | V                 |
| 16MHz Clo             | ck Input (XTAL, when XCLK bit =                      | 0):                                                   |                                    |                               |                                       |              |                   |
| V <sub>IL</sub>       | Input Low Voltage                                    |                                                       |                                    |                               |                                       | 0.5          | V                 |
| V <sub>IH</sub>       | Input High Voltage                                   |                                                       |                                    | 4.5                           |                                       |              | V                 |
| I <sub>IL</sub>       | Input Low Current                                    | V <sub>IN</sub> = 0V                                  |                                    | -1600                         |                                       |              | μА                |
| l <sub>IH</sub>       | Input High Current                                   | V <sub>IN</sub> = 5V                                  |                                    |                               |                                       | 100          | μА                |
| Receiver              |                                                      |                                                       |                                    |                               |                                       | <u></u>      |                   |
| V <sub>OSR</sub>      | RxTPP-RxTPN Differential<br>Offset Voltage           | SQDIS bit = 1                                         | :                                  | -35                           |                                       | 35           | mV                |
| V <sub>DSQ</sub>      | RxTPP-RxTPN Differential                             |                                                       |                                    | 335                           |                                       | 565          | mV <sub>P-P</sub> |
| V <sub>PSQ</sub>      | RxTPP-RxTPN Post-Squelch                             |                                                       |                                    | 167                           |                                       | 282          | mV <sub>P-P</sub> |
| V <sub>IBR</sub>      | RxTPP–RxTPN Open-Circuit<br>Common-Mode Bias Voltage |                                                       |                                    | 2.6                           |                                       | 3.2          | V                 |
| R <sub>IDR</sub>      | RxTPP–RxTPN Differential Input Resistance            | Input differential vo<br>centered at V <sub>IBR</sub> | Itage = 2V,                        | 10.5                          |                                       | 13.5         | kΩ                |
| I <sub>RTSET</sub>    | RTSET Input Current                                  | RTSET = $1.66k\Omega$                                 | THE RES. LEWIS CO., LANSING, MICH. | 575                           |                                       | 625          | μА                |
| I <sub>RVCO</sub>     | RVCO Input Current                                   | RVCO = $2.42k\Omega$                                  |                                    | 387                           |                                       | 438          | μА                |
| Transmitter           |                                                      |                                                       |                                    |                               |                                       | .1.          |                   |
| I <sub>TOUT</sub>     | TxTP Differential Output<br>Current                  | $R_L = 200\Omega$ (see Figure Force INSERT, TxD       |                                    | 25                            |                                       | 31           | mA                |
| I <sub>TOFF</sub>     | TxTPP-TxTPN Off-state Output Current                 | FBYP = 1, R <sub>L</sub> = 200                        | Ω                                  |                               |                                       | 1.5          | mA                |
| I <sub>TXI</sub>      | TxTPP-TxTPN Differential Current Imbalance           | $R_L = 200\Omega$                                     |                                    | -350                          |                                       | 350          | μА                |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL            | PARAMETER                                | CONDITIONS                              | MIN   | TYP | MAX  | UNITS |
|-------------------|------------------------------------------|-----------------------------------------|-------|-----|------|-------|
| Phantom O         | utput                                    |                                         |       |     |      |       |
| V <sub>OHP</sub>  | Phantom Output High Voltage              | $I_{OHP} = -1 \text{ mA}, PHDSB = 1$    | 4.1   |     |      | V     |
|                   |                                          | I <sub>OHP</sub> = -2mA, PHDSB = 1      | 3.8   |     |      | V     |
| I <sub>OHP</sub>  | Phantom Output<br>Short Circuit Current  | $V_{OHP} = 0V$ , PHDSB = 0              | -1500 |     | -800 | μА    |
| I <sub>OZP</sub>  | Phantom Output<br>Off Current            | $PHDSB = 0$ $0V \le V_{OHP} \le V_{CC}$ | -100  |     | +100 | μА    |
| Phantom Fa        | ult Conditions                           |                                         |       |     |      |       |
| RL <sub>NFL</sub> | Phantom No Fault<br>Load Resistance      |                                         | 2.9   |     | 5.5  | kΩ    |
| RL <sub>SFL</sub> | Phantom Short-Circuit<br>Load Resistance |                                         |       |     | 100  | Ω     |
| RL <sub>OFL</sub> | Phantom Open-Circuit<br>Load Resistance  |                                         | 20    |     | 1    | kΩ    |
| Power Supp        | oly Current                              |                                         |       |     |      |       |
| I <sub>CC1</sub>  | Supply Current, Transmitting             | Note 2                                  |       |     | 225  | mA    |

### **AC CHARACTERISTICS**

 $\underline{\text{Unless otherwise specified, V}_{CC} = 5 \text{V} \pm 5 \text{\%, RTSET} = 1.66 \text{k}\Omega, \text{RVCO} = 2.42 \text{k}\Omega, \text{T}_{A} = \text{Operating Temperature Range (Note 1)}.$ 

| SYMBOL            | PARAMETER                                                  | CONDITIONS                                                          | MIN              | TYP  | MAX  | UNITS          |
|-------------------|------------------------------------------------------------|---------------------------------------------------------------------|------------------|------|------|----------------|
| Transmitter       | (Note 3)                                                   |                                                                     |                  |      |      |                |
| t <sub>DF01</sub> | TxTPP-TxTPN Output                                         | Note 4, 4Mbps                                                       | -0.5             |      | 0.5  | ns             |
|                   | Delay Mismatch, Zeros and Ones                             | Note 4, 16Mbps                                                      | 0.3              |      | 1.0  | ns             |
| t <sub>DFMX</sub> | TxTPP-TxTPN Output<br>Delay Mismatch, Random Data          | Note 5, 4Mbps & 16Mbps                                              | -2.0             |      | 2.0  | ns             |
| t <sub>DCD</sub>  | TxTPP-TxTPN Output                                         | Note 6, 16Mbps                                                      | -1.5             |      | 1.5  | ns             |
|                   | Duty Cycle Distortion                                      | Note 6, 4Mbps                                                       | -6.0             |      | 6.0  | ns             |
| Receiver          |                                                            |                                                                     |                  |      |      |                |
| t <sub>RPWR</sub> | RxTPP-RxTPN Frequency                                      | 16Mbps, RxTP V <sub>DIFP-P</sub> = 1V                               | 18               |      |      | MHz            |
|                   | to Reject                                                  | 4Mbps, RxTP V <sub>DIFP-P</sub> = 1V                                | 4.5              |      |      | MHz            |
| t <sub>RPWO</sub> | RxTPP-RxTPN Frequency                                      | 16Mbps, RxTP V <sub>DIFP-P</sub> = 1V                               |                  |      | 30   | MHz            |
|                   | to Turn On                                                 | 4Mbps, RxTP V <sub>DIFP-P</sub> = 1V                                |                  |      | 7.5  | MHz            |
| t <sub>RPWS</sub> | RxTPP-RxTPN Pulse-Width                                    | 16Mbps, RxTP V <sub>DIFP-P</sub> = 1V                               | 120              |      |      | ns             |
|                   | to Shut Off                                                | 4Mbps, RxTP V <sub>DIFP-P</sub> = 1V                                | 480              |      |      | ns             |
| t <sub>RPW</sub>  | RxTPP-RxTPN Pulse-Width,                                   | 16Mbps, RxTP V <sub>DIFP-P</sub> = 1V                               |                  |      | 99   | ns             |
|                   | to Turn On                                                 | 4Mbps, RxTP V <sub>DIFP-P</sub> = 1V                                |                  |      | 396  | ns             |
| t <sub>PL</sub>   | PLL Phase-Lock After Freq. Lock                            | Figure 2                                                            |                  |      | 1.5  | ms             |
| t <sub>FL</sub>   | PLL Frequency-Lock After<br>Power-Up                       | Power-up to 2BR ± 1% Hz frequency at RxCLK; Note 7                  |                  | **** | 500  | ms             |
| t <sub>DL</sub>   | PLL Phase Unlock Time                                      | Figure 2                                                            |                  |      | 100  | μs             |
| t <sub>PVC1</sub> | RxCLK Period, V <sub>FILT4</sub> = 1.5V                    | DRATE = 1 (4Mbps), Note 8                                           | 225              |      | 150  | ns             |
| t <sub>PVC2</sub> | RxCLK Period, V <sub>FILT4</sub> = 3V                      | DRATE = 1 (4Mbps), Note 8                                           | 75               |      | 112  | ns             |
| t <sub>PVC3</sub> | RxCLK Period, V <sub>FILTSL</sub> = 1.5V                   | DRATE = 0 (16Mbps), Note 8                                          | 56.3             |      | 37.5 | ns             |
| t <sub>PVC4</sub> | RxCLK Period, V <sub>FILTSL</sub> = 3V                     | DRATE = 0 (16Mbps), Note 8                                          | 18.8             |      | 28   | ns             |
| K <sub>d</sub>    | Phase Detector Gain                                        | 4Mbps; Note 9 and Figure 3                                          | 0.25             |      | 0.35 | μA/ns          |
|                   |                                                            | 16Mbps; Note 9 and Figure 3                                         | 1.0              |      | 1.4  | μA/ns          |
| t <sub>RSTE</sub> | PLL Static Phase Error                                     | Note 10 and Figure 4                                                | -2               |      | +2   | ns             |
| IJTOLI            | Jitter Tolerance                                           | DRATE = 1 (4Mbps), Note 11<br>DRATE = 0 (16Mbps), Note 11           | 0.007<br>0.0172  |      |      | ns/ns<br>ns/ns |
| IJTOLXI           | Jitter Tolerance with Noise                                | DRATE = 1 (4Mbps), Note 12<br>DRATE = 0 (16Mbps), Note 12           | 0.0035<br>0.0082 |      |      | ns/ns<br>ns/ns |
| t <sub>RDC</sub>  | RxD to RxCLK Delay                                         |                                                                     | -2               |      | 2    | ns             |
| t <sub>RTD</sub>  | RxTP to RxD Delay                                          | Fifo Length = 8UI                                                   | 1                |      | 4    | ВТ             |
| t <sub>PTRD</sub> | TxD to RxD Propagation Delay                               | FBYP = 1, Figure 5                                                  | 22               |      | 30   | ns             |
| t <sub>PTRC</sub> | TxCLK to RxCLK<br>Propagation Delay                        | FBYP = 1, Figure 5                                                  | 22               |      | 30   | ns             |
| t <sub>SRM</sub>  | Setup Time, RxD Valid to<br>RxCLK Rising Edge (1.5V point) | RxCLK t <sub>PER</sub> = 31.25ns, Figure 5                          | 10               |      |      | ns             |
| <sup>t</sup> HRM  | Hold Time, RxD Valid After<br>RxCLK Rising Edge (1.5V)     | RxCLK t <sub>PER</sub> = 31.25ns, Figure 5                          | 2                |      |      | ns             |
| t <sub>RCRM</sub> | RxCLK 10-90% Rise Time                                     | RxCLK $t_{PER} = 31.25 \text{ns}$ , $C_L = 15 \text{pF}$ ; Figure 5 |                  |      | 5    | ns             |

#### AC CHARACTERISTICS (Continued)

| SYMBOL            | PARAMETER                                                 | CONDITIONS                                                                             | MIN      | TYP      | MAX      | UNITS    |
|-------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------|----------|----------|----------|----------|
| Receiver (C       | ontinued)                                                 |                                                                                        | J        | <b>.</b> |          |          |
| t <sub>RCFM</sub> | RxCLK 90-10% Fall Time                                    | RxCLK $t_{PER} = 31.25 ns$ , $C_L = 15 pF$ ;<br>Figure 5                               |          |          | 5        | ns       |
| twrcl             | RxCLK Low Pulse Width                                     | 4Mbps, t <sub>PER</sub> = 115ns; Figure 5<br>16Mbps, t <sub>PER</sub> = 30ns; Figure 5 | 46<br>10 |          |          | ns<br>ns |
| twrch             | RxCLK High Pulse Width                                    | 4Mbps, t <sub>PER</sub> = 115ns; Figure 5<br>16Mbps, t <sub>PER</sub> = 30ns; Figure 5 | 35<br>8  | ,        |          | ns<br>ns |
| Serial Inter      | face (Figure 6)                                           |                                                                                        |          |          | <u> </u> |          |
| t <sub>CW</sub>   | CLK Pulse Width                                           | Read or Write Cycle                                                                    | 50       |          |          | ns       |
| t <sub>CSSU</sub> | CS Setup Time, CS low to<br>CLK Rising Edge (1.5V point)  | Read or Write Cycle                                                                    | 30       |          |          | ns       |
| t <sub>RWSU</sub> | R/W Setup Time, R/W high to CLK Falling Edge (1.5V point) | Read Cycle                                                                             | 30       |          |          | ns       |
|                   | R/W Setup Time, R/W low to CLK Falling Edge               | Write Cycle                                                                            | 30       |          |          | ns       |
| t <sub>DOSU</sub> | Data-out Setup Time, CLK<br>Falling Edge to Data Valid    | Read Cycle, C <sub>L</sub> = 100pF                                                     |          |          | 30       | ns       |
| t <sub>DISU</sub> | Data-in Setup Time, Data Valid to CLK Rising Edge         | Write Cycle                                                                            | 10       |          |          | ns       |
| t <sub>DIH</sub>  | Data-in Hold Time, Data Valid after CLK Rising Edge       | Write Cycle                                                                            | 10       |          |          | ns       |

- Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.
- Note 2: Current into all V<sub>CC</sub> pins, V<sub>CC</sub> = 5.25V, transmitting and receiving 16MHz data.
- Note 3: The transmitter TxTPP-TxTPN output waveform must also conform with the ISO/IEC 8802-5q standard.
- Note 4: Difference between the delay from the nearest TxCLK rising edge to TxTPP/N differential BR/2 edge. Additionally differential BR/2 edge. Measurements made for each. Measurements are to be made at the output of both test circuits shown in Figure 15c. (See waveforms at Figure 7-4 of the IEEE 802-49/standard.)
- Note 5: Difference between the delay from the nearest TxCLK rising edge to TxTPP/N differential edge and the delay from the nearest TxCLK rising edge to TxTPP/N differential edge. Measured for either rising output edges or falling output edges only, with measurements made for each using random data (fks, 0s, 1s).

  Measurements are to be made at the output of both test circuits shown in Figure 1 bc. (See waveforms at Figure 7-4 of draft IEEE 802,40/standard.)
- Note 6: One-half the difference between the positive-going differential output pulsewidth and the negative-going differential output pulsewidth. Measured at the output of both test circuits in Figure 10bc with a constant stream of all zeros or all ones. Measurements are to be averaged over 128 data pulses. Measured with input drive to TXD/TXCLK.
- Note 7: Not tested in production. Guaranteed by characterization measurements.
- Note 8: Disconnect the filter components at the FILT4 or FILT16 pins and apply the indicated voltage to that pin. Measure the output period at RxCLK. Disconnect RxTPP/N
- Note 9: See Figure 2 for timing. With the circuit in phase-lock, inject II = +5µA and measure the propagation delay tpD1 between an RxTPP rising edge and the corresponding RxCLK falling edge. Make a second delay measurement tpD2 while injecting I2 = -5µA. Phase detector gain is given by Kd = (I2 I1)/(tpD1 tpD2).
- Note 10: The ML6686 is phase-locked to the RxTPP waveform with RxTPN bissed to 2.5V (see Figure 4). Monitor RxD to observe correct data being latched. For one pulse, shorten the positive pulse at RxTPP by moving the rising edge, and check to see if the short pulse was latched. Continue to shorten the pulse in this manner until incorrect data appears at RxD. The time between the rising edge and the unshortened positive pulse midpoint is t<sub>RSTE</sub>. Repeat this procedure for the other 3 cases shown in Figure 4.
- Note 11: The ML6686 is phase-locked to the RxTPP waveform with RxTPN biased to 2.5V (see Figure 3). Apply a signal at RxTPP consisting of alternating sequences of data\_ones and data\_zeros. The sequences alternate with a frequency of 4.67kHz and 9.17kHz for datarates of 4 and 16Mbps respectively. The bit time (BT) for data\_ones is (1 × 0.5 × IJTOLI)/Datarate, and the BT for data\_zeros is (1 + 0.5 × IJTOLI)/Datarate. Under these conditions the frame error rate does not exceed 10-5.
- Note 12: The ML6686 is phase-locked to the RxTPP waveform with RxTPN biased to 2.5V (see Figure 3). Apply a signal at RxTPP that is the summation of two components. The first component consisting of alternating sequences of data\_ones and data\_zeros. The sequences alternate with a frequency of 4.67kHz and 9.17kHz for datarates of 4 and 16Mbps respectively. The bit time (BT) for data\_ones is (1 0.5 × ||TOLX||/Datarate, and the BT for data\_zeros is (1 + 0.5 × ||TOLX||/Datarate. The shape of the signal should conform with the ||EEE 802.4g/standard. The second component is a sinusoidal waveform with a frequency of 12MHz and an amplitude 12dB lower than the data. Under these conditions the frame error rate does not exceed 10-5.

# **ML6686**

# **TABLE 1. STATUS REGISTER**

| BIT  | NAME     | DESCRIPTION                                                                                                                                                                                                                                                                                                |
|------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | LOCK     | A 0 indicates that both PLLs are locked.                                                                                                                                                                                                                                                                   |
| 1    | FAULT    | Phantom wire fault detection bit. When this bit is 0, the phantom current test has failed. In "phantom drive" configuration (PHDSB bit set to 1), this will be an open or a short at PHTM1 or PHTM2 pins. In "phantom sense" configuration (PHDSB bit set to 0), this bit follows the status of PHTM1 pin. |
| 2    | SIGVAL   | Signal valid bit from the squelch circuit. A 0 indicates that the signal at RxTPP/RxTPN meets frequency and amplitude requirements.                                                                                                                                                                        |
| 3    | UOFLOW   | A 1 indicated an underflow or overflow condition of the FIFO.                                                                                                                                                                                                                                              |
| 4    | TPPRTEN  | A 1 indicated that the station is inserted. A 0 indicates that the station is bypassed. When the ML6686 is bypassed, RxD and RxCLK are sourced by TxD and TxCLK, and TxTPP and TxTPN are sourced by RxTPP and RxTPN.  INSERT = $not(FBYP) \times (\overline{ALLOW} + \overline{FAULT})$                    |
| 5    | PHTMENBL | A 1 indicates that the ML6686 is in phantom drive configuration. A 0 indicates that the ML6686 is in phantom sense configuration.                                                                                                                                                                          |
| 6    | TxENB    | A 0 indicates that the transmitter differential output buffer is enabled.                                                                                                                                                                                                                                  |
| 17   | HUBPHSEN | A 1 indicates that the ML6686 is in phantom sense confingration and inserted.                                                                                                                                                                                                                              |
| 8-16 |          | Not used                                                                                                                                                                                                                                                                                                   |

# **TABLE 2. CONTROL REGISTER**

| BIT          | NAME      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0            | FBYP      | Force Bypass bit. A 1 forces the ML6686 into BYPASS mode. (Defaults to 0, not forced).                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1            | RSL       | Receive Squelch Low bit. A 1 selects the lower receive squelch level, more sensitive. A 0 selects the higher receive squelch level, less sensitive. (Defaults to 0, high level).                                                                                                                                                                                                                                                                                                                                           |
| 2            | DRATE     | Data Rate selection bit. A 1 selects 4Mbps operation. A 0 selects 16Mbps operation. This bit automatically switches the PLL loop filter and the equalizer filter for the appropriate data rate. (Defaults to 0, 16Mbps).                                                                                                                                                                                                                                                                                                   |
| 3            | PHD/S     | "Phantom drive/sense" select bit. A 0 configures the ML6686 for "phantom sense." In the "phantom sense" state PHTM1 pin serves as an input coming from an opto-isolator to sense phantom current and PHTM2 is an open collector pin that can be used to drive an LED to reflect the INSERT/BYPASS state.  A 1 configures the ML6686 for "phantom drive." In the "phantom drive" state both PHTM1 and PHTM2 pins provide the phantom drive and fault detect for the transmit pair of wires. (Defaults to 0, phantom sense). |
| 4, 5         | FLO & FL1 | This two bits set the FIFO length in the following way:  FLO = FL1 = 0 then FIFO length = 8UI  FLO = 0 and FL1 = 1 then FIFO length = 4UI  FLO = 1 and FL1 = 0 then FIFO length = 2UI  FLO = FL1 = 1 then No FIFO  A unit interval, UI, is equivalent to half a data bit. (Defaults to 00, 2 UI).                                                                                                                                                                                                                          |
| 6            | ALLOW     | A 0 allows the remote station to place the ML6686 into INSERT or BYPASS state with phantom control. A 1 overrides the internal phantom current test.  INSERT/BYPASS = not(FBYP) × (ALLOW + FAULT) (Defaults to 0, phantom control enabled).                                                                                                                                                                                                                                                                                |
| 7            | BYPRETB   | If this bit is set to 1, no retiming is done in BYPASS mode. The PLLs of this ML6686 are bypassed. If this bit is set to 0 the retiming is controlled by DISSL. (Defaults to 0, BYPASS retiming enabled).                                                                                                                                                                                                                                                                                                                  |
| 8            | DISSL     | If this bit is set to 1, the second or slave PLL is disabled. (Defaults to 0, both PLLs enabled).                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 9            | SQDIS     | A 1 disables the RxTP wire pair squelch function by forcing SIGVALB to 0. (Defaults to 0, squelch enabled).                                                                                                                                                                                                                                                                                                                                                                                                                |
| 10           | XCLK      | If this bit 0, the ML6686 should have a 16MHz crystal connected between the XTAL pin and the digital ground, or this pin should be driven by an external 16MHz clock. If this bit is 1, the XTAL pin should be driven by an external 32MHz clock. (Defaults to 0, 16MHz external clock or crystal).                                                                                                                                                                                                                        |
| 11           | XTRST     | As 1 forces the output of the power-on reset circuit to 1. (Defaults to 0, not reset).                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 12           | FIFOTST   | If this bit is set to 1, the FIFO's output clock is TxCLK instead of the extracted clock at the slave PLL. (Defaults to 0, clock from slave PLL).                                                                                                                                                                                                                                                                                                                                                                          |
| 13, 14<br>15 | CNT       | These bits should remain 0 for proper operation. (Defaults to 0).                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



Figure 1a. Transmitter DC Test Circuit



Figure 1b. Transmitter AC Test Circuit, 100 Ohms (UTP).



Figure 1c. Transmitter AC Test Circuit, 150 Ohms (STP).



Figure 2. PLL Phase Lock Timing.



Figure 3. Phase Detector Gain Test.



Figure 4. Receiver Static Timing Error Test.



Figure 5. Receiver Timing.



# **FUNCTIONAL DESCRIPTION**

Page 1 shows the functional block diagram of the ML6686. The device contains four major functional blocks; twisted pair line interface, port interface, control and status interface, and PLL retiming circuit. In a typical operation, the data that comes from the previous port, through TxD and TxCLK, is retransmitted on to the transmit TxTP wire pair to the station. The data from the station via the receive wire pair is retimed through the use of a dual PLL/FIFO. The retimed data is then fed to the next port by RxD and RxCLK.

#### PORT INTERFACE

The ML6686 can be used for implementing Lobe, Ring-In and Ring-Out ports in a MSAU. The device can be placed into either the INSERT state or the BYPASS state. Figure 6 is a functional illustration of the INSERT and BYPASS states.



Figure 6a. Insert



Figure 6b. Bypass

When ML6686 is in the BYPASS state, the station is "bypassed". The clock and data input from the previous port is retimed and fed directly through to the next port (see Figure 6b). Signal from the receive twisted pair is

retimed via the PLL and looped back to the transmit twisted pair. However, if the signal does not meet the receive frequency squelch criteria, the signal will not be locked onto the PLL. The PLL will transmit the local clock signal onto the transmit twisted pair. The user can also select to loop back the signal to the twisted pair without retiming.

When the station is INSERTed into the ring, the transmit data TxD from the previous port is fed out on the twisted pair lines clocked by transmit clock TxCLK, and the data from the receive twisted pair input is passed through the PLL and output on RxD and RxCLK pins.

The ML6686 can be used as either Lobe, Ring-In or Ring-Out port transceiver. These different port implementation can be accomplished by placing the ML6686 into either INSERT or BYPASS state, and into phantom drive or phantom sense configuration appropriately. Through various control bits, the ML6686 may be selected for one of three options:

- 1. Forced into the INSERT state.
- 2. Forced into the BYPASS state.
- 3. Allow the remote station to place the ML6686 into INSERT or BYPASS state with phantom control.

The logic equation to implement these options is as follows:

$$INSERT = not (FBYP) \times (\overline{ALLOW} + \overline{FAULT})$$

When INSERT is a logic 1, the ML6686 is placed into the INSERT state as shown in Figure 6a. When INSERT is a logic 0, the ML6686 is placed into the BYPASS state. Table 3 illustrates how the three above options can be achieved.

| FBYP | ALLOW | FAULT | INSERT | STATE                     |
|------|-------|-------|--------|---------------------------|
| 1    | x     | x     | 0      | Forced Bypass Mode        |
| 0    | 0     | 0     | 0      | Phantom controlled bypass |
| 0    | 0     | 1     | 1      | Phantom controlled insert |
| 0    | 1     | х     | . 1    | Forced insert             |

Table 3: Logic for INSERT/BYPASS

The FAULT bit always reflects the status of the phantom circuit regardless of whether the ML6686 is in the INSERT/BYPASS state or phantom drive/phantom sense mode. INSERT/BYPASS state can be controlled by only one bit by setting ALLOW always to 1. FAULT is used to reflect the status of the phantom circuits and FBYP is used to control INSERT/BYPASS.

### TP LINE INTERFACE

TP Line Receiver consists of a line equalizer, receive squelch circuit and a resistive attenuator.

### **RECEIVE EQUALIZER**

This receive equalizer compensates for twisted-pair cable dispersion, which otherwise would give rise to intersymbol interference (ISI). The amount of equalization varies with the average amplitude of the received signal. The received signal amplitude gives a rough value for the length of the attached cable. The filter/equalizer characteristic is the inverse of the cable's dispersion characteristic. Both UTP and STP cables approximate a low-pass filter, so the filter/equalizer approximates an inverse root f equalizer. There are two sets of equalizers, one for 4 Mbps operation and one for 16 Mbps operation. This is switched automatically when the DRATE bit is toggled. The equalizer's filter consist of two external resistors and one external capacitor.

### **RECEIVE SQUELCH CIRCUIT**

The TP line receiver consists of a resistive attenuator with common-mode bias set circuit.

The receive squelch circuit qualifies the incoming signal to determine whether the signal contains valid data. The circuit qualifies the signal on the basis of the pulse width of the signal. This prevents the PLL from trying to lock onto the wrong frequency when using 4 or 16 Mbps data rates. Once the signal has been qualified, the circuit will then unsquelch. The DRATE bit selects one of two frequency squelch criteria.

Pulse Width and Frequency Squelch Criteria

4Mbps max frequency limit 4Mbps max pulse width limit 16Mbps max frequency limit 16Mbps max pulse width limit 4.5MHz to 6.5MHz 396ns to 480ns 18MHz to 26MHz 99ns to 120ns

When squelch is on, the PLL is tracking the internal clock frequency coming from an external clock or the internal oscillator. When the part unsquelches the PLL switches into phase acquisition mode, attempting to phase lock onto the incoming data.

#### PHASE LOCK LOOP

The PLL is a third-order, type II charge-pump loop (see F. M. Gardner, "Charge-Pump Phase-Lock Loops", IEEE Trans Comm, Vol. COM-28, No. 11, pp. 1849-1858, November 1980). It has high damping factor and low loop bandwidth to minimize accumulated jitter. The third pole is at a very high frequency, since the ratio of the second and third order pole capacitors C1/C3 is about 20,000:1.

The 16Mbps loop filter as well as the 4Mbps loop filter is external to the chip and consists of two capacitors and a

resistor. The switching between the two loop filters is automatic when the DRATE bit is toggled. Each data rate uses a different charge pump.

The VCO uses a MOS voltage-to-current converter at its input to give a very high input impedance and low static phase error. The high VCO input impedance also allows the elimination of a loop filter buffer and the parasitic poles a buffer would add to the loop.

The first PLL will achieve lock after several milli-seconds of a static phase error of less than  $\pm 4ns$ . Hysteresis is built into the lock circuit so that it is more difficult to achieve lock than it is to loose lock. This will also prevent any oscillation of the  $\overline{LOCK}$  bit. Lock will be lost if the phase error exceeds  $\pm 4ns$  for several microseconds. Once lock is lost, the PLL will try to achieve phase lock for several milli-seconds. If it is unsuccessful, the ML6686 will switch to internal frequency acquisition mode and re-center the VCO. Once it has achieved frequency lock with its internal oscillator, it will automatically switch to phase acquisition mode and try again to phase lock onto the data.

The frequency squelch circuit will limit the frequency range allowed to pass into the PLL. This limited frequency range in addition to the stringent lock criteria will insure that the PLL will not lock onto harmonics or sidebands of the fundamental data rate.

The first PLL clocks the data into the FIFO. Each flip-flop in the FIFO stores one UI which is one half bit. The second PLL has a much narrower bandwidth set by the external filter connected to pin FILTSL. The second PLL is fed by the first PLL's clock so that it can remove more of the jitter. The clock out of the second PLL is used to clock the data out of the FIFO and onto the RxCLK and RxD pins. This dual PLL architecture is the most effective way to reduce jitter and insure optimal performance from a token ring network.

#### TP LINE DRIVER

The TP OUTPUT driver uses a current mode switch which develops the output voltage by driving current through the terminating resistors and the output filter. Both outputs TxTPP and TxTPN are open collector, intended to drive a center-tapped transformer, with the center tap connected to V<sub>CC</sub>. The driver is capable of driving 150 ohm doubly-terminated transmission lines to a minimum  $3.75V_{P-P}$  level or  $100\Omega$  doubly-terminated transmission lines to a minimum  $2.5V_{P-P}$  level. The driver output is waveshaped on-chip eliminating the need for a complex external transmit filter.

### PHANTOM CURRENT DETECTION

The ML6686 provides a phantom current detection function. Phantom voltage and wire fault detection circuit

- Provides correct phantom DC output voltage under normal conditions.
- Senses short-circuit and open-circuit fault conditions, and removes phantom voltage when appropriate.

In the Lobe port application (FBYP and ALLOW set low), the phantom current places the device into either the BYPASS mode or the INSERT mode. When there is a wire fault or no station is attached, the device will be placed in the BYPASS mode and data from the previous port will be passed on to the next port.

### **SERIAL INTERFACE**

There is a 16-bit Control register, and a 16-bit Status register, that can be accessed through a bidirectional I/O pin. The controller can access a full register or only part of it, always beginning at the LSB.

To read the Status register, the controller drives the  $R\sqrt{W}$  pin high, and the  $\overline{CS}$  pin low (Figure 7a). The ML6686 presents the LSB of the Status register to the I/O pin, at the first falling edge of CLK following  $\overline{CS}$  going low. The

ML6686 continues presenting new status bits at every falling edge of CLK as long as  $\overline{CS}$  remains low and R/W remains high. The controller is expected to sample the state of the I/O pin at the rising edges of CLK. Once  $\overline{CS}$  goes high, the interface logic is reset so that the following read operation begins at the LSB again. The controller can choose to read from one to sixteen bits, beginning at the LSB and up to the MSB.

To write to the Control register, the controller drives both the  $R/\overline{W}$  and  $\overline{CS}$  pins low (Figure 7b). The ML6686 samples the state of the I/O pin at the rising edges of CLK following  $\overline{CS}$  going low, and as long as  $\overline{CS}$  and  $R/\overline{W}$  remain low. Once  $\overline{CS}$  goes high, the interface logic is reset so that the following write operation begins writing to the LSB again.

### **CLOCK OSCILLATOR**

The ML6686 provides an optional on-chip clock oscillator by connecting a 16MHz crystal to the XTAL pin. The ML6686 is expected to be driven by an external clock at the XTAL pin. The part can also be driven by a 32MHz external clock at the XTAL pin, when the bit XCLK is set to 1.



Figure 7a. Read From Status Register



Figure 7b. Write to Control Register

### **APPLICATIONS**

Figure 8 shows a block diagram of an intelligent Hub implementation with active retiming on each port. The architecture shown has a backup ring for fault tolerant operation. The Ring-In or the Ring-Out ports are fault tolerant by using phantom current to detect faults. When a fault is detected, the Ring-In or the Ring-Out port then goes into the bypass state and perform an automatic loopback onto the Back-up Ring. This feature is especially useful in stackable hub designs.

A microprocessor can be used to manage each individual port. All the ports including the Ring-In and Ring-Out ports can be individually programmed into "Force INSERT", "Force BYPASS" or "Allow phantom control."

#### LOBE PORT

Figure 9 shows a typical implementation of a Lobe port. Lobe ports are configured as phantom sense ports. Phantom current is sensed with two opto-isolators whose outputs are nor-gated and fed into pin PHTM1. PHTM2 will go low, with an open collector output, when the ML6686 goes into the INSERT state. This signal may either be used to drive an LED indicator or another opto-isolator to signal the remote station whether it is inserted or not.

#### RING-OUT PORT

The Ring-Out port is also configured for phantom sense when using automatic loopback fault detection. When Phantom current is detected the part is in the INSERT state. If phantom current is lost, the ML6686 will automatically switch to the BYPASS state. Using the FBYP and ALLOW bits the part can also be forced into INSERT state, for compatibility with older standard type MSAUs, or forced into BYPASS for diagnostic purposes.

Figure 9 shows the implementation of a fault tolerant Ring-Out port. In this configuration, the Ring-Out port is implemented exactly like a Lobe port. The RxD and RxCLK pins are connected to the TxD and the TxCLK pins of the Ring-In port to create a "back up" ring. When the fault tolerant feature is not needed for compatibility with the older MSAUs, the phantom current sense capability of the ML6686 should be disabled and the device should be placed in the forced insert state by using FBYP and ALLOW. The LOCK bit should still be used to ensure that the proper ring speed is maintained.

### **RING-IN PORT**

Figure 10 is an application circuit of a Ring-In port configured for phantom drive. In this mode the Ring-In port looks like a station, however when a FAULT is detected on the transmit or receive twisted pair wires, the ML6686 will automatically go into BYPASS state. The PHTM1 and PHTM2 pins drive the transmit pair transformer center taps.



Figure 8. Intelligent Token Ring Hub





Figure 9. Lobe Port or Ring-Out Port



Figure 10. Ring-In Port



Figure 11. Suggested Filter and Equalization Networks

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |  |
|-------------|-------------------|-------------------|--|
| ML6686CQ    | 0°C to 70°C       | 32-Pin PLCC (Q32) |  |



# **ML6691**

# 100BASE-T MII-to-PMD Transceiver

### GENERAL DESCRIPTION

The ML6691 implements the upper portion of the physical layer for the Fast Ethernet 100BASE-T standard. Functions contained in the ML6691 include a 4B/5B encoder/ decoder, a Stream Cipher scrambler/descrambler, and collision detect. Additional functions of the ML6691 — accessible through the two-wire MII management interface — include full duplex operation, loopback, power down mode, and MII isolation.

The ML6691 is designed to interface to a 100BASE-T Ethernet Media Access Controller (MAC) via the MII (Media Independent Interface) on one side, and a 100BASE-X PMD transceiver on the other side. A complete 100BASE-TX physical layer (PHY) solution is realized using the ML6691, the ML6673, and one of the available clock recovery/generation devices. A 100BASE-FX physical layer solution is implemented by disabling the scrambler function of the ML6691 and using an external optical PMD.

### **FEATURES**

- Conforms to the Fast Ethernet 100BASE-T IEEE 802.3µ standard
- Integrated 4B/5B encoder/decoder
- Integrated Stream Cipher scrambler/descrambler
- Compliant MII interface
- Two-wire serial interface management port for configuration and control
- On-chip 25 MHz crystal oscillator
- Interfaces to either AMD's PDT/PDR (AM79865/79866) or Motorola's FCG (MC68836)
- Used with ML6673 for 100BASE-TX solutions
- 44-pin PLCC package



# PIN CONFIGURATION



| PIN             | DESCRIF  | PTION                                                                                                                                                                         |       |          |                                                                                                                                                                            |  |
|-----------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PIN#            | NAME     | FUNCTION                                                                                                                                                                      | PIN#  | NAME     | FUNCTION                                                                                                                                                                   |  |
| 1,21            | $V_{CC}$ | Positive 5 volt supply.                                                                                                                                                       | 12    | CRS      | Carrier sense output. A logic high indicates that either the transmit or                                                                                                   |  |
| 2,3,4,<br>43,44 | AD[4:0]  | Local PHY address. These 5 inputs set<br>the address to which the local physical<br>layer responds. When an address<br>match is detected, the <u>CS</u> output is             |       |          | receive medium is non-idle. CRS is deasserted when both transmit and receive are idle.                                                                                     |  |
|                 |          | asserted.                                                                                                                                                                     | 13    | COL      | Collision detect output. A logic high indicates a collision (simultaneous                                                                                                  |  |
| 5               | TXCLK    | Transmit clock output. Continuous<br>25MHz clock provides the timing<br>reference for the transfer of TXEN,                                                                   |       |          | transmit and receive in half duplex mode).                                                                                                                                 |  |
|                 |          | TXER, and TXD[3:0] from the MAC. TXCLK is generated from the TXC input.                                                                                                       | 14-17 | RXD[3:0] | Receive nibble data outputs. Nibble-<br>wide data for transmission to the MAC<br>RXD[0] is the least significant bit.<br>RXD[3:0] is synchronous to RXCLK.                 |  |
| 6               | TXEN     | Transmit enable input. A logic high enables the transmit section of the ML6691. This signal indicates the MAC is transmitting nibble-wide data. TXEN is synchronous to TXCLK. | 18    | RXDV     | Receive data valid output. A logic high<br>indicates the ML6691 is presenting<br>valid nibble-wide data. RXDV shall<br>remain asserted from the first                      |  |
| 7               | TXER     | Transmit error input. When TXER is high, while TXEN is asserted, the ML6691 will insert an "H" symbol in the data stream. TXER is synchronous to TXCLK.                       |       |          | recovered nibble of the frame through the final recovered nibble. RXDV was be de-asserted prior to the first RXC that follows the final nibble. RXDV synchronous to RXCLK. |  |
| 8-11            | TXD[3:0] |                                                                                                                                                                               | 19    | RXER     | Receive error output. Active high, indicates that a coding error was detected. RXER is synchronous to RXCLK.                                                               |  |

# PIN DESCRIPTION (Continued)

|      | DESCIN      | 1 1 O 1 (Continued)                                                                                                                                  |       |          |                                                                                                                                                           |
|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN# | NAME        | FUNCTION                                                                                                                                             | PIN#  | NAME     | FUNCTION                                                                                                                                                  |
| 20   | RXCLK       | Receive clock output. Continuous 25 MHz clock provides the timing reference for the transfer of RXDV, RXER, and RXD[3:0] to the MAC.                 | 29-33 | RSM[4:0] | Receive symbol data inputs. Symbol-wide (encoded) data from the PMD layer.                                                                                |
| 22   | DCFR        | Scrambler/descrambler disable. A logic high on this input disables the Stream Cipher scrambler/descrambler.                                          | 34    | SD       | Signal detect. A logic high on this input indicates the presence of non-quiet data. The internal signal, linkfail, is enabled 330µs after SD is asserted. |
| 23   | GND         | Ground                                                                                                                                               | 35-39 | TSM[4:0] | Transmit symbol data outputs. Symbol-                                                                                                                     |
| 24   | LOCAL       | Local/remote. A logic low on this input places the ML6691 in remote mode, in                                                                         |       |          | wide (encoded) data for transfer to the PMD layer.                                                                                                        |
|      |             | which the MII interface is disabled at power on or after a reset operation. When low, the isolate bit of the Control register will be set upon power | 40    | TXC      | Transmit symbol clock input. Input used to generate TXCLK. Use either a 25 MHz crystal or a 25 MHz clock between TXC input and GND.                       |
| 25   | RST         | up or reset.  Reset. A logic high on this input resets the Status and Control registers to their default states.                                     | 41    | MDIO     | Management data input/output. A bi-directional signal used to transfer control and status information between the ML6691 and the MAC.                     |
| 26   | <u>CS</u>   | Chip select. A logic low is generated on this output when the ML6691 detects an address match.                                                       | 42    | MDC      | MDIO is synchronous to MDC.  Management data clock input. A low-frequency aperiodic clock used as the                                                     |
| 27   | <u>LPBK</u> | Loopback. A logic low on this output indicates the loopback function.                                                                                |       |          | timing reference for transfer of information on the MDIO signal.                                                                                          |
| 28   | RXC         | Receive symbol clock. A 25 MHz clock input from the PMD layer. The rising edge of RXC is used to sample RSM[4:0].                                    |       |          |                                                                                                                                                           |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (V <sub>CC</sub> )          | 6.0V                       |
|--------------------------------------------|----------------------------|
| GND                                        | $-0.3V$ to $V_{CC} + 0.3V$ |
| Logic Inputs                               | $-0.3V$ to $V_{CC} + 0.3V$ |
| Input Current per Pin                      | ±25mA                      |
| Storage Temperature                        | 65°C to +150°C             |
| Package Dissipation at $T_A = 25^{\circ}C$ | 750mW                      |
| Lead Temperature (soldering 10 sec.)       | 300°C                      |

# **OPERATING CONDITIONS**

| Supply Voltage (V <sub>CC</sub> ) | 4.5V to 5.5V                                    |
|-----------------------------------|-------------------------------------------------|
| Temperature Range                 | $0^{\circ}$ C < T <sub>A</sub> < $70^{\circ}$ C |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{CC} = 5V \pm 10\%$ ,  $C_L = 15pF$ ,  $T_A = T_{MIN}$  to  $T_{MAX}$ 

| PARAMETER                                                                         | SYMBOL          | CONDITIONS                                                    | MIN        | TYP | MAX        | UNITS |
|-----------------------------------------------------------------------------------|-----------------|---------------------------------------------------------------|------------|-----|------------|-------|
| DC Characteristics                                                                |                 |                                                               |            |     |            |       |
| Logic Input Low                                                                   | V <sub>IL</sub> | All except TXC<br>TXC                                         |            |     | 0.8<br>1.5 | V     |
| Logic Input High V <sub>IH</sub> All except TXC TXC                               |                 |                                                               | 2.0<br>3.5 |     |            | V     |
| Logic Input Low Current $I_{IL}$ $V_{IN} = 0$ , all except TXC $V_{IN} = 0$ , TXC |                 | -10<br>-100                                                   |            |     | μА         |       |
| Logic Input High Current                                                          | ΊΗ              | $V_{IN} = V_{CC}$ , all except TXC<br>$V_{IN} = V_{CC}$ , TXC |            |     | 10<br>100  | μА    |
| Logic Output Low                                                                  | V <sub>OL</sub> | I <sub>OL</sub> = -4mA                                        |            |     | 0.4        | V     |
| Logic Output High                                                                 | V <sub>OH</sub> | I <sub>OH</sub> = 4mA                                         | 2.4        |     |            | V     |
| Input Capacitance                                                                 | C <sub>IN</sub> | All except TXC<br>TXC                                         |            |     | 8<br>12    | pF    |
| AC Characteristics                                                                |                 |                                                               |            |     | -          |       |
| TXD Setup Time                                                                    | t <sub>1</sub>  |                                                               | 15         |     |            | ns    |
| TXD Hold Time                                                                     | t <sub>2</sub>  |                                                               | 0          |     |            | ns    |
| TXC to TSM Delay                                                                  | t <sub>3</sub>  |                                                               | 5          |     | 25         | ns    |
| RSM Setup Time                                                                    | t <sub>4</sub>  |                                                               | 10         |     |            | ns    |
| RSM Hold Time                                                                     | t <sub>5</sub>  |                                                               | 5          |     |            | ns    |
| RXCLK to RXD Delay                                                                | t <sub>6</sub>  |                                                               | 0          |     | 10         | ns    |
| MDIO Setup Time                                                                   | t <sub>7</sub>  |                                                               | 10         |     |            | ns    |
| MDIO Hold time                                                                    | t <sub>8</sub>  |                                                               | 10         |     |            | ns    |
| MDC to MDIO Delay                                                                 | t <sub>9</sub>  |                                                               | 0          |     | 300        | ns    |





Transmit Timing Relationships (MII Interface)



Receive Timing Relationships (MII Interface)



Transmit Timing Relationships (Physical Interface)



Management Timing Relations (Sourced by STA)



**Receive Timing Relationships (Physical Interface)** 



Management Timing Relations (Sourced by PHY)



**Transmission Timing** 



**Receiving Timing** 

## **FUNCTIONAL DESCRIPTION**

To describe the function of the ML6691, the device is separated into three sections, the Transmit Section, the Receive Section, and the Management section. Each section is discussed below.

### TRANSMIT SECTION

The transmit section is responsible for converting transmit nibble data on the MII lines from the MAC into encoded and ciphered transmit symbols, as shown in Figure 1. The nibble input register samples the transmit nibble data on the MII lines and passes the nibble data onto the encoder. The encoder then converts the data to 4B/5B code (see Table 1) under the direction of the state machine. The state machine detects the leading edges of transmit enable and impresses the start of frame delimiter — the JK pair — ignoring the TXD<3:0> during these two symbol times. If,

| HEX/4B | SYMBOL/5B | HEX/4B | SYMBOL/5B |
|--------|-----------|--------|-----------|
| 0000   | 11110     | J      | 11000     |
| 0001   | 01001     | K      | 10001     |
| 0010   | 10100     | T      | 01101     |
| 0011   | 10101     | R      | 00111     |
| 0100   | 01010     | Н      | 00100     |
| 0101   | 01011     | IDLE   | 11111     |
| 0110   | 01110     |        |           |
| 0111   | 01111     |        |           |
| 1000   | 10010     |        |           |
| 1001   | 10011     |        |           |
| 1010   | 10110     |        |           |
| 1011   | 10111     |        |           |
| 1100   | 11010     |        |           |
| 1101   | 11011     |        |           |
| 1110   | 11100     |        |           |
| 1111   | 11101     |        |           |

Table 1. 4B/5B Encoding Table

while transmit enable is asserted, the transmit error is asserted, the H symbol will be impressed except during the time the JK pair is emitted. Following the trailing edge of transmit enable, the end of frame delimiter — the TR pair — is generated, after which the IDLE symbol is generated to fill the space between frames. The encoded data is then enciphered by performing a XOR with the output of the cipher register.

The cipher register is a linear feedback shift register which generates the cipher bit stream which is used to scramble the transmit symbol data. The Boolean algebra expression is listed below.

```
TCFR11 = TCFR6
TCFR10 = TCFR5
TCFR9 = TCFR4
TCFR8 = TCFR3
TCFR7 = TCFR2
TCFR6 = NOT (TCFR11 OR TCFR10 OR TCFR9 OR
TCFR8 OR TCFR7 OR TCFR6 OR TCFR5 OR
TCFR4 OR TCFR3 OR TCFR2) OR TCFR1
TCFR5 = TCFR11 XOR TCFR9
TCFR4 = TCFR10 XOR TCFR8
TCFR3 = TCFR9 XOR TCFR7
TCFR2 = TCFR8 XOR TCFR6
TCFR1 = TCFR7 XOR TCFR6
```

The enciphered data are then passed to the symbol output register which drives the generated symbol data out to the PMD transceiver.

Collision detect is implemented by noting the occurrence of reception during transmission. A linkfail indication at any time causes an immediate transition to the IDLE state and supersedes any other transmit operation.



Figure 1. Transmit Section Block Diagram

### **RECEIVE SECTION**

The receive section is responsible for converting received unaligned symbols into deciphered, aligned and decoded nibble data on the MII lines, as shown in Figure 2. The receive symbol input register samples the receive symbol data from the PMD transceiver and passes the symbol data onto the decipher process. The cipher lock is restored by reloading the decipher register after detecting 13 consecutive IDLE symbols which must occur between packets. The decipher function is then performed by an exclusive-OR of the output of the decipher register and the input symbols.

The decipher symbol data are then passed to the symbol aligner. The symbols are broken into arbitrary five-bit groups. The alignment is achieved by scanning the codebit stream for the JK pair following the idle symbols.

The decoder translates the 4B/5B coded deciphered and aligned symbols into hex nibbles. The decoder along with the state machine also examines the symbol stream for packet framing information. The JK is converted back to 55 and the TR into 00. The decoder also flags invalid symbol codes and generates the receive error signal. The state machine also generates the receive data valid signal.

A premature stream termination is caused by the detection of two IDLE symbols prior to an TR. A linkfail signal will also terminate the receive operation immediately.

Note, the "Bad SSD" state is not implemented in the receive state machine of the ML6691.



Figure 2. Receive Section Block Diagram

### MANAGEMENT SECTION

The ML6691 implements the applicable portions of the IEEE 802.3 Control and Status registers. The management section provides a two-wire serial interface for the purpose of control and status gathering. The MDIO pin is

a bi-directional signal used to transfer control information between the ML6691 and the MAC. Data on MDIO is clocked using the MDC pin. The following frame structure is used:

|       | PRE | ST | ОР | PHYAD | REGAD | TA | DATA            | IDLE |
|-------|-----|----|----|-------|-------|----|-----------------|------|
| READ  | 1   | 01 | 10 | AAAAA | RRRRR | Z0 | DDDDDDDDDDDDDDD | Z    |
| WRITE | 1   | 01 | 01 | ААААА | RRRRR | 10 | DDDDDDDDDDDDDD  | Z    |

## PRE (Preamble)

The preamble condition on the two wire interface is a logic one. Prior to initiation of any other transaction, a sequence of 32 consecutive logic ones must be presented on MDIO with 32 corresponding cycles on MDC to establish synchronization.

### ST (Start of Frame)

The start of frame is indicated by a <01> pattern. This pattern assures transitions from the default logic one line state to zero and back to one.

### **OP (Operation Code)**

The operation code for a read transaction is <10>, while the operation code for a write transaction is <01>.

### PHYAD (PHY Address)

The PHY Address is five bits, allowing 32 unique PHY addresses. The first PHY address bit transmitted and received is the MSB of the address.

### **REGAD (Register Address)**

The Control register is address <00000>, and the Status register is address <00001>.

### TA (Turnaround)

The turnaround time is a 2 bit time spacing between the Register Address field and the Data field of a management frame to avoid contention during a read transaction.

#### DATA (Data)

The data field is 16-bits. The first data bit transmitted and received shall be bit 15 of the register being addressed.

### **CONTROL REGISTER**

Table 2 shows the applicable portions of the Control registers that are implemented in the ML6691. Bits 12, 9, and 6–0 are read-only and have default values of logic low.

#### **CONTROL REGISTER**

| BIT | NAME            | DESCRIPTION                      | R/W | DEFAULT             |
|-----|-----------------|----------------------------------|-----|---------------------|
| 15  | Reset           | 1 = reset                        | R/W | 0                   |
|     |                 | 0 = normal operation             | SC  |                     |
| 14  | Loopback        | 1 = loopback                     | R/W | 0                   |
|     |                 | 0 = normal operation             |     |                     |
| 13  | Speed Selection | 1 = 100Mb/s                      | R   | 1                   |
|     |                 | 0 = 10Mb/s                       |     |                     |
| 11  | Power Down      | 1 = power down                   | R/W | 0                   |
|     |                 | 0 = normal operation             |     | ·                   |
| 10  | Isolate         | 1= electrically isolate from MII | R/W | Determined by LOCAL |
|     |                 | 0 = normal operation             |     |                     |
| 8   | Duplex Mode     | 1 = full duplex                  | R/W | 0                   |
|     |                 | 0 = half duplex                  |     |                     |
| 7   | Collision Test  | 1 = test Col signal              | R/W | 0                   |
|     |                 | 0 = normal operation             |     |                     |

NOTE: R/W = Read/Write, SC = Self Clearing

**Table 2. Control Register** 

**Reset:** By setting this bit to a logic one, the Control register will be reset to its default values. This bit self-clears upon completion of the reset operation.

**Loopback:** By setting this bit to a logic one, the <u>LPBK</u> pin will be held at a logic low. The COL signal will remain low at all times, unless bit 7 is set, in which case the COL signal shall behave as described.

**Speed Selection:** This bit is read-only and set at a logic one by default.

**Power Down:** By setting this bit to a logic one, the oscillator and all the MII input buffers except for MDIO and MDC will be shut down.

**Isolate:** By setting this bit a logic one, the ML6691 can be electrically isolated from the MII. In the isolation mode, the input TXEN will be ignored and TXD[3:0] and TXER shall not have any effect on the transmit section. All the output buffers connected to the MII will be tri-stated. The default state of this bit is determined by the LOCAL pin.

**Duplex Mode:** ML6691 will operate in Full Duplex mode when this bit is set to a logic one. The COL signal will remain low unless bit 7 is set.

Collision Test: By setting this bit to a logic one, the COL signal will be asserted in response to the assertion of TXEN, and will continue to assert the COL signal until TXEN is deasserted.

### STATUS REGISTER

Table 3 shows the applicable portions of the Status register that are implemented in the ML6691. Bits 15, 12-3, 1, and 0 are read-only and have default values of logic low.

### 100BASE-TX Full Duplex

ML6691 can perform full duplex link transmission and reception using the 100BASE-TX signaling specification. This bit is always read as a logic one.

### 100BASE-TX Half Duplex

ML6691 can perform half duplex link transmission and reception using the 100BASE-TX signaling specification. This bit is always read as a logic one.

### **Link Status**

When read as a logic one, this bit indicates that a valid link has been established. The link status bit is implemented with a latching function, such that the occurrence of a link failure condition will cause the link status bit to become cleared and remain cleared until it is read via the management interface.

### STATUS REGISTER

| BIT | NAME        | DESCRIPTION                         | R/W |
|-----|-------------|-------------------------------------|-----|
| 14  | 100Base-TX  | 1 = able to perform full duplex     | R/O |
|     | Full Duplex | 0 = not able to perform full duplex |     |
| 13  | 100Base-TX  | 1 = able to perform full duplex     | R/O |
|     | Half Duplex | 0 = not able to perform full duplex |     |
| 2   | Link Status | 1 = link is up                      | R/O |
|     |             | 0 = link is down                    | LL  |

NOTE: R/O = Read Only, LL = Latching Low

**Table 3. Status Register** 

### ORDERING INFORMATION

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |  |
|-------------|-------------------|-------------------|--|
| ML6691CQ    | 0°C to 70°C       | 44-PIN PLCC (Q44) |  |





# **ML6692**

# 100BASE-TX Physical Layer with MII

### **GENERAL DESCRIPTION**

The ML6692 implements the complete physical layer of the Fast Ethernet 100BASE-TX standard. The ML6692 interfaces to the controller through the standard-compliant Media Independent Interface (MII). The ML6692 functionality includes auto-negotiation, 4B/5B encoding/decoding, Stream Cipher scrambling/descrambling, 125MHz clock recovery/generation, receive adaptive equalization, baseline wander correction, and MLT-3/10BASE-T transmitter.

For applications requiring 100Mbps only, such as repeaters, the ML6692 offers a single-chip per-port solution. For 10/100 dual speed adapters or switchers, 10BASE-T functionality may be attained using Micro Linear's ML2653, or by using an Ethernet controller that contains an integrated 10BASE-T PHY.

### **FEATURES**

- Single-chip 100BASE-TX physical layer
- Compliant to IEEE 802.3u 100BASE-TX standard
- Supports adapter, repeater and switch applications
- Single-jack 10BASE-T/100BASE-TX solution when used with external 10Mbps PHY
- Compliant MII (Media Indendent Interface)
- Auto-negotiation capability
- 4B/5B encoder/decoder
- Stream Cipher scrambler/descrambler
- 125MHz clock recovery/generation
- Baseline wander correction
  - Adaptive equalization and MLT-3 encoding/decoding
- Supports full-duplex operation



# PIN CONFIGURATION



# PIN CONFIGURATION (Continued)

ML6692 64-Pin TQFP (H64-10)



# **PIN DESCRIPTION** (Pin numbers for TQFP package in parentheses)

| PIN               |                    | NAME     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                              |
|-------------------|--------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                 | (56)               | TXCLKIN  | Transmit clock TTL input. This 25MHz clock is the frequency reference for the internal transmit PLL clock multiplier. This pin should be driven by an external 25MHz clock at TTL or CMOS levels.                                                                                                                                                                        |
| 2                 | (58, 57)           | AGND1    | Analog ground.                                                                                                                                                                                                                                                                                                                                                           |
| 3, 4<br>5, 6      | (59,60,<br>61,62)  | TXD<3:0> | Transmit data TTL inputs. TXD<3:0> inputs accept TX data from the MII. Data appearing at TXD<3:0> are clocked into the ML6692 on the rising edge of TXCLK.                                                                                                                                                                                                               |
| 7                 | (63)               | TXEN     | Transmit enable TTL input. Driving this input high indicates to the ML6692 that transmit data are present at TXD<3:0>. TXEN edges should be synchronous with TXCLK.                                                                                                                                                                                                      |
| 8                 | (64)               | TXER     | Transmit error TTL input. Driving this pin high with TXEN also high causes the part to continuously transmit scrambled H symbols. When TXEN is low, TXER has no effect.                                                                                                                                                                                                  |
| 9                 | (1)                | TXCLK    | Transmit clock TTL output. This 25MHz clock is phase-aligned with the internal 125MHz TX bit clock. Data appearing at TXD<3:0> are clocked into the ML6692 on the rising edge of this clock.                                                                                                                                                                             |
| 10, 12,<br>14, 16 | , (2, 5,<br>8, 11) | RXD<3:0> | Receive data TTL outputs. RXD<3:0> outputs are valid on RXCLK's rising edge.                                                                                                                                                                                                                                                                                             |
| 11                | (3, 4)             | DGND1    | Digital ground.                                                                                                                                                                                                                                                                                                                                                          |
| 13                | (6, 7)             | DVCC1    | Digital +5V power supply.                                                                                                                                                                                                                                                                                                                                                |
| 15                | (9, 10)            | DGND2    | Digital ground.                                                                                                                                                                                                                                                                                                                                                          |
| . 17              | (12)               | RXCLK    | Recovered receive clock TTL output. This 25MHz clock is phase-aligned with the internal 125MHz bit clock recovered from the signal received at TPINP/N. Receive data at RXD<3:0> changes on the falling edges and should be sampled on the rising edges of this clock. RXCLK is phase aligned to TXCLKIN when the 100BASE-TX signal is not present at TPINP/N.           |
| 18                | (13)               | CRS      | Carrier Sense TTL output. For 100Mbps operation in standard mode, CRS goes high in the presence of non-idle signals at TPINP/N, or when the ML6692 is transmitting. CRS goes low when there is no transmit activity and receive is idle. For 100 Mbps operation in repeater mode or full duplex mode, CRS goes high in the presence of non-idle signals at TPINP/N only. |
| 19                | (14)               | COL      | Collision Detected TTL output. For 100 Mbps operation COL goes high upon detection of a collision on the network, and remains high as long as the collision condition persists. COL is low when the ML6692 operates in either full duplex, repeater, or loopback modes.                                                                                                  |
| 20                | (15, 16)           | DGND3    | Digital ground.                                                                                                                                                                                                                                                                                                                                                          |
| 21                | (17)               | RXDV     | Receive data valid TTL output. This output goes high when the ML6692 is receiving a data packet. RXDV should be sampled synchronously with RXCLK's rising edge.                                                                                                                                                                                                          |
| 22                | (18)               | DVCC2    | Digital +5V power supply.                                                                                                                                                                                                                                                                                                                                                |
| 23                | (19)               | RXER     | Receive error TTL output. This output goes high to indicate error or invalid symbols within a packet, or corrupted idle between packets. RXER should be sampled synchronously with RXCLK's rising edge.                                                                                                                                                                  |
| 24                | (20)               | MDC      | MII Management Interface clock TTL input. A clock at this pin clocks serial data into or out of the ML6692's MII management registers through the MDIO pin. The maximum clock frequency at MDC is 2.5MHz.                                                                                                                                                                |
| 25                | (21)               | MDIO     | MII Management Interface data TTL input/output. Serial data are written to and read from the ML6692's management registers through this I/O pin. Input data is sampled on the rising edge of MDC. Data output should be sampled synchronously with MDC's rising edge.                                                                                                    |
| 26                | (22, 23)           | DGND4    | Digital ground.                                                                                                                                                                                                                                                                                                                                                          |
|                   |                    |          |                                                                                                                                                                                                                                                                                                                                                                          |

# PIN DESCRIPTION (Continued)

| PIN    |          | NAME               | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------|----------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 27     | (24, 25) | DVCC5              | Digital +5V power supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 28     | (26, 27) | DGND5              | Digital ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 29     | (28)     | T4EN               | 100BASE-T4 enable TTL output. This output goes low if the auto-negotiation function chooses 100BASE-T4 as the highest common denominator technology. This output is high on power-up, during auto-negotiation, when the ML6692 enables any other protocol, or when 100BASE-T4 technology is not supported. If auto-negotiation is disabled, T4EN is always low.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 30     | (29)     | T4FAIL             | 100BASE-T4 link fail TTL input. When driven high, it indicates a good, 100BASE-T4 link. When the auto-negotiation function chooses 100BASE-T4 as the highest common denominator technology, and indicates it by driving T4EN low, T4FAIL should go high within 750-1000ms; otherwise auto-negotiation is restarted. Driving this pin low after auto-negotiation is completed, also restarts it. In the parallel detection function, driving this pin high indicates that the 100BASE-T4 link is ready. If auto-negotiation is disabled and management register bit 0.13 is set to 1 (100Mb/s data rate selected), driving T4FAIL high indicates a valid 100BASE-T4 link and disables the ML6692's 100BASE-TX analog functions. If bit 13 of the MII Control register is set to 0, T4FAIL has no effect. |
| 31     | (30)     | EDIN               | Initialization interface mode select and EEPROM interface mode data-in CMOS input/output. EDIN selects one of three possible interface modes at power up. See table on page 14 for more detail                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 32     | (31)     | SEL10HD            | Initialization Interface 10BASE-T half duplex CMOS input. When EDIN is high or floating, this pin has no effect. When EDIN is low, this pin sets the value of bit 11 of the MII Status register (10Mb/s half duplex), and the default value of bit 5 of the MII Advertisment register (10BASE-T half duplex capability).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 33     | (32)     | SEL10FD/ECLK       | Initialization Interface 10BASE-T full duplex CMOS input/clock CMOS input/output. When EDIN is low, this pin sets the value of bit 12 of the MII Status register (10Mb/s full duplex), and the default value of bit 6 of the MII Advertisement register (10BASE-T full duplex capability). When EDIN is left floating, this pin provides the output clock to read initialization data from an external EEPROM. When EDIN is high, this pin is the input clock to load data from an external microcontroller.                                                                                                                                                                                                                                                                                            |
| 34     | (33)     | AVCC3              | Analog +5V power supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 35     | (34)     | SEL100T4<br>/EDOUT | Initialization Interface 100BASE-T4 CMOS input and EEPROM or microcontroller data-out CMOS input. When EDIN is low, this pin sets the value of bit 15 of the MII Status register (100BASE-T4), and the default value of bit 9 of the MII Advertisement register (100BASE-T4 capability). When EDIN is floating, this pin is the initialization data input from an external EEPROM. When EDIN is high, this pin is the initialization data input from a microcontroller.                                                                                                                                                                                                                                                                                                                                 |
| 36     | (35)     | RGMSET             | Equalizer bias resistor input. An external 9.53k $\Omega$ , 1% resistor connected between RGMSET and AGND3 sets internal time constants controlling the receive equalizer transfer function.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 37     | (36)     | RTSET              | Transmit level bias resistor input. An external $2.49k\Omega$ , 1% resistor connected between RTSET and AGND3 sets a precision constant bias current for the twisted pair transmit level.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 38     | (37, 38) | AGND3              | Analog ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 39, 40 | (39, 40) | TPOUTN/P           | Transmit twisted pair outputs. This differential current output pair drives FLP waveforms and MLT-3 waveforms into the network coupling transformer in 100BASE-TX mode, or 10BASE-T waveforms in 10BASE-T mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 41     | (41, 42) | AGND2              | Analog ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|        |          |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

# ML6692

# PIN DESCRIPTION (Continued)

| Pi    | IN         | NAME        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------|------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 42    | (43)       | AVCC2       | Analog +5V power supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 43    | (44)       | LINK100     | 100BASE-TX link activity open-drain output. LINK100 pulls low when there is 100BASE-TX activity at TPINP/N in 100BASE-TX or auto-negotiation modes. This output is capable of driving an LED directly.                                                                                                                                                                                                                                                                                                                                                                            |
| 44, 4 | 5 (45, 46) | TPINN/P     | Receive twisted pair inputs. This differential input pair receives 100BASE-TX, FLP, or 10BASE-T signals from the network.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 46    | (47)       | CMREF       | Receiver common-mode reference output. This pin provides a common-mode bias point for the twisted-pair media line receiver, typically $(V_{CC} - 1.26)V$ .                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 47    | (48)       | DUPLEX      | Full duplex enabled TTL output. This output is high during the auto-negotiation process, it's low when auto-negotiation is reset (power-up, reset bit, restart auto-negotiation bit, power down bit, or link loss) and follows the duplex status otherwise. It drives the ML2653's FD input, and prevents the ML2653 from attempting to transmit during autonegotiation. For 10BASE-T transceivers without pin-selectable MAU loopback disable, DUPLEX can be used to disable the 10BASE-T transceiver's receive and collision outputs to the controller during auto-negotiation. |
| 48, 4 | 9 (50, 51) | 10BTTXINN/P | 10BASE-T transmit waveform inputs. The ML6692 presents a linear copy of the input at 10BTTXINP/N to the TPOUTP/N outputs when the ML6692 functions in 10BASE-T mode. Signals presented to these pins must be centered at $V_{CC}/2$ and have a single ended amplitude of $\pm 0.25$ V.                                                                                                                                                                                                                                                                                            |
| 50    | (53)       | 10BTRCV     | 10BASE-T receive activity TTL input. The external 10BASE-T transceiver drives this pin high to indicate 10BASE-T packet reception from the network.                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 51    | (54)       | 10BTLNKEN   | 10BASE-T link control TTL output. This output is low if the ML6692 is in 10BASE-T mode, or if the auto-negotiation function indicates to the 10BASE-T PMA to scan for carrier. This output is high if the 10BASE-T PMA should be disabled.                                                                                                                                                                                                                                                                                                                                        |
| 52    | (55)       | AVCC1       | Analog +5V power supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>CC</sub> Supply Voltage Range<br>Input Voltage Range | GND -0.3V to 6V               |
|-------------------------------------------------------------|-------------------------------|
| Digital Inputs                                              | GND $-0.3V$ to $V_{CC}$ +0.3V |
| TPINP, TPINN, 10BTTXNP, 10                                  |                               |
| ***************************************                     | GND $-0.3V$ to $V_{CC}$ +0.3V |
| Output Current                                              |                               |
| TPOUTP, TPOUTN                                              | 60mA                          |
| All other outputs                                           |                               |
| Junction Temperature                                        | 150°C                         |
| Storage Temperature                                         |                               |
|                                                             |                               |

| Lead Temperature (Soldering, 10 sec)  | 260°C  |
|---------------------------------------|--------|
| Thermal Resistance (θ <sub>IA</sub> ) |        |
| PLCC                                  | 40°C/W |
| TQFP                                  | 52°C/W |

# **OPERATING CONDITIONS**

| 5V ± 5%<br>h other. |
|---------------------|
| er.                 |
| °C to 70°C          |
| $53k\Omega \pm 1\%$ |
| $49k\Omega \pm 1\%$ |
| <-0.5dB             |
|                     |

# DC ELECTRICAL CHARACTERISTICS

Over full range of operating conditions unless otherwise specified (Note 1).

| SYMBOL              | PARAMETER                                               | CONDITIONS                                                      | MIN                      | TYP                                   | MAX                      | UNITS |
|---------------------|---------------------------------------------------------|-----------------------------------------------------------------|--------------------------|---------------------------------------|--------------------------|-------|
| RECEIVER            |                                                         |                                                                 |                          | · · · · · · · · · · · · · · · · · · · |                          |       |
| V <sub>ICM</sub>    | TPINP/N Input Common-Mode<br>Voltage (CMREF)            |                                                                 |                          | V <sub>CC</sub> – 1.26                |                          | V     |
| V <sub>ID</sub>     | TPINP-TPINN Differential Input<br>Voltage Range         |                                                                 | -3.0                     | -                                     | 3.0                      | V     |
| R <sub>IDR</sub>    | TPINP-TPINN Differential Input Resistance               |                                                                 | 10.0k                    |                                       |                          | Ω     |
| IICM                | TPINP/N Common-Mode Input<br>Current                    |                                                                 |                          |                                       | +10                      | μА    |
| I <sub>RGM</sub>    | RGMSET Input Current                                    | RGMSET = $9.53k\Omega$                                          |                          | 130                                   |                          | μА    |
| I <sub>RT</sub>     | RTSET Input Current                                     | RTSET = $2.49$ k $\Omega$                                       |                          | 500                                   |                          | μА    |
| LED OUTP            | JT (LINK100)                                            |                                                                 |                          |                                       |                          |       |
| OLS                 | Output Low Current                                      |                                                                 |                          |                                       | 5                        | mA    |
| OHS                 | Output Off Current                                      |                                                                 |                          |                                       | 10                       | μА    |
| TRANSMIT            | TER                                                     |                                                                 |                          |                                       |                          |       |
| I <sub>TD100</sub>  | TPOUTP/N 100BASE-TX Mode<br>Differential Output Current | Note 2, 3                                                       | ±19                      |                                       | ±21                      | mA    |
| I <sub>TD10</sub>   | TPOUTP/N 10BASE-T<br>Mode Differential Output Current   |                                                                 | ±55                      | ±60                                   | ±65                      | μА    |
| I <sub>TOFF</sub>   | TPOUTP/N Off-State Output                               | R <sub>L</sub> = 200, 1%                                        | 0                        |                                       | 1.5                      | mA    |
| I <sub>TXI</sub>    | TPOUTP/N Differential Output<br>Current Imbalance       | R <sub>L</sub> = 200, 1%                                        |                          |                                       | 500                      | μА    |
| X <sub>ERR</sub>    | TPOUTP/N Differential Output<br>Current Error           | V <sub>OUT</sub> = V <sub>CC</sub> ; Note 3                     | -5.0                     |                                       | +5.0                     | %     |
| X <sub>CMP100</sub> | TPOUTP/N 100BASE-X Output<br>Current Compliance Error   | $V_{OUT} = V_{CC} \pm 2.2V$ ; referred to $I_{OUT}$ at $V_{CC}$ | -2.0                     |                                       | +2.0                     | %     |
| V <sub>OCM10</sub>  | TPOUTP/N 10BASE-T Output<br>Voltage Compliance Range    | I <sub>TD10</sub> remains within specified values               | V <sub>CC</sub> – 2.7    |                                       | V <sub>CC</sub> + 2.7    | V     |
| V <sub>ICM10</sub>  | 10BTTXNN/P Input<br>Common-Mode Voltage Range           |                                                                 | V <sub>CC</sub> /2 - 0.3 |                                       | V <sub>CC</sub> /2 + 0.3 | V     |

# DC ELECTRICAL CHARACTERISTICS (Continued)

| SYMBOL             | PARAMETER                                             | CONDITIONS                            | MIN                   | TYP                   | MAX                   | UNITS |
|--------------------|-------------------------------------------------------|---------------------------------------|-----------------------|-----------------------|-----------------------|-------|
| POWER SU           | PPLY CURRENT                                          |                                       |                       |                       |                       |       |
| I <sub>CC100</sub> | Supply Current, 100BASE-TX<br>Operation, Transmitting | Current into all V <sub>CC</sub> pins |                       | 200                   | 300                   | mA    |
| I <sub>CC10</sub>  | Supply Current, 10BASE-T<br>Operation, Transmitting   | Current into all V <sub>CC</sub> pins |                       | 40                    | 70                    | mA    |
| ICCOFF             | Supply Current<br>Power Down Mode                     | Current into all V <sub>CC</sub> pins |                       |                       | 20                    | mA    |
| ICCAUTO            | Supply Current During<br>Auto-negotiation             | Current into all V <sub>CC</sub> pins |                       | 240                   | 300                   | mA    |
| TTL INPUTS         | G (TXD<3:0>, TXCLKIN, MDC, ME                         | DIO, TXEN, TXER, 10BTRCV, T4FAIL)     |                       |                       |                       |       |
| V <sub>IL</sub>    | Input Low Voltage                                     | $I_{IL} = -400\mu A$                  |                       |                       | 0.8                   | V     |
| V <sub>IH</sub>    | Input High Voltage                                    | I <sub>IH</sub> = 100μA               | 2.0                   |                       |                       | ٧     |
| I <sub>IL</sub>    | Input Low Current                                     | V <sub>IN</sub> = 0.4V                | -200                  |                       |                       | μА    |
| I <sub>IH</sub>    | Input High Current                                    | V <sub>IN</sub> = 2.7V                |                       |                       | 100                   | μΑ    |
| MII TTL OL         | J <b>TPUTS</b> (RXD<3:0>, RXCLK, RXE                  | OV, RXER, CRS, COL, MDIO, TXCLK       | )                     | -                     |                       |       |
| V <sub>OLT</sub>   | Output Low Voltage                                    | I <sub>OL</sub> = 4mA                 |                       |                       | 0.4                   | V     |
| V <sub>OHT</sub>   | Output High Voltage                                   | I <sub>OH</sub> = -4mA                | 2.4                   |                       |                       | V     |
| NON-MII T          | TL OUTPUTS (DUPLEX, T4EN, 1                           | OBTLNKEN)                             |                       |                       |                       |       |
| V <sub>OLT</sub>   | Output Low Voltage                                    | I <sub>OL</sub> = 1mA                 |                       |                       | 0.4                   | V     |
| V <sub>OHT</sub>   | Output High Voltage                                   | I <sub>OH</sub> = -0.1mA              | 2.4                   |                       |                       | V     |
| CMOS INP           | U <b>TS</b> (EDIN, SEL10HD, SEL10FD/E                 | ECLK, SEL100T4/EDOUT)                 |                       |                       |                       |       |
| V <sub>ILC</sub>   | Input Low Voltage                                     |                                       |                       |                       | 0.2 x V <sub>CC</sub> | V     |
| V <sub>IHC</sub>   | Input High Voltage                                    |                                       |                       | 0.8 x V <sub>CC</sub> |                       | V     |
| CMOS OU            | TPUTS (SEL10FD/ECLK)                                  |                                       |                       | •                     |                       | 100   |
| V <sub>OLC</sub>   | Output Low Voltage                                    | I <sub>OL</sub> = 2mA                 |                       |                       | 0.1 x V <sub>CC</sub> | V     |
| V <sub>OHC</sub>   | Output High Voltage                                   | $I_{OL} = -2mA$                       | 0.9 x V <sub>CC</sub> |                       |                       | V     |

# **AC ELECTRICAL CHARACTERISTICS**

Over full range of operating conditions unless otherwise specified

| SYMBOL            | PARAMETER                                                                     | CONDITIONS                              | MIN  | TYP      | MAX  | UNITS     |
|-------------------|-------------------------------------------------------------------------------|-----------------------------------------|------|----------|------|-----------|
| TRANSMIT          | TER (Note 3)                                                                  |                                         |      | <u> </u> |      | 1         |
| t <sub>TR/F</sub> | TPOUTP-TPOUTN Differential Rise/Fall Time                                     | Notes 5, 6; for any legal code sequence | 3.0  |          | 5.0  | ns        |
| t <sub>TM</sub>   | TPOUTP-TPOUTN Differential<br>Rise/Fall Time Mismatch                         | Notes 5, 6; for any legal code sequence | -0.5 |          | 0.5  | ns        |
| t <sub>TDC</sub>  | TPOUTP-TPOUTN Differential<br>Output Duty Cycle Distortion                    | Notes 4, 6                              | -0.5 |          | 0.5  | ns        |
| t <sub>TJT</sub>  | TPOUTP-TPOUTN Differential<br>Output Peak-to-Peak Jitter                      | Note 6                                  |      | 300      | 1400 | ps        |
| X <sub>OST</sub>  | TPOUTP-TPOUTN Differential<br>Output Voltage Overshoot                        | Notes 6, 7                              |      |          | 5    | %         |
| t <sub>CLK</sub>  | TXCLKIN – TXCLK Delay                                                         |                                         | 6    |          | 11   | ns        |
| t <sub>TXP</sub>  | Transmit Bit Delay                                                            | Note 8                                  |      |          | 10.5 | bit times |
| RECEIVER          |                                                                               |                                         |      | •        |      |           |
| t <sub>RXDC</sub> | Receive Bit Delay (CRS)                                                       | Note 9                                  |      |          | 15.5 | bit times |
| t <sub>RXDR</sub> | Receive Bit Delay (RXDV)                                                      | Note 10                                 |      |          | 25.5 | bit times |
| MII (Media        | -Independent Interface)                                                       |                                         |      |          |      |           |
| X <sub>BTOL</sub> | TX Output Clock Frequency<br>Tolerance                                        | 25MHz frequency                         | -100 |          | +100 | ppm       |
| t <sub>TPWH</sub> | TXCLKIN pulse width HIGH                                                      |                                         | 14   |          |      | ns        |
| t <sub>TPWL</sub> | TXCLKIN pulse width LOW                                                       |                                         | 14   |          |      | ns        |
| t <sub>RPWH</sub> | RXCLK pulse width HIGH                                                        |                                         | 14   |          |      | ns        |
| t <sub>RPWL</sub> | RXCLK pulse width LOW                                                         |                                         | 14   |          |      | ns        |
| t <sub>TPS</sub>  | Setup time, TXD<3:0> Data<br>Valid to TXCLK Rising Edge<br>(1.4V point)       |                                         | 15   |          |      | ns        |
| t <sub>TPH</sub>  | Hold Time, TXD<3:0> Data<br>Valid After TXCLK Rising Edge<br>(1.4V point)     |                                         | 0    |          |      | ns        |
| t <sub>RCS</sub>  | Time that RXD<3:0> Data are<br>Valid Before RXCLK Rising Edge<br>(1.4V point) |                                         | 10   |          |      | ns        |
| t <sub>RCH</sub>  | Time that RXD<3:0> Data are<br>Valid After RXCLK Rising Edge<br>(1.4V point)  |                                         | 10   |          |      | ns        |
| t <sub>RPCR</sub> | RXCLK 10% – 90% Rise Time                                                     |                                         |      |          | 6    | ns        |
| t <sub>RPCF</sub> | RXCLK 90%-10% Fall Time                                                       |                                         |      |          | 6    | ns        |
| MDC-MDI           | O (MII Management Interface)                                                  |                                         |      |          |      |           |
| t <sub>SPWS</sub> | Write Setup Time, MDIO Data<br>Valid to MDC Rising Edge<br>1.4V Point         |                                         | . 10 |          |      | ns        |
| t <sub>SPWH</sub> | Write Hold Time, MDIO Data<br>Valid After MDC Rising Edge<br>1.4V Point       |                                         | 10   |          |      | ns        |

## AC ELECTRICAL CHARACTERISTICS (Continued)

| SYMBOL            | PARAMETER                                                              | CONDITIONS                       | MIN  | TYP | MAX- | UNITS |
|-------------------|------------------------------------------------------------------------|----------------------------------|------|-----|------|-------|
| MDC-MDIC          | (Co) (MII Management Interface)                                        | ntinued)                         |      |     |      |       |
| t <sub>SPRS</sub> | Read Setup Time, MDIO Data<br>Valid to MDC Rising Edge<br>1.4V Point   |                                  | 100  |     |      | ns    |
| tsprh             | Read Hold time, MDIO Data<br>Valid After MDC Rising Edge<br>1.4V Point |                                  | 0    |     |      | ns    |
| t <sub>CPER</sub> | Period of MDC                                                          |                                  | 400  |     |      | ns    |
| t <sub>CPW</sub>  | Pulsewidth of MDC                                                      | Positive or negative pulses      | 160  |     |      | ns    |
| INITIALIZA        | TION INTERFACE                                                         |                                  |      |     |      |       |
| t <sub>PW1</sub>  | ECLK Positive Pulsewidth                                               | EDIN floating (EEPROM Mode)      | 900  |     |      | ns    |
| t <sub>PW2</sub>  | ECLK Negative Pulsewidth                                               | EDIN floating (EEPROM Mode)      | 900  |     |      | ns    |
| t <sub>PER1</sub> | ECLK Period, EEPROM Mode                                               | EDIN floating (EEPROM Mode)      | 1800 |     |      | ns    |
| t <sub>DV1</sub>  | EDOUT Data Valid Time After<br>ECLK Rising Edge                        | EDIN floating (EEPROM Mode)      |      |     | 900  | ns    |
| t <sub>PER2</sub> | ECLK period                                                            | EDIN high (Microcontroller Mode) | 5000 |     |      | ns    |
| t <sub>PW3</sub>  | ECLK Positive Pulsewidth                                               | EDIN high (Microcontroller Mode) | 2000 |     |      | ns    |
| t <sub>PW4</sub>  | ECLK Negative Pulsewidth                                               | EDIN high (Microcontroller Mode) | 2000 |     |      | ns    |
| t <sub>S1</sub>   | ECLK Data Setup Time                                                   | EDIN high (Microcontroller Mode) | 10   |     |      | ns    |
| t <sub>H1</sub>   | ECLK Data Hold Time                                                    | EDIN high (Microcontroller Mode) | 10   |     |      | ns    |

- Note 1. Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.
- Note 2. Measured using the test circuit shown in fig. 1, under the following conditions:

 $R_{LP}=200\Omega,\,R_{LS}=49.9\Omega,\,R_{TSET}=2.49k\Omega.$ 

All resistors are 1% tolerance.

- Note 3. Output current amplitude is  $I_{OUT} = 40 \times 1.25 \text{V/RTSET}$ .
- Note 4. Measured relative to ideal negative and positive signal 50% points, using the four successive MLT-3 transitions for the 01010101 bit sequence.
- Note 5. Time difference between 10% and 90% levels of the transition from the baseline voltage (nominally zero) to either the positive or negative peak signal voltage. The times specified here correlate to the transition times defined in the ANSI X3T9.5 TP-PMD Rev 2.0 working draft, section 9.1.6, which include the effects of the external network coupling transformer and EMI/RFI emissions filter.
- Note 6. Differential test load is shown in fig. 1 (see note 2).
- Note 7. Defined as the percentage excursion of the differential signal transition beyond its final adjusted value during the symbol interval following the transition. The adjusted value is obtained by doing a straight line best-fit to an output waveform containing 14 bit-times of no transition preceded by a transition from zero to either a positive or negative signal peak; the adjusted value is the point at which the straight line fit meets the rising or falling signal edge.
- Note 8. From first rising edge of TXCLK after TXEN goes high, to first bit of J at the MDI.
- Note 9. From first bit of J at the MDI, to CRS.
- Note 10. From first bit of J at the MDI, to first rising edge of RXCLK after RXDV goes high.



Figure 1



Figure 2. MII Transmit Timing



Figure 3. MII Receive Timing



Figure 4. MII Management Interface Write Timing



Figure 5. MII Management Interface Read Timing

## **FUNCTIONAL DESCRIPTION**

### TRANSMIT SECTION

### 100BASE-TX Operation

The transmitter includes everything necessary to accept 4-bit data nibbles clocked in at 25MHz at the MII and output scrambled, 5-bit encoded MLT-3 signals into twisted pair at 100Mbps. The on-chip transmit PLL converts a 25MHz TTL-level clock at TXCLKIN to an internal 125MHz bit clock. TXCLK from the ML6692 clocks transmit data from the MAC into the ML6692's TXD<3:0> input pins upon assertion of TXEN. Data from the TXD<3:0> inputs are 5-bit encoded, scrambled, and converted from parallel to serial form at the 125MHz clock rate. The serial transmit data is converted to MLT-3 3-level code and driven differentially out of the TPOUTP and TPOUTN pins at nominal ±2V levels with the proper loads. The transmitter is designed to drive a center-tapped transformer with a 2:1 winding ratio, so a differential  $400\Omega$  load is used on the transformer primary to properly terminate the  $100\Omega$  cable and termination on the secondary. The transformer's center tap must be tied to V<sub>CC</sub>. A 2:1 transformer allows using a ±20mA output current in 100BASE-TX mode and ±60mA in fast link pulse and 10BASE-T modes. Using a 1:1 transformer would have required twice the output current and increased the on-chip power dissipation. An external  $2.49k\Omega$ , 1% resistor at the RTSET pin creates the correct output levels at TPOUTP/N.

Driving TXER high when TXEN is high causes the H symbol (00100) to appear in scrambled MLT-3 form at TPOUTP/N. The media access controller asserts TXER synchronously with TXCLK rising edge, and the H symbol appears at least once in place of a valid symbol in the current packet.

With no data at TXD<3:0> or with the ML6692 in isolate mode (MII Management register bit 0.10 set to a 1), scrambled idle appears at TPOUTP/N.

### Auto Negotiation and Fast Link Pulses (FLPs)

During the auto negotiation process, the transmitter produces nominal 5V fast link pulses (FLP's) at TPOUTP/N (2.5V after 2:1 transformer). When the auto negotiation process is complete, the transmitter either switches over to 100BASE-TX mode, activates the 10BTTXINP/N inputs for 10BASE-T operation with an external 10BASE-T transceiver, or enables a 100BASE-T4 PMA and powers down the on-chip transmitter.

### 10BASE-T

In 10BASE-T mode, the transmitter acts as a linear buffer with a gain of 10. 10BASE-T inputs (Manchester data and normal link pulses) at 10BTIXINP/N appear as full-swing signals at TPOUTP/N in this mode. Inputs to the 10BTIXINP/N pins should have a nominal  $\pm 0.25 V$  differential amplitude and a common-mode voltage of  $V_{CC}/2$ , and should also be waveshaped or filtered to meet the 10BASE-T harmonic

content requirements. The ML6692 does not provide any 10BASE-T transmit filtering. The ML2653 10BASE-T physical interface chip provides a waveshaped 10BASE-T output and may be used with a resistive load network for a simple 2-chip 10/100 solution with the ML6692. The ML2653 interfaces to a controller through it's "7-wire" interface.

### **RECEIVE SECTION**

### 100BASE-TX Operation

The receiver includes all necessary functions for converting 3-level MLT-3 signals from the twisted-pair media to 4-bit data nibbles at RXD<3:0> with extracted clock at RXCLK. The adaptive equalizer compensates for cable distortion and attenuation, corrects for DC baseline wander, and converts the MLT-3 signal to 2-level NRZ. The receive PLL extracts clock from the equalized signal, providing additional jitter attenuation, and clocks the signal through the serial to parallel converter. The resulting 5-bit nibbles are descrambled, aligned and decoded, and appear at RXD<3:0>. The ML6692 asserts RXDV when it's ready to present properly decoded receive data at RXD<3:0>. The extracted clock appears at RXCLK. Resistor RGMSET sets internal time constants controlling the adaptive equalizer's transfer function. RGMSET must be set to  $9.53k\Omega$  (1%).

The receiver will assert RXER high if it detects code errors in the receive data packet, or if the idle symbols between packets are corrupted.

COL goes high to indicate simultaneous 100BASE-TX receive and transmit activity (a collision). CRS goes high whenever there is either receive or transmit activity in the ML6692's "station" mode (the default mode; see Initialization Interface section below for more information). In the ML6692's "repeater" mode, CRS goes high only when there is receive activity.

### **Auto Negotiation**

The 100BASE-TX signal detect circuit in the adaptive equalizer ignores fast and normal link pulses, and will not pass them on to the rest of the receive channel. Instead, FLPs (and NLPs) are recognized and processed by the auto negotiation logic. When the auto negotiation process is complete, either the adaptive EQ and the rest of the 100BASE-TX receive path remain active for 100BASE-TX reception, all the ML6692's receive circuitry is disabled and the external 10BASE-T transceiver is enabled (if it exists), or all the ML6692's 10BASE-T and 100BASE-TX functionality is disabled and an external 100BASE-T4 PMA is enabled. In 10BASE-T or 100BASE-T4 modes, the ML6692 RXD<3:0>, RXC, RXER, RXDV, COL and CRS MII outputs are in high impedance state. See the next section for more information on auto negotiation.

Proper connection of the TPIN pins, magnetics, and cable is necessary for proper auto negotiation since the ML6692 does not detect or correct errors in the polarity of fast or normal link pulses.

# USING THE ML6692 WITH AUTOMATIC LINK CONFIGURATION

The ML6692 supports automated link protocol negotiation and configuration. In the ML6692, the auto negotiation state machine checks the receive signal and detects the presence of link pulses in bursts or singly. The auto negotiation state machine then updates the status register in the management logic, and forces the receiver and transmitter to perform the appropriate function, depending on the remote link partner and local port capabilities.

If FLP (fast link pulse) bursts are detected, the auto negotiation state machine disables all protocol-specific link detection and drives the transmitter with answering FLP bursts. The auto negotiation state machine then enables the highest common denominator protocol between the local port and the remote link partner.

If the highest common denominator technology is 100BASE-TX, the ML6692 100BASE-TX receiver is enabled. If the highest common denominator technology is 10BASE-T, the auto negotiation state machine disables the ML6692 100BASE-TX receiver and enables 10BASE-T output from the ML6692's transmitter. If the highest common denominator technology is 100BASE-T4, the ML6692's transmitter and receiver are disabled and the external 100BASE-T4 transceiver is enabled.

The ML6692 supports the parallel detection function by checking simultaneously for normal or fast link pulses, 100BASE-TX signal activity at TPINP/N, or indication of 100BASE-T4 activity from the external 100BASE-T4 transceiver. If one of the locally supported protocols is detected, that protocol is enabled and all others are disabled. If the local port lacks 10BASE-T capability and NLPs are detected, the local auto negotiation state machine disables transmission of all link pulses to force the far-end station into link fail, and restarts autonegotiation.

The ML6692 takes a number of specific actions depending on which supported technology is selected. If the 100BASE-TX technology is selected, the ML6692 switches its clock recovery circuit from tracking the local 125MHz bit clock to tracking the equalized, decoded receive signal, descrambles, decodes and finds the packet boundaries of the signal, asserts RXDV, and presents the decoded receive data nibbles at RXD<3:0>. The ML6692 will also drive 10BTLNKEN and T4EN high to deactivate external 10BASE-T and 100BASE-T4 transceivers. If the 100BASE-T4 transceiver detects activity, it will drive the ML6692's T4FAIL pin high and the ML6692 will place its receiver and transmitter in an idle state, and will drive 10BTLNKEN high.

With MII Management register bit 0.12 = 0 (auto negotiation disabled) the ML6692 can be forced into a certain mode using bits 0.13 (speed select), bit 0.8 (duplex mode), and pin T4FAIL, as shown in the following table.

| SPEED<br>SELECT | DUPLEX<br>MODE | T4FAIL | MODE                   |
|-----------------|----------------|--------|------------------------|
| 1               | 1              | 0      | 100BASE-TX Full Duplex |
| 1               | 0              | 0      | 100BASE-TX Half Duplex |
| 1               | X              | 1      | 100BASE-T4             |
| 0               | 1              | Х      | 10BASE-T Full Duplex   |
| 0               | 0              | X      | 10BASE-T Half Duplex   |

#### ML6692 PHY MANAGEMENT FUNCTIONS

The ML6692 has management functions controlled by the register locations given in Tables 2-6. There are five 16-bit MII Management registers, with several unused locations. Unused locations are generally reserved for future use. Register 0 (Table 2) is the basic control register (read/ write). Register 1 (Table 3) is the basic status register (readonly). Register 4 (Table 4) is the auto-negotiation capability advertisement register. Register 5 (Table 5) is the auto-negotiation link partner ability register (what the farend station is capable of; read-only). Register 6 (Table 6) is the auto-negotiation expansion register (indicates some additional auto-negotiation status information; read-only). Note that status bits 1.11-1.12 (10BASE-T capability) and 1.15 (100BASE-T4) depend on the values programmed through the Initialization Interface. See the initialization interface section for programming information. The ML6692 powers on with all management register bits set to their default values.

The ML6692's auto negotiation status and control register addresses and functions match those described for the MII in IEEE 802.3u section 22. IEEE 802.3u specifies the management data frame structure in section 22.2.4.4.

See the IEEE 802.3u Specification section 28 for auto negotiation state machine definition, FLP timing, and overall operation.

See IEEE 802.3u section 22.2.4 for a discussion of MII management functions and status/control register definitions.

# **INITIALIZATION INTERFACE**

The ML6692 has an Initialization Interface to allow register programming that is not supported by the MII Management Interface. The intitialization data is loaded at power-up and cannot be changed afterwards. The pin EDIN selects one of three possible programming modes. The Initialization Register bit assignment is shown in Table 1.

### **EEPROM PROGRAMMING**

With EDIN floating (set to a high impedance), the ML6692 reads the 16 configuration bits from an external serial EEPROM (93LC46 or similar) using the industry-standard 3-wire serial I/O protocol. After power up, the ML6692 automatically generates the address at EDIN and the clock at ECLK to read out the 16 configuration bits. The EEPROM generates the configuration bit stream at EDOUT, synchronized with ECLK. Interface timing is shown in Figure 6.

### MICROCONTROLLER PROGRAMMING

With EDIN high, the ML6692 expects the 16 configuration bits transfered directly at EDOUT, synchronized with the first 16 clock rising edges provided externally at ECLK after power-up. This mode is useful with a small microcontroller; one controller can program several ML6692 parts by selectively toggling their ECLK pins. Interface timing is shown in Figure 7.

### **ML6692 HARD-WIRED DEFAULT**

With EDIN low, the SEL10HD, SEL10FD, and SEL100T4 pins set their corresponding bits in the management status register, and the ML6692 responds to MII PHYAD 00000 only.

|                           |                 | FUNCTION OF RELATED PINS                |                                         |                                    |  |  |
|---------------------------|-----------------|-----------------------------------------|-----------------------------------------|------------------------------------|--|--|
| EDIN                      | MODE            | SEL10FD/ECLK                            | SEL100T4/EDOUT                          | SEL10HD                            |  |  |
| Floating<br>(EEPROM ADDR) | EEPROM          | ECLK (Output Clock<br>to EEPROM)        | EDOUT (Input Data from EEPROM)          | No Effect                          |  |  |
| High                      | Microcontroller | ECLK (Input Clock from Microcontroller) | EDOUT (Input Data from Microcontroller) | No Effect                          |  |  |
| Low                       | Hardwired       | SEL10FD<br>(Initialization bit 9)       | SEL100T4<br>(Initialization bit 8)      | SEL10HD<br>(Initialization bit 10) |  |  |



Figure 6. EEPROM Interface Timing



Figure 7. Microcontroller Mode Interface Timing

**TABLE 1 - INITIALIZATION INTERFACE REGISTER** 

| BIT(s)  | NAME     | DESCRIPTION                                                                                                                                            | R/W | DEFAULT |
|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------|
| 1.15    | PHY A4   | PHY address bit 4                                                                                                                                      |     | 0       |
| 1.14    | PHY A3   | PHY address bit 3                                                                                                                                      |     | 0       |
| 1.13    | PHY A2   | PHY address bit 2                                                                                                                                      |     | 0       |
| 1.12    | PHY A1   | PHY address bit 1                                                                                                                                      |     | 0       |
| 1.11    | PHY A0   | PHY address bit 0                                                                                                                                      |     | 0       |
| 1.10    | 10HDUP   | 10BASE-T half duplex initialization bit<br>1 = 10BASE-T (half-duplex) capability<br>0 = no 10BASE-T (half-duplex) capability                           |     | 0       |
| 1.9     | 10FDUP   | 10BASE-T full duplex initialization bit<br>1 = 10Mb/s full duplex capability<br>0 = no 10Mb/s full duplex capability                                   |     | 0       |
| 1.8     | 100T4    | 100BASE-T4 initialization bit<br>1 = 100BASE-T4 capability<br>0 = no 100BASE-T4 capability                                                             |     | 0       |
| 1.7     | ISODIS   | Isolate bit disable (bit 0.10)                                                                                                                         |     | 0       |
| 1.6     | REPEATER | Repeater mode: when this bit is set to 1, CRS is only asserted when receiving non-idle signal at TPINP/N, and the ML6692 is forced to half duplex mode |     | 0       |
| 1.5-1.0 | Not used |                                                                                                                                                        |     |         |

Note: Bits I<10:8> are the values for bits 1.11, 1.12 and 1.15 and initial values for bits 4.5, 4.6 and 4.9 of the MII Management Interface.

## MII MANAGEMENT INTERFACE REGISTERS

### **TABLE 2: CONTROL REGISTER**

| BIT(s)    | NAME                                          | DESCRIPTION                                                                                            | R/W     | DEFAULT |
|-----------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------|---------|---------|
| 0.15      | Reset                                         | 1 = reset all register bits to defaults<br>0 = normal operation                                        | R/W, SC | 0       |
| 0.14      | Loopback                                      | 1 = PMD loopback mode<br>0 = normal operation                                                          | R/W     | 0       |
| 0.13      | Manual speed select<br>(Active when 0.12 = 0) | 1 = 100Mb/s<br>0 = 10Mb/s                                                                              | R/W     | 1       |
| 0.12      | Auto negotiation enable                       | 1 = enable auto negotiation 0 = disable auto negotiation                                               | R/W     | 1       |
| 0.11      | Power down                                    | 1 = power down<br>0 = normal operation                                                                 | R/W     | 0       |
| 0.10      | Isolate                                       | 1 = electrically isolate the ML6692 from MII<br>0 = normal operation                                   | R/W     | 1       |
| 0.9       | Restart auto negotiation                      | 1 = restart auto negotiation<br>0 = normal operation                                                   | R/W, SC | 0       |
| 0.8       | Duplex mode                                   | 1 = Full duplex select, auto negotiation disabled<br>0 = Half duplex select, auto negotiation disabled | R/W     | 0       |
| 0.7       | Collision Test                                | 1 = enable COL signal test<br>0 = normal operation                                                     | R/W     | 0       |
| 0.6 – 0.0 | Not Used                                      |                                                                                                        |         |         |

# MII MANAGEMENT INTERFACE REGISTERS (Continued)

### **TABLE 3: STATUS REGISTER**

| BIT(s)     | NAME                     | DESCRIPTION                                                                                | R/W   | DEFAULT                                 |
|------------|--------------------------|--------------------------------------------------------------------------------------------|-------|-----------------------------------------|
| 1.15       | 100BASE-T4               | 1 = 100BASE-T4 capability<br>0 = no 100BASE-T4 capability                                  | RO    | 100T4 (bit I.8)                         |
| 1.14       | 100BASE-TX full duplex   | 1 = full duplex 100BASE-TX capability<br>0 = No full duplex 100BASE-TX capability          | RO    | 1                                       |
| 1.13       | 100BASE-TX half duplex   | 1 = half duplex 100BASE-TX capability<br>0 = no half duplex 100BASE-TX capability          | RO    | 1                                       |
| 1.12       | 10Mb/s full duplex       | 1 = full duplex 10Mb/s capability<br>0 = No full duplex 10Mb/s capability                  | RO    | 10FDUP (Bit I.9)                        |
| 1.11       | 10BASE-T (half duplex)   | 1 = 10BASE-T (half duplex) capability<br>0 = No 10BASE-T (half duplex) capability          | RO    | 10HDUP (Bit I.10)                       |
| 1.10 – 1.6 | Not Used                 |                                                                                            |       |                                         |
| 1.5        | Auto negotiation compl.  | 1 = auto negotiation process complete<br>0 = auto negotiation not complete                 | RO    | 0                                       |
| 1.4        | Not Used                 |                                                                                            |       |                                         |
| 1.3        | Auto negotiation ability | 1 = auto negotiation capability available<br>0 = auto negotiation capability not available | RO    | 1                                       |
| 1.2        | Link status              | 1 = one and only one PHY-specific link is up<br>0 = link is down                           | RO/LL | latch low after<br>link fail until read |
| 1.1        | Not Used                 |                                                                                            |       |                                         |
| 1.0        | Extended capability      | 1 = extended register capabilities<br>0 = basic register set only                          | RO    | 1                                       |

### **TABLE 4: ADVERTISEMENT REGISTER**

| BIT(s)    | NAME                   | DESCRIPTION                                                                   | R/W | DEFAULT           |
|-----------|------------------------|-------------------------------------------------------------------------------|-----|-------------------|
| 4.15      | Next Page              | 1 = additional link code word pages<br>0 = no additional pages                | RO  | 0                 |
| 4.14      | Reserved -             | Write as zero, ignore on read                                                 | RO  |                   |
| 4.13      | Remote fault           | 1 = remote wire fault detected 0 = no remote wire fault detected              | R/W | 0                 |
| 4.12-4.10 | Reserved               | (Not used at present)                                                         |     |                   |
| 4.9       | 100BASE-T4 capability  | 1 = 100BASE-T4 capability<br>0 = no 100BASE-T4 capability                     | R/W | 100T4 (Bit I.8)   |
| 4.8       | 100BASE-TX full duplex | 1 = 100BASE-TX full duplex capability<br>0 = no 100BASE-TX full duplex        | R/W | 1                 |
| 4.7       | 100BASE-TX             | 1 = 100BASE-TX capability<br>0 = no 100BASE-TX capability                     | R/W | 1                 |
| 4.6       | 10BASE-T full duplex   | 1 = 10BASE-T full duplex capability<br>0 = no 10BASE-T full duplex capability | R/W | 10FDUP (Bit I.9)  |
| 4.5       | 10BASE-T               | 1 = 10BASE-T capability<br>0 = no 10BASE-T capability                         | R/W | 10HDUP (Bit I.10) |
| 4.4-4.1   | Selector field         | All these bits are 0 for 802.3 LANs                                           | RO  | 0                 |
| 4.0       | Selector field         | This bit is a 1 for 802.3 LANs                                                | RO  | 1                 |

### **TABLE 5: LINK PARTNER REGISTER**

| BIT(s)    | NAME                   | DESCRIPTION                                                                                                         | R/W | DEFAULT |
|-----------|------------------------|---------------------------------------------------------------------------------------------------------------------|-----|---------|
| 5.15      | Next Page              | 1 = additional link code word pages<br>0 = no additional pages                                                      | RO  | Х       |
| 5.14      | Acknowledge            | 1 = link partner's successful receipt of local station code     0 = no link partner reception of local station code | RO  | Х       |
| 5.13      | Remote fault           | 1 = remote wire fault detected<br>0 = no remote wire fault detected                                                 | R/W | X       |
| 5.12-5.10 | Reserved               | (Not used at present)                                                                                               |     | X       |
| 5.9       | 100BASE-T4 capability  | 1 = 100BASE-T4 capability<br>0 = no 100BASE-T4 capability                                                           | R/W | Х       |
| 5.8       | 100BASE-TX full duplex | 1 = 100BASE-TX full duplex capability<br>0 = no 100BASE-TX full duplex                                              | R/W | Х       |
| 5.7       | 100BASE-TX             | 1 = 100BASE-TX capability<br>0 = no 100BASE-TX capability                                                           | R/W | Х       |
| 5.6       | 10BASE-T full duplex   | 1 = 10BASE-T full duplex capability<br>0 = no 10BASE-T full duplex capability                                       | R/W | Х       |
| 5.5       | 10BASE-T               | 1 = 10BASE-T capability<br>0 = no 10BASE-T capability                                                               | R/W | Х       |
| 5.4-5.1   | Selector field         | All these bits are 0 for 802.3 LANs                                                                                 | RO  | X       |
| 5.0       | Selector field         | This bit is a 1 for 802.3 LANs                                                                                      | RO  | Х       |

### **TABLE 6: EXPANSION REGISTER**

| BIT(s)   | NAME                           | DESCRIPTION                                                                                                              | R/W                  | DEFAULT |
|----------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------|---------|
| 6.15-6.5 | Reserved; not used             |                                                                                                                          |                      | 0       |
| 6.4      | Multiple link fault            | 1 = more than one receiving protocol indicates link OK     0 = no multiple link faults                                   | RO; reset<br>on read | 0       |
| 6.3      | Link partner next page able    | 1 = link partner supports next page<br>0 = link partner has no next page                                                 | RO                   | 0       |
| 6.2      | Next page able                 | 1 = local port supports next page<br>0 = local port has no next page                                                     | RO                   | 0       |
| 6.1      | Page received                  | 1 = 3 identical, consecutive link code<br>words received<br>0 = 3 identical, consecutive link code<br>words NOT received | RO; reset<br>on read | 0       |
| 6.0      | Link partner auto neg. capable | 1 = link partner has auto negotiation     capability     0 = link partner has NO auto negotiation     capability         | RO                   | 0       |

NOTE: All unnamed or unused register locations will return 0 values when accessed. KEY: LL = latch low until read, RW = read/write, RO = read only, SC = self-clearing.



Figure 8. 10/100 BASE-T Applications Circuit

#### **ML6692 SCHEMATIC**

Figure 8 shows a general 10BASE-T and 100BASE-TX design using the ML2653 (10BASE-T PHY) and ML6692 (100BASE-TX PHY).

The inductors L1 and L2 are for the purpose of improving return loss. Capacitor C7 is recommended. It decouples some noise at the inputs of the ML6692, and improves the

Bit Error Rate (BER) performance of the board. We recommend having a 0.1  $\mu$ F Cap on every  $V_{CC}$  pin as indicated by C3, 4, 9-12. Also, we recommend splitting the AV<sub>CC</sub>, AGND and DGND. It is recommended that AGND and DGND planes are large enough for low inductance. If splitting the two grounds and keeping the ground planes large enough is not possible due to board space, you could join them into one larger ground plane.

#### **ML6692 PARTS LIST**

| COMPONENT            | DESCRIPTION                                                                                             |
|----------------------|---------------------------------------------------------------------------------------------------------|
| U1                   | ML6692 52-Pin PLCC surface mount                                                                        |
| U2                   | Can Crystal Oscillator, 25MHz 4-pin surface mount                                                       |
| U3                   | ML2653 28-pin PLCC surface mount                                                                        |
| U4                   | 93LC46 8-pin PLCC surface mount<br>EEPROM                                                               |
| U5                   | BEL Transformer Module 5558-1287-02,<br>or XFMRS Inc. XF6692TX, or Valor ST6129<br>(not pin compatible) |
| U6                   | HEX Inverter 74HC04                                                                                     |
| X1                   | 20MHz XTAL surface mount                                                                                |
| FB1, FB2             | Fair-Rite SM Bead P/N 2775019447                                                                        |
| L1, L2               | 130nH inductors rated at 50MHz                                                                          |
| R1                   | 2.49kΩ 1% 1/8W surface mount                                                                            |
| R2                   | 9.53kΩ 1% 1/8W surface mount                                                                            |
| R3, R12,<br>R24, R25 | $750\Omega$ 5% 1/8W surface mount                                                                       |

| COMPONENT                 | DESCRIPTION                          |
|---------------------------|--------------------------------------|
| R4, R5*                   | $35.7\Omega$ 1% 1/8W surface mount   |
| R6                        | $24.3\Omega$ 1% 1/4W surface mount   |
| R7                        | 40.2kΩ 1% 1/8W surface mount         |
| R8, R9, R26               | $200\Omega$ 1% 1/8W surface mount    |
| R10, R11                  | $100\Omega$ 1% 1/8W surface mount    |
| R13, R14                  | 100k $\Omega$ 10% 1/8W surface mount |
| R15-R20                   | $49.9\Omega$ 5% 1/8W surface mount   |
| R21, R22                  | $75\Omega$ 5% 1/8W surface mount     |
| R23                       | 75Ω 1% 1/4W surface mount            |
| C1, C3, C4,<br>C8-12, C15 | 0.1μF Ceramic Chip Cap               |
| C5, C6                    | 10μF Tantalum Cap.                   |
| C7                        | 10pF Cap                             |
| C2                        | Board layer Cap (2V rated)           |
| C13, C14                  | 22nF Cap                             |
| D1-D4                     | LED Diodes                           |

Refer to ML2653 data sheet for CS2, CS1, and CS0 configuration

<sup>\*</sup> These resistors need to be tuned to provide a 500mV<sub>P-P</sub> amplitude single ended signal to the ML6692 inputs.5

## **ORDERING INFORMATION**

| PART NUMBER ML6692CQ |          | TEMPERATURE RANGE | PACKAGE              |
|----------------------|----------|-------------------|----------------------|
|                      | ML6692CQ | 0°C to 70°C       | 52-Pin PLCC (Q52)    |
|                      | ML6692CH | 0°C to 70°C       | 64-Pin TQFP (H64-10) |



# 100BASE-TX Physical Layer with 5-Bit Interface

#### GENERAL DESCRIPTION

The ML6694 is a high-speed physical layer transceiver that provides a 5-bit (or symbol) interface to unshielded twisted pair cable media. The ML6694 is well suited for repeater applications using repeater controllers with the 5-bit interface. The ML6694 may also be used in FDDI-over-copper applications.

The ML6694 integrates 125MHz clock recovery/ generation, receive adaptive equalization, baseline wander correction and MLT-3/10BASE-T transmitter.

#### **FEATURES**

- 5-bit (or symbol) parallel interface
- Compliant to IEEE 802.3u 100BASE-TX standard
- Compliant to ANSI X3T12 TP-PMD (FDDI) standard
- Single-jack 10BASE-T/100BASE-TX solution when used with external 10Mbps PHY
- 125MHz receive clock recovery/generation
- Baseline wander correction
- Adaptive equalization and MLT-3 encoding/decoding
- Supports full-duplex operation

#### **BLOCK DIAGRAM** (PLCC Pin Configuration)



## **PIN CONFIGURATION**

ML6694 44-Pin PLCC (Q44)



ML6694 44-Pin TQFP (H44-10)



## PIN DESCRIPTION (Pin numbers for TQFP package in parentheses)

| PIN                  |                 | NAME      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------|-----------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                    | (39)            | AGND1     | Analog ground.                                                                                                                                                                                                                                                                                                                                                                 |
| 2-6                  | (40-44)         | TSM<4:0>  | Transmit data TTL inputs. TSM<4:0> inputs accept TX data symbols. Data appearing at TSM<4:0> are clocked into the ML6694 on the rising edge of TXC.                                                                                                                                                                                                                            |
| 7                    | (1)             | PWRDN     | Device power down input. A low signal powers down all ciruits of the ML6694, and dissipates less than 20mA.                                                                                                                                                                                                                                                                    |
| 8,9,<br>11,13,<br>15 | (2, 3, 5, 7, 9) | RSM<4:0>  | Receive data TTL outputs. RSM<4:0> outputs may be sampled synchronously with RXC's rising edge.                                                                                                                                                                                                                                                                                |
| 10                   | (4)             | DGND1     | Digital ground.                                                                                                                                                                                                                                                                                                                                                                |
| 12                   | (6)             | DVCC1     | Digital +5V power supply.                                                                                                                                                                                                                                                                                                                                                      |
| 14                   | (8)             | DGND2     | Digital ground.                                                                                                                                                                                                                                                                                                                                                                |
| 16                   | (10)            | RXC       | Recovered receive symbol clock TTL output. This 25MHz clock is phase-aligned with the internal 125MHz bit clock recovered from the signal received at TPINP/N when data is present. Receive data at RSM<4:0> change on the falling edges and should be sampled on the rising edges of this clock. RXC is phase aligned to TXC when 100BASE-TX signal is not present at TPINP/N |
| 17                   | (11)            | DGND3     | Digital ground.                                                                                                                                                                                                                                                                                                                                                                |
| 18                   | (12)            | DVCC2     | Digital +5V power supply.                                                                                                                                                                                                                                                                                                                                                      |
| 19                   | (13)            | DGND4A    | Digital ground.                                                                                                                                                                                                                                                                                                                                                                |
| 20                   | (14)            | DGND4B    | Digital ground.                                                                                                                                                                                                                                                                                                                                                                |
| 21                   | (15)            | DGND4C    | Digital ground.                                                                                                                                                                                                                                                                                                                                                                |
| 22                   | (16)            | DVCC5     | Digital +5V power supply.                                                                                                                                                                                                                                                                                                                                                      |
| 23                   | (17)            | DGND5     | Digital ground.                                                                                                                                                                                                                                                                                                                                                                |
| 24                   | (18)            | SD0       | Signal detect TTL output. A high output level indicates 100BASE-TX activity at TPINP/N with an amplitude exceeding the preset threshold. The signal detect function is active only in 100Mbps mode, that is when the pin SEL10/100 is low.                                                                                                                                     |
| 25                   | (19)            | SEL10/100 | Speed select TTL input. Driving this pin high disables 100BASE-TX transmit and receive functions, and enables the 10BASE-T transmit path from 10BTTXINP/N to TPOUTP/N. A low signal on SEL10/100 disables the 10BTTXINP/N inputs and enables 100BASE-TX operation.                                                                                                             |
| 28                   | (22)            | AVCC3     | Analog positive power supply.                                                                                                                                                                                                                                                                                                                                                  |
| 30                   | (24)            | RGMSET    | Equalizer bias resistor input. An external $9.53k\Omega$ , $1\%$ resistor connected between RGMSET and AGND3 sets internal time constants controlling the receive equalizer transfer function.                                                                                                                                                                                 |
| 31                   | (25)            | RTSET     | Transmit level bias resistor input. An external $2.49k\Omega$ , 1% resistor connected between RTSET and AGND3 sets a precision constant bias current for the twisted pair transmit level.                                                                                                                                                                                      |
| 32                   | (26)            | AGND3     | Analog ground.                                                                                                                                                                                                                                                                                                                                                                 |
| 33,34                | (27,28)         | TPOUTN/P  | Transmit twisted pair outputs. This differential current output pair drives MLT-3 waveforms into the network coupling transformer in 100BASE-TX mode, and 10BASE-T or FLP waveforms in 10BASE-T mode.                                                                                                                                                                          |
| 35                   | (29)            | AGND2     | Analog ground.                                                                                                                                                                                                                                                                                                                                                                 |
| 36                   | (30)            | AVCC2     | Analog +5V power supply.                                                                                                                                                                                                                                                                                                                                                       |
| 37,38                | (31, 32)        | TPINN/P   | Receive twisted pair inputs. This differential input pair receives 100BASE-TX signals from the network.                                                                                                                                                                                                                                                                        |

## PIN DESCRIPTION (Continued)

| PIN   |         | NAME        | DESCRIPTION                                                                                                                                                                                                                                                                                                               |
|-------|---------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 39    | (33)    | CMREF       | Receiver common-mode reference output. This pin provides a common-mode bias point for the twisted-pair media line receiver. A typical value for CMREF is (VCC–1.26)V.                                                                                                                                                     |
| 40,41 | (34,35) | 10BTTXINN/P | 10BASE-T transmit waveform inputs. The ML6694 presents a linear copy of the input at 10BTTXINN/P to the TPOUTN/P outputs when the ML6694 functions in 10BASE-T mode. Signals presented to these pins must be centered at $V_{CC}/2$ with a single ended amplitude of $\pm$ 0.25V.                                         |
| 42    | (36)    | LPBK        | Loopback TTL input pin. Tying this pin to ground places the part in loopback mode; data at RSM<4:0> are serialized, MLT-3 encoded, equalized then sent to the receive PLL for clock recovery and sent to the RSM<4:0> outputs. Floating this pin or tying it to $V_{CC}$ places the part in its normal mode of operation. |
| 43    | (37)    | AVCC1       | Analog +5V power supply.                                                                                                                                                                                                                                                                                                  |
| 44    | (38)    | TXC         | Transmit clock TTL input. This 25MHz clock is the frequency reference for the internal transmit PLL clock multiplier. This pin should be driven by an external 25MHz clock at TTL or CMOS levels.                                                                                                                         |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>CC</sub> Supply Voltage Range | GND -0.3V to 6V                |
|--------------------------------------|--------------------------------|
| Input Voltage Range                  |                                |
|                                      | GND $-0.3V$ to $V_{CC} + 0.3V$ |
| TPINP, TPINN, 10BTTXINN              |                                |
|                                      | GND $-0.3V$ to $V_{CC} + 0.3V$ |
| Output Current                       | 60. 4                          |
|                                      | 60mA                           |
| All other outputs                    | 10mA                           |

| Junction Temperature         | 150°C         |
|------------------------------|---------------|
| Storage Temperature          | 65°C to 150°C |
| Lead Temperature (Soldering, | 10 sec) 260°C |

### **OPERATING CONDITIONS**

| V <sub>CC</sub> Supply Voltage                           | 5V ± 5%                       |
|----------------------------------------------------------|-------------------------------|
| All V <sub>CC</sub> supply pins must be within 0.1V of e | each other.                   |
| All GND pins must be within 0.1V of each of              | other.                        |
| T <sub>A</sub> , Ambient temperature                     | 0°C to 70°C                   |
| RGMSET                                                   | $.9.53k\Omega \pm 1\%$        |
| RTSET                                                    | $2.49 \text{k}\Omega \pm 1\%$ |
| Receive transformer insertion loss                       | <-0.5dB                       |

## DC ELECTRICAL CHARACTERISTICS

Over full range of operating conditions unless otherwise specified (Note 1)

| SYMBOL             | PARAMETER                                               | CONDITIONS                      | MIN   | TYP                    | MAX | UNITS |
|--------------------|---------------------------------------------------------|---------------------------------|-------|------------------------|-----|-------|
| TTL Inputs (       | TSM<4:0>, TXC, SEL10/100, PWRD                          | N, TPBK)                        |       |                        |     |       |
| V <sub>IL</sub>    | Input Low Voltage                                       | $I_{IL} = -400 \mu A$           |       |                        | 0.8 | V     |
| V <sub>IH</sub>    | Input High Voltage                                      | I <sub>IH</sub> = 100μA         | 2.0   |                        |     | V     |
| I <sub>IL</sub>    | Input Low Current                                       | $V_{IN} = 0.4V$                 | -200  |                        |     | μА    |
| I <sub>IH</sub>    | Input High Current                                      | $V_{IN} = 2.7V$                 |       |                        | 100 | μА    |
| TTL Output         | s (RSM<4:0>, RXC, SDO)                                  |                                 |       |                        |     |       |
| V <sub>OL</sub>    | Output Low Voltage                                      | I <sub>OL</sub> = 4mA           |       |                        | 0.4 | V     |
| V <sub>OH</sub>    | Output High Voltage                                     | I <sub>OH</sub> = -4mA          | 2.4   |                        |     | V     |
| Receiver           |                                                         |                                 |       |                        |     |       |
| V <sub>ICM</sub>   | TPINP/N Input Common-Mode<br>Voltage                    | 100Ω Termination across TPINP/N |       | V <sub>CC</sub> – 1.26 |     | V     |
| $V_{ID}$           | TPINP-TPINN Differential Input<br>Voltage Range         |                                 | -3.0  |                        | 3.0 | V     |
| R <sub>IDR</sub>   | TPINP-TPINN Differential Input Resistance               |                                 | 10.0k |                        |     | Ω     |
| I <sub>ICM</sub>   | TPINP/N Common-Mode Input<br>Current                    |                                 |       |                        | +10 | μА    |
| I <sub>RGM</sub>   | RGMSET Input Current                                    | RGMSET = $9.53k\Omega$          |       | 130                    |     | μА    |
| I <sub>RT</sub>    | RTSET Input Current                                     | RTSET = $2.49$ k $\Omega$       |       | 500                    |     | μА    |
| Transmitte         |                                                         |                                 |       |                        |     |       |
| I <sub>TD100</sub> | TPOUTP/N 100BASE-TX Mode<br>Differential Output Current | Note 2, 3                       | ±19   |                        | ±21 | mA    |
| I <sub>TD10</sub>  | TPOUTP/N 10BASE-T<br>Mode Differential Output Current   |                                 | ±55   | ±60                    | ±65 | mA    |
| I <sub>TOFF</sub>  | TPOUTP/N Off-State Output                               | R <sub>L</sub> = 200, 1%        | 0     |                        | 1.5 | mA    |
| I <sub>TXI</sub>   | TPOUTP/N Differential Output<br>Current Imbalance       | R <sub>L</sub> = 200, 1%        |       |                        | 500 | μА    |

## DC ELECTRICAL CHARACTERISTICS (Continued)

| SYMBOL              | PARAMETER                                             | CONDITIONS                                                      | MIN                      | TYP | MAX                      | UNITS |
|---------------------|-------------------------------------------------------|-----------------------------------------------------------------|--------------------------|-----|--------------------------|-------|
| Transmitter         | (Continued)                                           |                                                                 | ·····                    |     | <u> </u>                 |       |
| X <sub>ERR</sub>    | TPOUTP/N Differential Output<br>Current Error         | V <sub>OUT</sub> = V <sub>CC</sub> ; Note 3                     | -5.0                     |     | +5.0                     | %     |
| X <sub>CMP100</sub> | TPOUTP/N 100BASE-X Output<br>Current Compliance Error | $V_{OUT} = V_{CC} \pm 2.2V$ ; referred to $I_{OUT}$ at $V_{CC}$ | -2.0                     |     | +2.0                     | %     |
| V <sub>OCM10</sub>  | TPOUTP/N 10BASE-T Output<br>Voltage Compliance Range  | I <sub>TD10</sub> remains within specified values               | V <sub>CC</sub> – 2.7    |     | V <sub>CC</sub> + 2.7    | V     |
| V <sub>ICM10</sub>  | 10BTTXNN/P Input<br>Common-Mode Voltage Range         |                                                                 | V <sub>CC</sub> /2 – 0.3 |     | V <sub>CC</sub> /2 + 0.3 | V     |
| Power Supp          | oly Current                                           |                                                                 |                          |     |                          |       |
| I <sub>CC100</sub>  | Supply Current 100BASE-TX<br>Operation, Transmitting  | Current into all $V_{CC}$ pins,<br>$V_{CC} = 5.25V$             |                          | 195 | 260                      | mA    |
| I <sub>CC10</sub>   | Supply Current 10BASE-T Mode                          |                                                                 |                          | 90  | 110                      | mA    |
| ICCOFF              | Supply Current<br>Power Down Mode                     | PWRDN                                                           |                          |     | 20                       | mA    |

## **AC ELECTRICAL CHARACTERISTICS**

Over full range of operating conditions unless otherwise specified

| SYMBOL            | PARAMETER                                                | CONDITIONS                              | MIN  | TYP | MAX  | UNITS     |
|-------------------|----------------------------------------------------------|-----------------------------------------|------|-----|------|-----------|
| Transmitter       | (Note 4)                                                 |                                         |      | L   |      |           |
| t <sub>TR/F</sub> | TPOUTP-TPOUTN Differential Rise/Fall Time                | Notes 5, 6; for any legal code sequence | 3.0  |     | 5.0  | ns        |
| t <sub>TM</sub>   | TPOUTP-TPOUTN Differential Rise/Fall Time Mismatch       | Notes 5, 6; for any legal code sequence | -0.5 |     | 0.5  | ns        |
| t <sub>TDC</sub>  | TPOUTP-TPOUTN Differential Output Duty Cycle Distortion  | Notes 4, 6                              | -0.5 |     | 0.5  | ns        |
| t <sub>TJT</sub>  | TPOUTP-TPOUTN Differential<br>Output Peak-to-Peak Jitter | Note 6                                  |      | 300 | 1400 | ps        |
| X <sub>OST</sub>  | TPOUTP-TPOUTN Differential<br>Output Voltage Overshoot   | Notes 6, 7                              |      |     | 5    | %         |
| t <sub>TXP</sub>  | Transmit Bit Delay                                       | Note 8                                  |      |     | 10.5 | Bit Times |
| t <sub>RXDC</sub> | Receive Bit Delay                                        | Note 9                                  |      |     | 15.5 | Bit Times |

#### AC ELECTRICAL CHARACTERISTICS (Continued)

| SYMBOL            | PARAMETER                                                                   | CONDITIONS      | MIN  | TYP | MAX  | UNITS |
|-------------------|-----------------------------------------------------------------------------|-----------------|------|-----|------|-------|
| ИII (Media-       | Independent Interface)                                                      |                 |      |     |      |       |
| X <sub>BTOL</sub> | TX Output Clock Frequency<br>Tolerance                                      | 25MHz frequency | -100 |     | +100 | ppm   |
| t <sub>TPWH</sub> | TXC pulse width HIGH                                                        |                 | 14   |     |      | ns    |
| t <sub>TPWL</sub> | TXC pulse width LOW                                                         |                 | 14   |     |      | ns    |
| t <sub>RPWH</sub> | RXC pulse width HIGH                                                        |                 | 14   |     |      | ns    |
| t <sub>RPWL</sub> | RXC pulse width LOW                                                         |                 | 14   |     |      | ns    |
| t <sub>TPS</sub>  | Setup time, TSM<4:0> Data Valid to TXC Rising Edge (1.4V point)             |                 | 12   |     |      | ns    |
| t <sub>TPH</sub>  | Hold Time, TSM<4:0> Data<br>Valid After TXC Rising Edge<br>(1.4V point)     |                 | 3    |     |      | ns    |
| <sup>t</sup> RCS  | Time that RSM<4:0> Data are<br>Valid Before RXC Rising Edge<br>(1.4V point) |                 | 10   |     |      | ns    |
| t <sub>RCH</sub>  | Time that RSM<4:0> Data are<br>Valid After RXC Rising Edge<br>(1.4V point)  |                 | 10   |     |      | ns    |
| t <sub>RPCR</sub> | RXC 10% – 90% Rise Time                                                     |                 |      |     | 6    | ns    |
| t <sub>RPCF</sub> | RXC 90%-10% Fall Time                                                       |                 |      |     | 6    | ns    |

- Note 1. Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.
- Note 2. Measured using the test circuit shown in Fig. 1, under the following conditions:

 $R_{LP}$  = 200 $\Omega$ ,  $R_{LS}$  = 49.9 $\Omega$ ,  $R_{TSET}$  = 2.49k $\Omega$ . All resistors are 1% tolerance.

- Note 3. Output current amplitude is  $I_{OUT} = 40 \times 1.25 \text{V/RTSET}$ .
- Note 4. Measured relative to ideal negative and positive signal 50% points, using the four successive MLT-3 transitions for the 01010101 bit sequence.
- Note 5. Time difference between 10% and 90% levels of the transition from the baseline voltage (nominally zero) to either the positive or negative peak signal voltage. The times specified here correlate to the transition times defined in the ANSI X3T9.5 TP-PMD Rev 2.0 working draft, section 9.1.6, which include the effects of the external network coupling transformer and EMI/RFI emissions filter.
- Note 6. Differential test load is shown in fig. 1 (see note 3).
- Note 7. Defined as the percentage excursion of the differential signal transition beyond its final adjusted value during the symbol interval following the transition. The adjusted value is obtained by doing a straight line best-fit to an output waveform containing 14 bit-times of no transition preceded by a transition from zero to either a positive or negative signal peak; the adjusted value is the point at which the straight line fit meets the rising or falling signal edge.
- Note 8. Symbol /J/ at TSM <4:0> sampled by TXC to first bit of /J/ at MDI.
- Note 9. First bit of /// at MDI to first rising edge of RXC after the last part of the /// appears at RSM <4:0>.



Figure 1. Test Circuit



Figure 2.



Figure 3.

#### **FUNCTIONAL DESCRIPTION**

#### TRANSMIT SECTION

#### 100BASE-TX Operation

The transmitter accepts scrambled 5-bit symbols clocked in at 25MHz and outputs MLT-3 signals onto the twistedpair media at 100Mbps. The on-chip transmit PLL converts a 25MHz TTL-level clock at TXC to an internal 125MHz bit clock. TXC from the ML6694 clocks scrambled transmit symbols from the MAC into the ML6694's TSM<4:0> input pins. Symbols from the TSM<4:0> inputs are converted from parallel to serial form at the 125MHz clock rate. The serial transmit data is converted to MLT-3 3-level code and driven differentialy out of the TPOUTP and TPOUTN pins at nominal  $\pm 2V$  levels with the proper loads. The transmitter is designed to drive a center-tapped transformer with a 2:1 winding ratio, so a differential 400 ohm load is used on the transformer primary to properly terminate the 100 ohm cable and termination on the secondary. The transformer's center tap must be tied to V<sub>CC</sub>. A 2:1 transformer allows using a ±20mA output current in 100BASE-TX mode. Using a 1:1 transformer would have required twice the output current and increased the on-chip power dissipation. An external  $2.49k\Omega$ , 1% resistor at the RTSET pin creates the correct output levels at TPOUP/N.

#### 10BASE-T

In 10BASE-T mode, the transmitter acts as a linear buffer with a gain of 10. 10BASE-T inputs (Manchester data and normal link pulses) at 10BTTXINP/N appear as full-swing signals at TPOUTP/N in this mode. Inputs to the 10BTTXINP/N pins should have a nominal  $\pm 0.25$ V differential amplitude and a common-mode voltage of  $V_{CC}/2$ , and should also be waveshaped or filtered to meet the 10BASE-T harmonic content requirements. The ML6694 does not provide any 10BASE-T transmit filtering.

#### **RECEIVE SECTION**

The receiver converts 3-level MLT-3 signals from the twisted-pair media to 5-bit scrambled symbols at RSM<4:0> with extracted clock at RXC. The adaptive equalizer compensates for the distortion of up to 140m of cable and attenuates cable-induced jitter, corrects for DC baseline wander, and converts the MLT-3 signal to 2-level NRZ. The receive PLL extracts clock from the equalized signal, providing additional jitter attenuation, and clocks

the signal through the serial to parallel converter. The resulting 5-bit symbols appear at RSM<4:0>. The extracted clock appears at RXC. Resistor RGMSET sets internal time constants controlling the adaptive equalizer's transfer function. RGMSET must be set to  $9.53k\Omega$  (1%).

#### LOOPBACK

Tying LPBK pin low places the part in loopback mode. Data at TXD<4:0> are serialized, MLT-3 encoded, equalized, then sent to receive PLL for clock recovery and sent to the RXD<4:0> outputs.

In this mode, data at TXD<4:0> has to be valid 5-bit symbol data.

#### ML6694 SCHEMATIC

Figure 2 shows a general design where the 5-bit and other control signals interface to the controller. TXC is connected to a 25MHz, 100ppm clock oscillator.

The inductors L1 and L2 are for the purpose of improving return loss.

Capacitor C7 is recommended. It decouples some noise at the inputs of the ML6694 and improves the Bit Error Rate (BER) performance of the board. It is recommended having a 0.1  $\mu$ F capacitor on every  $V_{CC}$  pin as indicated by C3, 4, 9-12. Also, it is recommended to split the  $A_{VCC}$  and  $D_{VCC}$ , AGND and DGND. It is recommended that AGND and DGND planes are large enough for low inductance. If splitting the two grounds and keeping the ground planes large enough is not possible due to board space, you could join them into one larger ground plane.

#### DIFFERENCES BETWEEN THE ML6694 AND ML6698

Both parts are pin to pin compatible and perform the same functions. The only differences are:

- SDO: The ML6694 has SDO (Signal Detect Output) active in 100BASE-TX mode only, while the ML6698 has it active in both 10BASE-T and 100BASE-TX modes.
- SEL10/100 or SEL100/10: The ML6694 has the 100BASE-TX mode active low and the 10BASE-T mode active high (SEL10/100). The ML6698 has the opposite polarity where the 100BASE-TX mode is active high and the 10BASE-T mode is active low (SEL100/10).



| R1        | 2.49kΩ 1%, 1/8W Surface Mount        | C7       | 10pF Cap                                    |
|-----------|--------------------------------------|----------|---------------------------------------------|
| R2        | $9.53k\Omega$ 1%, 1/8W Surface Mount | C2       | Board Layer Cap (2kV rated)                 |
| R8, R9,   | 200 $\Omega$ 1%, 1/8W Surface Mount  | U1       | ML6694 44-Pin PLCC Surface Mount            |
| R23       |                                      | U2       | Clock Oscillator, 25MHz 4-Pin Surface Mount |
| R10, R11  | 100 $\Omega$ 1%, 1/8W Surface Mount  | U5       | Bel Transformer Module S558-1287-02,        |
| R15-R20   | $49.9\Omega$ 5%, 1/8W Surface Mount  |          | XFMRS Inc. XF6692TX, or Valor ST6129        |
| R21-R22   | $75\Omega$ 5%, 1/8W Surface Mount    |          | (not pin compatible)                        |
| C1, C3,   | 0.1μF Ceramic Chip Cap               | FB1, FB2 | Fair-Rite SM Bead P/N 2775019447            |
| C4, C8-C1 | 2                                    | L1, L2   | 130nH Inductors rated at 50MHz              |
| C5, C6    | 10μF Tantalum Cap                    |          |                                             |

Figure 2. ML6694 Typical Applications Circuit

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE              |
|-------------|-------------------|----------------------|
| ML6694CQ    | 0°C to 70°C       | 44-PIN PLCC (Q44)    |
| ML6694CH    | 0°C to 70°C       | 44-PIN TQFP (H44-10) |



## 100BASE-TX Physical Layer with 5-Bit Interface

#### GENERAL DESCRIPTION

The ML6698 is a high-speed physical layer transceiver that provides a 5-bit (or symbol) interface to unshielded twisted pair cable media. The ML6698 is well suited for adapter card applications using the DEC 21143, the Macronix MX98713, or equivalent Media Access Controllers (MACs). The ML6698 may be used in other 100BASE-TX applications requiring the 5-bit interface as well as FDDI-over-copper applications.

The ML6698 integrates 125MHz clock recovery/ generation, receive adaptive equalization, baseline wander correction and MLT-3/10BASE-T transmitter.

#### **FEATURES**

- 5-bit (or symbol) parallel interface
- Compliant to IEEE 802.3u 100BASE-TX standard
- Compliant to ANSI X3T12 TP-PMD (FDDI) standard
- Single-jack 10BASE-T/100BASE-TX solution when used with external 10Mbps PHY
- 125MHz receive clock recovery/generation
- Baseline wander correction
- Adaptive equalization and MLT-3 encoding/decoding
- Supports full-duplex operation

#### **BLOCK DIAGRAM** (PLCC Pin Configuration)



## **PIN CONFIGURATION**





#### ML6698 44-Pin TQFP (H44-10)



## **PIN DESCRIPTION** (Pin numbers for TQFP package in parentheses)

| PIN                  |                    | NAME      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------|--------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                    | (39)               | AGND1     | Analog ground.                                                                                                                                                                                                                                                                                                                                                                 |
| 2-6                  | (40-44)            | TSM<4:0>  | Transmit data TTL inputs. TSM<4:0> inputs accept TX data symbols. Data appearing at TSM<4:0> are clocked into the ML6698 on the rising edge of TXC.                                                                                                                                                                                                                            |
| 7                    | (1)                | PWRDN     | Device power down input. A low signal powers down all ciruits of the ML6698, and dissipates less than 20mA.                                                                                                                                                                                                                                                                    |
| 8,9,<br>11,13,<br>15 | (2, 3,<br>5, 7, 9) | RSM<4:0>  | Receive data TTL outputs. RSM<4:0> outputs may be sampled synchronously with RXC's rising edge.                                                                                                                                                                                                                                                                                |
| 10                   | (4)                | DGND1     | Digital ground.                                                                                                                                                                                                                                                                                                                                                                |
| 12                   | (6)                | DVCC1     | Digital +5V power supply.                                                                                                                                                                                                                                                                                                                                                      |
| 14                   | (8)                | DGND2     | Digital ground.                                                                                                                                                                                                                                                                                                                                                                |
| 16                   | (10)               | RXC       | Recovered receive symbol clock TTL output. This 25MHz clock is phase-aligned with the internal 125MHz bit clock recovered from the signal received at TPINP/N when data is present. Receive data at RSM<4:0> change on the falling edges and should be sampled on the rising edges of this clock. RXC is phase aligned to TXC when 100BASE-TX signal is not present at TPINP/N |
| 17                   | (11)               | DGND3     | Digital ground.                                                                                                                                                                                                                                                                                                                                                                |
| 18                   | (12)               | DVCC2     | Digital +5V power supply.                                                                                                                                                                                                                                                                                                                                                      |
| 19                   | (13)               | DGND4A    | Digital ground.                                                                                                                                                                                                                                                                                                                                                                |
| 20                   | (14)               | DGND4B    | Digital ground.                                                                                                                                                                                                                                                                                                                                                                |
| 21                   | (15)               | DGND4C    | Digital ground.                                                                                                                                                                                                                                                                                                                                                                |
| 22                   | (16)               | DVCC5     | Digital +5V power supply.                                                                                                                                                                                                                                                                                                                                                      |
| 23                   | (17)               | DGND5     | Digital ground.                                                                                                                                                                                                                                                                                                                                                                |
| 24                   | (18)               | SD0       | Signal detect TTL output. A high output level indicates 100BASE-TX activity at TPINP/N with an amplitude exceeding the preset threshold. The signal detect function is always active independent of the configuration of the SEL100/10 pin.                                                                                                                                    |
| 25                   | (19)               | SEL100/10 | Speed select TTL input. Driving this pin low disables 100BASE-TX transmit and receive functions, and enables the 10BASE-T transmit path from 10BTTXINP/N to TPOUTP/N. A high signal on SEL100/TO disables the 10BTTXINP/N inputs and enab 100BASE-TX operation.                                                                                                                |
| 28                   | (22)               | AVCC3     | Analog positive power supply.                                                                                                                                                                                                                                                                                                                                                  |
| 30                   | (24)               | RGMSET    | Equalizer bias resistor input. An external 9.53k $\Omega$ , 1% resistor connected between RGMSET and AGND3 sets internal time constants controlling the receive equalize transfer function.                                                                                                                                                                                    |
| 31                   | (25)               | RTSET     | Transmit level bias resistor input. An external $2.49 \mathrm{k}\Omega$ , 1% resistor connected between RTSET and AGND3 sets a precision constant bias current for the twisted pair transmit level.                                                                                                                                                                            |
| 32                   | (26)               | AGND3     | Analog ground.                                                                                                                                                                                                                                                                                                                                                                 |
| 33,34                | (27,28)            | TPOUTN/P  | Transmit twisted pair outputs. This differential current output pair drives MLT-3 waveforms into the network coupling transformer in 100BASE-TX mode, and 10BASE-T or FLP waveforms in 10BASE-T mode.                                                                                                                                                                          |
| 35                   | (29)               | AGND2     | Analog ground.                                                                                                                                                                                                                                                                                                                                                                 |
| 36                   | (30)               | AVCC2     | Analog +5V power supply.                                                                                                                                                                                                                                                                                                                                                       |
| 37,38                | (31, 32)           | TPINN/P   | Receive twisted pair inputs. This differential input pair receives 100BASE-TX signs from the network.                                                                                                                                                                                                                                                                          |
|                      |                    |           |                                                                                                                                                                                                                                                                                                                                                                                |

## **ML6698**

## PIN DESCRIPTION (Continued)

| PIN   |         | NAME        | DESCRIPTION                                                                                                                                                                                                                                                                                                               |
|-------|---------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 39    | (33)    | CMREF       | Receiver common-mode reference output. This pin provides a common-mode bias point for the twisted-pair media line receiver. A typical value for CMREF is (VCC-1.26)V.                                                                                                                                                     |
| 40,41 | (34,35) | 10BTTXINN/P | 10BASE-T transmit waveform inputs. The ML6698 presents a linear copy of the input at 10BTTXINN/P to the TPOUTN/P outputs when the ML6698 functions in 10BASE-T mode. Signals presented to these pins must be centered at $V_{CC}/2$ with a single ended amplitude of $\pm$ 0.25V.                                         |
| 42    | (36)    | <u>LPBK</u> | Loopback TTL input pin. Tying this pin to ground places the part in loopback mode; data at RSM<4:0> are serialized, MLT-3 encoded, equalized then sent to the receive PLL for clock recovery and sent to the RSM<4:0> outputs. Floating this pin or tying it to $V_{CC}$ places the part in its normal mode of operation. |
| 43    | (37)    | AVCC1       | Analog +5V power supply.                                                                                                                                                                                                                                                                                                  |
| 44    | (38)    | TXC         | Transmit clock TTL input. This 25MHz clock is the frequency reference for the internal transmit PLL clock multiplier. This pin should be driven by an external 25MHz clock at TTL or CMOS levels.                                                                                                                         |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| to 6V |
|-------|
|       |
| 0.3V  |
|       |
| 0.3V  |
|       |
| 60mA  |
| 10mA  |
|       |

| Junction Temperature                 | 150°C |
|--------------------------------------|-------|
| Storage Temperature –65°C t          |       |
| Lead Temperature (Soldering, 10 sec) |       |

## **OPERATING CONDITIONS**

| V Cumply Voltage                                      | FV/ ± F0/                 |
|-------------------------------------------------------|---------------------------|
| V <sub>CC</sub> Supply Voltage                        |                           |
| All V <sub>CC</sub> supply pins <i>must</i> be within |                           |
| All GND pins must be within 0.1V                      | of each other.            |
| T <sub>A</sub> , Ambient temperature                  | 0°C to 70°C               |
| RGMSET                                                | $9.53$ k $\Omega \pm 1\%$ |
| RTSET                                                 | 2.49kΩ ± 1%               |
| Receive transformer insertion loss                    | <-0.5dB                   |

## DC ELECTRICAL CHARACTERISTICS

Over full range of operating conditions unless otherwise specified (Note 1)

| SYMBOL             | PARAMETER                                               | CONDITIONS                      | MIN   | TYP                    | MAX | UNITS |
|--------------------|---------------------------------------------------------|---------------------------------|-------|------------------------|-----|-------|
| TTL Inputs (       | TSM<4:0>, TXC, SEL100/10, PWRD                          | N, LPBK)                        |       |                        |     |       |
| V <sub>IL</sub>    | Input Low Voltage                                       | $I_{IL} = -400 \mu A$           |       |                        | 0.8 | V     |
| V <sub>IH</sub>    | Input High Voltage                                      | I <sub>IH</sub> = 100μA         | 2.0   |                        |     | V     |
| I <sub>IL</sub>    | Input Low Current                                       | V <sub>IN</sub> = 0.4V          | -200  |                        |     | μА    |
| l <sub>IH</sub>    | Input High Current                                      | V <sub>IN</sub> = 2.7V          |       |                        | 100 | μА    |
| TTL Output         | s (RSM<4:0>, RXC, SDO)                                  |                                 |       |                        |     |       |
| V <sub>OL</sub>    | Output Low Voltage                                      | I <sub>OL</sub> = 4mA           |       |                        | 0.4 | V     |
| V <sub>OH</sub>    | Output High Voltage                                     | I <sub>OH</sub> = -4mA          | 2.4   |                        |     | V     |
| Receiver           |                                                         |                                 |       |                        |     |       |
| V <sub>ICM</sub>   | TPINP/N Input Common-Mode<br>Voltage                    | 100Ω Termination across TPINP/N |       | V <sub>CC</sub> – 1.26 |     | V     |
| V <sub>ID</sub>    | TPINP-TPINN Differential Input<br>Voltage Range         |                                 | -3.0  |                        | 3.0 | V     |
| R <sub>IDR</sub>   | TPINP-TPINN Differential Input Resistance               |                                 | 10.0k |                        |     | Ω     |
| I <sub>ICM</sub>   | TPINP/N Common-Mode Input<br>Current                    |                                 |       |                        | +10 | μА    |
| I <sub>RGM</sub>   | RGMSET Input Current                                    | RGMSET = $9.53k\Omega$          |       | 130                    |     | μА    |
| I <sub>RT</sub>    | RTSET Input Current                                     | RTSET = $2.49k\Omega$           |       | 500                    |     | μА    |
| Transmitter        |                                                         |                                 |       |                        |     |       |
| I <sub>TD100</sub> | TPOUTP/N 100BASE-TX Mode<br>Differential Output Current | Note 2, 3                       | ±19   |                        | ±21 | mA    |
| I <sub>TD10</sub>  | TPOUTP/N 10BASE-T<br>Mode Differential Output Current   |                                 | ±55   | ±60                    | ±65 | mA    |
| I <sub>TOFF</sub>  | TPOUTP/N Off-State Output                               | R <sub>L</sub> = 200, 1%        | 0     |                        | 1.5 | mA    |
| I <sub>TXI</sub>   | TPOUTP/N Differential Output<br>Current Imbalance       | R <sub>L</sub> = 200, 1%        |       |                        | 500 | μА    |

## **ML6698**

## DC ELECTRICAL CHARACTERISTICS (Continued)

| SYMBOL              | PARAMETER                                             | CONDITIONS                                                      | MIN                      | TYP | MAX                   | UNITS |
|---------------------|-------------------------------------------------------|-----------------------------------------------------------------|--------------------------|-----|-----------------------|-------|
| Transmitter         | (Continued)                                           |                                                                 |                          |     |                       |       |
| X <sub>ERR</sub>    | TPOUTP/N Differential Output<br>Current Error         | V <sub>OUT</sub> = V <sub>CC</sub> ; Note 3                     | -5.0                     |     | +5.0                  | %     |
| X <sub>CMP100</sub> | TPOUTP/N 100BASE-X Output<br>Current Compliance Error | $V_{OUT} = V_{CC} \pm 2.2V$ ; referred to $I_{OUT}$ at $V_{CC}$ | -2.0                     |     | +2.0                  | %     |
| V <sub>OCM10</sub>  | TPOUTP/N 10BASE-T Output<br>Voltage Compliance Range  | I <sub>TD10</sub> remains within specified values               | V <sub>CC</sub> – 2.7    |     | V <sub>CC</sub> + 2.7 | V     |
| V <sub>ICM10</sub>  | 10BTTXNN/P Input<br>Common-Mode Voltage Range         |                                                                 | V <sub>CC</sub> /2 – 0.3 |     | $V_{CC}/2 + 0.3$      | V     |
| Power Supp          | oly Current                                           |                                                                 |                          |     |                       |       |
| I <sub>CC100</sub>  | Supply Current, 100BASE-TX<br>Operation, Transmitting | Current into all $V_{CC}$ pins,<br>$V_{CC} = 5.25V$ (Note 2)    |                          | 195 | 260                   | mA    |
| I <sub>CC10</sub>   | Supply Current, 10BASE-T Mode                         |                                                                 |                          | 155 | 175                   | mA    |
| ICCOFF              | Supply Current<br>Power Down Mode                     | PWRDN                                                           |                          |     | 20                    | mA    |

## **AC ELECTRICAL CHARACTERISTICS**

Over full range of operating conditions unless otherwise specified

| SYMBOL            | PARAMETER                                                | CONDITIONS                              | MIN  | TYP | MAX  | UNITS     |
|-------------------|----------------------------------------------------------|-----------------------------------------|------|-----|------|-----------|
| t <sub>TR/F</sub> | TPOUTP-TPOUTN Differential Rise/Fall Time                | Notes 5, 6; for any legal code sequence | 3.0  |     | 5.0  | ns        |
| t <sub>TM</sub>   | TPOUTP-TPOUTN Differential Rise/Fall Time Mismatch       | Notes 5, 6; for any legal code sequence | -0.5 |     | 0.5  | ns        |
| t <sub>TDC</sub>  | TPOUTP-TPOUTN Differential Output Duty Cycle Distortion  | Notes 4, 6                              | -0.5 |     | 0.5  | ns        |
| t <sub>TJT</sub>  | TPOUTP-TPOUTN Differential<br>Output Peak-to-Peak Jitter | Note 6                                  |      | 300 | 1400 | ps        |
| X <sub>OST</sub>  | TPOUTP-TPOUTN Differential<br>Output Voltage Overshoot   | Notes 6, 7                              |      |     | 5    | %         |
| t <sub>TXP</sub>  | Transmit Bit Delay                                       | Note 8                                  |      |     | 10.5 | Bit Times |
| t <sub>RXDC</sub> | Receive Bit Delay                                        | Note 9                                  |      |     | 15.5 | Bit Times |

## AC ELECTRICAL CHARACTERISTICS (Continued)

| SYMBOL            | PARAMETER                                                                  | CONDITIONS      | MIN  | TYP | MAX  | UNITS |
|-------------------|----------------------------------------------------------------------------|-----------------|------|-----|------|-------|
| MII (Media-       | -Independent Interface)                                                    |                 |      |     |      |       |
| X <sub>BTOL</sub> | TX Output Clock Frequency<br>Tolerance                                     | 25MHz frequency | -100 |     | +100 | ppm   |
| t <sub>TPWH</sub> | TXC pulse width HIGH                                                       |                 | 14   |     |      | ns    |
| t <sub>TPWL</sub> | TXC pulse width LOW                                                        |                 | 14   |     |      | ns    |
| t <sub>RPWH</sub> | RXC pulse width HIGH                                                       |                 | 14   |     |      | ns    |
| t <sub>RPWL</sub> | RXC pulse width LOW                                                        |                 | 14   |     |      | ns    |
| t <sub>TPS</sub>  | Setup time, TSM<4:0> Data Valid to TXC Rising Edge (1.4V point)            |                 | 12   | ·   |      | ns    |
| t <sub>TPH</sub>  | Hold Time, TSM<4:0> Data<br>Valid After TXC Rising Edge<br>(1.4V point)    |                 | 3    |     |      | ns    |
| t <sub>RCS</sub>  | Time that RSM<4:0> Data are Valid Before RXC Rising Edge (1.4V point)      |                 | 10   |     |      | ns    |
| <sup>t</sup> RCH  | Time that RSM<4:0> Data are<br>Valid After RXC Rising Edge<br>(1.4V point) |                 | 10   |     |      | ns    |
| t <sub>RPCR</sub> | RXC 10% – 90% Rise Time                                                    |                 |      |     | 6    | ns    |
| t <sub>RPCF</sub> | RXC 90%-10% Fall Time                                                      |                 |      |     | 6    | ns    |

- Note 1. Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.
- Note 2. Measured using the test circuit shown in Fig. 1, under the following conditions:
  - $R_{LP}=200\Omega,\,R_{LS}=49.9\Omega,\,R_{TSET}=2.49k\Omega.$
  - All resistors are 1% tolerance.
- Note 3. Output current amplitude is  $I_{OUT} = 40 \times 1.25 \text{V/RTSET}$ .
- Note 4. Measured relative to ideal negative and positive signal 50% points, using the four successive MLT-3 transitions for the 01010101 bit sequence.
- Note 5. Time difference between 10% and 90% levels of the transition from the baseline voltage (nominally zero) to either the positive or negative peak signal voltage. The times specified here correlate to the transition times defined in the ANSI X3T9.5 TP-PMD Rev 2.0 working draft, section 9.1.6, which include the effects of the external network coupling transformer and EMI/RFI emissions filter.
- Note 6. Differential test load is shown in fig. 1 (see note 3).
- Note 7. Defined as the percentage excursion of the differential signal transition beyond its final adjusted value during the symbol interval following the transition. The adjusted value is obtained by doing a straight line best-fit to an output waveform containing 14 bit-times of no transition preceded by a transition from zero to either a positive or negative signal peak; the adjusted value is the point at which the straight line fit meets the rising or falling signal edge.
- Note 8. Symbol /J/ at TSM <4:0> sampled by TXC to first bit of /J/ at MDI.
- Note 9. First bit of /// at MDI to first rising edge of RXC after the last part of the /// appears at RSM <4:0>.



Figure 1. Test Circuit



Figure 2.



Figure 3.

#### **FUNCTIONAL DESCRIPTION**

#### TRANSMIT SECTION

#### 100BASE-TX Operation

The transmitter accepts scrambled 5-bit symbols clocked in at 25MHz and outputs MLT-3 signals onto the twisted-pair media at 100Mbps. The on-chip transmit PLL converts a 25MHz TTL-level clock at TXC to an internal 125MHz bit clock. TXC from the ML6698 clocks scrambled transmit symbols from the MAC into the ML6698's TSM<4:0> input pins. Symbols from the TSM<4:0> inputs are converted from parallel to serial form at the 125MHz clock rate. The serial transmit data is converted to MLT-3 3-level code and driven differentialy out of the TPOUTP and TPOUTN pins at nominal ± 2V levels with the proper loads. The transmitter is designed to drive a center-tapped transformer with a 2:1 winding ratio, so a differential 400 ohm load is used on the transformer primary to properly terminate the 100 ohm cable and termination on the secondary. The transformer's center tap must be tied to V<sub>CC</sub>. A 2:1 transformer allows using a ±20mA output current in 100BASE-TX mode. Using a 1:1 transformer would have required twice the output current and increased the on-chip power dissipation. An external 2.49k $\Omega$ , 1% resistor at the RTSET pin creates the correct output levels at TPOUP/N.

#### 10BASE-T

In 10BASE-T mode, the transmitter acts as a linear buffer with a gain of 10. 10BASE-T inputs (Manchester data and normal link pulses) at 10BTTXINP/N appear as full-swing signals at TPOUTP/N in this mode. Inputs to the 10BTTXINP/N pins should have a nominal  $\pm 0.25$ V differential amplitude and a common-mode voltage of  $V_{CC}/2$ , and should also be waveshaped or filtered to meet the 10BASE-T harmonic content requirements. The ML6698 does not provide any 10BASE-T transmit filtering.

#### **RECEIVE SECTION**

The receiver converts 3-level MLT-3 signals from the twisted-pair media to 5-bit scrambled symbols at RSM<4:0> with extracted clock at RXC. The adaptive equalizer compensates for the distortion of up to 140m of cable and attenuates cable-induced jitter, corrects for DC baseline wander, and converts the MLT-3 signal to 2-level NRZ. The receive PLL extracts clock from the equalized signal, providing additional jitter attenuation, and clocks the signal through the serial to parallel converter. The resulting 5-bit symbols appear at RSM<4:0>. The extracted clock appears at RXC. Resistor RGMSET sets internal time constants controlling the adaptive equalizer's transfer function. RGMSET must be set to 9.53k (1%).

#### LOOPBACK

Tying <u>IPBK</u> pin low places the part in loopback mode. Data at TXD<4:0> are serialized, MLT-3 encoded, equalized, then sent to receive PLL for clock recovery and sent to the RXD<4:0> outputs.

In this mode, data at TXD<4:0> has to be valid 5-bit symbol data.

#### **ML6698 SCHEMATIC**

Figure 2 shows a general design where the 5-bit and other control signals interface to the controller. TXC is connected to a 25MHz, 100ppm clock oscillator.

Inductors L1 and L2 are for the purpose of improving return loss.

Capacitor C7 is recommended. It decouples some noise at the inputs of the ML6698 and improves the Bit Error Rate (BER) performance of the board.

It is recommended having a  $0.1\mu F$  capacitor on every  $V_{CC}$  pin as indicated by C3, 4, 9-12. Also, it is recommended to split the  $A_{VCC}$  and  $D_{VCC}$ , AGND and DGND. It is recommended that AGND and DGND planes are large enough for low inductance. If splitting the two grounds and keeping the ground planes large enough is not possible due to board space, you could join them into one larger ground plane.

#### DIFFERENCES BETWEEN THE MI 6694 AND MI 6698

Both parts are pin to pin compatible and perform the same functions. The only differences are:

- SDO: The ML6694 has SDO (Signal Detect Output) active in 100BASE-TX mode only, while the ML6698 has it active in both 10BASE-T and 100BASE-TX modes
- SEL10/100 or SEL100/10: The ML6694 has the 100BASE-TX mode active low and the 10BASE-T mode active high (SEL10/100). The ML6698 has the opposite polarity where the 100BASE-TX mode is active high and the 10BASE-T mode is active low (SEL100/10).



| R1        | $2.49k\Omega$ 1%, 1/8W Surface Mount | <b>C7</b> | 10pF Cap                                    |
|-----------|--------------------------------------|-----------|---------------------------------------------|
| R2        | $9.53k\Omega$ 1%, 1/8W Surface Mount | C2        | Board Layer Cap (2kV rated)                 |
| R8, R9,   | $200\Omega$ 1%, 1/8W Surface Mount   | U1        | ML6698 44-PLCC Surface Mount                |
| R23       |                                      | U2        | Clock Oscillator, 25MHz 4-Pin Surface Mount |
| R10, R11  | $100\Omega$ 1%, 1/8W Surface Mount   | U5        | Bel Transformer Module S558-1287-02,        |
| R15-R20   | $49.9\Omega$ 5%, 1/8W Surface Mount  |           | XFMRS Inc. XF6692TX, or Valor ST6129        |
| R21-R22   | 75Ω 5%, 1/8W Surface Mount           |           | (not pin compatible)                        |
| C1, C3,   | 0.1μF Ceramic Chip Cap               | FB1, FB2  | Fair-Rite SM Bead P/N 2775019447            |
| C4, C8-C1 |                                      | L1, L2    | 130nH Inductors rated at 50MHz              |
| C5, C6    | 10μF Tantalum Cap                    |           |                                             |

Figure 2. ML6698 Typical Applications Circuit

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE              |
|-------------|-------------------|----------------------|
| ML6698CQ    | 0°C to 70°C       | 44-PIN PLCC (Q44)    |
| ML6698CH    | 0°C to 70°C       | 44-PIN TQFP (H44-10) |

## **Telecom**

## **Section 3**

| Selection Guide |                                                                                    | 3-1  |
|-----------------|------------------------------------------------------------------------------------|------|
| ML2003/04       | Logarithmic Gain/Attenuator                                                        | 3-3  |
| ML2008/09       | μP Compatible Logarithmic Gain/Attenuator                                          | 3-15 |
| ML2020          | Telephone Line Equalizer                                                           | 3-25 |
| ML2021          | Telephone Line Equalizer                                                           | 3-37 |
| ML2031/32       | Tone Detector                                                                      | 3-49 |
| ML2035          | Serial Input Programmable Sine Wave Generator                                      | 3-57 |
| ML2036          | Serial Input Programmable Sine Wave Generator with Digital Gain Control            | 3-65 |
| ML2037          | 500kHz, Serial Input, Programmable Sine Wave Generator with Digital Gain Control   | 3-75 |
| ML2038          | 500kHz, Parallel Input, Programmable Sine Wave Generator with Digital Gain Control | 3-83 |
| ML2039          | 500kHz, Serial Input Programmable Sine Wave Generator                              | 3-91 |
| ML2110          | Universal Dual Filter                                                              | 3-99 |
| ML2111          | Universal Dual High Frequency Filter                                               | 3-12 |

2





## **Telecom**

## **Selection Guide**

#### **Gain/Attenuators**

|             | Gain Range | Resolution | Noise<br>(dBrnc | Harmonic<br>Distortion | Digital              | Power<br>Supplies | Tempera<br>Rang |   |                            |
|-------------|------------|------------|-----------------|------------------------|----------------------|-------------------|-----------------|---|----------------------------|
| Part Number | (dB)       | (dB Steps) | @ Max Gain)     | (dB)                   | Interface            | (V)               | С               | 1 | Package                    |
| ML2003      | -24 to +24 | 0.1        | 0               | -60                    | Serial,<br>Hard Wire | ±5                | Х               | х | 18-Pin PDIP<br>20-Pin PLCC |
| ML2004      | -24 to +24 | 0.1        | 0               | -60                    | Serial               | ±5                | х               | Х | 14-Pin PDIP                |
| ML2008      | -24 to +24 | 0.1        | 0               | -60                    | 8-Bit μP             | ±5                | х               | х | 18-Pin PDIP<br>20-Pin PLCC |
| ML2009      | -24 to +24 | 0.1        | 0               | -60                    | 16-Bit μP            | ±5                | х               | X | 18-Pin PDIP<br>20-Pin PLCC |

**Equalizers** 

| Part Number | Frequency<br>Response<br>Adjustable | Idle Channel<br>Noise<br>(dBrnc) | Harmonic<br>Distortion<br>(dB) | Features                    | Interface | Power<br>Supplies<br>(V) | Tempe<br>Rai<br>C | rature<br>ige<br>I | Package                    |
|-------------|-------------------------------------|----------------------------------|--------------------------------|-----------------------------|-----------|--------------------------|-------------------|--------------------|----------------------------|
| ML2020      | Slope,<br>Height<br>Bandwidth       | 8                                | -48                            | 60Hz<br>Rejection           | Serial    | ±5                       | х                 | Х                  | 16-Pin PDIP<br>18-Pin SOIC |
| ML2021      | Slope,<br>Height<br>Bandwidth       | 8                                | -48                            | Group<br>Delay<br>Optimized | Serial    | ±5                       | x                 | X                  | 16-Pin PDIP<br>18-Pin SOIC |

#### **Tone Detectors**

| Part Number | Detect<br>Frequency<br>(Hz) | Dynamic<br>Range Detect<br>(dBm) | Frequency<br>Template<br>(Hz) | Features                                                               | Power<br>Supplies<br>(V) |   | erature<br>nge<br>I | Package    |
|-------------|-----------------------------|----------------------------------|-------------------------------|------------------------------------------------------------------------|--------------------------|---|---------------------|------------|
| ML2031      | 1k to 4k                    | -34 to +6                        | Detect ±10<br>No Detect ±36   | Exceeds Bell Pub 43004<br>Clock Outputs of<br>CLK <sub>IN</sub> +2, +8 | ±5                       | x | X                   | 8-Pin PDIP |
| ML2032      | 1k to 4k                    | -34 to +6                        | Detect ±10<br>No Detect ±36   | Exceeds Bell Pub 43004<br>Uncommitted Op Amp                           | ±5                       | х | Х                   | 8-Pin PDIP |

**Programmable Sinewave Generators** 

| Part<br>Number | Frequency<br>Range<br>(Hz) | Min<br>Resolution<br>(Hz) | Gain<br>Error<br>(dB) | Harmonic<br>Distortion<br>(dB) | Features                                                        | Digital<br>Interface | Power<br>Supplies<br>(V) | Temper<br>Rang<br>C |   | Package                    |
|----------------|----------------------------|---------------------------|-----------------------|--------------------------------|-----------------------------------------------------------------|----------------------|--------------------------|---------------------|---|----------------------------|
| ML2035         | DC to 25k                  | ±0.75                     | ±0.15                 | -45                            |                                                                 | Serial               | ±5                       | Х                   | X | 8-Pin PDIP                 |
| ML2036         | DC to 50k                  | ±0.75                     | ±0.15                 | <b>-4</b> 5                    | Adj. Amplitude,<br>Clock Outputs of<br>CLK <sub>IN</sub> +2, +8 | Serial               | ±5                       | X                   | X | 14-Pin PDIP<br>16-Pin SOIC |
| ML2037         | DC to 500k                 | ±3.8                      | ±0.15                 | -45                            | Digital Amplitude<br>Control,<br>SYNC Input                     | Serial               | 5V                       | X                   | Х | 16-Pin PDIP<br>16-Pin SOIC |
| ML2038         | DC to 500k                 | ±3.8                      | ±0.15                 | -45                            | Digital Amplitude<br>Control,<br>SYNC Input                     | Parallel             | 5V                       | Х                   | Х | 28-Pin PDIP<br>28-Pin SOIC |
| ML2039         | DC to 500k                 | ±3.8                      | ±0.15                 | -45                            |                                                                 | Serial               | 5V                       | Х                   | Х | 8-Pin PDIP                 |

**Switched Capacitor Filters** 

| Part Number | No. of<br>Sections | f <sub>O</sub> Range<br>(Hz) | f <sub>O</sub> /f <sub>CLK</sub><br>Ratio | f <sub>O</sub> Tempco<br>(ppm/°C) | Power<br>Supplies (V) | Temp. | Range<br>I | Package                    |
|-------------|--------------------|------------------------------|-------------------------------------------|-----------------------------------|-----------------------|-------|------------|----------------------------|
| ML2110      | 2                  | 25 to 30k                    | 100, 50:1                                 | 20                                | ±2.5 to ±5            | х     | Х          | 20-Pin PDIP<br>20-Pin SOIC |
| ML2111      | 2                  | 25 to 150k                   | 100, 50:1                                 | 20                                | ±2.5 to ±5            | X     | Х          | 20-Pin PDIP<br>20-Pin SOIC |



## ML2003, ML2004

## Logarithmic Gain/Attenuator

### **GENERAL DESCRIPTION**

The ML2003 and ML2004 are digitally controlled logarithmic gain/attenuators with a range of -24 to +24dB in 0.1dB steps.

The gain settings are selected by a 9-bit digital word. The ML2003 digital interface is either parallel or serial. The ML2004 is packaged in a 14-pin DIP with a serial interface only.

Absolute gain accuracy is 0.05dB max over supply tolerance of  $\pm 10\%$  and temperature range.

These CMOS logarithmic gain/attenuators are designed for a wide variety of applications in telecom, audio, sonar, or general purpose function generation. One specific intended application is analog telephone lines.

#### **FEATURES**

- Low noise 0 dBrnc max with +24dB gain
- Low harmonic distortion —60dB max
- Gain range –24 to +24dB
  - Resolution
     Flat frequency response
     ±.05dB from .3-4kHz
- ±.10dB from .1-20kHz

  Low supply current 4mA max from ±5V supplies
- TTL/CMOS compatible digital interface
- ML2003 has pin selectable serial or parallel interface; ML2004 serial interface only

## **BLOCK DIAGRAM**

#### PIN CONNECTIONS



NOTE: SERIAL MODE FUNCTIONS INDICATED BY PARENTHESES.



## PIN DESCRIPTION

| NAME            | FUNCTION                                                                                                                                                                                                                             | NAME                                | FUNCTION                                                                                                                                                                              |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C3              | In serial mode, pin is unused. In parallel<br>mode, coarse gain select bit. Pin has<br>internal pulldown resistor to GND.                                                                                                            | F1                                  | In serial mode, pin is unused. In parallel mode, fine gain select bit. Pin has internal pulldown resistor to GND.                                                                     |
| (LATI) C2       | In serial mode, input latch clock which loads the data from the shift register into the latch. In parallel mode, coarse gain select bit. Pin has internal pulldown resistor to GND.                                                  | GND<br>SER/PAR                      | Digital ground. 0 volts. All digital inputs and output are referenced to this ground.  Serial or parallel select input. When SER/PAR = 1, device is in serial mode.                   |
| (SID) C1        | In serial mode, serial data input that contains serial 9 bit data word which controls the gain setting. In parallel mode, coarse gain select bit. Pin has internal pulldown resistor to GND.                                         | (SOD) F0                            | When SER/PAR = 0, device is in parallel mode. Pin has internal pullup resistor to V <sub>CC</sub> .  In serial mode, serial output data which is the output of the shift register. In |
| (LATO) C0       | In serial mode, output latch clock which loads the 9 bit data word back into the shift register from the latch. In parallel mode, coarse gain select bit. Pin has internal pulldown resistor to GND.                                 | V <sub>IN</sub><br>AGND             | parallel mode, fine gain select bit. Pin has internal pulldown resistor to GND. Analog input.  Analog ground. 0 volts. Analog input                                                   |
| P <sub>DN</sub> | Powerdown input. When $P_{DN} = 1$ , device is in powerdown mode. When $P_{DN} = 0$ , device is in normal operation. Pin has internal pulldown resistor to GND.                                                                      | V <sub>SS</sub><br>V <sub>O∪T</sub> | and output are referenced to this ground.  Negative supply5 volts ±10%.  Analog output.                                                                                               |
| F3              | In serial mode, pin is unused. In parallel<br>mode, fine gain select bit. Pin has<br>internal pulldown resistor to GND.                                                                                                              | V <sub>CC</sub><br>ATTEN/GAIN       | Positive supply. +5 volts ±10%.  In serial mode, pin is unused. In parallel mode, attenuation/gain select                                                                             |
| (SCK) F2        | In serial mode, shift register clock which shifts the serial data on SID into the shift register on rising edges and out on SOD on falling edges. In parallel mode, fine gain select bit. Pin has internal pulldown resistor to GND. |                                     | bit. Pin has internal pulldown resistor to GND.                                                                                                                                       |

# **ABSOLUTE MAXIMUM RATINGS** (Note 1)

| Supply Voltage                       |                                  |
|--------------------------------------|----------------------------------|
| V <sub>CC</sub>                      | +6.5V                            |
| V <sub>SS</sub>                      |                                  |
| AGND with respect to GND             | ±.5V                             |
| Analog Input and Output              | $V_{SS}$ =0.3V to $V_{CC}$ +0.3V |
| Digital Input and Outputs            | GND $-0.3$ V to $V_{CC} + 0.3$ V |
| Input Current Per Pin                | ±25mA                            |
| Power Dissipation                    |                                  |
| Storage Temperature Range            | 65°C to +150°C                   |
| Lead Temperature (Soldering, 10 sec) |                                  |
|                                      |                                  |

## **OPERATING CONDITIONS**

| Temperature Range (Note 2) |              |
|----------------------------|--------------|
| ML2003CX, ML2004CX         | 0°C to 70°C  |
| ML2003IX, ML2004IX         | 40°C to 85°C |
| Supply Voltage             |              |
| V <sub>CC</sub>            | 4V to 6V     |
| V <sub>SS</sub>            | 4V to -6V    |
|                            |              |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC}$  = 5V  $\pm 10\%$ ,  $V_{SS}$  = -5V  $\pm 10\%$ , Data Word: ATTEN/ $\overline{GAIN}$  = 1, Other Bits = 0 (0dB Ideal Gain),  $C_L$  = 100pF,  $R_L$  = 600 $\Omega$ , SCK = LATI = LATO = 0, dBm measurements use 600 $\Omega$  as reference load, digital timing measured at 1.4V.

| SYMBOL           | PARAMETER                                                   | NOTES | CONDITIONS                                                                                                                                                                                                                              | MIN                    | TYP<br>NOTE 3 | MAX                          | UNITS                |
|------------------|-------------------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------|------------------------------|----------------------|
| Analog           |                                                             |       |                                                                                                                                                                                                                                         |                        |               |                              | 1                    |
| AG               | Absolute gain accuracy                                      | 4     | V <sub>IN</sub> = 8dBm, 1kHz                                                                                                                                                                                                            | -0.05                  |               | +0.05                        | dB                   |
| RG               | Relative gain accuracy                                      | 4     | 100000001<br>00000000<br>000000001<br>All other gain settings<br>All values ref <u>erence</u> d to 100000000 gain<br>when ATTEN/GAIN = 1, V <sub>IN</sub> = 8dBm<br>when ATTEN/GAIN = 0,<br>V <sub>IN</sub> = (8dBm - Ideal Gain) in dB | 05<br>05<br>05<br>-0.1 |               | +.05<br>+.05<br>+.05<br>+0.1 | dB<br>dB<br>dB<br>dB |
| FR               | Frequency response                                          | 4     | 300–4000Hz<br>100–20,000 Hz<br>Relative to 1kHz                                                                                                                                                                                         | -0.05<br>-0.1          |               | +0.05<br>+0.1                | dB<br>dB             |
| VOS              | Output Offset Voltage                                       | 4     | V <sub>IN</sub> = 0, +24dB gain                                                                                                                                                                                                         |                        |               | ±100                         | mV                   |
| ICN              | Idle Channel Noise                                          | 4 5   | V <sub>IN</sub> = 0, +24dB gain, C msg. Weighted<br>V <sub>IN</sub> = 0, +24dB gain, 1kHz                                                                                                                                               |                        | -6<br>450     | 0<br>900                     | dBrnc<br>nv/√Hz      |
| HD               | Harmonic Distortion                                         | 4     | V <sub>IN</sub> = 8dBm, 1kHz<br>Measure 2nd, 3rd harmonic relative<br>to fundamental                                                                                                                                                    |                        |               | -60                          | dB                   |
| SD               | Signal to Distortion                                        | 4     | V <sub>IN</sub> = 8dBm, 1kHz.<br>C msg. weighted                                                                                                                                                                                        | +60                    |               |                              | dB                   |
| PSRR             | Power Supply Rejection                                      | 4     | $200 \text{mV}_{\text{p-p}}$ , 1kHz sine, $V_{\text{IN}} = 0$ on $V_{\text{CC}}$ on $V_{\text{SS}}$                                                                                                                                     |                        | -60<br>-60    | -40<br>-40                   | dB<br>dB             |
| Z <sub>IN</sub>  | Input Impedance, V <sub>IN</sub>                            | 4     |                                                                                                                                                                                                                                         | 1                      |               |                              | Meg                  |
| V <sub>INR</sub> | Input Voltage Range                                         | 4     |                                                                                                                                                                                                                                         | ±3.0                   |               |                              | V                    |
| V <sub>OSW</sub> | Output Voltage Swing                                        | 4     |                                                                                                                                                                                                                                         | ±3.0                   |               |                              | V                    |
| Digital and      | DC                                                          |       |                                                                                                                                                                                                                                         |                        |               |                              |                      |
| V <sub>IL</sub>  | Digital Input Low Voltage                                   | 4     |                                                                                                                                                                                                                                         |                        |               | .8                           | V                    |
| V <sub>IH</sub>  | Digital Input High Voltage                                  | 4     |                                                                                                                                                                                                                                         | 2.0                    |               |                              | V                    |
| V <sub>OL</sub>  | Digital Output Low Voltage                                  | 4     | I <sub>OL</sub> = 2mA                                                                                                                                                                                                                   |                        |               | .4                           | V                    |
| V <sub>OH</sub>  | Digital Output High Voltage                                 | 4     | I <sub>OH</sub> = -1mA                                                                                                                                                                                                                  | 4.0                    |               |                              | V                    |
| I <sub>NS</sub>  | Input Current, SER/PAR                                      | 4     | V <sub>IH</sub> = GND                                                                                                                                                                                                                   | -5                     |               | -100                         | μΑ                   |
| I <sub>ND</sub>  | Input Current, All <u>Digi</u> tal<br>Inputs Except SER/PAR | 4     | $V_{IH} = V_{CC}$                                                                                                                                                                                                                       | 5                      |               | 100                          | μΑ                   |
| I <sub>CC</sub>  | V <sub>CC</sub> Supply Current                              | 4     | No output load, $V_{IL} = GND$ ,<br>$V_{IH} = V_{CC}$ , $V_{IN} = 0$                                                                                                                                                                    |                        |               | 4                            | mA                   |
| I <sub>SS</sub>  | V <sub>SS</sub> Supply Current                              | 4     | No output load, $V_{IL} = GND$ , $V_{IH} = V_{CC}$ , $V_{IN} = 0$                                                                                                                                                                       |                        |               | -4                           | mA                   |
| I <sub>CCP</sub> | V <sub>CC</sub> Supply Current,<br>Powerdown Mode           | 4     | No output load, V <sub>IL</sub> = GND,<br>V <sub>IH</sub> = V <sub>CC</sub>                                                                                                                                                             |                        |               | .5                           | mA                   |
| I <sub>SSP</sub> | V <sub>SS</sub> Supply Current<br>Powerdown Mode            | 4     | No output load, V <sub>IL</sub> = GND,<br>V <sub>IH</sub> = V <sub>CC</sub>                                                                                                                                                             |                        |               | 1                            | mA                   |

## **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = 5V \pm 10\%$ ,  $V_{SS} = -5V \pm 10\%$ , Data Word: ATTEN/GAIN = 1, Other Bits = 0 (0dB Ideal Gain),  $C_L = 100pF$ ,  $R_L = 600\Omega$ , SCK = LATI = LATO = 0, dBm measurements use  $600\Omega$  as reference load, digital timing measured at 1.4V.  $C_L = 100pF$  or SOD.

| SYMBOL                            | PARAMETER                      | NOTES | CONDITIONS                                                                                                                                               | MIN | TYP<br>NOTE 3 | MAX | UNITS |
|-----------------------------------|--------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------|-----|-------|
| AC Char                           | acteristics                    |       |                                                                                                                                                          |     |               |     |       |
| t <sub>SET</sub>                  | V <sub>OUT</sub> Settling Time | 4     | V <sub>IN</sub> = 0.185V. Change gain from -24 to +24dB. Measure from LATI rising edge to when V <sub>OUT</sub> settles to within 0.05dB of final value. |     |               | 20  | μs    |
| t <sub>STEP</sub>                 | V <sub>OUT</sub> Step Response | 4     | Gain = +24dB. $V_{IN}$ = -0.185V to +0.185V step. Measured when $V_{OUT}$ settles to within 0.05dB of final value.                                       |     |               | 20  | μs    |
| t <sub>SCK</sub>                  | SCK On/Off Period              | 4     |                                                                                                                                                          | 250 |               |     | ns    |
| ts                                | SID Data Setup Time            | 4     |                                                                                                                                                          | 50  |               |     | ns    |
| t <sub>H</sub>                    | SID Data Hold Time             | 4     |                                                                                                                                                          | 50  |               |     | ns    |
| t <sub>D</sub>                    | SOD Data Delay                 | 4     |                                                                                                                                                          | 0   |               | 125 | ns    |
| t <sub>IPW</sub>                  | LATI Pulse Width               | 4     |                                                                                                                                                          | 50  |               |     | ns    |
| t <sub>OPW</sub>                  | LATO Pulse Width               | 4     |                                                                                                                                                          | 50  |               |     | ns    |
| t <sub>IS</sub> , t <sub>OS</sub> | LATI, LATO Setup Time          | 4     |                                                                                                                                                          | 50  |               |     | ns    |
| t <sub>IH</sub> , t <sub>OH</sub> | LATI, LATO Hold Time           | 5     |                                                                                                                                                          | 50  |               |     | ns    |
| t <sub>PLD</sub>                  | SOD Parallel Load Delay        | 4     |                                                                                                                                                          | 0   |               | 125 | ns    |

Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: 0°C to 70°C and -40°C to +85°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.

Note 3: Typicals are parametric norm at 25°C

Note 4: Parameter guaranteed and 100% production tested.

Note 5: Parameter guaranteed, parameters not 100% tested are not in outgoing quality level calculation.

## **TIMING DIAGRAM**



TIMING PARAMETERS ARE REFERENCED TO THE 1.4 VOLT MIDPOINT.

Figure 1. Serial Mode Timing Diagram

## **TYPICAL PERFORMANCE CURVES**



Figure 2. Amplitude vs Frequency  $(V_{IN}/V_{OUT} = .5V_{RMS})$ 



Figure 4. Output Noise Voltage vs Frequency



Figure 6. C<sub>MSG</sub> S/N vs Gain Setting



Figure 3. Amplitude vs Frequency  $(V_{IN}/V_{OUT} = 2V_{RMS})$ 



Figure 5. C<sub>MSG</sub> Output Noise vs Gain Setting



Figure 7. Gain Error vs Gain Setting



## TYPICAL PERFORMANCE CURVES (Continued)



Figure 8. S/N + D vs Gain Setting  $(V_{IN}/V_{OUT} = 2V_{RMS})$ 



Figure 9. S/N + D vs Gain Setting  $(V_{IN}/V_{OUT} = .5V_{RMS})$ 

#### 1.0 FUNCTIONAL DESCRIPTION

The ML2003 consists of a coarse gain stage, a fine gain stage, an output buffer, and a serial/parallel digital interface.

#### 1.1 Gain Stages

The analog input, V<sub>IN</sub>, goes directly into the op amp input in the coarse gain stage. The coarse gain stage has a gain range of 0 to 22.5dB in 1.5dB steps.

The fine gain stage is cascaded onto the coarse section. The fine gain stage has a gain range of 0 to 1.5dB in 0.1dB steps.

In addition, both sections can be programmed for either gain or attenuation, thus doubling the effective gain range.

The logarithmic steps in each gain stage are generated by placing the input signal across a resistor string of 16 series resistors. Analog switches allow the voltage to be tapped from the resistor string at 16 points. The resistors are sized such that each output voltage is at the proper logarithmic ratio relative to the input signal at the top of the string. Attenuation is implemented by using the resistor string as a simple voltage divider, and gain is implemented by using the resistor string as a feedback resistor around an internal op amp.

#### 1.2 Gain Settings

Since the coarse and fine gain stages are cascaded, their gains can be summed logarithmically. Thus, any gain from -24dB to +24dB in 0.1dB steps can be obtained by

combining the coarse and fine gain settings to yield the desired gain setting. The relationship between the digital select bits and the corresponding analog gain values is shown in Tables 1 and 2. Note that C3–C0 selects the coarse gain, F3–F0 selects the fine gain, and ATTEN/GAIN selects either attenuation or gain.

#### 1.3 Output Buffer

The final analog stage is the output buffer. This amplifier has internal gain of 1 and is designed to drive 600 ohms and 100pF loads. Thus, it is suitable for driving a telephone hybrid circuit directly without any external amplifier.

#### 1.4 Power Supplies

The digital section is powered between  $V_{CC}$  and GND, or 5 volts. The analog section is powered between  $V_{CC}$  and  $V_{SS}$  and uses AGND as the reference point, or  $\pm 5$  volts.

GND and AGND are totally isolated inside the device to minimize coupling from the digital section into the analog section. However, AGND and GND should be tied together physically near the device and ideally close to the common power supply ground connection.

Typically, the power supply rejection of  $V_{CC}$  and  $V_{SS}$  to the analog output is greater than -60dB at 1kHz. If decoupling of the power supplies is still necessary in a system,  $V_{CC}$  and  $V_{SS}$  should be decoupled with respect to AGND.

# FUNCTIONAL DESCRIPTION (Continued)

Table 1. Fine Gain Settings (C3-C0 = 0)

|    |    |    |    | Ideal ( | Gain (dB)      |
|----|----|----|----|---------|----------------|
| F3 | F2 | F1 | FO |         | ATTEN/GAIN = 0 |
| 0  | 0  | 0  | 0  | .0      | .0             |
| 0  | 0  | 0  | 1  | 1       | .1             |
| 0  | 0  | 1  | 0  | 2       | .2             |
| 0  | 0  | 1  | 1  | 3       | .3             |
| 0  | 1  | 0  | 0  | 4       | .4             |
| 0  | .1 | 0  | 1  | 5       | .5             |
| 0  | 1  | 1  | 0  | 6       | .6             |
| 0  | 1  | 1  | 1  | 7       | .7             |
| 1  | 0  | 0  | 0  | 8       | .8             |
| 1  | 0  | 0  | 1  | 9       | .9             |
| 1  | 0  | 1  | 0  | -1.0    | 1.0            |
| 1  | 0  | 1  | 1  | -1.1    | 1.1            |
| 1  | 1  | 0  | 0  | -1.2    | 1.2            |
| 1  | 1  | 0  | 1  | -1.3    | 1.3            |
| 1  | 1  | 1  | 0  | -1.4    | 1.4            |
| 1  | 1  | 1  | 1  | -1.5    | 1.5            |

#### 1.5 Powerdown Mode

A powerdown mode can be selected with pin  $P_{DN}$ . When  $P_{DN}$  = 1, the device is powered down. In this state, the power consumption is reduced by removing power from the analog section and forcing the analog output,  $V_{OUT}$ , to a high impedance state. While the device is in powerdown mode, the digital section is still functional and the current data word remains stored in the latch when in serial mode. When  $P_{DN}$  = 0, the device is in normal operation.

#### 1.6 Digital Section

The ML2003 can be operated with a serial or parallel interface. The SER/PAR pin selects the desired interface. When SER/PAR = 1, the serial mode is selected. When SER/PAR = 0, the parallel mode is selected. The ML2004 digital interface is serial only.

#### 1.6.1 Serial Mode

Serial mode is selected by setting SER/PAR pin high. The serial interface allows the gain settings to be set from a serial data word.

The timing for the serial mode is shown in Figure 10. The serial input data, SID, is loaded into a shift register on rising edges of the shift clock, SCK. The data can be parallel loaded into a latch when the input latch signal, LATI, is high. The LATI pulse must occur when SCK is low. In this way, a new data word can be loaded into the shift register without disturbing the existing data word in the latch.

The parallel outputs of the latch control the attenuation/gain setting. The order of the data word bits in the latch is shown in Figure 11. Note that bit 0 is the first bit of the data word clocked into the shift register. Tables 1 and 2 describe how the data word programs the gain.

Table 2. Coarse Gain Settings (F3-F0 = 0)

|            |    |            |    |                | ain (dB)       |
|------------|----|------------|----|----------------|----------------|
| <b>C</b> 3 | C2 | <b>C</b> 1 | C0 | ATTEN/GAIN = 1 | ATTEN/GAIN = 0 |
| 0          | 0  | 0          | 0  | .0             | .0             |
| 0          | 0  | 0          | 1  | -1.5           | 1.5            |
| 0          | 0  | 1          | 0  | -3.0           | 3.0            |
| 0          | 0  | 1          | 1  | -4.5           | 4.5            |
| 0          | 1  | 0          | 0  | -6.0           | 6.0            |
| 0          | 1  | 0          | 1  | -7.5           | 7.5            |
| 0          | 1  | 1          | 0  | -9.0           | 9.0            |
| 0          | 1  | 1          | 1  | -10.5          | 10.5           |
| 1          | 0  | 0          | 0  | -12.0          | 12.0           |
| 1          | 0  | 0          | 1  | -13.5          | 13.5           |
| . 1        | 0  | 1          | 0  | -15.0          | 15.0           |
| 1          | 0  | 1          | 1  | -16.5          | 16.5           |
| 1          | 1  | 0          | 0  | -18.0          | 18.0           |
| 1          | 1  | 0          | 1  | -19.5          | 19.5           |
| . 1        | 1  | 1          | 0  | -21.0          | 21.0           |
| 1          | 1  | 1          | 1  | -22.5          | 22.5           |

The device also has the capability to read out the data word stored in the latch. This can be done by parallel loading the data from the latch back into the shift register when the latch signal, LATO, is high. The LATO pulse must occur when SCK is low. Then, the data word can be shifted out of the shift register serially to the output, SOD, on falling edges of the shift clock, SCK.

The loading and reading of the data word can be done continuously or in bursts. Since the shift register and latch circuitry inside the device is static, there are no minimum frequency requirements on the clocks or data pulses. However, there is coupling (typically less than  $100\,\mu\text{V})$  of the digital signals into the analog section. This coupling can be minimized by clocking the data bursts in during noncritical intervals or at a frequency outside the analog frequency range.

#### 1.6.2 Parallel Mode

The parallel mode is selected by setting SER/PAR pin low. The parallel interface allows the gain settings to be set with external switches or from a parallel microprocessor interface.

In parallel mode, the shift register and latch are bypassed and connections are made <u>directly</u> to the gain select bits with external pins ATTEN/GAIN, C3–C0, and F3–F0. Tables 1 and 2 desc<u>ribe</u> how these pins program the gain. The pins ATTEN/GAIN, C3–C0, and F3–F0 have internal pulldown resistors to GND. The typical value of these pulldown resistors is  $100k\Omega$ .

# FUNCTIONAL DESCRIPTION (Continued)



Figure 10. Serial Mode Timing



Figure 11. 9-Bit Latch

# **APPLICATIONS**



Figure 12. Typical Serial Interface

Figure 13. Typical  $\mu$ P Parallel Interface



Figure 14. Controlling Multiple ML2020 and ML2004 With Only 3 Digital Lines
Using One Long Data Word



Figure 15. AGC For DSP Or Modem Front End



# **APPLICATIONS** (Continued)



Figure 16. Analog AGC

Figure 17. Digitally Controlled Volume Control



Figure 18. Precision Peak Detector (±1%) with Controllable Acquire and Hold Times

# ORDERING INFORMATION

| PART NUMBER | TEMPERATURE RANGE | PACKAGE          |
|-------------|-------------------|------------------|
| ML2003IP    | -40°C to 85°C     | Molded DIP (P18) |
| ML2003IQ    | -40°C to 85°C     | Molded PCC (Q20) |
| ML2003CP    | 0°C to 70°C       | Molded DIP (P18) |
| ML2003CQ    | -40°C to 85°C     | Molded PCC (Q20) |
| ML2004IP    | -40°C to 85°C     | Molded DIP (P14) |
| ML2004CP    | 0°C to 70°C       | Molded DIP (P14) |



# ML2008, ML2009

# μP Compatible Logarithmic Gain/Attenuator

#### **GENERAL DESCRIPTION**

The ML2008 and ML2009 are digitally controlled logarithmic gain/attenuators with a range of –24 to +24dB in 0.1dB steps.

Easy interface to microprocessors is provided by an input latch and control signals consisting of chip select and write.

The interface for gain setting of the ML2008 is by an 8-bit data word, while the ML2009 is designed to interface to a 16-bit data bus with a single write operation by hardwiring the gain/attenuation pin or LSB pin. The ML2008 can be power downed by the microprocessor utilizing a bit in the second write operation.

Absolute gain accuracy is 0.05dB max over supply tolerance of ±10% and temperature range.

These CMOS logarithmic gain/attenuators are designed for a wide variety of applications in telecom, audio, sonar or general purpose function generation.

#### **FEATURES**

■ Low noise OdBrnc max with +24dB gain

■ Low harmonic distortion —60dB max

■ Gain range -24 to +24 dB

■ Resolution 0.1dB steps

■ Flat frequency response ±0.05dB from 0.3-4kHz ±0.10dB from 0.1-20kHz

■ Low supply current 4mA max from ±5V supplies

■ TTL/CMOS compatible digital interface

ML2008 is designed to interface to an 8-bit data bus;
 ML2009 to 16-bit data bus

#### **BLOCK DIAGRAM**

#### ML2008



#### ML2009



### PIN CONFIGURATION

ML2008 18-Pin DIP (P18)



ML2009 18-Pin DIP (P18)



20-Pin PLCC (Q20)



#### 20-Pin PLCC (Q20)



#### PIN DESCRIPTION

| NAME      | FUNCTION                                                                      | NAME                | FUNCTION                                                                                 |
|-----------|-------------------------------------------------------------------------------|---------------------|------------------------------------------------------------------------------------------|
| $V_{SS}$  | Negative supply5Volts ±10%                                                    | D3                  | Data bit, F3                                                                             |
| $V_{CC}$  | Positive supply. 5Volts ±10%                                                  | D2                  | Data bit, P <sub>DN</sub> , F2 ML2008; F2 ML2009                                         |
| GND       | Digital ground. 0Volts. All digital                                           | D1                  | Data bit, F0, F1 ML2008; F1 ML2009                                                       |
|           | inputs are referenced to this ground.                                         | D0                  | Data bit, F0 ML2009 only                                                                 |
| AGND      | Analog ground. 0Volts. Analog input and output are referenced to this ground. | WR                  | Write enable. This input latches the data bits into the registers on rising edges of WR. |
| $V_{IN}$  | Analog input                                                                  | CS                  | Chip select. This input selects the                                                      |
| $V_{OUT}$ | Analog output                                                                 | 65                  | device by only allowing the WR signal                                                    |
| D8        | Data bit, ATTEN/GAIN                                                          |                     | to latch in data when $\overline{CS}$ is low.                                            |
| D7        | Data bit, C3                                                                  | A0<br>(ML2008 only) | Address select. This input determines which data word is being written into              |
| D6        | Data bit, C2                                                                  | (11122000 01117)    | the registers.                                                                           |
| D5        | Data bit, C1                                                                  |                     |                                                                                          |
| D4        | Data bit, C0                                                                  |                     |                                                                                          |

### **ABSOLUTE MAXIMUM RATINGS**

(Note 1)

| Suppl    | y Voltage                                        |                     |
|----------|--------------------------------------------------|---------------------|
| $V_{CC}$ |                                                  | +6.5V               |
| $V_{SS}$ |                                                  | 6.5V                |
| AG       | ND with Respect to GNDV <sub>C</sub>             | CC to VSS           |
| Ana      | log Inputs and Outputs $V_{SS}$ -0.3V to $V_{C}$ | <sub>CC</sub> +0.3V |
| Dig      | ital Inputs and Outputs GND -0.3V to $V_0$       | cc +0.3V            |
| Inp      | ut Current Per Pin                               | . ±25mA             |
| Pov      | ver Dissipation                                  | 750mW               |
| Sto      | age Temperature Range65°C to                     | +150°C              |
| Lea      | d Temperature (Soldering 10 sec.)                | 300°C               |
|          |                                                  |                     |

# **OPERATING CONDITIONS**

| Temperature Range (Note 2) |               |
|----------------------------|---------------|
| ML2008CX, ML2009CX         | 0°C to +70°C  |
| ML2008IX, ML2009IX         | 40°C to +85°C |
| Supply Voltage             |               |
| V <sub>CC</sub>            | 4V to 6V      |
| Vss                        | –4V to –6V    |

#### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = 5V \pm 10\%$ ,  $V_{SS} = -5V \pm 10\%$ , Data Word: D8 (ATTEN/GAIN) = 1, Other Bits = 0, (0dB Ideal Gain),  $C_L = 100 pF$ ,  $R_L = 600 \Omega$ , dBm measurements use  $600 \Omega$  as reference load, digital timing measured at 1.4V.

| SYMBOL           | PARAMETER                        | NOTES | CONDITIONS                                                                                                                                                                                                                                | MIN                             | TYP<br>NOTE 3 | MAX                             | UNITS                |
|------------------|----------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|---------------|---------------------------------|----------------------|
| Analog           |                                  |       |                                                                                                                                                                                                                                           |                                 |               |                                 |                      |
| AG               | Absolute Gain Accuracy           | 4     | V <sub>IN</sub> = 8dBm, 1kHz                                                                                                                                                                                                              | -0.05                           |               | +0.05                           | dB                   |
| RG               | Relative Gain Accuracy           | 4     | 100000001<br>000000000<br>000000001<br>All other gain settings<br>All values referenced to 100000000<br>gain when D8 (ATTEN/GAIN) = 1,<br>V <sub>IN</sub> = 8dBm when D8 (ATTEN/GAIN) = 0,<br>V <sub>IN</sub> = (8dBm – Ideal Gain) in dB | -0.05<br>-0.05<br>-0.05<br>-0.1 |               | +0.05<br>+0.05<br>+0.05<br>+0.1 | dB<br>dB<br>dB<br>dB |
| FR               | Frequency Response               | 4     | 300-4000Hz<br>100-20,000Hz<br>Relative to 1kHz                                                                                                                                                                                            | -0.05<br>-0.1                   |               | +0.05<br>+0.1                   | dB<br>dB             |
| V <sub>OS</sub>  | Output Offset Voltage            | 4     | V <sub>IN</sub> = 0, +24dB gain                                                                                                                                                                                                           |                                 |               | ±100                            | mV                   |
| I <sub>CN</sub>  | Idle Channel Noise               | 4 5   | $V_{IN}$ = 0, +24dB, C msg weighted<br>$V_{IN}$ = 0, +24dB, 1kHz                                                                                                                                                                          |                                 | -6<br>450     | 0<br>900                        | dBrnc<br>nv/√Hz      |
| HD               | Harmonic Distortion              | 4     | V <sub>IN</sub> = 8dBm, 1kHz<br>Measure 2nd, 3rd, harmonic relative<br>to fundamental                                                                                                                                                     |                                 |               | -60                             | dB                   |
| SD               | Signal to Distortion             | 4     | V <sub>IN</sub> = 8dBm, 1kHz<br>C msg weighted                                                                                                                                                                                            | +60                             |               |                                 | dB                   |
| PSRR             | Power Supply Rejection           | 4     | $200 \text{mV}_{P-P}$ , 1kHz sine, $V_{IN} = 0$<br>on $V_{CC}$<br>on $V_{SS}$                                                                                                                                                             |                                 | -60<br>-60    | -40<br>-40                      | dB<br>dB             |
| Z <sub>IN</sub>  | Input Impedance, V <sub>IN</sub> | 4     |                                                                                                                                                                                                                                           | 1                               |               |                                 | Meg                  |
| V <sub>INR</sub> | Input Voltage Range              | 4     |                                                                                                                                                                                                                                           | ±3.0                            |               |                                 | V                    |
| V <sub>OSW</sub> | Output Voltage Swing             | 4     |                                                                                                                                                                                                                                           | ±3.0                            |               |                                 | V                    |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL            | PARAMETER                                                     | ETER NOTES CONDITIONS |                                                                                                                                                                                                                                                     | MIN | TYP<br>NOTE 3 | MAX  | UNITS |
|-------------------|---------------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------|------|-------|
| Digital an        | d DC                                                          |                       |                                                                                                                                                                                                                                                     |     |               |      |       |
| V <sub>IL</sub>   | Digital Input Low Voltage                                     | 4                     |                                                                                                                                                                                                                                                     |     |               | 0.8  | V     |
| V <sub>IH</sub>   | Digital Input High Voltage                                    | 4                     |                                                                                                                                                                                                                                                     | 2.0 |               |      | V     |
| I <sub>IN</sub>   | Input Current, Low                                            | - 4                   | V <sub>IH</sub> = GND                                                                                                                                                                                                                               |     |               | -10  | μА    |
| I <sub>IN</sub>   | Input Current, High                                           | 4                     | $V_{IH} = V_{CC}$                                                                                                                                                                                                                                   |     |               | 10   | μА    |
| lcc               | V <sub>CC</sub> Supply Current                                | 4                     | No output load, $V_{IL} = GND$ ,<br>$V_{IH} = V_{CC}$ , $V_{IN} = 0$                                                                                                                                                                                |     |               | 4    | mA    |
| I <sub>SS</sub>   | V <sub>SS</sub> Supply Current                                | 4                     | No output load, $V_{IL} = GND$ , $V_{IH} = V_{CC}$ , $V_{IN} = 0$                                                                                                                                                                                   |     |               | -4   | mA    |
| I <sub>CCP</sub>  | V <sub>CC</sub> Supply Current, ML2008<br>Powerdown Mode Only | 4                     | No output load, $V_{IL} = GND$ , $V_{IH} = V_{CC}$                                                                                                                                                                                                  |     |               | 0.5  | mA    |
| I <sub>SSP</sub>  | V <sub>SS</sub> Supply Current, ML2008<br>Powerdown Mode Only | 4                     | No output load, $V_{IL} = GND$ , $V_{IH} = V_{CC}$                                                                                                                                                                                                  |     |               | -0.1 | mA    |
| AC Charac         | teristics                                                     |                       |                                                                                                                                                                                                                                                     |     |               |      |       |
| t <sub>SET</sub>  | V <sub>OUT</sub> Settling Time                                | 4                     | $V_{IN}$ = 0.185V. Change gain from -24 to +24dB. Measure from $\overline{WR}$ rising edge to when $V_{OUT}$ settles to within 0.05dB of final value.                                                                                               |     |               | 20   | μs    |
| t <sub>STEP</sub> | V <sub>OUT</sub> Step Response                                | 4                     | $ \begin{aligned} & \text{Gain} = +24 \text{dB. V}_{\text{IN}} = -3 \text{V to } +3 \text{V step.} \\ & \text{Measure from V}_{\text{IN}} = -3 \text{V to when V}_{\text{OUT}} \\ & \text{settles to within 0.05dB of final value.} \end{aligned} $ |     |               | 20   | μs    |
| t <sub>DS</sub>   | Data Setup Time                                               | 4                     |                                                                                                                                                                                                                                                     | 50  |               |      | ns    |
| t <sub>DH</sub>   | Data Hold Time                                                | 4                     |                                                                                                                                                                                                                                                     | 50  |               |      | ns    |
| t <sub>AS</sub>   | A0 Setup Time                                                 | 4                     | ``                                                                                                                                                                                                                                                  | 0   |               |      | ns    |
| t <sub>AH</sub>   | A0 Hold Time                                                  | 4                     |                                                                                                                                                                                                                                                     | 0   |               |      | ns    |
| t <sub>CSS</sub>  | CS* Setup Time                                                | 4                     |                                                                                                                                                                                                                                                     | 0   |               |      | ns    |
| t <sub>CSH</sub>  | CS* Hold Time                                                 | 4                     |                                                                                                                                                                                                                                                     | 0   |               |      | ns    |
| t <sub>PW</sub>   | WR* Pulse Width                                               | 4                     |                                                                                                                                                                                                                                                     | 50  |               |      | ns    |

Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: 0°C to +70°C and -40°C to +85°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.

Note 3: Typicals are parametric norm at 25°C.

Note 4: Parameter guaranteed and 100% production tested.

Note 5: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.

#### **TIMING DIAGRAM**



#### **TYPICAL PERFORMANCE CURVES**



Figure 2. Amplitude vs Frequency  $(V_{IN}/V_{OUT} = 0.5V_{RMS})$ 



Figure 4. Output Noise Voltage vs Frequency



Figure 3. Amplitude vs Frequency  $(V_{IN}/V_{OUT} = 2V_{RMS})$ 



Figure 5. C<sub>MSG</sub> Output Noise vs Gain Setting



#### TYPICAL PERFORMANCE CURVES (Continued)



Figure 6. C<sub>MSG</sub> S/N vs Gain Setting



Figure 7. Gain Error vs Gain Setting



Figure 8. S/N +D vs Gain Setting  $(V_{IN}/V_{OUT} = 2V_{RMS})$ 



Figure 9. S/N +D vs Gain Setting  $(V_{IN}/V_{OUT} = 0.5V_{RMS})$ 

#### 1.0 FUNCTIONAL DESCRIPTION

The ML2008, ML2009 consists of a coarse gain stage, a fine gain stage, an output buffer, and a  $\mu P$  compatible parallel digital interface.

#### 1.1 Gain Stages

The analog input,  $V_{IN}$ , goes directly into the op amp input in the coarse gain stage. The coarse gain stage has a gain range of 0 to 22.5dB in 1.5dB steps.

The fine gain stage is cascaded onto the coarse section. The fine gain stage has a gain range of 0 to 1.5dB in 0.1dB steps.

Both stages can be programmed for either gain or attenuation, thus doubling the effective gain range.

The logarithmic steps in each gains stage are generated by placing the input signal across a resistor string of 16 series resistors. Analog switches allow the voltage to be tapped from the resistor string at 16 points. The resistors are sized such that each output voltage is at the proper logarithmic ratio relative to the input signal at the top of the string. Attenuation is implemented by using the resistor string as a simple voltage divider, and gain is implemented by using the resistor string as a feedback resistor around an internal op amp.

#### 1.2 Gain Settings

Since the coarse and fine gain stages are cascaded, their gains can be summed logarithmically. Thus, any gain from –24dB to +24dB in 0.1dB steps can be obtained by combining the coarse and fine gain setting to yield the

desired gain setting. The relationship between the register 0 and 1 bits and the corresponding analog gain values is shown in Tables 1 and 2. Note that C3-C0 select the coarse gain, F3-F0 select the fine gain, and ATTEN/GAIN selects either gain or attenuation.

#### 1.3 Output Buffer

The final analog stage is the output buffer. This amplifier has internal gain of 1 and is designed to drive  $600\Omega$ , 100pF loads. Thus, it is suitable for driving a telephone hybrid circuit directly without any external amplifier.

Table 1. Fine Gain Settings (C3 - C0 = 0)

|     |    |    |    | Ideal Gain (dB) |                |  |  |  |  |
|-----|----|----|----|-----------------|----------------|--|--|--|--|
| F3  | F2 | F1 | FO | ATTEN/GAIN = 1  | ATTEN/GAIN = 0 |  |  |  |  |
| 0   | 0  | 0  | 0  | 0.0             | 0.0            |  |  |  |  |
| 0   | 0  | 0  | 1  | -0.1            | 0.1            |  |  |  |  |
| 0   | 0  | 1  | 0  | -0.2            | 0.2            |  |  |  |  |
| О   | 0  | 1  | 1  | -0.3            | 0.3            |  |  |  |  |
| 0   | 1  | 0  | 0  | -0.4            | 0.4            |  |  |  |  |
| 0   | 1  | 0  | 1  | -0.5            | 0.5            |  |  |  |  |
| 0   | 1  | 1  | 0  | -0.6            | 0.6            |  |  |  |  |
| 0   | 1  | 1  | 1  | -0.7            | 0.7            |  |  |  |  |
| 1   | 0  | 0  | 0  | -0.8            | 0.8            |  |  |  |  |
| 1   | 0  | 0  | 1  | -0.9            | 0.9            |  |  |  |  |
| 1   | 0  | 1  | 0  | -1.0            | 1.0            |  |  |  |  |
| 1   | 0  | 1  | 1  | -1.1            | 1.1            |  |  |  |  |
| 1   | 1  | 0  | 0  | -1.2            | 1.2            |  |  |  |  |
| 1 - | 1  | 0  | 1  | -1.3            | 1.3            |  |  |  |  |
| 1   | 1  | 1  | 0  | -1.4            | 1.4            |  |  |  |  |
| 1   | 1  | 1  | 1  | -1.5            | 1.5            |  |  |  |  |

#### 1.4 Power Supplies

The digital section is powered between  $V_{CC}$  and GND, or 5V. The analog section is powered between  $V_{CC}$  and  $V_{SS}$  and uses AGND as the reference point, or  $\pm 5V$ .

GND and AGND are totally isolated inside the device to minimize coupling from the digital section into the analog section. Typically this is less than 100 $\mu$ V. However, AGND and GND should be tied together physically near the device and ideally close to the common power supply ground connection.

Typically, the power supply rejection of  $V_{CC}$  and  $V_{SS}$  to the analog output is greater than –60dB at 1KHz. If decoupling of the power supplies is still necessary in a system,  $V_{CC}$  and  $V_{SS}$  should be decoupled with respect to AGND.

Table 2. Coarse Gain Settings (F3 - F0 = 0)

|            |    |    |    | Ideal Gain (dB) |                |  |  |  |  |
|------------|----|----|----|-----------------|----------------|--|--|--|--|
| <b>C</b> 3 | C2 | C1 | C0 | ATTEN/GAIN = 1  | ATTEN/GAIN = 0 |  |  |  |  |
| 0          | 0  | 0  | 0  | 0.0             | 0.0            |  |  |  |  |
| 0          | 0  | 0  | 1  | -1.5            | 1.5            |  |  |  |  |
| 0          | 0  | 1  | 0  | -3.0            | 3.0            |  |  |  |  |
| 0          | 0  | 1  | 1  | -4.5            | 4.5            |  |  |  |  |
| 0          | 1  | 0  | 0  | -6.0            | 6.0            |  |  |  |  |
| 0          | 1  | 0  | 1  | -7.5            | 7.5            |  |  |  |  |
| 0          | 1  | 1  | 0  | -9.0            | 9.0            |  |  |  |  |
| 0          | 1  | 1  | 1  | -10.5           | 10.5           |  |  |  |  |
| 1          | 0  | 0  | 0  | -12.0           | 12.0           |  |  |  |  |
| 1          | 0  | 0  | 1  | -13.5           | 13.5           |  |  |  |  |
| 1          | 0  | 1  | 0  | -15.0           | 15.0           |  |  |  |  |
| 1          | 0  | 1  | 1  | -16.5           | 16.5           |  |  |  |  |
| 1          | 1  | 0  | 0  | -18.0           | 18.0           |  |  |  |  |
| 1          | 1  | 0  | 1  | -19.5           | 19.5           |  |  |  |  |
| 1          | 1  | 1  | 0  | -21.0           | 21.0           |  |  |  |  |
| 1          | 1  | 1  | 1  | -22.5           | 22.5           |  |  |  |  |

#### 2.0 DIGITAL INTERFACE

The architecture of the digital section is shown in the preceding black diagram.

The structure of the data registers or latches is shown in Figures 10 and 11 for the ML2008 and ML2009, respectively. The registers control the attenuation/gain setting bits and with the ML2008 the power down bit.

Tables 1 and 2 describe how the data word programs the gain.

The difference between the ML2008 and ML2009 is in the register structure. The ML2008 is an 8-bit data bus version. This device has one 8-bit register and one 2-bit register to store the 9 gain setting bits and 1 powerdown bit. Two write operations are necessary to program the full 10 data bits from eight external data pins. The address pin A0 controls which register is being written into. The powerdown bit, PDN, causes the device to be placed in powerdown. When PDN = 1, the device is powered

down. In this state, the power consumption is reduced by removing power from the analog section and forcing the analog output,  $V_{OUT}$ , to a high impedance state. While the device is in powerdown, the digital section is still functional and the current data word remains stored in the registers. When PDN = 0, device is in normal operation.

The ML2009 is a 9-bit data bus version. This device has one 9-bit register to store the 9 gain setting bits. The full 9 data bits can be programmed with one write operation from nine external data pins.

The internal registers or latches are edge triggered. The data is transferred from the external pins to the register output on the rising edge of  $\overline{WR}$ . The address pin, AO, controls which register the data will be written into as shown in Figures 1 and 2. The  $\overline{CS}$  control signal selects the device by allowing the  $\overline{WR}$  signal to latch in the data only when  $\overline{CS}$  is low. When  $\overline{CS}$  is high,  $\overline{WR}$  is inhibited from latching in new data into the registers.

|        | D8         |    |    |    |    |    | D2  |    |       |
|--------|------------|----|----|----|----|----|-----|----|-------|
| A0 = 0 | ATTEN/GAIN | C3 | C2 | C1 | C0 | F3 | F2  | F1 | REG 0 |
| A0 = 1 |            | ·  |    |    | 1  |    | PDN | F0 | REG 1 |

Figure 10. ML2008 Register Structure

| D8         | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | BIT   |
|------------|----|----|----|----|----|----|----|----|-------|
| ATTEN/GAIN | C3 | C2 | C1 | CO | F3 | F2 | F1 | FO | REG 0 |

Figure 11. ML2009 Register Structure



Figure 12. Typical 8-Bit µP Interface, Double Write



Figure 13. Typical 8-Bit μP Interface, Single Write



Figure 14. Typical 16-Bit μP Interface



Figure 15. AGC for DSP or Modem Front End





Figure 16. Operation as Logarithmic D/A Converter

Figure 17. Controlling Multiple Gain/Attenuators

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML2008IP    | -40°C to 85°C     | Molded PDIP (P18) |
| ML2008IQ    | -40°C to 85°C     | Molded PLCC (Q20) |
| ML2008CP    | 0°C to +70°C      | Molded PDIP (P18) |
| ML2008CQ    | 0°C to +70°C      | Molded PLCC (Q20) |
| ML2009IP    | -40°C to 85°C     | Molded PDIP (P18) |
| ML2009IQ    | -40°C to 85°C     | Molded PLCC (Q20) |
| ML2009CP    | 0°C to +70°C      | Molded PDIP (P18) |
| ML2009CQ    | 0°C to +70°C      | Molded PLCC (Q20) |



# **Telephone Line Equalizer**

#### GENERAL DESCRIPTION

The ML2020 is a monolithic analog line equalizer for telephone applications. The ML2020 consists of a switched capacitor filter that realizes a family of frequency response curves optimized for telephone line equalization.

The ML2020 consists of a continuous anti-aliasing filter, a 60 Hz rejection highpass filter section, three programmable switched capacitor equalization filters, an output smoothing filter, a  $600\Omega$  driver, and a digital section for the serial interface.

The equalization filters adjust the slope, height, and bandwidth of the frequency response. The desired frequency response is programmed by a digital 14-bit serial input data stream.

#### **FEATURES**

- Slope, height, and bandwidth adjustable
- 60 Hz rejection filter
- On chip anti-alias filter
- Bypass mode
- Low supply current 6 mA typical from ±5V supplies
- TTL/CMOS compatible interface
- Double buffered data latch
- Selectable master clock
- 1.544 or 1.536 MHz
- Synchronous or asynchronous data loading capability
- Compatible with ML2003 and ML2004 logarithmic gain/attenuator

#### **BLOCK DIAGRAM**



#### PIN CONNECTIONS





# **PIN DESCRIPTION**

| NAME   | FUNCTION                                                                                                                                                                                       | NAME                                       | FUNCTION                                                                                                                                                                       |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLKSEL | Clock select input. This pin selects the frequency of the CLK input. If CLK is 1.536MHz, set CLKSEL = 1. If CLK is 1.544MHz, set CLKSEL = 0. Pin has an internal pullup resistor to $V_{CC}$ . | GND                                        | Digital ground. Ovolts. All digital inputs and output are referenced to this ground. Input latch clock. Digital input which loads data from the shift register into the latch. |
| SID    | Serial input data. Digital input that<br>contains serial data word which<br>controls the filter frequency re-<br>sponse setting.                                                               | V <sub>SS</sub><br>V <sub>IN</sub><br>AGND | Negative supply. – 5 volts ± 10%.<br>Analog input.<br>Analog ground. 0 volts. Analog<br>input and output are referenced t                                                      |
| LATO   | Output latch clock. Digital input which loads the data word back into the shift register from the latch.                                                                                       | V <sub>OUT</sub><br>P <sub>DN</sub>        | this ground.  Analog output.  Powerdown input. When P <sub>DN</sub> = 1                                                                                                        |
| SCK    | Shift clock. Digital input which shifts the serial data on SID into the shift register on rising edges and out onto SOD on falling edges.                                                      |                                            | device is in powerdown mode.<br>When P <sub>DN</sub> =0, device is in norm<br>operation. This pin has an interna<br>pulldown resistor to GND.                                  |
| SOD    | Serial output data. Digital output of the shift register.                                                                                                                                      | $V_{CC}$                                   | Positive supply. 5 volts $\pm 10\%$                                                                                                                                            |
| CLK    | Master clock input. Digital input which generates clocks for the switched capacitor filters. Frequency can be either 1.544 MHz or 1.536 MHz.                                                   |                                            |                                                                                                                                                                                |

# **ABSOLUTE MAXIMUM RATINGS**

# (Note 1)

| Supply Voltage                       |                                  |
|--------------------------------------|----------------------------------|
| V <sub>CC</sub>                      | +6.5V                            |
| V <sub>SS</sub>                      | 6.5V                             |
| AGND with respect to GND             | ±.5V                             |
| Analog Input and Output              | $V_{SS}$ =0.3V to $V_{CC}$ +0.3V |
| Digital Input and Outputs            | GND $-0.3$ V to $V_{CC} + 0.3$ V |
| Input Current Per Pin                |                                  |
| Power Dissipation                    | 750mW                            |
| Storage Temperature Range            | 65°C to +150°C                   |
| Lead Temperature (Soldering, 10 sec) | 300°C                            |

# **OPERATING CONDITIONS**

| Temperature Range (Note 2) |              |
|----------------------------|--------------|
| ML2020CX                   | 0°C to 70°C  |
| ML2020IX                   | 40°C to 85°C |
| Supply Voltage             |              |
| V <sub>CC</sub>            | 4V to 6V     |
| V <sub>SS</sub>            | 4V to -6V    |

**ELECTRICAL CHARACTERISTICS**Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = 5V \pm 10\%$ ,  $V_{SS} = -5V \pm 10\%$ , Data Word:  $\overline{BP} = 1$ , Other Bits = 0,  $C_L = 100$  pF,  $R_L = 600\Omega$ , dBm measurements use  $600\Omega$  as reference load,  $V_{IN} = -7$  dBm, 1kHz sinusoid CLK = 1.544MHz  $\pm 300$  Hz and digital time measured at 1.4V

| SYMBOL | PARAMETER                          | NOTES |                                                                          | CON                     | DITION         | NS                              |                          | MIN  | TYP<br>NOTE 3 | MAX                                                              | UNITS          |
|--------|------------------------------------|-------|--------------------------------------------------------------------------|-------------------------|----------------|---------------------------------|--------------------------|------|---------------|------------------------------------------------------------------|----------------|
| ANALOG |                                    | 1     |                                                                          |                         |                |                                 |                          |      | <u> </u>      |                                                                  |                |
| SR     | Response, Slope Section            | 4     | 1kHz resp<br>NL/L                                                        | oonse<br>S3             | S2             | S1                              | SO                       |      |               |                                                                  |                |
|        |                                    |       | 0 0                                                                      | 0<br>0                  | $\frac{32}{0}$ | 0                               | 1 0                      |      |               | 1.4±0.1<br>2.6±0.2                                               | dB<br>dB       |
|        |                                    |       | 0                                                                        | 0                       | 1<br>0         | 0                               | 0                        |      |               | $2.6 \pm 0.2$<br>$4.7 \pm 0.2$<br>$7.8 \pm 0.2$                  | dB<br>dB       |
|        |                                    |       | 0                                                                        | 1                       | 1              | 1                               | 1<br>0                   |      |               | 11.4 ± 0.25<br>0 ± 0.1                                           | dB<br>dB       |
|        |                                    |       | 1<br>1<br>1                                                              | 0                       | 0<br>0<br>1    | 0<br>1<br>0                     | 1<br>0<br>0              |      |               | $0.4 \pm 0.1$<br>$0.9 \pm 0.2$<br>$1.8 \pm 0.2$                  | dB<br>dB<br>dB |
|        |                                    |       | 1                                                                        | 1<br>1                  | 0              | 0<br>1                          | 0<br>1                   |      |               | $3.7 \pm 0.2$<br>$6.6 \pm 0.25$                                  | dB<br>dB       |
|        |                                    |       | Reference<br>0                                                           | ed to<br>0              | 0              | 0                               | 0                        |      | -             |                                                                  |                |
| HR     | Response, Height Section           | 4     | 3250 Hz response referenced to 1kHz response with BP = 1, other bits = 0 |                         |                |                                 |                          |      |               |                                                                  |                |
|        |                                    |       | NL/L                                                                     | H3                      | H2             | H1                              | <u>H0</u>                |      |               |                                                                  |                |
|        |                                    |       | 0 0                                                                      | 0<br>0<br>0             | 0<br>0<br>0    | 0<br>0<br>1                     | 0<br>1<br>0              |      |               | $0 \pm 0.1$<br>$0.6 \pm 0.2$<br>$1.2 \pm 0.2$                    | dB<br>dB<br>dB |
|        |                                    |       | 0 0                                                                      | 0<br>1<br>1             | 1<br>0<br>1    | 0 0 1                           | 0 0                      |      |               | 2.4±0.2<br>5.8±0.3<br>11.2±0.3                                   | dB<br>dB<br>dB |
| BR     | Response, Bandwidth<br>Section (Q) | 4     | NL/L                                                                     | B3 B2 B                 | 1 B0           | H3 H2                           | H1 H0                    |      |               |                                                                  | L GB           |
|        |                                    |       | 0 0 0 0 0 0                                                              | 0 0 0<br>0 0<br>0 1 0   |                | 1 1<br>1 1<br>1 1<br>1 1<br>1 1 | 1 1<br>1 1<br>1 1<br>1 1 |      | -             | 16.1 ± 2.0<br>14.2 ± 1.5<br>12.6 ± 1.5<br>9.1 ± 1.0<br>3.6 ± 0.5 |                |
|        |                                    |       | 0                                                                        | 1 1                     | 1 1            | 1 1                             | 1 1                      |      |               | 1.2 ± 0.35                                                       |                |
| PK     | BW Peak Frequency                  | 4     | H3 thru I                                                                | H0 = 1                  |                |                                 |                          | 3230 | 3250          | 3270                                                             | Hz             |
| AG     | Absolute Gain, Flat<br>Response    | 4     | 1 to 4 kHz                                                               | Z                       |                |                                 | -                        | -0.1 | +0.1          | +0.3                                                             | dB             |
| AGB    | Absolute Gain, Bypass Mode         | 4     | 0.3 to 4 k                                                               | $Hz, \overline{BP} = 0$ |                |                                 |                          | -0.1 | +0.1          | +0.3                                                             | dB             |
| ICN    | Idle Channel Noise                 | 4     | $V_{IN} = 0$                                                             |                         |                |                                 |                          |      | 3             | 8                                                                | dBrnc          |
|        |                                    |       | $V_{IN} = 0$ ,                                                           | All Data E              | Bits = 1       |                                 |                          |      | 9             |                                                                  | dBrnc          |

# **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = 5V \pm 10\%$ ,  $V_{SS} = -5V \pm 10\%$ , Data Word:  $\overline{BP} = 1$ , Other Bits = 0,  $C_L = 100\,\mathrm{pF}$ ,  $R_L = 600\,\Omega$ , dBm measurements use  $600\,\Omega$  as reference load,  $V_{IN} = -7\,\mathrm{dBm}$ ,  $1\,\mathrm{kHz}$  sinusoid CLK = 1.544 MHz  $\pm$  300 Hz and digital time measured at 1.4V

| SYMBOL                           | PARAMETER                                         | NOTES | CONDITIONS                                                                                                | MIN  | TYP<br>NOTE 4 | MAX          | LIMIT<br>UNITS |
|----------------------------------|---------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------|------|---------------|--------------|----------------|
| ANALOG                           |                                                   |       |                                                                                                           |      |               |              |                |
| HD                               | Harmonic Distortion                               | 4     | V <sub>IN</sub> = 5 dBm, 1kHz<br>Measure 2nd, 3rd, harmonic<br>relative to fundamental                    |      |               | - 48         | dB             |
| SD                               | Signal to Distortion                              | 4     | V <sub>IN</sub> = -12 dBm, 1kHz<br>C msg weighted                                                         | +48  |               |              | dB             |
| SFN                              | Single Frequency Noise                            | 5     | V <sub>IN</sub> =0,<br>4kHz≤frequency≤150kHz                                                              |      |               | - 50         | dBm            |
| PSRR                             | Power Supply Rejection                            | 4     | $200 \text{mV}_{\text{p-p}}$ , 1kHz sine, $V_{\text{IN}} = 0$<br>on $V_{\text{CC}}$<br>on $V_{\text{SS}}$ |      |               | - 40<br>- 40 | dB<br>dB       |
| Z <sub>IN</sub>                  | Input Impedance, V <sub>IN</sub>                  | 4     |                                                                                                           | 100  |               |              | kΩ             |
| V <sub>OS</sub>                  | Output Offset Voltage                             | 4     | $V_{IN} = 0$                                                                                              |      |               | ±50          | mV             |
| V <sub>INR</sub>                 | Input Voltage Range                               | 4     |                                                                                                           | ±2.0 |               | 4/11/11/11   | V              |
| $V_{OSW}$                        | Output Voltage Swing                              | 4     | $R_L = 600 \Omega$                                                                                        | ±2.0 |               |              | V              |
| DIGITAL A                        | AND DC                                            |       |                                                                                                           |      |               |              |                |
| V <sub>IL</sub>                  | Digital Input Low Voltage                         | 4     |                                                                                                           |      |               | 0.8          | V              |
| V <sub>IH</sub>                  | Digital Input High Voltage                        | 4     |                                                                                                           | 2.0  |               |              | V              |
| $V_{OL}$                         | Digital Output Low Voltage                        | 4     | $I_{OL} = 2  \text{mA}$                                                                                   |      |               | 0.4          | V              |
| <br>V <sub>ОН</sub>              | Digital Output High Voltage                       | 4     | $I_{OH} = -1mA$                                                                                           | 4.0  |               |              | V              |
| I <sub>LCLK</sub>                | Input Current, CLK SEL                            | 4     | V <sub>IN</sub> = 0                                                                                       | 3    |               | 100          | μΑ             |
| I <sub>LPDN</sub>                | Input Current, PDN                                | 4     | $V_{IN} = V_{CC}$                                                                                         | -3   |               | -100         | μΑ             |
| IL                               | Input Current, All Other Inputs                   | 4     | $V_{IN} = 0 - V_{CC}$                                                                                     |      |               | ±10          | μΑ             |
| I <sub>CC</sub>                  | V <sub>CC</sub> Supply Current                    | 4     | No output load, $V_{IL} = GND$ , $V_{IH} = V_{CC}$ , $V_{IN} = 0$                                         |      |               | 10           | mA             |
| l <sub>SS</sub>                  | V <sub>SS</sub> Supply Current                    | 4     | No output load, $V_{IL} = GND$ , $V_{IH} = V_{CC}$ , $V_{IN} = 0$                                         |      |               | -10          | mA             |
| I <sub>CCP</sub>                 | V <sub>CC</sub> Supply Current,<br>Powerdown Mode | 4     | No output load, $V_{IL} = GND$ , $V_{IH} = V_{CC}$                                                        |      |               | 1.2          | mA             |
| I <sub>SSP</sub>                 | V <sub>SS</sub> Supply Current,<br>Powerdown Mode | 4     | No output load, $V_{IL} = GND$ , $V_{IH} = V_{CC}$                                                        |      | -             | -1.2         | mA             |
| AC CHAR                          | ACTERISTICS                                       |       |                                                                                                           |      |               |              |                |
| t <sub>DC</sub>                  | Clock Duty Cycle                                  | 5     |                                                                                                           | 40   |               | 60           | %              |
| t <sub>SCK</sub>                 | SCK On/Off Period                                 | 4     |                                                                                                           | 250  |               |              | ns             |
| t <sub>S</sub>                   | SID Data Setup Time                               | 4     |                                                                                                           | 50   |               |              | ns             |
| t <sub>H</sub>                   | SID Data Hold Time                                | 4     |                                                                                                           | 50   |               |              | ns             |
| t <sub>D</sub>                   | SOD Data Delay                                    | 4     |                                                                                                           | 0    |               | 125          | ns             |
| t <sub>IPW</sub>                 | LATI Pulse Width                                  | 4     |                                                                                                           | 50   |               |              | ns             |
| t <sub>OPW</sub>                 | LATO Pulse Width                                  | 4     |                                                                                                           | 50   |               |              | ns             |
| $t_{IS,}t_{OS}$                  | LATI, LATO Setup Time                             | 4     |                                                                                                           | 50   |               |              | ns             |
| t <sub>IH,</sub> t <sub>OH</sub> | LATI, LATO Hold Time                              | 5     |                                                                                                           | 50   |               |              | ns             |
| t <sub>PLD</sub>                 | SOD Parallel Load Delay                           | 4     | -                                                                                                         | 0    |               | 125          | ns             |

**Note 1:** Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2:  $0^{\circ}$ C to  $+70^{\circ}$ C and  $-40^{\circ}$ C to  $+85^{\circ}$ C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.

Note 3: Typicals are parametric norm at 25°C.

**Note 4:** Parameter guaranteed and 100% production tested.

Note 5: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.



TIMING PARAMETERS ARE REFERENCED TO THE 1.4 VOLT MIDPOINT.

Figure 1. Serial Timing Diagram





Figure 2. Typical Slope Filter Response — NL/L = 0B3-B0, H3-H0 = 0000, S3-S0 = 0000 to 1111.





Figure 3. Typical Slope Filter Response — NL/L = 1 B3-B0, H3-H0 = 0000, S3-S0 = 0000 to 1111.





Figure 4. Typical Height Filter Response — NL/L = 083-B0, S3-S0 = 0000; H3-H0 = 0000 to 1111.





Figure 5. Typical Bandwidth Filter Response — NL/L = 0 H3-H0 = 1111; S3-S0 = 0000; B3-B0 = 0000 to 1111.

#### 1.0 FUNCTIONAL DESCRIPTION

The ML2020 consists of a continuous anti-alias filter, a 60 Hz reject highpass filter section, three programmable switched capacitor equalization filters, an output smoothing filter, an output driver, and a digital section for the serial interface.

#### 1.1 Anti-Alias Filter

The first section is a continuous anti-alias filter. This filter is needed to prevent aliasing of high frequency signals present on the input into the passband by the sampling action of the switched capacitor filters. This section is a continuous second order lowpass filter with a typical 3 dB frequency at 20 kHz and 30 dB of rejection at 124 kHz.

#### 1.2 60 Hz Rejection Filter

The 60 Hz section is a highpass switched capacitor filter designed to reject DC offsets and low frequency signals present on the input. This filter is a first order section with a typical 3 dB frequency at 135 Hz.

#### 1.3 Equalization Filters

The equalizer filters follow the 60 Hz highpass section. These programmable filters implement a family of frequency response curves intended to compensate for the response of telephone lines.

This filter is composed of three distinct sections: slope, height, and bandwidth.

#### 1.3.1 Response of Slope, Height, and Bandwidth

The family of response curves generated by the slope section are shown in Figures 2 and 3. There are 4 slope select bits, S3-S0. These bits alter the slope of the highpass response under 1000 Hz, and as a result, the absolute gain above 1000 Hz will be unique for each setting. Table 1 gives typical 1 kHz gain values for all slope settings.

Table 1. Typ. 1kHz Gain for Slope Settings

| Slope   | Rel 1kHz Gain (dB) |        |  |  |
|---------|--------------------|--------|--|--|
| Setting | NL/L=1             | NL/L≈0 |  |  |
| 0       | 0.0                | Rel    |  |  |
| 1       | 0.4                | 1.4    |  |  |
| 2       | 0.9                | 2.6    |  |  |
| 3       | 1.4                | 3.7    |  |  |
| 4       | 1.8                | 4.7    |  |  |
| 5       | 2.3                | 5.5    |  |  |
| 6       | 2.8                | 6.3    |  |  |
| 7       | 3.4                | 7.2    |  |  |
| 8       | 3.7                | 7.8    |  |  |
| 9       | 4.2                | 8.4    |  |  |
| 10      | 4.6                | 9.0    |  |  |
| . 11    | 5.0                | 9.5    |  |  |
| 12      | 5.4                | 10.0   |  |  |
| 13      | 5.8                | 10.5   |  |  |
| 14      | 6.2                | 11.0   |  |  |
| 15      | 6.6                | 11.4   |  |  |

HT, BW Bits = 0

There is an additional bit, NL/L, that also affects the highpass response of the slope filter. The slope response curves in Figure 2 are with NL/L=0. These same response curves are shown in Figure 3 with NL/L=1. Notice that the NL/L bit adds more droop in the highpass response below 2500 Hz.

The family of response curves generated by the height section are shown in Figure 4. There are 4 height select bits, H3-H0. This section creates a peak in the response at 3250 Hz and this filter controls the amount of peaking. Table 2 gives typical 1kHz gain values for all height and bandwidth settings.

Table 2. Typ. 1kHz Gain for HT and BW Settings

|            | Relative 1kHz Gain (dB) |     |   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|------------|-------------------------|-----|---|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
|            | HT Setting              |     |   |     |     |     |     |     |     |     |     |     |     |     |     |     |     |
|            | T                       | 0   | 1 | 2   | 3   | 4   | 5   | 6   | 7   | 8   | 9   | 10  | 11  | 12  | 13  | 14  | 15  |
| 0          | 1                       | Rel | 0 | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 1          | L                       | 0   | 0 | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 2          |                         | 0   | 0 | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 3          | ;                       | 0   | 0 | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 4          |                         | 0   | 0 | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0.1 |
| 5          |                         | 0   | 0 | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0.1 | 0.1 | 0.1 | 0.1 |
| BW Setting | ,                       | 0   | 0 | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0.1 | 0.1 | 0.1 | 0.1 | 0.1 | 0.1 |
| J.S. 7     | ' L                     | 0   | 0 | 0   | 0   | 0   | 0   | 0   | 0   | 0.1 | 0.1 | 0.1 | 0.1 | 0.1 | 0.2 | 0.2 | 0.2 |
|            |                         | 0   | 0 | 0   | 0   | 0   | 0   | 0.1 | 0.1 | 0.1 | 0.1 | 0.1 | 0.2 |     | 0.3 |     |     |
| 9          | '                       | 0   | 0 | 0   | 0   | 0   | 0.1 | 0.1 | 0.1 | 0.1 | 0.2 | 0.2 | 0.3 | 0.3 | 0.4 | 0.5 | 0.6 |
| 10         |                         | 0   | 0 | 0   | 0   | 0.1 | 0.1 | 0.1 | 0.1 |     |     |     |     |     | 0.6 |     |     |
| 1          | 1                       | 0   | 0 | 0   | 0.1 | 0.1 | 0.1 | 0.2 | 0.2 | 0.3 | 0.4 | 0.4 | 0.5 | 0.7 | 0.8 | 0.9 | 1.1 |
| 1:         |                         | 0   | 0 | 0.1 | 0.1 | 0.1 |     |     |     |     |     |     | 0.8 | 1.0 | 1.1 | 1.4 | 1.6 |
| 1          | 3                       | 0   | 0 | 0.1 | 0.1 | 0.2 | 0.3 | 0.4 | 0.5 | 0.6 | 8.0 | 0.9 | 1.1 | 1.4 | 1.6 | 1.9 | 2.3 |
| 1          |                         | 0   | 0 | 0.1 | 0.1 |     |     |     |     | 0.7 |     | 1.0 | 1.2 | 1.5 | 1.7 | 2.0 | 2.4 |
| 1          | 5                       | 0   | 0 | 0.1 | 0.1 | 0.2 | 0.3 | 0.4 | 0.5 | 0.7 | 0.9 | 1.1 | 1.3 | 1.6 | 1.8 | 2.1 | 2.5 |

Slope Bits = 0

The family of response curves generated by the bandwidth section is shown in Figure 5 There are 4 bandwidth select bits, B3-B0. This section causes the response of the 3250 Hz peak to be widened, and as a result, this filter controls the bandwidth of the 3250 Hz peaked region.

#### 1.3.2 Transfer Function

The transfer function for the ML2020 is shown below. This transfer function is valid for magnitude response only. The actual magnitude response from an individual device may deviate from the computed response from the transfer function by typically 0– $0.2\,\mathrm{dB}$ .

$$H\left(s\right) = \frac{-s}{s+a} \times \frac{c\left(s+b\right)}{b\left(s+c\right)} \times \frac{\left[s^2+h\left(\omega_0/Q\right)s+\omega_0^2\right]}{\left[s^2+\left(\omega_0/Q\right)s+\omega_0^2\right]} \times \frac{\left[\sin\left(\pi f/f_c\right)\right]}{\left(\pi f/f_c\right)}$$

 $s = i \times 256000 \times \tan (\pi f / 128000)$ 

a = 848.230  $\omega_0 = 20463.77$ fc = 128000

b,c : See Table 3. (slope)
Q : See Table 4. (bandwidth)
h : See Table 5. (height)

| Table 3. | Slope Response Factors | s (b, c)     |
|----------|------------------------|--------------|
|          | b                      | b            |
| S3-0     | NL/L=0                 | NL/L = 1     |
| 0000     | 2.371759E+03           | 1.116280E+04 |
| 0001     | 1.985920E+03           | 9.345141E+03 |
| 0010     | 1.701779E+03           | 8.007156E+03 |
| 0011     | 1.493571E+03           | 7.026999E+03 |
| 0100     | 1.326721E+03           | 6.241681E+03 |
| 0101     | 1.196668E+03           | 5.629636E+03 |
| 0110     | 1.087277E+03           | 5.114881E+03 |
| 0111     | 9.983588E+02           | 4.696487E+03 |
| 1000     | 9.179889E+02           | 4.318339E+03 |
| 1001     | 8.537864E+02           | 4.016273E+03 |
| 1010     | 7.966049E+02           | 3.747249E+03 |
| 1011     | 7.478074E+02           | 3.517676E+03 |
| 1100     | 7.035099E+02           | 3.309279E+03 |
| 1101     | 6.651771E+02           | 3.128945E+03 |
| 1110     | 6.299477E+02           | 2.963214E+03 |
| 1111     | 5.990361E+02           | 2.817797E+03 |
|          | C                      | 6            |

| S3-0 | c<br>NL/L=0  | c<br>NL/L=1  |   |
|------|--------------|--------------|---|
| XXXX | 2.371759E+03 | 1.116280E+04 | _ |

| Table 4.<br>B3-0 | Slope Respons<br>Q | se Factors (b, c) |  |
|------------------|--------------------|-------------------|--|
| 0000             | 17.444906          |                   |  |
| 0001             | 15.386148          |                   |  |
| 0010             | 13.652451          |                   |  |
| 0011             | 11.593677          |                   |  |
| 0100             | 9.859960           |                   |  |
| 0101             | 8.017864           |                   |  |
| 0110             | 6.392453           |                   |  |
| 0111             | 5.092080           |                   |  |
| 1000             | 3.900003           |                   |  |
| 1001             | 3.141338           |                   |  |
| 1010             | 2.599369           |                   |  |
| 1011             | 2.165724           |                   |  |
| 1100             | 1.731965           |                   |  |
| 1101             | 1.406509           |                   |  |
| 1110             | 1.352248           |                   |  |
| 1111             | 1.297981           |                   |  |

| Table 5.<br>Code | Height Response Factors (h)<br>h |  |
|------------------|----------------------------------|--|
| 0000             | 1.000000                         |  |
| 0001             | 1.071519                         |  |
| 0010             | 1.148154                         |  |
| 0011             | 1.230269                         |  |
| 0100             | 1.318257                         |  |
| 0101             | 1.445438                         |  |
| 0110             | 1.603245                         |  |
| 0111             | 1.757924                         |  |
| 1000             | 1.949845                         |  |
| 1001             | 2.137962                         |  |
| 1010             | 2.317395                         |  |
| 1011             | 2.540973                         |  |
| 1100             | 2.786121                         |  |
| 1101             | 3.019951                         |  |
| 1110             | 3.311311                         |  |
| 1111             | 3.672823                         |  |
|                  |                                  |  |

#### 1.4 Smoothing Filter

The equalizer filters are followed by a continuous second order smoothing filter that removes the high frequency sample information generated by the action of the switched capacitor filters. This filter provides a continuous analog signal at the output,  $V_{\rm OLIT}$ .

#### 1.5 Output Buffer

The final stage in the ML2020 is the output buffer. This amplifier has internal gain of 1 and is capable of driving  $600\,\Omega$ ,  $100\,pF$  loads. Thus, it is suitable for driving telephone hybrids directly without any external amplifier.

#### 1.6 Bypass Mode

The <u>fil</u>ter sections can be bypassed by setting the bypass data bit, BP, to 0. Since the switched capacitor filters are bypassed in this mode, frequency response effects of the switched capacitor filters are eliminated. Thus, this mode offers very flat response and low noise over the 300–4000 Hz frequency range.

#### 1.7 Filter Clock

The master clock, CLK, is used to generate the internal clocks for the switched capacitor filters. The frequency of CLK can be either 1.544MHz or 1.536MHz. However, the internal clock frequency must be kept at 1.536MHz to guarantee accurate frequency response. The CLKSEL pin enables a bit swallower circuit to keep the internal clock frequency set to 1.536MHz. When 1.544MHz clock is used, CLKSEL should be set to logic level 0, and one bit out of every 193 bits is removed (swallowed) to reduce the internal frequency to 1.536MHz. When 1.536MHz clock is used, CLKSEL should be set to logic level 1, and the internal clock rate is the same as the external clock rate.

#### 1.8 Serial Interface

The architecture of the digital section is shown in the preceding block diagram.

A timing diagram for the serial interface is shown in Figure 6. The serial input data, SID, is loaded into a shift register on rising edges of the shift clock, SCK. The data word is parallel loaded into a latch when the input latch signal, LATI, is high. The LATI pulse must occur when SCK is low. A new data word can be loaded into the shift register without disturbing the existing data word in the latch.

The parallel outputs of the latch control the filter response curves. The order of the data word bits in the latch is shown in Figure 7.

Note that bit 0 is the first bit of the data word clocked into the shift register.

The device has the capability to read out the data word stored in the latch. This is done by parallel loading the data from the latch back into the shift register when the latch signal, LATO, is high. The LATO pulse must occur when SCK is low. Then, the data word can be shifted out of the register serially to the output, SOD, on falling edges of the shift clock, SCK.

The loading and reading of the data word can be done continuously or in bursts. Since the shift register and latch

circuitry inside the device is static, there are no minimum frequency requirements on the clocks or data pulses. However, there is some coupling of the digital signals into the analog section. If this coupling is undesirable, the data can be clocked in bursts during non critical intervals, or the data rate can be done at a frequency outside the analog frequency range.

The clocks used to shift and latch data (SCK, LATI, LATO) are not related internally to the master clock and can occur asynchronous to CLK.



| NL/L |    | SLC       | PE         |     |    | BAND | WIDTH |    |    | HEI | GHT |    | BYPASS |                     |
|------|----|-----------|------------|-----|----|------|-------|----|----|-----|-----|----|--------|---------------------|
| NL/L | 53 | <b>S2</b> | <b>S</b> 1 | 50  | В3 | B2   | B1    | BO | Н3 | H2  | H1  | H0 | BP     | <b>←</b> FUNCTION   |
| 13   | 12 | 11        | 10         | 9 " | 8  | 7    | 6     | 5  | 4  | 3   | 2   | 1  | 0      | <b>←</b> BIT NUMBER |

Figure 7. 14-Bit Latch

# **POWERDOWN MODE**

A powerdown mode can be selected with pin  $P_{DN}$ . When  $P_{DN}=1$ , the device is powered down. In this state, the power consumption is reduced by removing power from the analog section and forcing the analog output,  $V_{OUT}$ , to a high impedance state. While the device is in power down mode, the digital section is still functional and the current data word remains stored in the latch. The master clock, CLK, can be left active or removed during powerdown mode. When  $P_{DN}=0$ , the device is in normal operation.

## **POWER SUPPLIES**

The digital section inside the device is powered between  $V_{CC}$  and GND, or 5 volts. The analog section is powered between  $V_{CC}$  and  $V_{SS}$ , or  $\pm 5$  volts. The analog section uses AGND as the reference point.

GND and AGND are totally isolated inside the device to minimize coupling from the digital section into the analog section. Typically this is less than  $100\,\mu\text{V}$ . However, AGND and GND should be tied together physically near the device and close to the common power supply ground connection.

The power supply rejection of  $V_{CC}$  and  $V_{SS}$  to the analog output is greater than  $-60\,\mathrm{dB}$  at 1kHz, typically. If decoupling of the power supplies is still necessary in a system,  $V_{CC}$  and  $V_{SS}$  should be decoupled with respect to AGND.



Figure 8. Typical Serial Interface



Figure 9. Controlling Multiple ML2020 and ML2004 With Only 3 Digital Lines Using One Long Data Word

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE            |  |  |
|-------------|-------------------|--------------------|--|--|
| ML2020CP    | 0°C to 70°C       | Molded DIP (P16)   |  |  |
| ML2020CS    | 0°C to 70°C       | Molded SOIC (S18)  |  |  |
| ML2020IP    | -40°C to 85°C     | Molded DIP (P16)   |  |  |
| ML2020IS    | -40°C to 85°C     | Molded SOIC (\$18) |  |  |



# ML2021

# **Telephone Line Equalizer**

#### **GENERAL DESCRIPTION**

The ML2021 is a monolithic analog line equalizer for telephone applications. The ML2021 consists of a switched capacitor filter that realizes a family of frequency response curves optimized for telephone line amplitude equalization while minimizing group delay. This ML2021 is the same function as the ML2020 telephone equalizer without the 60Hz rejection filter.

The ML2021 consists of a continuous anti-aliasing filter, three programmable switched capacitor equalization filters, an output smoothing filter, a  $600\Omega$  driver, and a digital section for the serial interface.

The equalization filters adjust the slope, height, and band-width of the frequency response. The desired frequency response is programmed by a digital 14-bit serial input data stream.

#### **FEATURES**

- Slope, height, and bandwidth adjustable
- Optimized group delays (500 Hz to 6.4 kHz)
- On chip anti-alias filter
- Bypass mode
- Low supply current 6mA typical from ±5V supplies
- TTL/CMOS compatible interface
- Double buffered data latch
- Selectable master clock 1.544 or 1.536 MHz
- Synchronous or asynchronous data loading capability
- Compatible with ML2003 and ML2004 logarithmic gain/attenuator

## **BLOCK DIAGRAM**

# PIN CONNECTIONS







# **PIN DESCRIPTION**

| NAME   | FUNCTION                                                                                                                                     | NAME                                                                                                                                                                                                                                                                 | FUNCTION                                                                                                                                          |  |  |  |  |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| CLKSEL | Clock select input. This pin selects the frequency of the CLK input. If CLK is 1.536MHz, set CLKSEL=1.                                       | GND                                                                                                                                                                                                                                                                  | Digital ground. Ovolts. All digital inputs and output are referenced to this ground.                                                              |  |  |  |  |
|        | If CLK is 1.544MHz, set CLKSEL = 0. Pin has an internal pullup resistor to $V_{CC}$ .                                                        | GND Digital gr inputs an to this gr LATI Input late which los register ir  V <sub>SS</sub> Negative V <sub>IN</sub> Analog ir AGND Analog g input and this grout V <sub>OUT</sub> Analog o P <sub>DN</sub> Powerdor device is When P <sub>E</sub> operatior pulldowr | Input latch clock. Digital input which loads data from the shift register into the latch.                                                         |  |  |  |  |
| SID    | Serial input data. Digital input that                                                                                                        | $V_{SS}$                                                                                                                                                                                                                                                             | Negative supply. $-5$ volts $\pm 10\%$ .                                                                                                          |  |  |  |  |
|        | contains serial data word which                                                                                                              | $V_{IN}$                                                                                                                                                                                                                                                             | Analog input.                                                                                                                                     |  |  |  |  |
|        | controls the filter frequency response setting.                                                                                              | AGND                                                                                                                                                                                                                                                                 | Analog ground. Ovolts. Analog input and output are referenced to                                                                                  |  |  |  |  |
| LATO   | Output latch clock. Digital input                                                                                                            |                                                                                                                                                                                                                                                                      | this ground.                                                                                                                                      |  |  |  |  |
|        | which loads the data word back into the shift register from the                                                                              | $V_{OUT}$                                                                                                                                                                                                                                                            | Analog output.                                                                                                                                    |  |  |  |  |
|        | latch.                                                                                                                                       | $P_{DN}$                                                                                                                                                                                                                                                             | Powerdown input. When $P_{DN} = 1$ ,                                                                                                              |  |  |  |  |
| SCK    | Shift clock. Digital input which shifts the serial data on SID into the shift register on rising edges and out onto SOD on falling edges.    |                                                                                                                                                                                                                                                                      | device is in powerdown mode.<br>When P <sub>DN</sub> = 0, device is in normal<br>operation. This pin has an internal<br>pulldown resistor to GND. |  |  |  |  |
| SOD    | Serial output data. Digital output of the shift register.                                                                                    | $V_{CC}$                                                                                                                                                                                                                                                             | Positive supply. 5 volts $\pm 10\%$                                                                                                               |  |  |  |  |
| CLK    | Master clock input. Digital input which generates clocks for the switched capacitor filters. Frequency can be either 1.544 MHz or 1.536 MHz. |                                                                                                                                                                                                                                                                      |                                                                                                                                                   |  |  |  |  |

# **ABSOLUTE MAXIMUM RATINGS**

#### (Note 1)

| Supply Voltage                       |                                  |
|--------------------------------------|----------------------------------|
| V <sub>CC</sub>                      | +6.5V                            |
| V <sub>SS</sub>                      |                                  |
| AGND with respect to GND             | ±.5V                             |
| Analog Input and Output              | $V_{SS}$ =0.3V to $V_{CC}$ +0.3V |
| Digital Input and Outputs            | . GND $-0.3V$ to $V_{CC} + 0.3V$ |
| Input Current Per Pin                | ±25mA                            |
| Power Dissipation                    |                                  |
| Storage Temperature Range            | 65°C to +150°C                   |
| Lead Temperature (Soldering, 10 sec) |                                  |

# **OPERATING CONDITIONS**

| Temperature Range (Note 2) |              |
|----------------------------|--------------|
| ML2021CX                   | 0°C to 70°C  |
| ML2021IX                   | 40°C to 85°C |
| Supply Voltage             |              |
| V <sub>CC</sub>            | 4V to 6V     |
| V <sub>SS</sub>            | 4V to -6V    |
|                            |              |
|                            |              |

**ELECTRICAL CHARACTERISTICS**Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = 5V \pm 10\%$ ,  $V_{SS} = -5V \pm 10\%$ , Data Word:  $\overline{BP} = 1$ , Other Bits = 0,  $C_L = 100$  pF,  $R_L = 600$  Ω, dBm measurements use 600 Ω as reference load,  $V_{IN} = -7$  dBm, 1kHz sinusoid CLK = 1.544MHz  $\pm$  300 Hz and digital time measured at 1.4V

| SYMBOL | PARAMETER                       | NOTES |                                                    | C          | OND     | ITIO      | NS    |           |          |           | MIN  | TYP<br>NOTE 3 | MAX                            | UNITS    |
|--------|---------------------------------|-------|----------------------------------------------------|------------|---------|-----------|-------|-----------|----------|-----------|------|---------------|--------------------------------|----------|
| ANALOG |                                 |       |                                                    |            |         |           |       |           |          |           | ~~~  | L             | 1                              | J        |
| SR     | Response, Slope Section         | 4     | 1kHz res                                           |            |         | C2        |       | C1        |          | 60        |      |               |                                | T        |
|        |                                 |       |                                                    | <u>S</u>   |         | <u>S2</u> |       | <u>S1</u> |          | <u>S0</u> |      |               |                                |          |
|        |                                 |       | 0                                                  | 0          |         | 0         |       | 0         |          | 1         |      |               | 1.4 ± 0.1                      | dB       |
|        |                                 |       | 0                                                  | 0          |         | 0         |       | 1<br>0    |          | 0         |      |               | $2.6 \pm 0.2$                  | dB       |
|        |                                 |       | 0                                                  | 1          |         | 0         |       | 0         |          | 0         |      |               | $4.7 \pm 0.2$<br>$7.8 \pm 0.2$ | dB<br>dB |
|        |                                 |       | 0                                                  | 1          |         | 1         |       | 1         |          | 1         |      |               | $11.4 \pm 0.25$                | dB       |
|        |                                 |       | ı                                                  | o          |         | ó         |       | ò         |          | o l       |      |               | 0±0.1                          | dB       |
|        |                                 |       | 1                                                  | 0          |         | 0         |       | Ō         |          | 1         |      |               | $0.4 \pm 0.1$                  | dB       |
|        |                                 |       | 1                                                  | 0          |         | 0         |       | 1 -       |          | 0         |      |               | $0.9 \pm 0.2$                  | dB       |
|        |                                 |       | 1                                                  | 0          |         | 1         |       | 0         |          | 0         |      |               | $1.8 \pm 0.2$                  | dB       |
|        |                                 |       | 1                                                  | 1          |         | 0         |       | 0         |          | 0         |      |               | $3.7 \pm 0.2$                  | dB       |
|        |                                 |       | 1                                                  |            |         | 1         |       | 1         |          | 1         |      |               | $6.6 \pm 0.25$                 | dB       |
|        |                                 |       | Reference<br>0                                     | ea to<br>C | )       | 0         |       | 0         |          | 0         |      |               |                                |          |
| HR     | Response, Height Section        | 4     | 3250Hz                                             | respons    | se refe |           | ed to |           | 7        |           |      |               |                                |          |
|        | , , , , , , , ,                 |       | response with $\overline{BP} = 1$ , other bits = 0 |            |         |           |       |           |          |           |      |               |                                |          |
|        |                                 |       | NL/L                                               | Н          | 3       | H2        |       | H1        |          | H0        |      | -             |                                |          |
|        |                                 |       | 0                                                  | 0          | _       | 0         |       | 0         |          | 0         |      |               | $0 \pm 0.15$                   | dB       |
|        |                                 |       | 0                                                  | 0          | )       | 0         |       | 0         |          | 1         |      |               | $0.5 \pm 0.2$                  | dB       |
|        |                                 |       | 0                                                  | 0          |         | 0         |       | 1         |          | 0         |      |               | $1.1 \pm 0.2$                  | dB       |
|        |                                 |       | 0                                                  | C          |         | 1         |       | 0         |          | 0         |      |               | $2.3 \pm 0.2$                  | dB       |
|        |                                 |       | 0                                                  | 1          |         | 0         |       | 0         |          | 0         |      |               | $5.7 \pm 0.3$                  | dB       |
|        |                                 | ļ     | 0                                                  | 1          |         | 1         |       | 1         |          | 1         | -    |               | $11.1 \pm 0.3$                 | dB       |
| BR     | Response, Bandwidth             | 4     | NL/L                                               | B3 B       |         |           | H3    | H2        | H1       | H0        |      |               |                                |          |
|        | Section (Q)                     |       | 0                                                  | 0 0        |         | 0         | 1     | 1         | 1        | 1         |      |               | 16.1 ± 2.0                     |          |
|        |                                 |       | 0                                                  | 0 0        |         | 1         | 1     | 1         | 1        | 1         |      |               | 14.2 ± 1.5                     |          |
|        |                                 |       | 0                                                  | 0 0        |         | 0         | 1     | 1         | 1        | 1         |      |               | 12.6 ± 1.5<br>9.1 ± 1.0        |          |
|        |                                 |       | 0                                                  | 1 0        |         | 0         | 1     | 1         | 1        | 1         |      |               | $9.1 \pm 1.0$<br>$3.6 \pm 0.5$ | 1        |
|        |                                 |       | 0                                                  | 1 1        |         | 1         | 1     | 1         | i        | i         |      | -             | 1.2 ± 0.35                     |          |
| PK     | BW Peak Frequency               | 4     | H3 thru                                            |            | -       | •         | •     | <u> </u>  | <u>:</u> | Ė         | 3230 | 3250          | 3270                           | Hz       |
| AG     | Absolute Gain, Flat<br>Response | 4     | .5 to 4k                                           | Hz         |         |           |       |           |          |           | -0.1 | +0.1          | +0.3                           | dB       |
| AGB    | Absolute Gain, Bypass Mode      | 4     | 0.3 to 4kHz, <del>BP</del> =0                      |            |         |           |       |           |          | -0.1      | +0.1 | +0.3          | dB                             |          |
| ICN    | Idle Channel Noise              | 4     | V <sub>IN</sub> = 0                                |            |         |           |       |           |          |           |      | 3             | 8                              | dBrnc    |
|        | ·                               |       | $V_{IN} = 0$                                       | all data   | bits    | = 1       |       |           |          |           |      | 9             |                                | dBrnc    |

# **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = 5V \pm 10\%$ ,  $V_{SS} = -5V \pm 10\%$ , Data Word:  $\overline{BP} = 1$ , Other Bits = 0,  $C_L = 100$  pF,  $R_L = 600\Omega$ , dBm measurements use  $600\Omega$  as reference load,  $V_{IN} = -7$  dBm, 1kHz sinusoid CLK = 1.544MHz  $\pm 300$  Hz and digital time measured at 1.4V

| SYMBOL                           | PARAMETER                                         | NOTES | CONDITIONS                                                                                                | MIN  | TYP<br>NOTE 3 | MAX          | LIMIT<br>UNITS |
|----------------------------------|---------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------|------|---------------|--------------|----------------|
| ANALOG                           | . ,                                               |       |                                                                                                           | · ·  |               |              |                |
| HD                               | Harmonic Distortion                               | 4     | V <sub>IN</sub> = 5 dBm, 1 kHz<br>Measure 2nd, 3rd, harmonic<br>relative to fundamental                   |      |               | - 48         | dB             |
| SD                               | Signal to Distortion                              | 4     | V <sub>IN</sub> = -12 dBm, 1 kHz<br>C msg weighted                                                        | +48  |               |              | dB             |
| SFN                              | Single Frequency Noise                            | 5     | V <sub>IN</sub> =0,<br>4kHz≤frequency≤150kHz                                                              |      |               | -50          | dBm            |
| PSRR                             | Power Supply Rejection                            | 4     | $200 \text{mV}_{\text{p-p}}$ , 1kHz sine, $V_{\text{IN}} = 0$<br>on $V_{\text{CC}}$<br>on $V_{\text{SS}}$ |      |               | - 40<br>- 40 | dB<br>dB       |
| Z <sub>IN</sub>                  | Input Impedance, V <sub>IN</sub>                  | 4     |                                                                                                           | 100  |               |              | kΩ             |
| V <sub>OS</sub>                  | Output Offset Voltage                             | 4     | V <sub>IN</sub> = 0                                                                                       |      |               | ± 50         | mV             |
| V <sub>INR</sub>                 | Input Voltage Range                               | 4     |                                                                                                           | ±2.0 |               |              | V              |
| V <sub>OSW</sub>                 | Output Voltage Swing                              | 4     | $R_L = 600 \Omega$                                                                                        | ±2.0 |               |              | V              |
| DIGITAL A                        | AND DC                                            | -     |                                                                                                           |      |               |              |                |
| $V_{IL}$                         | Digital Input Low Voltage                         | 4     |                                                                                                           |      |               | 0.8          | V              |
| V <sub>IH</sub>                  | Digital Input High Voltage                        | 4     |                                                                                                           | 2.0  |               |              | V              |
| V <sub>OL</sub>                  | Digital Output Low Voltage                        | 4     | $I_{OL} = 2 \text{ mA}$                                                                                   |      |               | 0.4          | V              |
| V <sub>OH</sub>                  | Digital Output High Voltage                       | 4     | I <sub>OH</sub> = -1mA                                                                                    | 4.0  |               |              | V              |
| I <sub>LCLK</sub>                | Input Current, CLK SEL                            | 4     | V <sub>IN</sub> = 0                                                                                       | 3    |               | 100          | μΑ             |
| I <sub>LPDN</sub>                | Input Current, PDN                                | 4     | $V_{IN} = V_{CC}$                                                                                         | -3   |               | - 100        | μΑ             |
| I <sub>L</sub>                   | Input Current, All Other Inputs                   | 4     | $V_{IN} = 0$ to $V_{CC}$                                                                                  |      |               | ±10          | μА             |
| I <sub>CC</sub>                  | V <sub>CC</sub> Supply Current                    | 4     | No output load, $V_{IL} = GND$ , $V_{IH} = V_{CC}$ , $V_{IN} = 0$                                         |      |               | 10           | mA             |
| I <sub>SS</sub>                  | V <sub>SS</sub> Supply Current                    | 4     | No output load, $V_{IL} = GND$ , $V_{IH} = V_{CC}$ , $V_{IN} = 0$                                         |      |               | - 10         | mA             |
| I <sub>CCP</sub>                 | V <sub>CC</sub> Supply Current,<br>Powerdown Mode | 4     | No output load, $V_{IL} = GND$ , $V_{IH} = V_{CC}$                                                        |      |               | 1.2          | mA             |
| I <sub>SSP</sub>                 | V <sub>SS</sub> Supply Current,<br>Powerdown Mode | 4     | No output load, $V_{IL} = GND$ , $V_{IH} = V_{CC}$                                                        |      |               | -1.2         | mA             |
| AC CHAR                          | ACTERISTICS                                       |       |                                                                                                           |      |               |              |                |
| t <sub>DC</sub>                  | Clock Duty Cycle                                  | 5     |                                                                                                           | 40   |               | 60           | %              |
| t <sub>SCK</sub>                 | SCK On/Off Period                                 | 4     |                                                                                                           | 250  |               |              | ns             |
| t <sub>S</sub>                   | SID Data Setup Time                               | 4     |                                                                                                           | 50   |               |              | ns             |
| t <sub>H</sub>                   | SID Data Hold Time                                | 4     |                                                                                                           | 50   |               |              | ns             |
| t <sub>D</sub>                   | SOD Data Delay                                    | 4     |                                                                                                           | 0    |               | 125          | ns             |
| t <sub>IPW</sub>                 | LATI Pulse Width                                  | 4     |                                                                                                           | 50   |               |              | ns             |
| t <sub>OPW</sub>                 | LATO Pulse Width                                  | 4     |                                                                                                           | 50   |               |              | ns             |
| t <sub>IS</sub> ,t <sub>OS</sub> | LATI, LATO Setup Time                             | 4     |                                                                                                           | 50   |               |              | ns             |
| t <sub>IH</sub> ,t <sub>OH</sub> | LATI, LATO Hold Time                              | 5     |                                                                                                           | 50   |               |              | ns             |
| t <sub>PLD</sub>                 | SOD Parallel Load Delay                           | 4     |                                                                                                           | 0    |               | 125          | ns             |

**Note 1:** Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2:  $0^{\circ}$ C to  $+70^{\circ}$ C and  $-40^{\circ}$ C to  $+85^{\circ}$ C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.

Note 3: Typicals are parametric norm at 25°C.

Note 4: Parameter guaranteed and 100% production tested.

Note 5: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.



Figure 1. Serial Timing Diagram





Figure 2. Typical Slope Filter Response — NL/L = 0 B3-B0, H3-H0 = 0000, S3-S0 = 0000 to 1111.





Figure 3. Typical Slope Filter Response — NL/L = 1 B3-B0, H3-H0 = 0000, S3-S0 = 0000 to 1111.





Figure 4. Typical Height Filter Response — NL/L = 0 B3-B0, S3-S0 = 0000; H3-H0 = 0000 to 1111.





Figure 5. Typical Bandwidth Filter Response — NL/L = 0 H3-H0 = 1111; S3-S0 = 0000; B3-B0 = 0000 to 1111.

#### 1.0 FUNCTIONAL DESCRIPTION

The ML2021 consists of a continuous anti-alias filter, three programmable switched capacitor equalization filters, an output smoothing filter, an output driver, and a digital section for the serial interface.

#### 1.1 ANTI-ALIAS FILTER

The first section is a continuous anti-alias filter. This filter is needed to prevent aliasing of high frequency signals present on the input into the passband by the sampling action of the switched capacitor filters. This section is a continuous second order lowpass filter with a typical 3 dB frequency at 20kHz and 30dB of rejection at 124kHz.

#### 1.2 EQUALIZATION FILTERS

The programmable filters implement a family of frequency response curves intended to compensate for the response of telephone lines.

This filter is composed of three distinct sections: slope, height, and bandwidth.

# 1.2.1 RESPONSE OF SLOPE, HEIGHT, AND BANDWIDTH

The family of response curves generated by the slope section are shown in Figures 2 and 3. There are 4 slope select bits, S3-S0. These bits alter the slope of the highpass response under 1000 Hz, and as a result, the absolute gain above 1000 Hz will be unique for each setting. Table 1 gives typical 1 kHz gain values for all slope settings.

Table 1. Typ. 1kHz Gain for Slope Settings

| , ·     | •        | 0         |
|---------|----------|-----------|
| Slope   | Rel 1kHz | Gain (dB) |
| Setting | NL/L = 1 | NL/L=0    |
| 0       | 0.0      | Rel       |
| I       | 0.4      | 1.4       |
| 2       | 0.9      | 2.6       |
| 3       | 1.4      | 3.7       |
| 4       | 1.8      | 4.7       |
| 5       | 2.3      | 5.5       |
| 6       | 2.8      | 6.3       |
| 7       | 3.4      | 7.2       |
| 8       | 3.7      | 7.8       |
| 9       | 4.2      | 8.4       |
| 10      | 4.6      | 9.0       |
| 11      | 5.0      | 9.5       |
| 12      | 5.4      | 10.0      |
| 13      | 5.8      | 10.5      |
| 14      | 6.2      | 11.0      |
| 15      | 6.6      | 11.4      |

HT, BW Bits = 0

There is an additional bit, NL/L, that also affects the highpass response of the slope filter. The slope response curves in Figure 2 are with NL/L=0. These same response curves are shown in Figure 3 with NL/L=1. Notice that the NL/L bit adds more droop in the highpass response below 2500 Hz.

The family of response curves generated by the height section are shown in Figure 4. There are 4 height select bits, H3-H0. This section creates a peak in the response at 3250 Hz and this filter controls the amount of peaking. Table 2 gives typical 1kHz gain values for all height and bandwidth settings.

Table 2. Typ. 1kHz Gain for HT and BW Settings

|            |     |   |     |     | Rela | tive | 1kH: | z Ga  | in (d | B)  |     |     |     |     |     |     |
|------------|-----|---|-----|-----|------|------|------|-------|-------|-----|-----|-----|-----|-----|-----|-----|
|            |     |   |     |     |      | Н    | T Se | tting |       |     |     |     |     |     |     |     |
|            | 0   | 1 | 2   | 3   | 4    | 5    | 6    | 7     | 8     | 9   | 10  | 11  | 12  | 13  | 14  | 15  |
| 0          | Rel | 0 | 0   | 0   | 0    | 0    | 0    | 0     | 0     | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 1          | 0   | 0 | 0   | 0   | 0    | 0    | 0    | 0     | 0     | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 2          | 0   | 0 | 0   | 0   | 0    | 0    | 0    | 0     | 0     | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 3          | 0   | 0 | 0   | 0   | 0    | 0    | 0    | 0     | 0     | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 4          | 0   | 0 | 0   | 0   | 0    | 0    | 0    | 0     | 0     | 0   | 0   | 0   | 0   | 0   | 0   | 0.1 |
| 5          | 0   | 0 | 0   | 0   | 0    | 0    | 0    | 0     | 0     | 0   | 0   | 0   | 0.1 | 0.1 | 0.1 | 0.1 |
| 8W Setting | 0   | 0 | 0   | 0   | 0    | 0    | 0    | 0     | 0     | 0   | 0.1 | 0.1 | 0.1 | 0.1 | 0.1 | 0.1 |
| <b>3</b> 7 | 0   | 0 | 0   | 0   | 0    | 0    | 0    | 0     | 0.1   | 0.1 | 0.1 | 0.1 | 0.1 | 0.2 | 0.2 | 0.2 |
|            | 0   | 0 | 0   | 0   | 0    | 0    | 0.1  | 0.1   | 0.1   | 0.1 | 0.1 | 0.2 | 0.2 |     | 0.3 | 0.4 |
| 9          | 0   | 0 | 0   | 0   | 0    | 0.1  | 0.1  | 0.1   | 0.1   | 0.2 | 0.2 | 0.3 | 0.3 | 0.4 | 0.5 | 0.6 |
| 10         | 0   | 0 | 0   | 0   | 0.1  | 0.1  | 0.1  | 0.1   | 0.2   | 0.3 | 0.3 | 0.4 | 0.5 | 0.6 | 0.7 | 0.8 |
| 11         | 0   | 0 | 0   | 0.1 | 0.1  | 0.1  | 0.2  | 0.2   | 0.3   | 0.4 | 0.4 | 0.5 | 0.7 | 0.8 | 0.9 | 1.1 |
| 12         | 0   | 0 | 0.1 | 0.1 | 0.1  | 0.2  | 0.2  | 0.3   | 0.4   | 0.5 | 0.7 | 8.0 | 1.0 | 1.1 | 1.4 | 1.6 |
| 13         | 0   | 0 | 0.1 | 0.1 | 0.2  | 0.3  | 0.4  | 0.5   | 0.6   | 0.8 | 0.9 | 1.1 | 1.4 | 1.6 | 1.9 | 2.3 |
| 14         | 0   | 0 | 0.1 | 0.1 | 0.2  | 0.3  | 0.4  | 0.5   | 0.7   | 0.8 | 1.0 | 1.2 | 1.5 | 1.7 | 2.0 | 2.4 |
| 15         | 0   | 0 | 0.1 | 0.1 | 0.2  | 0.3  | 0.4  | 0.5   | 0.7   | 0.9 | 1.1 | 1.3 | 1.6 | 1.8 | 2.1 | 2.5 |

Slope Bits = 0

The family of response curves generated by the bandwidth section is shown in Figure 5 There are 4 bandwidth select bits, B3-B0. This section causes the response of the 3250 Hz peak to be widened, and as a result, this filter controls the bandwidth of the 3250 Hz peaked region.

#### 1.2.2 TRANSFER FUNCTION

The transfer function for the ML2021 is shown below. This transfer function is valid for magnitude response only. The actual magnitude response from an individual device may deviate from the computed response from the transfer function by typically 0–0.2dB.

$$H\left(s\right) = \frac{c\left(s+b\right)}{b\left(s+c\right)} \times \frac{\left[s^2+h\left(\omega_{o}/Q\right)s+\omega_{o}^2\right]}{\left[s^2+\left(\omega_{o}/Q\right)s+\omega_{o}^2\right]} \times \frac{\left[sin\left(\pi f/fc\right)\right]}{\left(\pi f/fc\right)}$$

 $s = j \times 256000 \times tan (\pi f/128000)$ 

 $\omega_0 = 20463.77$  fc = 128000

b,c : See Table 3. (slope)
Q : See Table 4. (bandwidth)
h : See Table 5. (height)

#### 1.2.3 GROUP DELAY

The difference between the ML2020 and ML2021 is the elimination of a 60Hz highpass filter in order to eliminate positive group delay at low frequency.

The group delay through the ML2021 can be minimized such that less than 50µs of group delay can be achieved in both unloaded and cable loaded conditions relative to 1804Hz in the frequency range of 504 to 3004Hz. Minimum group delays are dependent upon using the proper setting for slope, height, and bandwidth for a give equalization requirement.

#### 1.3 SMOOTHING FILTER

The equalizer filters are followed by a continuous second order smoothing filter that removes the high frequency sample information generated by the action of the switched capacitor filters. This filter provides a continuous analog signal at the output,  $V_{OUT}$ .

#### 1.4 OUTPUT BUFFER

The final stage in the ML2020 is the output buffer. This amplifier has internal gain of 1 and is capable of driving  $600\,\Omega$ ,  $100\,pF$  loads. Thus, it is suitable for driving telephone hybrids directly without any external amplifier.

#### 1.5 BYPASS MODE

The <u>filter</u> sections can be bypassed by setting the bypass data bit, BP, to 0. Since the switched capacitor filters are bypassed in this mode, frequency response effects of the switched capacitor filters are eliminated. Thus, this mode offers very flat response and low noise over the 300–4000 Hz frequency range.

#### 1.6 FILTER CLOCK

The master clock, CLK, is used to generate the internal clocks for the switched capacitor filters. The frequency of CLK can be either 1.544MHz or 1.536MHz. However, the internal clock frequency must be kept at 1.536MHz to guarantee accurate frequency response. The CLKSEL pin enables a bit swallower circuit to keep the internal clock frequency set to 1.536MHz. When 1.544MHz clock is used, CLKSEL should be set to logic level 0, and one bit out of every 193 bits is removed (swallowed) to reduce the internal frequency to 1.536MHz. When 1.536MHz clock is used, CLKSEL should be set to logic level 1, and the internal clock rate is the same as the external clock rate.

#### 1.7 SERIAL INTERFACE

The architecture of the digital section is shown in the preceding block diagram.

A timing diagram for the serial interface is shown in Figure 6. The serial input data, SID, is loaded into a shift register on rising edges of the shift clock, SCK. The data word is parallel loaded into a latch when the input latch signal, LATI, is high. The LATI pulse must occur when SCK is low. A new data word can be loaded into the shift register without disturbing the existing data word in the latch.

The parallel outputs of the latch control the filter response curves. The order of the data word bits in the latch is shown in Figure 7.

3.672823

Note that bit 0 is the first bit of the data word clocked into the shift register.

The device has the capability to read out the data word stored in the latch. This is done by parallel loading the data from the latch back into the shift register when the latch signal, LATO, is high. The LATO pulse must occur when SCK is low. Then, the data word can be shifted out of the register serially to the output, SOD, on falling edges of the shift clock, SCK.

The loading and reading of the data word can be done continuously or in bursts. Since the shift register and latch

circuitry inside the device is static, there are no minimum frequency requirements on the clocks or data pulses. However, there is some coupling of the digital signals into the analog section. If this coupling is undesirable, the data can be clocked in bursts during non critical intervals, or the data rate can be done at a frequency outside the analog frequency range.

The clocks used to shift and latch data (SCK, LATI, LATO) are not related internally to the master clock and can occur asynchronous to CLK.



Figure 7. 14-Bit Latch

#### 1.8 POWERDOWN MODE

A powerdown mode can be selected with pin  $P_{DN}$ . When  $P_{DN} = 1$ , the device is powered down. In this state, the power consumption is reduced by removing power from the analog section and forcing the analog output,  $V_{OUT}$ , to a high impedance state. While the device is in power down mode, the digital section is still functional and the current data word remains stored in the latch. The master clock, CLK, can be left active or removed during powerdown mode. When  $P_{DN} = 0$ , the device is in normal operation.

#### 1.9 POWER SUPPLIES

The digital section inside the device is powered between  $V_{CC}$  and GND, or 5 volts. The analog section is powered between  $V_{CC}$  and  $V_{SS}$ , or  $\pm 5$  volts. The analog section uses AGND as the reference point.

GND and AGND are totally isolated inside the device to minimize coupling from the digital section into the analog section. Typically this is less than  $100\,\mu\text{V}$ . However, AGND and GND should be tied together physically near the device and close to the common power supply ground connection.

The power supply rejection of  $V_{CC}$  and  $V_{SS}$  to the analog output is greater than  $-60\,\text{dB}$  at 1kHz, typically. If decoupling of the power supplies is still necessary in a system,  $V_{CC}$  and  $V_{SS}$  should be decoupled with respect to AGND.

## 2.0 APPLICATIONS



Figure 8. Typical Serial Interface



Figure 9. Controlling Multiple ML2021 and ML2004 With Only 3 Digital Lines Using One Long Data Word

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |  |
|-------------|-------------------|-------------------|--|
| ML2021CP    | 0°C to 70°C       | Molded DIP (P16)  |  |
| ML2021CS    | 0°C to 70°C       | Molded SOIC (S18) |  |
| ML2021IP    | -40°C to 85°C     | Molded DIP (P16)  |  |
| ML2021IS    | -40°C to 85°C     | Molded SOIC (S18) |  |



# ML2031, ML2032

# **Tone Detector**

#### **GENERAL DESCRIPTION**

The ML2031 and ML2032 are monolithic tone detectors intended for telecommunication applications utilizing 4-wire loopback capability. The device meets or exceeds the 4-wire Maintenance Terminating Unit (MTU) requirements outlined in BELL PUB 43004.

These devices incorporate a 2713 Hz tone detector, clock oscillator, and uncommitted op amp in an 8-pin DIP. No external components are required.

The ML2031 or ML2032 can be used to detect frequencies of 1004 Hz or 2600 Hz, as the tone detector frequency template from 1000 Hz to 4000 Hz is proportional to the frequency of the external clock.

The ML2031 has two clock outputs.  $CLK_{OUT}1$  is one half the frequency of  $CLK_{IN}$ , while  $CLK_{OUT}2$  is one eighth of the frequency of  $CLK_{IN}$ . The ML2032 has an uncommitted op amp instead of the clock outputs.

#### **FEATURES**

- Meets or exceeds BELL PUB 43004 requirements
- Extended dynamic range detect 34 dBm to +6dBm no detect ≤ -40dBm
- Frequency template (f<sub>CLK IN</sub> = 12MHz)

detect 2713  $\pm$  10Hz no detect 2713  $\pm$  36Hz

- General purpose tone detect range of 1000Hz to 4000Hz
- Signal-to-guard ratio

8dB to 13dB

- No external components required
- Continuous anti-alias filter
- 60 Hz reject filter
- ±5V supplies
- Clock input

12.352 MHz, 1.544 MHz, or a 12.352 MHz crystal

- ML2031 has clock outputs of 1.544MHz and 6.176MHz
- Tone detection of 1000 Hz to 4000 Hz proportional to external clock
- ML2032 has uncommitted op amp

# **BLOCK DIAGRAMS**

#### ML2031



#### ML2032



# **PIN CONNECTIONS**





# **PIN DESCRIPTIONS**

| ML2031  |                      | ML2032                                                             |         |                   |                                                                    |  |  |  |
|---------|----------------------|--------------------------------------------------------------------|---------|-------------------|--------------------------------------------------------------------|--|--|--|
| PIN NO. | NAME                 | FUNCTION                                                           | PIN NO. | NAME              | FUNCTION                                                           |  |  |  |
| 1       | V <sub>SS</sub>      | Negative supply5V ±10%                                             | 1       | V <sub>IN</sub> + | Positive Analog input. Positive                                    |  |  |  |
| 2       | CLK <sub>OUT</sub> 1 | Clock output. Digital output from                                  |         |                   | input to the uncommitted op amp.                                   |  |  |  |
| _       | <b></b>              | oscillator divided by 2.                                           | 2       | $V_{IN}-$         | Negative Analog input. Negative                                    |  |  |  |
| 3       | CLK <sub>OUT</sub> 2 | Clock output. Digital output from                                  |         |                   | input to the uncommitted op amp.                                   |  |  |  |
|         |                      | oscillator divided by 8.                                           | 3       | $V_{SS}$          | Negative supply. $-5V \pm 10\%$                                    |  |  |  |
| 4       | TDET                 | Tone detect output. Digital output which indicates when valid      | 4       | TDET              | Tone detect output. Digital output which indicates when valid      |  |  |  |
|         |                      | 2713 Hz tone is present on analog                                  |         |                   | 2713 Hz tone is present on analog                                  |  |  |  |
|         |                      | input.                                                             |         |                   | input.                                                             |  |  |  |
| 5       | CLK <sub>IN</sub>    | Clock input. Internal clock can be generated by tying a 12.352 MHz | 5       | CLK <sub>IN</sub> | Clock input. Internal clock can be generated by tying a 12.352 MHz |  |  |  |
|         |                      | crystal between this pin and GND,                                  |         |                   | crystal between this pin and GND,                                  |  |  |  |
|         |                      | or by applying a 12.352 MHz or                                     |         |                   | or by applying a 12.352MHz or                                      |  |  |  |
|         | CVID                 | 1.544MHz clock to this pin.                                        |         | CNID              | 1.544MHz clock to this pin.                                        |  |  |  |
| 6       | GND                  | Ground. Analog and digital inputs                                  | 6       | GND               | Ground. Analog and digital inputs                                  |  |  |  |
|         |                      | and outputs are referenced to this point.                          |         |                   | and outputs are referenced to this point.                          |  |  |  |
| 7       | 1/                   | Positive supply. +5V ± 10%                                         | 7       | V                 | Positive supply. +5V ± 10%                                         |  |  |  |
|         | $V_{CC}$             |                                                                    | ,       | $V_{CC}$          |                                                                    |  |  |  |
| 8       | V <sub>IN</sub> +    | Analog input.                                                      | 8       | V <sub>OUT</sub>  | Analog output. Output of the uncommitted op amp.                   |  |  |  |

# **ABSOLUTE MAXIMUM RATINGS**

# **OPERATING CONDITIONS**

| (Note 1)                            |                                          |        |
|-------------------------------------|------------------------------------------|--------|
| Supply Voltage                      |                                          |        |
| V <sub>CC</sub>                     |                                          | +6.5V  |
| V <sub>SS</sub>                     |                                          |        |
| AGND with respect to GND            | ***************************************  | . ±.5V |
| Analog Input and Output             | V <sub>SS</sub> –0.3V to V <sub>CC</sub> | +0.3V  |
| Digital Input and Outputs           | GND -0.3V to V <sub>CC</sub>             | +0.3V  |
| Input Current Per Pin               | ±                                        | 25mA   |
| Power Dissipation                   |                                          | 50mW   |
| Storage Temperature Range           | 65°C to +                                | 150°C  |
| Lead Temperature (Soldering, 10 sec | :)                                       | 300°C  |

| Temperature Range (Note 2) |             |
|----------------------------|-------------|
| ML2031CP, ML2032CP         | 0°C to 70°C |
| ML2031IP, ML2032IP         |             |
| Supply Voltage             |             |
| V <sub>CC</sub>            | 4V to 6V    |
| V <sub>SS</sub>            |             |
|                            |             |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = 5V \pm 10\%$ ,  $V_{SS} = -5V \pm 10\%$ ,  $CLK_{IN} = 12.352$  MHz  $\pm 1200$  Hz, or  $CLK_{IN} = 1.544$  MHz  $\pm 150$  Hz,  $C_L = 100$  pF, dBm measurements use  $600\Omega$  as reference load, uncommitted op amp in unity gain configuration.

| SYMBOL           | PARAMETER                | NOTES | CONDITIONS                                                                                                              | MIN              | TYP<br>NOTE 3 | MAX                  | UNITS                                            |
|------------------|--------------------------|-------|-------------------------------------------------------------------------------------------------------------------------|------------------|---------------|----------------------|--------------------------------------------------|
| TONE DE          | TECT                     |       |                                                                                                                         |                  |               |                      | · <b>4</b> · · · · · · · · · · · · · · · · · · · |
| f <sub>TD</sub>  | Tone Detection Frequency | 4     | $V_{IN}$ = +6dBm to -34dBm                                                                                              | 2703             |               | 2723                 | Hz                                               |
| f <sub>TR</sub>  | Tone Rejection Frequency | 4     |                                                                                                                         | 2679             |               | 2747                 | Hz                                               |
| A <sub>TD</sub>  | Tone Detection Amplitude | 4     | V <sub>IN</sub> = 2703 Hz to 2723 Hz                                                                                    | -34              |               | +6                   | dBm                                              |
| A <sub>TR</sub>  | Tone Rejection Amplitude | . 4   |                                                                                                                         | -40              |               |                      | dBm                                              |
| SGM              | Signal to Guard Margin   | 4     | 800 Hz<br>1400 Hz<br>2000 Hz<br>2450 Hz<br>Signal = -13 dBm, 2713 Hz.<br>See BELL PUB 43004 sec. 2.4<br>for test method | 8<br>8<br>8<br>8 |               | 13<br>13<br>13<br>13 | dB<br>dB<br>dB<br>dB                             |
| SFI              | SF Tone Immunity         | 5     | V <sub>IN</sub> + = 2600 Hz<br>No tone detect                                                                           |                  |               | +6                   | dBm                                              |
| t <sub>TD</sub>  | Tone Detect Delay        | 4     | V <sub>IN</sub> + = -8dBm, 2713 Hz<br>Figure 1                                                                          | 0                | 10            | 30                   | ms                                               |
| t <sub>TR</sub>  | Tone Removal Delay       | 4     | V <sub>IN</sub> + = -8dBm, 2713 Hz<br>Figure 1                                                                          | 0                | 4             | 30                   | ms                                               |
| OP AMP           |                          |       |                                                                                                                         |                  |               |                      |                                                  |
| V <sub>INR</sub> | Input Voltage Range      | 5     |                                                                                                                         | ±3               |               |                      | V                                                |
| V <sub>OSW</sub> | Output Voltage Swing     | 4     | ML2032 Only                                                                                                             | ±3               |               |                      | V                                                |
| V <sub>OS</sub>  | Input Offset Voltage     | 4     | ML2032 Only                                                                                                             |                  |               | ±20                  | mV                                               |
| Z <sub>IN</sub>  | Input Impedance          | 4     |                                                                                                                         | 1                |               |                      | ΜΩ                                               |
| A <sub>VOL</sub> | DC Open Loop Gain        | 4     |                                                                                                                         | 1k               | 5k            |                      | V/V                                              |
| f <sub>UG</sub>  | Unity Gain Frequency     | 5     |                                                                                                                         | 0.5              | 1             |                      | MHz                                              |
| I <sub>CN</sub>  | Noise-<br>Input Referred | 5     | C msg weighted<br>1kHz                                                                                                  |                  | -9            | -3<br>375            | dBrnc<br>nv/√H                                   |

# **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = 5V \pm 10\%$ ,  $V_{SS} = -5V \pm 10\%$ ,  $CLK_{IN} = 12.352$  MHz  $\pm 1200$  Hz, or  $CLK_{IN} = 1.544$  MHz  $\pm 150$  Hz,  $C_L = 100$  pF, dBm measurements use  $600\Omega$  as reference load, uncommitted op amp in unity gain configuration.

| SYMBOL              | PARAMETER                             | NOTES | CONDITIONS                               | MIN | TYP<br>NOTE 3 | MAX  | UNITS              |
|---------------------|---------------------------------------|-------|------------------------------------------|-----|---------------|------|--------------------|
| DIGITAL A           | AND DC                                |       |                                          |     |               |      |                    |
| $\overline{V_{IL}}$ | Input Low Voltage, CLK <sub>IN</sub>  | 4     |                                          |     |               | 1.5  | V                  |
| V <sub>IH</sub>     | Input High Voltage, CLK <sub>IN</sub> | 4     |                                          | 3.5 |               |      | V                  |
| I <sub>IN</sub>     | Input Current, CLK <sub>IN</sub>      | 4     | CLK <sub>IN</sub> = 1.5V to 3.5V         |     | 10            | 60   | μΑ                 |
|                     |                                       | ٠.    | $CLK_{IN} = 0$ to 1.5V; 3.5V to $V_{CC}$ |     | 150           | 500  | μΑ                 |
| C <sub>IN</sub>     | Input Capacitance, CLK <sub>IN</sub>  | - 5   | 4,37                                     |     | 11            |      | pF                 |
| V <sub>OL</sub>     | Output Low Voltage                    | 4     | I <sub>OL</sub> = -2mA                   | 7   |               | 0.4  | V                  |
| V <sub>OH</sub>     | Output High Voltage                   | 4     | I <sub>OH</sub> = 2mA                    | 4.0 |               |      | V                  |
| I <sub>CC</sub>     | V <sub>CC</sub> Supply Current        | 4     | No output load                           |     |               | 7.5  | mA                 |
| I <sub>SS</sub>     | V <sub>SS</sub> Supply Current        | 4     | No output load                           |     |               | -4.5 | mA                 |
| CLOCK O             | UTPUT                                 |       |                                          |     |               |      | 7 (                |
| f <sub>CLK</sub> 1  | CLK <sub>OUT</sub> 1 Output Frequency | 4     | Figure 2                                 | 1/2 |               | 1/2  | f <sub>CLK</sub> 1 |
| f <sub>CLK</sub> 2  | CLK <sub>OUT</sub> 2 Output Frequency | 4     | Figure 2                                 | 1/8 |               | 1/8  | f <sub>CLK</sub> 1 |
| t <sub>1R</sub>     | CLK <sub>OUT</sub> 1 Output Rise Time | 4     | Figure 2, C <sub>L</sub> = 50pF          | 0   |               | 20   | ns                 |
| t <sub>1F</sub>     | CLK <sub>OUT</sub> 1 Output Fall Time | 4     | Figure 2, C <sub>L</sub> = 50pF          | 0   |               | 20   | ns                 |
| t <sub>2R</sub>     | CLK <sub>OUT</sub> 2 Output Rise Time | 4     | Figure 2, C <sub>L</sub> = 50pF          | 0   |               | 20   | ns                 |
| t <sub>2F</sub>     | CLK <sub>OUT</sub> 2 Output Fall Time | 4     | Figure 2, C <sub>L</sub> = 50pF          | 0   |               | 20   | ns                 |

**Note 1:** Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: 0°C to +70°C and -40°C to +85°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.

Note 3: Typicals are parametric norm at 25°C.

Note 4: Parameter guaranteed and 100% production tested.

Note 5: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.

## 3

# **TIMING DIAGRAMS**



Figure 1. Tone Detect Timing



tif, tir, t2F, t2F, MEASURED BETWEEN 0.8 and 2.0 VOLT TRANSITION POINTS ALL OTHER PARAMETERS REFERRED TO 1.4V MIDPOINT

Figure 2. Digital Clock Output Timing

# **TYPICAL PERFORMANCE CURVE**



Figure 3. CLK<sub>IN</sub> Input Current vs. Input Voltage

## 1.0 FUNCTIONAL DESCRIPTION

The ML2031 has a divide by 2 and divide by 8 clock output to drive external devices. The ML2032 has an uncommitted op amp. Refer to the block diagram.

#### 1.1 Uncommitted Op Amp

The ML2032 features an uncommitted op amp. The ML2031 has the op amp connected in the unity gain configuration  $(V_{IN} - internally tied to V_{OUT})$ .

The uncommitted op amp is a general purpose amplifier that can be used to interface the device with the analog telephone line. It has a high impedance input, a 0.5 MHz unity gain bandwidth, will drive a 1k, 100 pF load, and the input and output can swing within 1.5 V of the supplies.

#### 1.2 Anti-Alias Filter

The anti-alias filter is a continuous second order low pass designed to prevent high frequency signals at the input from being aliased into the passband by the sampling action of the switched capacitor filters. The typical  $3\,\mathrm{dB}$  corner frequency is  $25\,\mathrm{kHz}$  and the typical rejection at  $124\,\mathrm{kHz}$  is  $-30\,\mathrm{dB}$ .

#### 1.3 60 Hz Reject Filter

The  $60\,\text{Hz}$  reject filter is a switched capacitor second order high pass designed to reject  $60\,\text{Hz}$  line interference on the analog input. The typical  $3\,\text{dB}$  corner frequency is  $300\,\text{Hz}$  and the typical rejection at  $60\,\text{Hz}$  is  $-24\,\text{dB}$ .

#### 1.4 Tone Detector

The tone detector is a monolithic block designed to indicate when a valid 2713 Hz tone is present on the analog input. A tone is valid if the following criteria are met:

- 1. 2713 Hz tone satisfies amplitude vs. frequency tone detector template shown in *Figure 4*.
- 2. The non-2713 Hz out of band energy present on the input is sufficiently small enough compared to the 2713 Hz tone (signal to guard margin).

The tone detector consists of 2713 Hz bandpass and notch filters, tone and guard peak detectors, tone and guard comparators, reference, and digital output buffer.

The analog signal first goes through the 2713 Hz bandpass and notch switched capacitor filters. The bandpass filter outputs any 2713 Hz signal (tone), and the notch filter outputs any non-2713 Hz signals (guard) in the range of 300–4500 Hz, respectively.



Figure 4. Tone Detector Template

The tone and guard signals then go to peak detectors which output a DC voltage proportional to the 2713 Hz and non-2713 Hz energy present on the analog input.

The tone comparator compares the tone energy to a fixed reference value to determine if it meets the amplitude requirements for tone detection shown in *Figure 4*.

The guard comparator compares the tone energy to the guard energy to determine if the signal to guard margin is met

If both comparators indicate that a 2713 Hz tone and no out of band energy exists, the TDET output goes high indicating valid tone detection. If the signal comparator indicates insufficient signal energy or the guard comparator indicates too much out of band energy, then the TDET output stays low indicating invalid tone output.

#### 1.5 Crystal Oscillator/Clock Generator

The crystal oscillator/clock generator generates the necessary internal clocks from either an external clock or an external crystal.

If an external clock input is used to drive  $CLK_{IN}$ , the input frequency can either be 12.352 MHz or 1.544 MHz in order to meet the frequency template. The device has an internal frequency sense circuit that can sense the difference between 12.352 MHz and 1.544 MHz and makes the necessary changes in the clock generator to accomodate either frequency at the input.

If a crystal is used, a 12.352 MHz crystal must be connected between  $CLK_{IN}$  and GND. This unique 1-pin crystal oscillator does not generally require any external capacitors or other external components to meet the frequency template. The crystal should be physically placed as close as possible to the  $CLK_{IN}$  pin to minimize stray inductances and capacitances.

The crystal must have the following characteristics:

- 1. Parallel resonant type
- 2. Frequency: 12.352000MHz
- 3. Tolerance: ±0.005% @ 25°C
- 4. Less than 0.005% variation over desired temperature range
- 5. Maximum equivalent series resistance of 15  $\Omega$  at a drive level of 1 $\mu$ W to 200  $\mu$ W
- 6. Maximum equivalent series resistance of  $30\Omega$  at drive levels of  $10\,\mathrm{nW}$  to  $1\,\mu\mathrm{W}$
- 7. Typical load capacitance: 18 pF
- 8. Maximum case capacitance: 5 pF

The frequency of oscillation will be a function of the crystal parameters and board capacitance. If the final oscillation frequency is different than the ideal 12.352 MHz, the template frequencies will change according to the formulas outlined in section 1.6. If the crystal meets the above recommended parameters and typical PC board capacitance from CLK $_{\rm IN}$  to GND is 2 pF, then the device will meet the template specifications. Crystals that meet these requirements are M-tron 3709-010 12.352 for 0°C to +70°C and 3709-020 12.352 for -40°C to +85°C operation.

#### 1.0 FUNCTIONAL DESCRIPTION (Continued)

The ML2031 has two clock outputs that can be used to drive other external devices. The  $CLK_{OUT}$ 1 output is a buffered output from the oscillator divided by 2. The  $CLK_{OUT}$ 2 output is a buffered output from the oscillator divided by 8. If a 12.352MHz clock or crystal is used,  $CLK_{OUT}$ 1=6.176MHz and  $CLK_{OUT}$ 2=1.544MHz.

#### 1.6 Detecting Tones from 1000 Hz to 4000 Hz

The tone detector frequency template shown in *Figure 5* is proportional to the frequency of  $CLK_{IN}$ . Thus, the device can be set to a center frequency (other than 2713 Hz) by adjusting  $CLK_{IN}$  frequency.

The external clock frequency,  $fCLK_{IN}$ , needed to produce a given center frequency, can be calculated by:

$$fCLK_{IN} = f_C \times 4552.893$$

once fCLK $_{
m IN}$  has been determined, the other template frequency points shown in Figure 5 can be calculated by:

$$f_{DI} = fCLK_{IN} \times 2.18831 \times 10^{-4}$$

$$f_{DU} = fCLK_{IN} \times 2.20450 \times 10^{-4}$$

$$f_{RL} = fCLK_{IN} \times 2.16888 \times 10^{-4}$$

$$f_{RLJ} = fCLK_{IN} \times 2.22393 \times 10^{-4}$$

The above formulas are valid for center frequencies with the range of 1000 Hz to 4000 Hz. The internal divide by 8 circuitry may be bypassed by applying a clock that is one eighth of the above calculated values.

When the required CLK<sub>IN</sub> frequency calculated above is less than 6MHz, the internal frequency sense circuit may be-

come enabled causing the detection of an erroneous center frequency. In this case, the divide by 8 function cannot be used and only the lower clock frequency may be used. For example, for a 1004 Hz tone detector, the clock frequency applied must be 571 kHz.

#### 1.7 Power Supplies

The analog circuits in the device run from +5 to -5 ( $V_{CC}$  to  $V_{SS}$ ) and are referenced to GND.

The digital circuits in the device run from +5 to 0 ( $V_{CC}$  to GND).

It is recommended that the power supplies to the device be bypassed by placing decoupling capacitors from  $V_{CC}$  to GND and  $V_{SS}$  to GND as physically close to the device as possible.



Figure 5. Tone Detector Template

# 2.0 APPLICATIONS



Figure 6. 4-Wire Termination Equipment

# **ORDERING INFORMATION**

| PART NUMBER | TEMP. RANGE    | PACKAGE          |  |  |
|-------------|----------------|------------------|--|--|
| ML2031CP    | 0°C to +70°C   | MOLDED DIP (P08) |  |  |
| ML2031IP    | -40°C to +85°C | MOLDED DIP (P08) |  |  |
| ML2032CP    | 0°C to +70°C   | MOLDED DIP (P08) |  |  |
| ML2032IP    | -40°C to +85°C | MOLDED DIP (P08) |  |  |



# **Serial Input Programmable Sine Wave Generator**

#### **GENERAL DESCRIPTION**

The ML2035 is a monolithic sinewave generator whose output is programmable from DC to 25kHz. No external components are required. The frequency of the sinewave output is derived from either an external crystal or clock input, providing a stable and accurate frequency reference. The frequency is programmed by a 16-bit serial data word. The ML2035 has a  $V_{OUT}$  amplitude of  $\pm V_{CC}/2$ .

The ML2035 is intended for telecommunications and modem applications that need low cost and accurate generation of precise test tones, call progress tones, and signaling tones.

#### **FEATURES**

- Programmable output frequency DC to 25kHz
- Low gain error and total harmonic distortion
- 3-wire SPI compatible serial microprocessor interface with double buffered data latch
- Fully integrated solution no external components required
- Frequency resolution of 1.5Hz (±0.75Hz) with a 12MHz clock input
- Onboard 3 to 12MHz crystal oscillator
- Synchronous or asynchronous data loading capability
- Compatible with ML2031 and ML2032 tone detectors and ML2004 logarithmic gain/attenuator

#### **BLOCK DIAGRAM**



# **PIN CONFIGURATION**

#### ML2035 8-Pin PDIP (P08)



# **PIN DESCRIPTION**

| PIN | NAME     | FUNCTION                                                                                     | PIN | NAME             | FUNCTION                                                                              |
|-----|----------|----------------------------------------------------------------------------------------------|-----|------------------|---------------------------------------------------------------------------------------|
| 1   | $V_{SS}$ | Negative supply (-5V).                                                                       | 5   | $V_{CC}$         | Positive supply (5V).                                                                 |
| 2   | SCK      | Serial clock. Digital input which clocks in serial data on its rising                        | 6   | $V_{\text{OUT}}$ | Analog output. $V_{OUT}$ swing is $\pm V_{CC}/2$ .                                    |
|     |          | edges.                                                                                       | 7   | GND              | Ground. All inputs and outputs are referenced to this point.                          |
| 3   | SID      | Serial input data which programs the                                                         |     |                  |                                                                                       |
|     |          | frequency of V <sub>OUT</sub> .                                                              | 8   | CLK IN           | Clock input. The internal clock can be generated by tying a 3 to 12MHz                |
| 4   | LATI     | Digital input which latches serial data<br>into the internal data latch on falling<br>edges. |     |                  | crystal from this pin to GND, or applying a digital clock signal directly to the pin. |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>CC</sub>           | 6.5V                               |
|---------------------------|------------------------------------|
| V <sub>SS</sub>           | 6.5V                               |
| V <sub>OUT</sub>          | $V_{SS}$ - 0.3V to $V_{CC}$ + 0.3V |
| Voltage on any other pin  | GND - $0.3V$ to $V_{CC}$ + $0.3V$  |
| Input Current             | ±25mA                              |
| Junction Temperature      | 150ºC                              |
| Storage Temperature Range | 65°C to 150°C                      |

| Lead Temperature (Soldering,         | 10 sec) 260°C |
|--------------------------------------|---------------|
| Thermal Resistance ( $\theta_{IA}$ ) | 110°C/W       |

### **OPERATING CONDITIONS**

| Temperature Range     |               |
|-----------------------|---------------|
| ML2035CP              | 0ºC to 70ºC   |
| ML2035IP              | 40°C to 85°C  |
| V <sub>CC</sub> Range | 4.5V to 5.5V  |
|                       | 4.5V to -5.5V |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{CC}$  = 4.5V to 5.5V,  $V_{SS}$  = -4.5V to -5.5V, CLK IN = 12.352MHz,  $C_L$  = 100pF,  $R_L$  = 1k $\Omega$ ,  $T_A$  = Operating Temperature Range (Note 1)

| SYMBOL              | PARAMETER                       | CONDITIONS                                             |                          | MIN  | TYP                 | MAX   | UNITS  |
|---------------------|---------------------------------|--------------------------------------------------------|--------------------------|------|---------------------|-------|--------|
| OUTPUT              |                                 |                                                        |                          |      | <u> </u>            |       |        |
| HD                  | Harmonic Distortion             | istortion 20Hz to 5kHz                                 |                          |      |                     | -45   | dB     |
|                     | (2nd and 3rd Harmonic)          | 5kHz to 25kHz                                          |                          |      |                     | -40   | dB     |
| SND                 | Signal to Noise + Distortion    | 200Hz to 3.4kHz,<br>f <sub>OUT</sub> BW = 20Hz to 4kHz |                          |      |                     | -45   | dB     |
|                     |                                 | 20Hz to 25kHz,<br>f <sub>OUT</sub> BW = 20 Hz to 75kH  | lz                       |      |                     | -40   | dB     |
| $V_{GN}$            | Gain Error                      | 20Hz < f <sub>OUT</sub> < 5kHz                         |                          |      |                     | ±0.15 | dB     |
|                     |                                 | 5kHz < f <sub>OUT</sub> < 25kHz                        |                          |      |                     | ±0.3  | dB     |
| ICN                 | Idle Channel Noise              | Power Down Mode, Cmsg                                  | Weighted                 |      | -20                 | 0     | dBrnc  |
|                     | *                               | Power Down Mode, 1kHz                                  |                          | -    | 50                  |       | nV/ Hz |
| PSRR                | Power Supply Rejection Ratio    | 200mV <sub>P-P</sub> , 0 - 10kHz                       | , V <sub>CC</sub>        |      | _ :-                | -40   | dB     |
|                     |                                 | Sine, Measured on V <sub>OUT</sub>                     | V <sub>SS</sub>          |      |                     | -40   | dB     |
| $V_{OS}$            | V <sub>OUT</sub> Offset Voltage |                                                        |                          |      | 2.0                 | ±75   | mV     |
| $V_{P-P}$           | Peak-to-Peak Output Voltage     |                                                        | No. of the second second |      | ±V <sub>CC</sub> /2 |       | V      |
| OSCILLAT            | OR                              |                                                        |                          |      |                     |       |        |
| V <sub>IL</sub> CLK | CLK IN Input Low Voltage        |                                                        |                          |      |                     | 1.5   | V      |
| V <sub>IH</sub> CLK | CLK IN Input High Voltage       |                                                        | 184                      | 3.5  |                     |       | V      |
| I <sub>IL</sub> CLK | CLK IN Input Low Current        |                                                        |                          | -250 |                     |       | μА     |
| I <sub>IH</sub> CLK | CLK IN Input High Current       |                                                        | -1                       |      |                     | 250   | μА     |
| C <sub>IN</sub> CLK | CLK IN Input Capacitance        |                                                        |                          |      | 12                  |       | pF     |
| t <sub>CKI</sub>    | CLK IN On/Off Period            | $t_R = t_F = 10 \text{ns}, 2.5 \text{V Midpo}$         | oint                     | 30   | 1                   |       | ns     |
| LOGIC (LA           | ATI, SID, SCK)                  |                                                        |                          |      |                     |       |        |
| V <sub>IL</sub>     | Input Low Voltage               |                                                        |                          |      |                     | 0.8   | V      |
| V <sub>IH</sub>     | Input High Voltage              |                                                        |                          | 2.0  |                     |       | V      |
| I <sub>IL</sub>     | Input Low Current               | V <sub>IN</sub> = 0V                                   |                          | -1   |                     |       | μА     |
| l <sub>IH</sub>     | Input High Current              | V <sub>IN</sub> = V <sub>CC</sub>                      |                          |      |                     | 1     | μА     |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL           | PARAMETER CONDITIONS       |                                             | MIN | TYP | MAX  | UNITS |
|------------------|----------------------------|---------------------------------------------|-----|-----|------|-------|
| LOGIC (Co        | ontinued)                  |                                             |     |     |      |       |
| V <sub>OL</sub>  | Output Low Voltage         | I <sub>OL</sub> = -2mA                      |     |     | 0.4  | V     |
| V <sub>OH</sub>  | Output High Voltage        | I <sub>OH</sub> = 2mA                       | 4.0 |     |      | V     |
| t <sub>SCK</sub> | Serial Clock On/Off Period |                                             | 100 |     |      | ns    |
| t <sub>DS</sub>  | SID Data Setup Time        |                                             | 50  |     |      | ns    |
| t <sub>DH</sub>  | SID Data Hold Time         |                                             | 50  |     |      | ns    |
| t <sub>LPW</sub> | LATI Pulse Width           |                                             | 50  |     |      | ns    |
| t <sub>LH</sub>  | LATI Hold Time             |                                             | 50  |     |      | ns    |
| t <sub>LS</sub>  | LATI Setup Time            |                                             | 50  |     |      | ns    |
| SUPPLY           |                            |                                             |     |     |      |       |
| I <sub>CC</sub>  | V <sub>CC</sub> Current    | No Load, V <sub>CC</sub> = 5.5V             |     |     | 5.5  | mA    |
|                  |                            | No Load, Power Down Mode                    |     |     | 2    | mA    |
| I <sub>SS</sub>  | V <sub>SS</sub> Current    | No Load, $V_{CC} = 5.5V$ , $V_{SS} = -5.5V$ |     |     | -3.5 | mA    |
|                  |                            | No Load, Power Down Mode                    |     |     | -100 | μА    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.



Figure 1. Serial Interface Timing.



Figure 2. CLK IN Input Current vs. Input Voltage.

#### **FUNCTIONAL DESCRIPTION**

The ML2035 is composed of a programmable frequency generator, a sine wave generator, a crystal oscillator, and a serial digital interface. The ML2035 frequency and sine wave generator functional block diagram is shown in Figure 3.

#### PROGRAMMABLE FREQUENCY GENERATOR

The programmable frequency generator produces a digital output whose frequency is determined by a 16-bit digital word.

The frequency generator is composed of a phase accumulator which is clocked at  $f_{CLK\,IN}/4$ . The value stored in the data latch is added to the phase accumulator every 4 cycles of CLK IN. The frequency of the analog output is equal to the rate at which the accumulator overflows and is given by the equation:

$$f_{OUT} = \frac{f_{CLKIN} \times (D15 - D0)_{DEC}}{2^{23}}$$
 (1)

The frequency resolution and the minimum frequency are the same and is given by the following equation:

$$\Delta f_{MIN} = \frac{f_{CLKIN}}{2^{23}} \tag{2}$$

When  $f_{CLK\ IN}=12.352MHz$ ,  $\Delta f_{MIN}=1.5Hz$  ( $\pm 0.75Hz$ ). Lower frequencies are obtained by using a lower input clock frequency.

Due to the phase quantization nature of the frequency generator, spurious tones can be present in the output range of –55dB relative to fundamental. The energy from these tones is included in the signal to noise + distortion specification. The frequency of these tones can be very close to the fundamental. Therefore, it is not practical to filter them out.

#### **SINEWAVE GENERATOR**

The sinewave generator is composed of a sine look-up table, a DAC, and an output smoothing filter. The sine look-up table is addressed by the phase accumulator. The DAC is driven by the output of the look-up table and generates a staircase representation of a sine wave.

The output filter smoothes the analog output by removing the high frequency sampling components. The resultant voltage on  $V_{\rm OUT}$  is a sinusoid with the second and third harmonic distortion components at least 45dB below the fundamental.

The ML2035 provides a peak sinewave voltage of  $\pm V_{CC}/2$ , referenced to GND.

The analog section is designed to operate over a range from DC to 25kHz. Due to slew rate limitations, the peak-to-peak output voltage must be limited to  $V_{OUT(P-P)} \le (125kV \times Hz)/f_{OUT}$ . Since the ML2035 peak-to-peak output voltage is equal to  $V_{CC}$ , the maximum output frequency

must be limited to 25kHz for  $V_{CC}$  = 5V.  $V_{OUT}$  can drive a 1k $\Omega$ , 100pF loads, provided the slew rate limitations mentioned above are not exceeded.

The output offset voltage,  $V_{OS}$ , is a function of the peak-to-peak output voltage and is specified as:

$$V_{OS} = \pm \left( \frac{2.5 + V_{OUT(P-P)}}{100} \right)$$
 (3)

For example, if  $V_{OUT(P-P)} = 2.5V$ :

$$V_{OS} = \pm \left(\frac{2.5 + 2.5V}{100}\right) = \pm 50 \text{mV}$$

#### **CRYSTAL OSCILLATOR**

The crystal oscillator generates an accurate reference clock for the programmable frequency generator. The internal clock can be generated with a crystal or external clock.

If a crystal is used, it must be placed between CLK IN and GND of the ML2035. An on-chip crystal oscillator will then generate the internal clock. No other external capacitors or components are required. The crystal should be a parallel-resonant type with a frequency between 3MHz to 12.4MHz. It should be placed physically as close as possible to the CLK IN and GND.

An external clock can drive CLK IN directly if desired. The frequency of this clock can be anywhere between 0 and 12MHz.

The crystal must have the following characteristics:

- 1. Parallel resonant type
- 2. Frequency: 3MHz to 12.4MHz
- 3. Maximum equivalent series resistance of 15  $\Omega$  at a drive levels of 1  $\mu W$  to 200  $\mu W$ , and 30  $\Omega$  at drive levels of 10 nW to 1  $\mu W$
- 4. Typical load capacitance: 18pF
- 5. Maximum case capacitance: 7pF

The frequency of oscillation will be a function of the crystal parameters and PC board capacitance. Crystals that meet these requirements at 12.352000MHz are M-tron 3709-010 12.352 for 0°C to 70°C and 3709-020 12.352 for -40°C to 85°C operation.



Figure 3. Detailed Block Diagram of the ML2035.



Figure 4. Serial Interface Timing.

#### FUNCTIONAL DESCRIPTION (Continued)

3709-010 12.352 for 0°C to 70°C and 3709-020 12.352 for -40°C to 85°C operation.

#### **SERIAL DIGITAL INTERFACE**

The digital interface consists of a shift register and data latch. The serial 16-bit data word on SID is clocked into a 16-bit shift register on rising edges of the serial shift clock, SCK. The LSB should be shifted in first and the MSB last as shown in Figure 4. The data that has been shifted into the shift register is loaded into a 16-bit data latch on the falling edge of LATI. To insure that true data is loaded into the data latch from the shift register, LATI falling edge should occur when SCK is low, as shown in figure 1. LATI should be low while shifting data into the shift register to avoid inadvertently entering the power down mode. Note that all data is entered and latched on the edges, not levels, of SCK and LATI.

#### **POWER DOWN MODE**

The power down mode of the ML2035 can be selected by entering all zeros in the shift register and applying a logic "1" to LATI and holding it high. A zero data detect circuit detects when all bits in the shift register are zeros. In this state, the power consumption is reduced to 11.5mW max, and V<sub>OLIT</sub> goes to 0V as shown in Figure 5 and appears as

 $10k\Omega$  to ground. The master clock, CLK IN, can be left active or removed during power down mode.

#### **POWER SUPPLIES**

The analog circuits in ML2035 are powered from  $V_{CC}$  to  $V_{SS}$  and are referenced to GND. The digital circuits in the device are powered from  $V_{CC}$  to GND.

It is recommended that the power supplies to the device should be bypassed by placing decoupling capacitors from  $V_{CC}$  to GND and  $V_{SS}$  to GND as physically close to the device as possible.



Figure 5. Power Down Mode Waveforms.



## **TYPICAL APPLICATIONS**



Figure 6. 4-Wire Termination Equipment.



Figure 7. Sine Wave Ratiometric to  $\pm V_{CC}/2$ .

#### **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE          |
|-------------|-------------------|------------------|
| ML2035CP    | 0°C to 70°C       | 8-Pin PDIP (P08) |
| ML2035IP    | -40ºC to 85ºC     | 8-Pin PDIP (P08) |



# **ML2036**

# Serial Input Programmable Sine Wave Generator with Digital Gain Control

#### **GENERAL DESCRIPTION**

The ML2036 is a monolithic sine wave generator whose output is programmable from DC to 50kHz. No external components are required. The frequency of the sinewave output is derived from either an external crystal or clock input, providing a stable and accurate frequency reference. The frequency is programmed by a 16-bit serial data word.

The ML2036 provides for a  $V_{OUT}$  amplitude of either  $\pm V_{REF}$  or  $\pm V_{REF}/2$ . Also included with the ML2036 is an inhibit function which allows the sinewave output to be held at zero volts after completing the last half cycle of the sine wave in progress. Two digital clock outputs are provided to drive other devices with one half or one eighth of the input clock frequency.

The ML2036 is intended for telecommunications and modem applications that need low cost and accurate generation of precise test tones, call progress tones, and signaling tones.

#### **FEATURES**

- Programmable output frequency DC to 50kHz
- Low gain error and total harmonic distortion
- 3-wire SPI compatible serial microprocessor interface with double buffered data latch
- Fully integrated solution no external components required
- Frequency resolution of 1.5Hz (±0.75Hz) with a 12MHz clock input
- Onboard 3 to 12MHz crystal oscillator
- Clock outputs of 1/2 or 1/8 of the input clock frequency
- Synchronous or asynchronous data loading capability
- Compatible with ML2031 and ML2032 tone detectors and ML2004 logarithmic gain/attenuator

# **BLOCK DIAGRAM** (Pin Configuration Shown for 14-Pin PDIP Version)



#### PIN CONFIGURATION

ML2036 14-Pin PDIP (P14)



ML2036 16-Pin Wide SOIC (S16W)



## PIN DESCRIPTION (Pin Number in Parentheses is for SOIC Version)

| PIN   | NAME                 | FUNCTION                                                                                                                   | PIN     | NAME             | FUNCTION                                                                                                                      |
|-------|----------------------|----------------------------------------------------------------------------------------------------------------------------|---------|------------------|-------------------------------------------------------------------------------------------------------------------------------|
| 1 (2) | $V_{SS}$             | Negative supply (-5V).                                                                                                     | 8 (9)   | $V_{CC}$         | Positive supply (5V).                                                                                                         |
| 2 (3) | P <sub>DN</sub> -INH | Three level input which controls the inhibit and power down modes. Current source pull-up to V <sub>CC</sub> .             | 9 (10)  | $V_{REF}$        | Reference input. The voltage on this pin determines the peak-to-peak swing of $V_{OUT}$ . $V_{REF}$ can be tied to $V_{CC}$ . |
| 3 (4) | CLK OUT 1            | Digital clock output from the                                                                                              | 10 (11) | V <sub>OUT</sub> | Analog output.                                                                                                                |
|       |                      | internal clock generator that can drive other devices at $f_{CLK\ OUT\ 1} = f_{CLK\ IN}/2$ .                               | 11 (12) | AGND             | Analog ground. All analog inputs and outputs are referenced to this point.                                                    |
| 4 (5) | CLK OUT 2            | Digital clock output from the internal clock generator that can drive other devices at $f_{CLK\ OUT\ 2} = f_{CLK\ IN}/8$ . | 12 (13) | DGND             | Digital ground. All digital inputs and outputs are referenced to this point.                                                  |
| 5 (6) | SCK                  | Serial clock. Digital input which clocks in serial data on its rising edges.                                               | 13 (15) | GAIN             | Sets $V_{OUT}$ peak amplitude to $V_{REF}$ or $V_{REF}/2$ . Current source pulldown to DGND.                                  |
| 6 (7) | SID                  | Serial input data which programs the frequency of V <sub>OUT</sub> .                                                       | 14 (16) | CLK IN           | Clock input. The internal clock can be generated by tying a 3 to                                                              |
| 7 (8) | LATI                 | Digital input which latches serial data into the internal data latch on falling edges.                                     |         |                  | 12MHz crystal from this pin to DGND, or by applying a digital clock signal directly to the pin.                               |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>CC</sub>                | 6.5V                               |
|--------------------------------|------------------------------------|
| V <sub>SS</sub>                |                                    |
| V <sub>OUT</sub>               | $V_{SS}$ - 0.3V to $V_{CC}$ + 0.3V |
| Voltage on any other pin       | .GND - 0.3V to $V_{CC}$ + 0.3V     |
| Input Current                  | ±25mA                              |
| Junction Temperature           | 150°C                              |
| Storage Temperature Range      | 65°C to 150°C                      |
| Lead Temperature (Soldering, 1 | 0 sec) 260°C                       |

| Thermal Resistance (θ <sub>IA</sub> ) |         |
|---------------------------------------|---------|
| 14-Pin PDIP                           | 88ºC/W  |
| 16-Pin Wide SOIC                      | 105ºC/W |

#### **OPERATING CONDITIONS**

| Temperature Range     |               |
|-----------------------|---------------|
|                       | 0°C to 70°C   |
| ML2036IX              | 40ºC to 85ºC  |
| V <sub>CC</sub> Range | 4.5V to 5.5V  |
| V <sub>SS</sub> Range | 4.5V to -5.5V |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{CC}$  = 4.5V to 5.5V,  $V_{SS}$  = -4.5V to -5.5V,  $V_{REF}$  = 2.5V to  $V_{CC}$ , CLK IN = 12.352MHz,  $C_L$  = 100pF,  $R_L$  = 1k $\Omega$ ,  $T_A$  = Operating Temperature Range (Note 1)

| SYMBOL              | PARAMETER                                | CONDITIONS                                              |                 | MIN                   | TYP                  | MAX                             | UNITS  |
|---------------------|------------------------------------------|---------------------------------------------------------|-----------------|-----------------------|----------------------|---------------------------------|--------|
| OUTPUT              |                                          |                                                         |                 |                       |                      |                                 |        |
| HD .                | Harmonic Distortion (Note 2)             | 20Hz to 5kHz                                            |                 |                       |                      | -45                             | dB     |
|                     | (2nd and 3rd Harmonic)                   | 5kHz to 50kHz                                           |                 |                       |                      | -40                             | dB     |
| SND                 | Signal to Noise + Distortion (Note 2)    | 200Hz to 3.4kHz,<br>f <sub>OUT</sub> BW = 200Hz to 4kH: | z               |                       |                      | -45                             | dB     |
|                     |                                          | 20Hz to 50kHz,<br>f <sub>OUT</sub> BW = 20 Hz to 150k   | Hz              |                       |                      | -40                             | dB     |
| V <sub>GN</sub>     | Gain Error (Note 2)                      | 20Hz < f <sub>OUT</sub> < 5kHz                          |                 |                       |                      | ±0.15                           | dB     |
|                     |                                          | 5kHz < f <sub>OUT</sub> < 50kHz                         |                 |                       |                      | ±0.3                            | dB     |
| ICN                 | Idle Channel Noise                       | Power Down Mode, Cmsg                                   | Weighted        |                       | -20                  | 0                               | dBrnc  |
|                     |                                          | Power Down Mode, 1kHz                                   |                 |                       | 50                   |                                 | nV/ Hz |
|                     |                                          | Inhibit Mode, 1kHz                                      |                 |                       | 500                  |                                 | nV/ Hz |
| PSRR                | Power Supply Rejection Ratio             | 200mV <sub>P-P</sub> , 0 - 10kHz                        | V <sub>CC</sub> |                       |                      | -40                             | dB     |
|                     |                                          | Sine, Measured on V <sub>OUT</sub>                      | V <sub>SS</sub> |                       |                      | -40                             | dB     |
| V <sub>OS</sub>     | V <sub>OUT</sub> Offset Voltage (Note 3) |                                                         |                 |                       | 1.                   | ±(2.5+V <sub>P-P</sub> )<br>100 | V      |
| V <sub>P-P</sub>    | Peak-to-Peak Output Voltage (Note 2)     | GAIN = V <sub>CC</sub>                                  |                 |                       | ±V <sub>REF</sub>    |                                 | V      |
|                     |                                          | GAIN = DGND                                             |                 |                       | ±V <sub>REF</sub> /2 |                                 | V      |
|                     | V <sub>OUT</sub> Swing                   | GAIN = V <sub>CC</sub>                                  |                 | V <sub>SS</sub> + 1.5 |                      | V <sub>CC</sub> -1.5            | V      |
| R <sub>REF</sub>    | Reference Input Resistance               |                                                         |                 | 1                     | 6                    |                                 | МΩ     |
| OSCILLAT            | OR                                       |                                                         |                 |                       |                      |                                 |        |
| V <sub>IL</sub> CLK | CLK IN Input Low Voltage                 |                                                         |                 |                       |                      | 1.5                             | V      |
| V <sub>IH</sub> CLK | CLK IN Input High Voltage                |                                                         |                 | 3.5                   |                      |                                 | V      |
| I <sub>IL</sub> CLK | CLK IN Input Low Current                 |                                                         |                 | -250                  |                      |                                 | μА     |
| I <sub>IH</sub> CLK | CLK IN Input High Current                |                                                         |                 |                       |                      | 250                             | μА     |
| C <sub>IN</sub> CLK | CLK IN Input Capacitance                 |                                                         |                 |                       | 12                   |                                 | pF     |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL                            | PARAMETER                                    | CONDITIONS                                            | MIN   | TYP | MAX                   | UNITS |
|-----------------------------------|----------------------------------------------|-------------------------------------------------------|-------|-----|-----------------------|-------|
| OSCILLAT                          | OR (Continued)                               |                                                       |       |     |                       |       |
| t <sub>CKI</sub>                  | CLK IN On/Off Period                         | $t_R = t_F = 10$ ns, 2.5V Midpoint                    | 30    |     |                       | ns    |
|                                   | CLK OUT 1/CLK IN Frequency Ratio             | See Figure 2                                          | 0.49  |     | 0.51                  |       |
|                                   | CLK OUT 2/CLK IN Frequency Ratio             | See Figure 2                                          | 0.122 |     | 0.128                 |       |
| t <sub>1R</sub> , t <sub>2R</sub> | CLK OUT 1, CLK OUT 2 Rise Time               | C <sub>L</sub> = 40pF, 10% to 90%                     |       |     | 20                    | ns    |
|                                   |                                              | C <sub>L</sub> = 100pF, 0.8V to 2.0V Transition       |       |     | 20                    | ns    |
| t <sub>1F</sub> , t <sub>2F</sub> | CLK OUT 1, CLK OUT 2 Fall Time               | C <sub>L</sub> = 40pF, 90% to 10%                     |       |     | 20                    | ns    |
|                                   |                                              | C <sub>L</sub> = 100pF, 2.0V to 0.8V Transition       |       |     | 20                    | ns    |
| LOGIC                             |                                              |                                                       |       | L   |                       |       |
| V <sub>IL</sub>                   | Input Low Voltage (LATI, SCK, SID, GAIN)     |                                                       |       |     | 0.8                   | ٧     |
| V <sub>IH</sub>                   | Input High Voltage (LATI, SCK, SID, GAIN)    |                                                       | 2.0   |     |                       | V     |
| V <sub>I1</sub>                   | Input Low Voltage - P <sub>DN</sub> -INH     |                                                       | -0.5  |     | 0.8                   | V     |
| V <sub>I2</sub>                   | Inhibit Stage Voltage - P <sub>DN</sub> -INH |                                                       |       |     | V <sub>SS</sub> + 0.5 | V     |
| V <sub>I3</sub>                   | Input High Voltage - P <sub>DN</sub> -INH    |                                                       | 2.0   |     |                       | V     |
| I <sub>IL</sub> -P <sub>DN</sub>  | P <sub>DN</sub> -INH Input Low Current       | P <sub>DN</sub> -INH = 0V                             | -70   | -20 | -5                    | μΑ    |
| I <sub>IH</sub> -GAIN             | GAIN Input High Current                      | GAIN = V <sub>CC</sub>                                | 5     | 20  | 70                    | μΑ    |
| I <sub>IL</sub>                   | Input Low Current (LATI, SCK, SID, GAIN)     | V <sub>IN</sub> = 0V                                  | -1    |     |                       | μΑ    |
| l <sub>iH</sub>                   | Input High Current (LATI, SCK, SID, GAIN)    | $V_{IN} = V_{CC}$                                     |       |     | 1                     | μΑ    |
| C <sub>IN</sub>                   | Input Capacitance                            |                                                       |       | 5   |                       | pF    |
| V <sub>OL</sub>                   | Output Low Voltage                           | $I_{OL} = -2mA$                                       |       |     | 0.4                   | V     |
| V <sub>OH</sub>                   | Output High Voltage                          | I <sub>OH</sub> = 2mA                                 | 4.0   |     |                       | V     |
| t <sub>SCK</sub>                  | Serial Clock On/Off Period                   |                                                       | 100   |     |                       | ns    |
| t <sub>DS</sub>                   | SID Data Setup Time                          |                                                       | 50    |     |                       | ns    |
| t <sub>DH</sub>                   | SID Data Hold Time                           |                                                       | 50    |     |                       | ns    |
| $t_{LPW}$                         | LATI Pulse Width                             |                                                       | 50    |     |                       | ns    |
| t <sub>LH</sub>                   | LATI Hold Time                               |                                                       | 50    |     |                       | ns    |
| t <sub>LS</sub>                   | LATI Setup Time                              |                                                       | 50    |     |                       | ns    |
| SUPPLY                            |                                              |                                                       |       |     |                       |       |
| I <sub>CC</sub>                   | V <sub>CC</sub> Current                      | No Load, $V_{CC} = V_{REF} = 5.5V$                    |       |     | 5.5                   | mA    |
|                                   |                                              | No Load, Power Down Mode                              |       |     | 2                     | mA    |
| I <sub>SS</sub>                   | V <sub>SS</sub> Current                      | No Load, $V_{CC} = V_{REF} = 5.5V$ , $V_{SS} = -5.5V$ |       |     | -3.5                  | mA    |
|                                   |                                              | No Load, Power Down Mode                              |       |     | -100                  | μА    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.

Note 2: Maximum peak-to-peak voltage for the output sine wave is:  $V_{OUT(P-P)} \le (125kV \times Hz)/f_{OUT}$ . For example, at 50kHz, the maximum output voltage swing is  $2.5V_{P-P}$ .

Note 3: Offset voltage is a function of the peak-to-peak output voltage. For example, if  $V_{OUT(P-P)} = 2.5V$ ,  $V_{OS} = \pm 50 \text{mV}$  max.



Figure 1. Serial Interface Timing.



f<sub>CLK</sub> PARAMETERS REFERRED TO 1.4V MIDPOINT

Figure 2. Digital Clock Output Timing.



Figure 3. CLK IN Input Current vs. Input Voltage.



Figure 4. Detailed Block Diagram of the ML2036.

#### **FUNCTIONAL DESCRIPTION**

The ML2035 is composed of a programmable frequency generator, a sine wave generator, a crystal oscillator, and a serial digital interface. The ML2036 frequency and sine wave generator functional block diagram is shown in Figure 4.

#### PROGRAMMABLE FREQUENCY GENERATOR

The programmable frequency generator produces a digital output whose frequency is determined by a 16-bit digital word.

The frequency generator is composed of a phase accumulator which is clocked at  $f_{\rm CLK\,IN}/4$ . The value stored in the data latch is added to the phase accumulator every 4 cycles of CLK IN. The frequency of the analog output is equal to the rate at which the accumulator overflows and is given by the equation:

$$f_{OUT} = \frac{f_{CLKIN} \times (D15 - D0)_{DEC}}{2^{23}}$$
 (1)

The frequency resolution and the minimum frequency are the same and is given by the following equation:

$$\Delta f_{MIN} = \frac{f_{CLKIN}}{2^{23}} \tag{2}$$

When  $f_{CLK\ IN} = 12.352 MHz$ ,  $\Delta f_{MIN} = 1.5 Hz$  ( $\pm 0.75 Hz$ ). Lower frequencies are obtained by using a lower input clock frequency.

Due to the phase quantization nature of the frequency generator, spurious tones can be present in the output range of –55dB relative to fundamental. The energy from these tones is included in the signal to noise + distortion specification. The frequency of these tones can be very close to the fundamental. Therefore, it is not practical to filter them out.

#### SINE WAVE GENERATOR

The sine wave generator is composed of a sine look-up table, a DAC, and an output smoothing filter. The sine look-up table is addressed by the phase accumulator. The DAC is driven by the output of the look-up table and generates a staircase representation of a sine wave.

The output filter smoothes the analog output by removing the high frequency sampling components. The resultant voltage on  $V_{\rm OUT}$  is a sinusoid with the second and third harmonic distortion components at least 45dB below the fundamental.

The ML2036 has a  $V_{REF}$  input that can be tied to  $V_{CC}$  or generated from an external voltage. With the GAIN input equal to a logic "1", the sine wave peak-to-peak voltage is equal to  $\pm V_{REF}$ ; with the GAIN equal to a logic "0", the peak voltage is  $\pm V_{REF}/2$ . However, the overall output voltage swing is limited to no closer than 1.5V to either rail. This means that to avoid clipping,  $V_{REF}$  can only be tied to  $V_{CC}$  when GAIN is a logic "0". The sinewave output is referenced to AGND.

The analog section is designed to operate over a range from DC to 50kHz. Due to slew rate limitations, the peak-to-peak output voltage must be limited to  $V_{OUT(P-P)} \le (125kV \times Hz)/f_{OUT}$ . For example, an output at 50kHz must be limited to  $2.5V_{P-P}$ .  $V_{OUT}$  can drive a  $1k\Omega$ , 100pF load and swing to within 1.5V of  $V_{CC}$  and  $V_{SS}$ , provided the slew rate limitations mentioned above are not exceeded.

The output offset voltage,  $V_{OS}$ , is a function of the peak-to-peak output voltage and is specified as:

$$V_{OS(MAX)} = \pm \left( \frac{2.5 + V_{OUT(P-P)}}{100} \right)$$
 (3)

For example, if  $V_{OUT(P-P)} = 2.5V$ :

$$V_{OS(MAX)} = \pm \left(\frac{2.5 + 2.5}{100}\right) = \pm 50 \text{mV}$$

#### CRYSTAL OSCILLATOR

The crystal oscillator generates an accurate reference clock for the programmable frequency generator. The internal clock can be generated with a crystal or external clock.

If a crystal is used, it must be placed between CLK IN and DGND of the ML2036. An on-chip crystal oscillator will then generate the internal clock. No other external capacitors or components are required. The crystal should be a parallel-resonant type with a frequency between 3MHz to 12.4MHz. It should be placed physically as close as possible to the CLK IN and DGND.

An external clock can drive CLK IN directly if desired. The frequency of this clock can be anywhere between 0 and 12MHz.



Figure 5. Serial Interface Timing.

#### FUNCTIONAL DESCRIPTION (Continued)

The crystal must have the following characteristics:

1. Parallel resonant type

2. Frequency: 3MHz to 12.4MHz

3. Maximum equivalent series resistance of  $15\Omega$  at a drive levels of  $1\mu W$  to  $200\mu W$ , and  $30\Omega$  at drive levels of 10nW to  $1\mu W$ 

4. Typical load capacitance: 18pF

5. Maximum case capacitance: 7pF

The frequency of oscillation will be a function of the crystal parameters and PC board capacitance. Crystals that meet these requirements at 12.352000MHz are M-tron 3709-010 12.352 for 0°C to 70°C and 3709-020 12.352 for -40°C to 85°C operation.

The ML2036 has two clock outputs that can be used to drive other external devices. The CLK OUT 1 output is a buffered output from the oscillator divided by 2. The CLK OUT 2 output is a buffered output from the oscillator divided by 8.

#### **SERIAL DIGITAL INTERFACE**

The digital interface consists of a shift register and data latch. The serial 16-bit data word on SID is clocked into a 16-bit shift register on rising edges of the serial shift clock, SCK. The LSB should be shifted in first and the MSB last as shown in Figure 4. The data that has been shifted into the shift register is loaded into a 16-bit data latch on the falling edge of LATI. To insure that true data is loaded into the data latch from the shift register, LATI falling edge should occur when SCK is low, as shown in figure 1. LATI should be low while shifting data into the shift register to avoid inadvertently entering the power down mode. Note that all data is entered and latched on the edges, not levels, of SCK and LATI.

#### INHIBIT AND POWER DOWN MODES

The ML2036 has an inhibit mode and a power down mode which are controlled by the three-level  $P_{DN}$ –INH input as described in Table 1. If a logic "1",  $(V_{13})$  is applied to the  $P_{DN}$ –INH pin, the power down mode is entered by entering all zeros in the shift register and applying a logic "1" to LATI and holding it high. A zero data detect circuit detects when all bits in the shift register are zeros. In this state, the power consumption is reduced to 11.5mW max, and  $V_{OUT}$  goes to 0V as shown in Figure 6 and appears as  $10 k\Omega$  to AGND. CLK IN can be left active or removed during power down mode. Also, the ML2036 can be placed in the power down mode by applying a logic "0" to the  $P_{DN}$ –INH pin, regardless of the contents of the shift register and the state of LATI.

If  $V_{SS}$  to  $V_{SS}$  + 0.5V ( $V_{I2}$ ) is applied to the  $P_{DN}$ -INH pin, the inhibit mode is entered by shifting all zeros into the shift register and applying a logic "1" to the LATI pin. Once the inhibit mode is entered  $V_{OUT}$  will complete the last half cycle of the sinewave and then be held at approximately  $V_{OS}$ , such that no voltage step occurs, as shown in Figure 6.

#### **POWER SUPPLIES**

The analog circuits in ML2036 are powered from  $V_{CC}$  to  $V_{SS}$  and are referenced to AGND. The digital circuits in the device are powered from  $V_{CC}$  to DGND. It is recommended that AGND and DGND be connected together close to the device, and have a good connection back to the power source.

It is recommended that the power supplies to the device should be bypassed by placing decoupling capacitors from  $V_{CC}$  to AGND and  $V_{SS}$  to AGND as physically close to the device as possible.

| P <sub>DN</sub> –INH<br>MODE   | P <sub>DN</sub> -INH<br>PIN                                                              | DATA IN<br>SHIFT REG. | LATI      | SINE WAVE OUTPUT                                                                               |
|--------------------------------|------------------------------------------------------------------------------------------|-----------------------|-----------|------------------------------------------------------------------------------------------------|
| P <sub>DN</sub> <sup>(1)</sup> | V <sub>I1</sub> , Logic "0"                                                              | X                     | X         | $V_{OUT} = 0V$ (10k $\Omega$ to AGND)                                                          |
| Inhibit                        | V <sub>12</sub> , Inhibit State<br>Voltage, V <sub>SS</sub> to<br>V <sub>SS</sub> + 0.5V | All 0's               | Logic "1" | $ m V_{OUT}$ goes to approximately $ m V_{OS}$ at the next $ m V_{OS}$ crossing (See Figure 6) |
| P <sub>DN</sub> <sup>(1)</sup> | V <sub>I3</sub> , Logic "1"                                                              | All 0's               | Logic "1" | $V_{OUT} = 0V$ (10k $\Omega$ to AGND)                                                          |

Note 1: In the power down mode, the oscillator, CLK OUT 1 and CLK OUT 2, shift register, and data latch are all functional.

Table 1. Three Level P<sub>DN</sub>-INH Functions.



Figure 6. Power Down and Inhibit Mode Waveforms.

## **TYPICAL APPLICATIONS**



Figure 7. 4-Wire Termination Equipment.



Figure 8. Sine Wave Generator with ±2.5V<sub>P-P</sub>.

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE                 |
|-------------|-------------------|-------------------------|
| ML2036CP    | 0°C to 70°C       | 14-Pin PDIP (P14)       |
| ML2036CS    | 0°C to 70°C       | 16-Pin Wide SOIC (S16W) |
| ML2036IP    | -40°C to 85°C     | 14-Pin PDIP (P14)       |
| ML2036IS    | -40°C to 85°C     | 16-Pin Wide SOIC (S16W) |



# 500kHz, Serial Input, Programmable Sine Wave Generator with Digital Gain Control

#### **GENERAL DESCRIPTION**

The ML2037 is a programmable sine wave generator with a frequency range of DC to 500kHz. No external components are required to generate a wide range of low distortion sine waves using a serial data frequency programming input. The sine wave output is derived from either an external crystal or clock input to provide a stable and accurate frequency reference. The frequency is programmed by a 16-bit serial data word.

The ML2037 provides a sine wave whose full scale amplitude can be digitally set at 0.5V<sub>P-P</sub>, 1.0V<sub>P-P</sub>, 1.5V<sub>P-P</sub>, or 2.0V<sub>P-P</sub>, centered on a 2.5V DC level. An AC coupled sine wave can be generated by passing the output through a decoupling capacitor.

Also included are inputs for synchronization of the start of the sine wave, and a shutdown control to completely disable the sine wave generator.

#### **FEATURES**

- Programmable output frequency
   DC to 400kHz internal crystal oscillator
   DC to 500kHz external clock
- Low gain error and total harmonic distortion
- Digital gain control
- 3-wire SPI compatible serial microprocessor interface with double buffered data latch
- SYNC input for synchronization of multiple sine waves
- Single supply operation
- Fully integrated solution no external components required

#### **BLOCK DIAGRAM**



# **PIN CONFIGURATION**

ML2037 16-Pin PDIP (P16) 16-Pin Wide SOIC (S16W)



# **PIN DESCRIPTION**

| PIN | NAME      | FUNCTION                                                                                                         | PIN  | NAME               | FUNCTION                                                                                                                                                |
|-----|-----------|------------------------------------------------------------------------------------------------------------------|------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1,5 | D GND     | Ground connection for the digital sections of the IC.                                                            | 9    | A GND              | Ground reference for analog sections of the IC and reference for OUT.                                                                                   |
| 2   | SYNC      | Synchronization input. Holding this pin low stops the sine wave output, and resets the phase to zero.            | 10   | OUT                | Sine wave output. The amplitude of the sine wave will vary around a 2.5V DC level.                                                                      |
| 3 , | CLK OUT   | Output of the internal high frequency clock generator. $f_{CLK\ OUT} = {}^{\circ}f_{CLK\ IN}$ .                  | 11,1 | 2 AV <sub>CC</sub> | Power supply for the analog sections of the IC.                                                                                                         |
| 4   | S CLK     | Serial data clock input. Serial data is clocked into the shift register on falling edges of S CLK.               | 13   | CLK IN             | Input of the internal high frequency clock generator. This pin is either driven from an external clock input or connected to a crystal for use with the |
| 6   | S DATA IN | Serial data input for programming the output frequency.                                                          |      |                    | internal oscillator.                                                                                                                                    |
| 7   | S ENABLE  | Serial interface enable control. A logic high on this pin allows data to be entered into the latch.              | 14   | G0                 | Output gain control. Works with G1 to set the output amplitude to one of four different full scale ranges.                                              |
| 8   | SHDN      | A logic high on this pin causes the output of the generator to shut off and places the IC in a low power standby | 15   | G1                 | Output gain control. Works with G0 to set the output amplitude to one of four different full scale ranges.                                              |
|     |           | mode.                                                                                                            | 16   | $DV_CC$            | Power supply for the digital sections of the IC.                                                                                                        |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| AV <sub>CC</sub> , DV <sub>CC</sub>     | 7\                  |
|-----------------------------------------|---------------------|
| Voltage on any other pin AGND - 0.3V to | to $AV_{CC} + 0.3V$ |
| Input Current                           |                     |
| Junction Temperature                    | 150ºC               |
| Storage Temperature Range               | -65ºC to 150°C      |
| Lead Temperature (Soldering, 10 sec)    | 260ºC               |

| Thermal Resistance ( $\theta_{IA}$ ) |       |
|--------------------------------------|-------|
| Plastic DIP80                        | o°C/W |
| SOIC10                               | 5°C/W |

## **OPERATING CONDITIONS**

| Temperature Range                         |                |
|-------------------------------------------|----------------|
| ML2037CX                                  | 0ºC to 70ºC    |
| ML2037IX                                  | 40°C to 85°C   |
| AV <sub>CC</sub> , DV <sub>CC</sub> Range | 4.75V to 5.25V |

#### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, AV $_{CC}$  = DV $_{CC}$  = 4.75V to 5.25V, SHDN = 0V, CLK IN = 25.6MHz (crystal) or 32MHz (external clock),  $C_L$  = 50pF,  $R_L$  = 1k $\Omega$ ,  $T_A$  = Operating Temperature Range (Note 1)

| SYMBOL           | PARAMETER                         | CONDITIONS                                                                   | MIN  | TYP | MAX   | UNITS            |
|------------------|-----------------------------------|------------------------------------------------------------------------------|------|-----|-------|------------------|
| OUTPUT           | 8                                 |                                                                              |      |     | -     |                  |
| HD               | Harmonic Distortion               | 20Hz to 31.25kHz                                                             |      |     | -45   | dB               |
|                  | (2nd and 3rd Harmonic)            | 31.25kHz to 500kHz                                                           |      |     | -40   | dB               |
| SND              | Signal to Noise + Distortion      | 1kHz to 31.25kHz,<br>f <sub>OUT</sub> BW < 31.25kHz                          |      |     | -45   | dB               |
|                  |                                   | 31.35kHz to 500kHz,<br>f <sub>OUT</sub> BW < 500kHz                          |      |     | -40   | dB               |
|                  | Gain Error                        | f <sub>OUT</sub> <125kHz,<br>AV <sub>CC</sub> = 5V, G1 = 1, G0 = 1           |      |     | ±0.15 | dB               |
|                  |                                   | 125kHz < f <sub>OUT</sub> < 500kHz,<br>AV <sub>CC</sub> = 5V, G1 = 1, G0 = 1 |      |     | ±0.5  | dB               |
|                  | Idle Noise                        | SHDN = 5V                                                                    |      | 500 |       | $\mu V_{rms}$    |
| PSRR             | Power Supply Rejection Ratio      | 200mV <sub>P-P</sub> , f <sub>OUT</sub> = 0 - 100kHz                         |      | -40 |       | dB               |
|                  | DC Output Voltage                 |                                                                              | 2.4  |     | 2.6   | V                |
|                  | Peak-to-Peak Output Voltage       | G1 = 0, G0 = 0                                                               |      | 0.5 |       | V <sub>P-P</sub> |
|                  |                                   | G1 = 0, G0 = 1                                                               |      | 1.0 |       | V <sub>P-P</sub> |
|                  |                                   | G1 = 1, G0 = 0                                                               |      | 1.5 |       | V <sub>P-P</sub> |
|                  |                                   | G1 = 1, G0 = 1                                                               | 1.88 | 2.0 | 2.12  | V <sub>P-P</sub> |
| OSCILLAT         | OR                                |                                                                              |      |     |       |                  |
|                  | CLK IN Input Low Voltage          |                                                                              |      |     | 1.5   | V                |
|                  | CLK IN Input High Voltage         |                                                                              | 3.5  |     |       | V                |
|                  | CLK IN Input Low Current          | External Clock                                                               | -250 |     |       | μА               |
|                  | CLK IN Input High Current         | External Clock                                                               |      |     | 250   | μА               |
|                  | CLK IN Input Capacitance          |                                                                              |      | 12  |       | pF               |
| -                | CLK IN Maximum Frequency          | External Clock                                                               | 32   |     |       | MHz              |
|                  | CLK OUT to CLK IN Frequency Ratio |                                                                              | 0.49 | 0.5 | 0.51  |                  |
| . t <sub>R</sub> | CLK OUT Rise Time                 | C <sub>L</sub> = 25pF, See Timing Diagram 2                                  |      |     | 8     | ns               |
| t <sub>F</sub>   | CLK OUT Fall Time                 | C <sub>L</sub> = 25pF, See Timing Diagram 2                                  |      |     | 8     | ns               |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL             | PARAMETER                            | CONDITIONS                  | MIN                  | TYP | MAX | UNITS |
|--------------------|--------------------------------------|-----------------------------|----------------------|-----|-----|-------|
| LOGIC              |                                      |                             | المستستنسب ومسالت    |     |     |       |
| V <sub>IL</sub>    | Input Low Voltage                    |                             |                      |     | 1.0 | V     |
| V <sub>IH</sub>    | Input High Voltage                   |                             | DV <sub>CC</sub> - 1 |     |     | V     |
| I <sub>IL</sub>    | Input Low Current                    |                             | -1.                  |     |     | μА    |
| Чн                 | Input High Current                   |                             |                      |     | 1   | μΑ    |
| V <sub>OL</sub>    | Output Low Voltage                   | $I_{OL} = -2mA$             |                      |     | 0.4 | V     |
| V <sub>OH</sub>    | Output High Voltage                  | I <sub>OH</sub> = 2mA       | 4.0                  |     |     | V     |
| f <sub>S CLK</sub> | Serial Clock Frequency               |                             | 0.01                 |     | 10  | MHz   |
| t <sub>PW</sub>    | Serial CLock Pulse Width             |                             | 40                   |     |     | ns    |
| t <sub>SSD</sub>   | S DATA IN Setup Time                 |                             | 10                   |     |     | ns    |
| t <sub>HSD</sub>   | S DATA IN Hold Time                  |                             | 10                   | 1.7 |     | ns    |
| t <sub>SSENS</sub> | S ENABLE Setup Time                  |                             | 30                   |     |     | ns    |
| t <sub>SSENH</sub> | S ENABLE Hold Time                   |                             | 50                   |     |     | ns    |
| t <sub>DSEN</sub>  | Delay from S ENABLE to Stable Output | f <sub>CLK IN</sub> = 32MHz |                      | 500 |     | ns    |
| t <sub>DSYNC</sub> | Delay from SYNC to Output Start      | f <sub>CLK IN</sub> = 32MHz |                      | 500 |     | ns    |
| SUPPLY             |                                      |                             |                      |     |     |       |
| Al <sub>CC</sub>   | AV <sub>CC</sub> Current             | f <sub>CLK IN</sub> = 16MHz |                      | 35  | 45  | mA    |
|                    |                                      | f <sub>CLK IN</sub> = 32MHz |                      | 40  | 50  | mA    |
|                    | ·                                    | SHDN = 5V                   |                      |     | 10  | μА    |
| DI <sub>CC</sub>   | DV <sub>CC</sub> Current             | f <sub>CLK IN</sub> = 16MHz |                      | 10  | 14  | mA    |
|                    |                                      | f <sub>CLK IN</sub> = 32MHz |                      | 16  | 20  | mA    |
|                    |                                      | SHDN = 5V                   |                      |     | 10  | μА    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.



Timing Diagram 1.



Micro Linear

#### **FUNCTIONAL DESCRIPTION**

The ML2037 is composed of a programmable frequency generator, a sine wave generator, a crystal oscillator, and a digital interface. The functional block diagram is shown in Figure 1.

#### PROGRAMMABLE FREQUENCY GENERATOR

The programmable frequency generator produces a digital output whose frequency is determined by a 16-bit digital word.

The frequency generator is composed of a phase accumulator which is clocked at °f<sub>CLK IN</sub>. The value stored in the data latch is added to the phase accumulator every two cycles of CLK IN. The frequency of the analog output is equal to the rate at which the accumulator overflows and is given by the following equation:

$$f_{OUT} = \frac{f_{CLKIN} \times (D15 \rightarrow D0)_{DEC}}{2^{22}}$$
 (1)

The frequency resolution and the minimum frequency are the same and can be calculated using:

$$\Delta f_{MIN} = \frac{f_{CLKIN}}{2^{22}} \tag{2}$$

When  $f_{CLK \, IN} = 25 MHz$ ,  $\Delta f_{MIN} = 5.96 Hz$  (±2.98 Hz). Lower output frequencies are obtained by using a lower clock frequency.

The maximum frequency output can be easily calculated with the following equation:

$$f_{OUT(MAX)} = \frac{f_{CLKIN}}{26}$$
 (3)

When  $f_{CLK \, IN} = 25 MHz$ ,  $f_{OUT(MAX)} = 391 kHz$ . Higher frequencies, up to 500kHz, are obtained by using an external clock, where 25MHz <  $f_{CLK \, IN} < 32 MHz$ .

Due to the phase quantization nature of the frequency generator, spurious tones can be present in the output in the range of –50dB relative to fundamental. The energy from these tones is included in the signal to noise + distortion specification given in the electrical table. The frequency of these tones can be very close to the fundamental, and it is not practical to filter them out.

#### SINE WAVE GENERATOR

The sine wave generator is composed of a sine lookup table, an 8-bit DAC, an output smoothing filter, and an amplifier. The sine lookup table is addressed by the phase accumulator. The DAC is driven by the output of the lookup table and generates a staircase representation of a sine wave.

The output filter smooths the analog output by removing the high frequency sampling components. The resultant voltage on  $V_{\rm OUT}$  is a sinusoid with the second and third harmonic distortion components at least 40dB below the fundamental.

The ML2037 has a 2-bit (G1, G0) digital gain control. With the gain input equal to logic 00, the sine wave amplitude is equal to 0.5V<sub>P-P</sub>. Incrementing the gain control input increases the output amplitude in 0.5V steps to a maximum of 2.0V<sub>P-P</sub>. The output amplitude is accurate to within ±0.5dB over the frequency range.

The analog section is designed to operate over a frequency range of DC to 500kHz and is capable of driving  $1k\Omega, 50pF$  loads at the maximum amplitude of  $2.0V_{P.P}.$  The sine wave output is typically centered about a 2.5V DC level, so for a  $2V_{P.P}$  sine wave, the output will swing from 1.5V to 3.5V.

#### **CRYSTAL OSCILLATOR**

The crystal oscillator generates an accurate reference clock for the programmable frequency generator. The internal clock can be generated with a crystal or external clock.

If a crystal is used, it must be placed between CLK IN and DGND. An on-chip oscillator will then generate the internal clock. No other external components are required. The crystal should be a parallel resonant type with a frequency between 5MHz to 25.6MHz. It should be placed physically as close as possible to CLK IN and DGND.

The crystal must have the following characteristics:

■ Parallel resonant type

■ Frequency: 5MHz to 25.6MHz

■ Maximum ESR:  $120\Omega$  @ 5 to 10MHz,  $80\Omega$  @10 to 15MHz, and  $50\Omega$  @ 15 to 25.6MHz

■ Drive level: 500µW

■ Typical load capacitance: 18 - 20pF

Maximum case capacitance: 7pF

The frequency of oscillation will be a function of the crystal parameters and board capacitance. In general, microprocessor crystals meet the above requirements, but it is recommended to test the selected crystal in circuit to insure proper operation. Suitable crystals can be purchased from the following suppliers:

ECS, Inc.

**FOX Electronics** 

M-TRON Industries



Figure 1. Detailed Block Diagram of the ML2037.

#### FUNCTIONAL DESCRIPTION (Continued)

An external clock can drive CLK IN directly if desired. The frequency of this clock can be anything from 0 to 32MHz. However, at clock frequencies below 5MHz, the sine wave output begins to exhibit "staircasing".

The ML2037 has a clock output that can be used to drive other external devices. The CLK OUT output is a buffered output from the oscillator which runs at one half the frequency of CLK IN.

#### **SERIAL DIGITAL INTERFACE**

The digital interface consists of a shift register and data latch. The serial 16-bit data word on S DATA IN is clocked into a 16-bit shift register on falling edges of the serial shift clock, S CLK. The LSB should be shifted in first and the MSB last as shown in Timing Diagram 1. The data that has been shifted into the shift register is loaded into a 16-bit data latch on the falling edge of S ENABLE. To insure that true data is loaded into the data latch from the shift register, the S ENABLE falling edge should occur before the S CLK transitions high to low. S ENABLE should be high while shifting data into the shift register. Note that all data is entered and latched on edges, not levels, of S CLK and S ENABLE.

Upon power up, the data in the latch is indeterminate. It is therefore recommended to initialize the frequency data as part of a power up routine.

#### **SYNCHRONIZATION**

When the SYNC pin is held high, the sine wave generator operates normally. Pulling this pin low causes the sine wave output to be interrupted and resets the phase back to zero. The sine wave output goes to the 2.5V DC level approximately 1µs after the SYNC input goes low.

Switching the SYNC pin back to a high level starts the sine wave going again from zero phase. The delay from when the SYNC goes high to the start of the sine wave is about 500ns, as shown in Figure 2. If several generator chips are driven from the same clock, the SYNC input allows them to be phase synchronized to any value. Figure 3 gives an example of how a microcontroller can be used with two ML2037s to generate two sine waves that are 90° out of phase.

#### **SHUTDOWN**

The SHDN input provides a means to power down the analog section and the internal clock of the sine wave generator. When in the power down mode the part will draw only 10µA of input current and the output will go to zero approximately 500ns after the SHDN pin goes high. Switching the SHDN back to a low level allows the sine wave to resume at the last programmed frequency. The delay from when the SHDN goes low to when the sine wave resumes is about 200µs. The use of the power down mode allows power management for portable applications or for gating the internal oscillator for low noise applications.

#### **POWER SUPPLIES**

The analog circuitry in the device is powered from 5V (AV $_{CC}$ ) and is referenced to AGND. The digital circuits in the device can also powered from the same 5V supply (DV $_{CC}$  to DGND). It is recommended that AGND and DGND be connected together close to the device and have a good connection back to the power source.

It is recommended that the power supplies to the device should be bypassed by placing decoupling capacitors from AV $_{CC}$  to AGND and DV $_{CC}$  to DGND as physically close to the device as possible.



Figure 2. SYNC Pin Timing.



Figure 3. Synchronizing Two ML2037 Sine Wave Generators.

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE                 |
|-------------|-------------------|-------------------------|
| ML2037CP    | 0°C to 70°C       | 16-Pin PDIP (P16)       |
| ML2037CS    | 0°C to 70°C       | 16-Pin Wide SOIC (S16W) |
| ML2037IP    | -40°C to 85°C     | 16-Pin PDIP (P16)       |
| ML2037IS    | -40°C to 85°C     | 16-Pin Wide SOIC (S16W) |



# 500kHz, Parallel Input, Programmable Sine Wave Generator with Digital Gain Control

#### **GENERAL DESCRIPTION**

The ML2038 is a programmable sine wave generator with a frequency range of DC to 500kHz. No external components are required to generate a wide range of low distortion sine waves using a serial data frequency programming input. The sine wave output is derived from either an external crystal or clock input to provide a stable and accurate frequency reference. The frequency is programmed by a 16-bit parallel data word.

The ML2038 provides a sine wave whose full scale amplitude can be digitally set at  $0.5V_{P-P}$ ,  $1.0V_{P-P}$ ,  $1.5V_{P-P}$ , or  $2.0V_{P-P}$ , centered on a 2.5V DC level. An AC coupled sine wave can be generated by passing the output through a decoupling capacitor.

Also included are inputs for synchronization of the start of the sine wave, and a shutdown control to completely disable the sine wave generator.

#### **FEATURES**

- Programmable output frequency
   DC to 400kHz internal crystal oscillator
   DC to 500kHz external clock
- Low gain error and total harmonic distortion
- Digital gain control
- SYNC input for synchronization of multiple sine waves
- Single supply operation
- Fully integrated solution no external components required

# **BLOCK DIAGRAM**



# **PIN CONFIGURATION**

ML2038 28-Pin Narrow PDIP (P28N) 28-Pin SOIC (S28)

| D0 [      | 1  | 28] DV <sub>CC</sub>  |
|-----------|----|-----------------------|
| D1 [      | 2  | 27 D15                |
| SYNC [    | 3  | 26] D14               |
| CLK OUT [ | 4  | 25 D13                |
| D2 [      | 5  | 24] D12               |
| D3 [      | 6  | 23 D11                |
| D4 [      | 7  | 22 D10                |
| D5 [      | 8  | 21 G1                 |
| D GND     | 9  | 20 G0                 |
| D6 [      | 10 | 19 CLK IN             |
| D7 [      | 11 | 18]] AV <sub>CC</sub> |
| D8 [      | 12 | 17 AVCC               |
| D9 [      | 13 | 16∏ О∪Т               |
| SHDN [    | 14 | 15 A GND              |
|           |    |                       |

**TOP VIEW** 

| PIN | D | FS | CR | IP7 | ΓIO | N |
|-----|---|----|----|-----|-----|---|
|     |   |    |    |     |     |   |

| PIN | NAME    | FUNCTION                                                                                                         | PIN           | NAME               | FUNCTION                                                                                                                                                         |  |
|-----|---------|------------------------------------------------------------------------------------------------------------------|---------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1   | D0      | Data bus input 0.                                                                                                | 16 OUT        |                    | Sine wave output. The amplitude of the sine wave varies around a 2.5V DC                                                                                         |  |
| 2   | D1      | Data bus input 1.                                                                                                |               |                    | level.                                                                                                                                                           |  |
| 3   | SYNC    | Synchronization input. Holding this pin low stops the sine wave output, and resets the phase to zero.            | 1 <i>7,</i> 1 | 8 AV <sub>CC</sub> | Power supply for the analog sections of the IC.                                                                                                                  |  |
| 4   | CLK OUT | Output of the internal high frequency clock generator. $f_{CLK}$ OUT = ${}^{\circ}f_{CLK}$ IN-                   | 19            | CLK IN             | Input of the internal high frequency<br>clock generator. This pin is either<br>driven from an external clock input or<br>connected to a crystal for use with the |  |
| 5   | D2      | Data bus input 2.                                                                                                |               |                    | internal oscillator.                                                                                                                                             |  |
| 6   | D3      | Data bus input 3.                                                                                                | 20            | G0                 | Output gain control. Works with G1 to set the output amplitude to one of four                                                                                    |  |
| 7   | D4      | Data bus input 4.                                                                                                |               |                    | different full scale ranges.                                                                                                                                     |  |
| 8   | D5      | Data bus input 5.                                                                                                | 21            | G1                 | Output gain control. Works with G0 to                                                                                                                            |  |
| 9   | D GND   | Ground connection for the digital sections of the IC.                                                            |               |                    | set the output amplitude to one of four different full scale ranges.                                                                                             |  |
| 10  | D6      | Data bus input 6.                                                                                                | 22            | D10                | Data bus input 10.                                                                                                                                               |  |
| 11  | D7      | Data bus input 7.                                                                                                | 23            | D11                | Data bus input 11.                                                                                                                                               |  |
| 12  | D8      | Data bus input 8.                                                                                                | 24            | D12                | Data bus input 12.                                                                                                                                               |  |
|     |         | •                                                                                                                | 25            | D13                | Data bus input 13.                                                                                                                                               |  |
| 13  | D9      | Data bus input 9.                                                                                                | 26            | D14                | Data bus input 14.                                                                                                                                               |  |
| 14  | SHDN    | A logic high on this pin causes the output of the generator to shut off and places the IC in a low power standby | 27            | D15                | Data bus input 15.                                                                                                                                               |  |
|     |         | mode.                                                                                                            | 28            | $DV_CC$            | Power supply for the digital sections of the IC.                                                                                                                 |  |
| 15  | A GND   | Ground reference for analog sections of the IC and reference for OUT.                                            |               |                    |                                                                                                                                                                  |  |

# 3

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| $AV_{CC}$ | DV <sub>CC</sub>                                     | 7V     |
|-----------|------------------------------------------------------|--------|
| Voltag    | e on any other pin AGND - 0.3V to AV <sub>CC</sub> - | + 0.3V |
| Input     | Current ±                                            | 25mA   |
| Junctio   | on Temperature                                       | 150ºC  |
| Storag    | e Temperature Range65°C to                           | 150ºC  |
|           | emperature (Soldering, 10 sec)                       |        |

| Thermal Resistance (θ <sub>IA</sub> ) |        |
|---------------------------------------|--------|
| Plastic DIP                           | 52ºC/W |
| SOIC                                  |        |

# **OPERATING CONDITIONS**

| Temperature Range                         |                |
|-------------------------------------------|----------------|
| ML2038CX                                  | 0ºC to 70ºC    |
| ML2038IX                                  | 40ºC to 85ºC   |
| AV <sub>CC</sub> , DV <sub>CC</sub> Range | 4.75V to 5.25V |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, AV $_{CC}$  = DV $_{CC}$  = 4.75V to 5.25V, SHDN = 0V, CLK IN = 25.6MHz (crystal) or 32MHz (external clock), C $_{L}$  = 50pF, R $_{L}$  = 1k $\Omega$ , T $_{A}$  = Operating Temperature Range (Note 1)

| SYMBOL         | PARAMETER                         | CONDITIONS                                                                   | MIN  | TYP | MAX      | UNITS             |
|----------------|-----------------------------------|------------------------------------------------------------------------------|------|-----|----------|-------------------|
| OUTPUT         |                                   |                                                                              |      |     | <u> </u> |                   |
| HD             | Harmonic Distortion               | 20Hz to 31.25kHz                                                             |      |     | -45      | dB                |
|                | (2nd and 3rd Harmonic)            | 31.25kHz to 500kHz                                                           |      |     | -40      | dB                |
| SND            | Signal to Noise + Distortion      | 1kHz to 31.25kHz,<br>f <sub>OUT</sub> BW < 31.25kHz                          |      |     | -45      | dB                |
|                |                                   | 31.35kHz to 500kHz,<br>f <sub>OUT</sub> BW < 500kHz                          |      | -   | -40      | dB                |
|                | Gain Error                        | f <sub>OUT</sub> <125kHz, AV <sub>CC</sub> = 5V,<br>G1 = 1, G0 = 1           |      |     | ±0.15    | dB                |
|                |                                   | 125kHz < f <sub>OUT</sub> < 500kHz,<br>AV <sub>CC</sub> = 5V, G1 = 1, G0 = 1 |      |     | ±0.5     | dB                |
|                | Idle Noise                        | SHDN = 5V                                                                    |      | 500 |          | μV <sub>rms</sub> |
| PSRR           | Power Supply Rejection Ratio      | 200mV <sub>P-P</sub> , f <sub>OUT</sub> = 0 - 100kHz                         |      | -40 |          | dB                |
|                | DC Output Voltage                 |                                                                              | 2.4  |     | 2.6      | V                 |
|                | Peak-to-Peak Output Voltage       | G1 = 0, G0 = 0                                                               |      | 0.5 |          | V <sub>P-P</sub>  |
|                |                                   | G1 = 0, G0 = 1                                                               |      | 1.0 |          | V <sub>P-P</sub>  |
|                |                                   | G1 = 1, G0 = 0                                                               |      | 1.5 |          | V <sub>P-P</sub>  |
|                |                                   | G1 = 1, G0 = 1                                                               | 1.88 | 2.0 | 2.12     | V <sub>P-P</sub>  |
| OSCILLAT       | OR                                |                                                                              |      |     |          |                   |
|                | CLK IN Input Low Voltage          |                                                                              |      |     | 1.5      | V                 |
|                | CLK IN Input High Voltage         |                                                                              | 3.5  |     |          | V                 |
|                | CLK IN Input Low Current          |                                                                              | -250 |     |          | μА                |
|                | CLK IN Input High Current         |                                                                              |      |     | 250      | μА                |
|                | CLK IN Input Capacitance          | ·                                                                            |      | 12  |          | pF                |
|                | CLK IN Maximum Frequency          | External Clock                                                               | 32   |     |          | MHz               |
|                | CLK OUT to CLK IN Frequency Ratio |                                                                              | 0.49 | 0.5 | 0.51     |                   |
| t <sub>R</sub> | CLK OUT Rise Time                 | C <sub>L</sub> = 25pF, See Timing Diagram 1                                  |      |     | 8        | ns                |
| t <sub>F</sub> | CLK OUT Fall Time                 | C <sub>L</sub> = 25pF, See Timing Diagram 1                                  |      |     | 8        | ns                |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL           | PARAMETER                       | CONDITIONS                  | MIN                  | TYP | MAX | UNITS |
|------------------|---------------------------------|-----------------------------|----------------------|-----|-----|-------|
| LOGIC            |                                 |                             |                      |     |     |       |
| V <sub>IL</sub>  | Input Low Voltage               |                             |                      |     | 1.0 | V     |
| V <sub>IH</sub>  | Input High Voltage              |                             | DV <sub>CC</sub> - 1 |     | _   | V     |
| l <sub>IL</sub>  | Input Low Current               |                             | -1                   |     |     | μA    |
| I <sub>IH</sub>  | Input High Current              |                             |                      |     | 1   | μА    |
| V <sub>OL</sub>  | Output Low Voltage              | I <sub>OL</sub> = -2mA      |                      |     | 0.4 | V     |
| V <sub>OH</sub>  | Output High Voltage             | I <sub>OH</sub> = 2mA       | 4.0                  |     |     | V     |
| tosync           | Delay from SYNC to Output Start | f <sub>CLK IN</sub> = 32MHz |                      | 500 |     | ns    |
| SUPPLY           |                                 |                             |                      |     |     |       |
| Al <sub>CC</sub> | AV <sub>CC</sub> Current        | f <sub>CLK IN</sub> = 16MHz |                      | 35  | 45  | mA    |
|                  |                                 | f <sub>CLK IN</sub> = 32MHz |                      | 40  | 50  | mA    |
|                  |                                 | SHDN = 5V                   |                      |     | 10  | μА    |
| DI <sub>CC</sub> | DV <sub>CC</sub> Current        | f <sub>CLK IN</sub> = 16MHz |                      | 10  | 14  | mA    |
|                  |                                 | f <sub>CLK IN</sub> = 32MHz |                      | 16  | 20  | mA    |
|                  |                                 | SHDN = 5V                   |                      |     | 6   | mA    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.



Timing Diagram 1.

#### **FUNCTIONAL DESCRIPTION**

The ML2038 is composed of a programmable frequency generator, a sine wave generator, a crystal oscillator, and a digital interface. The functional block diagram is shown in Figure 1.

#### PROGRAMMABLE FREQUENCY GENERATOR

The programmable frequency generator produces a digital output whose frequency is determined by a 16-bit digital word.

The frequency generator contains a phase accumulator which is clocked at °f<sub>CLK IN</sub>. The value stored in the data latch is added to the phase accumulator every two cycles of CLK IN. The frequency of the analog output is equal to the rate at which the accumulator overflows and is given by the following equation:

$$f_{OUT} = \frac{f_{CLKIN} \times (D15 \rightarrow D0)_{DEC}}{2^{22}}$$
 (1)

The frequency resolution and the minimum frequency are the same and can be calculated using:

$$\Delta f_{MIN} = \frac{f_{CLKIN}}{222} \tag{2}$$

When  $f_{CLK\ IN} = 25 MHz$ ,  $\Delta f_{MIN} = 5.96 Hz$  ( $\pm 2.98 Hz$ ). Lower output frequencies are obtained by using a lower clock frequency.

The maximum frequency output can be easily calculated with the following equation:

$$f_{OUT(MAX)} = \frac{f_{CLKIN}}{26}$$
 (3)

When  $f_{CLK \mid N} = 25 MHz$ ,  $f_{OUT(MAX)} = 391 kHz$ . Higher frequencies, up to 500kHz, are obtained by using an external clock, where  $25 MHz < f_{CLK \mid N} < 32 MHz$ .

Due to the phase quantization nature of the frequency generator, spurious tones can be present in the output in the range of –50dB relative to fundamental. The energy from these tones is included in the signal to noise + distortion specification given in the electrical table. The frequency of these tones can be very close to the fundamental, and it is not practical to filter them out.

### SINE WAVE GENERATOR

The sine wave generator is composed of a sine lookup table, an 8-bit DAC, an output smoothing filter, and an amplifier. The sine lookup table is addressed by the phase accumulator. The DAC is driven by the output of the lookup table and generates a staircase representation of a sine wave.

The output filter smooths the analog output by removing the high frequency sampling components. The resultant voltage on  $V_{OUT}$  is a sinusoid with the second and third harmonic distortion components at least 40dB below the fundamental.

The ML2038 has a 2 bit (G1, G0) digital gain control. With the gain input equal to logic 00, the sine wave amplitude is equal to  $0.5V_{P.P}$ . Incrementing the gain control input increases the output amplitude in 0.5V steps to a maximum of  $2.0V_{P.P}$ . The output amplitude is accurate to within  $\pm 0.5$ dB over the frequency range.

The analog section is designed to operate over a frequency range of DC to 500kHz and is capable of driving  $1k\Omega$ , 50pF loads at the maximum amplitude of  $2.0V_{P.P.}$  The sine wave output is typically centered about a 2.5V DC level, so for a  $2V_{P.P.}$  sine wave, the output will swing from 1.5V to 3.5V.

#### CRYSTAL OSCILLATOR

The crystal oscillator generates an accurate reference clock for the programmable frequency generator. The internal clock can be generated with a crystal or external clock.

If a crystal is used, it must be placed between CLK IN and DGND. An on-chip oscillator will then generate the internal clock. No other external components are required. The crystal should be a parallel resonant type with a frequency between 5MHz to 25.6MHz. It should be placed physically as close as possible to CLK IN and DGND.

The crystal must have the following characteristics:

- Parallel resonant type
- Frequency: 5MHz to 25.6MHz
- Maximum ESR:  $120\Omega$  @ 5 to 10MHz,  $80\Omega$  @10 to 15MHz, and  $50\Omega$  @ 15 to 25.6MHz
- Drive level: 500µW
- Typical load capacitance: 18 20pF
- Maximum case capacitance: 7pF

The frequency of oscillation will be a function of the crystal parameters and board capacitance. In general, microprocessor crystals meet the above requirements, but it is recommended to test the selected crystal in circuit to insure proper operation. Suitable crystals can be purchased from the following suppliers:

ECS, Inc.

**FOX Electronics** 

M-TRON Industries



Figure 1. Detailed Block Diagram of the ML2038.

# FUNCTIONAL DESCRIPTION (Continued)

An external clock can drive CLK IN directly if desired. The frequency of this clock can be anything from 0 to 32MHz. However, at clock frequencies below 5MHz, the sine wave output begins to exhibit "staircasing".

The ML2038 has a clock output that can be used to drive other external devices. The CLK OUT output is a buffered output from the oscillator which runs at one half the frequency of CLK IN.

#### **SYNCHRONIZATION**

When the SYNC pin is held high, the sine wave generator operates normally. Pulling this pin low causes the sine wave output to be interrupted and resets the phase back to zero. The sine wave output goes to the 2.5V DC level approximately 1µs after the SYNC input goes low. Switching the SYNC pin back to a high level starts the sine wave going again from zero phase. The delay from when the SYNC goes high to the start of the sine wave is about 500ns, as shown in Figure 2. If several generator chips are driven from the same clock, the SYNC input allows them to be phase synchronized to any value. Figure 3 gives an example of how a microcontroller can be used with two ML2037s to generate two sine waves that are 90° out of phase.

#### **SHUTDOWN**

The SHDN input provides a means to power down the analog section and the internal clock of the sine wave generator. When in the power down mode the part will draw only 10µA of input current and the output will go to zero approximately 500ns after the SHDN pin goes high. Switching the SHDN back to a low level allows the sine wave to resume at the last programmed frequency. The delay from when the SHDN goes low to when the sine wave resumes is about 200µs. The use of the power down mode allows power management for portable applications or for gating the internal oscillator for low noise applications.

#### POWER SUPPLIES

The analog circuitry in the device is powered from 5V (AV $_{CC}$ ) and is referenced to AGND. The digital circuits in the device can also powered from the same 5V supply (DV $_{CC}$  to DGND). It is recommended that AGND and DGND be connected together close to the device and have a good connection back to the power source.

It is recommended that the power supplies to the device should be bypassed by placing decoupling capacitors from AV $_{\rm CC}$  to AGND and DV $_{\rm CC}$  to DGND as physically close to the device as possible.



Figure 2. SYNC Pin Timing.



Figure 3. Synchronizing Two ML2038 Sine Wave Generators.

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE                   |  |  |
|-------------|-------------------|---------------------------|--|--|
| ML2038CP    | 0°C to 70°C       | 28-Pin Narrow PDIP (P28N) |  |  |
| ML2038CS    | 0°C to 70°C       | 28-Pin Wide SOIC (S28)    |  |  |
| ML2038IP    | -40°C to 85°C     | 28-Pin Narrow PDIP (P28N) |  |  |
| ML2038IS    | -40°C to 85°C     | 28-Pin SOIC (S28)         |  |  |



# 500kHz, Serial Input Programmable Sine Wave Generator

# **GENERAL DESCRIPTION**

The ML2039 is a programmable sine wave generator with a frequency range of DC to 500kHz. No external components are required to generate a wide range of low distortion sine waves using a serial data frequency programming input. The sine wave output is derived from either an external crystal or clock input to provide a stable and accurate frequency reference. The frequency is programmed by a 16-bit serial data word.

The ML2039 provides a sine wave whose full scale amplitude is 2.0V<sub>P-P</sub>, centered on a 2.5V DC level. An AC coupled sine wave can be generated by passing the output through a decoupling capacitor.

# **FEATURES**

- Programmable output frequency
   DC to 400kHz internal crystal oscillator
   DC to 500kHz external clock
- Low gain error and total harmonic distortion
- 3-wire SPI compatible serial microprocessor interface with double buffered data latch
- Single supply operation
- Fully integrated solution no external components required

# **BLOCK DIAGRAM**



# **PIN CONFIGURATION**





# PIN DESCRIPTION

| PIN | NAME      | FUNCTION                                                                                             | PIN | NAME     | FUNCTION                                                                                                        |
|-----|-----------|------------------------------------------------------------------------------------------------------|-----|----------|-----------------------------------------------------------------------------------------------------------------|
| 1   | CLK OUT   | Output of the internal high frequency clock generator. f <sub>CLK OUT</sub> = °f <sub>CLK IN</sub> . | 5   | GND      | Ground reference for the IC and reference for OUT.                                                              |
| 2   | S CLK     | Serial data clock input. Serial data is clocked into the shift register on falling edges of S CLK.   | 6   | OUT      | Sine wave output. The amplitude of the sine wave will vary ±2V around a 2.5V DC level.                          |
| 3   | S DATA IN | Serial data input for programming the output frequency.                                              | 7   | CLK IN   | Input of the internal high frequency clock generator. This pin is either driven from an external clock input or |
| 4   | S ENABLE  | Serial interface enable control. A logic high on this pin allows data to be entered into the latch.  |     |          | connected to a crystal for use with the internal oscillator.                                                    |
|     |           | cherca me me mem                                                                                     | 8   | $V_{CC}$ | Power supply for the IC.                                                                                        |

# 3

# **ABSOLUTE MAXIMUM RATINGS**

# OPERATING CONDITIONS

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>CC</sub>                       | 7V                      |
|---------------------------------------|-------------------------|
| Voltage on any other pin GND - 0.3    | $SV$ to $V_{CC} + 0.3V$ |
| Input Current                         | ±25mA                   |
| Junction Temperature                  | 150ºC                   |
| Storage Temperature Range             | 65ºC to 150ºC           |
| Lead Temperature (Soldering, 10 sec)  | 260ºC                   |
| Thermal Resistance (θ <sub>JA</sub> ) | 110ºC/W                 |

| Temperature Range     |                |
|-----------------------|----------------|
| ML2039CP              | 0°C to 70°C    |
| ML2039IP              | 40°C to 85°C   |
| V <sub>CC</sub> Range | 4.75V to 5.25V |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{CC}$  = 4.75V to 5.25V, CLK IN = 25.6MHz (crystal) or 32MHz (external clock),  $C_L$  = 50pF,  $R_L$  = 1k $\Omega$ ,  $T_A$  = Operating Temperature Range (Note 1)

| SYMBOL         | PARAMETER                         | CONDITIONS                                               | MIN  | TYP | MAX   | UNITS             |
|----------------|-----------------------------------|----------------------------------------------------------|------|-----|-------|-------------------|
| OUTPUT         |                                   |                                                          |      |     |       | 4                 |
| HD             | Harmonic Distortion               | 20Hz to 31.25kHz                                         |      |     | -45   | dB                |
|                | (2nd and 3rd Harmonic)            | 31.25kHz to 500kHz                                       |      |     | -40   | dB                |
| SND            | Signal to Noise + Distortion      | 1kHz to 31.25kHz,<br>f <sub>OUT</sub> BW < 31.25kHz      |      |     | -45   | dB                |
|                |                                   | 31.35kHz to 500kHz,<br>f <sub>OUT</sub> BW < 500kHz      |      |     | -40   | dB                |
|                | Gain Error                        | f <sub>OUT</sub> <125kHz, V <sub>CC</sub> = 5V           |      |     | ±0.15 | dB                |
|                |                                   | 125kHz < f <sub>OUT</sub> < 500kHz, V <sub>CC</sub> = 5V |      |     | ±0.5  | dB                |
|                | Idle Noise                        | SHDN = 5V                                                |      | 500 |       | μV <sub>rms</sub> |
| PSRR           | Power Supply Rejection Ratio      | 200mV <sub>P-P</sub> , f <sub>OUT</sub> = 0 - 100kHz     |      | -40 |       | dB                |
|                | DC Output Voltage                 |                                                          | 2.4  |     | 2.6   | V                 |
|                | Peak-to-Peak Output Voltage       |                                                          | 1.88 | 2.0 | 2.12  | V <sub>P-P</sub>  |
| OSCILLAT       | OR                                |                                                          |      |     |       | ····              |
|                | CLK IN Input Low Voltage          |                                                          |      |     | 1.5   | V                 |
|                | CLK IN Input High Voltage         |                                                          | 3.5  |     |       | V                 |
|                | CLK IN Input Low Current          |                                                          | -250 |     |       | μА                |
|                | CLK IN Input High Current         |                                                          |      |     | 250   | μА                |
|                | CLK IN Input Capacitance          |                                                          |      | 12  |       | pF                |
|                | CLK IN Maximum Frequency          | External Clock                                           | 32   |     |       | MHz               |
|                | CLK OUT to CLK IN Frequency Ratio |                                                          | 0.49 |     | 0.51  |                   |
| t <sub>R</sub> | CLK OUT Rise Time                 | C <sub>L</sub> = 25pF, See Timing Diagram 2              |      |     | 8     | ns                |
| t <sub>F</sub> | CLK OUT Fall Time                 | C <sub>L</sub> = 25pF, See Timing Diagram 2              |      |     | 8     | ns                |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL             | PARAMETER                            | CONDITIONS                  | MIN                  | TYP | MAX | UNITS |
|--------------------|--------------------------------------|-----------------------------|----------------------|-----|-----|-------|
| LOGIC              |                                      |                             |                      |     |     |       |
| VIL                | Input Low Voltage                    |                             |                      | -   | 1.0 | V     |
| V <sub>IH</sub>    | Input High Voltage                   |                             | DV <sub>CC</sub> - 1 |     |     | V     |
| I <sub>IL</sub>    | Input Low Current                    |                             | -1                   |     |     | μΑ    |
| l <sub>iH</sub>    | Input High Current                   |                             |                      |     | 1   | μA    |
| $V_{OL}$           | Output Low Voltage                   | $I_{OL} = -2mA$             |                      |     | 0.4 | V     |
| V <sub>OH</sub>    | Output High Voltage                  | I <sub>OH</sub> = 2mA       | 4.0                  |     | ,   | V     |
| f <sub>S CLK</sub> | Serial Clock Frequency               |                             | 0.01                 |     | 10  | MHz   |
| t <sub>PW</sub>    | Serial CLock Pulse Width             |                             | 40                   |     |     | ns    |
| t <sub>HSD</sub>   | S CLK to S DATA IN Hold Time         |                             | 10                   |     |     | ns    |
| t <sub>SSD</sub>   | S DATA IN to S CLK Setup Time        |                             | 10                   |     |     | ns    |
| tssens             | S CLK to S ENABLE Setup Time         | 4                           | 30                   |     |     | ns    |
| tssenh             | S ENABLE to S CLK Hold Time          |                             | 50                   |     |     | ns    |
| t <sub>DSEN</sub>  | Delay from S ENABLE to Stable Output | f <sub>CLK IN</sub> = 32MHz |                      | 500 | -   | ns    |
| SUPPLY             |                                      |                             |                      |     |     |       |
| I <sub>CC</sub>    | V <sub>CC</sub> Current              | f <sub>CLK IN</sub> = 16MHz |                      | 45  | 60  | mA    |
|                    |                                      | f <sub>CLK IN</sub> = 32MHz |                      | 56  | 70  | mA    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.



Timing Diagram 1.



Timing Diagram 2.

#### **FUNCTIONAL DESCRIPTION**

The ML2039 is composed of a programmable frequency generator, a sine wave generator, a crystal oscillator, and a digital interface. The functional block diagram is shown in Figure 1.

#### PROGRAMMABLE FREQUENCY GENERATOR

The programmable frequency generator produces a digital output whose frequency is determined by a 16-bit digital word. The frequency generator is composed of a phase accumulator which is clocked at °f<sub>CLK IN</sub>. The value stored in the data latch is added to the phase accumulator every two cycles of CLK IN. The frequency of the analog output is equal to the rate at which the accumulator overflows and is given by the following equation:

$$f_{OUT} = \frac{f_{CLKIN} \times (D15 \rightarrow D0)_{DEC}}{222}$$
 (1)

The frequency resolution and the minimum frequency are the same and can be calculated using:

$$\Delta f_{MIN} = \frac{f_{CLKIN}}{2^{22}} \tag{2}$$

When  $f_{CLK\ IN} = 25 MHz$ ,  $\Delta f_{MIN} = 5.96 Hz$  ( $\pm 2.98 Hz$ ). Lower output frequencies are obtained by using a lower clock frequency.

The maximum frequency output can be easily calculated with the following equation:

$$f_{OUT(MAX)} = \frac{f_{CLKIN}}{26}$$
 (3)

When  $f_{CLK\ IN} = 25 MHz$ ,  $f_{OUT(MAX)} = 391 kHz$ . Higher frequencies (up to 500 kHz) are obtained by using an external clock, where  $25 MHz < f_{CLK\ IN} < 32 MHz$ .

Due to the phase quantization nature of the frequency generator, spurious tones can be present in the output in the range of –50dB relative to fundamental. The energy from these tones is included in the signal to noise + distortion specification given in the electrical table. The frequency of these tones can be very close to the fundamental, and it is not practical to filter them out.

#### SINE WAVE GENERATOR

The sine wave generator is composed of a sine lookup table, an 8-bit DAC, an output smoothing filter, and an amplifier. The sine lookup table is addressed by the phase accumulator. The DAC is driven by the output of the lookup table and generates a staircase representation of a sine wave.

The output filter smooths the analog output by removing the high frequency sampling components. The resultant voltage on  $V_{OUT}$  is a sinusoid with the second and third

harmonic distortion components at least 40dB below the fundamental.

The analog section is designed to operate over a frequency range of DC to 500kHz and is capable of driving  $1k\Omega$ , 50pF loads at the maximum amplitude of  $2.0V_{p.p}$ . The sine wave output is typically centered about a 2.5V DC level, so the output will swing from 1.5V to 3.5V. The output amplitude is accurate to within  $\pm 0.5 dB$  over the frequency range.

#### **CRYSTAL OSCILLATOR**

The crystal oscillator generates an accurate reference clock for the programmable frequency generator. The internal clock can be generated with a crystal or external clock.

If a crystal is used, it must be placed between CLK IN and GND. An on-chip oscillator will then generate the internal clock. No other external components are required. The crystal should be a parallel resonant type with a frequency between 5MHz to 25.6MHz. It should be placed physically as close as possible to CLK IN and GND.

The crystal must have the following characteristics:

- Parallel resonant type
- Frequency: 5MHz to 25.6MHz
- Maximum ESR: 120Ω @ 5 to 10MHz, 80Ω @10 to 15MHz, and 50Ω @ 15 to 25.6MHz
- Drive level: 500µW
- Typical load capacitance: 18 20pF
- Maximum case capacitance: 7pF

The frequency of oscillation will be a function of the crystal parameters and board capacitance. In general, microprocessor crystals meet the above requirements, but it is recommended to test the selected crystal in circuit to insure proper operation. Suitable crystals can be purchased from the following suppliers:

ECS, Inc.

**FOX Electronics** 

M-TRON Industries

An external clock can drive CLK IN directly if desired. The frequency of this clock can be anything from 0 to 32MHz. However, at clock frequencies below 5MHz, the sine wave output begins to exhibit "staircasing".

The ML2039 has a clock output that can be used to drive other external devices. The CLK OUT output is a buffered output from the oscillator which runs at one half the frequency of CLK IN.



Figure 1. Detailed Block Diagram of the ML2039.

# FUNCTIONAL DESCRIPTION (Continued)

#### **SERIAL DIGITAL INTERFACE**

The digital interface consists of a shift register and data latch. The serial 16-bit data word on S DATA IN is clocked into a 16-bit shift register on falling edges of the serial shift clock, S CLK. The LSB should be shifted in first and the MSB last as shown in Timing Diagram 1. The data that has been shifted into the shift register is loaded into a 16-bit data latch on the falling edge of S ENABLE. To insure that true data is loaded into the data latch from the shift register, the S ENABLE falling edge should occur before the S CLK transitions high to low. S ENABLE should be high while shifting data into the shift register. Note that all data is entered and latched on edges, not levels, of S CLK and S ENABLE.

Upon power up, the data in the latch is indeterminate. It is therefore recommended to initialize the frequency data as part of a power up routine.

#### **POWER SUPPLIES**

The ML2039 is powered from 5V ( $V_{CC}$ ) and is referenced to GND. It is recommended that the power supply to the device should be bypassed by placing decoupling capacitors from  $V_{CC}$  to GND as physically close to the device as possible.

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE          |
|-------------|-------------------|------------------|
| ML2039CP    | 0°C to 70°C       | 8-Pin PDIP (P08) |
| ML2039IP    | -40°C to 85°C     | 8-Pin PDIP (P08) |



# **ML2110**

# **Universal Dual Filter**

# **GENERAL DESCRIPTION**

The ML2110 consists of two independent switched capacitor filters that perform second order filter functions such as lowpass, bandpass, highpass, notch and allpass. All filter configurations, including Butterworth, Bessel, Cauer, and Chebyshev can be formed.

The center frequency of these filters is tuned by an external clock or the external clock and resistor ratio.

The ML2110 frequency range is specified to 30 kHz with  $\pm 2.25 \text{V}$  (single 5V operation) to  $\pm 5.5 \text{V}$  power supplies. For higher frequency operation the ML2111 is specified up to 150 kHz operation. These filters are ideal where center frequency accuracy and high Qs are needed.

The ML2110 is a pin compatible superior replacement for MF10, LMF100, and LTC1060 filters.

#### **FEATURES**

- Specified for operation up to 30kHz
- Center frequency x Q product ≤ 2MHz
- Separate highpass, notch, allpass, bandpass, and lowpass outputs
- Center frequency accuracy of  $\pm 0.3\%$  or  $\pm 0.8\%$  max.
- $\blacksquare$  Q accuracy of ±3% or ±6% max.
- Clock inputs are TTL or CMOS compatible with a duty cycle of 40% to 60%
- Single 5V (±2.25V) or ±5V supply operation

# **BLOCK DIAGRAM**



# PIN CONFIGURATION



# PIN DESCRIPTION

| PIN | NAME                 | FUNCTION                                                                                        | PIN | NAME                 | FUNCTION                                                                                |
|-----|----------------------|-------------------------------------------------------------------------------------------------|-----|----------------------|-----------------------------------------------------------------------------------------|
| 1   | LP <sub>A</sub>      | Lowpass output for biquad A.                                                                    | 11  | $CLK_B$              | Clock input for biquad B.                                                               |
| 2   | BP <sub>A</sub>      | Bandpass output for biquad A.                                                                   | 12  | 50/100/HOL           | DInput pin to control the clock-to-<br>center-frequency ratio of 50:1 or                |
| 3   | N/AP/HP <sub>A</sub> | Notch/allpass/highpass output for biquad A.                                                     |     |                      | 100:1, or to stop the clock to hold the last sample of the bandpass or lowpass outputs. |
| 4   | INV <sub>A</sub>     | Inverting input of the summing op amp for biquad A.                                             | 13  | V <sub>D</sub> -     | Negative digital supply.                                                                |
| 5   | S1 <sub>A</sub>      | Auxiliary signal input pin used in                                                              | 14  | $V_{A-}$             | Negative analog supply.                                                                 |
|     | _                    | modes 1a, 1d, 4, 5, and 6b.                                                                     | 15  | AGND                 | Analog ground.                                                                          |
| 6   | $S_{A/B}$            | Controls S2 input function.                                                                     | 16  | S1 <sub>B</sub>      | Auxiliary signal input pin used in                                                      |
| 7   | $V_{A+}$             | Positive analog supply.                                                                         |     |                      | modes 1a, 1d, 4, 5, and 6b.                                                             |
| 8   | $V_{D+}$             | Positive digital supply.                                                                        | 17  | $INV_B$              | Inverting input of the summing op amp for biguad B.                                     |
| 9   | LSh                  | Reference point for clock input levels.<br>Logic threshold typically 1.4V above<br>LSh voltage. | 18  | N/AP/HP <sub>B</sub> | Notch/allpass/highpass output for biquad B.                                             |
| 10  | CLKA                 | Clock input for biquad A.                                                                       | 19  | $BP_B$               | Bandpass output for biquad B.                                                           |
|     |                      |                                                                                                 | 20  | $LP_B$               | Lowpass output for biquad B.                                                            |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage                               |               |
|----------------------------------------------|---------------|
|                                              | 13V           |
| $V_{A+}$ , $V_{D+}$ to LSh                   | 13V           |
| Inputs $ V_{A+}, V_{D+}  +0.3 \text{ V to}$  | 0.3V ا -0.3V  |
| Outputs $ V_{A+}, V_{D+}  +0.3 \text{ V to}$ |               |
| $ V_{A+} $ to $ V_{D+} $                     | ±0.3V         |
| Junction Temperature                         |               |
| Storage Temperature Range                    | 65°C to 150°C |

| Lead Temperature (Soldering, 10 se    | ec) 260°C |
|---------------------------------------|-----------|
| Thermal Resistance (θ <sub>IA</sub> ) |           |
| 20-Pin PDIP                           | 67°C/W    |
| 20-Pin SOIC                           | 95°C/W    |

#### **OPERATING CONDITIONS**

| Temperature Range    |                 |
|----------------------|-----------------|
| ML2110BCX, ML2110CCX | 0°C to 70°C     |
| ML2110CIX            | 40°C to 85°C    |
| Supply Range         | ±2.25V to ±6.0V |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{A+} = V_{D+} = 5V \pm 10\%$ ,  $V_{A-} = V_{D-} = -5V \pm 10\%$ ,  $C_L = 25 pF$ ,  $V_{IN} = 2.5 \times V_{PK}$  (1.767 x  $V_{RMS}$ ), Clock Duty Cycle = 40% to 60%,  $T_A = Operating Temperature Range (Note 1)$ 

| SYMBOL              | PARAMETER                                                                                        | CONDITIONS                                                   |                                                | MIN   | TYP   | MAX   | UNITS               |
|---------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------|-------|-------|-------|---------------------|
| FILTER              |                                                                                                  |                                                              |                                                |       |       |       | -                   |
| f <sub>0(MAX)</sub> | Maximum Center Frequency (Note 2)                                                                | Figure 16 (Mode 1),<br>Q ≤ 50, Q Accuracy ≤ ± 20%            |                                                |       |       | 20    | kHz                 |
|                     |                                                                                                  | Figure 16 (Mode 1),<br>Q ≤ 20, Q Accuracy ≤ ± 1              | 0%                                             |       |       | 30    | kHz                 |
| f <sub>0(MIN)</sub> | Minimum Center Frequency (Note 2) Figure 16 (Mode 1), $Q \le 50$ , $Q \times 50$ , $Q \times 50$ |                                                              | 25                                             |       |       | Hz    |                     |
| ·                   |                                                                                                  | Figure 16 (Mode 1),<br>$Q \le 20$ , $Q$ Accuracy $\le \pm 1$ | Figure 16 (Mode 1),<br>$Q \le 20$ , $Q = 15\%$ |       |       |       | Hz                  |
|                     | Temperature Coefficient                                                                          | f <sub>CLK</sub> < 1MHz                                      |                                                |       | -10   |       | ppm/°C              |
|                     | Clock to Center Frequency Ratio                                                                  | 50:1, f <sub>CLK</sub> = 250kHz                              | B Suffix                                       | 49.85 | 50.00 | 50.15 |                     |
|                     | Q = 10, Figure 16 (Mode 1)                                                                       |                                                              | C Suffix                                       | 49.60 | 50.00 | 50.40 |                     |
|                     | ·                                                                                                | 100:1, f <sub>CLK</sub> = 500kHz                             | B Suffix                                       | 100.0 | 100.3 | 100.6 |                     |
|                     |                                                                                                  |                                                              | C Suffix                                       | 99.50 | 100.3 | 101.1 |                     |
| f <sub>CLK</sub>    | Clock Frequency                                                                                  | Q ≤ 20, Q Accuracy ≤ ±1.                                     | 5%                                             | 2.5   |       | 1500  | kHz                 |
|                     | Clock Feedthrough                                                                                | f <sub>CLK</sub> ≤ 1MHz                                      |                                                |       | 10    | 20    | mV <sub>(P-P)</sub> |
|                     | Q Accuracy                                                                                       | $f_0 = 5kHz, Q = 10, 50:1$                                   | B Suffix                                       |       |       | ±3    | %                   |
|                     |                                                                                                  | Figure 16 (Mode 1)                                           | C Suffix                                       |       |       | ±6    | %                   |
|                     |                                                                                                  | $f_0 = 5kHz$ , $Q = 10$ , $100:1$                            | B Suffix                                       |       |       | ±4    | %                   |
|                     |                                                                                                  | Figure 16 (Mode 1)                                           | C Suffix                                       |       |       | ±8    | %                   |
|                     | Q Temperature Coefficient                                                                        | f <sub>CLK</sub> < 500kHz, Q = 10                            |                                                |       | 20    |       | ppm/°C              |
| V <sub>OS2, 3</sub> | DC Offset                                                                                        | 50:1, f <sub>CLK</sub> = 250kHz                              | B Suffix                                       |       | 7     | 40    | mV                  |
|                     |                                                                                                  | S <sub>A/B</sub> = High or Low                               | C Suffix                                       |       | 7     | 60    | mV                  |
|                     |                                                                                                  | 100:1, f <sub>CLK</sub> = 500kHz                             | B Suffix                                       | 14    | 60    |       | mV                  |
|                     |                                                                                                  | S <sub>A/B</sub> =High or Low                                | C Suffix                                       | 14    | 100   |       | mV                  |

| SYMBOL                                  | PARAMETER                                                                     | CONDITIONS                                                                         |          | MIN   | TYP   | MAX   | UNITS             |
|-----------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------|----------|-------|-------|-------|-------------------|
| FILTER (Co                              | ntinued)                                                                      |                                                                                    |          |       |       |       |                   |
|                                         | Gain Accuracy, DC Lowpass                                                     | R1,R3 = $20k\Omega$ , R2 = $2k\Omega$ ,<br>100:1, f <sub>0</sub> = $5kHz$ , Q = 10 |          | -     | 0.01  | 2     | %                 |
| *************************************** | Gain Accuracy, Bandpass at f <sub>0</sub>                                     | $R1,R3 = 20k\Omega$ , $R2 = 2k\Omega$ ,                                            | B Suffix |       | 1     | 4     | %                 |
|                                         |                                                                               | 100:1, f <sub>0</sub> = 5kHz, Q = 10                                               | C Suffix |       | 1     | 8     | %                 |
|                                         | Gain Accuracy, DC Notch Output                                                | R1,R3 = $20k\Omega$ , R2 = $2k\Omega$ ,<br>100:1, f <sub>0</sub> = $5kHz$ , Q = 10 |          | -     | 0.02  | 2     | %                 |
|                                         | Noise (Note 3)                                                                | Bandpass                                                                           | 50:1     |       | 80    |       | μV <sub>RMS</sub> |
|                                         | Figure 16 (Mode 1),                                                           |                                                                                    | 100:1    |       | 100   |       | μV <sub>RMS</sub> |
|                                         | $Q = 1$ , $R1 = R2 = R3 = 2k\Omega$ , $5kHz$                                  | Lowpass                                                                            | 50:1     |       | 105   |       | μV <sub>RMS</sub> |
|                                         |                                                                               |                                                                                    | 100:1    |       | 130   |       | μV <sub>RMS</sub> |
|                                         |                                                                               | Notch                                                                              | 50:1     |       | 80    | -     | μV <sub>RMS</sub> |
|                                         |                                                                               |                                                                                    | 100:1    |       | 100   |       | μV <sub>RMS</sub> |
|                                         | Noise (Note 3)                                                                | Bandpass, R1 = $20k\Omega$                                                         | 50:1     |       | 256   |       | μV <sub>RMS</sub> |
|                                         | Figure 16 (Mode 1), Q = 10,                                                   |                                                                                    | 100:1    |       | 315   |       | μV <sub>RMS</sub> |
|                                         | $R3 = 20k\Omega$ , $R2 = 2k\Omega$ , $5kHz$                                   | Lowpass, R1 = $2k\Omega$                                                           | 50:1     |       | 262   |       | μV <sub>RMS</sub> |
|                                         |                                                                               |                                                                                    | 100:1    |       | 320   |       | μV <sub>RMS</sub> |
|                                         |                                                                               | Notch, R1 = $2k\Omega$                                                             | 50:1     |       | 33    |       | μV <sub>RMS</sub> |
|                                         |                                                                               | ·                                                                                  | 100:1    |       | 38    |       | μV <sub>RMS</sub> |
| -                                       | Crosstalk                                                                     | $f_{CLK} = 250kHz$ , $f_0 = 5kHz$                                                  |          |       | -70   |       | dB                |
| FILTER, V                               | $_{A}$ + = $V_{D}$ + = 2.25 $V$ , $V_{A}$ - = $V_{D}$ - = -2.25 $V$ , $V_{A}$ | $V_{IN} = 0.707 \text{ x } V_{PK} (0.5 \text{ x } V_{RMS})$                        |          |       |       |       |                   |
| f <sub>0(MAX)</sub>                     | Maximum Center Frequency                                                      | Figure 16 (Mode 1),<br>$Q \le 50$ , $Q$ Accuracy $\le \pm 2$                       | 5%       |       |       | 20    | kHz               |
|                                         |                                                                               | Figure 16 (Mode 1),<br>Q ≤ 20, Q Accuracy ≤ ± 1                                    | 2%       |       |       | 30    | kHz               |
| f <sub>O(MIN)</sub>                     | Minimum Center Frequency                                                      | Figure 16 (Mode 1),<br>$Q \le 50$ , $Q$ Accuracy $\le \pm 3$                       | 0%       | 25    |       |       | Hz                |
|                                         |                                                                               | Figure 16 (Mode 1),<br>$Q \le 20$ , $Q$ Accuracy $\le \pm 1$                       | 5%       | 25    |       |       | Hz                |
|                                         | Clock to Center Frequency Ratio                                               | 50:1, f <sub>CLK</sub> = 250kHz                                                    | B Suffix | 49.85 | 50.00 | 50.15 |                   |
|                                         | Q = 10, Figure 16 (Mode 1)                                                    |                                                                                    | C Suffix | 49.60 | 50.00 | 50.40 |                   |
|                                         |                                                                               | 100:1, f <sub>CLK</sub> = 500kHz                                                   | B Suffix | 100.0 | 100.3 | 100.6 |                   |
|                                         |                                                                               |                                                                                    | C Suffix | 99.50 | 100.3 | 101.1 |                   |
| f <sub>CLK</sub>                        | Clock Frequency                                                               | Q ≤ 20, Q Accuracy ≤ ±15                                                           | 5%       | 2.5   |       | 1500  | kHz               |
|                                         | Q Accuracy                                                                    | f <sub>0</sub> = 250kHz, Q = 10,                                                   | B Suffix |       |       | ±3    | %                 |
|                                         |                                                                               | 50:1, Figure 16 (Mode 1)                                                           | C Suffix |       |       | ±6    | %                 |
|                                         |                                                                               | $f_0 = 5kHz, Q = 10,$                                                              | B Suffix |       |       | ±4    | %                 |
|                                         | 1 1                                                                           | 100:1, Figure 16 (Mode 1)                                                          | C Suffix |       |       | ±8    | %                 |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL                                | PARAMETER                                               | CONDITIONS                                   |                    | MIN | TYP | MAX | UNITS             |
|---------------------------------------|---------------------------------------------------------|----------------------------------------------|--------------------|-----|-----|-----|-------------------|
| FILTER, V <sub>A</sub>                | $+ = V_D + = 2.25V, V_{A^-} = V_{D^-} = -2.25V, V_{IN}$ | $= 0.707 \times V_{PK} (0.5 \times V_{RMS})$ | (Continued)        |     |     |     |                   |
|                                       | Noise (Note 3)                                          | Bandpass                                     | 50:1               |     | 80  |     | μV <sub>RMS</sub> |
|                                       | Figure 16 (Mode 1),                                     |                                              | 100:1              |     | 100 |     | μV <sub>RMS</sub> |
|                                       | $Q = 1$ , $R1 = R2 = R3 = 2k\Omega$ , $5kHz$            | Lowpass                                      | 50:1               |     | 105 |     | μV <sub>RMS</sub> |
|                                       |                                                         |                                              | 100:1              |     | 130 |     | μV <sub>RMS</sub> |
| ·                                     |                                                         | Notch                                        | 50:1               |     | 80  |     | μV <sub>RMS</sub> |
|                                       |                                                         |                                              | 100:1              |     | 100 |     | μV <sub>RMS</sub> |
|                                       | Noise (Note 3)                                          | Bandpass, R1 = $20k\Omega$ 50:1              |                    |     | 256 |     | μV <sub>RMS</sub> |
|                                       | Figure 16 (Mode 1), Q = 10,                             |                                              | 100:1              |     | 315 |     | μV <sub>RMS</sub> |
|                                       | $R3 = 20k\Omega$ , $R2 = 2k\Omega$ , $5kHz$             | Lowpass, $R1 = 2k\Omega$                     | 50:1               | * . | 262 |     | μV <sub>RMS</sub> |
|                                       |                                                         |                                              | 100:1              |     | 320 |     | μV <sub>RMS</sub> |
|                                       |                                                         | Notch, $R1 = 2k\Omega$                       | 50:1               |     | 33  |     | μV <sub>RMS</sub> |
|                                       |                                                         |                                              | 100:1              |     | 38  |     | μV <sub>RMS</sub> |
| OPERATIO                              | DNAL AMPLIFIERS                                         |                                              |                    |     |     |     |                   |
| V <sub>OS1</sub>                      | DC Offset Voltage                                       |                                              |                    |     | 2   | 15  | mV                |
| A <sub>VOL</sub>                      | DC Open Loop Gain                                       | $R_L = 1k\Omega$                             |                    |     | 95  |     | dB                |
|                                       | Gain Bandwidth Product                                  |                                              |                    |     | 2.4 |     | MHz               |
|                                       | Slew Rate                                               |                                              | -                  |     | 2.0 |     | V/µs              |
|                                       | Output Voltage Swing (Clipping Level)                   | $R_L = 2k\Omega$ , IVI from $V_{A+}$ o       | or V <sub>A−</sub> |     | 0.5 | 1.2 | V                 |
|                                       | Output Short Circuit Current                            | Source                                       |                    |     | 50  |     | mA                |
|                                       |                                                         | Sink                                         |                    |     | 25  |     | mA                |
| CLOCK                                 |                                                         |                                              |                    |     |     |     |                   |
|                                       | V <sub>CLK</sub> Input Low Voltage                      |                                              |                    | -   |     | 0.8 | V                 |
|                                       | V <sub>CLK</sub> Input High Voltage                     |                                              | -                  | 2.0 |     |     | V                 |
|                                       | CLK <sub>A</sub> , CLK <sub>B</sub> Pulse Width         | V <sub>CLK</sub> High or Low                 |                    | 250 |     |     | ns                |
| SUPPLY                                |                                                         |                                              |                    |     |     |     |                   |
| $(I_{A+})+(I_{D+})$                   | Supply Current, $(V_{A+}) + (V_{D+})$                   | f <sub>CLK</sub> = 250 kHz                   |                    |     | 13  | 22  | mA                |
| (I <sub>A-</sub> )+(I <sub>D-</sub> ) | Supply Current, $(V_{A-}) + (V_{D-})$                   | f <sub>CLK</sub> = 250 kHz                   |                    |     | 12  | 21  | mA                |
| I <sub>LSh</sub>                      | Supply Current, LSh                                     | f <sub>CLK</sub> = 250 kHz                   |                    |     | 0.5 | - 1 | mA                |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.

Note 2: The center frequency is defined as the peak of the bandpass output.

Note 3: The noise is meassured with an HP8903A audio analyzer with a bandwidth of 30kHz, which is 6 times the f<sub>0</sub> at 50:1 or at 100:1.

# **TYPICAL PERFORMANCE CURVES**





Figure 1.  $f_{CLK}/f_0$  vs.  $f_{CLK}$  (100:1, 50:1 at  $V_S = \pm 2.5 V$  or  $V_S = \pm 5 V$ )





Figure 2A.  $f_{CLK}/f_o$  Deviation vs. Temperature ( $V_S = \pm 5V$ )







Figure 3. Q Error vs.  $f_{CLK}$  (100:1, 50:1 at  $V_S = \pm 2.5 V$  or  $V_S = \pm 5 V$ )

# TYPICAL PERFORMANCE CURVES (Continued)



Figure 4A. Q Deviation vs. Temperature ( $V_S = \pm 5V$ )



Figure 5A.  $f_{CLK}/f_0$  Deviation vs. Q (V<sub>S</sub> =  $\pm 5V$ )



Figure 6A. Q Deviation vs. Q (50:1,  $V_S = \pm 5V$ )



Figure 4B. Q Deviation vs. Temperature ( $V_S = \pm 2.5V$ )



Figure 5B.  $f_{CLK}/f_{NOTCH}$  Deviation vs. Q (V<sub>S</sub> =  $\pm$ 5V)



Figure 6B. Q Deviation vs. Q (100:1,  $V_S = \pm 5V$ )

# TYPICAL PERFORMANCE CURVES (Continued)



Figure 7A. Distortion vs.  $f_{IN}$  (50:1,  $V_S = \pm 5V$ )



Figure 8A. Noise Spectrum Density (Q = 1)



Figure 9. f<sub>CLK</sub>/f<sub>NOTCH</sub> vs. f<sub>CLK</sub>



Figure 7B. Distortion vs.  $f_{IN}$  (100:1,  $V_S = \pm 5V$ )



Figure 8B. Noise Spectrum Density (Q = 10)



Figure 10. Notch Depth vs. f<sub>CLK</sub>

# TYPICAL PERFORMANCE CURVES (Continued)



Figure 11. Supply Current vs. Supply Voltage



Figure 12. Supply Current vs. Temperature

### **FUNCTIONAL DESCRIPTION**

#### **POWER SUPPLIES**

The analog ( $V_{A+}$ ) and digital ( $V_{D+}$ ) supply pins, in most cases, are tied together and bypassed to AGND with 100nF and 10nF disk ceramic capacitors. The supply pins can be bypassed separately if a high level of digital noise exists. These pins are internally connected by the IC substrate and should be biased from the same DC source. The ML2110 operates from either a single supply at 5V  $\pm 10\%$ , or dual supplies at  $\pm 4.5$ V to  $\pm 6$ V.

#### **CLOCK INPUT PINS AND LEVEL SHIFT**

With dual supplies equal to or higher than  $\pm 4.0V$ , the LSh pin can be connected to the same potential as either the AGND or the  $V_{A^-}$  pin. With single supply operation the negative supply pins and LSh pin should be tied to the system ground. The AGND pin should be biased half way between  $V_{A^+}$  and  $V_{A^-}$ . Under these conditions the clock levels are TTL or CMOS compatible. Both input clock pins share the same level shift pin.

#### 50/100/HOLD

Tying the 50/100/HOLD pin to the  $V_{A+}$  and  $V_{D+}$  pins makes the filter operate in the 50:1 mode. Tying the pin half way between  $V_{A+}$  and  $V_{A-}$  makes the filter operate in the 100:1 mode. The input range for 50/100/HOLD is either 2.5V  $\pm$ 0.5V with a total power supply range of 5V, or 5V  $\pm$ 0.5V with a total power supply range of 10V. When 50/100/HOLD is tied to the negative power supply input, the filter operation is stopped and the bandpass and lowpass outputs act as a sample/hold circuit which holds the last sample.

#### S1<sub>A</sub> & S1<sub>B</sub>

These voltage signal input pins should be driven by a source impedance of less than  $5k\Omega$ . The  $S_{1A}$  and  $S_{1B}$  pins can be used to feedforward the input signal for allpass filter configurations (see modes 4 & 5) or to alter the clock-to-center-frequency ratio ( $f_{CLK}/f_0$ ) of the filter (see modes 1b, 1c, 2a, & 2b). When these pins are not used they should be tied to the AGND pin.

#### S<sub>A/B</sub>

When  $S_{A/B}$  is high, the S2 negative input of the voltage summing device is tied to the lowpass output. When the  $S_{A/B}$  pin is connected to the negative supply, the S2 input switches to ground.

#### **AGND**

AGND is connected to the system ground for dual supply operation. When operating with a single positive supply the analog ground pin should be biased half way between  $V_{A+}$  and  $V_{A-}$ , and bypassed with a 100nF capacitor. The positive inputs of the internal op amps and the reference point of the internal switches are connected to the AGND pin.

#### f<sub>CLK</sub>/f<sub>0</sub> RATIO

The ML2110 is a sampled data filter and approximates continuous time filters. The filter deviates from its ideal continuous filter model when the  $(f_{CLK}/f_0)$  ratio decreases and when the Qs are low.

### FUNCTIONAL DESCRIPTION (Continued)

#### f<sub>0</sub> × Q PRODUCT RATIO

The  $f_0 \times Q$  product of the ML2110 depends on the clock frequency and the mode of operation. The  $f_0 \times Q$  product is mainly limited by the desired  $f_0$  and Q accuracy for clock frequencies below 1MHz in mode 1 and its derivatives. If the clock to center frequency ratio is lowered below 50:1, the  $f_0 \times Q$  product can be further increased for the same clock frequency and for the same Q value.

Mode 3, (Figure 24) and the modes of operation where R4 is finite, are "slower" than the basic mode 1. The resistor R4 places the input op amp inside the resonant loop. The finite GBW of this op amp creates an additional phase shift and enhances the Q value at high clock frequencies.

#### **OUTPUT NOISE**

The wideband RMS noise on the outputs of the ML2110 is nearly independent of the clock frequency, provided that the clock itself does not become part of the noise. Noise at the BP and LP outputs increases for high values of Q.

# FILTER FUNCTION DEFINITIONS

Each filter of the ML2110, along with external resistors and a clock, approximates second order filter functions. These are tabulated below in the frequency domain.

1. **Bandpass function:** available at the bandpass output pins (BP<sub>A</sub>, BP<sub>B</sub>), Figure 13.

$$G(s) = H_{OBP} \times \frac{\frac{s \times \omega_0}{Q}}{s^2 + \left(\frac{s \times \omega_0}{Q}\right) + {\omega_0}^2}$$
(1)

where:

 $H_{OBP} = Gain at \omega = \omega_0$ 

 $f_0 = \omega_0/2\pi$ . The center frequency of the complex pole pair is  $f_0$ . It is measured as the peak frequency of the bandpass output.

Q = the Quality factor of the complex pole pair. It is the ratio of  $f_0$  to the -3dB bandwidth of the 2nd order bandpass function. The Q is always measured at the filter BP output.



Figure 13.



Figure 14.

# 3

# FILTER FUNCTION DEFINITIONS (Continued)

2. **Lowpass function:** available at the LP output pins, Figure 14.

$$G(s) = H_{OLP} \times \frac{{\omega_0}^2}{s^2 + \left(\frac{s \times \omega_0}{O}\right) + {\omega_0}^2}$$
 (2)

where:

H<sub>OLP</sub> = DC gain of the LP output

3. **Highpass function:** available only in mode 3 at N/AP/HP<sub>A</sub> and N/AP/HP<sub>B</sub>, Figure 15.

$$G(s) = H_{OHP} \times \frac{s^2}{s^2 + \left(\frac{s \times \omega_0}{O}\right) + \omega_0^2}$$
(3)

 $H_{OHP}$  = Gain of the HP output for  $f \rightarrow f_{CLK}/2$ .

 Notch function: available at N/AP/HP<sub>A</sub> and N/AP/HP<sub>B</sub> for several modes of operation.

$$G(s) = H_{ON2} \times \frac{\left(s^2 + \omega_n^2\right)}{s^2 + \left(\frac{s \times \omega_0}{Q}\right) + \omega_0^2}$$
(4)

 $H_{ON2}$  = Gain of the notch output for  $f \rightarrow f_{CLK}/2$ .

 $H_{ON1}$  = Gain of the HP output for  $f \rightarrow 0$ 

 $f_n = \omega_n/2\pi. \;\;$  The frequency of the notch occurrence is  $f_n.$ 

5. Allpass function: available at N/AP/HP $_{\rm A}$  and N/AP/HP $_{\rm B}$  for modes 4 and 4a.

$$G(s) = H_{OAP} \times \frac{s^2 - \frac{s \times \omega_0}{Q} + \omega_0^2}{s^2 + \frac{s \times \omega_0}{Q} + \omega_0^2}$$
(5)

 $H_{OAP}$  = Gain of the allpass output for  $0 < f < f_{CLK}/2$ 

For allpass functions, the center frequency and the Q of the numerator complex zero pair is the same as the denominator. Under these conditions the magnitude response is a straight line. In mode 5 the center frequency  $f_Z$  of the numerator complex zero pair is different than  $f_0$ . For high numerator Q's, the magnitude response will have a notch at  $f_Z$ .



 $f_C = f_0 \times \left[ \sqrt{\left(1 - \frac{1}{2Q^2}\right) + \sqrt{\left(1 - \frac{1}{2Q^2}\right)^2 + 1}} \right]^{-1}$ 

$$f_P = f_0 \times \left[ \sqrt{1 - \frac{1}{2Q^2}} \right]^{-1}$$

$$H_{OP} = H_{OHP} \times \frac{1}{\frac{1}{Q}\sqrt{1 - \frac{1}{4Q^2}}}$$

Figure 15.

| MODE | BP <sub>A</sub> , BP <sub>B</sub> | N/AP/HP <sub>A</sub> , N/AP/HP <sub>B</sub> | f <sub>C</sub>                                 | f <sub>Z</sub>                                 |
|------|-----------------------------------|---------------------------------------------|------------------------------------------------|------------------------------------------------|
| 6a   | LP                                | НР                                          | $\frac{f_{CLK}}{100(50)} \times \frac{R2}{R3}$ |                                                |
| 6b   | LP                                | LP                                          | $\frac{f_{CLK}}{100(50)} \times \frac{R2}{R3}$ |                                                |
| 7    | LP                                | AP                                          | $\frac{f_{CLK}}{100(50)} \times \frac{R2}{R3}$ | $\frac{f_{CLK}}{100(50)} \times \frac{R2}{R3}$ |

**Table 1. First Order Functions.** 

| MODE | LP <sub>A</sub> , LP <sub>B</sub> | BP <sub>A</sub> , BP <sub>B</sub> | N/AP/HP <sub>A&amp;B</sub> | f <sub>0</sub>                                                                 | f <sub>N</sub>                                                 |
|------|-----------------------------------|-----------------------------------|----------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------|
| 1    | LP                                | ВР                                | Notch                      | f <sub>CLK</sub><br>100(50)                                                    | f <sub>0</sub>                                                 |
| 1a   | LP                                | BP                                | ВР                         | <u>f<sub>CLK</sub></u> 100(50)                                                 |                                                                |
| 1b   | LP                                | BP                                | Notch                      | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 + \frac{R6}{R5 + R6}}$                 | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 + \frac{R6}{R5 + R6}}$ |
| 1c   | LP                                | BP                                | Notch                      | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R6}{R5 + R6}}$                     | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R6}{R5 + R6}}$     |
| 1d   | LP                                | BP                                |                            | f <sub>CLK</sub><br>100(50)                                                    |                                                                |
| 2    | LP                                | ВР                                | Notch                      | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 + \frac{R2}{R4}}$                      | <u>f<sub>CLK</sub></u><br>100(50)                              |
| 2a   | LP                                | ВР                                | Notch                      | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 + \frac{R2}{R4} + \frac{R6}{R5 + R6}}$ | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 + \frac{R6}{R5 + R6}}$ |
| 2b   | LP                                | ВР                                | Notch                      | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R2}{R4} + \frac{R6}{R5 + R6}}$     | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R6}{R5 + R6}}$     |
| 3    | LP                                | BP                                | HP                         | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R2}{R4}}$                          |                                                                |
| 3a   | LP                                | ВР                                | Notch                      | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R2}{R4}}$                          | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R_h}{R_l}}$        |
| 4    | LP                                | ВР                                | AP                         | <u>f<sub>CLK</sub></u><br>100(50)                                              |                                                                |
| 4a   | LP                                | BP                                | AP                         | $\frac{f_{\text{CLK}}}{100(50)} \times \sqrt{\frac{R2}{R4}}$                   |                                                                |
| 5    | LP                                | ВР                                | CZ                         | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 + \frac{R2}{R4}}$                      | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 - \frac{R2}{R4}}$      |

**Table 2. Second Order Functions** 

# **OPERATION MODES**

There are three basic modes of operation — Modes 1, 2, and 3, each of which has derivatives; and four secondary modes of operation — Modes 4, 5, 6, and 7, each of which also has derivatives.

In Figure 16, the input amplifier is outside the resonant loop. Because of this, mode 1 and its derivatives (modes 1a, 1b, 1c, and 1d) are faster than modes 2 and 3.

Mode 1 provides a clock tunable notch. It is a practical configuration for second order clock tunable bandpass/ notch filters. In mode 1, a band pass output with a very high Q, together with unity gain can be obtained with the dynamics of the remaining notch and lowpass outputs.

Mode 1a (Figure 17) represents the simplest hookup of the ML2110. It is useful when voltage gain at the bandpass output is required. However, the bandpass voltage gain is equal to the value of Q, and second order, clock tunable, BP resonator can be achieved with only 2 resistors. The filter center frequency directly depends on the external clock frequency. Mode 1a is not practical for high order filters as it requires several clock frequencies to tune the overall filter response.

Modes 1b and 1c, Figures 18 and 19, are similar. They both produce a notch with a frequency which is always equal to the filter center frequency. The notch and the center frequency can be adjusted with an external resistor ratio.

The clock to center frequency ratio range is:

$$\frac{500}{1} \ge \frac{f_{CLK}}{f_0} \ge \frac{100}{1} \text{ or } \frac{50}{1} \text{ (mode 1b)}$$

$$\frac{100}{1} \text{ or } \frac{50}{1} \ge \frac{f_{CLK}}{f_0} \ge \frac{100}{\sqrt{2}} \text{ or } \frac{50}{\sqrt{2}} \text{ (mode 1c)}$$
 (7)

The input impedance of the S1 pin is clock dependent, and in general R5 should not be larger than  $5k\Omega$ . Mode 1b can be used to increase the clock-to-center-frequency ratio beyond 100:1. The limit for the  $(f_{CLK}/f_0)$  ratio is 500:1 for this mode. The filter will exhibit large output offsets with larger ratios. Mode 1d (Figure 20) is the fastest mode of operation: center frequencies beyond 20kHz can easily be achieved at a 50:1 ratio.

Modes 2, 2a, and 2b (Figures 21, 22, and 23) have notch outputs whose frequency,  $f_n$ , can be tuned independently from the center frequency,  $f_0$ . However, for all cases  $f_n < f_0$ . These modes are useful when cascading second order functions to create an overall elliptic highpass, bandpass or notch response. The input amplifier and its feedback resistors R2 and R4 are now part of the resonant loop. Because of this, mode 2 and its derivatives are slower than mode 1 and its derivatives.

#### 1/2 ML2110



$$f_0 = \frac{f_{CLK}}{100(50)}; f_n = f_0; H_{OLP} = -\frac{R2}{R1}; H_{OBP} = -\frac{R3}{R1};$$

$$H_{ON1} = -\frac{R2}{R1}; Q = \frac{R3}{R2}$$

Figure 16. Mode 1: 2nd Order Filter Providing Notch, Bandpass, Lowpass

#### 1/2 ML2110



$$f_0 = \frac{f_{CLK}}{100(50)}$$
;  $Q = \frac{R3}{R2}$ ;  $H_{OBP1} = -\frac{R3}{R2}$ ;

 $H_{OBP2} = 1(non - inverting); H_{OLP} = -1$ 

Figure 17. Mode 1a: 2nd Order Filter Providing Bandpass, Lowpass



Figure 18. Mode 1b: 2nd Order Filter Providing Notch, Bandpass, Lowpass



Figure 19. Mode 1c: 2nd Order Filter Providing Notch, Bandpass, Lowpass



Figure 20. Mode 1d: 2nd Order Filter Providing Bandpass and Lowpass for Qs Greater Than or Equal To 1.



Figure 21. Mode 2: 2nd Order Filter Providing Notch, Bandpass, Lowpass



Figure 22. Mode 2a: 2nd Order Filter Providing Notch, Bandpass, Lowpass



## **OPERATION MODES** (Continued)

In Mode 3 (Figure 24) a single resistor ratio, R2/R4, can tune the center frequency below or above the f<sub>CLK</sub>/100 (or  $f_{CLK}/50$ ) ratio. Mode 3 is a state variable configuration since it provides a highpass, bandpass, lowpass output through progressive integration. Notches are acquired by summing the highpass and lowpass outputs (mode 3a, Figure 25). The notch frequency can be tuned below or above the center frequency through the resistor ratio R<sub>b</sub>/ R<sub>I</sub>. Because of this, modes 3 and 3a are the most versatile and useful modes for cascading second order sections to obtain high order elliptic filters. Figure 33 shows the 2 halves of an ML2110 connected in mode 3a to obtain a clock-tunable 4th order sharp elliptic bandpass filter. The first notch is created by directly summing the HP and LP outputs of the first section into the inverting input of the second section op amp. The individual Os are 29.6, and the filter maintains its shape and performance up to a center frequency of 20kHz, as shown in Figure 34. For this circuit an external op amp is required to get the 2nd notch. The dynamics of Figure 34 show that the amplitude response at each output pin does not exceed 0dB. The

gain in the passband depends on the ratio of  $(R_g/R_{h2}) \times$  $(R22/R_{h1}) \times (R21/R11)$ . Any gain value can be obtained by acting on the R<sub>g</sub>/R<sub>h2</sub> ratio of the external op amp. The remaining ratios are adjusted for optimum dynamics of the output nodes. The external op amp of Figure 33 is not always required. In Figure 35, one section of mode 3a is cascaded with the other section in mode 2b to get a 4th order, 1dB ripple, elliptic bandreject filter. The clock-tocenter-frequency ratio is adjusted to 200:1. This is done in order to better approximate a linear RC notch filter. The amplitude response of the filter is shown in Figure 36 with up to 1MHz clock frequency. The 0dB bandwidth to stop bandwidth ratio is 8:1. When the filter is centered at 1kHz it should, theoretically, have a 44dB rejection with a 50Hz bandwidth. For a narrower filter: the unused BP output of the mode 2b section (Figure 35) has a gain exceeding unity which limits the dynamic range of the overall filter. For very selective bandpass/bandreject filters the mode 3a approach, as in Figure 25, yields better dynamic range since the external op amp helps to optimize the dynamics of the output nodes of the ML2110.



$$f_0 = \frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R2}{R4}}; Q = \frac{R3}{R2} \times \sqrt{\frac{R2}{R4}};$$

$$H_{OHP} = -\frac{R2}{R1}; H_{OLP} = -\frac{R4}{R1}; H_{OBP} = -\frac{R3}{R1}$$

Figure 24. Mode 3: 2nd Order Filter Providing Highpass, Bandpass, Lowpass — 1/2 ML2110



Figure 25. Mode 3a: 2nd Order Filter Providing Highpass, Bandpass, Lowpass, Notch — 1/2 ML2110

# **OPERATION MODES** (Continued)

Modes 4 and 5 are useful for constructing allpass response filters. Mode 4a (Figure 26) gives a non-inverting output, but requires an external op amp. Mode 4, Figure 27, gives an allpass response, but due to the sampled

nature of the filter, a slight 0.5 dB peaking can occur around the center frequency. Mode 5 is recommended if this response is unacceptable. Mode 5 (Figure 28) gives a flatter response than mode 4 if  $R1 = R2 = 0.02 \times R4$ .



$$f_0 = \frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R2}{R4}}; Q = \frac{R3}{R2} \times \sqrt{\frac{R2}{R4}}; H_{OAP} = \frac{R5}{2R}; H_{OHP} = -\frac{R2}{R1}; H_{OLP} = -\frac{R4}{R1}; H_{OBP} = -\frac{R3}{R1}; H_{OBP} = -\frac{R3$$

Figure 26. Mode 4a: 2nd Order Filter Providing Highpass, Bandpass, Lowpass, Allpass — 1/2 ML2110



$$f_0 = \frac{f_{CLK}}{100(50)}; Q = \frac{R3}{R2}; H_{OAP} = -1; H_{OLP} = -2; H_{OBP} = -\frac{2 \times R3}{R1}$$

Figure 27. Mode 4: 2nd Order Filter Providing Allpass, Bandpass, Lowpass — 1/2 ML2110

# **OPERATION MODES** (Continued)

Modes 6 and 7 are used to construct 1st order filters. Mode 6a (Figure 29) gives a lowpass and a highpass single pole response. Mode 6b (Figure 30) gives an inverting and non-inverting lowpass single pole filter response. Mode 7 (Figure 31) gives an allpass and lowpass single pole response.



$$f_0 = \frac{f_{CLK}}{100(50)} \times \sqrt{1 + \frac{R2}{R4}}; f_Z = \frac{f_{CLK}}{100(50)} \times \sqrt{1 - \frac{R1}{R4}};$$

$$Q = \frac{R3}{R2} \times \sqrt{1 + \frac{R2}{R4}}; Q_Z = \frac{R3}{R1} \times \sqrt{1 - \frac{R1}{R4}};$$

$$H_{OBP} = \frac{R3}{R2} \times \left(1 + \frac{R2}{R1}\right); H_{OZ}(f \to 0) = \frac{(R4/R1) - 1}{(R4/R2) + 1};$$

$$H_{OZ}(f \rightarrow \frac{f_{CLK}}{2}) = \frac{R2}{R1}; H_{OLP} = \frac{1 + (R2/R1)}{1 + (R2/R4)}$$

Figure 28. Mode 5: 2nd Order Filter Providing Numerator Complex Zeroes, Bandpass, Lowpass 1/2 ML2110



$$f_C = \frac{f_{CLK}}{100(50)} \times \frac{R2}{R3}; H_{OLP} = -\frac{R3}{R1}; H_{OHP} = -\frac{R2}{R1}$$

Figure 29. Mode 6a: 1st Order Filter Providing Highpass, Lowpass — 1/2 ML2110



$$f_C = \frac{f_{CLK}}{100(50)} \times \frac{R2}{R3}$$
;  $H_{OLP1} = 1$ ;  $H_{OLP2} = -\frac{R3}{R2}$ 

Figure 30. Mode 6b: 1st Order Filter Providing Lowpass
— 1/2 ML2110



$$f_P = f_Z = \frac{f_{CLK}}{100(50)} \times \frac{R2}{R3}; H_{OLP} = 2 \times -\frac{R2}{R3}$$

| IOUTPUT GAIN| = 1 FOR  $0 \le f \le \frac{f_{CLK}}{2}$ 

Figure 31. Mode 7: 1st Order Filter Providing Allpass, Lowpass — 1/2 ML2110







Figure 32. Cascasding the 2 sections commected in mode 1b to obtain a clock tunable 4th order 1 dB ripple bandpass Chebyshev filter with (center frequency)/(ripple bw) of 20:1.



Figure 33. Combining mode 3 with mode 3a to make the 4th order BP filter of Figure 34 with improved dynamics. The gain at each node is ≤ 0dB for all input frequencies.





Figure 34. The BP Filter of Figure 33, when swept from a 2kHz to 20kHz center frequency





Figure 35. Combining mode 3 with mode 2b to create a 4th order BP elliptic filter with 1dB ripple and a ratio of 0dB to stop bandwith equal to 8:1.

Figure 36. Amplitude Response of the Notch Filter of Figure 35.

#### **OFFSETS**

Switched capacitor integrators generally exhibit higher input offsets than discrete RC integrators.

These offsets are mainly the charge injection of the CMOS switchers into the integrating capacitors. The internal op amp offsets also add to the overall offset budget. Figure 37 shows half of the ML2110 filter with its equivalent input offsets  $V_{OS1}$ ,  $V_{OS2}$ , &  $V_{OS3}$ .

The DC offset at the filter bandpass output is always equal to  $V_{OS3}$ . The DC offsets at the remaining two outputs

(Notch and LP) depend on the mode of operation and external resistor ratios. Table 3 illustrates this.

It is important to know the value of the DC output offsets, especially when the filter handles input signals with large dynamic range. As a rule of thumb, the output DC offsets increase when:

- 1. The Qs decrease
- 2. The ratio  $(f_{CLK}/f_0)$  increases beyond 100:1. This is done by decreasing either the (R2/R4) or the R6/(R5 + R6) resistor ratios.



Figure 37. Equivalent Input Offsets of half of an ML2110 Filter.

# ML2110

| MODE  | V <sub>OSN</sub>                                                                                                                                                                                                                                               | V <sub>OSBP</sub>                 | V <sub>OSLP</sub>                                                                                                                                        |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | N/AP/HP <sub>A</sub> , N/AP/HP <sub>B</sub>                                                                                                                                                                                                                    | BP <sub>A</sub> , BP <sub>B</sub> | LP <sub>A</sub> , LP <sub>B</sub>                                                                                                                        |
| 1, 4  | $V_{OS1} [(1/Q) + 1 + IIH_{OLP}II] - V_{OS3}/Q$                                                                                                                                                                                                                | V <sub>OS3</sub>                  | V <sub>OSN</sub> – V <sub>OS2</sub>                                                                                                                      |
| 1a    | $V_{OS1} [1 + (1/Q)] - V_{OS3}/Q$                                                                                                                                                                                                                              | V <sub>OS3</sub>                  | V <sub>OSN</sub> – V <sub>OS2</sub>                                                                                                                      |
| 1b    | $V_{OS1} [(1/Q)] + 1 + R2/R1] - V_{OS3}/Q$                                                                                                                                                                                                                     | V <sub>OS3</sub>                  | ~(V <sub>OSN</sub> – V <sub>OS2</sub> ) (1 + R5/R6)                                                                                                      |
| 1c    | V <sub>OS1</sub> [(1/Q)] + 1 + R2/R1] – V <sub>OS3</sub> /Q                                                                                                                                                                                                    | V <sub>OS3</sub>                  | $\sim (V_{OSN} - V_{OS2}) \frac{R5 + R6}{R5 + 2R6}$                                                                                                      |
| 1d    | V <sub>OS1</sub> [1 + R2/R1]                                                                                                                                                                                                                                   | V <sub>OS3</sub>                  | V <sub>OSN</sub> – V <sub>OS2</sub> – V <sub>OS3</sub> /Q                                                                                                |
| 2, 5  | $[V_{OS1} (1 + R2/R1 + R2/R3 + R2/R4) - V_{OS3}(R2/R3)] \times \\ [R4/(R2 + R4)] + V_{OS2}[R2/(R2 + R4)]$                                                                                                                                                      | V <sub>OS3</sub>                  | V <sub>OSN</sub> – V <sub>OS2</sub>                                                                                                                      |
| 2a    | $\begin{split} & [V_{OS1} \ (1 + R2/R1 + R2/R3 + R2/R4) - V_{OS3}(R2/R3)] \times \\ & \left[ \frac{R4 \Big( 1 + k \Big)}{R2 + R4 \Big( 1 + k \Big)} \right] + V_{OS2} \left[ \frac{R2}{R2 + R4 \Big( 1 + k \Big)} \right]; k = \frac{R6}{R5 + R6} \end{split}$ | V <sub>OS3</sub>                  | $\sim (V_{OSN} - V_{OS2}) \frac{R5 + R6}{R5 + 2R6}$                                                                                                      |
| 2b    | $ \begin{bmatrix} V_{OS1} (1 + R2/R1 + R2/R3 + R2/R4) - V_{OS3}(R2/R3)] \times \\ \left[ \frac{R4(k)}{R2 + R4(k)} \right] + V_{OS2} \left[ \frac{R2}{R2 + R4(k)} \right]; k = \frac{R6}{R5 + R6} $                                                             | V <sub>OS3</sub>                  | $\sim \left(V_{OSN} - V_{OS2}\right)\left(1 + \frac{R5}{R6}\right)$                                                                                      |
| 3, 4a | $V_{OS2}$                                                                                                                                                                                                                                                      | V <sub>OS3</sub>                  | $V_{OS1} \left[ 1 + \frac{R4}{R1} + \frac{R4}{R2} + \frac{R4}{R3} \right] - V_{OS2} \left( \frac{R4}{R2} \right) - V_{OS3} \left( \frac{R4}{R3} \right)$ |

Table 3.

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML2110BCP   | 0°C to 70°C       | 20-Pin PDIP (P20) |
| ML2110BCS   | 0°C to 70°C       | 20-Pin SOIC (S20) |
| ML2110CCP   | 0°C to 70°C       | 20-Pin PDIP (P20) |
| ML2110CCS   | 0°C to 70°C       | 20-Pin SOIC (S20) |
| ML2110CIP   | -40°C to 85°C     | 20-Pin PDIP (P20) |
| ML2110CIS   | -40°C to 85°C     | 20-Pin SOIC (S20) |



# ML2111

# **Universal Dual High Frequency Filter**

#### GENERAL DESCRIPTION

The ML2111 consists of two independent switched capacitor filters that operate at up to 150kHz and perform second order filter functions such as lowpass, bandpass, highpass, notch and allpass. All filter configurations, including Butterworth, Bessel, Cauer, and Chebyshev can be formed.

The center frequency of these filters is tuned by an external clock or the external clock and resistor ratio.

The ML2111 frequency range is specified up to 150kHz with  $\pm 5.0V \pm 10\%$  power supplies. Using a single 5.0V  $\pm 10\%$  power supply the frequency range is up to 100kHz. These filters are ideal where center frequency accuracy and high Qs are needed.

The ML2111 is a pin compatible superior replacement for MF10, LMF100, and LTC1060 filters.

#### **FEATURES**

- Specified for operation up to 150kHz
- Center frequency x Q product ≤ 5MHz
- Separate highpass, notch, allpass, bandpass, and lowpass outputs
- Center frequency accuracy of ±0.4% or ±0.8% max.
- Q accuracy of ±4% or ±8% max.
- Clock inputs are TTL or CMOS compatible
- Single 5V (±2.25V) or ±5V supply operation

#### **BLOCK DIAGRAM**



### PIN CONFIGURATION



## PIN DESCRIPTION

| PIN | NAME                 | FUNCTION                                                                                        | PIN | NAME                 | FUNCTION                                                                                |
|-----|----------------------|-------------------------------------------------------------------------------------------------|-----|----------------------|-----------------------------------------------------------------------------------------|
| 1   | LP <sub>A</sub>      | Lowpass output for biquad A.                                                                    | 11  | CLKB                 | Clock input for biquad B.                                                               |
| 2   | $BP_A$               | Bandpass output for biquad A.                                                                   | 12  | 50/100/HOL           | DInput pin to control the clock-to-<br>center-frequency ratio of 50:1 or                |
| 3   | N/AP/HP <sub>A</sub> | Notch/allpass/highpass output for biquad A.                                                     |     |                      | 100:1, or to stop the clock to hold the last sample of the bandpass or lowpass outputs. |
| 4   | INV <sub>A</sub>     | Inverting input of the summing op amp for biquad A.                                             | 13  | V <sub>D</sub> .     | Negative digital supply.                                                                |
| 5   | S1 <sub>A</sub>      | Auxiliary signal input pin used in modes 1a, 1d, 4, 5, and 6b.                                  | 14  | $V_{A-}$             | Negative analog supply.                                                                 |
| 6   | C                    | Controls S2 input function.                                                                     | 15  | AGND                 | Analog ground.                                                                          |
|     | S <sub>A/B</sub>     | •<br>·                                                                                          | 16  | S1 <sub>B</sub>      | Auxiliary signal input pin used in                                                      |
| 7   | $V_{A+}$             | Positive analog supply.                                                                         |     |                      | modes 1a, 1d, 4, 5, and 6b.                                                             |
| 8   | $V_{D+}$             | Positive digital supply.                                                                        | 17  | INVB                 | Inverting input of the summing op amp for biquad B.                                     |
| 9   | LSh                  | Reference point for clock input levels.<br>Logic threshold typically 1.4V above<br>LSh voltage. | 18  | N/AP/HP <sub>B</sub> | Notch/allpass/highpass output for biquad B.                                             |
| 10  | CLK <sub>A</sub>     | Clock input for biquad A.                                                                       | 19  | $BP_B$               | Bandpass output for biquad B.                                                           |
|     |                      |                                                                                                 | 20  | $LP_B$               | Lowpass output for biquad B.                                                            |

#### 3

#### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage                                                                  |                                            |
|---------------------------------------------------------------------------------|--------------------------------------------|
| IV <sub>A+</sub> I, IV <sub>D+</sub> I - IV <sub>A-</sub> I, IV <sub>D-</sub> I | 13V                                        |
| V <sub>A+</sub> , V <sub>D+</sub> to LSh                                        | 13V                                        |
| Inputs $ V_{A+}, V_{D+}  +0.3V$ to                                              | IV <sub>A-</sub> , V <sub>D-</sub> I -0.3V |
| Outputs $ V_{A+}, V_{D+}  +0.3V$ to                                             | IV <sub>A-</sub> , V <sub>D-</sub> I -0.3V |
| $ V_{A+} $ to $ V_{D+} $                                                        | ±0.3V                                      |
| Junction Temperature                                                            | 150°C                                      |
| Storage Temperature Range                                                       | -65°C to 150°C                             |

| Lead Temperature (Soldering, 10 sec) | 300°C  |
|--------------------------------------|--------|
| Thermal Resistance $(\theta_{IA})$   |        |
| 20-Pin PDIP                          | 67°C/W |
| 20-Pin SOIC                          | 95°C/W |

#### **OPERATING CONDITIONS**

| Temperature Range    |                 |
|----------------------|-----------------|
| ML2111BCX, ML2111CCX | 0°C to 70°C     |
| ML2111CIX            |                 |
| Supply Range         | ±2.25V to ±6.0V |

#### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{A+} = V_{D+} = 5V \pm 10\%$ ,  $V_{A-} = V_{D-} = -5V \pm 10\%$ ,  $C_L = 25pF$ ,  $V_{IN} = 1.41V_{PK}$  (1.000 $V_{RMS}$ ), Clock Duty Cycle = 50%,  $T_A = Operating$  Temperature Range (Note 1)

| SYMBOL              | PARAMETER                                                                                       | CONDITIONS                                                   |                           | MIN   | TYP   | MAX   | UNITS               |
|---------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------|---------------------------|-------|-------|-------|---------------------|
| FILTER              |                                                                                                 |                                                              |                           |       |       |       |                     |
| f <sub>0(MAX)</sub> | Maximum Center Frequency (Note 2)<br>V <sub>IN=</sub> 1V <sub>PK</sub> (0.707V <sub>RMS</sub> ) | Figure 15 (Mode 1),<br>Q ≤ 50, Q Accuracy ≤ ± 25%            |                           |       |       | 100   | kHz                 |
|                     |                                                                                                 | Figure 15 (Mode 1),<br>Q ≤ 20, Q Accuracy ≤ ± 1              | 5%                        |       |       | 150   | kHz                 |
| f <sub>0(MIN)</sub> | Minimum Center Frequency (Note 2)<br>V <sub>IN=</sub> 1V <sub>PK</sub> (0.707V <sub>RMS</sub> ) | Figure 15 (Mode 1),<br>$Q \le 50$ , $Q$ Accuracy $\le \pm 3$ | 0%                        | 25    |       |       | Hz                  |
|                     |                                                                                                 | Figure 15 (Mode 1),<br>$Q \le 20$ , $Q$ Accuracy $\le \pm 1$ | 5%                        | 25    |       |       | Hz                  |
|                     | f <sub>0</sub> Temperature Coefficient                                                          | f <sub>CLK</sub> < 5MHz                                      |                           |       | -10   |       | ppm/°C              |
|                     | Clock to Center Frequency Ratio                                                                 | 50:1, f <sub>CLK</sub> = 5MHz                                | B Suffix                  | 49.65 | 49.85 | 50.05 |                     |
|                     | Q = 10, Figure 15 (Mode 1)                                                                      |                                                              | C Suffix                  | 49.45 | 49.85 | 50.25 |                     |
|                     |                                                                                                 | 100:1, f <sub>CLK</sub> = 5MHz                               | B Suffix                  | 99.6  | 100.0 | 100.4 |                     |
|                     |                                                                                                 |                                                              | C Suffix                  | 99.2  | 100.0 | 100.8 |                     |
| f <sub>CLK</sub>    | Clock Frequency                                                                                 | Q ≤ 20, Q Accuracy ≤ ±15                                     | Q ≤ 20, Q Accuracy ≤ ±15% |       |       | 7500  | kHz                 |
|                     | Clock Feedthrough                                                                               | f <sub>CLK</sub> ≤ 5MHz                                      |                           |       | 10    | 20    | mV <sub>(P-P)</sub> |
|                     | Q Accuracy                                                                                      | $f_{CLK} = 5MHz, Q = 10,$                                    | B Suffix                  |       |       | ±3    | %                   |
|                     |                                                                                                 | 50:1, Figure 15 (Mode 1) C Suffix                            |                           |       |       | ±5    | %                   |
|                     |                                                                                                 | $f_{CLK} = 5MHz, Q = 10,$                                    | B Suffix                  |       |       | ±4    | %                   |
|                     |                                                                                                 | 100:1, Figure 15 (Mode 1)                                    | C Suffix                  |       |       | ±8    | %                   |
|                     | Q Temperature Coefficient                                                                       | $f_{CLK} < 5MHz, Q = 10$                                     |                           |       | 20    |       | ppm/°C              |
| V <sub>OS2,3</sub>  | DC Offset                                                                                       | 50:1, f <sub>CLK</sub> = 5MHz                                | B Suffix                  |       | 7     | 40    | mV                  |
|                     |                                                                                                 | $S_{A/B}$ = High or Low                                      | C Suffix                  |       | 7     | 60    | mV                  |
|                     |                                                                                                 | 100:1, f <sub>CLK</sub> = 5MHz                               | B Suffix                  |       | 14    | 60    | mV                  |
|                     |                                                                                                 | S <sub>A/B</sub> =High or Low                                | C Suffix                  |       | 14    | 100   | mV                  |

| SYMBOL              | PARAMETER                                                                     | CONDITION                                                                      | IS                                                                                  | MIN   | TYP   | MAX       | UNITS              |
|---------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------|-------|-----------|--------------------|
| ILTER (Co           | ontinued)                                                                     |                                                                                |                                                                                     |       |       | L <u></u> | <del></del>        |
|                     | Gain Accuracy, DC Lowpass                                                     |                                                                                | R1,R3 = $20k\Omega$ , R2 = $2k\Omega$ ,<br>100:1, f <sub>0</sub> = $50kHz$ , Q = 10 |       | 0.01  | 2         | %                  |
|                     | Gain Accuracy, Bandpass at f <sub>0</sub>                                     | $R1,R3 = 20k\Omega, R2 = 2k\Omega$                                             | 2, B Suffix                                                                         |       | 1     | 4         | %                  |
|                     |                                                                               | 100:1, $f_0 = 50kHz$ , $Q = 1$                                                 | 0 C Suffix                                                                          |       | 1     | 6         | %                  |
|                     | Gain Accuracy, DC Notch Output                                                | R1,R3 = $20k\Omega$ , R2 = $2k\Omega$<br>100:1, f <sub>0</sub> = $50kHz$ , Q = |                                                                                     |       | 0.02  | 2         | %                  |
|                     | Noise (Note 3)                                                                | Bandpass 10                                                                    | 00kHz, 50:1                                                                         |       | 103   |           | μV <sub>RMS</sub>  |
|                     | Figure 15 (Mode 1),                                                           | 50                                                                             | 0kHz, 100:1                                                                         |       | 121   |           | μV <sub>RMS</sub>  |
|                     | $Q = 1$ , $R1 = R2 = R3 = 2k\Omega$                                           | Lowpass 10                                                                     | 00kHz, 50:1                                                                         |       | 120   |           | μV <sub>RM</sub> s |
|                     |                                                                               | 50                                                                             | 0kHz, 100:1                                                                         |       | 150   |           | μV <sub>RMS</sub>  |
|                     |                                                                               | Notch 10                                                                       | 00kHz, 50:1                                                                         |       | 115   |           | μV <sub>RMS</sub>  |
|                     |                                                                               | 50                                                                             | kHz, 100:1                                                                          |       | 135   | -         | μV <sub>RMS</sub>  |
|                     | Noise (Note 3)                                                                | Bandpass, 10                                                                   | 00kHz, 50:1                                                                         |       | 262   |           | μV <sub>RMS</sub>  |
|                     | Figure 15 (Mode 1),                                                           | $R1 = 20k\Omega$ 50                                                            | kHz, 100:1                                                                          |       | 333   |           | μV <sub>RMS</sub>  |
|                     | Q = 10, $R3 = 20$ k $Ω$ , $R2 = 2$ k $Ω$                                      | Lowpass, 10                                                                    | 100kHz, 50:1                                                                        |       | 268   |           | μV <sub>RM</sub>   |
|                     |                                                                               | $R1 = 2k\Omega$ 50                                                             | 0kHz, 100:1                                                                         |       | 342   |           | μV <sub>RM</sub>   |
|                     |                                                                               | Notch, 10                                                                      | 00kHz, 50:1                                                                         |       | 64    |           | μV <sub>RM</sub>   |
|                     |                                                                               | $R1 = 2k\Omega$                                                                | 50kHz, 100:1                                                                        |       | 72    |           | μV <sub>RM</sub>   |
|                     | Crosstalk                                                                     | $f_{CLK} = 5MHz, f_0 = 100k$                                                   | Hz                                                                                  |       | -50   |           | dB                 |
| ILTER, VA           | $_{A}$ + = $V_{D}$ + = 2.25 $V$ , $V_{A}$ - = $V_{D}$ - = -2.25 $V$ , $V_{A}$ | $I_{IN} = 0.707 \times V_{PK} (0.5 \times V_{RMS})$                            | )                                                                                   |       |       |           |                    |
| f <sub>O(MAX)</sub> | Maximum Center Frequency                                                      | Figure 15 (Mode 1),<br>Q ≤ 50, Q Accuracy ≤ ±                                  | Figure 15 (Mode 1),<br>Q ≤ 50, Q Accuracy ≤ ± 30%                                   |       |       | 75        | kHz                |
|                     |                                                                               | Figure 15 (Mode 1),<br>$Q \le 20$ , $Q = 30$                                   | ± 15%                                                                               |       |       | 100       | kHz                |
| f <sub>O(MIN)</sub> | Minimum Center Frequency                                                      | Figure 15 (Mode 1),<br>$Q \le 50$ , $Q$ Accuracy $\le 3$                       | : 30%                                                                               | 25    |       |           | Hz                 |
|                     |                                                                               | Figure 15 (Mode 1),<br>$Q \le 20$ , $Q$ Accuracy $\le 2$                       | : 15%                                                                               | 25    |       |           | Hz                 |
|                     | Clock to Center Frequency Ratio                                               | 50:1, f <sub>CLK</sub> = 2.5MHz                                                | B Suffix                                                                            | 49.65 | 49.85 | 50.05     |                    |
|                     | Q = 10, Figure 15 (Mode 1)                                                    |                                                                                | C Suffix                                                                            | 49.45 | 49.85 | 50.25     |                    |
|                     |                                                                               | 100:1, $f_{CLK} = 2.5MHz$                                                      | B Suffix                                                                            | 99.60 | 100.0 | 100.4     |                    |
|                     |                                                                               |                                                                                | C Suffix                                                                            | 99.20 | 100.0 | 100.8     |                    |
| f <sub>CLK</sub>    | Clock Frequency                                                               | Q ≤ 20, Q Accuracy ≤ :                                                         | £15%                                                                                | 2.5   |       | 5000      | kHz                |
|                     | Q Accuracy                                                                    | f <sub>CLK</sub> = 2.5MHz, Q = 10,                                             | B Suffix                                                                            |       |       | ±4        | %                  |
|                     |                                                                               | 50:1, Figure 15 (Mode                                                          | 1) C Suffix                                                                         |       |       | ±8        | %                  |
|                     |                                                                               | $f_{CLK} = 2.5MHz, Q = 10,$                                                    | B Suffix                                                                            |       | ±3    |           | %                  |
|                     |                                                                               | 100:1, Figure 15 (Mode                                                         | 1) C Suffix                                                                         |       | ±6    |           | %                  |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL                                | PARAMETER                                               | CON                           | DITIONS                               | MIN | TYP      | MAX | UNITS             |
|---------------------------------------|---------------------------------------------------------|-------------------------------|---------------------------------------|-----|----------|-----|-------------------|
| FILTER, V <sub>A</sub>                | $+ = V_D + = 2.25V, V_{A^-} = V_{D^-} = -2.25V, V_{IN}$ | $= 0.707 \times V_{PK} (0.5)$ | x V <sub>RMS</sub> ) (Continued)      |     | <u> </u> |     |                   |
|                                       | Noise (Note 3)                                          | Bandpass                      | 100kHz, 50:1                          |     | 105      |     | μV <sub>RMS</sub> |
|                                       | Figure 15 (Mode 1),                                     |                               | 50kHz, 100:1                          |     | 123      |     | μV <sub>RMS</sub> |
|                                       | $Q = 1$ , $R1 = R2 = R3 = 2k\Omega$                     | Lowpass                       | 100kHz, 50:1                          |     | 122      |     | μV <sub>RMS</sub> |
|                                       |                                                         |                               | 50kHz, 100:1                          |     | 152      |     | μV <sub>RMS</sub> |
|                                       |                                                         | Notch                         | 100kHz, 50:1                          |     | 117      |     | μV <sub>RMS</sub> |
|                                       |                                                         |                               | 50kHz, 100:1                          |     | 138      |     | μV <sub>RMS</sub> |
|                                       | Noise (Note 3)                                          | Bandpass,                     | 100kHz, 50:1                          |     | 265      |     | μV <sub>RMS</sub> |
|                                       | Figure 15 (Mode 1), Q = 10,                             | $R1 = 20k\Omega$              | 50kHz, 100:1                          |     | 335      |     | μV <sub>RMS</sub> |
|                                       | $R3 = 20k\Omega$ , $R2 = 2k\Omega$                      | Lowpass,                      | 100kHz, 50:1                          |     | 270      |     | μV <sub>RMS</sub> |
|                                       |                                                         | $R1 = 2k\Omega$               | 50kHz, 100:1                          |     | 245      |     | μV <sub>RMS</sub> |
|                                       |                                                         | Notch,                        | 100kHz, 50:1                          |     | 65       |     | μV <sub>RMS</sub> |
|                                       |                                                         | $R1 = 2k\Omega$               | 50kHz, 100:1                          |     | 73       |     | μV <sub>RMS</sub> |
| OPERATIO                              | DNAL AMPLIFIERS                                         |                               |                                       |     |          |     |                   |
| V <sub>OS1</sub>                      | DC Offset Voltage                                       | -                             | ¥ .                                   |     | 2        | 15  | mV                |
| A <sub>VOL</sub>                      | DC Open Loop Gain                                       | $R_L = 1k\Omega$              |                                       |     | 95       |     | dB                |
|                                       | Gain Bandwidth Product                                  |                               |                                       |     | 2.4      |     | MHz               |
|                                       | Slew Rate                                               |                               |                                       | ·   | 2.0      |     | V/µs              |
|                                       | Output Voltage Swing (Clipping Level)                   | $R_L = 2k\Omega$ , IVI fr     | om V <sub>A+</sub> or V <sub>A-</sub> |     | 0.5      | 1.2 | V                 |
|                                       | Output Short Circuit Current                            | Source                        |                                       |     | 50       |     | mA                |
|                                       |                                                         | Sink                          |                                       |     | 25       |     | mA                |
| CLOCK                                 |                                                         |                               |                                       |     |          |     |                   |
|                                       | V <sub>CLK</sub> Input Low Voltage                      |                               |                                       |     |          | 0.6 | V                 |
|                                       | V <sub>CLK</sub> Input High Voltage                     |                               |                                       | 3.0 |          |     | V                 |
|                                       | CLK <sub>A</sub> , CLK <sub>B</sub> Pulse Width         |                               | 4.5V                                  | 100 |          |     | ns                |
|                                       | CLK <sub>A</sub> , CLK <sub>B</sub> Pulse Width         |                               | .90V                                  | 66  |          |     | ns                |
| SUPPLY                                |                                                         |                               |                                       |     |          |     |                   |
| $(l_{A+})+(l_{D+})$                   | Supply Current, $(V_{A+}) + (V_{D+})$                   | f <sub>CLK</sub> = 5MHz       |                                       |     | 13       | 22  | mA                |
| (I <sub>A-</sub> )+(I <sub>D-</sub> ) | Supply Current, $(V_{A-}) + (V_{D-})$                   | f <sub>CLK</sub> = 5MHz       |                                       |     | 12       | 21  | mA                |
| I <sub>LSh</sub>                      | Supply Current, LSh                                     | f <sub>CLK</sub> = 5MHz       |                                       |     | 0,5      | 1   | mA                |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.

Note 2: The center frequency is defined as the peak of the bandpass output.

Note 3: The noise is measured with an HP8903A audio analyzer with a bandwidth of 700kHz, which is 7.5 times the f<sub>0</sub> at 50:1 and 15 times the f<sub>0</sub> at 100:1.

# TYPICAL PERFORMANCE CURVES





Figure 1A.  $f_{CLK}/f_0$  vs.  $f_{CLK}$  (50:1,  $V_S = \pm 5V$ )





Figure 1B.  $f_{CLK}/f_0$  vs.  $f_{CLK}$  (100:1,  $V_S = \pm 5V$ )





Figure 1C.  $f_{CLK}/f_0$  vs.  $f_{CLK}$  (50:1,  $V_S = \pm 2.5V$ )





Figure 1D.  $f_{CLK}/f_0$  vs.  $f_{CLK}$  (100:1,  $V_S = \pm 2.5V$ )



Figure 2A.  $f_{CLK}/f_0$  Deviation vs. Temperature (50:1,  $V_S = \pm 5V$ )



Figure 2C.  $f_{CLK}/f_0$  Deviation vs. Temperature (50:1,  $V_S = \pm 2.5V$ )



Figure 2B.  $f_{CLK}/f_0$  Deviation vs. Temperature (100:1,  $V_S = \pm 5V$ )



Figure 2D.  $f_{CLK}/f_0$  Deviation vs. Temperature (100:1,  $V_S = \pm 2.5V$ )





Figure 2E. Q Error vs.  $f_{CLK}$  (50:1,  $V_S = \pm 5V$ )





Figure 2F. Q Error vs.  $f_{CLK}$  (100:1,  $V_S = \pm 5V$ )





Figure 2G. Q Error vs.  $f_{CLK}$  (50:1,  $V_S = \pm 2.5V$ )





Figure 2H. Q Error vs.  $f_{CLK}$  (100:1,  $V_S = \pm 2.5V$ )



Figure 3A. Q Deviation vs. Temperature (50:1,  $V_S = \pm 5V$ )



Figure 3C. Q Deviation vs. Temperature (50:1,  $V_S = \pm 2.5V$ )



Figure 3B. Q Deviation vs. Temperature  $(100:1, V_S = \pm 5V)$ 



Figure 3D. Q Deviation vs. Temperature  $(100:1, V_S = \pm 2.5V)$ 



Figure 4A.  $f_{CLK}/f_0$  Deviation vs. Q ( $V_S = \pm 5V$ )



Figure 5A. Q Deviation vs. Q (50:1,  $V_S = \pm 5V$ )



Figure 6A. Distortion vs.  $f_{IN}$  (50:1,  $V_S = \pm 5V$ )



Figure 4A.  $f_{CLK}/f_{NOTCH}$  Deviation vs. Q (V<sub>S</sub> =  $\pm 5V$ )



Figure 5B. Q Deviation vs. Q (100:1,  $V_S = \pm 5V$ )



Figure 6B. Distortion vs.  $f_{IN}$  (100:1,  $V_S = \pm 5V$ )



Figure 7A. Noise Spectrum Density (Q = 1)



Figure 8. f<sub>CLK</sub>/f<sub>NOTCH</sub> vs. f<sub>CLK</sub>



Figure 10. Supply Current vs. Supply Voltage



Figure 7B. Noise Spectrum Density (Q = 10)



Figure 9. Notch Depth vs. f<sub>CLK</sub>



Figure 11. Supply Current vs. Temperature

### **FUNCTIONAL DESCRIPTION**

#### **POWER SUPPLIES**

The analog ( $V_{A+}$ ) and digital ( $V_{D+}$ ) supply pins, in most cases, are tied together and bypassed to AGND with 100nF and 10nF disk ceramic capacitors. The supply pins can be bypassed separately if a high level of digital noise exists. These pins are internally connected by the IC substrate and should be biased from the same DC source. The ML2111 operates from either a single supply from 4V to 12V, or with dual supplies at  $\pm$ 2V to  $\pm$ 6V.

#### **CLOCK INPUT PINS AND LEVEL SHIFT**

With dual supplies equal to or higher than  $\pm 4.0V$ , the LSh pin can be connected to the same potential as either the AGND or the  $V_{A^-}$  pin. With single supply operation the negative supply pins and LSh pin should be tied to the system ground. The AGND pin should be biased half way between  $V_{A^+}$  and  $V_{A^-}$ . Under these conditions the clock levels are TTL or CMOS compatible. Both input clock pins share the same level shift pin.

#### 50/100/HOLD

Tying the 50/100/HOLD pin to the  $V_{A+}$  and  $V_{D+}$  pins makes the filter operate in the 50:1 mode. Tying the pin half way between  $V_{A+}$  and  $V_{A-}$  makes the filter operate in the 100:1 mode. The input range for 50/100/HOLD is either 2.5V  $\pm$ 0.5V with a total power supply range of 5V, or 5V  $\pm$ 0.5V with a total power supply range of 10V. When 50/100/HOLD is tied to the negative power supply input, the filter operation is stopped and the bandpass and lowpass outputs act as a sample/hold circuit which holds the last sample.

#### S1<sub>A</sub> & S1<sub>B</sub>

These voltage signal input pins should be driven by a source impedance of less than  $5k\Omega$ . The  $S_{1A}$  and  $S_{1B}$  pins can be used to feedforward the input signal for allpass filter configurations (see modes 4~&~5) or to alter the clock-to-center-frequency ratio ( $f_{CLV}/f_0$ ) of the filter (see modes 1b, 1c, 2a, &~2b). When these pins are not used they should be tied to the AGND pin.

#### S<sub>A/B</sub>

When  $S_{A/B}$  is high, the S2 negative input of the voltage summing device is tied to the lowpass output. When the  $S_{A/B}$  pin is connected to the negative supply, the S2 input switches to ground.

#### **AGND**

AGND is connected to the system ground for dual supply operation. When operating with a single positive supply the analog ground pin should be biased half way between  $V_{A+}$  and  $V_{A-}$ , and bypassed with a 100nF capacitor. The positive inputs of the internal op amps and the reference point of the internal switches are connected to the AGND pin.

#### f<sub>CLK</sub>/f<sub>0</sub> RATIO

The ML2111 is a sampled data filter and approximates continuous time filters. The filter deviates from its ideal continuous filter model when the ( $f_{CLK}/f_0$ ) ratio decreases and when the Qs are low.

#### $f_0 \times Q$ PRODUCT RATIO

The  $f_0 \times Q$  product of the ML2111 depends on the clock frequency and the mode of operation. The  $f_0 \times Q$  product is mainly limited by the desired  $f_0$  and Q accuracy for clock frequencies below 1MHz in mode 1 and its derivatives. If the clock to center frequency ratio is lowered below 50:1, the  $f_0 \times Q$  product can be further increased for the same clock frequency and for the same Q value.

Mode 3, (Figure 23) and the modes of operation where R4 is finite, are "slower" than the basic mode 1. The resistor R4 places the input op amp inside the resonant loop. The finite GBW of this op amp creates an additional phase shift and enhances the Q value at high clock frequencies.

#### **OUTPUT NOISE**

The wideband RMS noise on the outputs of the ML2111 is nearly independent of the clock frequency, provided that the clock itself does not become part of the noise. Noise at the BP and LP outputs increases for high values of Q.

#### FILTER FUNCTION DEFINITIONS

Each filter of the ML2111, along with external resistors and a clock, approximates second order filter functions. These are tabulated below in the frequency domain.

1. **Bandpass function:** available at the bandpass output pins (BP<sub>A</sub>, BP<sub>B</sub>), Figure 12.

$$G(s) = H_{OBP} \times \frac{\frac{s \times \omega_0}{Q}}{s^2 + \left(\frac{s \times \omega_0}{Q}\right) + \omega_0^2}$$
(1)

where:

 $H_{OBP} = Gain at \omega = \omega_0$ 

 $f_0=\omega_0/2\pi$ . The center frequency of the complex pole pair is  $f_0$ . It is measured as the peak frequency of the bandpass output.

Q = the Quality factor of the complex pole pair. It is the ratio of  $f_0$  to the -3dB bandwidth of the 2nd order bandpass function. The Q is always measured at the filter BP output.

# 3

#### FILTER FUNCTION DEFINITIONS (Continued)

2. **Lowpass function:** available at the LP output pins, Figure 13.

$$G(s) = H_{OLP} \times \frac{\omega_0^2}{s^2 + \left(\frac{s \times \omega_0}{O}\right) + \omega_0^2}$$
 (2)

where:

H<sub>OLP</sub> = DC gain of the LP output

3. **Highpass function:** available only in mode 3 at N/AP/HP<sub>A</sub> and N/AP/HP<sub>B</sub>, Figure 14.

$$G(s) = H_{OHP} \times \frac{s^2}{s^2 + \left(\frac{s \times \omega_0}{Q}\right) + {\omega_0}^2}$$
(3)

 $H_{OHP}$  = Gain of the HP output for  $f \rightarrow f_{CLK}/2$ .



 $Q = \frac{f_0}{f_H - f_L}; f_0 = \sqrt{f_L \times f_H}$ 

$$f_L = f_0 \times \left( \frac{-1}{2Q} + \sqrt{\left(\frac{1}{2Q}\right)^2 + 1} \right)$$

$$f_H = f_0 \times \left(\frac{1}{2Q} + \sqrt{\left(\frac{1}{2Q}\right)^2 + 1}\right)$$

Figure 12.



 $f_{C} = f_{0} \times \sqrt{\left(1 - \frac{1}{2Q^{2}}\right) + \sqrt{\left(1 - \frac{1}{2Q^{2}}\right)^{2} + 1}}$   $f_{P} = f_{0} \times \sqrt{1 - \frac{1}{2Q^{2}}}$ 

 $H_{OP} = H_{OLP} \times \frac{1}{\frac{1}{O} \times \sqrt{1 - \frac{1}{4O^2}}}$ 





Figure 14.

#### FILTER FUNCTION DEFINITIONS

4. Notch function: available at  $N/AP/HP_A$  and  $N/AP/HP_B$  for several modes of operation.

$$G(s) = H_{ON2} \times \frac{\left(s^2 + \omega_n^2\right)}{s^2 + \left(\frac{s \times \omega_0}{O}\right) + \omega_0^2}$$
(4)

 $H_{ON2}$  = Gain of the notch output for  $f \rightarrow f_{CLK}/2$ .

 $H_{ON1}$  = Gain of the HP output for  $f \rightarrow 0$ 

 $f_n = \omega_n/2\pi$ . The frequency of the notch occurrence is  $f_n$ .

5. Allpass function: available at N/AP/HP $_{\rm A}$  and N/AP/HP $_{\rm B}$  for modes 4 and 4a.

$$G(s) = H_{OAP} \times \frac{s^2 - \frac{s \times \omega_0}{Q} + {\omega_0}^2}{s^2 + \frac{s \times \omega_0}{Q} + {\omega_0}^2}$$
(5)

 $H_{OAP}$  = Gain of the allpass output for  $0 < f < f_{CLK}/2$ 

For allpass functions, the center frequency and the Q of the numerator complex zero pair is the same as the denominator. Under these conditions the magnitude response is a straight line. In mode 5, the center frequency  $f_Z$  of the numerator complex zero pair is different than  $f_0$ . For high numerator Q's, the magnitude response will have a notch at  $f_Z$ .

#### **OPERATION MODES**

There are three basic modes of operation — Modes 1, 2, and 3, each of which has derivatives; and four secondary modes of operation — Modes 4, 5, 6, and 7, each of which also has derivatives.

In Figure 15, the input amplifier is outside the resonant loop. Because of this, mode 1 and its derivatives (modes 1a, 1b, 1c, and 1d) are faster than modes 2 and 3.

Mode 1 provides a clock tunable notch. It is a practical configuration for second order clock tunable bandpass/ notch filters. In mode 1, a band pass output with a very high Q, together with unity gain can be obtained with the dynamics of the remaining notch and lowpass outputs.

Mode 1a (Figure 16) represents the simplest hookup of the ML2111. It is useful when voltage gain at the bandpass output is required. However, the bandpass voltage gain is equal to the value of Q, and second order, clock tunable, BP resonator can be achieved with only 2 resistors. The filter center frequency directly depends on the external clock frequency. Mode 1a is not practical for high order filters as it requires several clock frequencies to tune the overall filter response.

Modes 1b and 1c, Figures 17 and 18, are similar. They both produce a notch with a frequency which is always equal to the filter center frequency. The notch and the center frequency can be adjusted with an external resistor ratio.

#### 1/2 ML2111



$$\begin{split} f_0 &= \frac{f_{CLK}}{100(50)}; f_n = f_0; H_{OLP} = -\frac{R2}{R1}; H_{OBP} = -\frac{R3}{R1}; \\ &H_{ON1} = -\frac{R2}{R1}; Q = \frac{R3}{R2} \end{split}$$

Figure 15. Mode 1: 2nd Order Filter Providing Notch, Bandpass, Lowpass

#### 1/2 ML2111



$$f_0 = \frac{f_{CLK}}{100(50)}; Q = \frac{R3}{R2}; H_{OBP1} = -\frac{R3}{R2};$$

 $H_{OBP2} = 1(non - inverting); H_{OLP} = -1$ 

Figure 16. Mode 1a: 2nd Order Filter Providing Bandpass, Lowpass

| MODE | BP <sub>A</sub> , BP <sub>B</sub> | N/AP/HP <sub>A</sub> , N/AP/HP <sub>B</sub> | f <sub>C</sub>                                 | f <sub>Z</sub>                                 |
|------|-----------------------------------|---------------------------------------------|------------------------------------------------|------------------------------------------------|
| 6a   | LP                                | HP                                          | $\frac{f_{CLK}}{100(50)} \times \frac{R2}{R3}$ |                                                |
| 6b   | LP                                | LP                                          | $\frac{f_{CLK}}{100(50)} \times \frac{R2}{R3}$ |                                                |
| 7    | LP                                | AP                                          | $\frac{f_{CLK}}{100(50)} \times \frac{R2}{R3}$ | $\frac{f_{CLK}}{100(50)} \times \frac{R2}{R3}$ |

Table 1. First Order Functions.

| MODE | LP <sub>A</sub> , LP <sub>B</sub> | BP <sub>A</sub> , BP <sub>B</sub> | N/AP/HP <sub>A&amp;B</sub> | $f_0$                                                                          | f <sub>N</sub>                                                 |
|------|-----------------------------------|-----------------------------------|----------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------|
| 1    | LP                                | ВР                                | Notch                      | <u>f<sub>CLK</sub></u><br>100(50)                                              | $f_0$                                                          |
| 1a   | LP                                | ВР                                | ВР                         | f <sub>CLK</sub><br>100(50)                                                    |                                                                |
| 1b   | LP                                | BP                                | Notch                      | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 + \frac{R6}{R5 + R6}}$                 | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 + \frac{R6}{R5 + R6}}$ |
| 1c   | LP                                | ВР                                | Notch                      | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R6}{R5 + R6}}$                     | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R6}{R5 + R6}}$     |
| 1d   | LP                                | ВР                                |                            | <u>f<sub>CLK</sub></u> 100(50)                                                 |                                                                |
| 2    | LP                                | ВР                                | Notch                      | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 + \frac{R2}{R4}}$                      | <u>f<sub>CLK</sub></u><br>100(50)                              |
| 2a   | LP                                | ВР                                | Notch                      | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 + \frac{R2}{R4} + \frac{R6}{R5 + R6}}$ | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 + \frac{R6}{R5 + R6}}$ |
| 2b   | LP                                | ВР                                | Notch                      | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R2}{R4} + \frac{R6}{R5 + R6}}$     | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R6}{R5 + R6}}$     |
| 3    | LP                                | ВР                                | HP                         | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R2}{R4}}$                          |                                                                |
| 3a   | LP                                | ВР                                | Notch                      | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R2}{R4}}$                          | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R_h}{R_l}}$        |
| 4    | LP                                | ВР                                | AP                         | <u>f<sub>CLK</sub></u> 100(50)                                                 |                                                                |
| 4a   | LP                                | BP                                | AP                         | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R2}{R4}}$                          |                                                                |
| 5    | LP                                | ВР                                | CZ                         | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 + \frac{R2}{R4}}$                      | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 - \frac{R2}{R4}}$      |

**Table 2. Second Order Functions** 



Figure 17. Mode 1b: 2nd Order Filter Providing Notch, Bandpass, Lowpass



Figure 18. Mode 1c: 2nd Order Filter Providing Notch, Bandpass, Lowpass



Figure 19. Mode 1d: 2nd Order Filter Providing Bandpass and Lowpass for Qs Greater Than or Equal To 1.



Figure 20. Mode 2: 2nd Order Filter Providing Notch, Bandpass, Lowpass



Figure 21. Mode 2a: 2nd Order Filter Providing Notch, Bandpass, Lowpass



Figure 22. Mode 2b: 2nd Order Filter Providing Notch, Bandpass, Lowpass

#### **OPERATION MODES** (Continued)

The clock to center frequency ratio range is:

$$\frac{500}{1} \ge \frac{f_{CLK}}{f_0} \ge \frac{100}{1} \text{ or } \frac{50}{1} \text{ (mode 1c)}$$
 (6)

$$\frac{100}{1} \text{ or } \frac{50}{1} \ge \frac{f_{\text{CLK}}}{f_0} \ge \frac{100}{\sqrt{2}} \text{ or } \frac{50}{\sqrt{2}} \text{ (mode 1b)}$$
 (7)

The input impedance of the S1 pin is clock dependent, and in general R5 should not be larger than  $5k\Omega$  for  $f_{CLK} < 2.5$ MHz and  $2k\Omega$  for  $f_{CLK} > 2.5$ MHz. Mode 1c can be used to increase the clock-to-center-frequency ratio beyond 100:1. The limit for the  $(f_{CLK}/f_0)$  ratio is 500:1 for this mode. The filter will exhibit large output offsets with larger ratios. Mode 1d (Figure 19) is the fastest mode of operation: center frequencies beyond 20kHz can easily be achieved at a 50:1 ratio.

Modes 2, 2a, and 2b (Figures 20, 21, and 22) have notch outputs whose frequency,  $f_{\rm D}$ , can be tuned independently from the center frequency,  $f_{\rm D}$ . However, for all cases  $f_{\rm n} < f_{\rm D}$ . These modes are useful when cascading second order functions to create an overall elliptic highpass, bandpass or notch response. The input amplifier and its feedback resistors R2 and R4 are now part of the resonant loop. Because of this, mode 2 and its derivatives are slower than mode 1 and its derivatives.

In Mode 3 (Figure 23) a single resistor ratio, R2/R4, can tune the center frequency below or above the  $f_{CLK}/100$  (or  $f_{CLK}/50$ ) ratio. Mode 3 is a state variable configuration since it provides a highpass, bandpass, lowpass output through progressive integration. Notches are acquired by summing the highpass and lowpass outputs (mode 3a, Figure 24). The notch frequency can be tuned below or



$$f_0 = \frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R2}{R4}}; Q = \frac{R3}{R2} \times \sqrt{\frac{R2}{R4}};$$

$$H_{OHP} = -\frac{R2}{R1}; H_{OLP} = -\frac{R4}{R1}; H_{OBP} = -\frac{R3}{R1}$$

Figure 23. Mode 3: 2nd Order Filter Providing Highpass, Bandpass, Lowpass — 1/2 ML2111



Figure 24. Mode 3a: 2nd Order Filter Providing Highpass, Bandpass, Lowpass, Notch — 1/2 ML2111

#### **OPERATION MODES** (Continued)

above the center frequency through the resistor ratio  $R_h/R_l$ . Because of this, modes 3 and 3a are the most versatile and useful modes for cascading second order sections to obtain high order elliptic filters. For very selective bandpass/bandreject filters the mode 3a approach , as in Figure 24, yields better dynamic range since the external op amp helps to optimize the dynamics of the output nodes of the ML2111.

Modes 4 and 5 are useful for constructing allpass response filters. Mode 4, Figure 25, gives an allpass response, but due to the sampled nature of the filter, a slight 0.5 dB peaking can occur around the center

frequency. Mode 4a (Figure 26) gives a non-inverting output, but requires an external op amp. Mode 5 is recommended if this response is unacceptable. Mode 5 (Figure 27) gives a flatter response than mode 4 if  $R1 = R2 = 0.02 \times R4$ .

Modes 6 and 7 are used to construct 1st order filters. Mode 6a (Figure 28) gives a lowpass and a highpass single pole response. Mode 6b (Figure 29) gives an inverting and non-inverting lowpass single pole filter response. Mode 7 (Figure 30) gives an allpass and lowpass single pole response.



$$f_0 = \frac{f_{CLK}}{100(50)}; Q = \frac{R3}{R2}; H_{OAP} = -\frac{R2}{R1}; H_{OAP} = -2; H_{OAP} = -\left(\frac{R3}{R2}\right)$$

Figure 25. Mode 4: 2nd Order Filter Providing Allpass, Bandpass, Lowpass — 1/2 ML2111



Figure 26. Mode 4a: 2nd Order Filter Providing Highpass, Bandpass, Lowpass, Allpass — 1/2 ML2111



$$\begin{split} f_0 &= \frac{f_{CLK}}{100(50)} \times \sqrt{1 + \frac{R2}{R4}}; f_Z = \frac{f_{CLK}}{100(50)} \times \sqrt{1 - \frac{R1}{R4}}; \\ Q &= \frac{R3}{R2} \times \sqrt{1 + \frac{R2}{R4}}; Q_Z = \frac{R3}{R1} \times \sqrt{1 - \frac{R1}{R4}}; \\ H_{OBP} &= \frac{R3}{R2} \times \left(1 + \frac{R2}{R1}\right); H_{OZ}(f \to 0) = \frac{\left(R4/R1\right) - 1}{\left(R4/R2\right) + 1}; \\ H_{OZ}\left(f \to \frac{f_{CLK}}{2}\right) &= \frac{R2}{R1}; H_{OLP} = \frac{1 + \left(R2/R1\right)}{1 + \left(R2/R4\right)} \end{split}$$

Figure 27. Mode 5: 2nd Order Filter Providing Numerator Complex Zeroes, Bandpass, Lowpass — 1/2 ML2111



$$f_C = \frac{f_{CLK}}{100(50)} \times \frac{R2}{R3}; H_{OLP} = -\frac{R3}{R1}; H_{OHP} = -\frac{R2}{R1}$$

Figure 28. Mode 6a: 1st Order Filter Providing Highpass, Lowpass — 1/2 ML2111



$$f_C = \frac{f_{CLK}}{100(50)} \times \frac{R2}{R3}; H_{OLP1} = 1; H_{OLP2} = -\frac{R3}{R2}$$

Figure 29. Mode 6b: 1st Order Filter Providing Lowpass
— 1/2 ML2111



$$f_P = f_Z = \frac{f_{CLK}}{100(50)} \times \frac{R2}{R3}; H_{OLP} = 2 \times -\frac{R2}{R3}$$

IGAIN AT OUTPUTI = 1 FOR  $0 \le f \le \frac{f_{CLK}}{2}$ 

Figure 30. Mode 7: 1st Order Filter Providing Allpass, Lowpass — 1/2 ML2111



Figure 31. 4th Order, 100kHz Lowpass Butterworth Filter Obtained by Cascading Two Sections in Mode 1a.



Figure 32. Cascasding 2 Sections Connected in Mode 1, each with Q = 10, to obtain a Bandpass Filter with Q = 15.5, and  $f_0 = 150$ kHz ( $f_{CLK} = 7.5$ MHz).



Figure 33. Cascading Two Sections in Mode 1d, Each with Q =1, (Independent of Resistor Ratios) to Create a Sharper 4th Order Lowpass Filter.



Figure 34. Notch Filter with Q=50 and  $f_0=130 kHz$ . This Circuit Uses Side A in Mode 1d and the Side B Op Amp to Create a Notch Whose Depth is Controlled by R31. The Notch is Created by Subtracting the Bandpass from  $V_{IN}$ . The Bandpass of Side A is Subtracted Using the Op Amp of Side B.

#### **OPERATION MODES** (Continued)

Mode 1a is a good choice when Butterworth filters are desired since they have poles in a circle with the same  $f_0$ . Figure 31 shows an example of a 4th order, 100kHz lowpass Butterworth filter clocked at 5MHz.

A monotonic passband response with a smooth transition band results, showing the circuit's low sensitivity, even though 1% resistors are used which results in an approximate value of Q.

Figure 32 gives an example of a 4th order bandpass filter implemented by cascading 2 sections, each with a Q of 10. This figure shows the amplitude response when  $f_{CLK} = 7.5 \text{MHz}$ , resulting in a center frequency of 150kHz and a Q of 15.5.

Figure 33 uses mode 1d of a 4th order flter where each section has a Q of 1, independent of resistor ratios. In this mode, the input amplifier is outside the damping (Q) loop. Therefore, its finite bandwidth does not degrade the response at high frequency. This allows the amplifier to be used as an anti-aliasing and continuous smoothing fliter by placing a capacitor across R2.

#### **OFFSETS**

Switched capacitor integrators generally exhibit higher input offsets than discrete RC integrators.

These offsets are mainly the charge injection of the CMOS switchers into the integrating capacitors. The internal op amp offsets also add to the overall offset budget. Figure 35 shows half of the ML2111 filter with its equivalent input offsets  $V_{OS1}$ ,  $V_{OS2}$ , &  $V_{OS3}$ .

The DC offset at the filter bandpass output is always equal to  $V_{OS3}$ . The DC offsets at the remaining two outputs (Notch and LP) depend on the mode of operation and external resistor ratios. Table 3 illustrates this.

It is important to know the value of the DC output offsets, especially when the filter handles input signals with large dynamic range. As a rule of thumb, the output DC offsets increase when:

- 1. The Qs decrease
- 2. The ratio  $(f_{CLK}/f_0)$  increases beyond 100:1. This is done by decreasing either the (R2/R4) or the R6/(R5 + R6) resistor ratios.



Figure 35. Equivalent Input Offsets of 1/2 of an ML2111 Filter.

# ML2111

| MODE  | V <sub>OSN</sub><br>N/AP/HP <sub>A</sub> , N/AP/HP <sub>B</sub>                                                                                                                                    | V <sub>OSBP</sub><br>BP <sub>A</sub> , BP <sub>B</sub> | V <sub>OSLP</sub><br>LP <sub>A</sub> , LP <sub>B</sub>                                                                                                   |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 4  | $V_{OS1} [(1/Q) + 1 +   H_{OLP}  ] - V_{OS3}/Q$                                                                                                                                                    | V <sub>OS3</sub>                                       | V <sub>OSN</sub> – V <sub>OS2</sub>                                                                                                                      |
| 1a    | V <sub>OS1</sub> [1 + (1/Q)] – V <sub>OS3</sub> /Q                                                                                                                                                 | V <sub>OS3</sub>                                       | V <sub>OSN</sub> – V <sub>OS2</sub>                                                                                                                      |
| 1b    | V <sub>OS1</sub> [(1/Q)] + 1 + R2/R1] – V <sub>OS3</sub> /Q                                                                                                                                        | V <sub>OS3</sub>                                       | ~(V <sub>OSN</sub> – V <sub>OS2</sub> ) (1 + R5/R6)                                                                                                      |
| 1c    | V <sub>OS1</sub> [(1/Q)] + 1 + R2/R1] – V <sub>OS3</sub> /Q                                                                                                                                        | V <sub>OS3</sub>                                       | $\sim (V_{OSN} - V_{OS2}) \frac{R5 + R6}{R5 + 2R6}$                                                                                                      |
| 1d    | V <sub>OS1</sub> [1 + R2/R1]                                                                                                                                                                       | V <sub>OS3</sub>                                       | V <sub>OSN</sub> – V <sub>OS2</sub> – V <sub>OS3</sub> /Q                                                                                                |
| 2, 5  | [V <sub>OS1</sub> (1 + R2/R1 + R2/R3 + R2/R4) – V <sub>OS3</sub> (R2/R3)] ×                                                                                                                        |                                                        |                                                                                                                                                          |
|       | $[R4/(R2 + R4)] + V_{OS2}[R2/(R2 + R4)]$                                                                                                                                                           | V <sub>OS3</sub>                                       | V <sub>OSN</sub> - V <sub>O52</sub>                                                                                                                      |
| 2a    | $[V_{OS1} (1 + R2/R1 + R2/R3 + R2/R4) - V_{OS3}(R2/R3)] \times$                                                                                                                                    |                                                        |                                                                                                                                                          |
|       | $\left[\frac{R4(1+k)}{R2+R4(1+k)}\right] + V_{OS2}\left[\frac{R2}{R2+R4(1+k)}\right]; k = \frac{R6}{R5+R6}$                                                                                        | V <sub>OS3</sub>                                       | $\sim (V_{OSN} - V_{OS2}) \frac{R5 + R6}{R5 + 2R6}$                                                                                                      |
| 2b    | $ \begin{bmatrix} V_{OS1} (1 + R2/R1 + R2/R3 + R2/R4) - V_{OS3}(R2/R3)] \times \\ \left[ \frac{R4(k)}{R2 + R4(k)} \right] + V_{OS2} \left[ \frac{R2}{R2 + R4(k)} \right]; k = \frac{R6}{R5 + R6} $ | V <sub>OS3</sub>                                       | $\sim \left(V_{OSN} - V_{OS2}\right)\left(1 + \frac{R5}{R6}\right)$                                                                                      |
| 3, 4a | V <sub>OS2</sub>                                                                                                                                                                                   | V <sub>OS3</sub>                                       | $V_{OS1} \left[ 1 + \frac{R4}{R1} + \frac{R4}{R2} + \frac{R4}{R3} \right] - V_{OS2} \left( \frac{R4}{R2} \right) - V_{OS3} \left( \frac{R4}{R3} \right)$ |

Table 3.

# ORDERING INFORMATION

| PART NUMBER | TEMPERATURE RANGE | PACKAGE            |
|-------------|-------------------|--------------------|
| ML2111BCP   | 0°C to 70°C       | 20-Pin PDIP (P20)  |
| ML2111BCS   | 0°C to 70°C       | 20-Pin SOIC (S20)  |
| ML2111CCP   | 0°C to 70°C       | 20-Pin PDIP (P20)  |
| ML2111CCS   | 0°C to 70°C       | 20-Pin SOIC (\$20) |
| ML2111CIP   | -40°C to 85°C     | 20-Pin PDIP (P20)  |
| ML2111CIS   | -40°C to 85°C     | 20-Pin SOIC (S20)  |

| Selection Guide |                                                                             | 4-1   |
|-----------------|-----------------------------------------------------------------------------|-------|
| ML4406/07       | Disc Voice Coil Servo Driver                                                | 4-5   |
| ML4408          | Low Voltage Drop Voice Coil Servo Driver                                    | 4-11  |
| ML4410          | Sensorless Spindle Motor Controller                                         | 4-19  |
| ML4411/11A      | Sensorless Spindle Motor Controller                                         | 4-31  |
| ML4412          | Enhanced Sensorless BLDC Motor Controller                                   | 4-45  |
| ML4418          | Low Saturation Voice Coil Servo Driver                                      | 4-59  |
| ML4420          | Enhanced Sensorless BLDC Motor Controller                                   | 4-67  |
| ML4431          | Servo Demodulator                                                           | 4-81  |
| ML4451          | 2-Channel Preamplifier for Tape Drives                                      | 4-89  |
| ML4452          | MR Head Preamplifier for Tape Drives 2-CH Read and 1-CH Write with Readback | 4-97  |
| ML4506          | 5V Disk Voice Coil Servo Driver                                             | 4-103 |
| ML4508          | Low Voltage Drop Voice Coil Servo Driver                                    | 4-111 |
| ML4510          | 5V Sensorless Spindle Motor Controller                                      | 4-119 |
| ML4532/33/36    | Servo Burst Area Detector                                                   | 4-129 |
| ML4534          | Area Detector Based Embedded Servo Demodulator                              | 4-139 |
| ML4535          | Area Detection Based Hybrid Servo Demodulator                               | 4-147 |
| ML4568          | Disk Pulse Detector + Embedded Servo Demodulator                            | 4-161 |
| ML4610/11       | 5V, 2-, 4-Channel Thin Film Read/Write Circuit                              | 4-169 |
| ML511/11R       | 4, 6, 7, or 8-Channel Ferrite Read/Write Circuits                           | 4-175 |
| ML541           | Read Data Processor                                                         | 4-183 |
| ML6012          | 3.5" R/W MOD Read Channel Front-end Processor                               | 4-193 |
| ML6013          | 3.5" R/W MOD Read Channel Back-end Processor                                | 4-207 |
| ML6024          | 16 Mbps Filter/Equalizer for Tape Drives                                    | 4-223 |
| ML6025          | 24 Mbps Read Channel Filter/Equalizer                                       | 4-233 |
| ML6026          | 36 Mbps Read Channel Filter/Equalizer                                       | 4-243 |
| ML6035          | 5V Spindle Motor Controller and Driver                                      | 4-253 |
| ML6042          | Tape Drive Data Channel Processor                                           | 4-265 |
| ML6310          | 3V/5V Read Channel Front-end Processor                                      | 4-283 |
| ML6311          | 3V/5V Read Channel Back-end Processor                                       | 4-299 |
| ML6320          | 3V/5V 4-Channel Thin-Film Read/Write Circuit                                | 4-315 |
| MI 8464C        | Pulse Detector                                                              | 4-321 |





# **Mass Storage**

# **Selection Guide**

#### **READ/WRITE AMPLIFIERS**

| Part<br>Number | Numbers of<br>Channels | Head<br>Type | Max Input<br>Noise (nV/VHz) | Write Current<br>Range (mA) | Key Features                                                     | Package Options   |
|----------------|------------------------|--------------|-----------------------------|-----------------------------|------------------------------------------------------------------|-------------------|
| ML511          | 4, 6 or 8              | Ferrite      | 1.5                         | 10 to 40                    | Improved Write Stability                                         | SO-24; PCC-28, 44 |
| ML511R         | 4, 6, 7 or 8           | Ferrite      | 1.5                         | 10 to 40                    | ML511 with Internal<br>Damping Resistor                          | SO-24; PCC-28, 44 |
| *ML4610R       | 2 or 4                 | Thin Film    | 0.85                        | 5 to 35                     | Switchable Damping Res. (700 $\Omega$ )                          | SO-16, 20         |
| *ML4611R       | 4                      | Thin Film    | 0.85                        | 5 to 35                     | Switchable Damping Res. (700 $\Omega$ ) and Write Current Adjust | SO-24             |
| ML6320-3       | 4                      | Thin Film    | 0.6                         | 3 to 30                     | 2.7V to 3.6V Operating Supply                                    | SSOP-20           |
| ML6320-5       | 4                      | Thin Film    | 0.6                         | 3 to 30                     | 5V, SSI/VTC Alternate Source                                     | SOIC-20           |

Note: \* Possible uses in Tape Drive Applications.

#### **READ/WRITE SIGNAL PROCESSING**

| Part Number | Part Number Function Key Features             |                                                                                          | Package Options                   |  |
|-------------|-----------------------------------------------|------------------------------------------------------------------------------------------|-----------------------------------|--|
| ML4427      | Zone Bit Recording IC                         | 100 MHz VCO                                                                              | SO-16, PDIP-16                    |  |
| ML4568      | Pulse Detector with Embedded<br>Servo         | 5V Only; 1ns Pulse Pairing                                                               | PCC-28                            |  |
| *ML541      | Read Data Processor                           | 15 MBits/sec Data Rate                                                                   | PDIP-24, CERDIP-24, PCC-28, SO-24 |  |
| ML6005      | 24 Mbps HDD Filter/Equalizer                  | Low Power/High Performance                                                               | SSOP-20                           |  |
| ML6006      | 36 Mbps HDD Filter/Equalizer                  | Low Power/High Performance                                                               | SSOP-20                           |  |
| ML6010      | 36 Mbps Read Channel Combo                    | Low Cost/High Integration<br>Configurable Array                                          | QFP-52                            |  |
| ML6024      | 16Mbps Tape Filter/Equalizer                  | Parasitic Insensitive Gm/C Filter,<br>Programmable f <sub>C</sub> 2-9MHz,<br>10dB Boost  | SSOP-20                           |  |
| ML6025      | 24Mbps HDD Filter/Equalizer                   | Parasitic Insensitive Gm/CFilter,<br>Programmable f <sub>C</sub> 3-13MHz,<br>10dB Boost  | SSOP-20                           |  |
| ML6026      | 36Mbps Tape Filter/Equalizer                  | Parasitic Insensitive Gm/C Filter,<br>Programmable f <sub>C</sub> 4-20MHz,<br>10dB Boost | SSOP-20                           |  |
| ML6310      | 3V/5V HDD Read Channel<br>Front-end Processor | Low Profile Package,<br>High Integration, Low Power,<br>3V/5V Supplies                   | TQFP-32                           |  |
| ML6311      | 3V/5V HDD Read Channel<br>Back-end Processor  | Low Profile Package,<br>High Integration, Low Power,<br>3V/5V Supplies                   | TQFP-32                           |  |
| ML8464C     | Pulse Detector                                | 1ns Pulse Pairing                                                                        | PDIP-24, PCC-28                   |  |

Note: \* Possible uses in Tape Drive Applications.

# **Mass Storage**

# SERVO CONTROL ICs

| Part Number Function |                                           | Key Features                                                       | Package Options  |
|----------------------|-------------------------------------------|--------------------------------------------------------------------|------------------|
| ML4406               | Servo Driver, Internal Power Drive        | Internal Threshold Reference                                       | PCC-20           |
| ML4407               | Servo Driver, Internal Power Drive        | External Threshold Reference                                       | PCC-20           |
| ML4408               | Low Voltage Drop Servo Driver             | 5V Only or 12V Operation                                           | SOIC-24          |
| ML4418               | Low Saturation Voice Coil<br>Servo Driver | On-Chip Precision Power Fail<br>Detect Circuitry                   | SOIC-20          |
| ML4431               | Servo Demodulator                         | Enhanced ML4401; TTL Output                                        | PCC-32           |
| ML4506               | Servo Driver, Internal Power Drive        | 5V Operation, Internal<br>Threshold Reference                      | SOIC-20, SSOP-20 |
| ML4508               | Low Voltage Drop Servo Driver             | 5V Operation                                                       | SOIC-20          |
| ML4532               | Servo Burst Area Detector                 | Includes PWM DAC                                                   | SSOP-20, PCC-20  |
| ML4533               | Servo Burst Area Detector                 | No PWM DAC, Reference<br>Levels Compatible to<br>ML A/D Converters | SOIC-16          |
| ML4536               | Servo Burst Area Detector                 | No PWM DAC, Reference<br>Levels Compatible to<br>Zilog μC with ADC | SOIC-16          |
| ML4534               | SUM/DIFF Area Detector                    | For Hybrid Servo                                                   | PCC-20           |
| ML4535               | Hybrid Servo Demodulator                  | Integration/Area Detection                                         | PCC-32           |

# SPINDLE CONTROLLER ICs

| Part Number | Function                            | Key Features                                                  | Package Options |
|-------------|-------------------------------------|---------------------------------------------------------------|-----------------|
| ML4510      | Sensorless Spindle Motor Controller | Linear or PWM, PNP Drivers,<br>5V Operation                   | SOIC-28         |
| ML4410      | Sensorless Spindle Motor Controller | Linear or PWM, FET Drivers                                    | SOIC-28, PCC-28 |
| ML4411      | Sensorless Spindle Motor Controller | Linear or PWM, FET Drivers                                    | SOIC-28, PCC-28 |
| ML4412      | Sensorless Spindle Motor Controller | Linear or PWM, FET Drivers, 200mW                             | SOIC-28         |
| ML4420      | Sensorless Spindle Motor Controller | μP Controlled PWM, FET Drivers,<br>200mW                      | SOIC-28         |
| ML6035      | Sensorless Spindle Motor Controller | μP Controlled, 1A FET Drivers,<br>5V Operation, Phase Advance | TQFP-32         |

#### **TAPE DRIVE**

| Part Number Function Key I |                                         | Key Features                                                        | Package Options |
|----------------------------|-----------------------------------------|---------------------------------------------------------------------|-----------------|
| ML6042                     | Tape Drive Data Channel Processor       | Complete Read/Write Data Channel for QIC40/80/3010/3020 Tape Drives | SOIC-32         |
| ML4451                     | Tape Drive Read/Write Preamplifier      | Isolated 2R & 2W Channels,<br>Ferrite Heads                         | SOIC-24         |
| ML4452                     | MR Head Preamplifier<br>for Tape Drives | 2 Channel Read and 1 Channel Write with Readback                    | SSOP-20         |

#### **MAGNETO OPTICAL DRIVE** Part Number **Function Key Features Package Options** ML6012 3.5" R/W MOD Read Channel Supports 128M and 230M ISO TQFP-32 Front-end Processor standards for R/W Magneto-Optical Drives, implements complete read channel with ML6013 ML6013 3.5" R/W MOD Read Channel Supports 128M and 230M ISO TQFP-32 **Back-end Processor** standards for R/W Magneto-Optical Drives, implements complete read channel with ML6012



# ML4406, ML4407

# Disk Voice Coil Servo Driver

### **GENERAL DESCRIPTION**

The ML4406 is a voice coil power driver intended for use in Hard Disk servo systems. The ML4406 contains all power and control circuitry necessary to drive the voice coils of most 3.5" drives. In addition, power fail detection and head retraction functions are provided for orderly shut-down of the drive.

The transconductance is programmed by a logic input at 1/4 A/V and 1/24 A/V respectively, using a  $1\Omega$  sense resistor. This allows for greater DAC resolution in digitally controlled servos during track follow without compromising dynamic range during seek.

The retraction circuit, main drive cicruit, and control circuits are each powered from their own supplies. This allows maximum flexibility and provides for the lowest forward drop.

The power fail detection circuit includes a precision 2.5V bandgap reference with the option of either

internally generated power-fail thresholds (ML4406) or open comparator inputs for adjustable thresholds (ML4407).

The ML4406 is implemented using Micro Linear's bipolar array technology. This allows for easy customization of the IC for a user's specific application.

#### **FEATURES**

- 500mA power output with 1.5V total forward drop
- Low offsets, cross-over distortion and quiescent current
- Pin-programmable transconductance settings
- Retraction circuitry with programmable retract current, voltage limiting, and separate supply pin
- On-chip precision power fail detect circuitry
- Over-temperature protection with flag output
- Logic input available for disabling outputs



# PIN CONFIGURATION

#### ML4406/ML4407 20-Pin PCC



# PIN DESCRIPTION

| PIN NO. | NAME       | FUNCTION                                                                                                                                                                                                 | PIN NO. | NAME       | FUNCTION                                                                                                                                                                      |
|---------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | RETRACT    | A logic "0" input causes the main outputs to tri-state and the retraction circuit to activate. This input also functions as a flag output and will go low in the event of an over-temperature condition. | 11      | PWR VC     | Power supply for bridge amplifier.                                                                                                                                            |
|         |            |                                                                                                                                                                                                          | 12      | OUTPUT-    | Output terminal for bridge amplifier.                                                                                                                                         |
|         |            |                                                                                                                                                                                                          | 13      | PWR GND A  | Ground Terminal for power amplifier.                                                                                                                                          |
| 2       | +12V       | 12V power to the circuit and input to the power fail                                                                                                                                                     | 14      | CONTROL+   | Positive input for current command.                                                                                                                                           |
| 3       | DISABLE    | detection circuit.  A logic "1" turns off the main                                                                                                                                                       | 15      | CONTROL-   | Negative input for current command.                                                                                                                                           |
|         |            | outputs.                                                                                                                                                                                                 | 16      | REF        | Reference input to the Power                                                                                                                                                  |
| 4       | I(RET) SET | A resistor to ground sets the retract current.                                                                                                                                                           |         |            | Fail comparator. Leave open to use internal 2.5V reference.                                                                                                                   |
| 5       | HIGH/LOW   | A logic "1" sets the trans-<br>conductance gain to 1/4 while<br>a logic "0" sets the gain to<br>1/24. Transconductance gain is<br>voltage across R <sub>SENSE</sub> ÷ the<br>input voltage.              | 17      | 12V COMP   | Input to the Power Fail<br>Comparator. Connect to an<br>external resistor divider for the<br>ML4407. Internally connected<br>to a resistor divider from 12V<br>in the ML4406. |
| 6       | GND        | Analog Signal Ground.                                                                                                                                                                                    | 18      | 5V COMP    | Input to the Power Fail                                                                                                                                                       |
| 7       | V(RET)     | Power supply for the retract circuit.                                                                                                                                                                    |         |            | Comparator. Connect to an external resistor divider for the                                                                                                                   |
| 8       | R(SENSE)   | Current sensing resistor terminal.                                                                                                                                                                       |         |            | ML4407. Internally connected to a resistor divider from 5V in the ML4406.                                                                                                     |
| 9       | PWR GND B  |                                                                                                                                                                                                          | 19      | +5V        | 5V power supply terminal.                                                                                                                                                     |
| 10      | OUTPUT+    | amplifier.  Output terminal for bridge amplifier.                                                                                                                                                        | 20      | POWER FAIL | Open collector output drives<br>low if pin 17 or pin 18 are<br>below pin 16. Normally tied to<br>pin 1.                                                                       |

# **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage (Pins 11, 13, 7, 2)   | 14V          |
|--------------------------------------|--------------|
| Voltage Pins 19, 18, 17, 16, 1, 3, 5 |              |
| Pins 14, 15                          |              |
| Output Current                       | ±750mA       |
| Retraction Current                   | 80mA         |
| Retract Set Current (Pin 4)          | 3mA          |
| Junction Temperature                 | 150℃         |
| Storage Temperature Range            | -65℃ to 150℃ |
| Lead Temperature (soldering 10 sec.) | 260℃         |
| Thermal Resistance ( $\theta_{IA}$ ) |              |

# **OPERATING CONDITIONS**

| Temperature Range                     | 0°C to 70°C             |
|---------------------------------------|-------------------------|
| Supply Voltage (PWR VC, +12V)         | 12V $\pm$ 10%           |
| +5V (Pin 19)                          |                         |
| V(RET) (Pin 7)                        | 2.5V to 16V             |
| Control + Voltage Range (Pin 15 = 5V) | . 0V to $V_{CC}$        |
| Control - Voltage Range1V             | to V <sub>CC</sub> - 1V |

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{CC}$  = 12V,  $R_{SENSE}$  =  $1\Omega$ ,  $R_{LOAD}$  =  $15\Omega$ , CONTROL- (Pin 15) = 5V,  $R_{SET}$  (Pin 4) =  $1.2K\Omega$ .

| PARAMETER                       |                                       | CONDITIONS                              | MIN         | TYP                                     | MAX     | UNITS   |
|---------------------------------|---------------------------------------|-----------------------------------------|-------------|-----------------------------------------|---------|---------|
| Amplifier                       |                                       |                                         |             | *************************************** |         |         |
| Offset                          |                                       |                                         |             |                                         | ±10     | mA      |
| Gain                            | Pin 5 = 2V                            | Pin 5 = 2V                              |             |                                         | 263     | mA/V    |
|                                 | Pin 5 = 0.8V                          |                                         | 39.6        | 41.7                                    | 43.8    | mA/V    |
| Bandwidth                       |                                       |                                         |             | 100                                     |         | KHz     |
| Sinking Saturation              | I <sub>OUT</sub> = 100n               | ıA                                      | . :         |                                         | .6      | V       |
|                                 | I <sub>OUT</sub> = 300n               | nA                                      |             |                                         | .8      |         |
|                                 | I <sub>OUT</sub> = 500n               | nA                                      |             |                                         | 1.0     | 1       |
| Sourcing Saturation             | I <sub>OUT</sub> = 100n               | nA                                      |             |                                         | 1.2     | V       |
|                                 | I <sub>OUT</sub> = 300n               | nA                                      |             |                                         | 1.3     | 1       |
|                                 | I <sub>OUT</sub> = 500n               | nA                                      |             |                                         | 1.5     | 1       |
| Retraction Circuit              |                                       |                                         |             | <b>+</b>                                | 1       |         |
| I(RET)SET                       |                                       |                                         |             | .75                                     |         | V       |
| Turn On Time                    |                                       |                                         |             | 300                                     |         | ns      |
| Turn Off Time                   |                                       |                                         |             | 2                                       |         | ms      |
| I(RET) Current                  | Pin 1 = 0.8\                          | Pin 1 = 0.8V                            |             |                                         | 65      | mA      |
| Power Fail Detection Circuit    |                                       | , , , , , , , , , , , , , , , , , , , , |             | •                                       |         |         |
| Reference Voltage               |                                       |                                         | 2.35        | 2.50                                    | 2.65    | V       |
| Reference Source Impedance      |                                       |                                         |             | 2.25                                    |         | kΩ      |
| Comparator Bias Current         | ML4407 only,                          | Pin 20 high                             |             | 50                                      | 250     | nA      |
| Hysteresis Current              | Pin 20 low, N                         | 1L4407 only                             |             | 10                                      |         | μΑ      |
| Offset Voltage                  | ML4407 only                           |                                         |             |                                         | 10      | mV      |
| 12V Threshold<br>Hysteresis     | ML4406 only<br>ML4406 only            |                                         | 9.5         | 10<br>120                               | 10.5    | V<br>mV |
| 5V Threshold<br>Hysteresis      | ML4406 only<br>ML4406 only            | 4.40                                    | 4.575<br>30 | 4.75                                    | V<br>mV |         |
| Logic Inputs                    |                                       |                                         |             |                                         |         |         |
| Voltage High (V <sub>IH</sub> ) |                                       |                                         | 2           | 1.4                                     |         | V       |
| Voltage Low (V <sub>IL</sub> )  |                                       |                                         |             | 1.4                                     | .8      | V       |
| Current High (I <sub>IH</sub> ) | V <sub>IN</sub> = 5V                  | V <sub>INI</sub> = 5V                   |             |                                         | ±10     | μΑ      |
| Current Low (I <sub>IL</sub> )  | V <sub>IN</sub> = 0V                  | Except Pin 1                            | -40         | -10                                     |         | μΑ      |
|                                 | · · · · · · · · · · · · · · · · · · · | Pin 1 Only                              | -250        | -160                                    |         | μΑ      |

### **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{CC}$  = 12V,  $R_{SENSE}$  = 1 $\Omega$ ,  $R_{LOAD}$  = 15 $\Omega$ , CONTROL- (Pin 15) = 5V,  $R_{SET}$  (Pin 4) = 1.2k $\Omega$ .

| PARAMETER           | CONDITIONS            | MIN | TYP | MAX | UNITS |
|---------------------|-----------------------|-----|-----|-----|-------|
| Current Consumption |                       |     |     |     |       |
| Pin 19              | I <sub>LOAD</sub> = 0 | - : | 1   | 2   | mA    |
| Pin 7               | I <sub>RET</sub> = 0  |     | -1  | 2   | mA    |
| Pin 2 + Pin 11      | I <sub>LOAD</sub> = 0 |     | 10  | 15  | mA    |

## **FUNCTIONAL DESCRIPTION**

### **POWER AMPLIFIER**

The ML4406 power amplifier circuit is set up as a Howland current source with a fixed gain of 1/4 or 1/24 (set by driving pin 5 high or low respectively). This architecture yields minimal cross-over distortion while maintaining low output cross conduction currents. The gain figure refers to the ratio of input voltage to the output voltage seen across  $R_{SENSE}$ . For example, at a 1/4 gain setting with V– input at 2.5 and the V+ input at 4.5V, +500mA would flow through the coil using a  $1\Omega$  sense resistor. Under the same conditions with pin 5 low, the current would be 83mA. The ability to change from low to high gain allows more complete utilization of DAC resolution when in the track follow mode.

The output stage (Figure 2) is designed to provide minimal saturation losses and employs a "composite PNP" for the sourcing drive and a saturable NPN to sink current. Sourcing saturation drop is typically .9V while sinking saturation drop is typically < 0.4V.



Figure 2. Main Power Output Stage



Figure 1. Power Amplifier Topology



Figure 3. Output Saturation Voltage vs. Output Current (Power  $V_C = 12V$ )

### Power Fail Detect

The ML4406 power fail detection circuit consists of a precision trimmed reference, resistor dividers, and an "or-function" comparator with hysteresis. The 10µA current sink on the comparator input lowers the comparator's positive input by 15mV when the output of the comparator is high. This creates an effective hysteresis of 30mV at the 5V input (on the ML4406). The amount of hysteresis and threshold levels can be programmed by external resistor dividers on the ML4407. The impedance of the external divider sets the amount of hysteresis while the division ratio sets the power fail threshold. The output at pin 20 is opencollector and is normally tied to pin 1 which is internally pulled-up to 5V.

#### Retract

The retract circuit features a current sink which is programmed via external resistor from pin 4 to ground (R<sub>RET</sub>). The output of the retract circuit is voltage limited to 1.4V. The current sink provides an acceleration limit during retract while the voltage limited source provides a velocity limit. Pin 1 (Retract Input) also serves as a flag to indicate an overtemperature condition on the die. Pin 1 goes low in the event of over-temperature, which occurs when the die temperature exceeds a safe operating limit (about 160°C).

The retraction current is set by programming  $R_{RET}$  (figure 4). The retract circuit works down to 3V on  $V_{RETRACT}$  (Pin 7).

#### Compensation

Figure 6 shows the equivalent AC circuit for the transconductance amplifier.

The amplifier's current bandwidth is limited by  $C_{OUT}$  which varies with the value chosen for  $R_{SENSE}$ 

$$C_{OUT} = \frac{25nF}{R_{SENSE}}$$

With no snubber (RS and CS) the bandwidth is limited to

$$F_{-3dB} = \frac{1}{2\pi} \sqrt{\frac{2.414}{L(M) C(OUT)}}$$

Since this is a second order system with L(M) and C(OUT) forming a resonant circuit, some damping is desirable to reduce ringing in the step response. This is accomplished with a resistive snubber. The optimum value of R(S) occurs when the following condition is met:

$$R(S) = \sqrt{\frac{L(VCM)}{C(OUT)}}$$

For a given C(S), setting R(S) to this value will minimize the ringing in the transient response. Larger values of R(S) will result in more ringing and more bandwidth. Smaller values of R(S) will result in more ringing and less bandwidth. R(S) should not exceed  $300\Omega$ .



Figure 4. Retract Current vs. R<sub>SET</sub>



Figure 5. Total Harmonic distortion vs Frequency Low Gain Setting ( $V_{PIN}$   $_5$  = 0),  $R_{SENSE}$  =  $1\Omega$ ,  $V_{IN}$  =  $2.4V_{P-P}$ High Gain Setting ( $V_{PIN}$   $_5$  = 0),  $R_{SENSE}$  =  $1\Omega$ ,  $V_{IN}$  =  $0.4V_{P-P}$ 



Figure 6. AC Equivalent Circuit for Current Amplifier, Voice Coil Motor (VCM) and Snubber.

C(S) (snubber capacitor) values of between 200nF and  $1\mu$ F are usually necessary to achieve the desired reduction of ringing in the step response. At the optimum value of R(S) larger values of C(S) further reduce the ringing but do not affect the bandwidth.

Tuning the current loop response can be easily done simulating the network in figure 6 with a computer simulator (such as SPICE).

# **APPLICATIONS**



Figure 7. Typical Application: ML4406 used with ML2341 8-bit DAC provides up to 12-bit effective resolution

# **ORDERING INFORMATION**

| PART NUMBER | TEMP. RANGE  | PACKAGE          |
|-------------|--------------|------------------|
| ML4406CQ    | 0°C to +70°C | MOLDED PCC (Q20) |
| ML4407CQ    | 0°C to +70°C | MOLDED PCC (Q20) |



# **ML4408**

# Low Voltage Drop Voice Coil Servo Driver

## **GENERAL DESCRIPTION**

The ML4408 is a voice coil power driver intended for use in High Performance 12V Hard Disk servo systems. The ML4408 contains all control circuitry necessary to drive the voice coils of most small drives. To maximize compliance voltage, the ML4408 includes two 1-Amp NPN drivers and provides drivers for external PNP transistors. In addition, power fail detection and a low voltage head retraction functions are provided for orderly shut-down of the drive.

The transconductance is programmed by a logic input at 1/4 A/V and 1/24 A/V respectively, when using a  $1\Omega$  sense resistor. This allows for greater DAC resolution in digitally controlled servos during track follow without compromising dynamic range during seek.

The retraction circuit, main drive circuit, and control circuits are each powered from their own supplies. Retract is self-contained for 12V systems but allows the use of an external PNP retraction with as little as 1V of back EMF from the spindle.

The power fail detection circuit includes a precision 1.5V bandgap reference and a power fail comparator.

The ML4408 is implemented using Micro Linear's bipolar array technology. This allows for customization of the IC for a user's specific application.

### **FEATURES**

- Low saturation voltage (<1V at 1A)
- No cross-over distortion with low quiescent current
- Pin-programmable transconductance settings
- Retraction circuitry with programmable retract voltage and separate power pin
- On-chip precision power fail detect circuitry
- Over-temperature protection with flag output

## **BLOCK DIAGRAM**



# PIN CONFIGURATION

### ML4408 24-Pin SOIC



# PIN DESCRIPTION

| PIN #  | NAME                       | FUNCTION                                                                                   | PIN # | NAME       | FUNCTION                                                                                             |
|--------|----------------------------|--------------------------------------------------------------------------------------------|-------|------------|------------------------------------------------------------------------------------------------------|
| 1 2    | V <sub>CC</sub><br>DISABLE | Supply input to power amplifiers.  A Logic "1" puts the IC into a low                      | 12    | SOURCE A   | PNP Base drive output for non-inverting power amplifier.                                             |
| 2      |                            | power state and disables the power amplifiers.                                             | 13    | SINK A REF | Kelvin sensing point for power amplifier. Connect to SINK A.                                         |
| 3      | HIGH/LOW                   | A logic "1" sets the<br>transconductance gain to 1/4<br>while a logic "0" sets the gain to | 14    | SINK A     | Current sinking output for non-<br>inverting power amplifier.<br>Connects to voice coil (+) terminal |
| 4      | RETR OUT                   | 1/24. Transconductance gain is the VRSENSE ÷ VCONTROL.  Open collector output which pulls  | 15    | PWR GND A  | Power return pin for non-inverting power amplifier. Normally used fo current sensing.                |
| 7      | KEIK OOI                   | low during retract. Used to drive external power transistor to                             | 16    | CONTROL+   | Positive input for current command.                                                                  |
|        |                            | source retract current to the coil and can provide a braking signal to spindle.            | 17    | CONTROL-   | Negative input for current command.                                                                  |
| 5      | RET SET                    | External set resistor to establish a voltage limit for the internal                        | 18    | COMP 1     | Pin for external compensation capacitor.                                                             |
| c      | GND                        | retract driver. Analog signal ground.                                                      | 19    | COMP 2     | Pin for external compensation capacitor.                                                             |
| 6<br>7 | R(SENSE)                   | Current sense resistor terminal.                                                           | 20    | 5V SENSE   | Center node of a resistor divider                                                                    |
| 8      | V(RET)                     | Supply pin for retract circuits.                                                           |       |            | from +5V.                                                                                            |
| 9      | SOURCE B                   | PNP Base drive output for inverting power amplifier.                                       | 21    | +5V        | Input for +5V for power fail detection and logic power supply.                                       |
| 10     | PWR GND B                  | Power return pin for inverting                                                             | 22    | POWER FAIL | Open Collector output drives low for low voltage conditions.                                         |
|        |                            | power amplifier. Normally used for current sensing.                                        | 23    | RETRACT    | A logic "0" initiates retract. Also used as an open-collector over-                                  |
| 11     | SINK B                     | SINK B Current sinking output for                                                          |       |            | temperature output flag.                                                                             |
|        |                            | inverting power amplifier.<br>Connects to voice coil (-) terminal.                         | 24    | 12V SENSE  | Input to the power-fail comparator from a resistor divider from $V_{CC}$ .                           |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (pins 1, 8)               | 14V            |
|------------------------------------------|----------------|
| Voltage pins 2, 3, 23                    |                |
| pins 4, 7, 9, 11, 12, 13, 14, 16, 17, 22 | 3V to $V_{CC}$ |
| Output Sink Current                      | ±1A            |
| Retraction Current                       | 80mA           |
| Retract Set Current (pin 5)              | 3mA            |
| Junction Temperature                     | 150°C          |
| Storage Temperature Range6               | 5°C to +150°C  |
| Lead Temperature (Soldering 10 sec)      | 150°C          |
| Thermal Resistance $(\theta_{1A})$       | 60°C/W         |

# **OPERATING CONDITIONS**

| Temperature Range                     | 0°C to +70°C                 |
|---------------------------------------|------------------------------|
| V <sub>CC</sub> Supply Voltage        |                              |
| 12V operation                         | 10.8V to 13.2V               |
| +5V (pin 21) Supply Voltage           | 4.5V to 5.5V                 |
| V(RET) (pin 8) Supply Voltage         |                              |
| 12V operation                         | 2.5V to 13.2V                |
| Control + Voltage Range (pin 15 = 5V) | 0V to V <sub>CC</sub>        |
| Control - Voltage Range               | 2V to V <sub>CC</sub> - 1.5\ |
|                                       |                              |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{CC}$  = Operating Range,  $R_{SENSE}$  = 1 $\Omega$ ,  $R_{COIL}$  = 15 $\Omega$ , CONTROL- (pin 17) =  $V_{CC/2}$ , C1 = 30pF, Q1, Q2 = MJE210,  $R_{SET}$  = 3.7K $\Omega$ .

| PARAMETER                    | CONDITIONS                                                                           | MIN  | TYP   | MAX  | UNITS |
|------------------------------|--------------------------------------------------------------------------------------|------|-------|------|-------|
| Amplifier                    |                                                                                      |      | -     |      |       |
| Offset                       |                                                                                      |      |       | ±10  | mA    |
| Gain                         | Pin 5 = 2V                                                                           | 238  | 250   | 263  | mA/V  |
|                              | Pin 5 = 0.8V                                                                         | 39.6 | 41.7  | 43.8 | mA/V  |
| Bandwidth                    |                                                                                      |      | 100   |      | KHz   |
| Sinking Saturation           | I <sub>OUT</sub> = 100mA                                                             |      | .3    |      | V     |
|                              | I <sub>OUT</sub> = 300mA                                                             |      | .4    |      | V     |
|                              | I <sub>OUT</sub> = 500mA                                                             |      | .5    |      | V     |
| Sourcing Saturation          | I <sub>OUT</sub> = 100mA                                                             |      | .1    |      | V     |
|                              | I <sub>OUT</sub> = 300mA                                                             |      | .2    |      | V     |
|                              | I <sub>OUT</sub> = 500mA                                                             |      | .3    |      | V     |
| Source A/B Base Drive        |                                                                                      | 20   |       |      | mA    |
| Q1/Q2 Standby Current        | V <sub>PIN 16</sub> = 5V                                                             |      | 4     |      | mA    |
| Retraction Circuit           |                                                                                      |      |       |      |       |
| I(RET) SET                   |                                                                                      |      | .75   |      | V     |
| Turn On Time                 |                                                                                      |      | 800   |      | ns    |
| Turn Off Time                |                                                                                      |      | 8     |      | μs    |
| Source Voltage               | $V_{PIN 23} = 0.8V$ , $V_{PIN 8} = 3V$ , $I_{PIN 7} = 50$ mA                         | 0.95 | 1.2   | 1.5  | V     |
| Sink Current                 | V <sub>PIN 23</sub> = 0.8V, V <sub>PIN 8</sub> = 1.2V,<br>V <sub>PIN 11</sub> = 0.5V | 36   | 48    | 60   | mA    |
| RETR OUT V <sub>OL</sub>     | V <sub>PIN 23</sub> = 0.8V, I <sub>PIN 4</sub> = 1mA                                 |      | 0.1   | 0.4  | V     |
| Power Fail Detection Circuit |                                                                                      |      |       |      |       |
| 12V Threshold                |                                                                                      | 9.5  | 10    | 10.5 | V     |
| Hysteresis — 12V Sense       |                                                                                      |      | 120   |      | mV    |
| 5V Threshold                 |                                                                                      | 4.40 | 4.575 | 4.75 | V     |
| Hysteresis — 5V Sense        |                                                                                      |      | 30    |      | mV    |

# **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{CC}$  = Operating Range,  $R_{SENSE}$  = 1 $\Omega$ ,  $R_{COIL}$  = 15 $\Omega$ , CONTROL- (pin 17) =  $V_{CC/2}$ , C1 = 30pF, Q1, Q2 = MJE210,  $R_{SET}$  = 3.7 $K\Omega$ .

| PARAMETER                       | CONDITIONS                                                       | MIN  | TYP  | MAX | UNITS |
|---------------------------------|------------------------------------------------------------------|------|------|-----|-------|
| Logic Inputs and Outputs        |                                                                  |      |      |     |       |
| Voltage High (V <sub>IH</sub> ) |                                                                  | 2    | 1.4  |     | V     |
| Voltage Low (V <sub>IL</sub> )  |                                                                  |      | 1.4  | .8  | V     |
| Current High (I <sub>IH</sub> ) | V <sub>IN</sub> = 5V                                             |      |      | ±10 | μA    |
| Current Low (I <sub>IL</sub> )  | V <sub>IN</sub> = 0V, except pin 23                              | -40  | -10  |     | μΑ    |
|                                 | V <sub>IN</sub> = 0V, pin 23 only                                | -250 | -160 |     | μΑ    |
| Voltage Low (pins 22, 23)       | I <sub>OL</sub> = 1mA                                            |      |      | .4  | V     |
| Over-Temperature Detection      |                                                                  |      |      |     |       |
| T <sub>J</sub> Threshold        |                                                                  |      | 160  |     | °C    |
| Hysteresis                      |                                                                  |      | 30   |     | °C    |
| Current Consumption             |                                                                  |      |      |     |       |
| Pin 21                          | Pin 21 = 5.5V                                                    |      | 5    | 7   | mA    |
| Pin 1                           | V <sub>CC</sub> = 13.2V, V <sub>PIN 16</sub> = V <sub>CC/2</sub> |      | 5    | 10  | mA    |
| Pin 8                           | V <sub>PIN 8</sub> = 13.2V, V <sub>PIN 23</sub> = 5V             |      | 3.5  | 5   | mA    |

### **FUNCTIONAL DESCRIPTION**

#### **POWER AMPLIFIER**

The ML4408 power amplifier circuit (figure 1) is set up as a Howland Current source with a fixed gain of 1/4 or 1/24 (set by driving pin 3 high or low respectively). This architecture yields minimal cross-over distortion while maintaining low output cross conduction currents. The gain figure refers to the ratio of input voltage to the output voltage seen across R<sub>SENSE</sub>. For example, at a 1/4 gain setting, with V(-) input at 2.5V and the V(+) input at 4.5V, +500mA would flow through the coil using a  $1\Omega$  sense resistor. Under the same conditions with pin 3 low, the current would be 83mA. If lower input voltage swings and higher currents are desired, the overall transconductance gain may be increased by using a lower value of sense resistor, however offset current will increase proportionally. The ability to change from low to high gain allows more complete utilization of DAC resolution when in the track follow mode.

The output stage is designed to provide minimal saturation losses and employs an external PNP transistor for the sourcing drive and an internal saturable NPN to sink current. Sinking saturation drop is typically under 0.4V. Sourcing saturation drop depends on the external transistors used.

Care should be taken to avoid drawing substrate currents due to negative excursions on any pin of the ML4408. Schoktty diodes should be included on both sides of the VCM to prevent negative excursions from forward biasing the substrate diodes on the IC.



Figure 1. Simplified Power Amplifier Schematic (High Gain Mode)

Two areas should be considered to avoid high frequency oscillation in the output stage:

- 1. Choose external PNP transistors with a  $F_{\tau}$  of at least 50MHz.
- An RC compensation network should be used to cancel the zero presented to the output by the L/R of the voice coil motor as shown in figure 2.

#### COMPENSATION

Figure 2 shows the equivalent AC circuit for the current amplifier.



Figure 2. AC Equivalent Circuit for Current Amplifier, Voice Coil Motor (VCM) and Snubber.

The amplifier's current bandwidth is limited by  $C_{OUT}$  which varies with the value chosen for  $R_{SENSE}$ 

$$C_{OUT} \approx \frac{1200 \times (C_{COMP} + 12.8 pF)}{R_{SENSE}}$$

Where  $C_{COMP}$  is C1 between pins 18 and 19. With no snubber (R<sub>S</sub> and C<sub>S</sub>) the bandwidth is limited to

$$F_{-3dB} = \frac{1}{2\pi} \sqrt{\frac{2.414}{L(M) C(OUT)}}$$

Since this is a second order system with L(M) and C(OUT) forming a resonant circuit, some damping is desirable to reduce ringing in the step response. This is accomplished with a resistive snubber. The optimum value of R(S) occurs when the following condition is met:

$$R(S) = \sqrt{\frac{L(VCM)}{C(OUT)}}$$

For a given C(S), setting R(S) to this value will minimize the ringing in the transient response. Larger values of R(S) will result in more ringing and more bandwidth. Smaller values of R(S) will result in more ringing and less bandwidth. C(S) (snubber capacitor) values of between 200nF and 1µF are usually necessary to achieve the desired reduction of ringing in the step response. At the optimum value of R(S) larger values of C(S) further reduce the ringing but do not affect the bandwidth.

Tuning the current loop response can be easily done simulating the network in figure 2 with a computer simulator (such as SPICE).

#### **POWER FAIL DETECT CIRCUIT**

The ML4408 circuit consists of a precision trimmed reference, resistor dividers and an "or function" comparator with hysteresis. The output (open collector) of this circuit appears on pin 22. When either comparator input (pins 20 and 24) falls below the 1.5V reference, pin 22 pulls low.

#### RETRACT CIRCUITS

When pin 23 goes low, pin 4 will pull low. The internal NPN transistor will saturate, pulling SINK B (pin 11) low. This portion of the circuit will function with less than 1V on V(RET). An internal voltage limited pull-up transistor is provided which sources current on pin 7 to the VCM. This circuit will operated reliably down to a V(RET) voltage of around 2.5V, making the ML4408 retract circuit adequate for 12V systems where the spindle motor EMF provided is adequate.



Figure 3. Output Current:  $V_{IN}$  = 100 Hz Sine Wave,  $1V_{P-P}$  Low Gain Mode ( $V_{PIN \ 3}$  = 0),  $R_{SENSE}$  =  $1\Omega$ 



Figure 4. Output Current:  $V_{IN}$  = 1 KHz Sine Wave,  $1V_{P-P}$  Low Gain Mode ( $V_{PIN}$  3 = 0),  $R_{SENSE}$  =  $1\Omega$ 



Figure 5. Output Saturation Voltage vs Output Current  $(Q_1 = Q_2 = MJE210)$ 



Figure 7. Retract Source Voltage Limit



Figure 6. Output Saturation Voltage vs Output Current with BSR31  $(Q_1 = Q_2 = BSR31)$ 



Figure 8. Retract Sink Voltage vs Current



Figure 9. Typical 12V Application



Figure 10. ML4408 Used with ML2341 8-Bit DAC Provides up to 13-Bit Effective Resolution

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE |
|-------------|-------------------|---------|
| ML4408CS    | 0°C to 70°C       | S20W    |



# **ML4410**

# **Sensorless Spindle Motor Controller**

### GENERAL DESCRIPTION

The ML4410 provides complete commutation for delta or wye wound Brushless DC (BLDC) motors without the need for signals from Hall Effect sensors. This IC senses the back EMF of the three motor windings (no neutral required) to determine the proper commutation phase angle using phase lock loop techniques. This technique will commutate virtually any 3-phase BLDC motor and is insensitive to PWM noise and motor snubbing.

Included in the ML4410 is the circuitry necessary for a Hard Disk Drive microcontroller driven control loop. The ML4410 controls motor current with either a constant offtime PWM or linear current control driven by the microcontroller. Speed feedback for the micro is a stable digital frequency equal to the commutation frequency of the motor. Braking and Power Fail are also included in the ML4410.

Two different start-up sequencing (minimum start-up time or minimum reverse rotation at start up) algorithms are supported by the ML4410. Since the timing of the start-up sequencing is determined by the micro, the system can be optimized for a wide range of motors and inertial loads.

The ML4410 modulates the gates of external N-channel power MOSFETs to regulate the motor current. The IC drives external PNP transistors or P-channel MOSFETs directly. Special circuits are used to save base drive power at low load currents.

### **FEATURES**

- Back-EMF commutation provides maximum torque for minimum "spin-up" time for spindle motors
- Accurate, jitter-free phase locked motor speed feedback output
- Linear or PWM motor current control
- Easy microcontroller interface for optimized start-up sequencing and speed control
- Power fail detect circuit with delayed braking
- Drives external N-channel FETs and PNP's or P-channel FETs

### **BLOCK DIAGRAM**



# PIN CONNECTION

ML4410 28-Pin PCC (Q28)



# PIN DESCRIPTION

| PIN  | NAME               | FUNCTION                                                            | PIN  | NAME               | FUNCTION                                                                   |  |
|------|--------------------|---------------------------------------------------------------------|------|--------------------|----------------------------------------------------------------------------|--|
| 1    | GND                | Signal and Power Ground                                             | 16   | RESET              | Input which holds VCO off and sets                                         |  |
| 2    | PNP1               | Drives the external PNP transistor driving motor PH1.               | 17   | PWR FAIL           | the ML4410 to the RESET condition.  A "0" output indicates 5V or 12V is    |  |
| 3    | PNP2               | Drives the external PNP transistor                                  | 17   | TWKTAL             | under-voltage.                                                             |  |
|      |                    | driving motor PH2.                                                  | . 18 | ENABLE E/A         | A "1" logic input enables the error                                        |  |
| 4    | $V_{CC2}$          | 12V power and power for the braking fucntion.                       |      |                    | amplifier and closes the back-EMF feedback loop.                           |  |
| 5    | PNP3               | Drives the external PNP power                                       | 19   | +5V                | 5V power supply input.                                                     |  |
|      |                    | transistor driving motor PH3.                                       | 20   | RC                 | VCO loop filter components.                                                |  |
| 6    | C <sub>OTA</sub>   | Compensation capacitor for linear motor current amplifier loop.     | 21   | I <sub>RAMP</sub>  | Current into this pin sets the initial acceleration rate of the VCO during |  |
| 7    | OTA OUT            | Output of motor current error                                       |      |                    | start-up.                                                                  |  |
|      |                    | amplifier, normally connected to OTA IN or to external MOSFET gate. | 22   | PH1                | Motor Terminal 1                                                           |  |
| 0    | OTA IN             |                                                                     | 23   | PH2                | Motor Terminal 2                                                           |  |
| 8    | OTATIN             | Driving voltage for N1-N3. Normally tied to OTA OUT.                | 24   | PH3                | Motor Terminal 3                                                           |  |
| 9-11 | N1, N2 N3          | Drives the external N-channel MOSFETs for PH1, PH2, PH3             | 25   | V <sub>CC</sub>    | 12V power supply. Terminal which is sensed for power fail.                 |  |
| 12   | I <sub>SENSE</sub> | Motor current sense input.                                          | 26   | BRAKE              | A "0" activates the braking circuit.                                       |  |
| 13   | C <sub>OS</sub>    | Timing capacitor for fixed off-time PWM current control.            | 27   | I <sub>LIMIT</sub> | Sets the threshold for the PWM comparator.                                 |  |
| 14   | $C_{VCO}$          | Timing capacitor for VCO                                            | 28   | I <sub>CMD</sub>   | Current Command for Linear Current                                         |  |
| 15   | VCO OUT            | Open Collector Logic Output from VCO.                               |      |                    | amplifier.                                                                 |  |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| 14V            |
|----------------|
| ±150mA         |
| 0.3 to 7V      |
| 150°C          |
| 65°C to +150°C |
| 150°C          |
| 60°C/W         |
|                |

## **OPERATING CONDITIONS**

| Temperature Range                     | 0°C to =70°C |
|---------------------------------------|--------------|
| V <sub>CC</sub> Voltage +12V (Pin 25) |              |
| +5V (pin 19)                          |              |
| I(RAMP) Current (Pin 21)              |              |
| Control Voltage Range (Pins 27, 28)   | ·•.          |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{CC}$  =  $V_{CC2}$  = 12V,  $R_{SENSE}$  = 1 $\Omega$ ,  $C_{OTA}$  =  $C_{VCO}$  = 0.01 $\mu$ F,  $C_{OS}$  = 0.02 $\mu$ F

| PARAMETER                              | CONDITIONS                                  | MIN  | TYP  | MAX  | UNITS |
|----------------------------------------|---------------------------------------------|------|------|------|-------|
| Oscillator (VCO) Section (Mode 1 or 2  | 2 unless otherwise specified)               |      |      |      |       |
| Frequency vs. V <sub>PIN 20</sub>      | 1V ≤ V <sub>PIN20</sub> ≤ 10V               |      | 300  |      | Hz/V  |
| Frequency                              | V <sub>VCO</sub> = 6V                       | 1450 | 1800 | 2150 | Hz    |
|                                        | V <sub>VCO</sub> = 0.5V                     | 70   | 140  | 210  | Hz    |
| Reset Voltage at C <sub>VCO</sub>      | Mode = 0                                    |      | 125  | 250  | m∨    |
| Sampling Amplifier                     |                                             |      |      |      | _     |
| V <sub>RC</sub>                        | Mode 0                                      |      | 125  | 250  | mV    |
| I <sub>RC</sub>                        | Mode 1, $R_{RAMP}$ = 39KΩ                   | 70   | 100  | 130  | μА    |
|                                        | Mode 2A, V <sub>PH2</sub> = 4V              | 13   | 50   | 70   | μА    |
|                                        | Mode 2A, V <sub>PH2</sub> = 6V              | -15  | 2    | +15  | μА    |
|                                        | Mode 2A, V <sub>PH2</sub> = 8V              | -30  | -50  | -70  | μА    |
| Motor Current Control Section          |                                             |      |      |      |       |
| I <sub>SENSE</sub> Gain                | $V_{PIN27} = 5V, 0V \le V_{PIN28} \le 2.5V$ | 4.5  | 5    | 5.5  | V/V   |
| One Shot Off Time                      |                                             | 12   | 25   | 33   | μs    |
| I <sub>CMD</sub> Transconductance Gain |                                             |      | 0.19 | V    | mmho  |
| Power Fail Detection Circuit           |                                             |      |      |      |       |
| 12V Threshold                          |                                             | 9.1  | 9.8  | 10.5 | V     |
| Hysteresis                             |                                             |      | 150  |      | mV    |
| 5V Threshold                           |                                             | 3.8  | 4.25 | 4.5  | V     |
| Hysteresis                             |                                             |      | 70   |      | mV    |
| Logic Inputs                           |                                             |      |      |      |       |
| Voltage High (V <sub>IH</sub> )        |                                             | 2    |      |      | V     |
| Voltage Low (V <sub>IL</sub> )         |                                             |      |      | 0.8  | V     |
| Current High (I <sub>IH</sub> )        | V <sub>IN</sub> = 2.7V                      | -10  | 1    | 10   | μА    |
| Current Low (I <sub>IL</sub> )         | V <sub>IN</sub> = 0.4V                      | -500 | -350 | -200 | μА    |

### **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                                | CONDITIONS               | MIN  | TYP | MAX  | UNITS |
|------------------------------------------|--------------------------|------|-----|------|-------|
| Outputs $I_{CMD} = I_{LIMIT} = 2.5V$     |                          |      |     |      |       |
| I <sub>PNP</sub> low                     |                          | 50   | 75  | 100  | mA    |
| I <sub>PNP</sub> high                    | Off State                | -100 |     | 100  | μV    |
| V <sub>N</sub> high                      | V <sub>PIN8</sub> = 10V  | 9.7  | 10  | 10.3 | V     |
| V <sub>N</sub> low                       |                          |      | 0.2 | 0.7  | V     |
| A <sub>V</sub> PIN 8 to V <sub>N</sub>   | V <sub>PIN8</sub> = 6V   | 0.95 | 1   | 1.05 | V/V   |
| LOGIC low                                | I <sub>OUT</sub> = 0.5mA |      |     | 0.4  | V     |
| LOGIC I <sub>OUT</sub> High              |                          |      | 5   |      | μА    |
| Supply Currents (N and PNP Outputs Open) |                          |      | 4   |      |       |
| 5V Current                               |                          |      | 2   | 4    | mA    |
| V <sub>CC</sub> Current                  |                          |      | 38  | 50   | mA    |
| V <sub>CC2</sub> Current                 |                          |      | 4   | 10   | mA    |

Note 1. For explanation of states, see Figure 5 and Table 1.

### **FUNCTIONAL DESCRIPTION**

The ML4410 provides closed-loop commutation for 3-phase brushless motors. To accomplish this task, a VCO, integrating Back-EMF Sampling error amplifier and sequencer form a phase-locked loop, locking the VCO to the back-EMF of the motor. The IC also contains circuitry to control motor current with either linear or constant off-time PWM modes. Braking and power fail detection functions are also provided on chip. The ML4410 is designed to drive external power transistors (N-channel MOSFET sinking transistors and PNP sourcing transistors) directly, and contains a special circuit to reduce PNP base currents when output current demand is reduced.

Start-up sequencing and motor speed control are accomplished by a microcontroller. Speed sensing is accomplished by monitoring the output of the VCO, which will be a signal which is phased-locked to the commutation frequency of the motor.

#### **BACK-EMF SENSING AND COMMUTATOR**

The ML4410 contains a patented back-EMF sensing circuit which samples the phase which is not energized (Shaded area in figure 2) to determine whether to increase or decrease the commutator (VCO) frequency. A late commutation causes the error amplifier to charge the filter (RC) on pin 20, increasing the VCO input while early commutation causes pin 20 discharge. Analog speed control loops can use pin 20 as a speed feedback voltage.

The input impedance of the three PH inputs is about  $8K\Omega$  to GND. When operating with a higher voltage motor, the PH inputs should be divided down in voltage so that the maximum voltage at any PH input does not exceed VCC. See ML4410 data sheet for applications.

#### VCO AND PHASE DETECTOR CALCULATIONS

The VCO should be set so that at the maximum frequency of operation (the running speed of the motor) the VCO



Figure 1. Back EMF Sensing Block Diagram.



Figure 2. Typical Motor Phase Waveform with Back-EMF Superimposed (Ideal Commutation).

control voltage will be no higher than VCC<sub>MIN</sub> – 1V. The VCO maximum frequency will be:

$$F_{MAX} = 0.05 \times POLES \times RPM$$

where POLES is the number of poles on the motor and RPM is the maximum motor speed in Revolutions Per

The minimum VCO gain derived from the specification table (using the minimum  $F_{VCO}$  at  $V_{VCO} = 6V$ ) is:

$$K_{VCO(MIN)} = \frac{2.42 \times 10^{-6}}{C_{VCO}}$$

Assuming that the  $V_{VCO(MAX)} = 9.5V$ , then

$$C_{VCO} = \frac{9.5 \times 2.42 \times 10^{-6}}{F_{MAX}}$$

 $C_{VCO} = \frac{460}{POLES \times RPM} \mu F$ 

or

Figure 4 shows the transfer function of the Phase Lock Loop with the phase detector formed from the sampled phase through the Gm amplifier with the loop filtered formed by R, C1, and C2.



Figure 3. VCO Output Frequency vs. V<sub>VCO</sub> (Pin 20)



Figure 4. Back EMF Phase Lock Loop Components.

The impedance of the loop filter is

$$Z_{RC}(s) = \frac{1}{C_1 s} \frac{(s + \omega_{LEAD})}{(s + \omega_{LAG})}$$

Where the lead and lag frequencies are set by:

$$\omega_{LEAD} = \frac{1}{RC_2}$$

$$\omega_{LAG} = \frac{C_1 + C_2}{R C_1 C_2}$$

### START-UP SEQUENCING

When the motor is initially at rest, it is generating no back-EMF. Because a back-EMF signal is required for closed loop commutation, the motor must be started "open-loop" until a velocity sufficient to generate some back-EMF is attained (around 100 RPM). The following steps are a typical procedure for starting a motor which is at rest.

**Step 1:** The IC is held in reset (state R) with full power applied to the windings (see Figure 6). This aligns the rotor to a position which is 30° (electrical) before the center of the first commutation state.

**Step 2:** Reset is released, and a fixed current is input to pin 21 and appears as a current on pin 20, and will ramp the VCO input voltage, accelerating the motor at a fixed rate.

**Step 3:** When the motor speed reaches about 100 RPM, the back EMF loop can be closed by pulling pin 18 high.

Using this technique, some reverse rotation is possible. The maximum amount of reverse rotation is 360/N, where N is the number of poles. For an 8 pole motor, 45° reverse rotation is possible.

Table 1 Commutation, Braking and PLL States

|        |     | OUTPUTS |     |     |     |     |          |
|--------|-----|---------|-----|-----|-----|-----|----------|
| STATE  | N1  | N2      | N3  | P1  | P2  | Р3  | SAMPLING |
| R OR 0 | OFF | ON      | OFF | ON  | OFF | ON  | N/A      |
| Α      | OFF | OFF     | ON  | ON  | OFF | OFF | PH2      |
| В      | OFF | OFF     | ON  | OFF | ON  | OFF | PH1      |
| С      | ON  | OFF     | OFF | OFF | ON  | OFF | PH3      |
| D      | ON  | OFF     | OFF | OFF | OFF | ON  | PH2      |
| E      | OFF | ON      | OFF | OFF | OFF | ON  | PH1      |
| F      | OFF | ON      | OFF | ON  | OFF | OFF | PH3      |

Table 1. Commutation States.



Figure 5. Commutation Timing and Sequencing.



Figure 6. Typical Start-up Sequence.

| STEP | PIN<br>16 | PIN<br>18 | PIN<br>21 | I <sub>LIMIT</sub><br>I <sub>CMD</sub> |
|------|-----------|-----------|-----------|----------------------------------------|
| 1    | 0         | 0         | FIXED     | I <sub>MAX</sub>                       |
| 2    | 1         | 0         | FIXED     | I <sub>MAX</sub>                       |
| 3    | 1         | 1         | 0         | I <sub>MAX</sub>                       |

Table 2. Start-up Sequence.

### ADJUSTING OPEN LOOP STEP RATE

 $I_{RAMP}$  should be set so that the VCO's frequency ramp during "open loop stepping" phase of motor starting is less than the motor's acceleration rate. In other words, the motor must be able to keep up with the VCO's ramp rate in open loop stepping mode. The VCO's input voltage  $(V_{PIN\ 20})$  ramp rate is given by:

$$\frac{dV_{VCO}}{dt} = \frac{I_{RAMP}}{C_1 + C_2}$$

since

$$F_{VCO} = K_{VCO} \times V_{VCO}$$

$$K_{VCO(MAX)} \approx \frac{4 \times 10^{-6}}{C_{VCO}}$$

then combining the 3 equations  $I_{RAMP}$  can be calculated from the desired maximum open loop stepping rate the motor can follow.

$$I_{RAMP} < \frac{dF_{VCO}}{dt} \frac{C_{VCO} \times (C_1 + C_2)}{4 \times 10^{-6}}$$

The motor will start more consistently and tolerate a wider variation in open loop step rate if there is some damping on the motor (such as head drag) during the open loop modes.

The tolerance of the open loop step VCO acceleration

$$\left( \frac{dF_{VCO}}{dt} \right)$$
 depends on the tolerances of  $K_{VCO}$ ,  $I_{RAMP}$ ,  $C1$ ,

C2, and  $C_{VCO}$ . For more optimum spin up times, these variables can be digitally "calibrated" out by the microprocessor using the following procedure:

- 1. Reset the IC by holding pin 16 low for at least 5µs.
- Go into open loop step mode with no current on the motor and measure the difference between the first two complete VCO periods with the PWM signal at 50% duty cycle:



Figure 7. Auto-Calibration of Open-Loop Step Rate.

 Compute a correction factor to adjust I<sub>RAMP</sub> current by changing the PWM duty cycle from the Micro (D.C.)

$$\text{D.C.(NEW)} = 50\% \times \frac{\Delta F_{VCO}(\text{DESIRED})}{\Delta F_{VCO}(\text{MEASURED})}$$

 Use new computed duty cycle for open loop stepping mode and proceed with a normal start-up sequence.

If this auto calibration is used ENABLE E/A can be tied permanently high, eliminating a line from the Micro. Since there is offset associated with the Phase Detector Error Amp (E/A), more current than is being injected by I<sub>RAMP</sub> may be taken out of pin 20 if the offset is positive (into pin 20) if the error amp were enabled during the open loop stepping mode. In that case, V<sub>VCO</sub> would not rise and the motor would not step properly. The effect of E/A offset can also be canceled out by the auto calibration algorithm described above allowing the E/A to be permanently enabled.

### PWM AND LINEAR CURRENT CONTROL

To facilitate speed control, the ML4410 includes two current control loops — linear and PWM (Figure 9). The linear control loop senses the motor current on the I<sub>SENSE</sub> terminal through R<sub>SENSE</sub>. An internal current sense amplifier's (A2) output modulates the gates of the 3 N-channel MOSFET's when OTA OUT is tied to OTA IN, or can modulate a single MOSFET gate tied to OTA OUT. When operated in this mode, OTA IN is tied to 12V, and N1-N3 are saturated switches. This method produces the lowest current ripple at the expense of an extra MOSFET.

The linear current control modulates the gates of the external MOSFET drivers. Amplifier A2 is a transconductance amplifier which amplifies the difference between I<sub>CMD</sub> and I<sub>SENSE</sub>. The transconductance gain of A2 is:

$$g_m = 1.875 \times 10^{-4}$$

The current loop is compensated by  $C_{\mbox{\scriptsize OTA}}$  which forms a pole given by

$$\omega_P = \frac{9.375 \times 10^{-4}}{C_{OTA}}$$

This time constant should be fast enough so that the current loop settles in less than 10% of  $T_{VCO}$  at the highest motor speed to avoid torque ripple to  $V_{TH}$  mismatch of the N-Channel MOSFETs, or use a separate MOSFET in series with N1-N3 with a lower time constant.

The ML4410 also includes a current mode constant off-time PWM circuit. When motor current builds to the threshold set on  $I_{LIMIT}$  input (pin 27), a one-shot is fired whose timing is set by  $C_{OS}$ . The current in the motor will be controlled by the lower of pin 27 and pin 28.

The  $I_{SENSE}$  input pin should be kept below 1V. If  $I_{SENSE}$  goes above 1V, a bias current of about  $-300\mu A$  will flow out of pin 12 and the N outputs will be inhibited. Bringing  $I_{SENSE}$  below .7V removes the bias current to its normal level. For this reason, the noise filter resistor on the  $I_{SENSE}$  pin (1K $\Omega$  on Figure 11) should be less than 1.5K $\Omega$ .

The noise filter time constant should be less than  $1\mu s$  to avoid excessive phase shift in the  $I_{SENSE}$  signal.



Figure 8. I(LIMIT) Output Off-Time vs. Cos.

### **OUTPUT DRIVERS**

The motor's source transistor drivers are open-collector NPN's with internal  $50K\Omega$  pull-up resistors, whose current is controlled according to the current demanded through the motor. To conserve power, the ML4410 sets the current to PNP1, PNP2, and PNP3, proportional to the lower of pin 27 and pin 28.

Drivers N1 through N3 are totem-pole outputs capable of sourcing and sinking 10mA. Switching noise in the external MOSFETs can be reduced by adding resistance in series with the gates.

#### BRAKING

Applying a 0 on pin 26 activates the braking circuit. The brake circuit turns on PNP1 through PNP3 and turns off NPN1 and NPN3.



Figure 9. Current Control, Output Drive and Braking Circuits.

# **APPLICATIONS**



Figure 11. ML4410 Typical Application.

## **APPLICATIONS** (Continued)



Figure 12. Analog Start-up Circuit.



| SYMBOL | VALUE  |
|--------|--------|
| A1     | LM358  |
| Q1     | 74HC14 |
| D1, D2 | 1N4148 |
| R1     | 1ΜΩ    |
| K2     | 1ΜΩ    |
| R3     | 100ΚΩ  |

| SYMBOL | VALUE  |
|--------|--------|
| R4     | 100ΚΩ  |
| R5     | 50ΚΩ   |
| R6     | 50ΚΩ   |
| C1     | 3.3µF  |
| C2     | 3.3μF  |
| C3     | 0.47μF |

Figure 13. Analog Speed Control.

Figure 11 shows a typical application of the ML4410 in a hard disk drive spindle control. Although the timing necessary to start the motor in most applications would be generated by a microcontroller, Figure 12 shows a simple "one-shot" start-up timing approach.

Speed control can be accomplished either by:

- Sensing the VCO OUT frequency with a Microcontroller and adjusting I<sub>CMD</sub> via an analog output from the Micro (PWM DAC).
- 2. Using analog circuitry for speed control (Figure 13).

#### **OUTPUT STAGE HINTS**

Q1, Q2, and Q3 are MJE210 or equivalent. Q4, Q5, and Q6 are IRFU010 or equivalent. Base resistors (100 $\Omega$ ) are included to reduce power dissipation in the IC during start-up. If requested currents are low, these can be eliminated. Switching transients due to commutation can be reduced by increasing the 470 $\Omega$  gate resistors on Q4-Q6.

Since the output section in a full bridge application consists of three half-H switches, cross-conduction can occur. Cross-conduction is the condition where an N-FET and PNP in the same phase of the bridge conduct simultaneously. This could happen under two conditions (see figure 14):

- 1. When transitioning from mode 0 to mode A (see table 1) or from braking to mode R, a PNP goes from on to off at the same time N goes from off to on in the same phase. If the PNP turns off slowly and N turns on quickly, cross-conduction may occur. This condition has been prevented inside the IC on later revisions of the ML4410. Consult your Micro Linear representative for date code information. On earlier revision parts, forcing the PNP to turn off more quickly than the NPN turns on will minimize the cross-conduction current.
- When the MOSFET (or PNP) in the same phase switches on gate current flows due to capacative coupling of current through the FET's drain to gate capacitance (or PNP's Miller Capacitance). This could cause the device that was off to be turned on.

In Condition 2 above, the PNP is pulled up inside the ML4410 with a  $50 \mathrm{K}\Omega$  resistor. If the current through C(CB) is greater than 0.7V + 50K when the N-FET turns on, the PNP could turn on simultaneously, causing cross-conduction. Adding R1 as shown in figure 14 eliminates this. The size of R1 will depend on the fall time of the phase voltage, and the size of the C(CB).

# **APPLICATIONS** (Continued)



Figure 14. Causes of Cross-conduction.

Adding a series damping resistor to the N-FET gate (RGn) will slow the fall time. The damping resistor should be low enough to:

Avoid turning on the N-Channel gate when the PNP turns on via the same mechanism outlined in condition 2 above

Not severely increase the switching losses in the N-FET

In higher power applications, when large MOSFETs are used, the N-Output can be pulled below GND, causing the internal substrate diode (Dint) to conduct. The negative substrate current should be limited to less than 2mA, which can be done by adding D1 as shown in figure 14. D1 prevents the gate from going below 0.7V, limiting the substrate current to:

$$\frac{V_{BE(D1)} - V_{BE(Dint)}}{RG(N)}$$

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE                 |
|-------------|-------------------|-------------------------|
| ML4410CQ    | 0°C to 70°C       | 28-Pin Molded PCC (Q28) |



# ML4411/ML4411A

# **Sensorless Spindle Motor Controller**

### **GENERAL DESCRIPTION**

The ML4411 provides complete commutation for delta or wye wound Brushless DC (BLDC) motors without the need for signals from Hall Effect Sensors. This IC senses the back EMF of the three motor windings (no neutral required) to determine the proper commutation phase angle using Phase Lock Loop techniques. This technique will commutate virtually any 3-phase BLDC motor and is insensitive to PWM noise and motor snubbing. The ML4411 is architecturally similar to the ML4410 but with improved braking and brown-out recovery circuitry.

Included in the ML4411 is the circuitry necessary for a Hard Disk Drive microcontroller driven control loop. The ML4411 controls motor current with either a constant off-time PWM or linear current control driven by the microcontroller. Braking and Power Fail are also included in the ML4411.

The timing of the start-up sequencing is determined by the micro, allowing the system to be optimized for a wide range of motors and inertial loads.

The ML4411 modulates the gates of external N-Channel power MOSFETs to regulate the motor current. The IC drives P-Channel MOSFETs directly.

The ML4411A includes a comparator on the P3 output to prevent cross-conduction.

### **FEATURES**

- Back-EMF commutation provides maximum torque for minimum "spin-up" time for spindle motors
- Accurate, jitter-free phase locked motor speed feedback output
- Linear or PWM motor current control
- Easy microcontroller interface for optimized start-up sequencing and speed control
- Power fail detect circuit with delayed braking
- Drives external N-channel FETs and P-channel FETs
- Back-EMF comparator detects motor rotation after power fail for fast re-lock after brownout

### **BLOCK DIAGRAM**



# PIN CONFIGURATION

ML4411 28-Pin SOIC (\$28W)



TOP VIEW

# PIN DESCRIPTION

| PIN  | NAME               | FUNCTION                                                                              | PIN        | NAME               | FUNCTION                                                                             |
|------|--------------------|---------------------------------------------------------------------------------------|------------|--------------------|--------------------------------------------------------------------------------------|
| 1    | GND                | Signal and Power Ground                                                               | 16         | RESET              | Input which holds VCO off and sets the                                               |
| 2    | P1                 | Drives the external P-channel                                                         |            |                    | IC to the RESET condition                                                            |
|      |                    | transistor driving motor PH1                                                          | 1 <i>7</i> | PWR FAIL           | A "0" output indicates 5V or 12V is                                                  |
| 3    | P2                 | Drives the external P-channel transistor driving motor PH2                            |            |                    | under-voltage. This is an open collector output with a $4.5k\Omega$ pull-up to $+5V$ |
| 4    | $V_{CC2}$          | 12V power and power for the braking function                                          | 18         | ENABLE E/A         | A "1" logic input enables the error amplifier and closes the back-EMF                |
| 5    | P3                 | Drives the external P-channel                                                         |            |                    | feedback loop                                                                        |
|      |                    | transistor driving motor PH3                                                          | 19         | +5V                | 5V power supply input                                                                |
| 6    | $C_{OTA}$          | Compensation capacitor for linear motor current amplifier loop                        | 20         | RC                 | VCO loop filter components                                                           |
| 7    | $C_{BRK}$          | Capacitor which stores energy to charge N-channel MOSFETs for braking with power off. | 21         | I <sub>RAMP</sub>  | Current into this pin sets the initial acceleration rate of the VCO during start-up  |
| 8    | DIS PWR            | A logic 0 on this pin turns off the N                                                 | 22         | PH1                | Motor Terminal 1                                                                     |
|      |                    | and P outputs and causes the TACH                                                     | 23         | PH2                | Motor Terminal 2                                                                     |
|      |                    | comparator output to appear on TACH OUT                                               | 24         | PH3                | Motor Terminal 3                                                                     |
| 9-11 | N1, N2 N3          | Drives the external N-channel<br>MOSFETs for PH1, PH2, PH3                            | 25         | $V_{CC}$           | 12V power supply. Terminal which is sensed for power fail                            |
| 12   | I <sub>SENSE</sub> | Motor current sense input                                                             | 26         | BRAKE              | A "0" activates the braking circuit                                                  |
| 13   | C <sub>OS</sub>    | Timing capacitor for fixed off-time PWM current control                               | 27         | I <sub>LIMIT</sub> | Sets the threshold for the PWM comparator                                            |
| 14   | $C_{VCO}$          | Timing capacitor for VCO                                                              | 28         | I <sub>CMD</sub>   | Current Command for Linear Current                                                   |
| 15   |                    | Logic Output from VCO or TACH comparator                                              |            |                    | amplifier                                                                            |

### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (pins 4, 25)            | 14V            |
|----------------------------------------|----------------|
| Output Current (pins 2, 3, 5, 9,10,11) |                |
| Logic Inputs (pins 16, 17, 18, 25)     | 0.3 to 7V      |
| Junction Temperature                   | 150°C          |
| Storage Temperature Range              | −65°C to 150°C |
| Lead Temperature (Soldering 10 sec.)   | 150°C          |
| Thermal Resistance (θ <sub>JA</sub> )  | 60°C/W         |
|                                        |                |

### **OPERATING CONDITIONS**

| Temperature Range                    | 0°C to 70°C |
|--------------------------------------|-------------|
| VCC Voltage +12V (pin 25)            |             |
| +5V (pin 19)                         |             |
| I(RAMP) current (Pin 21)             | 0 to 100μA  |
| I Control Voltage Range (pins 27, 28 |             |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{CC}$  =  $V_{CC2}$  = 12V,  $R_{SENSE}$  = 1 $\Omega$ ,  $C_{OTA}$  =  $C_{VCO}$  = 0.01 $\mu$ F,  $C_{OS}$  = 0.02 $\mu$ F

| PARAMETER                                         | CONDITIONS                                  | MIN  | TYP  | MAX  | UNITS |
|---------------------------------------------------|---------------------------------------------|------|------|------|-------|
| Oscillator (VCO) Section (V <sub>PIN16</sub> = 5\ | 0                                           |      |      |      |       |
| Frequency vs. V <sub>PIN 20</sub>                 | 1V ≤ V <sub>PIN20</sub> ≤ 10V               |      | 300  |      | Hz/V  |
| Frequency                                         | V <sub>VCO</sub> = 6V                       | 1450 | 1800 | 2150 | Hz    |
|                                                   | V <sub>VCO</sub> = 0.5V                     | 70   | 140  | 210  | Hz    |
| Reset Voltage at C <sub>VCO</sub>                 | Mode = 0                                    |      | 125  | 250  | mV    |
| Sampling Amplifier (Note 1)                       |                                             |      |      |      |       |
| V <sub>RC</sub>                                   | State R                                     |      | 125  | 250  | mV    |
| I <sub>RC</sub>                                   | $V_{PIN18} = 0V$ , $R_{RAMP} = 39k\Omega$   | 70   | 100  | 130  | μА    |
|                                                   | $V_{PIN18} = 5V$ , State A, $V_{PH2} = 4V$  | 30   | 50   | 90   | μА    |
|                                                   | $V_{PIN18} = 5V$ , State A, $V_{PH2} = 6V$  | -13  | 2    | 13   | μА    |
|                                                   | $V_{PIN18} = 5V$ , State A, $V_{PH2} = 8V$  | -30  | -50  | -90  | μА    |
| V <sub>PIN21</sub>                                | $R_{PIN21} = 39k\Omega \text{ to } +5V$     | 1.0  | 1.1  | 1.20 | V     |
| Motor Current Control Section                     |                                             |      |      |      |       |
| I <sub>SENSE</sub> Gain                           | $V_{PIN27} = 5V, 0V \le V_{PIN28} \le 2.5V$ | 4.5  | 5    | 5.5  | V/V   |
| One Shot Off Time                                 |                                             | 12   | 25   | 33   | μs    |
| I <sub>CMD</sub> Transconductance Gain            |                                             |      | 0.19 |      | mmho  |
| I <sub>CMD</sub> , I <sub>LIM</sub> Bias Current  | V <sub>IN</sub> = 0                         | 0    | -100 | -400 | nA    |
| Power Fail Detection Circuit                      |                                             |      |      |      | *     |
| 12V Threshold                                     |                                             | 9.1  | 9.8  | 10.5 | V     |
| Hysteresis                                        |                                             |      | 150  |      | mV    |
| 5V Threshold                                      |                                             | 3.8  | 4.25 | 4.5  | V     |
| Hysteresis                                        |                                             |      | 70   |      | mV    |
| Logic Inputs                                      |                                             |      | 1    | 1    | L     |
| Voltage High (V <sub>IH</sub> )                   |                                             | 2    |      |      | V     |
| Voltage Low (V <sub>IL</sub> )                    |                                             |      |      | 0.8  | V     |
| Current High (I <sub>IH</sub> )                   | V <sub>IN</sub> = 2.7V                      | -10  | 1    | 10   | μА    |
| Current Low (I <sub>II</sub> )                    | V <sub>IN</sub> = 0.4V                      | -500 | -350 | -200 | μА    |

# ML4411/ML4411A

# **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                                              | PARAMETER CONDITIONS                                            |                          | TYP                      | MAX                    | UNITS |
|--------------------------------------------------------|-----------------------------------------------------------------|--------------------------|--------------------------|------------------------|-------|
| Braking Circuit (V <sub>PIN17</sub> = 0V)              |                                                                 | ·.                       |                          | <u> </u>               |       |
| Brake Active Threshold                                 |                                                                 | 0.8                      | 1.2                      | 1.6                    | V     |
| PIN 26 Bias Current                                    | V <sub>PIN26</sub> = 0V                                         |                          | 0.3                      | 1                      | μΑ    |
| N-Channel Leakage                                      | $V_{CC}$ , $V_{CC2} = 0V$<br>$V_{PIN17} = 0V$ , $V_N = 4V$      | 0                        | 0.06                     | 10                     | nA    |
| C <sub>BRK</sub> Current                               | $V_{CC}$ , $V_{CC2} = 0V$ , $V_{PIN26} = 3V$<br>$V_{PIN7} = 6V$ |                          | 20                       | 85                     | μА    |
| Outputs (I <sub>CMD</sub> = I <sub>LIMIT</sub> = 2.5V) | 1                                                               |                          |                          |                        |       |
| I <sub>P</sub> Low                                     | $V_{P} = 0.8V$                                                  | 5                        | 7                        | 19.5                   | mA    |
|                                                        | $V_P = 0.4V$                                                    | 2                        | 4                        |                        | mA    |
| V <sub>P</sub> High                                    | $I_P = -10\mu A$                                                | V <sub>CC</sub> - 0.4    | ·                        |                        | V     |
| P3 Comparator Threshold                                |                                                                 | V <sub>CC2</sub> – 1.6   |                          | V <sub>CC2</sub> – 0.8 | V     |
| V <sub>N</sub> High                                    | $V_{PIN12} = 0V$                                                | V <sub>CC2</sub> – 3.2   | 10                       | V <sub>CC</sub> – 1.2  | V     |
| V <sub>N</sub> Low                                     | $I_N = 1 \text{mA}$                                             |                          | 0.2                      | 0.7                    | V     |
| LOGIC Low (V <sub>OL</sub> )                           | I <sub>OUT</sub> = 0.4mA                                        |                          |                          | 0.5                    | ٧     |
| VCO/TACH V <sub>OH</sub>                               | I <sub>OUT</sub> = -100μA                                       | 2.4                      |                          |                        | V     |
| POWER FAIL V <sub>OH</sub>                             | I <sub>OUT</sub> = -10μA                                        | V <sub>PIN19</sub> – 0.2 | V <sub>PIN19</sub> – 0.1 | V <sub>PIN19</sub>     | V     |
| Supply Currents (N and P Outputs Open                  | n)                                                              |                          |                          |                        |       |
| 5V Current                                             |                                                                 |                          | 3                        | 4                      | mA    |
| V <sub>CC</sub> Current                                |                                                                 |                          | 38                       | 50                     | mA    |
| V <sub>CC2</sub> Current                               | ML4411                                                          |                          | 2                        | 3                      | mA    |
| V <sub>CC2</sub> Current                               | ML4411A                                                         |                          | 2.6                      | 3.75                   | mA    |

Note 1. For explanation of states, see Figure 5 and Table 1.

### **FUNCTIONAL DESCRIPTION**

The ML4411 provides closed-loop commutation for 3-phase brushless motors. To accomplish this task, a VCO, integrating Back-EMF Sampling error amplifier and sequencer form a phase-locked loop, locking the VCO to the back-EMF of the motor. The IC also contains circuitry to control motor current with either linear or constant off-time PWM modes. Braking and power fail detection functions are also provided on chip. The ML4411 is designed to drive external power transistors (N-channel sinking transistors and PNP sourcing transistors) directly.

Start-up sequencing and motor speed control are accomplished by a microcontroller. Speed sensing is accomplished by monitoring the output of the VCO, which will be a signal which is phased-locked to the commutation frequency of the motor.

#### BACK-EMF SENSING AND COMMUTATOR

The ML4411 contains a patented back-EMF sensing circuit which samples the phase which is not energized (Shaded area in figure 2) to determine whether to increase or decrease the commutator (VCO) frequency. A late commutation causes the error amplifier to charge the filter (RC) on pin 20, increasing the VCO input while early commutation causes pin 20 discharge. Analog speed control loops can use pin 20 as a speed feedback voltage.

The input impedance of the three PH inputs is about  $8K\Omega$  to GND. When operating with a higher voltage motor, the PH inputs should be divided down in voltage so that the maximum voltage at any PH input does not exceed VCC.



Figure 2. Typical motor phase waveform with Back-EMF superimposed (Ideal Commutation)

#### VCO AND PHASE DETECTOR CALCULATIONS

The VCO should be set so that at the maximum frequency of operation (the running speed of the motor) the VCO control voltage will be no higher than  $VCC_{MIN} - 1V$ . The VCO maximum frequency will be:

$$F_{MAX} = 0.05 \times POLES \times RPM$$

where POLES is the number of poles on the motor and RPM is the maximum motor speed in Revolutions Per Minute.



FIGURE 1. BACK EMKF sensing block diagram

# ML4411/ML4411A

The minimum VCO gain derived from the specification table (using the minimum Fvco at  $V_{VCO} = 6V$ ) is:

$$K_{VCO(MIN)} = \frac{2.42 \times 10^{-6}}{C_{VCO}}$$

Assuming that the  $V_{VCO(MAX)} = 9.5V$ , then

$$C_{VCO} = \frac{9.5 \times 2.42 \times 10^{-6}}{F_{MAX}}$$

or

$$C_{VCO} = \frac{460}{POLES \times RPM} \mu F$$



Figure 3. VCO Output Frequency vs. V<sub>VCO</sub> (Pin 20)

Figure 4 shows the transfer function of the Phase Lock Loop with the phase detector formed from the sampled phase through the Gm amplifier with the loop filtered formed by R, C1, and C2.

The impedance of the loop filter is

$$Z_{RC}(s) = \frac{1}{C_1 s} \frac{(s + \omega_{LEAD})}{(s + \omega_{LAG})}$$



Figure 4. Back EMF Phase Lock Loop Components

Where the lead and lag frequencies are set by:

$$\omega_{LEAD} = \frac{1}{RC_2}$$

$$\omega_{LAG} = \frac{C_1 + C_2}{RC_1C_2}$$

### **START-UP SEQUENCING**

When the motor is initially at rest, it is generating no back-EMF. Because a back-EMF signal is required for closed loop commutation, the motor must be started "open-loop" until a velocity sufficient to generate some back-EMF is attained (around 100 RPM). The following steps are a typical procedure for starting a motor which is at rest.

**Step 1:** The IC is held in reset (state R) with full power applied to the windings (see figure 6). This aligns the rotor to a position which is 30° (electrical) before the center of the first commutation state.

**Step 2:** Reset is released, and a fixed current is input to pin 21 and appears as a current on pin 20, and will ramp the VCO input voltage, accelerating the motor at a fixed rate.

**Step 3:** When the motor speed reaches about 100 RPM, the back EMF loop can be closed by pulling pin 18 high.



Figure 6. Typical Start-up Sequence.

Using this technique, some reverse rotation is possible. The maximum amount of reverse rotation is 360/N, where N is the number of poles. For an 8 pole motor,  $45^{\circ}$  reverse rotation is possible.

For quick recovery following a momentary power failure, the following steps can be taken:

| STEP | PIN<br>16 | PIN<br>18 | PIN<br>21 | I <sub>LIMIT</sub><br>I <sub>CMD</sub> |
|------|-----------|-----------|-----------|----------------------------------------|
| 1    | 0         | 0         | FIXED     | I <sub>MAX</sub>                       |
| 2    | 1         | 0         | FIXED     | I <sub>MAX</sub>                       |
| 3    | 1         | 1         | 0         | I <sub>MAX</sub>                       |

Table 2. Start-up Sequence.

|        | OUTPUTS |     |     |     |     | INPUT |          |
|--------|---------|-----|-----|-----|-----|-------|----------|
| STATE  | N1      | N2  | N3  | P1  | P2  | Р3    | SAMPLING |
| R OR 0 | OFF     | ON  | OFF | ON  | OFF | ON    | N/A      |
| A      | OFF     | OFF | ON  | ON  | OFF | OFF   | PH2      |
| В      | OFF     | OFF | ON  | OFF | ON  | OFF   | PH1      |
| С      | ON      | OFF | OFF | OFF | ON  | OFF   | PH3      |
| D      | ON      | OFF | OFF | OFF | OFF | ON    | PH2      |
| E      | OFF     | ON  | OFF | OFF | OFF | ON    | PH1      |
| F      | OFF     | ON  | OFF | ON  | OFF | OFF   | PH3      |

Table 1. Commutation States.



Figure 5. Commutation Timing and Sequencing.

**Step 1a:** The IC is held in reset (state R) with I<sub>CMD</sub> low and DIS PWR low. The Micro Processor monitors the VCO/TACH OUT pin to determine if a signal is present. If a signal is present, the frequency is determined (by measuring the period). If a signal is not present, proceed to the routine described above for starting a motor which is a rest.

**Step 2a:** Release RESET and DIS PWR. Apply a current to pin 21 and monitor the VCO/TACH OUT pin for VCO frequency.

**Step 3a:** When the VCO frequency approaches 6 X the motor frequency (or where the motor frequency has decelerated to by coasting during the time the VCO frequency was ramping up) the back EMF loop can be closed by pulling pin 18 high and motor current brought up with I<sub>CMD</sub> or I<sub>LIMIT</sub>.

### ADJUSTING OPEN LOOP STEP RATE

 $I_{RAMP}$  should be set so that the VCO's frequency ramp during "open loop stepping" phase of motor starting is less than the motor's acceleration rate. In other words, the motor must be able to keep up with the VCO's ramp rate in open loop stepping mode. The VCO's input voltage  $(V_{PIN}, 20)$  ramp rate is given by:

$$\frac{dV_{VCO}}{dt} \approx \frac{I_{RAMP}}{C_1 + C_2}$$

since

$$F_{VCO} = K_{VCO} \times V_{VCO}$$

$$K_{VCO(MAX)} = \frac{4 \times 10^{-6}}{C_{VCO}}$$

then combining the 3 equations I<sub>RAMP</sub> can be calculated from the desired maximum open loop stepping rate the motor can follow.

$$I_{RAMP} < \frac{dF_{VCO}}{dt} \frac{C_{VCO} \times (C_1 + C_2)}{4 \times 10^{-6}}$$

# ML4411/ML4411A

The motor will start more consistently and tolerate a wider variation in open loop step rate if there is some damping on the motor (such as head drag) during the open loop modes.

The tolerance of the open loop step VCO acceleration

$$\left(\frac{dF_{VCO}}{dt}\right)$$
 depends on the tolerances of K<sub>VCO</sub>, I<sub>RAMP</sub>, C1,

C2, and C<sub>VCO</sub>. For more optimum spin up times, these variables can be digitally "calibrated" out by the microprocessor using the following procedure:

- 1. Reset the IC by holding pin 16 low for at least 5µs.
- Go into open loop step mode with no current on the motor and measure the difference between the first two complete VCO periods with the PWM signal at 50% duty cycle:



Figure 7. Auto-Calibration of Open-Loop Step
Rate.

 Compute a correction factor to adjust I<sub>RAMP</sub> current by changing the PWM duty cycle from the Micro (D.C.)

D.C.(NEW) = 50% × 
$$\frac{\Delta F_{VCO}(DESIRED)}{\Delta F_{VCO}(MEASURED)}$$

 Use new computed duty cycle for open loop stepping mode and proceed with a normal start-up sequence.

If this auto calibration is used ENABLE E/A can be tied permanently high, eliminating a line from the Micro. Since there is offset associated with the Phase Detector Error Amp (E/A), more current than is being injected by  $I_{\rm RAMP}$  may be taken out of pin 20 if the offset is positive (into pin 20) if the error amp were enabled during the open loop stepping mode. In that case,  $V_{\rm VCO}$  would not rise and the motor would not step properly. The effect of E/A offset can also be canceled out by the auto calibration algorithm described above allowing the E/A to be permanently enabled.

$$A_V = \frac{1.875 \times 10^{-4}}{sC_{OTA}}$$

#### **PWM AND LINEAR CURRENT CONTROL**

To facilitate speed control, the ML4411 includes two current control loops — linear and PWM (figure 9). The linear control loop senses the motor current on the I<sub>SENSE</sub> terminal through R<sub>SENSE</sub>. An internal current sense amplifier's (A2) output modulates the gates of the 3 N-channel MOSFET's when OTA OUT is tied to OTA IN, or can modulate a single MOSFET gate tied to OTA OUT. When operated in this mode, OTA IN is tied to 12V, and N1-N3 are saturated switches. This method produces the lowest current ripple at the expense of an extra MOSFET.

The linear current control modulates the gates of the external MOSFET drivers. Amplifier A2 is a transconductance amplifier which amplifies the difference between I<sub>CMD</sub> and I<sub>SENSE</sub>. The transconductance gain of A2 is:

$$g_m = 1.875 \times 10^{-4} \, \text{U}$$

The current loop is compensated by COTA which forms a pole given by

$$\omega_P = \frac{9.375 \times 10^{-4}}{C_{OTA}}$$

This time constant should be fast enough so that the current loop settles in less than 10% of  $T_{VCO}$  at the highest motor speed to avoid torque ripple to  $V_{TH}$  mismatch of the N-Channel MOSFETs.

The I<sub>SENSE</sub> input pin should be kept below 1V. If I<sub>SENSE</sub> goes above 1V, a bias current of about  $-300\mu\text{A}$  will flow out of pin 12 and the N outputs will be inhibited. Bringing I<sub>SENSE</sub> below 0.7V removes the bias current to its normal level. For this reason, the noise filter resistor on the I<sub>SENSE</sub> pin (1K $\Omega$  on Figure 10) should be less than 1.5K $\Omega$ .

The noise filter time constant should be great enough to filter the leading edge current spike when the N-FETs turn on but small enough to avoid excessive phase shift in the I<sub>SENSE</sub> signal.

### **OUTPUT DRIVERS**

The motor's source drivers (P1 thru P3) are open-collector NPN's with internal  $16K\Omega$  pull-up resistors. N3is inhibited until P3 is within 1.4V (typ) of  $V_{CC2}$  on the ML4411A.

Drivers N1 through N3 are totem-pole outputs capable of sourcing and sinking 10mA. Switching noise in the external MOSFETs can be reduced by adding resistance in series with the gates.

### BRAKING

As shown in figure 9, the braking circuit pulls the N-Channel MOSFET gates high when BRAKE falls below a 1.4V threshold. After a power failure,  $C_{\rm DIY}$  is discharged slowly through  $R_{\rm DIY}$  providing a delay for retract to occur before the braking circuit is activated. The N-Channel buffer (B1) tri-states when the BRAKE pin reaches 2.1V to ensure that no charge from  $C_{\rm BRK}$  is lost through the pull-down transistor in B1. To brake the motor with external signals, first disable power by pulling pin 8 low, then pull pin 26 below 1.4V using an open drain (or diode isolated) output.

The bias current for the Braking circuits comes from VCC2. When the N-Channel MOSFETs turn on, no additional power is generated for VCC2 (motor back-EMF rectified through out the MOSFET body diodes). After VCC2 drops below 4V, Q2 turns off. Continued braking relies on the  $C_{\rm GS}$  of the N-Channel MOSFETs to sustain the MOSFET gate enhancement voltage.



Figure 8. ILIMIT Output Off-Time vs. Cos.



Figure 9. Current Control, Output Drive and Braking Circuits.



#### **APPLICATIONS**

Figure 10 shows a typical application of the ML4411 in a hard disk drive spindle control. Although the timing necessary to start the motor in most applications would be generated by a microcontroller, Fig. 11 shows a simple "one shot" start-up timing approach.

Speed control can be accomplished either by:

- Sensing the VCO OUT frequency with a Microcontroller and adjusting I<sub>CMD</sub> via an analog output form the Micro (PWM DAC).
- 2. Using analog circuitry for speed control. (Fig. 12).

#### **OUTPUT STAGE HINTS**

In the circuit in Figure 10, Q1, Q2, and Q3 are IRFR9024 or equivalent. Q4, Q5, and Q6 are IRFR024 or equivalent. New MOSFET packaging technology such as the Little Foot® series may decrease the PC board space. These packages, however have much lower thermal inertia and dissipation capabilities than the larger packages, and care should be taken not to exceed their rated current and junction temperature.

Since the output section in a full bridge application consists of three half-H switches, cross-conduction can occur. Cross-conduction is the condition where an N-FET and P-FET in the same phase of the bridge conduct simultaneously. This could happen under two conditions (see figure 13):



Figure 10. ML4411 Typical Application



Figure 11. Analog Start-up Circuit



| SYMBOL | VALUE  |   | SYMBOL | VALUE  |
|--------|--------|---|--------|--------|
| A1     | LM358  |   | R4     | 100ΚΩ  |
| IC1    | 74HC14 |   | R5     | 50ΚΩ   |
| D1, D2 | IN4148 | 1 | R6     | 50ΚΩ   |
| R1     | 1ΜΩ    | ] | C1     | 3.3µF  |
| R2     | 1ΜΩ    |   | C2     | 3.3µF  |
| R3     | 100ΚΩ  | 1 | C3     | 0.47μF |

Figure 12. Analog Speed Control

- 1. When transitioning from mode 0 to mode A (see table 1) P3 goes from on to off at the same time N3 goes from off to on. If the P3 turns off slowly and N3 turns on quickly, cross-conduction may occur. This condition has been prevented inside the IC on the ML4411A through the addition of comparator A6 on the P3 output (Figure 9). This comparator may cause an oscillation when the N3 switches on due to the capacitive coupling effect described below pulling the P3 pin below VCC2-1.4V. To avoid this, use the circuit in Figure 13.
- When the MOSFET in the same phase switches on gate current flows due to capacitive coupling of current through the MOSFET's drain to gate capacitance. This could cause the device that was off to be turned on.



Figure 13. Alternate cross-conduction prevention for ML4411A

In Condition 2 above, the P-Channel MOSFET is pulled up inside the ML4411 with a 16K $\Omega$  resistor. If the current through C(CGp) is greater than V<sub>TH</sub> + 16K when the N-FET turns on, the P-FET could turn on simultaneously, causing cross-conduction. Adding R1 as shown in Figure 14 eliminates this. The size of R1 will depend on the fall time of the phase voltage, and the size of the C(DGp). D1 may be needed for high power applications to limit the negative current pulled (through C(DGn)) out of the substrate diode in the ML4411 when P-FET turns off.



Figure 14. Causes of Cross-conduction

Adding a series damping resistor to the N-FET gate (RGn) will slow the fall time. The damping resistor should be low enough to:

Avoid turning on the N-Channel gate when the PNP turns on via the same mechanism outlined in condition 2 above

Not severely increase the switching losses in the N-FET

#### UNIPOLAR OPERATION

Unipolar mode offers the potential advantage of lower motor drive cost by only requiring the use of 3 transistors to drive the motor. The ML4411 will operate in unipolar mode (Figure 15) provided the following precautions are taken:

- 1. The IC supplies should not exceed 12V + 10%.
- 2. The phase pins on the IC should not exceed the supply voltage.



Figure 15. ML4411 Unipolar Drive Application

In unipolar operation, the motor's windings must be allowed to drive freely to:

 $V_{\Phi(MAX)} = V_{SUPPLY (MAX)} + V_{EMF (MAX)}$ 

Therefore, there can be no diodes to clamp the inductive energy to V<sub>SUPPLY</sub>. This energy must be clamped, however, to avoid an over-voltage condition on the MOSFETs and other components. Typically, a V<sub>CLAMP</sub> voltage is created to provide the clamping voltage. The inductive energy may either be dissipated (Figure 16) or alternately efficiently regenerated back to the system supply (Figure 17).

The circuit in Figure 15 is designed to minimize the external components necessary, at some compromise to performance. The 3 resistors from the motor phase windings to the PH inputs work with the ML4411's  $8K\Omega$  internal resistance to ground to divide the motor's phase voltage down, providing input signals that do not exceed 12V.



Figure 16. Dissipative Clamping Technique

This circuit uses analog speed regulation. The  $1M\Omega$  resistor from Pin 20 to the speed regulation op amp provides the function of injecting current into the VCO loop filter for the open loop stepping phase of start-up operation. The "one shot" circuitry to time the reset is replaced by a diode and RC delay from the rising edge or the  $\overline{POWERFAIL}$  signal. The error amplifier is left enabled continuously since at low speeds its current contribution is negligible. The current injected into the loop filter must be greater than the leakage current from the phase detector amplifier for the motor to start reliably.



Figure 17. Non-Dissipative Clamping Technique

## HIGHER VOLTAGE MOTOR DRIVE

To drive a higher voltage motor, the same precautions regarding ML4411 voltage limitations as were outlined for Unipolar drive above should be followed. Figures 14–16 provide several methods of translating the ML4411's P outputs to drive a higher voltage.



Figure 18. High Voltage Translation using PNP Power Transistor



Figure 19. High Voltage Translation using "Composite" PNP Power Transistor



Figure 20. High Voltage Translation with NPN Darlington

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE                 |
|-------------|-------------------|-------------------------|
| ML4411CS    | 0°C to 70°C       | 28-Pin Wide SOIC (S28W) |
| ML4411ACS   | 0°C to 70°C       | 28-Pin Wide SOIC (S28W) |



## ML4412

# **Enhanced Sensorless BLDC Motor Controller**

## GENERAL DESCRIPTION

The ML4412 motor controller provides complete commutation for delta or wye wound Brushless DC (BLDC) motors without the need for signals from Hall Effect Sensors to indicate rotor position. It senses the back EMF of the motor windings (no neutral required) to determine the proper commutation phase sequence using PLL techniques. The ML4412 uses a patented Back-EMF sensing technique which will commutate virtually any 3-phase BLDC motor and is insensitive to PWM noise and motor snubbing circuitry.

The ML4412 controls the motor current with a constant off-time PWM or with a microprocessor controlled linear current. The velocity loop can be controlled with an external microprocessor or through an analog feedback loop. An accurate, jitter-free, VCO output is provided, equal to the commutation frequency of the motor. The ML4412 modulates the gates of external N-channel power MOSFETs to regulate the motor current and directly drives the P-channel MOSFETs. The ML4412 supports enhancements like a blanker circuit to prevent false retriggering of the one shot during a motor current spike and circuitry to ensure that there is no shoot through in any state.

The start-up algorithm consists of measuring a fixed VCO frequency and externally ramping the commutation clock until it is equal to the VCO frequency. The timing of the start-up sequencing is determined by the microprocessor thus allowing the optimization for a wide range of motors and inertial loads.

#### **FEATURES**

- Less than 200mW power dissipation
- Patented Back-EMF commutation technique provides jitterless torque for minimum "spin-up" time
- Linear or PWM motor current control
- Microprocessor based start-up algorithm allows for optimized start-up sequencing, speed control and support for variable motor loads
- Back-EMF comparator output senses motor rotation after power fail for fast re-lock after brownout
- Onboard power fail detect monitor
- Onboard motor braking circuit allows 'life' braking on command
- Drives external N-ch & P-ch FETs
- Enhanced version of the ML4410 & ML4411

## **BLOCK DIAGRAM**



## PIN CONFIGURATION

## ML4412 28-Pin SOIC (\$28W)



## PIN DESCRIPTION

| • • • • | DESCRI             | 11011                                                                                                                     |                       |                 |                                                                                                                 |
|---------|--------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------|-----------------------------------------------------------------------------------------------------------------|
| PIN     | NAME               | FUNCTION                                                                                                                  | PIN                   | NAME            | FUNCTION                                                                                                        |
| 1       | I <sub>SENSE</sub> | Motor current sense input                                                                                                 | 1 <i>7</i>            | RESET           | Input which holds the VCO off and                                                                               |
| 2       | P1                 | Drives the external P-Channel transistor driving motor PH1                                                                |                       |                 | sets the IC to the RESET condition (refer table 1)                                                              |
| 3       | P2                 | Drives the external P-Channel transistor driving motor PH2                                                                | 18                    | PWR FAIL        | A "0" output indicates 5V or 12V is under-voltage. This is an open collector output with a $4.5k\Omega$ pull-up |
| 4       | Р3                 | Drives the external P-Channel transistor driving motor PH3                                                                | 19                    | ENIARI E E/A    | to +5V A "0" logic input enables the error                                                                      |
| 5       | $V_{CC}$           | 12V power supply. Terminal which is sensed for power fail                                                                 | 13                    | LINABLE L/A     | amplifier and closes the Back-EMF feedback loop (refer table 1)                                                 |
| 6       | $C_{BRK}$          | Capacitor which stores energy to                                                                                          | 20                    | RC              | VCO loop filter components                                                                                      |
|         |                    | charge N-Channel MOSFETs for braking with power off                                                                       | 21 I <sub>LIMIT</sub> |                 | Sets the threshold for the PWM comparator                                                                       |
| 7       | $R_{BRK}$          | External resistor to C(BRK) to drive NMOS during braking                                                                  | 22                    | PH1             | Motor Terminal 1                                                                                                |
| 8       | +5V                | 5V power supply input                                                                                                     | 23                    | PH2             | Motor Terminal 2                                                                                                |
|         | N1, N2 N3          | Drives the external N-channel                                                                                             | 24                    | PH3             | Motor Terminal 3                                                                                                |
| 3-11    | 141, 142 143       | MOSFETs for PH1, PH2, PH3                                                                                                 | 25                    | BRAKE           | A "0" activates the braking circuit                                                                             |
| 12      | C <sub>OTA</sub>   | Compensation capacitor for linear motor current amplifier loop                                                            | 26                    | C <sub>OS</sub> | Timing capacitor to GND and resistor to +5V, for fixed off-time PWM current                                     |
| 13      | I <sub>CMD</sub>   | Current Command for Linear Current amplifier                                                                              | 27                    | DIS PWR         | control A logic 0 on this pin turns off the N                                                                   |
| 14      | $V_{CC2}$          | 12V power and power for the braking function                                                                              |                       |                 | and P outputs and causes the TACH comparator output to appear on TACH OUT                                       |
| 15      | $C_{VCO}$          | Timing capacitor for VCO                                                                                                  | 28                    | GND             | Signal and Power Ground                                                                                         |
| 16      |                    | Logic Output from VCO or TACH comparator, or serves as an input pin for the commutation clock used in start-up sequencing | 23                    | 2.10            | Signal and Forter Ground                                                                                        |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (V <sub>CC1</sub> , V <sub>CC2</sub> ) | 14V            |
|-------------------------------------------------------|----------------|
| Output Current (P1, P2, P3, N1, N2, N3).              | ±150mA         |
| Logic Inputs (V <sub>CC2</sub> , RESET, PWR FAIL, BRA | KE)0.3 to 7V   |
| Junction Temperature                                  | 150°C          |
| Storage Temperature Range                             | -65°C to 150°C |
| Lead Temperature (Soldering 10 sec.)                  | 150°C          |
| Thermal Resistance ( $\theta_{IA}$ )                  | 60°C/W         |

## **OPERATING CONDITIONS**

| Temperature Range                     | 0°C to 70°C |
|---------------------------------------|-------------|
| VCC Voltage +12V (V <sub>CC2</sub> )  |             |
| +5V                                   | 5V ± 10%    |
| I Control Voltage Range (ICMD, JUMIT) | ) 0V to 7V  |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{CC1}$  =  $V_{CC2}$  = 12V,  $R_{SENSE}$  = 1 $\Omega$ ,  $C_{OTA}$  =  $C_{VCO}$  = 0.01 $\mu$ F,  $C_{OS}$  = 0.001 $\mu$ F,  $R_{OS}$  = 10k $\Omega$  (Notes 1, 2)

| PARAMETER                                          | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | MIN                                   | TYP  | MAX  | UNITS    |
|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------|------|----------|
| Oscillator (VCO) Section                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                       |      | 1    | <u> </u> |
| Frequency vs. V <sub>RC</sub>                      | $1V \le V_{RC} \le 10V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                       | 300  |      | Hz/V     |
| Frequency                                          | V <sub>VCO</sub> = 6V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1450                                  | 1800 | 2150 | Hz       |
|                                                    | Reset mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 70                                    | 140  | 210  | Hz       |
| Sampling Amplifier (note 1)                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | · · · · · · · · · · · · · · · · · · · |      |      |          |
| V <sub>RC</sub>                                    | State R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 400                                   | 500  | 600  | mV       |
| I <sub>RC</sub>                                    | State A, $V_{PH2} = 4V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 30                                    | 50   | 70   | μА       |
|                                                    | State A, $V_{PH2} = 6V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | -13                                   | 2    | 13   | μА       |
|                                                    | State A, $V_{PH2} = 8V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | -30                                   | -50  | -70  | μА       |
| <b>Motor Current Control Section</b>               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                       |      |      |          |
| I <sub>SENSE</sub> Gain                            | V <sub>ILIMIT</sub> = 2.5V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 4.5                                   | 5    | 5.5  | V/V      |
| One Shot off time                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 5                                     | 10   | 15   | μS       |
| I <sub>CMD</sub> Transconductance Gain             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                       | 0.19 |      | m℧       |
| I <sub>CMD</sub> , I <sub>LIMIT</sub> Bias Current | $V_{IN} = 0$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0                                     | -100 | -400 | nA       |
| Power Fail Detection Circuit                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                       | J    |      |          |
| 12V Threshold                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 9.1                                   | 9.8  | 10.5 | V        |
| Hysteresis                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                       | 150  |      | mV       |
| 5V Threshold                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3.8                                   | 4.25 | 4.5  | V        |
| Hysteresis                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                       | 70   |      | mV       |
| Logic Inputs                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                       |      | 1    | 1        |
| Voltage High (V <sub>IH</sub> )                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2                                     |      |      | V        |
| Voltage Low (V <sub>IL</sub> )                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                       |      | 0.8  | V        |
| Current High (I <sub>IH</sub> )                    | V <sub>IN</sub> = 2.7V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -10                                   | 1    | 10   | μА       |
| Current Low (I <sub>IL</sub> )                     | V <sub>IN</sub> = 0.4V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -500                                  | -350 | -200 | μA       |
| Braking Circuit                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                       | 1    |      | <u> </u> |
| Brake Active Threshold                             | and the second s | 1.0                                   | 1.4  | 1.8  | V        |
| BRAKE Bias Current                                 | $V_{\overline{BRAKE}} = 0V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | -                                     | 0.3  | 1    | μА       |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                            | CONDITIONS               | MIN                     | TYP                     | MAX               | UNITS             |
|--------------------------------------|--------------------------|-------------------------|-------------------------|-------------------|-------------------|
| Outputs $I_{CMD} = I_{LIMIT} = 2.5V$ | ·                        |                         |                         |                   | lean and a second |
| I <sub>P</sub> low                   | $V_P = 2V$               | 0.5                     |                         | 1.2               | mA                |
| V <sub>P</sub> high                  | $I_P = -10\mu A$         | VCC2 – 1V               |                         |                   | V                 |
| P3 Comparator Threshold              |                          | VCC2 – 3.6V             |                         | VCC2 - 2.4V       | V                 |
| V <sub>N</sub> high                  | V <sub>PIN1</sub> = 0V   | VCC - 3.2               | 10                      | VCC - 1.2         | V                 |
| V <sub>N</sub> low                   | $I_N = 1 \text{mA}$      |                         | 0.2                     | 0.7               | V                 |
| LOGIC low (V <sub>OL</sub> )         | I <sub>OUT</sub> = 0.4mA |                         |                         | 0.5               | V                 |
| VCO/TACH V <sub>OH</sub>             | I <sub>OUT</sub> = 100μA | 2.4                     |                         |                   | V                 |
| POWER FAIL V <sub>OH</sub>           | I <sub>OUT</sub> = 10μA  | V <sub>PIN8</sub> - 0.2 | V <sub>PIN8</sub> – 0.1 | V <sub>PIN8</sub> | V                 |
| Supply Currents (N and P outp        | outs open)               |                         |                         |                   |                   |
| 5V Current                           |                          |                         | 8                       | 25                | mA                |
| VCC Current                          |                          |                         | 1                       | 1.5               | mA                |
| VCC2 Current                         |                          |                         | 8                       | 16                | mA                |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2: For explanation of states, see Figure 5 and Table 1.

# SUMMARY OF ENHANCEMENTS IN ML4412 OVER THE ML4411

- Lower power dissipation, 200mW versus 450mW in the ML4411.
- Accurate and customized start-up by using commutation clock provided by the microprocessor instead of relying on I<sub>RAMP</sub> as in the ML4411.
- True braking function which is biased by TOB, to allow braking block to work under a power loss situation.
- ML4412 adds hysteresis into braking comparator to accelerate the transition as soon as the (Vth) threshold is reached.
- ML4412 adds comparator to prevent the PMOS from coming "ON" when the braking is active.
- 6. ML4412 adds active pull-up to the P output to replace the resistor pull-up in ML4411.
- ML4412 enhances pull-down capability to the N output to prevent injected shoot through (only 3mA in the ML4411).
- 8. ML4412 adds comparator to prevent P3 N3 shoot through during reset to state A transition.
- The one-shot accuracy in the ML4412 is improved over the ML4411's.
- ML4412 adds a blanker circuit to one-shot to prevent it from false triggering which occurrs when large starting currents cause noise coupling to the chip.

## **FUNCTIONAL DESCRIPTION**

The ML4412 provides closed-loop commutation for 3-phase brushless motors. To accomplish this task, a VCO, Integrating Back-EMF Sampling error amplifier and sequencer form a phase-locked loop, locking the VCO to the back-EMF of the motor. The IC also contains circuitry to control motor current with either linear or constant off-time PWM modes. Braking and power fail detection functions are also provided on chip. The ML4412 is designed to drive external power transistors (N-channel sinking transistors and P-Channel sourcing transistors) directly.

Start-up sequencing and motor speed control are accomplished by a microcontroller. Speed sensing is accomplished by monitoring the output of the VCO, which will be a signal, phased-locked to the commutation frequency of the monitor.

## **BACK-EMF SENSING AND COMMUTATOR**

The ML4412 contains a patented back-EMF sensing circuit which samples the phase which is not energized (Shaded area in Figure 2 below) to determine whether to increase or decrease the commutator (VCO) frequency. A late commutation causes the error amplifier to charge the filter (RC), increasing the VCO input while early commutation causes RC to discharge. Analog speed control loops can use RC as a speed feedback voltage.

The input impedance of the three PH inputs is about  $8k\Omega$  to GND. When operating with a higher voltage motor, te PH inputs should be divided down in voltage so that te maximum voltage at any PH input does not exceed VC



Figure 1. Back-EMF sensing block diagram



Figure 2. Typical motor phase waveform with back-EMF superimposed (Ideal Commutation)

## **VCO AND PHASE DETECTOR CALCULATIONS**

The VCO should be set so that at the maximum frequency of operation (the running speed of the motor) the VCO control voltage will be no higher than VCC<sub>MIN</sub> – 1V. The VCO maximum frequency will be:

$$F_{MAX} = 0.05 \times POLES \times RPM$$

where POLES is the number of poles on the motor and RPM is the maximum motor speed in Revolutions Per Minute-

The minimum VCO gain derived from the specification table (using the minimum  $F_{VCO}$  at  $V_{VCO} = 6V$ ) is:

$$K_{VCO(MIN)} = \frac{2.42 \times 10^{-6}}{C_{VCO}}$$

Assuming that the  $V_{VCO(MAX)} = 9.5V$ , then

$$C_{VCO} = \frac{6.0 \times 2.42 \times 10^{-6}}{F_{MAX}}$$

or

$$C_{VCO} = \frac{290.4}{POLES \times RPM} \mu F$$



Figure 3. VCO Output Frequency vs. V<sub>VCO</sub> (RC)



Figure 4. Back-EMF Phase Lock Loop Components

Figure 4 above shows the transfer function of the Phase Lock Loop with the phase detector formed from the sampled phase through the Gm amplifier with the loop filtered formed by R,  $C_1$ , and  $C_2$ .

The impedance of the loop filter is

$$Z_{RC}(s) = \frac{1}{C_1 s} \frac{(s + \omega_{LEAD})}{(s + \omega_{LAG})}$$

Where the lead and lag frequencies are set by:

$$\omega_{\mathsf{LEAD}} = \frac{1}{\mathsf{RC}_2}$$

$$\omega_{LAG} = \frac{C_1 + C_2}{RC_1C_2}$$

Requiring the loop to settle in 20 PLL cycles with a spread of 10 between  $\omega_{LEAD} = 10 \times \omega_{LAG}$  produces the following calculations for R,  $C_1$ , and  $C_2$ :

$$C_1 \approx \frac{4.66 \times 10^{-9}}{C_{VCO} \times F_{VCO}^2}$$

$$C_2 = 9 \times C_1$$

$$R = \frac{12.54}{C_2 \times F_{VCO}}$$

#### START-UP SEQUENCING

When the motor is initially at rest, it is generating no back-EMF. Because a back-EMF signal is required for closed loop commutation, the motor must be started "open-loop" until a velocity sufficient to generate some back-EMF is attained. The following steps are a typical procedure for starting a motor which is at rest. It is possible to determine if the motor is running by polling the VCO/TACH OUT pin with power disabled (Pin 27 = low).

- STEP 1 The IC is held in reset state until the platters are steady by setting pin 17 and pin 19 to a '1', with full power applied to the winding (see figure 5). This aligns the rotor to a position which is 30° (electrical) before the center of the first commutation state. Pin 20 is held at 0.5V internally. Microprocessor needs to measure VCO frequency by setting pin 27 to a '1' and then store it.
- STEP 2 Setting pin 17 to a '0' and pin 19 to a '1' holds the IC in a ramping state. Microprocessor sends starting commutation clock to pin 16 which is an input pin in this state. This clock frequency is gradually increasing until it reaches the VCO frequency previously stored in Step 1.
- STEP 3 As soon as commutation clock reaches the VCO frequency of Step 1, pin 19 is switched to "0" while pin 17 remains '0'. Now the PLL is closed and the VCO is locked to the Back EMF. Pin 16 becomes an output pin. Thus the commutation clock from the microprocessor should be held in tri-state.

Table 1. Commutation, Braking and PLL States

|        | OUTPUTS |     |     |     |     |     | INPUT    |
|--------|---------|-----|-----|-----|-----|-----|----------|
| STATE  | N1      | N2  | N3  | P1  | P2  | P3  | SAMPLING |
| R OR 0 | OFF     | ON  | OFF | ON  | OFF | ON  | N/A      |
| Α      | OFF     | OFF | ON  | ON  | OFF | OFF | PH2      |
| В      | OFF     | OFF | ON  | OFF | ON  | OFF | PH1      |
| С      | ON      | OFF | OFF | OFF | ON  | OFF | PH3      |
| D      | ON      | OFF | OFF | OFF | OFF | ON  | PH2      |
| E      | OFF     | ON  | OFF | OFF | OFF | ON  | PH1      |
| F      | OFF     | ON  | OFF | ON  | OFF | OFF | PH3      |

| STATE | ENABLE<br>E/A | RESET | RC               | vco                               | COMMUTATOR                        |
|-------|---------------|-------|------------------|-----------------------------------|-----------------------------------|
| RESET | 1             | 1     | 0.5V             | RUNNING<br>PER <sub>VPIN20</sub>  | IN RESET STATE                    |
| RAMP  | 1             | 0     | 0.5V             | PRESET                            | CLOCKED FROM<br>COMMUTATION CLOCK |
| RUN   | 0             | 0     | DRIVEN BY<br>PLL | RUNNING<br>PER V <sub>PIN20</sub> | SEQUENCED BY<br>VCO               |
| BRAKE | 0             | 1     | X                | X                                 | X                                 |



Figure 5. Start up sequencing (from stop)



Figure 6. Typical Start-up Sequence

Using this technique, some reverse rotation is possible. The maximum amount of reverse rotation is 360/N, where N is the number of poles. For an 8 pole motor, 45° reverse rotation is possible.

**TABLE 2. START-UP SEQUENCE** 

| STEP | PIN<br>17 | PIN<br>19 | PIN<br>21 | I(LIMIT)<br>I(CMD) |
|------|-----------|-----------|-----------|--------------------|
| 1    | 1         | 1         | FIXED     | I <sub>MAX</sub>   |
| 2    | 0         | 1         | FIXED     | I <sub>MAX</sub>   |
| 3 .  | 0         | 0         | 0         | I <sub>MAX</sub>   |

#### **PWM AND LINEAR CURRENT CONTROL**

To facilitate speed control, the ML4412 includes two current control loops — linear and PWM (Fig. 7). The linear control loop senses the motor current on the I<sub>SENSE</sub> terminal through R<sub>SENSE</sub>. An internal current sense amplifier's (A2) output modulates the gates of the 3 N-channel MOSFET's.

The ML4412 also includes a current mode constant off-time PWM circuit. When motor current builds to the threshold set on  $I_{LIMIT}$  input (pin 21), a one-shot is fired whose timing is set by  $C_{OS}$  and  $R_{OS}$  where

$$t_{OFF} = 1.3 \times R_{OS} \times C_{OS}$$

The current in the motor will be controlled by the lower of pin 13 and pin 21.

The linear current control modulates the gates of the external MOSFET drivers. Amplifier A2 is a transconductance amplifier which amplifies the difference between I<sub>CMD</sub> and I<sub>SENSE</sub>. The transconductance gain of A2 is:

$$g_m = 1.875 \times 10^{-4} \text{ T}$$

The current loop is compensated by C<sub>OTA</sub> which forms a pole given by

$$\omega_P = \frac{9.375 \times 10^{-4}}{C_{OTA}}$$

This time constant should be fast enough so that the current loop settles in less than 10% of  $T_{VCO}$  at the highest motor speed to avoid torque ripple to  $V_{TH}$  mismatch of the N-Channel MOSFET's.

The I<sub>SENSE</sub> input pin should be kept below 1V. If I<sub>SENSE</sub> goes above 1V, a bias current of about  $-300\mu A$  will flow out of pin 1 and the N outputs will be inhibited. Bringing I<sub>SENSE</sub> below 0.7V returns the bias current to its normal level For this reason, the noise filter resistor on the I<sub>SENSE</sub> pin (1k $\Omega$  on Figure 8) should be less than 1.5k $\Omega$ .

The noise filter time constant should be great enough to filter the leading edge current spike when the N-FETs turn on but small enough to avoid excessive phase shift in the I<sub>SENSE</sub> signal.

#### OUTPUT DRIVERS

The motor's source drivers (P1 thru P3) are NPN emitter followers. N3 is inhibited until P3 is within 3V (typ) of V<sub>CC2</sub>. Drivers N1 through N3 are totem-pole outputs capable of sinking 10mA. Switching noise in the external MOSFETs is reduced by an internal  $4K\Omega$  resistor in series with the sourcing NPN to form an RC time constant with the N-Channel gate capacitance.

#### **BRAKING**

As shown in Figure 7 the braking circuit pulls the Nchannel MOSFET Gates high when the BRAKE pin falls below a 2 × Vbe threshold (Vth). After a power failure, C<sub>DLY</sub> is discharged slowly through R<sub>DLY</sub> providing a delay for retract to occur before the braking circuit is activated. The P-channel MOSFETs are turned off well before braking occurs. As soon as the Vth threshold is reached, the braking comparator with hysteresis will accelerate the transition and tri-state the N-channel buffer (B1, refer figure 7) before C<sub>BRK</sub> dump charges into the N-channel Gates. This is to ensure that no charge from C<sub>BRK</sub> is lost through the pull-down transistors in B1, (figure 7). The CBRK will continue charging the N-channel Gates, to ensure braking, even when V<sub>CC2</sub> (motor BEMF rectified through the MOSFET body diode), drops due to the braking process. An external signal could be used to brake the motor. To accomplish this set pin 17 = '1', pin 19 ='0'. This will pull pin 26 below the threshold to activate the braking circuit.



Figure 7. PWM and Linear Current Control, Gate Drive and Braking Circuits

## **APPLICATIONS**

Figure 8 shows a typical application of the ML4412 in a hard disk drive spindle control. The timing needed to start the motor in most applications would be generated by a microcontroller.

Speed control can be accomplished either by:

- Sensing the VCO OUT frequency with a Microcontroller and adjusting I<sub>CMD</sub> via an analog output from the Micro (PWM DAC).
- 2. Using analog circuitry for speed control. (Fig. 9)

#### **OUTPUT STAGE HINTS**

In the circuit in Figure 8, Q1, Q2 and Q3 are IRFR9024 or equivalent. Q4, Q5 and Q6 are IRFR024 or equivalent. New MOSFET packaging technology such as the Little Foot® series may decrease the PC board space. These

packages, however have much lower thermal inertia and dissipation capabilities than the larger packages, and care should be taken not to exceed their rated current and junction temperature.

Since the output section in a full bridge application consists of three half-H switches, cross-conduction can occur. Cross conduction is the condition where an N-FET and P-FET in the same phase of the bridge conduct simultaneously. This could happen under two conditions (see Figure 10):

 When transitioning from mode 0 to mode A (see table 1) P3 goes from on to off at the same time N3 goes from off to on. If P3 turns off slowly and N3 turns on quickly, cross conduction may occur. This condition has been prevented inside the IC on the ML4412 through the addition of comparator A6 on the P3 output (Fig. 7).

- When the MOSFET in the same phase switches on gate current flows due to capacative coupling of current through the MOSFET's drain to gate capacitance. This could cause the MOSFET that was off to be turned on.
- 3. In condition 2 above, the P-channel MOSFET is pulled up inside the ML4412 by a NPN follower with base pulled up to  $V_{CC2}$  via  $16K\Omega$ . If the current through Cdgp is greater than the  $Vth_{PMOS}/16K\Omega/Beta$  NPN, when the N-FET turns ON, the P-FET could be turned ON simultaneously, causing cross-conduction. The same mechanism can be applied to N-FET when

P-FET is turned ON. The ML4412 is designed to take care of both the cases through slow turn-on, fast turn-off schemes ie P-FET Gate is pulled down by an 800 $\mu$ A current source and the N-FET Gate is charged up by an emitter follower in series with 4K $\Omega$ .

Figure 10 shows the output stages and the potential causes of cross-conduction. The diode D1 shown, may be needed for high power applications to limit the negative current pulled (through C<sub>DGN</sub>) out of the substrate diode in the ML4412 when P-FET turns off.



Figure 8. ML4412 Typical Application



| SYMBOL | VALUE  |
|--------|--------|
| A1     | LM358  |
| IC1    | 74HC14 |
| D1, D2 | IN4148 |
| R1     | 1ΜΩ    |
| R2     | 1ΜΩ    |
| R3     | 100ΚΩ  |

| SYN | <b>IBOL</b> | VALUE  |
|-----|-------------|--------|
| R4  |             | 100ΚΩ  |
| R5  |             | 50ΚΩ   |
| R6  |             | 50ΚΩ   |
| C1  |             | 3.3µF  |
| C2  |             | 3.3µF  |
| C3  |             | 0.47μF |



Figure 10. Causes of Cross-conduction

Figure 9. Analog Speed Control



Figure 11. ML4412 Unipolar Drive Application

#### **UNIPOLAR OPERATION**

Unipolar mode offers the potential advantage of lower motor drive cost by only requiring the use of 3 transistors to drive the motor. The ML4412 will operate in unipolar mode (Figure 11) provided the following precautions are taken:

- 1. The IC supplies should not exceed 12V + 10%.
- 2. The phase pins on the IC should not exceed the supply voltage.

In unipolar operation, the motor's windings must be allowed to drive freely to:

$$V_{\Phi(MAX)} = V_{SUPPLY (MAX)} + V_{EMF (MAX)}$$

Therefore, there can be no diodes to clamp the inductive energy to  $V_{SUPPLY}$ . This energy must be clamped, however, to avoid an over-voltage condition on the MOSFETs and other components. Typically, a  $V_{CLAMP}$  voltage is created to provide the clamping voltage. The inductive energy may either be dissipated (Figure 12) or alternately efficiently regenerated back to the system supply (Figure 13).

The circuit in Figure 11 is designed to minimize the external components necessary, at some compromise to performance. The three resistors from the motor phase

windings to the PH inputs work with the ML4412's  $5K\Omega$  internal resistance to ground to divide the motor's phase voltage down, providing input signals that do not exceed 12V. This circuit uses analog speed regulation. The "one shot" circuitry to time the reset is replaced by a diode and RC delay from the rising edge or the POWERFAIL signal. The error amplifier is left enabled continuously since at low speeds its current contribution is negligible. The current injected into the loop filter must be greater than the leakage current from the phase detector amplifier for the motor to start reliably.

#### HIGHER VOLTAGE MOTOR DRIVE

To drive a higher voltage motor, the same precautions regarding ML4412 voltage limitations as were outlined for Unipolar drive above should be followed. Figures 14–16 provide several methods of translating the ML4412's P outputs to drive a higher voltage.



Figure 12. Dissipative Clamping Technique



Figure 13. Non-Dissipative Clamping Technique







Figure 15. High Voltage Translation using "Composite" PNP Power Transistor



Figure 16. High Voltage Translation with NPN Darlington

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE            |
|-------------|-------------------|--------------------|
| ML4412CS    | 0°C to 70°C       | 28-PIN SOIC (S28W) |



## **ML4418**

## Low Saturation Voice Coil Servo Driver

#### **GENERAL DESCRIPTION**

The ML4418 is a voice coil power driver intended for use in High Performance 12V Hard Disk servo systems. The ML4418 contains all control circuitry necessary to drive the voice coils of most drives. To maximize compliance voltage, the ML4418 includes two 1-Amp NPN drivers and provides base drive for external PNP transistors. In addition, power fail detection and a low voltage head retraction functions are provided for orderly shut-down of the drive. A current sense amplifier is included to enable voice coil current feedback for velocity calculations. Special care has also been taken to maximize system loop bandwidth.

The transconductance programmed by a logic input at 1/2 A/V and 1/7 A/V respectively, when using a  $1\Omega$  sense resistor. This allows for greater DAC resolution in digitally controlled servos during track follow without compromising dynamic range during seek.

The retraction circuit, main drive circuit, and control circuits are each powered from their own supplies. Retract is self-contained for 12V systems but allows the use of an external PNP to allow retraction with as little as 1V of back EMF from the spindle.

The power fail detection circuit includes a precision 1.5V bandgap reference and a power fail comparator.

The ML4418 is implemented using Micro Linear's bipolar array technology. This allows for customization of the IC for a user's specific application.

## **FEATURES**

- Low saturation voltage (<1V at 1A.)
- No cross-over distortion with low quiescent current
- VCM coil current output referenced to V<sub>REF</sub>
- Pin-programmable transconductance settings
- Retraction circuitry with programmable retract voltage and separate power pin operates to 1V
- On-chip precision power fail detect circuitry
- Over-temperature protection with flag output
- Operates from +12 supplies



## **PIN CONFIGURATION**

## ML4418 24-Pin SOIC

|              |   |    |    | 1 |            |
|--------------|---|----|----|---|------------|
| VCC          | П | 1  | 24 | Ш | 12V SENSE  |
| DISABLE      | Ш | 2  | 23 | ш | RETRACT    |
| HIGH/LOW     | П | 3  | 22 |   | POWER FAIL |
| RETR OUT     | П | 4  | 21 | Ш | +5V        |
| RET SET      | Ш | 5  | 20 | Ш | COMP 2     |
| GND          | Ш | 6  | 19 | Ш | COMP 1     |
| R(SENSE)     | Ш | 7  | 18 | Ш | CONTROL -  |
| V(RET)       | Ш | 8  | 17 | Ш | I(SENSE) + |
| SOURCE B     | Ш | 9  | 16 | П | CONTROL +  |
| I(SENSE) OUT | Ш | 10 | 15 |   | PWR GND A  |
| PWR GND B    | П | 11 | 14 |   | SINK A     |
| SINK B       | Ш | 12 | 13 | Ш | SOURCE A   |
|              |   |    |    | • |            |

## **TOP VIEW**

## **PIN DESCRIPTION**

| PIN# NAME           | FUNCTION                                                                                                                              | PIN# NAME     | FUNCTION                                                                         |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------|----------------------------------------------------------------------------------|
| 1 VCC               | Supply input to power amplifiers                                                                                                      |               | power amplifier.                                                                 |
| 2 DISABLE           | A Logic "1" puts the IC into a low power state and disables the power amplifiers.                                                     | 14 SINK A     | Current sinking output for non-inverting power amplifier. Connects to voice coil |
| 3 HIGH/LOW          | A logic "1" sets the transconductance gain to 1/2 while a logic "0" sets the gain to 1/7. Transconductance gain is the $V_{R(SENSE)}$ | 15 PWR GND A  | (+) terminal.  Power return pin for non-inverting power amplifier A.             |
|                     | ÷ V <sub>CONTROL</sub> .                                                                                                              | 16 CONTROL +  | Positive input for current command.                                              |
| 4 RETR OUT          | Open collector output which pulls low                                                                                                 | 17 I(SENSE) + | Positive input for current sense amplifier.                                      |
|                     | during retract. Used to provide a braking signal to spindle.                                                                          | 18 CONTROL -  | Negative input for current command.                                              |
| 5 RET SET           | External set resistor to establish a voltage                                                                                          | 19 COMP 1     | Pin for external compensation capacitor.                                         |
|                     | limit for the internal retract driver.                                                                                                | 20 COMP 2     | Pin for external compensation capacitor.                                         |
| 6 GND               | Analog signal ground.                                                                                                                 | 21 +5V        | Input for +5V for power fail detection and                                       |
| 7 R(SENSE)          | Current sense resistor terminal.                                                                                                      |               | logic power supply.                                                              |
| 8 V(RET)            | Supply pin for retract circuits.                                                                                                      | 22 POWER FAIL | - p                                                                              |
| 9 SOURCE B          | PNP Base drive output for inverting                                                                                                   | 22 DETDA CT   | voltage conditions.                                                              |
|                     | power amplifier.                                                                                                                      | 23 RETRACT    | A logic "0" initiates retract. Also used as an open-collector over-temperature   |
| 10 I(SENSE)         | Output of the Current Sense amplifier                                                                                                 |               | output flag.                                                                     |
| OUT<br>11 PWR GND B | Power return pin for inverting power amplifier B.                                                                                     | 24 12V SENSE  | Input to the power fail comparator from a resistor divider from VCC.             |
| 12 SINK B           | Current sinking output for inverting power amplifier. Connects to voice coil (-) terminal.                                            |               |                                                                                  |
| 13 SOURCE A         | PNP Base drive output for non-inverting                                                                                               |               |                                                                                  |

## **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage (pins 1,8)                 | ١V |
|-------------------------------------------|----|
| Voltage pins 2, 3, 23, 220.3V to +7       | V. |
| pins 4,7,8,9,12,13,14,170.3V to VC        |    |
| Output Sink Current ± 1                   | Α  |
| Retraction Current 80m                    | ıA |
| Retract set current (pin 5) 3 m           | ıA |
| Junction temperature 150°                 | Ċ  |
| Storage Temperature Range65°C to 150°     | ,C |
| Lead Temperature (Soldering 10 sec.) 260° | ,C |
| Thermal Resistance ( $\theta_{JA}$ )      | W  |

## **OPERATING CONDITIONS**

| Temperature Range                 | 0°C to 70°C    |
|-----------------------------------|----------------|
| VCC Supply Voltage                | 10.8V to 13.2V |
| +5V (pin 21) Supply Voltage       |                |
| V(RET) (pin 8) Supply Voltage     |                |
| CONTROL + Voltage Range (pins 16) | 0V to VCC      |
| CONTROL - Voltage Range (pins 18) | 2.4V to 6.0V   |

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$ =Operating Temperature Range, VCC=operating range,  $R_{SENSE}$ =1 $\Omega$ ,  $R_{COIL}$ =15 $\Omega$  CONTROL - (pin 18) = VCC/2,  $R_{SET}$  (pin 5) = 7.5 $K\Omega$ , C1=30pF, Q1=Q2= MJE210.

| PARAMETER                       | CONDITIONS                                                                    | MIN  | TYP   | MAX  | UNITS |
|---------------------------------|-------------------------------------------------------------------------------|------|-------|------|-------|
| Amplifier                       |                                                                               | 1    |       |      |       |
| Offset                          |                                                                               |      |       | ±12  | mA    |
| Common Mode Transconductance    | $2V \le V_{PIN18} \le 6V$                                                     |      | 0.5   | 1    | mA/V  |
| Gain                            | pin 3 = 2V                                                                    | 475  | 500   | 525  | mA/V  |
|                                 | pin 3 = 0.8V                                                                  | 136  | 143   | 150  | mA/V  |
| Maximum Bandwidth               |                                                                               |      | 100   |      | Khz   |
| Sinking saturation              | I <sub>OUT</sub> = 100mA                                                      |      | 0.3   | 0.6  | V     |
|                                 | I <sub>OUT</sub> = 300mA                                                      |      | 0.4   | 0.8  | V     |
|                                 | I <sub>OUT</sub> = 500mA                                                      |      | 0.5   | 1    | V     |
| Sourcing saturation             | I <sub>OUT</sub> = 100mA                                                      |      | 0.1   |      | V     |
|                                 | I <sub>OUT</sub> = 300mA                                                      |      | 0.2   |      | V     |
|                                 | I <sub>OUT</sub> = 500mA                                                      |      | 0.3   |      | V     |
| Source A/B Base Drive           |                                                                               | 20   | 30    | 50   | mA    |
| Q1/Q2 Standby Current           | $\beta_{PNP} = 200, \ V_{PIN16} = 5V$                                         | 1    | 4     | 7    | mA    |
| Retraction Circuit              |                                                                               |      |       |      |       |
| Turn on time                    |                                                                               |      | 800   |      | nS    |
| Turn off time                   |                                                                               |      | 8     |      | μS    |
| Source Voltage                  | V <sub>PIN23</sub> =0.8V, V <sub>PIN8</sub> = 3V, I <sub>PIN7</sub> = -50mA   | 0.53 | 0.75  | 0.97 | V     |
| Sink Current                    | V <sub>PIN23</sub> =0.8V, V <sub>PIN8</sub> = 1.2V, V <sub>PIN12</sub> = 0.6V | 36   | 48    | 150  | mA    |
| RETR OUT VOL                    | V <sub>PIN23</sub> =0.8V, I <sub>PIN4</sub> =1mA                              |      |       | 0.4  | V     |
| Power Fail Detection Circuit    |                                                                               |      |       |      |       |
| 12V Threshold                   |                                                                               | 9.5  | 10    | 10.5 | V     |
| Hysteresis - 12V Sense          |                                                                               | 5    | 120   | 190  | mV    |
| 5V Threshold                    |                                                                               | 4.35 | 4.525 | 4.70 | V     |
| Hysteresis - 5V Sense           |                                                                               | 5    | 30    | 80   | mV    |
| Logic Inputs and Outputs        |                                                                               |      |       |      |       |
| Voltage High (V <sub>IH</sub> ) |                                                                               | 2    | 1.4   |      | V     |
| Voltage Low (V <sub>IL</sub> )  |                                                                               |      | 1.4   | 0.8  | V     |
| Current High (I <sub>IH</sub> ) | V <sub>IN</sub> =5V                                                           |      |       | ±10  | μΑ    |
| Current Low (I <sub>IL</sub> )  | V <sub>IN</sub> =0V, except pin 23                                            | -40  | -10   |      | μА    |
|                                 | V <sub>IN</sub> =0V, pin 23 only                                              | -250 | -160  |      | μΑ    |
| Voltage Low (pins 22, 4)        | I <sub>OI</sub> =1mA                                                          |      |       | 0.4  | V     |

## **ELECTRICAL CHARACTERISTICS** (continued)

Unless otherwise specified,  $T_A$ =Operating Temperature Range, VCC=operating range,  $R_{SENSE}$ =1 $\Omega$ ,  $R_{COIL}$ =15 $\Omega$  CONTROL – (pin 18) = VCC/2,  $R_{SFT}$  (pin 5) = 7.5 $K\Omega$ , C1=30pF, Q1=Q2= MJE210.

| PARAMETER                  | CONDITIONS                            | MIN   | TYP | MAX  | UNITS |
|----------------------------|---------------------------------------|-------|-----|------|-------|
| Over-Temperature Detection |                                       |       | H   |      |       |
| T <sub>J</sub> Threshold   |                                       | 150   | 160 | :    | °C    |
| Hysteresis                 |                                       |       | 30  |      | °C    |
| Current Sense Amplifier    |                                       |       |     |      |       |
| Voltage Offset             |                                       |       |     | ±50  | mV    |
| Differential Mode Gain     |                                       | 1.95  | 2   | 2.05 | V/V   |
| Common Mode Gain           |                                       | -44   |     |      | dB    |
| Current Consumption        |                                       | - : - |     | **** |       |
| Pin 21                     | Pin 21 = 5.5V                         |       | 5   | 8    | mA    |
| Pin 1                      | VCC=13.2V, V <sub>PIN16</sub> = VCC/2 |       | 8   | 13   | mA    |
| Pin 8                      | $V_{PIN8} = 13.2V, V_{PIN23} = 5V$    |       | 3.5 | 5    | mA    |

# FUNCTIONAL DESCRIPTION POWER AMPLIFIER

The ML4418 power amplifier circuit is set up as a Howland Current source with a fixed gain of 1/2 or 1/7 (set by driving pin 3 high or low respectively). This architecture yields minimal cross-over distortion while maintaining low output cross conduction currents.

The gain figure refers to the ratio of input voltage to the output voltage seen across  $R_{SENSE}$ . For example, at a 1/2 gain setting, with V(-) input at 2.5V and the V(+) input at 3V, +500mA would flow through the coil using a 0.5 $\Omega$  sense resistor. Under the same conditions with pin 3 low, the current would be 143mA. The ability to change from low to high gain allows more complete utilization of DAC resolution when in the track follow mode.



Figure 1. Power Amplifier Topology

The output stage is designed to provide minimal saturation losses and employs an external PNP transistor for the sourcing drive and an internal saturable NPN to sink current. Sinking saturation drop is typically under 0.4V. Sourcing saturation drop depends on the external transistors used. To avoid oscillation in the output stage, PNP transistors with  $F_{\tau}{\ge}50\text{Mhz}$ . should be used.



Figure 5. Output Saturation Voltage vs. Output Current (Q1 = Q2 = MJE210)



Figure 6. Output Saturation Voltage vs. Output Current (O1 = O2 = BSR31)



Figure 4. Output Current :  $V_{IN}$  = 100 Hz Sine Wave, 2.4V<sub>P-P</sub>, Low Gain Mode ( $V_{PIN3}$ =0), R(SENSE) = 1 $\Omega$ 



Figure 5. Output Current:  $V_{IN}$  = 1 KHz Sine Wave, 2.4 $V_{P.P}$ Low Gain Mode ( $V_{PIN3}$  = 0), R(SENSE) = 1 $\Omega$ 



Figure 6. Retract Source Voltage at Pin 7 vs. R(SET) $I_{VCM}=50mA$ 



Figure 7. Retract Sink Voltage at Pin 12 vs. IVCM=50mA

#### **POWER FAIL DETECT CIRCUIT**

The ML4418 circuit consists of a precision trimmed reference, resistor dividers and an "or function" comparator with hysteresis. The output (open collector) of this circuit appears on pin 22. When either comparator input falls below the 1.5V reference, pin 22 pulls low.

#### RETRACT CIRCUITS

The ML4418 retract circuit provides for spindle EMF energized power fail retraction of the VCM. When pin 23 goes low, pin 4 will pull low, providing a signal which can be delayed for spindle braking. The internal NPN transistor will saturate, pulling SINK B (pin 12) low. This portion of the circuit will function with less than 1V on V(RET). An internal voltage limited pull-up transistor is provided which sources current on pin 7 to the VCM. This circuit will operate reliably down to a V(RET) voltage of around 2.5V, making the ML4418 retract circuit adequate for 12V systems where the spindle motor EMF provided is adequate.

Figure 6 shows the saturation characteristics of the SINK B output  $(R_{SAT}\approx 9\Omega)$  The  $R_{SAT}$  of the pull down transistor does not vary appreciably with V(RET) voltage. Figure 7 shows the voltage sourced at R(SENSE) during Retract vs. R(SET) at various V(RET) input voltages.

#### **CURRENT SENSE AMPLIFIER**

The current sense amplifier in the ML4418 creates a signal referenced to CONTROL – (normally the Vref pin of the system's DAC and ADC) appearing accross a resistor in series with the VCM. Its output is twice the voltage that appears between pins 17 and 7.

## **APPLICATIONS**

#### POWER AMPLIFIER COMPENSATION

Figure 8 below shows the equivalent AC circuit for the current amplifier.



Figure 8. AC Equivalent Circuit for Current Amplifier, Voice Coil Motor (VCM) and Snubber

The amplifier's current bandwidth is limited by  $C_{OUT}$  which varies with the value chosen for  $R_{SENSE}$ 

$$C_{OUT} \approx \frac{1197 \times (C_{COMP} + 3.5pF)}{R_{SENSE}}$$

Where  $C_{COMP}$  is C1 between pins 19 and 20. With no snubber (RS and CS) the bandwidth is limited to.

$$F_{-3dB} = \frac{1}{2\pi} \sqrt{\frac{2.414}{L(M) C(OUT)}}$$

Since this is a second order system with L(M) and C(OUT) forming a resonant circuit, some damping is desirable to reduce ringing in the step response. This is accomplished with a resistive snubber. The optimum value of R(S) occurs when the following condition is met:

$$R(S) = \sqrt{\frac{L(VCM)}{C(OUT)}}$$

For a given C(S), setting R(S) to this value will minimize the ringing in the transient response. Larger values of R(S) will result in more ringing and more bandwidth. Smaller values of R(S) will result in more ringing and less bandwidth.

C(S) (snubber capacitor) values of between 200nF and 1  $\mu F$  are usually necessary to achieve the desired reduction of ringing in the step resonse. At the optimum value of R(S) larger values of C(S) further reduce the ringing but do not affect the bandwidth.

Tuning the current loop response can be easily done simulating the network in figure 8 with a computer simulator (such as SPICE).



Figure 9. ML4418 Used with ML2341 8-Bit Gain Ranging DAC Provides up to 13-Bit Effective Resolution

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE<br>RANGE | PACKAGE |  |  |
|-------------|----------------------|---------|--|--|
| ML4418CS    | 0°C to +70°C         | \$20W   |  |  |



## **ML4420**

## **Enhanced Sensorless BLDC Motor Controller**

## **GENERAL DESCRIPTION**

The ML4420 motor controller provides complete commutation for delta or wye wound Brushless DC (BLDC) motors without the need for signals from Hall Effect Sensors to indicate rotor position. It senses the back EMF of the motor windings (no neutral required) to determine the proper commutation phase sequence using PLL techniques. The ML4420 uses a patented Back-EMF sensing technique which will commutate virtually any 3-phase BLDC motor and is insensitive to PWM noise and motor snubbing circuitry.

The ML4420 controls the motor current with a constant off-time PWM or with a microprocessor controlled constant frequency PWM input. The velocity loop can be controlled with an external microprocessor or through an analog feedback loop. An accurate, jitter-free, VCO output is provided, equal to the commutation frequency of the motor. The ML4420 modulates the gates of external N-channel power MOSFETs to regulate the motor current and directly drives the P-channel MOSFETs. The ML4420 supports enhancements like a blanker circuit to prevent false retriggering of the one shot during a motor current spike and circuitry to ensure that there is no shoot through in any state.

The start-up algorithm consists of measuring a fixed VCO frequency and externally ramping the commutation clock until it is equal to the VCO frequency. The timing of the start-up sequencing is determined by the microprocessor thus allowing the optimization for a wide range of motors and inertial loads.

## **FEATURES**

- Less than 200mW power dissipation
- Patented Back-EMF commutation technique provides jitterless torque for minimum "spin-up" time
- PWM motor current control
- Microprocessor based start-up algorithm allows for optimized start-up sequencing, speed control and support for variable motor loads
- Back-EMF comparator output senses motor rotation after power fail for fast re-lock after brownout
- Onboard power fail detect monitor
- Onboard motor braking circuit allows braking on command
- Drives external N-ch & P-ch FETs
- Enhanced version of the ML4410 & ML4411

## **BLOCK DIAGRAM**



## **PIN CONFIGURATION**



## PIN DESCRIPTION

| PIN  | NAME               | FUNCTION                                                                                | PIN | NAME               | FUNCTION                                                                                                        |
|------|--------------------|-----------------------------------------------------------------------------------------|-----|--------------------|-----------------------------------------------------------------------------------------------------------------|
| 1    | I <sub>SENSE</sub> | Motor current sense input                                                               | 17  | RESET              | Input which holds the VCO off and                                                                               |
| 2    | P1                 | Drives the external P-Channel transistor driving motor PH1                              |     |                    | sets the IC to the RESET condition (refer table 1)                                                              |
| 3    | P2                 | Drives the external P-Channel transistor driving motor PH2                              | 18  | PWR FAIL           | A "0" output indicates 5V or 12V is under-voltage. This is an open collector output with a $4.5k\Omega$ pull-up |
| 4    | P3                 | Drives the external P-Channel                                                           |     |                    | to +5V                                                                                                          |
| 5    | $V_{CC}$           | transistor driving motor PH3  12V power supply. Terminal which is sensed for power fail | 19  | ENABLE E/A         | A "0" logic input enables the error<br>amplifier and closes the Back-EMF<br>feedback loop (refer table 1)       |
| 6    | $C_{BRK}$          | Capacitor which stores energy to                                                        | 20  | RC ,               | VCO loop filter components (V <sub>RC</sub> )                                                                   |
|      |                    | charge N-Channel MOSFETs for braking with power off                                     | 21  | I <sub>LIMIT</sub> | Sets the threshold for the PWM comparator                                                                       |
| 7    | R <sub>BRK</sub>   | External resistor to C <sub>BRK</sub> to drive NMOS during braking                      | 22  | PH1                | Motor Terminal 1                                                                                                |
| 8    | +5V                | 5V power supply input                                                                   | 23  | PH2                | Motor Terminal 2                                                                                                |
|      | N1, N2 N3          | Drives the external N-channel                                                           | 24  | PH3                | Motor Terminal 3                                                                                                |
| 3-11 | 111,112113         | MOSFETs for PH1, PH2, PH3                                                               | 25  | BRAKE              | A "0" activates the braking circuit                                                                             |
| 12   | PWM                | TTL input of PMW signal                                                                 | 26  | Cos                | Timing capacitor to GND and resistor                                                                            |
| 13   | VCO/CMCLK          | Logic Output from VCO serves as an input pin for the commutation clock                  |     |                    | to +5V, for fixed off-time PWM current control                                                                  |
|      |                    | used in start-up sequencing                                                             | 27  | DIS PWR            | A logic 0 on this pin turns off the N                                                                           |
| 14   | V <sub>CC</sub> 2  | 12V power and power for the braking function                                            |     |                    | and P outputs and causes the TACH comparator output to appear on TACH OUT                                       |
| 15   | $C_{VCO}$          | Timing capacitor for VCO                                                                | 28  | GND                | Signal and Power Ground                                                                                         |
| 16   | TACH               | Logic Output from TACH comparator                                                       |     |                    |                                                                                                                 |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| device operation is not implied.                     |               |
|------------------------------------------------------|---------------|
| Supply Voltage (V <sub>CC</sub> , V <sub>CC</sub> 2) | 14V           |
| Output Current (P1, P2, P3, N1, N2, N3)              | ±150mA        |
| Logic Inputs                                         |               |
| (RESET, PWR FAIL, BRAKE)                             | 0.3 to 7V     |
| Junction Temperature                                 | 150°C         |
| Storage Temperature Range                            | 65°C to 150°C |
| Lead Temperature (Soldering 10 sec.)                 | 150°C         |
| Thermal Resistance (θ <sub>IA</sub> )                | 60°C/W        |
|                                                      |               |

## **OPERATING CONDITIONS**

| Temperature Range              | 0°C to 70°C                         |
|--------------------------------|-------------------------------------|
| V <sub>CC</sub>                |                                     |
| +12V                           | 12V ± 10%                           |
| +5V                            | 5V ± 10%                            |
| I Control Voltage Range (VCO/C | MCLK, I <sub>LIMIT</sub> ) 0V to 7V |
| V <sub>CC</sub> 2              | 11.6V ± 10%                         |
|                                |                                     |
|                                |                                     |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, T A = Operating Temperature Range, V C = 12V, V C = 11.6V, R SENSE = 1 $\Omega$ , C V = 0.01  $\mu$ F, C = 0.001  $\mu$ F, R = 0.001  $\mu$ F, R = 10k $\Omega$  (Note 1)

| SYMBOL          | PARAMETER                     | CONDITIONS                            | MIN  | TYP      | MAX         | UNITS |
|-----------------|-------------------------------|---------------------------------------|------|----------|-------------|-------|
| Oscillator (    | VCO)                          |                                       |      | <u> </u> |             |       |
|                 | Frequency vs. V <sub>RC</sub> | 1∨ ≤ V <sub>RC</sub> ≤ 10∨            |      | 300      |             | Hz/V  |
|                 | Frequency                     | V <sub>VCO</sub> = 6V                 | 1450 | 1800     | 2150        | Hz    |
|                 |                               | Reset mode                            | 70   | 140      | 210         | Hz    |
| Sampling A      | mplifier (Note 2)             | · · · · · · · · · · · · · · · · · · · |      |          | J           |       |
|                 | V <sub>RC</sub>               | State R                               | 400  | 500      | 600         | mV    |
|                 | I <sub>RC</sub>               | State A, V <sub>PH2</sub> = 4V        | 30   | 50       | 70          | μА    |
|                 |                               | State A, $V_{PH2} = 6V$               | -13  | 2        | 13          | μА    |
|                 |                               | State A, V <sub>PH2</sub> = 8V        | -70  | -50      | -30         | μА    |
| Motor Curr      | ent Control                   |                                       |      |          | :           |       |
|                 | I <sub>SENSE</sub> Gain       | V <sub>PIN21</sub> = 2.5V             | 4.5  | 5        | 5.5         | V/V   |
|                 | One Shot off time             |                                       | 8    | 12       | 16          | μS    |
| Power Fail      | Detection Circuit             | · · · · · · · · · · · · · · · · · · · | 1.25 |          |             |       |
|                 | 12V Threshold                 |                                       | 8.6  | 9.3      | 10.5        | V     |
| •               | Hysteresis                    |                                       |      | 150      |             | mV    |
|                 | 5V Threshold                  |                                       | 3.8  | 4.25     | 4.5         | V     |
|                 | Hysteresis                    |                                       |      | 70       |             | mV    |
| Logic Input     | \$                            |                                       |      |          |             |       |
| V <sub>IH</sub> | Voltage High                  |                                       | 2    |          |             | V     |
| V <sub>IL</sub> | Voltage Low                   |                                       |      |          | 0.8         | V     |
| I <sub>IH</sub> | Current High                  | V <sub>IN</sub> = 2.7V                | -300 | 1        | 300         | μА    |
| lıL             | Current Low                   | V <sub>IN</sub> = 0.4V                | -150 | 0        | 150         | μА    |
| Braking Cir     | cuit                          |                                       |      | 1        | <del></del> |       |
|                 | Brake Active Threshold        |                                       | 1.0  | 1.4      | 1.8         | V     |
|                 | Pin 25 Bias Current           | V <sub>PIN25</sub> = 0V               | -10  | 0.3      | 10          | μА    |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL                   | PARAMETER                    | CONDITIONS                | MIN                      | TYP                     | MAX                      | UNITS |
|--------------------------|------------------------------|---------------------------|--------------------------|-------------------------|--------------------------|-------|
| Outputs (I <sub>LI</sub> | <sub>MIT</sub> = 2.5V)       |                           |                          |                         |                          |       |
|                          | I <sub>P</sub> Low           | $V_P = 2V$                | 0.5                      |                         | 1.2                      | mA    |
|                          | V <sub>P</sub> High          | $I_P = -10 \mu A$         | V <sub>CC</sub> 2 – 1V   |                         | V <sub>CC</sub> 2        | V     |
|                          | P3 Comparator Threshold      |                           | V <sub>CC</sub> 2 – 3.6V |                         | V <sub>CC</sub> 2 – 1.9V | ٧     |
|                          | V <sub>N</sub> High          | V <sub>PIN1</sub> = 0V    | V <sub>CC</sub> - 3.2    | 10                      | V <sub>CC</sub> – 1.2    | · V   |
|                          | V <sub>N</sub> Low           | I <sub>N</sub> = 1mA      | 0                        | 0.2                     | 0.7                      | V     |
| V <sub>OL</sub>          | LOGIC Low                    | $I_{OUT} = 0.4 \text{mA}$ |                          |                         | 0.5                      | V     |
| V <sub>OH</sub>          | VCO/TACH                     | I <sub>OUT</sub> = 100μA  | 2.4                      |                         | 6                        | V     |
| V <sub>OH</sub>          | POWER FAIL                   | I <sub>OUT</sub> = 10μA   | V <sub>PIN8</sub> – 0.2  | V <sub>PIN8</sub> – 0.1 | V <sub>PIN8</sub>        | V     |
| Supply Curi              | rents (N and P outputs open) |                           |                          |                         |                          |       |
|                          | 5V Current                   |                           | 8                        | 16                      | 25                       | mA    |
|                          | V <sub>CC</sub> Current      |                           | 0.5                      | 1                       | 2                        | mA    |
|                          | V <sub>CC</sub> 2 Current    |                           | 6                        | 8                       | 16                       | mA    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.

Note 2: For explanation of states, see Figure 5 and Table 1.

# SUMMARY OF ENHANCEMENTS IN ML4420 OVER THE ML4411

- Lower power dissipation, 200mW versus 450mW in the ML4411.
- Accurate and customized start-up by using commutation clock provided by the microprocessor instead of relying on I<sub>RAMP</sub> as in the ML4411.
- True braking function which is biased by TOB, to allow braking block to work under a power loss situation.
- ML4420 adds hysteresis into braking comparator to accelerate the transition as soon as the (Vth) threshold is reached.
- 5. ML4420 adds comparator to prevent the PMOS from coming "ON" when the braking is active.
- ML4420 adds active pull-up to the P output to replace the resistor pull-up in ML4411.
- ML4420 enhances pull-down capability to the N output to prevent injected shoot through (only 3mA in the ML4411).
- 8. ML4420 adds comparator to prevent P3 N3 shoot through during reset to state A transition.
- The one-shot accuracy in the ML4420 is improved over the ML4411's.
- ML4420 adds a blanker circuit to one-shot to prevent it from false triggering which occurrs when large starting currents cause noise coupling to the chip.
- 11. Directly controls speed through external PWM input.

## **FUNCTIONAL DESCRIPTION**

The ML4420 provides closed-loop commutation for 3-phase brushless motors. To accomplish this task, a VCO, Integrating Back-EMF Sampling error amplifier and sequencer form a phase-locked loop, locking the VCO to the back-EMF of the motor. The IC also contains circuitry to control motor current with either constant frequency or constant off-time PWM modes. Braking and power fail detection functions are also provided on chip. The ML4420 is designed to drive external power transistors (N-channel sinking transistors and P-Channel sourcing transistors) directly.

Start-up sequencing and motor speed control are accomplished by a microcontroller. Speed sensing is accomplished by monitoring the output of the VCO, which will be a signal, phased-locked to the commutation frequency of the monitor.

#### BACK-EMF SENSING AND COMMUTATOR

The ML4420 contains a patented back-EMF sensing circuit which samples the phase which is not energized (Shaded area in figure 2 below) to determine whether to increase or decrease the commutator (VCO) frequency. A late commutation causes the error amplifier to charge the filter (RC) on pin 20, increasing the VCO input while early commutation causes pin 20 to discharge. Analog speed control loops can use Pin 20 as a speed feedback voltage.

The input impedance of the three PH inputs is about  $8k\Omega$  to GND. When operating with a higher voltage motor, the PH inputs should be divided down in voltage so that the maximum voltage at any PH input does not exceed  $V_{CC}$ .



Figure 1. Back-EMF sensing block diagram



Figure 2. Typical motor phase waveform with Back-EMF superimposed (ideal commutation)

#### **VCO AND PHASE DETECTOR CALCULATIONS**

The VCO should be set so that at the maximum frequency of operation (the running speed of the motor) the VCO control voltage will be no higher than 6V. The VCO maximum frequency will be:

$$F_{MAX} = 0.05 \times POLES \times RPM$$

where POLES is the number of poles on the motor and RPM is the maximum motor speed in Revolutions Per Minute.

The minimum VCO gain derived from the specification table (using the minimum  $F_{VCO}$  at  $V_{VCO} = 6V$ ) is:

$$K_{VCO(MIN)} = \frac{2.42 \times 10^{-6}}{C_{VCO}}$$

Assuming that the  $V_{VCO(MAX)} = 6V$ , then

$$C_{VCO} = \frac{9.5 \times 2.42 \times 10^{-6}}{F_{MAX}}$$

or

$$C_{VCO} = \frac{460}{POLES \times RPM} \mu F$$



Figure 3. VCO Output Frequency vs. V<sub>VCO</sub>



Figure 4. Back EMF Phase Lock Loop Components

Figure 4 above shows the transfer function of the Phase Lock Loop with the phase detector formed from the sampled phase through the Gm amplifier with the loop filtered formed by R,  $C_1$ , and  $C_2$ .

The impedance of the loop filter is

$$Z_{RC}(s) = \frac{1}{C_1 s} \frac{(s + \omega_{LEAD})}{(s + \omega_{LAG})}$$

Where the lead and lag frequencies are set by:

$$\omega_{LEAD} = \frac{1}{RC_2}$$

$$\omega_{LAG} = \frac{C_1 + C_2}{RC_1C_2}$$

#### **START-UP SEQUENCING**

When the motor is at rest, it is generating no back-EMF. Because a back-EMF signal is required for closed loop commutation, the motor must be started "open-loop" until a velocity sufficient to generate some back-EMF is attained. The following steps are a typical procedure for starting a motor which is at rest. It is possible to determine if the motor is running by polling the TACH OUT with power disabled (DIS PWR = low).

- STEP 1 The IC is held in reset state until the platters are steady by setting RESET and ENABLE E/A to a '1', with full power applied to the winding (see figure 5). This aligns the rotor to a position which is 30° (electrical) before the center of the first commutation state. RC is held at 0.5V internally. Microprocessor needs to measure VCO frequency by setting DIS PWR to a '1' and then store it.
- STEP 2 Setting RESET to a '0' and ENABLE E/A to a '1' holds the IC in a ramping state. Microprocessor sends starting commutation clock to VCO/CMCLK which is an input pin in this state. This clock frequency is gradually increasing until it reaches the VCO frequency previously stored in Step 1.
- STEP 3 As soon as commutation clock reaches the VCO frequency of Step 1, ENABLE E/A is switched to "O" while RESET remains 'O'. Now the PLL is closed and the VCO is locked to the Back EMF. VCO/CMCLK becomes an output pin. Thus the commutation clock from the microprocessor should be held in tri-state.

Table 1 Commutation, Braking and PLL States

|        |     | INPUT |     |     |     |     |          |
|--------|-----|-------|-----|-----|-----|-----|----------|
| STATE  | N1  | N2    | N3  | P1  | P2  | P3  | SAMPLING |
| R OR 0 | OFF | ON    | OFF | ON  | OFF | ON  | N/A      |
| Α      | OFF | OFF   | ON  | ON  | OFF | OFF | PH2      |
| В      | OFF | OFF   | ON  | OFF | ON  | OFF | PH1      |
| С      | ON  | OFF   | OFF | OFF | ON  | OFF | PH3      |
| D      | ON  | OFF   | OFF | OFF | OFF | ON  | PH2      |
| E      | OFF | ON    | OFF | OFF | OFF | ON  | PH1      |
| F      | OFF | ON    | OFF | ON  | OFF | OFF | PH3      |

**Table 2 Start-up Sequence** 

| STATE | ENABLE | RESET | RC               | VCO                            | COMMUTATOR                        |  |  |
|-------|--------|-------|------------------|--------------------------------|-----------------------------------|--|--|
| RESET | 1      | 1     | 0.5V             | RUNNING<br>PER V <sub>RC</sub> | IN RESET STATE                    |  |  |
| RAMP  | 1      | 0     | 0.5V             | PRESET                         | CLOCKED FROM<br>COMMUTATION CLOCK |  |  |
| RUN   | 0      | 0     | DRIVEN BY<br>PLL | RUNNING<br>PER V <sub>RC</sub> | SEQUENCED BY<br>VCO               |  |  |
| BRAKE | 0      | 1     | Х                | X                              | x                                 |  |  |



Figure 5. Start up sequencing (from stop)



Figure 6. Typical Start-up Sequence

Using this technique, some reverse rotation is possible. The maximum amount of reverse rotation is 360/N, where N is the number of poles. For an 8 pole motor, 45° reverse rotation is possible.

#### **PWM CURRENT CONTROL**

To facilitate speed control, the ML4420 has a PWM input pin to receive a constant frequency PWM signal generated from an external speed control loop.

The ML4420 also includes a current mode constant off-time PWM circuit. When motor current builds to the threshold set on  $I_{\text{LIMIT}}$  input, a one-shot is fired whose timing is set by  $C_{OS}$  and  $R_{OS}$  where

$$t_{OFF} = 1.3 \times R_{OS} \times C_{OS}$$

The I<sub>SENSE</sub> input pin should be kept below 1V. If I<sub>SENSE</sub> goes above 1V, a bias current of about  $-300\mu A$  will flow out of I<sub>SENSE</sub> and the N outputs will be inhibited. Bringing I<sub>SENSE</sub> below 0.7V returns the bias current to its normal level For this reason, the noise filter resistor on the I<sub>SENSE</sub> pin (1k $\Omega$  on Figure 8) should be less than 1.5k $\Omega$ .

The noise filter time constant should be great enough to filter the leading edge current spike when the N-FETs turn on but small enough to avoid excessive phase shift in the I<sub>SENSE</sub> signal.

#### **OUTPUT DRIVERS**

The motor's source drivers (P1 thru P3) are NPN emitter followers. N3 is inhibited until P3 is within 3V (typ) of V<sub>CC</sub>2. Drivers N1 through N3 are totem-pole outputs capable of sinking 10mA. Switching noise in the external MOSFETs is reduced by an internal  $4k\Omega$  resistor in series with the sourcing NPN to form an RC time constant with the N-Channel gate capacitance.

#### BRAKING

As shown in Figure 7, the braking circuit pulls the Nchannel MOSFET Gates high when the BRAKE pin falls below a 2 × Vbe threshold (Vth). After a power failure, CDIY is discharged slowly through RDIY providing a delay for retract to occur before the braking circuit is activated. The P-channel MOSFETs are turned off well before braking occurs. As soon as the Vth threshold is reached, the braking comparator with hysteresis will accelerate the transition and tri-state the N-channel buffer (B1, refer Figure 7) before C<sub>BRK</sub> dump charges into the N-channel Gates. This is to ensure that no charge from CBRK is lost through the pull-down transistors in B1, (Figure 7). The C<sub>BRK</sub> will continue charging the N-channel Gates, to ensure braking, even when V<sub>CC</sub>2 (motor BEMF rectified through the MOSFET body diode), drops due to the braking process. An external signal could be used to brake the motor. To accomplish this set RESET = '1', ENABLE E/A = '0'. This will pull pin 26 below the threshold to activate the braking circuit.



Figure 7. PWM Current Control, Gate Drive and Braking Circuits

#### **APPLICATIONS**

Figure 8 shows a typical application of the ML4420 in a hard disk drive spindle control. The timing needed to start the motor in most applications would be generated by a microcontroller.

Speed control can be accomplished either by:

- Sensing the VCO OUT frequency with a Microcontroller and adjusting the duty cycle of PWM signal sending into PWM pin.
- 2. Using analog circuitry for speed control. (Figure 9)

#### **OUTPUT STAGE HINTS**

In the circuit in Figure 8; Q1, Q2 and Q3 are IRFR9024 or equivalent. Q4, Q5 and Q6 are IRFR024 or equivalent. New MOSFET packaging technology such as the Little Foot® series may decrease the PC board space. These

packages, however have much lower thermal inertia and dissipation capabilities than the larger packages, and care should be taken not to exceed their rated current and junction temperature.

Since the output section in a full bridge application consists of three half-H switches, cross-conduction can occur. Cross conduction is the condition where an N-FET and P-FET in the same phase of the bridge conduct simultaneously. This could happen under two conditions (see Figure 10):

 When transitioning from mode 0 to mode A (see table 1) P3 goes from on to off at the same time N3 goes from off to on. If P3 turns off slowly and N3 turns on quickly, cross conduction may occur. This condition has been prevented inside the IC on the ML4420 through the addition of comparator A6 on the P3 output (Figure 7).

- When the MOSFET in the same phase switches on gate current flows due to capacative coupling of current through the MOSFET's drain to gate capacitance. This could cause the MOSFET that was off to be turned on.
- 3. In condition 2 above, the P-channel MOSFET is pulled up inside the ML4420 by a NPN follower with base pulled up to  $V_{CC}2$  via  $16k\Omega$ . If the current through  $C_{DCP}$  is greater than the  $Vth_{PMOS}/16k\Omega$ /Beta NPN, when the N-FET turns ON, the P-FET could be turned ON simultaneously, causing cross-conduction. The same mechanism can be applied to N-FET when

P-FET is turned ON. The ML4420 is designed to take care of both the cases through slow turn-on, fast turn-off schemes ie P-FET Gate is pulled down by an 800 $\mu$ A current source and the N-FET Gate is charged up by an emitter follower in series with 4k $\Omega$ .

Figure 10 shows the output stages and the parasitic drain to gate capacitance ( $C_{DGP}$  and  $C_{DGN}$ ) which has the potential to cause cross-conduction. The diode D1 shown, may be needed for high power applications to limit the negative current pulled (through  $C_{DGN}$ ) out of the substrate diode in the ML4420 when P-FET turns off.



Figure 8. ML4420 Typical Application



Figure 9. Voltage Controller PWM Generator



Figure 10. Causes of Cross-conduction



Figure 11. ML4420 Unipolar Drive Application

#### **UNIPOLAR OPERATION**

Unipolar mode offers the potential advantage of lower motor drive cost by only requiring the use of 3 transistors to drive the motor. The ML4420 will operate in unipolar mode (Figure 11) provided the following precautions are taken:

- 1. The IC supplies should not exceed 12V + 10%.
- The phase pins on the IC should not exceed the supply voltage.

In unipolar operation, the motor's windings must be allowed to drive freely to:

$$V_{\Phi(MAX)} = V_{SUPPLY (MAX)} + V_{EMF (MAX)}$$

Therefore, there can be no diodes to clamp the inductive energy to  $V_{SUPPLY}$ . This energy must be clamped, however, to avoid an over-voltage condition on the MOSFETs and other components. Typically, a  $V_{CLAMP}$  voltage is created to provide the clamping voltage. (Figure 12)

The circuit in Figure 11 is designed to minimize the external components necessary, at some compromise to performance. The three resistors from the motor phase

windings to the PH inputs work with the ML4420's  $5k\Omega$  internal resistance to ground to divide the motor's phase voltage down, providing input signals that do not exceed 12V. This circuit uses analog speed regulation. The "one shot" circuitry to time the reset is replaced by a diode and RC delay from the rising edge or the  $\overline{POWERFAIL}$  signal. The error amplifier is left enabled continuously since at low speeds its current contribution is negligible. The current injected into the loop filter must be greater than the leakage current from the phase detector amplifier for the motor to start reliably.

#### HIGHER VOLTAGE MOTOR DRIVE

To drive a higher voltage motor, the same precautions regarding ML4420 voltage limitations as were outlined for Unipolar drive above should be followed. Figures 13–15 provide several methods of translating the ML4420's P outputs to drive a higher voltage.

#### **ADDITIONAL INFORMATION**

For additional design and applications information refer to the ML4425/26 datasheet and Application Note 43.



Figure 12. Dissipative Clamping Technique



Figure 14. High Voltage Translation using "Composite" PNP Power Transistor



Figure 13. High Voltage Translation using PNP Power Transistor



Figure 15. High Voltage Translation with NPN Darlington



# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |  |
|-------------|-------------------|-------------------|--|
| ML4420CS    | 0°C to 70°C       | 28-PIN SOIC (S28) |  |



# Servo Demodulator

# **GENERAL DESCRIPTION**

The ML4431 provides all of the analog circuitry necessary for the demodulation of di-bit servo signal information in Winchester disk drives. It interfaces to the servo head preamp and provides quadrature position signal outputs for the servo controller circuitry.

The ML4431 includes a high-performance 592-type input amplifier and differential AGC circuit. External logic is designed to meet the needs of the particular servo system utilizing the VCO and Charge Pump to create a PLL time base for Peak Detector gating. The SYNC output provides servo channel timing information for the logic.

The ML4431 has an ECL-type VCO, with an internal ECL-to-TTL converter for simplified interfacing.

The ML4431, when combined with the ML4402 Servo Driver, the ML4403, ML4413 Servo Controller and the ML4404 Trajectory Generator, provides a flexible closed-loop servo control system.

#### **FEATURES**

- Combines all analog di-bit demodulation circuitry
- Logic track-type switching can be used to minimize demodulator offset
- Exponential AGC characteristics makes AGC settling independent of input step size
- External loop compensation of analog blocks
- External digital circuitry allows flexible pattern format
- On-chip band gap voltage reference eliminates external referencing
- Operates from 5V and 12V power supplies
- Programmable Peak Detector Discharge Current
- Digitally-controlled AGC set point
- TTL output VCO
- AGC Sense switchable to "POSA only" or both "POSA and POSB"
- Compatible with Micro Linear's ML4403, ML4413 Servo Controller, ML4402 Servo Driver and ML4404 Trajectory Generator

## **BLOCK DIAGRAM**



# **PIN CONNECTIONS**

## ML4431 32-Pin PCC



# **PIN DESCRIPTION**

| PIN NO. | NAME  | FUNCTION                                                | PIN NO. | NAME      | FUNCTION                                                                                         |
|---------|-------|---------------------------------------------------------|---------|-----------|--------------------------------------------------------------------------------------------------|
| 1       | TP    | Composite test point, normally left unconnected.        | 18      | AGCSW     | Selects between "POSA only" or "POSA and POSB" AGC sense                                         |
| 2       | FDEC  | Charge pump frequency decrement input.                  |         |           | operation. Logic "0" selects "POSA only" operation. Logic "1" selects "POSA and POSB" operation. |
| 3       | FINC  | Charge pump frequency increment input.                  | 19      | CAP1      | Peak detector 1 capacitor.                                                                       |
| 4       | FLTR  | PLL loop compensation terminal.                         | 20      | CAP2      | Peak detector 2 capacitor.                                                                       |
| 5       | +5V   | +5V supply.                                             | 21      | CAP3      | Peak detector 3 capacitor.                                                                       |
| 6       | VCOI  | VCO input.                                              | 22      | CAP4      | Peak detector 4 capacitor.                                                                       |
| 7       | VCOP  | VCO positive output, for capacitive feedback to VCOI.   | 23      | GATE1     | Peak detector 1 gate input (TTL)<br>Logic "1" enabled, "0" disabled.                             |
| 8       | VCON  | VCO negative output, drives resistive feedback to VCOI. | 24      | GATE2     | Peak detector 2 gate input (TTL)<br>Logic "1" enabled, "0" disabled.                             |
| 9       | GND   | Ground.                                                 | 25      | GATE3     | Peak detector 3 gate input (TTL)<br>Logic "1" enabled, "0" disabled.                             |
| 10      | SYNC  | SYNC pulse output.                                      | 26      | GATE4     | Peak detector 4 gate input (TTL)                                                                 |
| 11      | PWM   | PWM DAC input to adjust AGC                             |         |           | Logic "1" enabled, "0" disabled.                                                                 |
| 12      | VAGC  | set point.  AGC gain reference voltage input.           | 27      | PKDECAY   | Sets peak detector discharge current.                                                            |
| 13      | CAGC  | External capacitor to set AGC                           | 28      | +12V      | +12V supply.                                                                                     |
|         |       | response.                                               | 29      | $V_{REF}$ | Voltage reference output.                                                                        |
| 14      | GAIN1 | Input amplifier gain adjusting RC terminal 1            | 30      | POSA      | Position output A.<br>POSA = Peak Detector 1 – Peak                                              |
| 15      | INX   | X input into input amplifier.                           |         |           | Detector 2                                                                                       |
| 16      | INY   | Y input into input amplifier.                           | 31      | POSB      | Position output B.                                                                               |
| 17      | GAIN2 | Input amplifier gain adjusting RC terminal 2.           |         |           | POSA = Peak Detector 3 – Peak<br>Detector 4                                                      |
|         |       |                                                         | 32      | CDC       | External capacitor terminal to set DC restore response.                                          |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Power Supply Voltage Range, V <sub>CC</sub>                           | 1 |
|-----------------------------------------------------------------------|---|
| Input Voltages:                                                       |   |
| GAIN1, GAIN20.3 to 8V                                                 | 1 |
| C <sub>AGC</sub> 0.3 to 7.0V                                          | 1 |
| V <sub>AGC</sub> PWM, VCOI0.3 to 5.3V                                 | ′ |
| CAP1, CAP2, CAP3, CAP40.3 to 10V                                      | 1 |
| GATE1, GATE2, GATE3, GATE4, VCOP0.3 to 7.5V                           | , |
| INX, INY, VCON, FINC, FDEC, C <sub>DC</sub> , C <sub>AGC</sub> , FLTR |   |
| 0.3 to V <sub>CC</sub> +0.3V                                          |   |
| $\theta_{\text{JA}}$ for PLCC-32≈60°C/Wat                             | t |
| Storage Temperature Range65°C to +150°C                               |   |
| Junction Temperature (T <sub>IMAX</sub> ) 150°C                       | : |
| Lead Temperature (Soldering, 10 sec) 260°C                            | : |

# **OPERATING CONDITIONS**

| Temperature Range 0°C to 70°C                                        | c  |
|----------------------------------------------------------------------|----|
| Supply Voltage $V_{(+12V)}$                                          | %  |
| Supply Voltage $V_{(+5V)}$                                           | %  |
| Input Coupling Capacitance (C <sub>I</sub> ) 0.01µ                   | ιF |
| Input Amp Gain Capacitance (C <sub>G</sub> ) 0.047µ                  | ıF |
| Input Amp Gain Resistance (R <sub>G</sub> )                          | Ω  |
| AGC Response Compensation Capacitance (C <sub>A</sub> ) 0.018µ       | ιF |
| Composite DC Restore Capacitance (C <sub>D</sub> ) 0.018µ            | ιF |
| PLL Compensation Components:                                         |    |
| C <sub>CP1</sub> 0.1 $\mu$                                           |    |
| $C_{CP2}$ 1 $\mu$                                                    | ιF |
| R <sub>CP</sub> 9100                                                 | Ω  |
| VCO Components:                                                      |    |
| C <sub>V</sub> 39p                                                   | ıF |
| R <sub>V</sub> 1500Ω                                                 | Ω  |
| RL 6800                                                              | Ω  |
| Peak Detector Capacitance (CAP1 thru CAP4) 270p                      | ıF |
| On track Base-to-Peak Voltage at pin TP 1.75                         |    |
| V <sub>GA</sub> Gain Control Voltage (at pin C <sub>AGC</sub> ) ≈2.4 | ٧  |
| R <sub>SET</sub>                                                     | Ω  |
|                                                                      |    |

## **ELECTRICAL CHARACTERISTICS**

The following specifications apply over the recommended operating conditions of  $T_A$  = 0°C to 70°C,  $V_{(+12V)}$  = 10.8 to 13.2V,  $V_{(+5V)}$  = 4.5 to 5.5V,  $V_{VAGC}$  = 4.0V, and external components as recommended above, unless otherwise specified (See Note 1)

| SYMBOL                             | PARAMETER                                                          | CONDITIONS                                   | MIN  | ТҮР                       | MAX  | UNITS |
|------------------------------------|--------------------------------------------------------------------|----------------------------------------------|------|---------------------------|------|-------|
| Power Supp                         | ły                                                                 |                                              |      |                           |      |       |
| I <sub>+12</sub>                   | Supply Current                                                     | V <sub>+12</sub> = 12V, V <sub>+5</sub> = 5V |      | 73                        | 51   | mA    |
| I <sub>+5</sub>                    | Supply Current                                                     | V <sub>+12</sub> = 12V, V <sub>+5</sub> = 5V |      | 37                        | 47   | mA    |
| TTL Inputs F                       | FINC, FDEC, GATE1, GATE2, GATE3, GATE4, PW                         | /M, AGCSW                                    |      |                           |      |       |
| V <sub>IH</sub>                    | High Level Input Voltage                                           |                                              | 2.0  |                           |      | V     |
| $V_{IL}$                           | Low Level Input Voltage                                            |                                              |      |                           | 0.8  | V     |
| I <sub>IH</sub>                    | High Level Input Current                                           | V <sub>IH</sub> = 2.4V                       | -1   |                           | 30   | μΑ    |
| I <sub>IL</sub>                    | Low Level Input Current                                            | V <sub>IL</sub> = 0.4V                       | -20  |                           | 1    | μΑ    |
| SYNC Outpo                         | ut                                                                 |                                              |      |                           |      |       |
| V <sub>OL</sub>                    | Low Level Output Voltage                                           | I <sub>OL</sub> = 1.6mA                      | 0    | 0.35                      | 0.5  | V     |
| V <sub>THR</sub>                   | Positive going input threshold                                     |                                              |      | V <sub>REF</sub> +0.9     |      | V     |
| $V_{THF}$                          | Negative going input threshold                                     |                                              |      | V <sub>REF</sub>          |      | V     |
| t <sub>PD</sub> ±                  | Propagation Delay Rising, Falling                                  | RL = 2k, C <sub>L</sub> = 15pF               |      | 50                        |      | ns    |
| VCON Outp                          | out                                                                |                                              |      |                           |      |       |
| V <sub>OH</sub>                    | High Level Output Voltage                                          | I <sub>OH</sub> = 50μA                       | 2.4  |                           |      | V     |
| V <sub>OL</sub>                    | Low Level Output Voltage                                           | I <sub>OL</sub> = 1.6mA                      | 0    |                           | 0.5  | V     |
| VCO and C                          | harge Pump Section                                                 |                                              |      |                           |      |       |
| I <sub>BIAS</sub>                  | V <sub>COI</sub> Input Bias Current                                |                                              | 0    | 20                        | 50   | μΑ    |
| I <sub>CH</sub> , I <sub>DIS</sub> | FLTR Charge and Discharge Current                                  |                                              | 330  | 450                       | 590  | μΑ    |
| I <sub>CH</sub> /I <sub>DIS</sub>  | FLTR Charge/Discharge Ratio                                        |                                              | 0.95 | 1.00                      | 1.05 | μΑ/μΑ |
| I <sub>OFF</sub>                   | FLTR OFF State Current                                             | FINC = 2.0, FDEC = 0.8                       | 0    | 25                        | 50   | nA    |
| F <sub>MAX</sub>                   | MAX VCO Frequency to Maintain<br>+ and – 5% Control Range (Note 3) |                                              | 20   |                           |      | MHz   |
| V <sub>QH</sub> (FLTR)             | Charge Pump Maximum Voltage                                        |                                              |      | V <sub>(+12V)</sub> -1.2V |      | V     |
| V <sub>QL</sub> (FLTR)             | Charge Pump Minimum Voltage                                        |                                              |      | 1.0                       |      | V     |

# **ELECTRICAL CHARACTERISTICS** (Continued)

The following specifications apply over the recommended operating conditions of  $T_A$  = 0°C to 70°C,  $V_{(+12V)}$  = 10.8 to 13.2V,  $V_{(+5V)}$  = 4.5 to 5.5V,  $V_{AGC}$  = 4.0V, and external components as recommended above, unless otherwise specified (See Note 1)

| SYMBOL                           | PARAMETER                                                                               | CONDITIONS                                                                                    | MIN  | TYP  | MAX  | UNITS  |
|----------------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------|------|------|--------|
| VCO and C                        | Charge Pump Section (Continued)                                                         |                                                                                               |      | -    |      |        |
| F <sub>VCO</sub>                 | VCO Frequency Range (Note 3)                                                            | $T_A = 25^{\circ}C, V_{+5} = 5V, V_{FLTR} = 6V, C_V = 30pF, R_V = 3.74K\Omega$ , see figure 1 | 9.7  | 10.0 | 10.3 | MHz    |
| K <sub>VCO</sub>                 | VCO Voltage to Frequency Factor                                                         |                                                                                               |      | 2    |      | %/V    |
| Input AMP,                       | AGC AMP, and DC Restore                                                                 |                                                                                               |      |      |      |        |
| R <sub>IN</sub>                  | INX, INY Differential Input Resistance                                                  |                                                                                               | 7    | 10   | 14   | kΩ     |
| I <sub>GAIN1,2</sub>             | GAIN1, GAIN2 Bias Current                                                               |                                                                                               | 0.66 | 1.0  | 1.20 | mA     |
| R <sub>INAGC</sub>               | V <sub>AGC</sub> Input Resistance                                                       |                                                                                               | 7    | 10   | 13   | kΩ     |
| G <sub>MAGC</sub>                | AGC Transconductance at C <sub>AGC</sub>                                                |                                                                                               |      | 370  |      | μMHOS  |
| R <sub>AGC</sub> .               | Control Range of AGC Loop to Regulate<br>Composite Amplitude to within 2%<br>of Nominal |                                                                                               |      | 7/1  |      | V/V    |
| BW                               | Bandwidth from INX, INY to Composite (Note 4)                                           |                                                                                               | 10   | 15   |      | MHz    |
| GMDCR                            | DC Restore Transconductance                                                             |                                                                                               |      | 500  |      | μMHOS  |
| Peak Detec                       | tors                                                                                    |                                                                                               |      |      |      |        |
| I <sub>CH</sub>                  | Charge Current                                                                          |                                                                                               | 5    |      |      | mA     |
| I <sub>DIS</sub>                 | Discharge Current                                                                       | T <sub>A</sub> = 25°C, R <sub>SET</sub> = 330K                                                | 10   | 15   | 20   | μΑ     |
| Voltage Ref                      | erence                                                                                  |                                                                                               |      |      |      | -      |
| V <sub>REF</sub>                 | Reference Voltage                                                                       | T <sub>A</sub> = 25°C                                                                         | 4.75 | 5.00 | 5.25 | V      |
| TC                               | Тетрсо                                                                                  |                                                                                               |      | 50   |      | ppm/°C |
| R <sub>OUT</sub>                 | Load Regulation                                                                         |                                                                                               |      | 2    |      | mV/mA  |
| PSRR                             | Line Regulation                                                                         |                                                                                               |      | 10   |      | mV/V   |
| I <sub>SINK</sub>                | Maximum SINK Current                                                                    |                                                                                               | 8.0  |      |      | mA     |
| Output Am                        | plifiers (POSA, POSB)                                                                   |                                                                                               |      |      |      |        |
| V <sub>OS</sub>                  | Input Offset                                                                            | $V_{CAP}1-4 = 6V$                                                                             | -10  | 0    | 10   | mV     |
| A <sub>V</sub>                   | Gain                                                                                    |                                                                                               | 1.15 | 1.20 | 1.25 | V/V    |
| A <sub>VA</sub> /A <sub>VB</sub> | Gain Tracking                                                                           |                                                                                               | -3   | 0    | +3   | %      |
| V <sub>OUT</sub>                 | Output Voltage Range                                                                    |                                                                                               | 1.0  |      | 9.5  | V      |
| I <sub>SRC</sub>                 | Output Source Current                                                                   |                                                                                               | 3    |      |      | mA     |
| I <sub>SNK</sub>                 | Output Sink Current                                                                     |                                                                                               | 2    |      |      | mA     |
| SR                               | Slew Rate                                                                               |                                                                                               |      | 2.5  |      | V/μs   |
| BW                               | 3dB Gain Bandwidth                                                                      |                                                                                               |      | 3    |      | MHz    |

Note 1: 0°C to 70°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

#### APPLICATION HINTS

Using a nominal on-track servo signal, amplitude adjustment should be made as follows:

Note 2: Typicals are parametric norm at 25°C.

Note 3: This parameter is guaranteed but not 100% tested and is not used in outgoing quality level calculations.

Set composite signal amplitude, measured at pin TP, by adjusting voltage at pin V<sub>AGC</sub> (approximately 4.7 volts). The composite signal should be set to 1.75 volts base to peak of an on-track position pulse (an off-track position pulse will be about 3.5 volts maximum).

<sup>2.</sup> Adjust Rg so that the VGA is in mid-range. This is determined by measuring the voltage at pin  $C_{AGC}$  it should be approximately 0.9 volts.  $C_{AGC}$  voltage will vary approximately  $\pm 0.5$  volts over the AGC range.

# 4

## **FUNCTIONAL DESCRIPTION**

#### INPUT AMPLIFIER

The input amplifier is equivalent to a wide-band 592 type video amplifier and provides amplification and buffering to the AGC circuitry. The Inputs INX and INY, which must be AC coupled, accept the composite analog signal from the servo head differential preamplifier. Internal input termination resistors eliminate the need for external bias resistors. Prefiltering of the signal is normally desired to eliminate unwanted components. External components  $R_{\rm G}$  and  $C_{\rm G}$  determine the input amplifier's low frequency cutoff and gain as follows:

$$FC = \frac{1}{2\pi(R_G + 60\Omega)C_G}$$

$$A_V = \frac{1700}{R_G + 60\Omega}$$

Where: C<sub>G</sub> = External series capacitance between pins GAIN1 and GAIN2

R<sub>G</sub> = External series resistance between pins GAIN1 and GAIN2

#### AUTOMATIC GAIN CONTROL (AGC)

The purpose of the AGC loop is to maintain a constant peak output voltage level at outputs POSA and POSB. This peak level is established by the reference voltage applied to pin  $V_{\rm AGC}$ .

$$V_{P-P \text{ (Composite Position Pulses)}} = K1 \times V_{AGC} + K2$$

Where: K1 = 0.65

 $K2 = .13 * V_{REF}$ 

In this closed-loop system, the peak detector output voltages are fed back and combined with the  $V_{AGC}$  voltage to provide a gain control current. The current controls the variable gain amplifier (VGA) and is compensated at pin  $C_{AGC}$  to provide control of AGC bandwidth. The bandwidth of the entire AGC loop is determined by:

$$BW = \frac{K V_{VAGC}}{2\pi C_A}$$

Where: K =  $2.8 \times 10^{-4}$ 

 $V_{VAGC}$  = External reference voltage at pin  $V_{AGC}$  = External capacitance at pin  $C_{AGC}$ 

#### PWM CONTROL OF AGC SET POINT

The PWM input (pin 10) accepts a variable duty-cycle input to control the AGC set point. The relationship between duty-cycle and set point is:

100% duty-cycle  $\,\,\dots\dots\,\,$  AGC set point is equal to  $V_{REF}.$ 

0% duty-cycle ...... AGC set point equal to  $0.6 \times V_{REF}$ .

A filter capacitor from pin 11 to ground is required to filter the PWM signal. This capacitor should be sufficiently large relative to the  $10 \mathrm{K}\Omega$  nominal internal termination resistance at pin 11.

The AGC set point may be set manually via direct voltage control of pin 12 if desired. Pin 11 should be grounded in this case.

#### **SWITCHING THE AGC SENSE RESISTORS**

The AGCSW input (pin 17) allows selection of the AGC sense. The choices are:

AGCSW low ...... AGC senses POS A peak detector outputs only.

AGCSW high ......... AGC senses POS A and POS B peak detector outputs.

#### **COMPOSITE AMPLIFIER**

The input amplifier and AGC circuit of the ML4431 operate in a differential signal mode to provide good common mode and power supply rejection. The composite amplifier converts the differential signal into a buffered single-ended signal for the peak detector circuitry. The DC base line of the composite signal is equal to  $V_{REF}$ . The bandwidth of the DC restore function is controlled by capacitor  $C_D$  at pin  $C_{DC}$  with the following relationship:

$$BW = \frac{gm}{2\pi C_D}$$

Where: gm =  $\frac{1}{2K\Omega}$ 

 $C_D$  = External capacitance at pin  $C_{DC}$ 

The composite signal is available at pin TP and is normally left unconnected. For short circuit protection a 750 $\Omega$  resistor is connected in series with pin TP internally.

#### SYNCHRONIZATION PULSE SEPARATOR

The SYNC pulse separator is a threshold comparator with hysteresis which passes pulses from the composite amplifier above a set threshold. It provides a buffered TTL output. The SYNC output, when gated through an external one-shot, is used to control the external gate timing and PLL logic. Active pull-up differs from ML4401 SYNC.

#### **PEAK DETECTOR**

The peak detector circuit captures the peak signal amplitude of the di-bit pulses. The gates are controlled by inputs GATE1 through GATE4. Timing is established by the external logic circuitry. The external peak detector capacitors are connected from pins CAP1 through CAP4 to ground. The peak detector discharge rate (set by CAP1–CAP4 and current out of PKDECAY) determines the maximum track crossing rate during an access operation. The peak detector outputs are fed into internal differential amplifiers that calculate the track error signals and provide buffered outputs POSA and POSB as follows:

$$POSA = 1.20 (CAP1 - CAP2) + V_{REF}$$
  
 $POSB = 1.20 (CAP3 - CAP4) + V_{REF}$ 

#### PEAK DETECTOR DECAY RATE CONTROL

The decay rate of the peak detector can be programmed by changing the external resistor  $R_{SET}$  (pin 26, see connection diagram). The decay rate is determined by the discharge current for the hold capacitors C1 – C4. The relationship between the discharge current and  $R_{SET}$  is:

$$I_{DISCHARGE} = \frac{V_{REF}}{R_{SET}}$$

# VOLTAGE CONTROLLED OSCILLATOR AND CHARGE PUMP

The VCO and external phase compare logic provide a time base for peak detector gate synchronization. Inputs FINC and FDEC provide increment and decrement signals to the <u>charge</u> pump for changing the oscillator frequency. The FINC and FDEC inputs gate the charge pump for the duration of the pulse width. The RC timing network formed by C<sub>V</sub> and R<sub>V</sub> at pins VCOI, VCON, and VCOP control the oscillators center frequency. (See Typical Performance Characteristics)

 $R_V$  should be greater than  $1000\Omega,$  Too low of a value will result in excessive power dissipation. RL should be about  $680\Omega.$ 

The VCO output should only be taken from pin VCON. Charge pump capacitor  $C_{CP1}$  is connected from pin FLTR to ground. Components  $R_{CP}$  and  $C_{CP2}$  are also connected in series from pin FLTR to ground to provide VCO loop compensation.

#### INTERNAL VOLIAGE REFERENCE

 $V_{REF}$  is an internal band-gap voltage reference. It is buffered and available at pin  $V_{REF}$  and is used by the ML4402, ML4403, ML4404 and other chips requiring a 5 volt reference.

#### **EXTERNAL LOGIC**

The external logic provided by the user typically has a complexity of about 150 to 300 equivalent gates. Complexity and architecture depends on the users dibit pattern and control function.

Note: Stray capacitance should be considered in applying the above relationships when low capacitor values are used. Stray capacitance of the integrated circuit terminal is typically about 2 to 3pf.

# TYPICAL PERFORMANCE CHARACTERISTICS



Figure 1. ML4431 Connection Diagram



# **ORDERING INFORMATION**

| PART NUMBER | TEMP. RANGE  | PACKAGE          |
|-------------|--------------|------------------|
| ML4431CQ    | 0°C to +70°C | MOLDED PCC (Q32) |



# ML4451

# 2-Channel Preamplifier for Tape Drives

#### **GENERAL DESCRIPTION**

The ML4451 is a bipolar monolithic read/write circuit designed for use with center-tapped ferrite recording heads in tape drive systems. Single ended head drive is also possible by connecting one input to center tap and the other to the head which also returns to center tap.

The ML4451 provides two separate multiplexed read and write data channels. These circuits exhibit features like reduced input bias current and higher read channel voltage gain, which provide a low noise read data path. It also provides improved write current stability and eliminates write current "glitches" during power-up. The control signals to this chip are TTL compatible. The ML4451 is available in a 24-pin SOIC package.

## **FEATURES**

- Enhanced write current stability
- Designed for center-tapped ferrite heads in tape drives
- Provides lower current noise Min  $A_V > 150$ , Max  $I_B < 15\mu A$
- Easily multiplexed for larger systems
- Power supply fault protection
- 1.5nV/√Hz maximum input noise voltage
- Programmable write current source
- Includes write unsafe detection
- +5V, +12V power supplies

## **BLOCK DIAGRAM**



# **PIN CONNECTION**

ML4451 24-Pin SOIC

| GND 🗆               | 1  |       | 24 | Ь | NC                |
|---------------------|----|-------|----|---|-------------------|
| NC 🗆                | 2  | h 5 . | 23 |   | <del>cs</del>     |
| нох 🖂               | 3  |       | 22 |   | R/W               |
| ноу 🗆               | 4  |       | 21 | Ь | wc                |
| н1х 🖂               | 5  |       | 20 |   | RDY               |
| ніү 🖂               | 6  |       | 19 | Ь | RDX               |
| н2х □□              | 7  |       | 18 |   | HS0               |
| H2Y 🗆               | 8  |       | 17 |   | HS1               |
| нзх 🖂               | 9  |       | 16 |   | Vcc               |
| нзү 🖂               | 10 |       | 15 |   | WDI               |
| V <sub>CT</sub> □   | 11 |       | 14 | Ь | wus               |
| V <sub>DD</sub> 2 □ | 12 |       | 13 |   | V <sub>DD</sub> 1 |

**TOP VIEW** 

# **PIN DESCRIPTION**

| NAME     | FUNCTION                                                               | NAME              | FUNCTION                                                |
|----------|------------------------------------------------------------------------|-------------------|---------------------------------------------------------|
| HS0-HS1  | Head Select (four heads)                                               | RDX, RDY          | X, Y Read Data (differential read                       |
| CS       | Chip Select (low level enables chip)                                   |                   | signal out)                                             |
| R/W      | Read/Write (high level selects<br>Read Mode)                           | WC                | Write Current (used to set the write current magnitude) |
| wus      | Write Unsafe, open collector output<br>(high level indicates an unsafe | V <sub>CT</sub>   | Voltage Center Tap (center tap voltage source)          |
|          | writing condition)                                                     | VCC               | +5 volts                                                |
| WDI      | Write Data In (negative transition                                     | V <sub>DD</sub> 1 | +12 volts                                               |
|          | toggles head current direction)                                        | $V_{DD}2$         | Positive supply for center tap                          |
| H0X, H1X | Read head X connections                                                | GND               | Ground                                                  |
| H2X, H3X | Write head X connections                                               | 3110              |                                                         |
| H0Y, H1Y | Read head Y connections                                                |                   |                                                         |
| H2Y, H3Y | Write head Y connections                                               |                   |                                                         |

# **ABSOLUTE MAXIMUM RATINGS**

| Power Supply Voltage Range         VDD1         -0.3 to 14VDC           VDD2         -0.3 to 14VDC           VCC         -0.3 to 6VDC                                                                                                                                                                                                                 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $\begin{array}{l} \text{Input Voltage Range} \\ \text{Digital Inputs (CS, R/W, HS, WDI)} \; . \; -0.3 \; \text{to V}_{\text{CC}} \; +0.3 \text{V}_{\text{DC}} \\ \text{Head Ports (H0X-H7X, HOY-H7)} \; . \; -0.3 \; \text{to V}_{\text{DD}} 1 \; +0.3 \text{V}_{\text{DC}} \\ \text{Write Unsafe (WUS)}0.3 \; \text{to 14V}_{\text{DC}} \end{array}$ |
| Write Current (I <sub>W</sub> ) 60mA                                                                                                                                                                                                                                                                                                                  |
| Output Current       -10mA         Read Data (RDX, RDY)       -10mA         Center Tap Current (I <sub>CT</sub> )       -60mA         Write Unsafe (WUS)       12mA                                                                                                                                                                                   |
| Storage Temperature –65°C to 150°C                                                                                                                                                                                                                                                                                                                    |
| Junction Temperature (T <sub>J</sub> )135°C                                                                                                                                                                                                                                                                                                           |
| Lead Temperature (Soldering 10 sec.) 300°C                                                                                                                                                                                                                                                                                                            |

# **OPERATING CONDITIONS**

| Supply Voltage V <sub>DD</sub> 1 V <sub>CC</sub> | 12V ±10%     |
|--------------------------------------------------|--------------|
| Head Inductance                                  | 5 to 15μH    |
| Damping Resistor (R <sub>D</sub> )               | 500 to 2000Ω |
| RCT Resistor (1/4 Watt)                          | 12Ω±5%       |
| Write Current (I <sub>W</sub> )                  | 10 to 40mA   |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified V<sub>DD</sub>1 = V<sub>DD</sub>2 = 12V ±10%, V<sub>CC</sub> = 5V ±10%, R<sub>CT</sub> = 120 $\Omega$  ±5%, I<sub>W</sub> = 40mA, 0°C ≤ T<sub>A</sub> ≤ 70°C (Notes 2 and 3)

| SYMBOL          | PARAMETER                      | CONDITIONS                                                       | MIN  | TYP. | MAX                             | UNITS           |
|-----------------|--------------------------------|------------------------------------------------------------------|------|------|---------------------------------|-----------------|
| DC OPERA        | TING CHARACTERISTICS           |                                                                  |      |      |                                 |                 |
| lcc             | V <sub>CC</sub> Supply Current | Read or Idle Mode<br>Write Mode                                  |      |      | 35<br>30                        | mA<br>mA        |
| I <sub>DD</sub> | V <sub>DD</sub> Supply Current | Read Mode<br>Write Mode<br>Idle Mode                             |      |      | 35<br>20 + I <sub>W</sub><br>20 | mA<br>mA<br>mA  |
| P <sub>D</sub>  | Power Dissipation              | Read Mode Write Mode $I_W = 40mA$ , $R_{CT} = 0\Omega$ Idle Mode | :    |      | 655<br>960<br>455               | mW<br>mW<br>mW  |
| DIGITAL IN      | NPUTS (CS, R/W, HS, WDI)       |                                                                  |      |      |                                 |                 |
| V <sub>IH</sub> | High Voltage                   |                                                                  | 2    |      |                                 | V <sub>DC</sub> |
| V <sub>IL</sub> | Low Voltage                    |                                                                  |      | 1    | 0.8                             | V <sub>DC</sub> |
| l <sub>IH</sub> | High Current                   | V <sub>IH</sub> = 2.0V                                           |      |      | 100                             | μА              |
| I <sub>IL</sub> | Low Current                    | V <sub>IL</sub> = 0.8V                                           | -0.4 |      |                                 | mA              |
| wus out         | PUT                            |                                                                  |      |      |                                 |                 |
| V <sub>OL</sub> | Output Low Voltage             | I <sub>OL</sub> = 8mA (Safe)                                     |      |      | 0.5                             | V <sub>DC</sub> |
| Гон             | Output High Current            | V <sub>OH</sub> = 5V (Unsafe)                                    |      |      | 100                             | μА              |
| CENTER TA       | P VOLTAGES                     |                                                                  |      |      |                                 |                 |
| V <sub>CT</sub> | Read Mode                      | Read Mode                                                        |      | 4    |                                 | V <sub>DC</sub> |
| V <sub>CT</sub> | Write Mode                     | Write Mode                                                       |      | 6    |                                 | $V_{DC}$        |

# **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified V<sub>DD</sub>1 = 12V ±10%, V<sub>CC</sub> = 5V ±10%, R<sub>CT</sub> = 120 $\Omega$  ±5%, I<sub>W</sub> = 35mA, L<sub>H</sub> = 10 $\mu$ H, R<sub>D</sub> = 750 $\Omega$  f<sub>DATA</sub> = 5MHz, C<sub>L</sub>(RDX, RDY)  $\leq$  20pF, 0°C  $\leq$  T<sub>A</sub>  $\leq$  70°C

(Notes 2 and 3) (V<sub>IN</sub> is referenced to V<sub>CT</sub> for Read Mode Characteristics).

| SYMBOL           | PARAMETER                            | CONDITIONS                                                                                                                            | MIN         | TYP. | MAX         | UNITS            |
|------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------|------|-------------|------------------|
| WRITE MO         | DE CHARACTERISTICS                   |                                                                                                                                       |             |      |             |                  |
| I <sub>HCW</sub> | Head Current (per Side)              | Write Mode<br>$0 \le V_{CC} \le 3.7V$<br>$0 \le V_{DD}1 \le 8.7V$                                                                     | -200        |      | 200         | μА               |
| I <sub>WR</sub>  | Write Current Range                  | $I_W = K/R_{WC}$                                                                                                                      | 10          |      | 40          | mA               |
| К                | Write Current Constant               |                                                                                                                                       | 2.375       |      | 2.625       | 44               |
| $V_{HD}$         | Differential Head Voltage Swing      |                                                                                                                                       | 7.0         |      |             | V <sub>PK</sub>  |
| I <sub>HU</sub>  | Unselected Head Transient<br>Current |                                                                                                                                       |             |      | 2           | mA <sub>PK</sub> |
| C <sub>OD</sub>  | Differential Output Capacitance      |                                                                                                                                       |             |      | 15          | pF               |
| R <sub>OD</sub>  | Differential Output Resistance       |                                                                                                                                       | 10k         |      |             | Ω                |
| f <sub>WDI</sub> | WDI Transition Frequency             | WUS = Low                                                                                                                             | 250         |      |             | kHz              |
| Aı               | IWC to Head Current Gain             |                                                                                                                                       |             | 0.99 |             | mA/mA            |
| lL               | Unselected Head Leakage              | Sum of X & Y Side Leakage Current                                                                                                     |             |      | 85          | μА               |
| READ MOD         | DE CHARACTERISTICS                   |                                                                                                                                       |             |      |             |                  |
| A <sub>V</sub>   | Differential Voltage Gain            | $V_{IN} = 1 \text{mV}_{P-P} @ 300 \text{kHz}$<br>$R_L \text{ (RDX, RDY)} = 1 \text{k}\Omega$                                          | 150         | 180  | 205         | V/V              |
| DR               | Dynamic Range                        | DC Input Voltage (V <sub>I</sub> )<br>Where Gain Falls 10%<br>V <sub>IN</sub> = V <sub>I</sub> + 0.5mV <sub>P-P</sub> @ 300kHz        | -3          |      | +3          | mV               |
| BW               | Bandwidth (–3dB)                     | $ Z_S  < 5\Omega$ , $V_{IN} = 1 \text{mV}_{P-P}$                                                                                      | 30          | -    |             | MHz              |
| e <sub>IN</sub>  | Input Noise Voltage                  | BW = 15MHz, L <sub>H</sub> = 0, R <sub>H</sub> = 0                                                                                    |             |      | 1.5         | nV/√Hz           |
| C <sub>IN</sub>  | Differential Input Capacitance       | f = 5MHz                                                                                                                              |             |      | 20          | pF               |
| R <sub>IN</sub>  | Differential Input Resistance        | f = 5MHz, T <sub>J</sub> = 25°C                                                                                                       | 2k          |      |             | Ω                |
| I <sub>HCR</sub> | Head Current (per side)              | Read or Idle Mode<br>$0 \le V_{CC} \le 5.5V$<br>$0 \le V_{DD}1 \le 13.2V$                                                             | -200        |      | 200         | μА               |
| I <sub>N</sub>   | Input Bias Current (1 side)          |                                                                                                                                       |             |      | 15          | μА               |
| CMRR             | Common-Mode Rejection Ratio          | $V_{CM} = V_{CT} + 100 \text{mV}_{P-P} @ f = 5 \text{MHz}$                                                                            | 50          |      |             | dB               |
| PSRR             | Power Supply Rejection Ratio         | 100mV <sub>P-P</sub> @ %MHz on<br>V <sub>DD</sub> 1, V <sub>DD</sub> 1, V <sub>DD</sub> 2, or V <sub>CC</sub>                         | 45          |      |             | dB               |
| CS               | Channel Separation                   | Unselected Channels:<br>V <sub>IN</sub> = 100mV <sub>P,P</sub> @ 5MHz<br>and Selected Channel:<br>V <sub>IN</sub> = 0V <sub>P,P</sub> | 45          |      |             | dВ               |
| V <sub>OS</sub>  | Output Offset Voltage                | Read Mode<br>Write or Idle Mode                                                                                                       | -460<br>-20 |      | +460<br>+20 | m∨<br>m∨         |
| R <sub>OUT</sub> | Single-Ended Output Resistance       | f = 5MHz                                                                                                                              |             |      | 30          | Ω                |

# **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified  $V_{DD}1 = 12V \pm 10\%$ ,  $V_{CC} = 5V \pm 10\%$ ,  $R_{CT} = 120\Omega \pm 5\%$ ,  $I_{W} = 35\text{mA}$ ,  $L_{H} = 10\mu\text{H}$ ,  $R_{D} = 750\Omega$   $f_{DATA} = 5\text{MHz}$ ,  $C_{L}(RDX, RDY) \leq 20\text{pF}$ ,  $0^{\circ}\text{C} \leq T_{A} \leq 70^{\circ}\text{C}$ 

(Notes 2 and 3) (V<sub>IN</sub> is referenced to V<sub>CT</sub> for Read Mode Characteristics).

| SYMBOL                                | PARAMETER                            | CONDITIONS                                                                               | MIN  | TYP. | MAX | UNITS |
|---------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------|------|------|-----|-------|
| READ MOD                              | E CHARACTERISTICS (Continued         | (H                                                                                       |      |      |     |       |
| lլ                                    | Leakage Current, RDX, RDY            | (RDX, RDY) = 6V Write or Idle Mode                                                       | -100 |      | 100 | μА    |
| lo                                    | Output Current                       | AC Coupled Load, RDX to RDY                                                              | ±2.1 |      |     | mA    |
| SWITCHING                             | G CHARACTERISTICS                    |                                                                                          |      |      |     |       |
| t <sub>RW</sub>                       | R/W to Write Switching Delay         | To 90% of Write Current Output                                                           |      |      | 1   | μs    |
| t <sub>WR</sub>                       | R/W to Read Switching Delay          | To 90% of 100mV, 10MHz Read<br>Signal Envelope or to 90% Decay of<br>Write Current       |      |      | 1   | μs    |
| t <sub>IW</sub> or<br>t <sub>RI</sub> | CS to Select Switching Delay         | To 90% of Write Current or to 90% of 100mV, 10MHz Read Signal Envelope                   |      |      | 1   | μs    |
| t <sub>WI</sub> or<br>t <sub>RI</sub> | CS to Unselect Switching Delay       | To 90% Decay of 200mV, 10MHz<br>Read Signal Envelope or to 90%<br>Decay of Write Current |      |      | 1   | μs    |
| t <sub>HS</sub>                       | Head Select Switching Delay          | To 90% of 100MHz Read Signal<br>Envelope                                                 | -    |      | 1   | μs    |
| tD1                                   | Safe to Unsafe<br>Write Unsafe Delay | I <sub>W</sub> = 35mA                                                                    | 1.6  |      | 8   | μs    |
| tD2                                   | Safe to Unsafe<br>Write Unsafe Delay | I <sub>W</sub> = 35mA                                                                    |      |      | 1   | μs    |
| tD3                                   | Prop. Delay Head Current             | $L_H = 0$ , $R_H = 0$ From 50% points                                                    |      |      | 25  | ns    |
|                                       | Asymmetry Head Current               | WDI has 50% Duty Cycle and 1ns<br>Rise/Fall Time                                         |      |      | 2   | ns    |
|                                       | Rise/Fall Head Current               | 10% and 90% Points                                                                       |      |      | 20  | ns    |

Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 3: Maximum junction temperature (T<sub>J</sub>) should not exceed 135°C.

# **TIMING DIAGRAM**



Write mode Timing Diagram

#### **FUNCTIONAL DESCRIPTION**

#### CIRCUIT OPERATION

For any selected head, the ML4451 functions as a read amplifier when in Read mode, or as a write amplifier when in the Write mode. Pins H50 and H51 determine head selection while pin R/W controls the Read/Write mode. A detected "write-unsafe" condition is indicated by pin WUS.

#### **READ MODE**

When the ML4451 is in the Read Mode, it operates as a low-noise differential amplifier on the selected channel. In Read mode the write data flip-flop is set and both the write unsafe detector and the write current source are deactivated. The center tap voltage is also lowered. Pins RDX and RDY provide differential emitter follower outputs which are in phase with the X and Y head input pins.

Note that during the Read or Chip Deselect mode the internal write current is deactivated, thus making external write current gating unnecessary.

#### WRITE MODE

The ML4451 operates as a write-current switch when in the Write mode. Write current magnitude is determined by the following relationship:

$$I_K = K/R_{WC}$$

Where: K = Write Current Constant

R<sub>WC</sub> = Resistance connected between pin WC and GND

The head current is toggled between the X and Y side of the selected head by a negative transition on WDI (Write Data Input). When switching the ML4451 to write mode, the WDFF (Write Data Flip-Flop) is initialized to pass write current through the X-side of the head.

The ML4451 exhibits enhanced write current stability which reduces the problem of oscillation. This is due to increased internal write current compensation. Also write current "glitches" during power-up are eliminated with an exclusive write current disabling function.

The WUS (Write Unsafe) pin is an open collector output that gives a logic high level for any of the following unsafe write conditions:

- Open head
- Open head center-tap
- Too low WDI frequency
- Read mode selected
- Device not selected
- No write current

Two negative transitions on WDI are required to clear WUS after the fault condition is removed.

The ML4451 also offers a voltage fault detection circuit that prevents write current during power-loss or power-up.

Table 1.

| HEAD SELECT |     |      |  |  |
|-------------|-----|------|--|--|
| HS1         | HS0 | HEAD |  |  |
| 0           | 0   | 0    |  |  |
| 0           | 1   | 1    |  |  |
| 1           | 0   | 2    |  |  |
| 1           | 1   | 3    |  |  |
| 0           | 0   | 4    |  |  |
| 0           | 1   | 5    |  |  |
| 1           | 0   | 6    |  |  |
| 1           | 1   | 7    |  |  |

Notes: 0 = Logic Level Low

1 = Logic Level High

X = Don't Care

Table 2.

| CS | R/W | MODE  |
|----|-----|-------|
| 0  | 0   | Write |
| 0  | 1   | Read  |
| 1  | X   | Idle  |

Notes: 0 = Logic Level Low

1 = Logic Level High

X = Don't Care

# TYPICAL APPLICATION



Note 1: RCT is optional and is used to limit internal power dissipations (Otherwise connect  $V_{DD}1$  to  $V_{DD}2$ ).

RCT (1/2 Watt) = 120 (40/ $I_W$ ) ohms, where  $I_W$  = Write Current, in mA.

Note 2: Ferrite bead optional: used to suppress write current overshoot and ringing. Recommend Ferroxcube 3659065/4A6.

Note 3: RDX and RDY load capacitance 20pF maximum. RDX and RDY output current must be limited to 100mA.

# **ORDERING INFORMATION**

| PART NUMBER | PACKAGE            |
|-------------|--------------------|
| ML4451      | 20-Lead SOIC (S24) |

# THERMAL CHARACTERISTICS

| PIN COUNT | PACKAGE | $\theta_{ja}$ |
|-----------|---------|---------------|
| 24-Lead   | SOIC    | 75°C∕W        |



# MR Head Preamplifier for Tape Drives 2-CH Read and 1-CH Write with Readback

#### GENERAL DESCRIPTION

The ML4452 is a bipoloar monolithic read preamp circuit designed for use with two-terminal thin-film or MR recording heads for tape drives. It provides two dedicated low noise read channels and a separate write channel with read back capability for use with the servo head. The write channel in the ML4452 incorporates an internal  $700\Omega$  damping resistor which dampens the write signals to the head. Additionally write current control and data protection circuitry are also provided. Because the read channels are independent there is no voltage drift, which is a problem with normal preamps when switching from the write to read mode. Power supply fault protection is provided by disabling the write current generator during power sequencing.

#### **FEATURES**

- Architecturally Compatible to SSI's 32R4610AR
- Single +5 Volt Operation, P<sub>MAX</sub> < 200mW
- Read Mode Gain = 125 V/V
- Dedicated Read Channels for Greater Noise Immunity
- Write Channel also Provides Servo Readback Capability
- 700 Ohm Damping Resistor in the Write Channel
- Input Noise =  $0.85 \text{nV}/\sqrt{\text{Hz}}$  max
- Input Capacitance = 45pF max
- Write Current Range = 10–35mA
- Enhanced System Write to Read Recovery Time
  - Power Supply Fault Protection
- No Write Current Glitching on Power-up
- 20-pin SSOP Package

#### **BLOCK DIAGRAM**



# PIN CONNECTION

ML4452 20-Pin SSOP (R20)



# **PIN DESCRIPTION**

| NAME                   | TYPE | DESCRIPTION                                                       | NAME     | TYPE | FU       |
|------------------------|------|-------------------------------------------------------------------|----------|------|----------|
| HS0, HS1               | ı    | Head Select: Selects one of three heads                           | RDX, RDY | О    | X,<br>ou |
| R/W                    | 1    | Read/Write: A high selects read mode and a low selects write mode | WC       |      | Wr       |
| WDI                    | ı    | Write Data In: Changes the direction                              | VCC1     | ı    | +5       |
|                        |      | of the current in the head                                        | VCC2     | j    | +5       |
| RH1X, RH2<br>RH1Y, RH2 |      | X, Y Head Connectors for MR Read only                             | GND      | . 1  | Gr       |
| RWH0X<br>RWH0Y         | I/O  | X, Y Head Connectors for Servo<br>MR read and inductive write     |          |      |          |

| NAME     | TYPE | FUNCTION                                                      |
|----------|------|---------------------------------------------------------------|
| RDX, RDY | Ο    | X, Y Read Data: Differential read data output                 |
| WC       |      | Write Current: Used to set the magnitude of the write current |
| VCC1     | - 1  | +5 volt supply                                                |
| VCC2     | i    | +5 volt supply for write current drivers                      |
| GND      | . 1  | Ground                                                        |

# **ABSOLUTE MAXIMUM RATINGS**

# **OPERATING CONDITIONS**

| DC Supply Voltage (V <sub>CC</sub> 1) | 0.3 to +7VDC         |
|---------------------------------------|----------------------|
| DC Supply Voltage (V <sub>CC</sub> 2) | 0.3 to +7VDC         |
| Write Current (I <sub>W</sub> )       | 80mA                 |
| Digital Input Voltage (VIN)           |                      |
| Head Port Voltage (VH)                | 0.3 to VCC1 + 0.3VDC |
| Output Current: RDX, RDY (I0)         | –10mA                |
| Storage Temperature Texa              |                      |

| DC Supply Voltage | (V <sub>CC</sub> 1)           | 5 | ±5% V | 'nС |
|-------------------|-------------------------------|---|-------|-----|
|                   | (V <sub>CC</sub> 2)           |   |       |     |
|                   | Temperature (T <sub>J</sub> ) |   |       |     |

# **ELECTRICAL CHARACTERISTICS**

| PARAMETER                                           | CONDITIONS                                                                           | MIN        | TYP  | MAX                         | UNITS        |
|-----------------------------------------------------|--------------------------------------------------------------------------------------|------------|------|-----------------------------|--------------|
| VCC1 Supply Current                                 | Read Mode<br>Write Mode                                                              |            |      | 33<br>27                    | mA           |
| VCC2 Supply Current                                 | Read Mode<br>Write Mode                                                              |            |      | 11<br>10 +l <sub>W</sub>    | mA           |
| Power Dissipation                                   | Read Mode<br>Write Mode                                                              | A          |      | 230<br>190 +4l <sub>W</sub> | mW           |
| Digital Inputs                                      |                                                                                      |            |      |                             |              |
| Input Low Voltage (V <sub>IL</sub> )                |                                                                                      |            |      | 0.8                         | VDC          |
| Input High Voltage (V <sub>IH</sub> )               |                                                                                      | 2.0        |      |                             | VDC          |
| Input Low Current                                   | V <sub>IL</sub> = 0.8V                                                               | -0.4       |      |                             | mA           |
| Input High Current                                  | V <sub>IH</sub> = 2.0V                                                               |            |      | 100                         | μА           |
| VCC1 Fault Voltage                                  | I <sub>W</sub> < 0.2 mA                                                              | 3.7        | 4.0  | 4.2                         | VDC          |
| Write Characteristics                               |                                                                                      |            |      |                             |              |
| Write Current Constant "K"                          |                                                                                      |            | 0.99 |                             | . *          |
| Write Current Voltage (VWC)                         |                                                                                      | 1.15       | 1.25 | 1.35                        | ٧            |
| Differential Head Voltage Swing                     |                                                                                      | 3.4        | 6    |                             | Vpp          |
| Unselected Head Current                             |                                                                                      |            |      | 1                           | mA (pk)      |
| Head Differential Load Capacitance                  |                                                                                      |            |      | 25                          | pF           |
| Head Differential Load Resistance                   | R <sub>D</sub>                                                                       | 500        | 700  | 950                         | ohms         |
| Write Current Range (Iw)                            |                                                                                      | 10         | -    | 45                          | mA           |
| Read Characteristics C <sub>L</sub> (RDX, RDY) < 20 | OpF, $R_L$ (RDX, RDY) = 1K $\Omega$                                                  |            |      |                             |              |
| Differential Voltage Gain                           | V <sub>IN</sub> = 1mVpp @ 1MHz                                                       | 100        | 125  | 150                         | V/V          |
| Voltage BW –1dB                                     | Zs   < 5 ohm, V <sub>IN</sub> = 1mVpp                                                | 20         |      |                             | MHz          |
| -3dB                                                |                                                                                      | 35         | 8.77 |                             | MHz          |
| Input Noise Voltage                                 | BW = 15MHz, $L_H = 0$ , $R_H = 0$                                                    |            | 0.6  | 0.85                        | nV/√Hz       |
| Differential Input Capacitance                      | $V_{IN} = 1 \text{mVpp, } f = 5 \text{MHz}$                                          |            | 27   | 35                          | pF           |
| Differential Input Resistance                       | V <sub>IN</sub> = 1mVpp, f = 5MHz<br>Read/Write head #0<br>Read heads #1 & #2        | 360<br>900 |      |                             | ohms<br>ohms |
| Dynamic Range                                       | AC input voltage where gain falls to 90% of its small signal gain value.  @ f = 5MHz | 3          |      |                             | m∨pp         |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                                                                         | CONDITIONS                                                                                                    | MIN      | TYP | MAX             | UNITS           |
|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|----------|-----|-----------------|-----------------|
| Read Characteristics $C_L$ (RDX, RDY) < 2                                         | OpF, $R_L$ (RDX, RDY) = $1K\Omega$ (Continued)                                                                |          |     |                 |                 |
| Common Mode Rejection Ratio                                                       | V <sub>IN</sub> = 0VDC + 100mVpp @ 5MHz                                                                       | 45       |     |                 | dB              |
| Power Supply Rejection Ratio<br>Separation                                        | 100mVpp @ 5MHz on V <sub>CC</sub><br>Unselected channels driven with<br>V <sub>IN</sub> = 0VDC + 100mVpp      | 40<br>45 |     |                 | dBChannel<br>dB |
| Output Offset Voltage                                                             |                                                                                                               | -200     |     | +200            | mV              |
| Single-ended Output Resistance                                                    | f = 5MHz                                                                                                      |          |     | 40              | Ohms            |
| Output Current                                                                    | AC Coupled Load, RDX to RDY                                                                                   | 1.4      |     | -               | mA              |
| RDX, RDY Common Mode Output                                                       |                                                                                                               | 2.0      | 2.8 | 3.5             | VDC             |
| Switching Characteristics I <sub>W</sub> = 20mA, R                                | $_{H}$ = 30 Ohm, $L_{H}$ = 1 $\mu$ H, $f_{DATA}$ = 5MHz                                                       |          |     | -               |                 |
| R/W Read to Write                                                                 | R/W to 90% of write current                                                                                   |          | 0.1 | 1.0             | μs              |
| R/W Write to Read                                                                 | R/W to 90% of 100mV<br>Read signal envelope                                                                   |          | 0.5 | 1.0             | μѕ              |
| HS 0, 1 to any head                                                               | To 90% of 100 mV 10 MHz<br>Read signal envelope                                                               |          | 0.2 | 1.0             | μs              |
| Head Current WDI to I <sub>X</sub> -I <sub>Y</sub> (TD3) Asymmetry Rise/Fall Time | L <sub>H</sub> = 0, R <sub>H</sub> = 0<br>From 50% points<br>WDI has 1 ns rise/fall time<br>10% to 90% points |          |     | 32<br>1.0<br>12 | ns<br>ns<br>ns  |

## **TIMING DIAGRAM**



Figure 1. Write Mode.

#### MODE AND HEAD SELECT

| R/W | HS1 | HSO | HEAD | MODE  |
|-----|-----|-----|------|-------|
| 0   | 0   | 0   | RWH0 | Write |
| 1   | 0   | 0   | RWH0 | Read  |
| 1   | 0   | 1   | RH1  | Read  |
| 1   | 1   | 0   | RH2  | Read  |
| 1   | 1   | 1   | RESE | RVED  |

Note:

The TTL input R/W has an internal pull-up resistor to prevent an accidental write condition. The TTL inputs HSO and HS1 have internal pull-downs.

## **FUNCTIONAL DESCRIPTION**

The ML4452 has the ability to address up to 4 two-terminal thin-film heads and provide write drive or read amplification. Head selection and mode control are described in the tables below. The TTL inputs  $R/\overline{W}$  and  $\overline{CS}$  have internal pull-up resistors to prevent an accidental write condition. HS0 and HS1 have internal pull-downs. Internal clamp circuitry will protect the ML4610R/4611R from a head short to ground condition in any mode. The damping resistors are switched out during read mode, as identified by the  $R/\overline{W}$  pin.

#### WRITE MODE OPERATION

Taking both  $\overline{CS}$  and  $R/\overline{W}$  low selects write mode which configures the ML4610R/4611R as a current switch and activates the Write Unsafe (WUS) detector circuitry. Head current is toggled between the X and Y side of the selected head on each high to low transition of the Write Data Input (WDI). A preceding read or idle mode select initializes the Write Data Flip-Flop to pass write current through the "X" side of the head. The current calculations are shown below:

Write current (peak) is given by:

$$I_W = \frac{K \times VWC}{RWC}$$

where

RWC is connected from pin WC to GND

Actual head current is given by:

$$I_{X, Y} = \frac{I_W}{1 + \frac{R_H}{R_D}}$$

where

 $R_H$  = head + external wire resistance  $R_D$  = damping resistance

#### **VOLTAGE FAULT DETECTION**

A voltage fault detection circuit improves data security by disabling the write current generator during a voltage fault or power start-up, regardless of mode. The Write Unsafe (WUS) open collector output goes high under the conditions given below. After the fault condition is removed, a negative transition on WDI is required to clear WUS.

- Write Data Input frequency too low
- Device in Read Mode
- Chip is disabled or head is open
- No write current

#### **READ MODE OPERATION**

The Read mode configures the ML4452 as a low noise differential amplifier and deactivates the write current generator. The RDX and RDY output are driven by emitter followers. They should be AC coupled to the load. The (X,Y) inputs are non-inverting to the (X,Y) outputs. In the Idle or Write mode, the read amplifier is deactivated and RDX, RDY outputs become high impedance. This facilitates multiple R $\overline{\text{W}}$  applications (wired-OR RDX, RDY) and minimizes voltage drifts when switching from Write to Read mode. The write current source is also deactivated for both the Read and Idle mode. In addition the ML4452 supports the feature by which the internal damping resistors are switched out in the read mode, which allows the full signal to be amplified.

#### **IDLE MODE OPERATION**

Taking  $\overline{CS}$  high selects the idle mode which switches the RDX and RDY outputs into a high impedance state and deactivates the device. Power consumption in this mode is held to a minimum, less than 50mW.

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML4452CR    | 0°C to +70°C      | 20-Pin SSOP (R20) |



# **ML4506**

# **5V Disk Voice Coil Servo Driver**

## **GENERAL DESCRIPTION**

The ML4506 is a voice coil power driver intended for use in 5V Hard Disk servo systems. The ML4506 contains all power and control circuitry necessary to drive the voice coils of most small form factor drives. In addition, power fail detection and head retraction functions are provided for orderly shut-down of the drive.

The transconductance is programmed by a logic input at 1/4 A/V and 1/24 A/V respectively, using a  $1\Omega$  sense resistor. This allows for greater DAC resolution in digitally controlled servos during track follow without compromising dynamic range during seek.

The retraction circuit, main drive circuit, and control circuits are each powered from their own supplies. This allows maximum flexibility and provides for the lowest forward drop by eliminating the need for a blocking diode.

The power fail detection circuit includes a precision 1.5V bandgap reference.

The ML4506 is implemented using Micro Linear's bipolar array technology. This allows for easy customizing of the IC for a user's specific application.

#### **FEATURES**

- 500mA power output with 1.3V total forward drop
- Low offsets, cross-over distortion and quiescent current
- Pin-programmable transconductance settings
- Retraction circuitry with programmable retract current, voltage limiting, and separate supply pin.
- On-chip precision power fail detect circuitry
- Over-temperature protection with flag output
- Logic input available for disabling outputs

#### **BLOCK DIAGRAM**



# **PIN CONNECTION**

## ML4506 20-PIN SOIC (S20W) OR 20-PIN SSOP (R20W)

| Vcc 🗔              | 1  | 20 | RETRACT    |
|--------------------|----|----|------------|
| DISABLE            | 2  | 19 | RETR OUT   |
| RET SET            | 3  | 18 | POWER FAIL |
| HIGH/LOW           | 4  | 17 | 5V COMP    |
| GND                | 5  | 16 | REF        |
| V <sub>RET</sub>   | 6  | 15 | CONTROL+   |
| R <sub>SENSE</sub> | 7  | 14 | CONTROL~   |
| PWR GND A          | 8  | 13 | PWR GND B  |
| OUTPUT+            | 9  | 12 | OUTPUT-    |
| OUT+ SENSE         | 10 | 11 | PWR VC     |
|                    |    |    |            |

**TOP VIEW** 

# PIN DESCRIPTION

| PIN#   | NAME                 | FUNCTION                                                                                                                    | PIN#       | NAME       | FUNCTION                                                                                                   |
|--------|----------------------|-----------------------------------------------------------------------------------------------------------------------------|------------|------------|------------------------------------------------------------------------------------------------------------|
| 1      | V <sub>CC</sub>      | Positive Power supply for the IC. Normally connected to +5V.                                                                | 12         | OUTPUT-    | Negative Output terminal for bridge amplifier.                                                             |
| 2      | DISABLE              | A logic "1" turns off the main outputs.                                                                                     | 13         | PWR GND B  | Ground Terminal for power amplifier.                                                                       |
| 3      | RET SET              | A Current into this sets up the voltage limit for the internal retract                                                      | 14         | CONTROL-   | Negative input for current command.                                                                        |
|        |                      | sourcing circuit                                                                                                            | 15         | CONTROL+   | Positive input for current command.                                                                        |
| 4      | HIGH/ <del>LOW</del> | A logic "1" sets the transconductance gain to 1/4 while a logic "0" sets the gain to 1/24. Transconductance gain is defined | 16         | REF        | Reference input to the Power Fail comparator. Leave open to use internal 2.5V reference.                   |
|        |                      | as: V <sub>RSENSE</sub>                                                                                                     | 1 <i>7</i> | 5V COMP    | Input to the Power Fail Comparator.<br>Can be connected to a bypass<br>capacitor for noise immunity.       |
| 5<br>6 | GND<br>V             | (CONTROL+) – (CONTROL–)  Analog Signal Ground  Power supply for the retract circuit.                                        | 18         | POWER FAIL | Open collector output drives low if pin 17 or pin 18 are below pin 16. Normally tied to pin 20.            |
| -      | V <sub>RET</sub>     | 1, ,                                                                                                                        | 19         | RETR OUT   | Open collector output pulls low to                                                                         |
| 7      | R <sub>SENSE</sub>   | Current sensing resistor terminal.                                                                                          | ,,         | KEIN GG !  | drive external PNP for retract if V <sub>CC</sub>                                                          |
| 8      | PWR GND A            | Ground Terminal for power amplifier A.                                                                                      |            |            | is less than 3.5V and pin 20 is low.                                                                       |
| 9      | OUTPUT+              | Positive Output terminal for bridge amplifier.                                                                              | 20         | RETRACT    | A logic "0" input causes the main outputs to tri-state and the retraction circuit to activate. This        |
| 10     | OUT+ SENSE           | Positive Amplifier Kelvin sense terminal. Tie to OUTPUT+.                                                                   |            |            | input also functions as a flag output<br>and will go low in the event of an<br>over-temperature condition. |
| 11     | PWR VC               | +5V supply for bridge amplifier                                                                                             |            |            | over temperature condition.                                                                                |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| •                   | •          |                         |
|---------------------|------------|-------------------------|
| Supply Voltage (pi  | ns 1.6.11) | 7V                      |
|                     |            | 0.3V to +7V             |
|                     |            | 0.3 to +V <sub>CC</sub> |
| Output Current      |            | ±750mA                  |
| Retraction Current  |            | 80mA                    |
| Retract set current | (pin 3)    | 3mA                     |

| Junction Temperature                 | 15000  |
|--------------------------------------|--------|
| Storage Temperature Range –65°C      |        |
|                                      |        |
| Lead Temperature (Soldering 10 sec.) | 150°C  |
| Thermal Resistance $(\theta_{JA})$   |        |
| SOIC Package (S)                     |        |
| SSOP Package (R)                     | 65°C/W |

## **OPERATING CONDITIONS**

| Temperature Range          | 0°C to 70°C |
|----------------------------|-------------|
| Supply Voltage (pins 1,11) | 5V ± 10%    |
| V <sub>RET</sub> (pin 6)   |             |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, T<sub>A</sub> = Operating Temperature Range, V<sub>CC</sub> = 5V  $\pm$  10%, R<sub>SENSE</sub> = 1 $\Omega$ , CONTROL– (pin 15) = 2.5V, R<sub>SET</sub> (pin 3) = 3.7k $\Omega$ , Load = 10 $\Omega$ .

| PARAMETER                                   | CONDITION                                                                        | MIN         | TYP         | MAX                 | UNITS        |
|---------------------------------------------|----------------------------------------------------------------------------------|-------------|-------------|---------------------|--------------|
| AMPLIFIER                                   |                                                                                  |             |             |                     |              |
| Control Common Mode Range                   |                                                                                  | 0.5         |             | V <sub>CC</sub> – 1 | V            |
| Offset                                      |                                                                                  |             |             | ±10                 | mV           |
| Transconductance Gain                       | pin 4 = 2V<br>pin 4 = 0.8V                                                       | 238<br>39.6 | 250<br>41.7 | 263<br>43.8         | mA/V<br>mA/V |
| Bandwidth                                   |                                                                                  |             | 100         |                     | kHz          |
| Sinking saturation                          | I <sub>OUT</sub> = 100mA<br>I <sub>OUT</sub> = 300mA<br>I <sub>OUT</sub> = 500mA |             |             | 0.5<br>0.6<br>0.8   | V<br>V<br>V  |
| Sourcing saturation                         | I <sub>OUT</sub> = 100mA<br>I <sub>OUT</sub> = 300mA<br>I <sub>OUT</sub> = 500mA |             |             | 1.1<br>1.2<br>1.3   | V<br>V<br>V  |
| RETRACTION CIRCUIT V <sub>PIN20</sub> = 0.8 | 3V, V <sub>RET</sub> = 2.5V                                                      |             |             | -                   | •            |
| I <sub>RET</sub> SET                        |                                                                                  |             | 0.75        |                     | V            |
| Turn on time                                |                                                                                  |             | 300         |                     | ns           |
| Turn off time                               |                                                                                  |             | 8           |                     | μs           |
| Sink current (I <sub>PIN12</sub> )          | V <sub>PIN12</sub> = 0.4V                                                        | 34          | 50          | 150                 | mA           |
| Source Voltage (V <sub>PIN7</sub> )         | $I_{PIN7} = -50 \text{mA}$                                                       | 0.3         | 0.5         | 0.7                 | ٧            |
| POWER FAIL DETECTION CIRCUIT                | 1                                                                                |             |             |                     |              |
| Reference Voltage                           |                                                                                  | 1.35        | 1.50        | 1.65                | V            |
| Reference Source Impedance                  |                                                                                  |             | 2.25        |                     | kΩ           |
| 5V Threshold<br>Hysteresis                  |                                                                                  | 4.40        | 4.575<br>30 | 4.75                | V<br>mV      |
| LOGIC INPUTS                                |                                                                                  |             |             |                     |              |
| Voltage High (V <sub>IH</sub> )             |                                                                                  | 2           | 1.4         |                     | V            |
| Voltage Low (V <sub>IL</sub> )              |                                                                                  |             | 1.4         | 0.8                 | V            |
| Current High (I <sub>IH</sub> )             | V <sub>IN</sub> = 5V                                                             |             |             | ±10                 | mA           |
| Current Low (I <sub>IL</sub> )              | $V_{IN} = 0V$ , except pin 20<br>$V_{IN} = 0V$ , pin 20 only                     | -40<br>-250 | -10<br>-160 |                     | mA<br>mA     |
| CURRENT CONSUMPTION                         |                                                                                  |             |             |                     |              |
| Pin 1 + Pin 11                              | $V_{PIN14} = V_{PIN15} = 2.5V$                                                   |             | 10          | 15                  | mA           |
| Pin 6                                       | V <sub>PIN14</sub> = 2.5V                                                        |             | 2.5         | 5.0                 | mA           |

#### **FUNCTIONAL DESCRIPTION**

#### **POWER AMPLIFIER**

The ML4506 power amplifier circuit is set up as a Howland Current source with a fixed gain of 1/4 or 1/24 (set by driving pin 4 high or low respectively). This architecture yields minimal cross-over distortion while maintaining low output cross conduction currents.

The gain figure refers to the ratio of input voltage to the output voltage seen across  $R_{SENSE}$ . For example, at a 1/4 gain setting, with V(–) input at 2.5V and the V(+) input at 3.5V, +500mA would flow through the coil using a 0.5 $\Omega$  sense resistor. Under the same conditions with pin 4 low, the current would be 83mA. The ability to change from low to high gain allows more complete utilization of DAC resolution when in the track follow mode.

The output stage (figure 2) is designed to provide minimal saturation losses and employs a "composite PNP" for the sourcing drive and a saturable NPN to sink current. Sourcing saturation drop is typically 0.9V while sinking saturation drop is typically 0.4V.



Figure 1. Power Amplifier Topology.

#### **POWER FAIL DETECT**

The ML4506 power fail detection circuit consists of a precision trimmed reference, resistor dividers, and a comparator with an effective hysteresis of 30mV. The output at pin 18 is open-collector and is normally tied to pin 1 which is internally pulled-up to 5V.

#### RETRACT

The retract circuit features provision for very low voltage operation as well as voltage limiting when a "live" retract with 5V on  $V_{RET}$  is performed. When pin 20 goes low, the internal NPN transistor will saturate, pulling SINK B (pin 11) low. A RETR OUT signal (open collector) saturates to drive an external PNP source transistor when pin 20 is low and when  $V_{RET}$  (pin 6) is below 3.5V. This portion of the circuit will function with less than 1V on  $V_{RET}$ .

An internal voltage limited pull-up circuit is provided which sources current on pin 7 to the VCM. This limit is set by an external resistor (see fig. 7) This circuit will operated reliably down to a  $V_{RET}$  voltage of around 2.5V. Pin 20 (Retract input) also serves as a flag to indicate an over-temperature condition on the die and goes low when the die temperature exceeds a safe operating limit (about  $160^{\circ}\text{C}$ ).



Figure 2. Power Output Stage.



Figure 3. Output Saturation Voltage vs. Output Current.  $(V_{CC} = PWR \ VC = 5V)$ 



 $\label{eq:VIN} Figure~4.~Output~Current: $V_{IN}=100 \text{Hz}~Sine~Wave,}~100 \text{mA}_{P.P}$ Low Gain Mode ($V_{PIN}$_5=0), $R_{SENSE}=0.5\Omega$, $R_L=10\Omega$.$ 



 $\label{eq:VIN} Figure~5.~Output~Current: $$V_{IN}=1kHz~Sine~Wave,~100mA_{P-P}$$Low~Gain~Mode~(V_{PIN~5}=0),~R_{SENSE}=0.5\Omega,~R_L=10\Omega.$ 



Figure 6. Total Harmonic Distortion vs. Frequency. Low Gain Setting ( $V_{PIN5}=0$ ),  $R_{SENSE}=1\Omega$ ,  $V_{IN}=2.4V_{P-P}$  High Gain Setting ( $V_{PIN5}=0$ ),  $R_{SENSE}=1\Omega$ ,  $V_{IN}=0.4V_{P-P}$ 



Figure 7.  $R_{\text{SET}}$  vs. Retract Source Voltage Limit.

## **APPLICATIONS**

#### COMPENSATION

Figure 8 shows the equivalent AC circuit for the transconductance amplifier.



Figure 8. AC Equivalent Circuit for Current Amplifier, Voice Coil Motor (VCM) and Snubber.

The amplifier's current bandwidth is limited by  $C_{OUT}$  which varies with the value chosen for  $R_{SENSF}$ 

$$C_{OUT} = \frac{25nF}{R_{SENSE}}$$

With no snubber (RS and CS) the bandwidth is limited to:

$$F_{-3dB} = \frac{1}{2\pi} \sqrt{\frac{2.414}{L(M) C(OUT)}}$$

Since this is a second order system with L(M) and C(OUT) forming a resonant circuit, some damping is desirable to reduce ringing in the step response. This is accomplished with resistive snubber. The optimum value of R(S) occurs when the following condition is met:

$$R(S) = \sqrt{\frac{L(VCM)}{C(OUT)}}$$

For a given C(S), setting R(S) to this value will minimize the ringing in the transient response. Larger values of R(S) will result in more ringing and more bandwidth. Smaller values of R(S) will result in more ringing and less bandwidth. R(S) should not exceed  $300\Omega$ .

C(S) (snubber capacitor) values of between 200nF and  $1\mu F$  are usually necessary to acheive the desired reduction of ringing in the step response. At optimum value of R(S) larger values of C(S) further reduce the ringing but do not affect the bandwidth.

Tuning the current loop response can be best done simulating the network in figure 8 with a computer simulator (such as SPICE).



Figure 9. Typical Application: ML4506 used with ML2341 8-bit DAC provides up to 12-bit effective resolution.

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE            |
|-------------|-------------------|--------------------|
| ML4506CS    | 0°C to 70°C       | 20-Pin SOIC (S20W) |
| ML4506CR    | 0°C to 70°C       | 20-Pin SSOP (R20)  |



# **ML4508**

# **Low Voltage Drop Voice Coil Servo Driver**

#### **GENERAL DESCRIPTION**

The ML4508 is a voice coil power driver intended for use in High Performance 5V Hard Disk servo systems. The ML4508 contains all control circuitry necessary to drive the voice coils of most small drives. To maximize compliance voltage, the ML4508 includes two 1-Amp (typical) NPN drivers and provides drivers for external PNP transistors. In addition, power fail detection and a low voltage head retraction functions are provided for orderly shut-down of the drive.

The transconductance is programmed by a logic input at 1/4 A/V and 1/24AV respectively, when using a  $1\Omega$  sense resistor. This allows for greater DAC resolution in digitally controlled servos during track follow without compromising dynamic range during seek.

The retraction circuit, main drive circuit, and control circuits are each powered from their own supplies. Retract allows the use of an external PNP retraction with as little as 1V of back EMF from the spindle.

The power fail detection circuit includes a precision 1.5V bandgap reference and a power fail comparator.

The ML4508 is implemented using Micro Linear's bipolar array technology. This allows for customization of the IC for a user's specific application.

#### **FEATURES**

- Low saturation voltage (<1V at 1A typically)
- No cross-over distortion with low quiescent current
- Pin-programmable transconductance settings
- Retraction circuitry with programmable retract voltage and separate power pin
- On-chip precision power fail detect circuitry
- Over-temperature protection with flag output

#### **BLOCK DIAGRAM**



# **PIN CONNECTION**

ML4508 24-Pin SOIC



## **PIN DESCRIPTION**

| PIN# | NAME                 | FUNCTION                                                                                   | PIN# | NAME         | FUNCTION                                                                                              |  |
|------|----------------------|--------------------------------------------------------------------------------------------|------|--------------|-------------------------------------------------------------------------------------------------------|--|
| 1    | $V_{CC}$             | Supply input to power amplifiers.                                                          | 12   | SOURCE A     | PNP Base drive output for non-                                                                        |  |
| 2    | DISABLE              | A Logic "1" puts the IC into a low                                                         | 1.2  | CINII/ A DEE | inverting power amplifier.                                                                            |  |
| (1   | WR DOWN)             | power state and disables the power amplifiers.                                             | 13   | sink a ref   | Kelvin sensing point for power amplifier. Connect to SINK A.                                          |  |
| 3    | HIGH/ <del>LOW</del> | A logic "1" sets the transconductance gain to 1/4 while a logic "0" sets the gain to 1/24. | 14   | SINK A       | Current sinking output for non-<br>inverting power amplifier. Connects<br>to voice coil (+) terminal. |  |
|      | DETD OUT             | Transconductance gain is the VRSENSE + VCONTROL.                                           | 15   | PWR GND A    | Power return pin for non-inverting power amplifier. Normally used for                                 |  |
| 4    | RETR OUT             | Open collector ouput which pulls low during retract. Used to drive                         |      |              | current sensing.                                                                                      |  |
|      |                      | external power transistor to source                                                        | 16   | CONTROL+     | Positive input for current comand.                                                                    |  |
|      |                      | retract current to the coil and can provide a braking signal to spindle.                   |      |              | Negative input for current command.                                                                   |  |
| 5    | RET SET              | External set resistor to establish a voltage limit for the internal retract driver.        | 18   | COMP 1       | Pin for external compensation capacitor.                                                              |  |
| 6    | GND                  | Analog signal ground.                                                                      | 19   | COMP 2       | Pin for external compensation                                                                         |  |
|      |                      |                                                                                            |      |              | capacitor.                                                                                            |  |
| 7    | R(SENSE)             | Current sense resistor terminal.                                                           | 20   | 5V SENSE     | Center node of a resistor divider from +5V.                                                           |  |
| 8    | V(RET)               | Supply pin for retract circuits.                                                           | 21   | . 53 /       |                                                                                                       |  |
| 9    | SOURCE B             | PNP Base drive ouput for inverting power amplifier.                                        | 21   | +5V          | Input for +5V for power fail detection and logic power supply.                                        |  |
| 10   | PWR GND B            | Power return pin for inverting power amplifier. Normally used for                          | 22   | POWER FAIL   | Open Collector output drives low for low voltage conditions.                                          |  |
|      |                      | current sensing.                                                                           | 23   | RETRACT      | A logic "0" initiates retract. Also                                                                   |  |
| 11   | SINK B               | Current sinking ouput for inverting power amplifier. Connects to voice                     |      |              | used as an open-collector over temperature output flag.                                               |  |
|      |                      | coil (–) terminal.                                                                         | 24   | +5V          | For power fail comparator.                                                                            |  |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (pins 1,8)               | 7V                        |
|-----------------------------------------|---------------------------|
| Voltage Pins 2,3,23                     |                           |
| Pins 4, 7, 9, 11, 12, 13, 14, 16, 17, 2 | 220.3 to +V <sub>CC</sub> |
| Output Sink Current                     | ±1Ā                       |
| Retraction Current                      | 80mA                      |
| Retract Set current (pin 5)             | 3mA                       |

| Junction Temperature                 | 150°C     |
|--------------------------------------|-----------|
| Storage Temperature Range –65°C      | to +150°C |
| Lead Temperature (Soldering 10 sec.) | 150°C     |
| Thermal Resistance ( $\theta_{IA}$ ) | 60°C/W    |

# **OPERATING CONDITIONS**

| Temperature Range                       | 0°C to +70°C                 |
|-----------------------------------------|------------------------------|
| V <sub>CC</sub> Supply Voltage          | 4.5 to 5.5V                  |
| +5V (pin 21) Supply Voltage             | 4.5 to 5.5V                  |
| V <sub>RET</sub> (pin 8) Supply Voltage | 2.5V                         |
| Control + Voltage Range (pin 15         | $= 5V)$ 0V to $V_{CC}$       |
| Control - Voltage Range                 | 2V to V <sub>CC</sub> - 1.5V |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, T<sub>A</sub> = Operating Temperature Range,  $V_{CC}$  = Operating Range,  $R_{SENSE}$  =  $1\Omega$ ,  $R_{COIL}$  =  $15\Omega$ , CONTROL- (pin 17) =  $V_{CC/2}$ , C1 = 30pF, Q1, Q2 = MJE210,  $R_{SET}$  =  $3.7k\Omega$  (Note 1)

| PARAMETER                  | CONDITIONS                                                        | MIN  | TYP   | MAX  | UNIT |
|----------------------------|-------------------------------------------------------------------|------|-------|------|------|
| AMPLIFIER                  |                                                                   |      | -     |      | •    |
| Offset                     |                                                                   |      |       | ±10  | mA   |
| Gain                       | Pin 5 = 2V                                                        | 238  | 250   | 263  | mA/\ |
|                            | Pin 5 = 0.8V                                                      | 39.6 | 41.7  | 43.8 | mA/\ |
| Bandwidth                  |                                                                   |      | 100   |      | KHz  |
| Sinking Saturation         | I <sub>OUT</sub> = 100mA                                          |      | 0.1   | 0.6  | V    |
|                            | I <sub>OUT</sub> = 300mA                                          |      | 0.2   | 0.8  | V    |
|                            | I <sub>OUT</sub> = 500mA                                          |      | 0.3   | 1.0  | V    |
| Sourcing Saturation        | I <sub>OUT</sub> = 100mA                                          |      | .1    |      | V    |
|                            | I <sub>OUT</sub> = 300mA                                          |      | .2    |      | V    |
|                            | I <sub>OUT</sub> = 500mA                                          |      | .3    |      | V    |
| Source A/B Base Drive      |                                                                   | 10   |       | 50   | mA   |
| Q1/Q2 Standby Current      | V <sub>PIN 16</sub> = 5V                                          |      | 4     |      | mA   |
| RETRACTION CIRCUIT V       |                                                                   |      |       |      | -    |
| I(RET) SET                 |                                                                   |      | .75   |      | V    |
| Turn On Time               |                                                                   |      | 800   | -    | ns   |
| Turn Off Time              |                                                                   |      | 8     |      | μs   |
| Source Voltage             | $V_{PIN 23} = 0.8V, V_{PIN 8} = 3V,$ $I_{PIN 7} = 50 \text{mA}$   | 0.95 | 1.2   | 1.5  | V    |
| Sink Current               | $V_{PIN 23} = 0.8V$ , $V_{PIN 8} = 1.2V$ , force 50mA into pin 11 | 10   | 37    | 1000 | mV   |
| RETR OUT V <sub>OL</sub>   | V <sub>PIN 23</sub> = 0.8V, I <sub>PIN 4</sub> = 1mA              |      | 0.1   | 0.4  | V    |
| POWER FAIL DETECTION CIRCL | TIL                                                               |      |       |      |      |
| 5V Threshold               |                                                                   | 4.40 | 4.575 | 4.75 | V    |
| Hysteresis — 5V Sense      |                                                                   |      | 30    |      | mV   |

## **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{CC}$  = Operating Range,  $R_{SENSE}$  = 1 $\Omega$ ,  $R_{COIL}$  = 15 $\Omega$ , CONTROL- (pin 17) =  $V_{CC/2}$ , C1 = 30pF, Q1, q2 = MJE210,  $R_{SET}$  = 3.7k $\Omega$  (Note 1)

| PARAMETER                       | CONDITION                                                    | MIN         | TYP         | MAX | UNITS    |
|---------------------------------|--------------------------------------------------------------|-------------|-------------|-----|----------|
| LOGIC INPUTS AND OUTPUTS        |                                                              |             |             |     |          |
| Voltage High (V <sub>IH</sub> ) |                                                              | 2           | 1.4         |     | V        |
| Voltage Low (V <sub>IL</sub> )  |                                                              |             | 1.4         | 0.8 | V        |
| Current High (I <sub>IH</sub> ) | V <sub>IN</sub> = 5V                                         |             |             | ±10 | μΑ       |
| Current Low (I <sub>IL</sub> )  | $V_{IN} = 0V$ , except pin 23<br>$V_{IN} = 0V$ , pin 23 only | -40<br>-250 | -10<br>-160 |     | μA<br>μA |
| Voltage Low (pins 22, 23)       | I <sub>OL</sub> = 1mA                                        |             |             | .4  | V        |
| OVER-TEMPERATURE DETECTIO       | N                                                            |             |             |     | 200      |
| T <sub>J</sub> Threshhold       |                                                              |             | 160         |     | °C       |
| Hysteresis                      |                                                              |             | 30          |     | °C       |
| CURRENT CONSUMPTION             |                                                              | -           |             |     | -        |
| Pin 21                          | Pin 21 = 5.5V                                                |             | 5           | 7   | mA       |
| Pin 1                           | $V_{CC} = 5.5V$ , $V_{PIN 16} = V_{CC/2}$                    |             | 5           | 10  | mA       |
| Pin 8                           | V <sub>PIN 8</sub> = 5.5V, V <sub>PIN 23</sub> = 5V          |             | 3.5         | 5   | mA       |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.

#### **FUNCTIONAL DESCRIPTION**

#### **POWER AMPLIFIER**

The ML4508 power amplifier circuit (figure 1) is set up as a Howland Current source with a fixed gain of 1/4 or 1/24 (set by driving pin 3 high or low respectively). This architecture yields minimal crossover distortion while maintaining low output cross conduction currents. The gain figure refers to the ratio of input voltage to the output voltage seen across R<sub>SENSE</sub>. For example, at a 1/4 gain setting, with V(-) input at 2.5V and the V(+) input at 4.5V, +500mA would flow through the coil using a  $1\Omega$  sense resistor. Under the same conditions with pin 3 low, the current would be 83mA. If lower input voltage swings and higher currents are desired, the overall transconductance gain may be increased by using a lower value of sense resistor, however offset current will increase proportionally. The ability to change from low to high gain allows more complete utilization of DAC resolution when in the track follow mode.

The output stage is designed to provide minimal saturation losses and employs an external PNP transistor for the sourcing drive and an internal saturable NPN to sink current. Sinking saturation drop is typically under 0.4V. Sourcing saturation drop depends on the external transistors used.

Care should be taken to avoid drawing substrate currents due to negative excursions on any pin of the ML4508. Schoktty diodes should be included on both sides of the VCM to prevent negative excursions from forward biasing the substrate diodes on the IC.



Figure 1. Simplified Power Amplifier Schematic (High Gain Mode)

Two areas should be considered to avoid high frequency oscillation in the output stage:

- 1. Choose external PNP transistors with a  $F_T$  of at least 50MHz.
- An RC compensation network should be used to cancel the zero presented to the output by the L/R of the voice coil motor as shown in figure 2.

#### **COMPENSATION**

Figure 2 shows the equivalent AC circuit for the current amplifier.



Figure 2. AC Equivalent Circuit for Current Amplifier, Voice Coil Motor (VCM) and Snubber.

The amplifier's current bandwidth is limited by  $C_{OUT}$  which varies with the value chosen for  $R_{SENSE}$ 

$$C_{OUT} \approx \frac{1200 \times (C_{COMP} + 12.8pF)}{R_{SENSE}}$$

Where  $C_{COMP}$  is C1 between pins 18 and 19. With no snubber ( $R_S$  and  $C_S$ ) the bandwidth is limited to

$$F_{-3dB} = \frac{1}{2\pi} \sqrt{\frac{1}{1C}}$$

Since this is a second order system with L(M) and C(OUT) forming a resonant circuit, some damping is desirable to reduce ringing in the step response. This is accomplished with a resistive snubber. The optimum value of R(S) occurs when the following condition is met:

$$R(S) = \sqrt{\frac{L(VCM)}{C(OUT)}}$$

For a given C(S), setting R(S) to this value will minimize the ringing in the transient response. Larger values of R(S) will result in more ringing and more bandwidth. Smaller values of R(S) will result in more ringing and less bandwidth. C(S) (snubber capacitor) values of between 200nF and 1mF are usually necessary to achieve the desired reduction of ringing in the step response. At the optimum value of R(S) larger values of C(S) further reduce the ringing but do not affect the bandwidth.

Timing the current loop response can be easily done simulating the network in figure 2 with a computer simulator (such as SPICE).

#### POWER FAIL DETECT CIRCUIT

The ML4508 circuit consists of a precision trimmed reference, resistor dividers and an "or function" comparator with hysteresis. The output (open collector) of this circuit appears on pin 22. When either comparator input (pins 20 and 24) falls below the 1.5V reference, pin 22 pulls low.

#### **RETRACT CIRCUITS**

When pin 23 goes low, pin 4 will pull low. The internal NPN transistor will saturate, pulling SINK B (pin 11) low. This portion of the circuit will function with less than 1V on V(RET). An internal voltage limited pull-up transistor is provided which sources current on pin 7 to the VCM. This circuit will be operated reliably down to a V(RET) voltage of around 2.5V.



Figure 3. Output Current:  $V_{IN}$  = 100 Hz Sine Wave,  $1V_{p-p}$  Low Gain Mode ( $V_{PIN}$  3 = 0),  $R_{SENSE}$  =  $1\Omega$ 



Figure 4. Output Current:  $V_{IN} = 1$ KHz Sine Wave,  $1V_{P-P}$  Low Gain Mode ( $V_{PIN 3} = 0$ ),  $R_{SENSE} = 1\Omega$ 



Figure 5. Output Saturation Voltage vs Output Current  $(Q_1 = Q_2 = MJE210)$ 



Figure 6. Output Saturation Voltage vs Output Current with BSR31 ( $Q_1 = Q_2 = BSR31$ )



Figure 7. Retract Source Voltage Limit



Figure 8. Retract Sink Voltage vs Current



Figure 9. Typical 12V Application

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE |
|-------------|-------------------|---------|
| ML4508CS    | 0°C to +70°C      | S20W    |



## **ML4510**

# **5V Sensorless Spindle Motor Controller**

#### GENERAL DESCRIPTION

The ML4510 provides complete commutation for delta or wye wound brushless DC (BLDC) motors without the need for signals from Hall Effect sensors. This IC senses the back EMF of the 3 motor windings (no neutral required) to determine the proper commutation phase angle using phase lock loop techniques. This technique will commutate virtually any 3-phase BLDC motor and is insensitive to PWM noise and motor snubbing.

Included in the ML4510 is the circuitry necessary for a Hard Disk Drive microcontroller driven control loop. The ML4510 controls motor current with either a constant offtime PWM or linear current control driven by the microcontroller. Speed feedback for the micro is a stable digital frequency equal to the commutation frequency of the motor. All commutation is performed by the ML4510. Braking and Power Fail are also included in the ML4510.

Since the timing of the start-up sequencing is determined by external circuitry, the system can be optimized for a wide range of motors and inertial loads. The ML4510 modulates the gates of external N-channel power MOSFETs to regulate the motor current. The IC drives external PNP transistors or P-channel MOSFETs directly. Special circuits are used to save base drive power at low load currents.

#### **FEATURES**

- Back-EMF commutation provides maximum torque for minimum spin-up time for spindle motors
- Accurate, jitter-free phase locked motor speed feedback output
- Operates on single 5V power supply
- Linear or PWM motor current control
- Easy microcontroller interface for optimized start-up sequencing and speed control
- Power fail detect circuit
- Drives external N-channel FETs and PNP's or P-channel FETs

#### **BLOCK DIAGRAM**



### PIN CONNECTION

ML4510 28-Pin SOIC (S28)



### **PIN DESCRIPTION**

| PIN# | NAME               | FUNCTION                                                       | PIN# | NAME               | FUNCTION                                                                             |
|------|--------------------|----------------------------------------------------------------|------|--------------------|--------------------------------------------------------------------------------------|
| 1 .  | GND                | Signal and Power Ground.                                       | 16   | RESET              | Input which holds VCO off and sets                                                   |
| 2    | PNP1               | Drives the external PNP power transistor driving motor PH1.    | 17   | PWR FAIL           | the ML4510 to the RESET condition.  A "0" output indicates 5V is                     |
| 3    | PNP2               | Drives the external PNP power                                  |      |                    | under-voltage.                                                                       |
| 4    | $V_{CC2}$          | transistor driving motor PH2. 5V power.                        | 18   | ENABLE E/A         | A "1" logic input enables the error amplifier and closes the back-EMF feedback loop. |
| 5    | PNP3               | Drives the external PNP power transistor driving motor PH3.    | 19   | NC                 | No electrical connection.                                                            |
| 6    | C <sub>OTA</sub>   | Compensation capacitor for linear                              | 20   | RC                 | VCO loop filter components.                                                          |
|      | -01/1              | motor current amplifier loop.                                  | 21   | IRAMP              | Current into this pin sets the initial                                               |
| 7    | OTA OUT            | Output of motor current error amplifier, normally connected to |      |                    | acceleration rate of the VCO during start-up.                                        |
|      |                    | OTA IN or to external MOSFET gate.                             | 22   | PH1                | Motor Terminal 1.                                                                    |
| 8    | OTA IN             | Driving voltage for N1–N3.                                     | 23   | PH2                | Motor Terminal 2.                                                                    |
| 0.11 | N14 N12 N12        | Normally tied to OTA OUT.                                      | 24   | PH3                | Motor Terminal 3.                                                                    |
| 9-11 | N1, N2 N3          | Drives the external N-channel MOSFETs for PH1, PH2, PH3        | 25   | $V_{CC}$           | 5V power supply. Terminal which is sensed for power fail.                            |
| 12   | I <sub>SENSE</sub> | Motor current sense input.                                     | 26   | BRAKE              | A "0" activates the braking circuit.                                                 |
| 13   | C <sub>OS</sub>    | Timing capacitor for fixed off-time PWM current control.       | 27   | I <sub>LIMIT</sub> | Sets the threshold for the PWM comparator.                                           |
| 14   | $C_{VCO}$          | Timing capacitor for VCO                                       | 28   | 1.                 | Current Command for Linear Curren                                                    |
| 15   | VCO OUT            | Logic output from VCO.                                         | 20   | ICMD               | amplifier.                                                                           |
|      |                    |                                                                |      |                    | ·                                                                                    |

### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (pins 4, 25)            | 7V        |
|----------------------------------------|-----------|
| Output Current (pins 2, 3, 5, 9,10,11) |           |
| Logic Inputs (pins 16, 18, 26)         | 0.3 to 7V |
| I <sub>SENSE</sub> Voltage (pin 12)    | 0.9V      |
| Junction Temperature                   | 150°C     |
| Storage Temperature Range              |           |
| Lead Temperature (Soldering 10 sec.)   | 150°C     |
| Thermal Resistance (θ <sub>JA</sub> )  | 60°C/W    |
|                                        |           |

#### **OPERATING CONDITIONS**

| Temperature Range                     | 0°C to 70°C |
|---------------------------------------|-------------|
| V <sub>CC</sub> Voltage (pins 4, 25)  |             |
| I <sub>RAMP</sub> Current (pin 21)    | 0 to 100μA  |
| I Control Voltage Range (pins 27, 28) | 0V to 3V    |

#### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{CC}$  =  $V_{CC2}$  = 5V,  $R_{SENSE}$  =  $1\Omega$ ,  $C_{OTA}$  =  $C_{VCO}$  =  $0.01\mu F$ ,  $C_{OS}$  =  $0.02\mu F$ 

| PARAMETER                              | CONDITIONS                                    | MIN  | TYP  | MAX  | UNITS |
|----------------------------------------|-----------------------------------------------|------|------|------|-------|
| Oscillator (VCO) Section (Mode 1 or 2  | 2 unless otherwise specified)                 |      |      | 4    |       |
| Frequency vs. V <sub>PIN 20</sub>      | 1V ≤ V <sub>PIN 20</sub> ≤ 3.5V               |      | 670  |      | Hz∕V  |
| Frequency                              | V <sub>VCO</sub> = 2.5V                       | 830  | 1675 | 2500 | Hz    |
|                                        | V <sub>VCO</sub> = 0.5V                       | 120. | 245  | 350  | Hz    |
| Reset Voltage at C <sub>VCO</sub>      | Mode = 0                                      |      | 125  | 250  | mV    |
| Sampling Amplifier                     |                                               |      |      |      |       |
| V <sub>RC</sub>                        | Mode 0                                        |      | 125  | 250  | mV    |
| I <sub>RC</sub>                        | Mode 1, $R_{RAMP} = 39k\Omega$                | 16   | 33   | 50   | μА    |
|                                        | Mode 2A, V <sub>PH2</sub> = 0.5V              | 30   | 60   | 90   | μА    |
|                                        | Mode 2A, V <sub>PH2</sub> = 2.5V              | -6   | 2 2  | 6    | μА    |
|                                        | Mode 2A, V <sub>PH2</sub> = 4.5V              | -30  | -60  | -90  | μА    |
| Motor Current Control Section          |                                               |      |      |      |       |
| I <sub>SENSE</sub> Gain                | $V_{PIN 27} = 5V, 0V \le V_{PIN 28} \le 2.5V$ | 4    | 5    | 6    | V/V   |
| One Shot Off Time                      |                                               | 12   | 25   | 33   | μs    |
| I <sub>CMD</sub> Transconductance Gain |                                               |      | 0.19 |      | mmho  |
| Power Fail Detection Circuit           |                                               |      |      |      |       |
| 5V Threshold                           |                                               | 3.8  | 4.25 | 4.5  | V     |
| Hysteresis                             |                                               |      | 70   |      | mV    |
| Logic Inputs                           |                                               |      |      |      | 1     |
| Voltage High (V <sub>IH</sub> )        |                                               | 2    |      |      | V     |
| Voltage Low (V <sub>IL</sub> )         |                                               |      |      | 0.8  | V     |
| Current High (I <sub>IH</sub> )        | V <sub>IN</sub> = 2.7V                        | -10  | 1    | 10   | μА    |
| Current Low (I <sub>II</sub> )         | V <sub>IN</sub> = 0.4V                        | -250 | -120 | -60  | μА    |

#### **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                                            | CONDITIONS                                                   | MIN  | TYP   | MAX  | UNITS |
|------------------------------------------------------|--------------------------------------------------------------|------|-------|------|-------|
| Outputs I <sub>CMD</sub> = I <sub>LIMIT</sub> = 2.5V |                                                              |      |       |      |       |
| I <sub>PNP</sub> Low                                 |                                                              | 50   | 75    | 100  | mA    |
| I <sub>PNP</sub> High                                | Off State                                                    | -100 |       | 100  | μА    |
| V <sub>N</sub> High                                  | V <sub>PIN 8</sub> = 0.5V                                    | 2.4  | 3.1   | 3.8  | V     |
| V <sub>N</sub> Low                                   |                                                              |      | 0.2   | 0.7  | V     |
| A <sub>V</sub> Pin 8 to V <sub>N</sub>               | V <sub>PIN 8</sub> = 0.5V                                    | -3.0 | -3.75 | -4.5 | V/V   |
| LOGIC Low                                            | I <sub>OUT</sub> = 0.5mA                                     |      |       | 0.4  | V     |
| LOGIC I <sub>OUT</sub> High                          |                                                              |      | - 5   |      | μА    |
| Supply Currents (N and PNP Outp                      | outs Open, I <sub>LIMIT</sub> = 2.5V, I <sub>CMD</sub> = 0V) |      |       |      |       |
| V <sub>CC</sub> Current (Pin 25)                     |                                                              |      | 28    | 40   | mA    |
| V <sub>CC2</sub> Current (Pin 4)                     |                                                              |      | 2     | 5    | mA    |

#### **FUNCTIONAL DESCRIPTION**

The ML4510 provides closed-loop commutation for 3-phase brushless motors. To accomplish this task, a VCO, Integrating Back-EMF Sampling error amplifier and sequencer form a phase-locked loop, locking the VCO to the back-EMF of the motor. The IC also contains circuitry to control motor current with either linear or constant off-time PWM modes. Braking and power fail detection functions are also provided on chip. The ML4510 is designed to drive external power transistors (N-channel MOSFET sinking transistors and PNP sourcing transistors) directly, and contains a special circuit to reduce PNP base currents when output current demand is reduced.

Start-up sequencing and motor speed control are accomplished by a microcontroller. Speed sensing is accomplished by monitoring the output of the VCO, which will be a signal which is phased-locked to the commutation frequency of the motor.

#### **BACK-EMF SENSING AND COMMUTATOR**

The ML4510 contains a patented back-EMF sensing circuit which samples the phase which is not energized (Shaded area in figure 2) to determine whether to increase or decrease the commutator (VCO) frequency. A late commutation causes the error amplifier to charge the filter (RC) on pin 20, increasing the VCO input while early commutation causes pin 20 discharge. Analog speed control loops can use pin 20 as a speed feedback voltage.

The input impedance of the three PH inputs is about  $8k\Omega$  to GND. When operating with a higher voltage motor, the PH inputs should be divided down in voltage so that the maximum voltage at any PH input does not exceed  $V_{CC}$ . See ML4411 data sheet for applications.

#### VCO AND PHASE DETECTOR CALCULATIONS

The VCO should be set so that at the maximum frequency of operation (the running speed of the motor) the VCO



Figure 1. Back EMF Sensing Block Diagram.



Figure 2. Typical Motor Phase Waveform with Back-EMF Superimposed (Ideal Commutation).

control voltage will be no higher than VCC<sub>MIN</sub> – 1V. The VCO maximum frequency will be:

$$F_{MAX} = 0.05 \times POLES \times RPM$$

where POLES is the number of poles on the motor and RPM is the maximum motor speed in Revolutions Per Minute.

The minimum VCO gain derived from the specification table (using the minimum  $F_{VCO}$  at  $V_{VCO} = 2.5V$ ) is:

$$K_{VCO(MIN)} = \frac{3.32 \times 10^{-6}}{C_{VCO}}$$

Assuming that the  $V_{VCO(MAX)} = 3.2V$ , then

$$C_{VCO} = \frac{3.2 \times 3.32 \times 10^{-6}}{F_{MAX}}$$

or

$$C_{VCO} = \frac{212}{POLES \times RPM} \mu F$$

Figure 3 shows the transfer function of the Phase Lock Loop with the phase detector formed from the sampled phase through the Gm amplifier with the loop filtered formed by R,  $C_1$ , and  $C_2$ .

The impedance of the loop filter is

Figure 3. Back EMF Phase Lock Loop Components.



Figure 4. VCO Output Frequency vs. V<sub>VCO</sub> (Pin 20).

Where the lead and lag frequencies are set by:

$$\omega_{LEAD} = \frac{1}{RC_2}$$

$$\omega_{LAG} = \frac{C_1 + C_2}{R C_1 C_2}$$

Requiring the loop to settle in 20 PLL cycles with a spread of 10 between  $w_{LEAD}$  = 10 x  $\omega_{LAG}$  produces the following calculations for R,  $C_1$  and  $C_2$ :

$$C_1 \approx \frac{1.97 \times 10^{-9}}{C_{VCO} \times F_{VCO}^2}$$

$$C_2 = 9 \times C_1$$

$$R = \frac{12.65}{C_2 \times F_{VCO}}$$

#### START-UP SEQUENCING

When the motor is intitially at rest, it is generating no back-EMF. Because a back-EMF signal is required for closed loop commutation, the motor must be started "open-loop" until a velocity sufficient to generate some back-EMF is attained (around 100 RPM).

Two modes are possible for starting the motor. For the lowest possible starting time, the chip is held in the reset (mode R) state by holding pin 16 low and providing full current to the motor (figure 5).

| STEP | PIN<br>16 | PIN<br>18 | PIN<br>21 | I <sub>LIMIT</sub><br>I <sub>CMD</sub> |
|------|-----------|-----------|-----------|----------------------------------------|
| 1    | 0         | 0         | Fixed     | I <sub>MAX</sub>                       |
| 2    | 1         | 0         | Fixed     | I <sub>MAX</sub>                       |
| 3    | 1         | 1         | 0         | I <sub>MAX</sub>                       |

Figure 5. Minimum Time Start-Up Sequence.

**Step 1:** The IC is held in reset (mode R) with full power applied to the windings (see figure 7). This aligns the rotor to a position which is 30° (electrical) before the center of the first commutation state.

**Step 2:** A fixed current is input to pin 21 and appears as a current on pin 20, and will accelerate the motor at a fixed rate.

**Step 3:** When the motor speed reaches about 100 RPM, the back-EMF loop can be closed by pulling pin 18 low.

Using this technique, some reverse rotation is possible. The maximum amount of reverse rotation is 360/N, where N is the number of poles. For an 8 pole motor, 45° reverse rotation is possible.

|              | OUTPUTS |     |     |     |     |     | INPUT    |
|--------------|---------|-----|-----|-----|-----|-----|----------|
| STATE        | N1      | N2  | N3  | P1  | P2  | P3  | SAMPLING |
| R OR 0       | OFF     | ON  | OFF | ON  | OFF | ON  | N/A      |
| <b>A</b> *** | OFF     | OFF | ON  | ON  | OFF | OFF | PH2      |
| В            | OFF     | OFF | ON  | OFF | ON  | OFF | PH1      |
| С            | ON      | OFF | OFF | OFF | ON  | OFF | PH3      |
| D            | ON      | OFF | OFF | OFF | OFF | ON  | PH2      |
| E            | OFF     | ON  | OFF | OFF | OFF | ON  | PH1      |
| F            | OFF     | ON  | OFF | ON  | OFF | OFF | PH3      |

Figure 6. Commutation State Table.



Figure 7. Start-Up Timing and Mode Sequencing.

#### SPEED CONTROL — CURRENT LOOP

To facilitate speed control, the ML4510 includes two current control loops — linear and PWM (figure 8). The linear control loop senses the motor current on the I<sub>SENSE</sub> terminal through R<sub>SENSE</sub>. An internal current sense amplifier's output modulates the gates of the 3 N-channel MOSFET's when OTA OUT is tied to OTA IN, or can modulate a single MOSFET gate to control current.

The ML4510 also includes a current mode constant off-time PWM circuit. When motor current builds to the threshold set on  $I_{LIMIT}$  input (pin 27), a one-shot is fired whose timing is set by  $C_{OS}$ . The current in the motor will be controlled by the lower of pin 27 and pin 28.

#### **OUTPUT DRIVERS**

The motor's source transistor drivers are open-collector NPN's with internal  $8k\Omega$  pull-up resistors, whose current is controlled according to the current demanded through the motor. To conserve power, the ML4510 sets the current to PNP1, PNP2, and PNP3, proportional to the lower of pin 27 and pin 28.

Drivers N1 through N3 are totem-pole outputs capable of sourcing and sinking 10mA. Switching noise in the external MOSFETs can be reduced by adding resistance in series with the gates.

#### BRAKING

Applying a logic 0 on pin 26 activates the braking circuit. The brake circuit turns on PNP1 through PNP3 and turns off NPN1 through NPN3.



Figure 8. Current Control and Output Drive.



Figure 9. I(LIMIT) Output Off-Time vs. Cos.



Figure 10. Available PNP Drive Current vs. ICMD Input.



#### **APPLICATIONS**

Figure 11 shows a typical application of the ML4510 in a hard disk drive spindle control. Although the timing necessary to start the motor in most applications would be generated by a microcontroller, Figure 12 shows a simple "one-shot" start-up timing approach.

Speed control can be accomplished either by:

- 1. Sensing the VCO OUT frequency with a Microcontroller and adjusting I<sub>CMD</sub> via an analog output from the Micro (PWM DAC).
- 2. Using analog circuitry for speed control (Figure 13).
- Q1, Q2, and Q3 are MJE210 or equivalent. Q4, Q5, and Q6 are IRFU010 or equivalent. Base resistors ( $50\Omega$ ) are included to reduce power dissipation in the IC during start-up. If requested currents are low, these can be eliminated. Switching transients due to commutation can be reduced by increasing the  $470\Omega$  gate resistors on Q4-Q6.



Figure 11. ML4510 Typical Application.





| SYMBOL | VALUE  |
|--------|--------|
| A1     | LM358  |
| Q1     | 74HC14 |
| D1, D2 | 1N4148 |
| R1     | 1ΜΩ    |
| R2     | 1ΜΩ    |
| R3     | 100kΩ  |

| SYMBOL | VALUE  |
|--------|--------|
| R4     | 100kΩ  |
| R5     | 50kΩ   |
| R6     | 50kΩ   |
| C1     | 3.3µF  |
| C2     | 3.3μF  |
| C3     | 0.47μF |

Figure 12. Analog Start-up Circuit.

Figure 13. Analog Speed Control.

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML4510CS    | 0°C to 70°C       | 28-Pin SOIC (S28) |



## Servo Burst Area Detector

### GENERAL DESCRIPTION

The ML4532 and ML4533 Area Detectors are designed to minimize the pipeline transport delay while accurately quantizing the area of servo bursts in highspeed embedded servo systems. Combined with the ML2261 or ML2264 High Speed A/D Converters, the ML4532 and ML4533 are designed to capture back-toback servo bursts in a 700ns or larger window. Power dissipation is minimized by the use of a digital power down pin which allows the area detector to be powered down between the servo sectors. The ML4536 is the ML4533 with different reference voltage levels.

The ML4532 includes a PWM D/A for microprocessor control of the actuator driver, changing the REFACC pin voltage during head change, or other system control functions.

| FEATURES                       | ML4532     | ML4533 | ML4536 |
|--------------------------------|------------|--------|--------|
| Package Options                | 20-Pin PCC | 16-Pin | 16-Pin |
| •                              | or SSOP    | SOIC   | SOIC   |
| Zero-Scale Ref. Output Voltage | 1.25V      | 1.25V  | 1.0V   |
| Full-Scale Ref. Output Voltage | 3.75V      | 3.75V  | 3.4V   |
| Reference Output Voltage       | 2.5V       | 2.5V   | 2.2V   |
| PWM D/A Onboard                | Yes        | No     | No     |

#### **FEATURES**

- Allows for Area Detection of 1µs back-to-back bursts
- AGC amplifier for maintaining accuracy
- 0.2% nonlinearity between 25% and 75% of input signal range
- 2% nonlinearity over the input signal range
- Provides zero- and full-scale outputs for A/D
- 5V supply, at 29mA for ML4533/ML4536, 35mA for ML4532
- Digitally controlled power down for minimizing power between sectors
- Bandgap Reference output
- ML4532 includes PWM D/A for controlling voice coil driver or AGC during head change
- ML4533/ML4536 available in 16-pin SOIC package ML4532 available in 20-pin PCC or SSOP package
- Reference outputs defining the minimum and maximum demodulation output values

## TYPICAL APPLICATION



Typical HDD Digital Servo Application



## ML4532 BLOCK DIAGRAM AND PIN CONNECTION





#### 20-Pin SSOP



### ML4533/ML4536 BLOCK DIAGRAM AND PIN CONNECTION

#### 16-Pin SOIC (ML4533)





#### 16-Pin SOIC (ML4536)



## PIN DESCRIPTION

| ML4532<br>PIN # | ML4533/<br>ML4536<br>PIN # | NAME                                         | DESCRIPTION                                                  | ML4532<br>PIN # | ML4533/<br>ML4536<br>PIN # | NAME                 | DESCRIPTION                                      |
|-----------------|----------------------------|----------------------------------------------|--------------------------------------------------------------|-----------------|----------------------------|----------------------|--------------------------------------------------|
| 1               | 1                          |                                              | Zero scale reference                                         | 11              | 9                          | IN-                  | Negative input.                                  |
|                 |                            | $1.00V_{REF}$                                | output.                                                      | 12              | 10                         | IN+                  | Positive input.                                  |
| 2               |                            | D/A <sub>OUT</sub>                           | Analog output of PWM D/A.                                    | 13              | 11                         | $V_{CC}$             | 5V power supply.                                 |
| 3               | 2                          | 2.50V <sub>REF</sub><br>2.20V <sub>RFF</sub> | 2.50 voltage reference output.                               | 14              | 12                         | ZERO X               | Zero detector crossing output.                   |
| 4               |                            |                                              | •                                                            | 15              | 13                         | GND                  | Ground.                                          |
| 4               |                            | C <sub>PWM</sub>                             | PWM D/A smoothing capacitor.                                 | 16              |                            | $MSB_{PWM}$          | PWM D/A most significant bit input.              |
| 5               | 3                          | RESET                                        | Reset, active high.                                          | 47              | 14                         | n.                   | •                                                |
| 6               | 4                          | DEMOD<br>OUT                                 | Area detector output.                                        | 17              | 14                         | $P_{DN}$             | Power down control, reduces power if logic high. |
| 7               | 5                          | $C_{AGC}$                                    | AGC capacitor.                                               | 18              | 15                         | 3.75V <sub>REF</sub> | Full scale reference                             |
| 8               | 6                          | GATE                                         | Defines area detect                                          |                 |                            | 3.40V <sub>REF</sub> | output.                                          |
|                 |                            |                                              | window, active high.                                         | 19              |                            | LSB <sub>PWM</sub>   | PWM D/A least significant                        |
| 9               | 7                          | TP <sub>AGC</sub>                            | Output test point for                                        |                 |                            |                      | bit input.                                       |
|                 |                            |                                              | AGC.                                                         | 20              | 16                         | REFAGC               | AGC voltage reference.                           |
| 10              | 8                          | H <sub>AGC</sub>                             | AGC hold input, AGC active when high; AGC constant when low. |                 |                            |                      |                                                  |

## **ABSOLUTE MAXIMUM RATINGS**

(Note 1)

| Power Supply Voltage, V <sub>CC</sub>                      |              |
|------------------------------------------------------------|--------------|
| Storage Temperature65°                                     | °C to +150°C |
| Package Dissipation at T <sub>A</sub> = 25°C (Board Mount) |              |
| 20-Pin PCC                                                 | 875mW        |
| 20-Pin SSOP                                                | 750mW        |
| 16-Pin SOIC                                                | 750mW        |
| Package Lead Temperature                                   |              |
| Soldering (10 sec)                                         | 260°C        |
| Vapor Phase (60 sec)                                       | 215°C        |
| Infrared (15 sec)                                          | 220°C        |

## **OPERATING CONDITIONS**

| Temperature Range                 | ) to | +70°C      |
|-----------------------------------|------|------------|
| Supply Voltage (V <sub>CC</sub> ) | 5V   | ' ± 5%     |
| $(I_{IN+}) - (I_{IN-})$           |      | $1V_{P-P}$ |
| C <sub>AGC</sub>                  |      | 100pF      |
| REF <sub>AGC</sub>                |      | . 2.5V     |
| C <sub>PWM</sub>                  |      |            |
| C <sub>H</sub> at DEMOD OUT       |      | 100pF      |

## **ELECTRICAL CHARACTERISTICS**

The following specifications apply over the recommended operating conditions of  $T_A$  = 0 to +70°C,  $V_{CC}$  = 4.75 to 5.25V, and external component values as recommended above, unless otherwise specified.

| PARAMETER                                       | NOTES        | CONDITIONS                                      | MIN         | TYP<br>(Note 2) | MAX         | UNITS            |
|-------------------------------------------------|--------------|-------------------------------------------------|-------------|-----------------|-------------|------------------|
| DEMODULATOR                                     |              |                                                 |             |                 |             |                  |
| Differential Input Range                        | 3            | For Full Scale Output                           | .25         |                 | 2           | V <sub>P-P</sub> |
| Differential AGC Range                          | 3            |                                                 | 0.8         |                 | 1.5         | V/V              |
| Differential Input Resistance                   |              |                                                 |             | 4               |             | kΩ               |
| Differential Input Capacitance                  |              |                                                 |             | 5               |             | pF               |
| Common Mode Input Resistance                    | İ            |                                                 |             | 2               |             | kΩ               |
| Power Supply RR                                 |              |                                                 |             | 40              |             | dB               |
| Differential Nonlinearity                       | 5, 3<br>5, 4 | 25% to 75% of Full Scale<br>Zero to Full Scale  |             | .2              | 2 5         | %<br>%           |
| DEMOD OUT Offset Current                        |              | V <sub>IN</sub> = ±500mV                        |             |                 | 20          | μΑ               |
| Maximum DEMOD OUT Charge Current                | 3            | GATE = High                                     | 500         |                 |             | μΑ               |
| DEMOD OUT Leakage Current                       | 3            | GATE = Low                                      |             |                 | +5          | μΑ               |
| DEMOD OUT Reset Voltage (ML4532/33) (ML4536)    |              |                                                 | 1.15<br>0.9 | 1.25<br>1.0     | 1.35<br>1.1 | V                |
| DEMOD OUT Reset Current                         |              | Discharge, RESET = High                         | 2.0         |                 |             | mA               |
| AUTOMATIC GAIN CONTROL                          |              |                                                 |             |                 |             |                  |
| AGC Dynamic Range                               | 3            | 3 2                                             | 2.5         |                 |             | V/V              |
| AGC Output Swing                                | 3            |                                                 | 1           |                 |             | V                |
| C <sub>AGC</sub> Charging Current               | 3            |                                                 | 150         |                 | 250         | μA               |
| C <sub>AGC</sub> Discharging Current            | 3            |                                                 | 150         |                 | 250         | μΑ               |
| C <sub>AGC</sub> Leakage Current                | 3            |                                                 |             |                 | 5           | μΑ               |
| VOLTAGE REFERENCES                              |              |                                                 |             |                 |             | <u> </u>         |
| 1.25V <sub>REF</sub> Output Voltage (ML4532/33) | 3            | T <sub>A</sub> = 25°C                           | 1.20        | 1.25            | 1.30        | V                |
| 3.75V <sub>REF</sub> Output Voltage (ML4532/33) | 3            | T <sub>A</sub> = 25°C                           | 3.60        | 3.75            | 3.90        | V                |
| 2.50V <sub>REF</sub> Output Voltage (ML4532/33) | 3            | T <sub>A</sub> = 25°C                           | 2.40        | 2.50            | 2.60        | V                |
| 1.0V <sub>REF</sub> Output Voltage (ML4536)     | 3            | T <sub>A</sub> = 25°C                           | 0.95        | 1.0             | 1.05        | V                |
| 3.4V <sub>REF</sub> Output Voltage (ML4536)     | 3            | T <sub>A</sub> = 25°C                           | 3.2         | 3.4             | 3.6         | V                |
| 2.2V <sub>REF</sub> Output Voltage (ML4536)     | 3            | T <sub>A</sub> = 25°C                           | 2.05        | 2.2             | 2.35        | V                |
| Load Regulation                                 | 3            | $0mA \le I_{OUT} \le 5mA$                       | -5          |                 | +5          | mV/mA            |
| Line Regulation                                 |              |                                                 | -30         |                 | +30         | mV/V             |
| DIGITAL AND DC                                  | I            |                                                 |             |                 |             | 1                |
| Logical "0" Input Voltage                       | 3            |                                                 |             |                 | .8          | V                |
| Logical "1" Input Voltage                       | 3            |                                                 | 2.0         |                 |             | V                |
| Logical "0" Input Current                       | 3            | $V_{IN} = 0.4V$                                 |             |                 | -1.5        | mA               |
| Logical "1" Input Current                       | 3            | $V_{IN} = 2.5V$                                 |             |                 | +100        | μΑ               |
| Logical "0" Output Voltage                      | 3            | ZERO X, I <sub>OUT</sub> = 1mA                  |             | -               | .5          | V                |
| Logical "1" Output Voltage                      | 3            | I <sub>OUT</sub> = -1mA                         | 3.0         | -               | 4"          | V                |
| Supply Current ML4532                           | 3            | P <sub>DN</sub> = Low<br>P <sub>DN</sub> = High |             | 11              | 45<br>15    | mA<br>mA         |
| ML4533/ML4536                                   | 3            | $P_{DN} = Low$                                  |             |                 | 38          | mA               |
| Monotonicity                                    | 3            | P <sub>DN</sub> = High                          | 9           | 5<br>10         | 12          | mA<br>Bits       |
| LSB to MSB Ratio                                | 3            |                                                 | 16.0        | 16.5            | 18.0        | V/V              |

## **ELECTRICAL CHARACTERISTICS** (Continued)

The following specifications apply over the recommended operating conditions of  $T_A = 0$  to +70°C,  $V_{CC} = 4.75$  to 5.25V, and external component values as recommended above, unless otherwise specified.

| PARAMETER                                                           | NOTES         | CONDITIONS             | MIN  | TYP<br>(Note 2) | MAX  | UNITS |
|---------------------------------------------------------------------|---------------|------------------------|------|-----------------|------|-------|
| D/A CONVERTER (ML4532 Only)                                         |               |                        |      |                 |      |       |
| Output Voltage Swing                                                | 3             | R <sub>L</sub> = 5K    | 1.25 |                 | 3.75 | V     |
| Logical "0" Input Voltage                                           | 3             |                        |      |                 | .8   | V     |
| Logical "1" Input Voltage                                           | 3             |                        | 2.0  |                 |      | V     |
| Logical "0" Input Current                                           | 3             | V <sub>IL</sub> = .4V  |      |                 | -1   | mA    |
| Logical "1" Input Current                                           | 3             | V <sub>IH</sub> = 2.5V |      |                 | 300  | μΑ    |
| DYNAMIC AND AC PARAMETERS (Fig                                      | ures 1 and 2) |                        |      |                 |      |       |
| f <sub>B</sub> , Burst Input Frequency                              | 4             |                        | 1    |                 | 10   | MHz   |
| t <sub>GS</sub> , Gate Edge Setup Prior to<br>Burst ↓ Zero Crossing | 4, 6          |                        |      |                 | 30   | ns    |
| t <sub>RESET</sub> , Reset Pulse Width                              | 4, 6          | C <sub>H</sub> ≤ 200pF | 300  |                 |      | ns    |
| t <sub>BZX</sub> , Burst Zero Crossing to<br>ZERO X Output          | 4, 6          | C <sub>L</sub> = 50pF  |      |                 | 25   | ns    |
| t <sub>PG</sub> , Power Down ↓ to Gate ↑                            | 4, 5          |                        |      | 200             | 400  | ns    |

- Note 1: Absolute Maximum Ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise
- specified are measured with respect to ground.
- Note 2: Typicals are parametric norm at 25°C.
- Note 3: Parameter guaranteed and 100% production tested.
- Note 4: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.
- Note 5: Linearity measured as a percentage of the midpoint between 25% to 75% of full scale.
- Note 6: Timing measured at 1.4V.



Figure 1. AGC Burst Timing



Figure 2. Burst Area Detect Timing

## **TYPICAL PERFORMANCE CURVES**



Figure 3. DEMOD Output Current vs. Input



Figure 4. Linearity vs. Input

#### 4

#### 1.0 FUNCTIONAL DESCRIPTION

The ML4532, ML4533 and ML4536 are composed of an AGC amplifier, an area detector, and a band-gap reference with three buffered outputs. In addition the ML4532 (see Figure 5) includes a pulse width modulation D/A. The ML4536 is essentially the ML4533 with a different set of reference voltages.

#### 1.1 INPUT AMPLIFIER AND AUTOMATIC GAIN CONTROL

The inputs of the ML4532, ML4533 and ML4536 are intended for use at the output of the read channel filter, accepting a  $0.25V_{P-P}$  to  $2V_{P-P}$  signal range. The input amplifier and AGC circuit of these area detectors operate in a differential signal mode to provide good common mode and power supply rejection. The purpose of the AGC loop is to maintain a constant area detect value that correlates to the zero scale (1.25V<sub>REF</sub>/1.0V<sub>REF</sub>) and full scale (3.75V<sub>REF</sub>/3.4V<sub>REF</sub>) output values based upon the minimum and maximum burst value. The sensing for the AGC is at the output of the area detector, allowing signal ranging based on the area of burst rather than the signal level of the burst. The AGC is intended to be updated at every sector of servo position bursts such that the signal variances due to platter radius and differences in read channel data frequencies can be corrected. The initial gain of the AGC circuit is established by the voltage applied to the REFAGC input.

In this closed-loop system, the area detected output voltage is fed back and compared with the  $REF_{AGC}$  voltage in the  $G_M$  amplifier with a  $G_M$  of 1/4000 ohms, to provide a gain control current, charging and discharging  $C_{AGC}$ .

The AGC value is held constant by the hold function and is controlled by  $H_{AGC}$  pin. When  $H_{AGC}$  is at a logic high the level of gain can change up or down and is held at a constant gain with a logic low input.

A capacitor from ground to the  $C_{ACC}$  pin holds the gain setting when  $H_{AGC}$  is at a logic low level and the area detector output does not affect the gain setting in this mode. See figure 1 for the AGC burst timing.

#### 1.2 AREA DETECTOR

The area detector provides a measurement of servo burst area during a time window beginning at the first falling zero crossing edge after the GATE input is placed in a logic high state and ends at the first falling zero crossing edge after the GATE input is placed in a logic low state. The Zero crossing output enables the user to time the gate pulse by counting zero crossings. The analog input should be without open baseline by either keeping burst pulse spacing sufficiently close to avoid it or band limiting the signal. In most cases, both are necessary.



 May clock anywhere and give multiple transitions, not acceptable.



b. Proper spacing.



#### c. Band limiting.

The value of the area measurement is held on the output hold capacitor ( $C_H$ ) until the RESET line is asserted. The RESET pin when placed in a logic high state for at least 300ns resets the area detector output to 1.25V which is the zero scale reference point and equals the voltage value on the 1.25V<sub>REF</sub> pin. See Figure 2 for position area burst detection timing.

#### **ZERO X Detector Output**

The output of the zero crossing detector (comparator) is provided for system synchronization. This signal is internally generated in ECL, but an internal ECL to TTL converter is provided to simplify external interfacing to this signal.

#### 1.3 BANDGAP REFERENCE

A 2.5V bandgap reference is included on the ML4532 and ML4533 and a 2.2V one in the ML4536, to set up internal biasing and establish the on-track reference level. This is also a buffered output. Full-scale (V<sub>REF+</sub>) and zero scale (V<sub>REF-</sub>) outputs are derived and buffered from the bandgap to simplify the interface to A/D converters, such as the ML2261 or ML2264. The 1.25V<sub>REF</sub> pin is tied directly to the V<sub>REF-</sub> pin of the A/D converter and with a 510 $\Omega$  resistor to ground. The 3.75V<sub>REF</sub> pin is tied directly to the V<sub>REF+</sub> pin of the high speed A/D converter. The ML4536 offers a 1.0V<sub>REF</sub> and 3.4V<sub>REF</sub> for interface with the A/D converter on the Zilog type microcontroller devices.

#### 1.4 PWM D/A OF THE ML4532

A D/A is included on the ML4532 for driving the VCM driver to position the head or for any other desired system error compensation, such as processor-controlled AGC set point during head change. This is a PWM D/A and requires a pulse width modulation logic signal from the microcontroller signal to be applied to the MSB<sub>PWM</sub> and LSB<sub>PWM</sub> pins. The buffered and filtered output appears at the (D/A OUT) pin. This output voltage swing is centered around the 2.5V<sub>REF</sub> pin (2.5V). The end-points of the D/A output are defined by:

#### **PWM DAC Output Description:**

|                        | Duty Cycle at      |                    |        |  |
|------------------------|--------------------|--------------------|--------|--|
| Range Point            | MSB <sub>PWM</sub> | LSB <sub>PWM</sub> | Output |  |
| "Negative" Full-Scale: | 0%                 | 0%                 | 1.094V |  |
| _                      | 0%                 | 100%               | 1.250V |  |
|                        | 100%               | 0%                 | 3.594V |  |
| "Positive" Full Scale: | 100%               | 100%               | 3.750V |  |

The D/A is designed for 8-bit binary coding with the MSB weighted 16 times the LSB. The MSB<sub>PWM</sub> and LSB<sub>PWM</sub> inputs are negative true in that if these inputs are in a low state for 100% of the time the D/A output will be 1.094 volts and if are held in a high state for 100% of the time the output will be at 3.75 volts. The D/A output voltage is 1.25 volts if the MSB<sub>PWM</sub> input pulse width has a 1/16 or 6.25% positive duty cycle and the LSB<sub>PWM</sub> is in a constant low state or if the MSB<sub>PWM</sub> input is held in a low state and the LSB<sub>PWM</sub> input is held in a high state. The output voltage range that is controlled by the MSB<sub>PWM</sub> input is 2.5 volts and the LSB<sub>PWM</sub> input controls 156mV. The time constant for the PWM smoothing filter is approximately  $3k\Omega \times$ C<sub>PWM</sub>. The external capacitor (C<sub>PWM</sub>) should be made sufficiently large to smooth out the PWM ripple.



Figure 5. ML4532 Functional Block Diagram



Figure 6. Typical Application ML4533/ML4536



Figure 7. ML4532 Application Timing with ML2261 A/D Converter

## **ORDERING INFORMATION**

| PART NUMBER | TEMP. RANGE  | PACKAGE           |
|-------------|--------------|-------------------|
| ML4532CQ    | 0°C to +70°C | MOLDED PCC (Q20)  |
| ML4532CR    | 0°C to +70°C | MOLDED SSOP (R20  |
| ML4533CS    | 0°C to +70°C | MOLDED SOIC (S16) |
| ML4536CS    | 0°C to +70°C | MOLDED SOIC (S16) |



## Area Detector Based Embedded Servo Demodulator

#### **GENERAL DESCRIPTION**

The ML4534 Embedded Servo Demodulator IC is designed for use in the hybrid data surface channel of an high-performance disk drive. Hybrid data are interleaved on the data surface with data records and encoded in A/B differential burst format, with a AGC field preceding the burst information. The AGC field is used by the read channel to set AGC gain levels in the burst area, which once established are held fixed for the duration of the servo burst. The demodulator measures burst amplitude using an area detection scheme, for improved noise immunity and provides both (A-B) and (A+B), to permit position error normalization with on-chip synchronization and reset functions. Using the SEL and CARR inputs the on-chip multiplexer allows selection of either (A-B) or (A+B) as the output. The multiplexer and area detection capacitors operate in concert to provide a hold capability for both the (A-B) and (A+B) outputs. Also included is an uncommitted operational amplifier which could be used for voice-coil motor current sensing.

#### **FEATURES**

- Allows for Area Detection of back-to-back bursts
- 2% nonlinearity over input signal range
- Reset forces voltage on the Area Detecting capacitors C<sub>ADD</sub> to V<sub>REF</sub> & C<sub>ADS</sub> to V<sub>REF</sub>/2
- Separate Reset provided for Resync Flip-Flop
- Muxed/Selectable (A–B) & (A+B) demodulator output
- General purpose operational amplifier, applicable for use in voice coil motor current sensing
- 5V supply, 20-pin, J-leaded, PLCC package

#### **BLOCK DIAGRAM**



## **PIN CONNECTION**



## **PIN DESCRIPTION**

| PIN<br>NO. | NAME                      | FUNCTION                                                                                                                                                                                      | PIN<br>NO.                   | NAME                         | FUNCTION                                                                                                                                                      |
|------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | VAGC                      | Gain Control input on the VGA                                                                                                                                                                 | 12                           | (Cont.)                      | area detector integrates the B burst in                                                                                                                       |
| 2          | VAGCTP                    | Test point connected through an isolation resistor to the output of the VGA                                                                                                                   |                              |                              | a direction opposite to that in which<br>the A burst is integrated, thus realizing<br>the (A–B) differencing operation.<br>Carrier polarity in the (A+B) Area |
| 3          | RESET                     | Asserting this input pin resets the area detector (DIFF) to $V_{REF}$ (+2.5V) and the area detector (SUM) to $V_{REF}/2$                                                                      |                              |                              | Detector is not affected by the state of<br>the CARR pin. CARR pin in<br>conjunction with the SEL pin, selects                                                |
| 4          | HYBOUT                    | Output of the multiplexing amplifier, with $V_{REF}$ , (A–B) or (A+B) area detector output, depending on the state of the SEL & CARR pins.                                                    | 13                           | ZEROX                        | the multiplexer output.  This is the output of the Carrier Comparator. +ZEROX is a nominally square wave having transitions                                   |
| 5          | $V_{REF}$                 | +2.5V reference voltage input.                                                                                                                                                                |                              |                              | coinciding with zero crossings of the output VGA.                                                                                                             |
| 8          | CHSUM                     | The (A+B) area detector integrating capacitor is connected between this pin and the ground.                                                                                                   | 14                           | GATE                         | Asserting this line enables the (A+B) and (A-B) area detectors to measure area of the output signal of the VGA.                                               |
| 7<br>6     | V <sub>CC</sub><br>CHDIFF | +5 Volt supply The (A–B) area detector integrating                                                                                                                                            |                              |                              | This signal is re-synchronized to the area detector carrier internally before application to the area detectors.                                              |
|            |                           | capacitor is connected between this pin and the ground.                                                                                                                                       | 15                           | OPOUT                        | Optional operational amplifier (short circuit protected) output.                                                                                              |
| 9          | GND                       | Ground                                                                                                                                                                                        | 16                           | OPINN                        | Optional operational amplifier                                                                                                                                |
| 10         | RESETFF                   | Active high signal resets the resynch                                                                                                                                                         | . 3                          | J                            | inverting input.                                                                                                                                              |
| 11         | SEL                       | flip-flop  This pin in conjunction with the CARR pin, governs the multiplexer channel                                                                                                         | 17                           | OPINP                        | Optional operational amplifier non-inverting input.                                                                                                           |
|            |                           | selection as follows:                                                                                                                                                                         | 18                           | GND                          | Ground                                                                                                                                                        |
|            |                           | SEL CARR Mux Channel 0 X V <sub>REF</sub> 1 0 (A–B)                                                                                                                                           | 19                           | VGAINP                       | VGA non-inverting input. Inputs should be AC coupled                                                                                                          |
| 12         | CARR                      | 1 1 (A+B)                                                                                                                                                                                     | 20                           | VGAINN                       | VGA inverting input. Inputs should be AC coupled                                                                                                              |
| 12         | CARR                      | Asserting this pin high inverts the carrier input of the (A–B) area detector. CARR should be asserted throughout the B burst of the A/B burst pair. While the CARR pin is asserted, the (A–B) | roughly<br>advisal<br>capaci | y twice that<br>ole to inclu | e of the CHSUM capacitor should be of the CHDIFF capacitor. It is also de a small resistor in series with the CHSUM pin and also the CHDIFF pin, to me        |

improve settling time.

## **ABSOLUTE MAXIMUM RATINGS**

| DC Supply Voltage (V <sub>CC</sub> )    | 0.3 to + 7 VDC |
|-----------------------------------------|----------------|
| Storage Temperature (T <sub>STG</sub> ) | 65 to +150°C   |
| Package Dissipation                     |                |
| $T_A = 25$ °C (Board Mount)             | 875mW          |
| Package Lead Temperature:               |                |
| Soldering (10 sec)                      | 260°C          |
| Vapor Phase (60 sec)                    | 215°C          |
| Infrared (15 sec)                       |                |

# RECOMMENDED OPERATING CONDITIONS

| DC Supply Voltage Range (V <sub>CC</sub> )       | 5 ± 5% VDC    |
|--------------------------------------------------|---------------|
| Temperature Range                                |               |
| Operating Junction Temperature (T <sub>J</sub> ) | +25 to +125°C |

### **ELECTRICAL CHARCTERISTICS**

The following specifications apply over the recommended operating conditions of  $T_A = 0$  to +70 °C,  $V_{CC} = 4.75$  to 5.25V, and external component values as recommended, unless otherwise stated.

| PARAMETER                                    | CONDITIONS                                                            | MIN          | TYP | MAX       | UNIT     |
|----------------------------------------------|-----------------------------------------------------------------------|--------------|-----|-----------|----------|
| lcc                                          | VAGC = 4.0V, V <sub>REF</sub> = 2.5V                                  | 20           | 40  | 60        | mA       |
| IVREF                                        | V <sub>REF</sub> = 2.5 V                                              | -50          | 25  | 200       | μА       |
| GATE, CARR, SEL,<br>RESET, RESETFF           | For all signals in test program V <sub>IH</sub>                       | 0.8          |     | 2.0       | V        |
| GATE, CARR, SEL,<br>RESET, RESETFF           | For $V_{IH} = 2.4V$ $I_{IH}$ and $V_{IL} = 0.8V$ $I_{IL}$             | -250<br>-400 |     | -10<br>40 | μA<br>μA |
| VGAINPDC (VINP)                              | VGAINP, VGAINN open                                                   | 2.3          | 2.5 | 2.7       | V        |
| VGAINNDC (VINN)                              | VGAINP, VGAINN open                                                   | 2.3          | 2.5 | 2.7       | V        |
| V <sub>OH</sub> ZEROX                        | VGAINP = 3.5, I <sub>OH</sub> = -0.4mA<br>VGAINN = 1.5V               | 2.7          |     | 5.0       | V        |
| V <sub>OL</sub> ZEROX                        | VGAINN = 3.5, I <sub>OL</sub> = 2.0mA<br>VGAINP = 1.5V                | 0            |     | 0.5       | V        |
| OPERATIONAL AMPLIFIER USED F                 | OR MOTOR CURRENT SENSING                                              |              |     |           |          |
| I <sub>BIAS</sub> Offset                     | OPINN = OPINP = 1.0V                                                  | -200         |     | 200       | nA       |
| V <sub>OS</sub> - MCS                        | A <sub>V</sub> = 2.0, V <sub>IN</sub> = 0                             | -15          |     | +15       | mV       |
| V <sub>OH</sub> - MCS                        | $A_V = 2.0$ , $V_{IN} = -1.0$ , $I_{SRC} = -1.5$ mA                   | 3.8          |     | 5.0       | V        |
| V <sub>OL</sub> - MCS                        | A <sub>V</sub> = 2.0, V <sub>IN</sub> =1.0, I <sub>SINK</sub> = 1.5mA | 0            |     | 1.0       | V        |
| I <sub>SINK</sub> - MCS                      | Openloop, OPINP = 0.0V<br>OPINN = 1.0, OPOUT = V <sub>CC</sub>        | 1.5          |     | 10        | mV       |
| I <sub>BIAS</sub> - MCS                      | OPINN = 1.0, OPINP = 1.0<br>(IOPINN + IOPINP)/2                       | -2.0         |     | 0.0       | μА       |
| Amplifier Settling Time (t <sub>SMCS</sub> ) | $R_{OUT} = 604\Omega$ , $C_{OUT} = 36pF$                              |              | 0.4 | 1.0       | μs       |
| Amplifier Bandwidth                          |                                                                       | 4            | 8   |           | МН       |
| Amplifier Gain (A <sub>V</sub> )             | Open Loop                                                             | 58           | 63  |           | dB       |
| AGC                                          | ***************************************                               |              |     |           |          |
| A <sub>V</sub> - VGAMIN                      | Minimum Gain of AGC with 400mV input                                  | 0            |     | 1.1       | V/\      |
| A <sub>V</sub> - VGAMAX                      | Maximum Gain of AGC with<br>100mV input                               | 6.6          |     | 20        | V/V      |
| VAGCBIAS                                     | VAGC = 1.0                                                            | 0            |     | 200       | μА       |

## ML4534

## **ELECTRICAL CHARCTERISTICS** (Continued)

| PARAMETER                        | CONDITIONS                                                                                                                                                               | MIN   | TYP   | MAX  | UNIT |
|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|------|------|
| RESET CIRCUITRY                  |                                                                                                                                                                          |       |       |      |      |
| IRESET SUM, DIFF                 | RESET = V <sub>IH</sub>                                                                                                                                                  | 80    |       | 400  | μΑ   |
| IOFF SUM, DIFF                   | RESET = V <sub>IL</sub>                                                                                                                                                  | -10   |       | 10   | nA   |
| VCH SUMRESET = V <sub>IH</sub>   | 1.245                                                                                                                                                                    | 1.260 | 1.275 | V    |      |
| VCH DIFF RESET = V <sub>IH</sub> | 2.490                                                                                                                                                                    | 2.5   | 2.510 | V    |      |
| I SUM, DIFF UNBAL                | GATE = V <sub>IH</sub> , CLOCK, 1V swing VAGC<br>1X, Measure Current with VGAINP =<br>VINP + 0.2 and VGAINN =<br>VINN - 0.2, then do VGAINP =<br>VINP - 0.2 and VGAINN = |       |       |      |      |
|                                  | VINN + 0.2, Subtract                                                                                                                                                     | -40   |       | 40   | μА   |
| I DIFF UNBALXOR                  | CARR = V <sub>IH</sub>                                                                                                                                                   | -40   |       | +40  | μА   |
| I PEAK SUM                       | VGAINP = VINP + 1.0                                                                                                                                                      |       |       |      |      |
|                                  | VAGC = 1.0                                                                                                                                                               | -540  | -400  | -265 | μА   |
| I PEAK DIFF P                    | VGAINP = VINP + 1.0<br>VGAINN = VINN - 1.0<br>VAGC = 1.0, CARR = V <sub>IL</sub>                                                                                         | -540  | -400  | -265 | μА   |
| I PEAK DIFF ON                   | VGAINP = VINP + 1.0<br>VGAINN = VINN - 1.0<br>VAGC = 1.0, CARR = V <sub>IH</sub>                                                                                         | 265   | 400   | 540  | μА   |
| VOH SUM                          | VGAINP = VINP + 1.0<br>VGAINN = VINN - 1.0                                                                                                                               | 3.9   |       | 5.0  | V    |
| VOH DIFF                         | VGAINP = VINP + 1.0<br>VGAINN = VINN - 1.0<br>CARR = V <sub>IL</sub>                                                                                                     | 3.9   |       | 5.0  | V    |
| VOL DIFF                         | VGAINP = VINP + 1.0<br>VGAINN = VINN - 1.0<br>CARR = V <sub>IH</sub>                                                                                                     | 0.0   |       | 1.0  | V    |
| IGATE                            | GATE = V <sub>IH</sub> , CLOCK,<br>VAGC 1X, V <sub>SWING</sub> = 1.0                                                                                                     | -10   |       | 10   | nA   |
| IRESETFF                         | RESETFF = V <sub>IH</sub>                                                                                                                                                | -10   |       | 10   | nA   |

## **ELECTRICAL CHARCTERISTICS** (Continued)

| PARAMETER                                    | CONDITIONS                                                                                  | MIN | TYP | MAX | UNIT |
|----------------------------------------------|---------------------------------------------------------------------------------------------|-----|-----|-----|------|
| MUX AMPLIFIER                                |                                                                                             |     |     |     |      |
| VHYBOUT                                      | CARR = V <sub>IL</sub> , SEL = V <sub>IL</sub>                                              | 2.4 |     | 2.6 | V    |
| VOS MUX SUM                                  | CARR = SEL = V <sub>IH</sub> ,<br>CHSUM = 2.5                                               | -8  | -   | 8   | mV   |
| VOS MUX DIFF                                 | CARR = V <sub>IL</sub> , SEL = V <sub>IH</sub> ,<br>CHDIFF = 2.5                            | -8  |     | 8   | mV   |
| IBIASSUM                                     | CARR = SEL = V <sub>IH</sub> ,<br>CHSUM = 2.5                                               | 0   |     | 300 | nA   |
| IBIASDIFF                                    | CARR = VIL, SEL = V <sub>IH</sub> ,<br>CHSUM = 2.5                                          | 0   |     | 300 | nA   |
| VOHMUX                                       | $CARR = SEL = V_{IH}$ $CHSUM = 3.95, I_{SRC} = 1.5mA$                                       | 3.8 |     | 5.0 | V    |
| VOLMUX                                       | CARR = $V_{IL}$ , SEL = $V_{IH}$<br>CHDIFF = 0.95, $I_{SINK}$ = 1.5mA                       | 0   |     | 1.0 | V    |
| ISINKMUX                                     | CARR = V <sub>IL</sub> , CHDIFF = 0.95<br>SEL = V <sub>IH</sub> , VHYBOUT = V <sub>CC</sub> | 1.5 |     | 10  | mA   |
| Amplifier settling time (t <sub>SMUX</sub> ) | $R_{OUT} = 604\Omega$ , $C_{OUT} = 36pF$                                                    |     | 0.4 | 1   | μs   |
| leakage                                      |                                                                                             |     | 10  | nA  |      |
| Linearity                                    | 0 to 1 $V_{INPUT}$ , with VAGC such that $A_V$ VAGC = 1.0                                   | -5  |     | 5   | %F.S |

#### **FUNCTIONAL DESCRIPTION**

The ML4534, +5V Embedded Servo Demodulator IC is designed for use in the hybrid data surface channel of an high-performance disk drive. Hybrid data are interleaved on the data surface with data records and encoded in A/B differential burst format, with an AGC field preceding the burst information. The AGC field is used by the read channel to set AGC gain levels in the burst area, which once established are held fixed for the duration of the servo burst. The demodulator measures burst amplitude using an area detection scheme, for improved noise immunity and provides both (A-B) and (A+B), to permit position error normalization. Using the SEL and CARR inputs, the on-chip multiplexer allows selection of either (A-B) or (A+B) on the output. The multiplexer and area detection capacitors operate in concert to provide a hold capability for both the (A-B) and (A+B) outputs. The area detectors are designed to minimize the pipeline transport delay while accurately quantizing the area of servo bursts in high speed hybrid servo systems. The major functional blocks of the ML4534 are briefly discussed below.

#### **VARIABLE GAIN AMPLIFIER**

Hybrid servo burst data from the disk read channel are capacitively coupled into the VGA through the differential input pins (VGAINP, VGAINN). VGA gain is controlled by the voltage on the VAGC pin, and the gain is varied in order to secure constant area of the output signal and counteract the amplitude regulating operation of the read channel AGC loop.

#### **VGABUF COMPARATOR**

The VGABUF comparator detects zero crossings of the composite signal delivered by the VGA. The output of this comparator controls the synchronous rectification of the composite VGA output, in the area detectors.

The comparator output is provided at a TTL level on the ZEROX pin. Control logic in the servo channel employs the ZEROX signal to produce an area detector enabling gate, which spans a fixed number of cycles of the composite signal.

#### AREA DETECTORS (SUM AND DIFF)

The area detectors detect A and B burst levels by area detection. Two area detectors are provided — one to measure the sum of A and B bursts (A+B), and a second one to measure the difference (A-B). Each area detector is

implemented as a gated current — output synchronous rectifier driving an external charge accumulating integrating capacitor. Area detection occurs only while the area detector is enabled under control of the GATE pin. When the detector is disabled, the integrating capacitor is effectively floated. An on-chip binary (FF) re-synchronizes the gating signal to remove any phase shifts due to logic delays in the external gate control logic. Initial conditions on the integrating capacitors are established prior to an area detecting operation by a reset circuit controlled by the RESET pin. A reset operation forces the voltage on the area detecting capacitors to equal the 2.5 volts applied on the V<sub>REF</sub> pin. Determination of the burst difference (A–B) is accomplished under control of the CARR pin, by inverting the phase of the carrier input to the second area detector, while the burst B is being detected. The inversion is performed by an XOR gate. Accordingly (A-B) is bipolar relative to  $V_{REF}$ , while (A+B) is unipolar.

#### **MULTIPLEXER AMPLIFIER**

The multiplexer amplifier drives the HYBOUT pin and allows sequential interrogation of the (A–B) and (A+B) measurements, the results of which are stored on the external integrating capacitors. The amplifier is implemented as two independently selectable input stages, driving a common output structure, to form a voltage follower. To minimize the droop of the (A–B) and the (A+B) measurements, both input stages are biased off during periods when neither measurement is required to be routed to the HYBOUT pin. The SEL and CARR pins govern multiplexer channel selection through a decoding network.

Figure 1 shows a typical hybrid servo system application diagram for the ML4534 and also illustrates waveforms characteristic of a hybrid demodulator in a typical application.

## OPERATIONAL AMPLIFIER USED FOR MOTOR CURRENT SENSE

This general purpose operational amplifier is intended for use as a differential to single-ended convertor and level shift stage. It performs voice coil motor current sensing by monitoring the voltage developed differentially across current sense resistors, on the ground side of the voice coil power driver bridge.



Figure 1. A Typical Servo System Application with the ML4534.



Figure 2. Illustrative Waveforms

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE                  |
|-------------|-------------------|--------------------------|
| ML4534CQ    | 0°C to +70°C      | 20-Pin Molded PLCC (Q20) |



# **Area Detection Based Hybrid Servo Demodulator**

#### GENERAL DESCRIPTION

The ML4535 is a bipolar monolithic hybrid servo circuit that provides area measurement demodulation of both the continuous servo surface (dedicated servo) and the sectored servo data (embedded servo) information in a high end disk drive. It operates on a single +5V supply and is intended to interface to a moderate speed, successive approximation ADC, with multiplexed inputs and sample and holds, like the ML2377 family.

The area detectors are designed to minimize the pipeline transport delay while accurately quantizing the area of servo bursts in high speed servo systems. The data surface (embedded) servo demodulator section consists of Sum and Difference area detectors along with an AGC control loop. The continuous (dedicated) servo demodulator section consists of a variable gain amplifier, variable frequency oscillator and four synchronous area detectors.

The ML4535 provides a high level of integration for designing the complex Hybrid Servo systems becoming popular in disk drives requiring very high bit and track densities, in excess of 3500 TPI.

#### **FEATURES**

- Allows for area detection of back-to-back bursts
- 2% non-linearity over the input signal range
- Single +5 volt operation
- Internal 2.5V bandgap reference with reference output
- Separate AGC control loop for data surface and servo surface demodulator sections.
- Data surface amplitude control self contained on chip
- Data surface demodulator has muxed/selectable (A-B) and (A+B) outputs.
- Four synchronous area detectors onboard for implementing the continuous servo demodulator.
- Threshold based Sync detector
- Servo surface area detectors (1 & 2) have current output and can be individually selected using the SEL# pins.
- Available in 44-pin TQFP package



## PIN CONNECTION

ML4535 44-Pin TQFP



## PIN DESCRIPTION

| PIN#     | NAME     | FUNCTION                                                                  | PIN# | NAME   | FUNCTION                                                                                                     |
|----------|----------|---------------------------------------------------------------------------|------|--------|--------------------------------------------------------------------------------------------------------------|
| 1<br>44  | CT<br>RT | Pins to connect a resistor/capacitor network for setting the center       | 9    | VCC    | + 5V supply (± 5%)                                                                                           |
|          |          | frequency of the internal VCO; R<br>from RT to CT, C from CT to<br>VCOVCC | 10   | RESET  | Asserting this input pin resets the<br>Area Detector (DIFF) to VREF and<br>the Area Detector (SUM) to VREF/2 |
| 2        | NC       | No connects. It is recommended to                                         |      |        | (active low)                                                                                                 |
| 4<br>15  |          | Connect these to GND                                                      | 11   | GATE   | Asserting this pin defines the SUM and DIFF area detect windows, to                                          |
| 43<br>33 |          |                                                                           |      |        | measure the area under the curve of<br>the VGA output. This signal is<br>resynchronized internally to ZEROX  |
| 3        | VCOVCC   | + 5V supply for PLL                                                       |      |        | before application to the area detectors.                                                                    |
| 5        | VCOOUT   | VCO clock output                                                          | 12   | ZEROX  | This is the logic signal output of the                                                                       |
| 6        | CLK1     | Clock for Area Detector 3 (AGC)                                           |      | LLINON | carrier comparator, nominally a                                                                              |
| 7        | SEL1     | Active high select signal for area detector 1                             |      |        | square wave having transitions coinciding with zero crossings of the VGA output.                             |
| 8        | SEL2     | Active high select signal for area detector 2                             |      |        | <b>.</b>                                                                                                     |

## PIN DESCRIPTION (Continued)

| PIN#     | NAME                                                                 | FUNCTION                                                                                                                                 | PIN#     | NAME                           | FUNCTION                                                                                             |  |  |  |
|----------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------------------|------------------------------------------------------------------------------------------------------|--|--|--|
| 13       | MUXSEL                                                               | Asserting this pin inverts the carrier input of the Difference (A-B) area                                                                | 23       | RDSUM                          | The SUM area detector integrating capacitor is connected here.                                       |  |  |  |
|          |                                                                      | detector. MUXSEL should be asserted throughout the B burst of the A/B burst pair, to implement                                           | 24       | RDDIFF                         | The DIFF area detector integrating capacitor is connected here.                                      |  |  |  |
|          |                                                                      | (A-B). While this pin is asserted, the                                                                                                   | 25       | VREF                           | 2.5V Bandgap reference output                                                                        |  |  |  |
|          |                                                                      | Difference (A-B) area detector integrates the B burst in a direction opposite to that in which A is integrated, thus realizing the (A-B) | 26       | REXT                           | A 15.8k (1%) resistor to GND sets<br>the transconductance of all Area<br>Detectors current outputs   |  |  |  |
|          |                                                                      | operation. Carrier polarity in the 27 GND (A+B) area detector is not affected                                                            |          | GND                            | Ground pin                                                                                           |  |  |  |
|          |                                                                      | by the state of the MUXEN pin. This pin along with the MUXEN pin,                                                                        | 28       | MUXOUT                         | Output of the multiplexer with DIFF or SUM output                                                    |  |  |  |
| 14       | MUXEN                                                                | also selects the multiplexer output.  This pin in conjunction with the                                                                   | 29       | DSDIFF1                        | Area Detector #1 (A,B) or the<br>Normal output                                                       |  |  |  |
|          |                                                                      | MUXSEL pin governs the<br>multiplexer channel selection as<br>follows:                                                                   | 30       | DSDIFF2                        | Area Detector #2 (C,D) or the Quad output                                                            |  |  |  |
|          |                                                                      | MUXSEL MUXEN MUXOUT                                                                                                                      | 31       | DSSUM                          | Pin for connecting the filter for the AGC loop (Dedicated surface)                                   |  |  |  |
|          |                                                                      | X 0 VREF<br>0 1 Difference (A-B)                                                                                                         | 32       | DCRCAP                         | DC Restore capacitor                                                                                 |  |  |  |
| 16       | VAGCREF                                                              | 1 1 Sum (A+B)  AGC voltage reference                                                                                                     | 34<br>35 | DSINP<br>DSINN                 | Differential signal input from<br>Continuous (dedicated) servo<br>surface. Inputs must be AC coupled |  |  |  |
| 17       | VAGCCAP                                                              | AGC Loop Filter/Hold Capacitor                                                                                                           | 36       | AGCOUTN                        | Test points connected through                                                                        |  |  |  |
| 18<br>19 | RDINN<br>RDINP                                                       | Differential input to VGA from Data surface (embedded servo). Inputs                                                                     | 37       | AGCOUTP                        | isolation resistors to differential output of servo surface AGC.                                     |  |  |  |
| 20       | VAGCTPN                                                              | must be AC coupled.  Test points connected through                                                                                       | 38       | SYNCADJ                        | External adjustment of sync threshold below or above the                                             |  |  |  |
| 21       | VAGCTPP                                                              | isolation resistors to the output of                                                                                                     | 20       | CVAIC                          | internal setting.                                                                                    |  |  |  |
|          | the VGA. Max 2V <sub>p-p</sub> differential.<br>Typically around 1V. | 39                                                                                                                                       | SYNC     | Servo frame sync signal output |                                                                                                      |  |  |  |
| 22       | 22 AGCEN                                                             | AGC enable pin, defines area detect window (active low signal)                                                                           | 40       | CLK2                           | Clock for Area Detector 4, (PLL)                                                                     |  |  |  |
|          |                                                                      |                                                                                                                                          | 41       | CLK3                           | Clock for Area Detectors 1 & 2<br>(POS)                                                              |  |  |  |
|          |                                                                      |                                                                                                                                          | 42       | VCOIN                          | Pin for connecting the loop filter for the PLL or external drive                                     |  |  |  |

#### **ABSOLUTE MAXIMUM RATINGS**

#### 

## **OPERATING CONDITIONS**

| DC Supply Voltage (VCC)             | 5+/-5% VDC     |
|-------------------------------------|----------------|
| Temperature Range                   |                |
| Operating Junction Temperature (Tj) | +25 to +125 °C |

## **ELECTRICAL CHARACTERISTICS**

| PARAMETER                                          | CONDITIONS                                                              | MIN       | TYP.      | MAX  | UNITS |
|----------------------------------------------------|-------------------------------------------------------------------------|-----------|-----------|------|-------|
| DC CHARACTERISTICS                                 |                                                                         |           |           |      |       |
| ICC Supply Current                                 | VAGCCAP = 4.0V                                                          | 60        | 89        | 110  | mA    |
| Bandgap Reference voltage, VREF                    |                                                                         | 2.4       | 2.52      | 2.60 | V     |
| VIH                                                | For CLK1, CLK2, CLK3<br>GATE, MUXEN,<br>MUXSEL, AGCEN, SEL1, SEL2       |           |           | 2.0  | V     |
| VIL                                                | For CLK1, CLK2, CLK3<br>GATE, MUXEN,<br>MUXSEL, AGCEN, SEL1, SEL2       | 0.8       |           |      | V     |
| IIH                                                | For CLK1, CLK2, CLK3<br>GATE, MUXEN, RESET<br>MUXSEL, AGCEN, SEL1, SEL2 | -40       | -0.2      | +40  | μА    |
| IIL                                                | For CLK1, CLK2, CLK3<br>GATE, MUXEN, RESET<br>MUXSEL, AGCEN, SEL1, SEL2 | -400      | -2        | 10   | μА    |
| AGC ( for dedicated servo )                        |                                                                         |           |           |      |       |
| DSINPDC, DSINNDC                                   | open                                                                    | 2.4       | 2.5       | 2.6  | V     |
| AvAGC min<br>Voltage gain from input to test point | DSSUM = 4.0V,<br>Measure DSDIFF1<br>DSINP – DSINN = 0.5V                |           | 0.2       | 0.4  | V/V   |
| AvAGC max                                          | DSSUM = 1.0V<br>DSINP - DSINN = 20mV                                    | 75        | 120       |      | V/V   |
| DCRHIGH<br>(DCR CAP VOLTAGE)                       | DSSUM = 1.0V<br>DSINP – DSINN = 20mV                                    | 3.0       | 3.9       |      | V     |
| DCRLOW<br>(DCR CAP VOLTAGE)                        | DSSUM = 1.0V<br>DSINN – DSINP = 20mV                                    | 2.3       | 2.5       | 2.7  | V     |
| DSOFFSET                                           | DSINP – DSINN = 0                                                       | -1        | 0.0001    | +1   | V     |
| AREA DETECTOR 1 and 2                              |                                                                         |           |           |      |       |
| DSDIFF HI 1                                        | SEL1, SEL2 = VIH                                                        | VCC – 1.0 | VCC - 0.5 | VCC  | V     |
| DSDIFF LO 2                                        | DSINP – DSINN = 0.1<br>DSSUM = 1V, CLK3=VIH                             |           | 0.2       | 1.0  | V     |
| DSDIFF LO 1                                        | CLK3 = VIL                                                              |           | 0.2       | 1.0  | V     |
| DSDIFF HI 2                                        |                                                                         | VCC - 1.0 | VCC - 0.5 | VCC  | V     |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                        | CONDITIONS                                                                    | MIN         | TYP.                                    | MAX         | UNITS    |
|----------------------------------|-------------------------------------------------------------------------------|-------------|-----------------------------------------|-------------|----------|
| AREA DETECTOR 1 and 2 (continued | )                                                                             |             | <u> </u>                                | h           |          |
| DSDIFF HI R1                     | DSINN – DSINP = 0.1                                                           | VCC - 1.0   | VCC - 0.5                               | VCC         | V        |
| DSDIFF LO R2                     | CLK3 = V <sub>IL</sub>                                                        |             | 0.2                                     | 1.0         | V        |
| DSDIFF LO R1                     | DSINN – DSINP = 0.1                                                           |             | 0.2                                     | 1.0         | V        |
| DSDIFF HI R2                     | CLK3 = V <sub>IH</sub>                                                        | VCC - 1.0   | VCC - 0.5                               | VCC         | · V      |
| IDSDIFF HI<br>IDSDIFF LO         | DSINP – DSINN = 0.1<br>DSINP – DSINN = –0.1                                   | -200<br>100 | -133<br>133                             | -100<br>200 | μA<br>μA |
| DSDIFF1<br>DSOFF2                | $SEL1 = V_{1L}$ $SEL2 = V_{1L}$                                               | _1<br>1     | -0.005<br>0.001                         | 1<br>-1     | μA<br>μA |
| AREA DETECTOR 3                  |                                                                               |             | <u> </u>                                | 2           |          |
| SYNC LO                          | $CLK1 = V_{IH}, I_{IL} = 1.6 \text{ mA}$ $DSSUM = 1.0V$ $DSINN - DSINP = 0.1$ |             | 0.35                                    | 0.5         | V        |
| SYNC HI                          | CLK1 = $V_{IH}$ , $I_{IH}$ = -0.4 mA<br>DSSUM = 1.0V<br>DSINN - DSINP = 0.1   | VCC - 2.1   | VCC - 0.8                               | VCC         | V        |
| V <sub>SYNCADJ</sub>             | I <sub>SYNCADJ</sub> = 0                                                      | 0.1         | 0.18                                    | 0.5         | V        |
| DSSUM OFF                        | DSINN – DSINP = 0V                                                            | 15          | 35                                      | 70          | μА       |
| DSSUM HI                         | CLK1= VIH, DSSUM = 1 V<br>DSINP – DSINN = 0.1                                 | -20         | -83                                     | -150        | μΑ       |
| I DSSUM LO                       | DSINN – DSINP = 0.1                                                           | 100         | 186                                     | 250         | μА       |
| AREA DETECTOR 4, VCO             |                                                                               |             | <u> </u>                                |             |          |
| I VCOIN HI                       | CLK2= VIH, DSSUM = 1 V<br>DSINP – DSINN = 0.1V                                | 60          | 136                                     | 200         | μΑ       |
| VCOIN LO                         | CLK2 = VIL                                                                    | -200        | -135                                    | -60         | μΑ       |
| VCO HI (V <sub>OH</sub> )        | CT = 4.0V, VCOIN = 4.0V,<br>I <sub>OH</sub> = 0.4mA                           | 2.3         | 2.6                                     |             | V        |
| VCO LO (V <sub>OL</sub> )        | CT = 1.0V, VCOIN = 1.0V,<br>I <sub>OL</sub> = 1.6mA                           |             | 0.25                                    | 0.5         | V        |
| RDINPDC, RDINNDC                 | open                                                                          | 2.3         | 2.5                                     | 2.7         | V        |
| V <sub>OH</sub> ZEROX            | RDINP – RDINN = $2.0V$<br>$I_{OH} = -0.4$ mA                                  | VCC – 2.1   | VCC - 0.7                               | VCC         | ٧        |
| V <sub>OL</sub> ZEROX            | RDINP – RDINN = 2.0V<br>I <sub>OL</sub> = 2.0 mA                              |             | 0.36                                    | 0.5         | V        |
| V <sub>REX</sub> 1               | R <sub>EXT</sub> = 15.9K                                                      | 2.2         | 2.48                                    | 2.8         | V        |
| AGC (for embedded servo)         |                                                                               | !           | *************************************** | ·           |          |
| VAGCTP                           | RDINP – RDINN = 2.0 V<br>VAGC = 1.0V                                          | VCC - 1.5   | VCC – 2.1                               | VCC – 2.7   | V        |
| Av VGA MIN                       | RDINP – RDINN = 1.0 V<br>VAGC = 4.0V                                          |             | 0.3                                     | 0.5         | V/V      |

## ML4535

## **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                       | CONDITIONS                                          | MIN       | TYP.      | MAX       | UNITS |
|---------------------------------|-----------------------------------------------------|-----------|-----------|-----------|-------|
| RESET LOGIC                     |                                                     |           | :         |           |       |
| Av VGA MAX                      | RDINP – RDINN = 0.4 V<br>VAGC = 1.0 V               | 2.0       | 2.7       |           | V/V   |
| VAGC BIAS                       | XAGC = 1.0 V                                        | 0         | 40        | 200       | μΑ    |
| ireset sum, diff                | RESET = V <sub>IL</sub>                             | 50        | 100       | 200       | μΑ    |
| IOFF SUM, DIFF                  | RESET = V <sub>IH</sub>                             | -100      |           | 100       | nA    |
| VSUM                            | RESET = V <sub>IL</sub>                             | 0.9       | 1.07      | 1.2       | ٧     |
| VDIFF                           | RESET = V <sub>IL</sub>                             | 2.0       | 2.13      | 2.3       | V     |
| I SUM, DIFF UNBAL               | GATE = VIH, CLOCK<br>VAGC 1X, 1 Vp-p swing          | -40       | 0.4       | 40        | μА    |
| IDIFF UNBAL XOR                 | MUXSEL = VIH                                        | -40       |           | 40        | μΑ    |
| I PEAK SUM                      | RDINP – RDINN = 1.0 V<br>MUXSEL = VIH               | -500      | -377      | -250      | μА    |
| I PEAK DIFF P                   | RDINP – RDINN = 1.0 V<br>MUXSEL = VIH,<br>VAGC = 1V | -500      | -377      | -250      | μА    |
| I PEAK DIFF XOR                 | RDINP – RDINN = 1.0 V<br>MUXEN = VIH, VAGC = 1.0V   | 250       | 377       | 500       | μА    |
| vohsum, vohdiff                 | RDINP – RDINN = 1.0V                                | VCC - 1.0 | VCC - 0.5 | VCC       | V     |
| vol diff, volsum                | RDINP – RDINN = 1.0V<br>MUXSEL = VIH                | 0         | 0.2       | 1.0       | V     |
| IGATE                           | GATE = VIH, CLOCK 1X                                | -100      | 0         | 100       | nA    |
| MUXAMPLIFIER                    |                                                     |           |           |           |       |
| vos muxsum                      | MUXSEL = MUXEN = VIL                                | 0         | - 5       | 16        | V     |
| VOS MUXDIFF                     | MUXSEL = VIH,<br>VDIFF = 2.5V,                      | 0         | 5         | 16        | V     |
| ibiassum diff                   | MUXEN = VIL<br>SUM = DIFF = 2.5V                    | 0         | 200       | 300       | nA    |
| VOHMUX                          | SUM = 3.9 V                                         | VCC - 1.0 | VCC - 0.9 | VCC - 0.5 | V     |
| VOLMUX                          | DIFF = 0.95                                         | 0         | 0.9       | 1.0       | V     |
| INSINGMUX                       | VMUXOUT = VXX                                       | 1.5       | 1.86      | 2.5       | mA    |
| Amplifier settling time - tsmux | Rout = 604 ohms, Cout = 36 pF                       |           | 0.4       | 1         | μsec  |
| Ileakage                        |                                                     |           |           | 10        | nA    |
| Linearity                       | 0 to 1V input with VAGC such that AvVAGC = 1.0V     | -5        |           | 5         | %F.S  |

#### **FUNCTIONAL DESCRIPTION**

The ML4535 provides area measurement demodulation of both the continuous (dedicated) servo surface and the sectored (embedded) servo data on each of the data surfaces of a "hybrid" servo disk drive. It operates on a single +5V supply and is intended to interface to a moderate speed, successive approximation ADC with multiplexed inputs and sample and holds, like the ML2377. In a conventional peak detection based servo scheme, the attack rate of the peak detectors are inherently faster than the decay, high crest factor noise sensitivity is high and rectification must have a very low offset for it to be functionally correct. On the other hand area detection has much better noise rejection and is more tolerant of small AGC rectifier offsets. However it requires that the measurement period be an integer number of signal cycles. Hence when the timing requirements are satisfied, area detection is certainly more accurate than peak detection schemes.

## DATA SURFACE OR EMBEDDED SERVO DEMODULATOR SECTION

The data surface (embedded) servo demodulator section of the ML4535 consists of a standalone AGC control loop so that the amplitude control function is self contained on the chip and two area detectors providing the sum (A+B) and difference (A-B) which are output through a mux amplifier.

#### Input Amplifier and AGC

The input amplifier and AGC circuit operate with differential inputs in the range of 0.25Vp-p to 2Vp-p, from the read channel filter's lowpass outputs. The input impedance of the RDIN inputs is approximately  $2.3k\Omega$ . The purpose of the AGC loop is to maintain a constant area detect value that correlates to the zero scale and full scale output values based upon the minimum and maximum burst value. The sensing for the AGC is at the output of the SUM area detector, allowing signal ranging based on the area of the burst rather than the peak level of the burst. The AGC is intended to be updated at every sector of servo position bursts such that the signal variances due to the disk radius and differences in the read channel data frequencies can be corrected. In this closed-loop system, the area detected output voltage is compared with the VAGCREF voltage and fed back to provide a gain control current for charging and discharging the VAGCCAP. The VAGCREF voltage should be set to 80% of the full scale value of the RDSUM voltage output. The gain is varied to secure constant area of the output signal and provide amplitude control. The AGC gain value is held constant when the AGCEN is at logic low. When it is logic high, the level of gain can change up or down. The capacitor from VAGCCAP to ground holds the gain setting when AGCEN is at logic low and the area detector output does not affect the gain setting in this mode.

#### Zero X Detector

The output of the zero crossing detector (comparator) is provided for system synchronization. It detects zero crossings of the composite signal delivered by the Variable Gain Amplifier, VGA. The output of this comparator controls the synchronous rectification of the composite VGA output, in the area detectors. This signal is internally generated in ECL, but an internal ECL to TTL converter presents this output as a TTL level on the ZEROX pin. Control logic in the servo channel employs the ZEROX signal to produce an area detector enabling gate, which spans an integer number of cycles of the composite signal, thus helping to generate accurate timing. If one of the burst signal is very small then the ZEROX signal will not be generated correctly and the Area Detectors (SUM & DIFF) would stay ON. Hence a single radial (always full amplitude) pulse should be located at the beginning and end of each burst. This also minimizes track pairing.

#### Area Detectors (Sum & Difference)

The area detectors detect the A and B burst levels by area detection. Two area detectors — one to measure the sum of the A and B bursts (A+B), and a second one to measure the difference (A-B). Each area detector is implemented as a gated current — output synchronous rectifier, driving an external charge accumulating integrating capacitor. Area detection occurs only while the area detector is enabled under the control of the GATE pin. The GATE signal turns the SUM & DIFF Area Detectors ON and OFF. Internally it generates a synchronous signal clocked by the AGC output. When GATE is asserted high, the next rising edge of RDINP will turn ON the Area Detectors. When GATE is asserted low, the next rising edge of RDINP will shut OFF the Area Detectors. Thus GATE edges should occur near the falling edges of ZEROX. One point to note is that if the Area Detector is ON and there is no AGC signal then the internal synchronous signal will not change state even if the GATE signal is driven inactive low and the Area Detector continues to remain ON. When the detector is disabled, the integrating capacitor is effectively floated. The on-chip D Flip-Flop resynchronizes the gating signal to remove any timing error due to logic delays in the external gate control logic. It is important that the Area Detectors are shut off when not integrating a desired field, even if there is no AGC signal as the Area Detector offset currents will modify the Area Detector output voltage. Initial conditions on the integrating capacitors are established prior to an area detecting operation by a reset circuit controlled by the RESET pin. The minimum RESET pulse width will depend on the external capacitor used at RDSUM and RDDIFF pins. The pulse width is given by:  $t_{MIN} = [(CpF \times 3V)/80\mu A] \mu secs. RESET is normally held$ asserted from just after read out until just before the next sample measurement time. A reset operation forces the voltage on the DIFF area detecting capacitor to equal the voltage applied on the VREF pin and the voltage on the sum area detecting capacitor to equal VREF/2. In actuality when RESET is low the voltage observed on the RDDIFF pin will be in the range of 2V to 2.5V and the voltage observed on the RDSUM pin will be in the range of 1V to 1.2V. This is due to internal design constraints. Determination of the burst difference (A-B) or (-A+B) on

alternating tracks, is accomplished under control of the MUXEN pin, by inverting the phase of the carrier input to the DIFF area detector, while one burst is being detected. The inversion is performed by an XOR gate. Accordingly (A-B) is bipolar relative to VREF, while (A+B) is unipolar.

#### **Multiplexer Amplifier**

The multiplexed amplifier drives the MUXOUT pin and allows sequential interrogation of the (A-B) DIFF and (A+B) SUM measurements, the results of which are stored on the external integrating capacitors. The amplifier is implemented as two independently selectable input stages, driving a common output structure, to form a voltage follower. To minimize the droop of the (A-B) and the (A+B) measurements, both input stages are biased off during periods when neither measurement is required to be routed to the MUXOUT pin. The MUXSEL and MUXEN pins govern multiplexer channel selection through a decoding network.

# CONTINUOUS OR DEDICATED SERVO DEMODULATOR SECTION

The continuous (dedicated) servo demodulator section of the ML4535 consists of its own variable gain amplifier and AGC loop, a variable frequency oscillator and four synchronous detectors. The DSIN input is usually of the order of 20mV-400mV differential peak to peak and the  $R_{\text{IN}}$  is approximately 4kohms.

The first synchronous detector (AREA DETECTOR #4) is used as a multiplying phase detector to control the variable frequency oscillator and complete the analog portion of the phase locked loop that recovers the clock. A standard PLL loop filter is connected on the VCOIN pin or an external signal could be used to drive this line. The RT and CT components are used to set the VCO frequency range. Figure 1 shows the graphical representation of the VCOOUT frequency vs VCOIN voltage for a fixed value of RT and CT. It is recommended that CT should be kept



Figure 1. ML4535 VCO Characteristics

as large as possible, say around 50pF, otherwise parasitics could begin to dominate. Also it is recommended that CT should connect to the VCOVCC right at the pin and the VCOVCC should be well decoupled at that point. Stability could be further improved by placing another resistor to ground from the RT pin, allowing smaller RT and hence allowing the increase in CT. Recommended range for RT is 200 ohms to 2k ohms. Recommended VCO frequency range is 10 to 30 MHz with the VCO frequency being set at two or four times the servo pattern fundamental frequency. A typical loop filter circuit at VCOIN is shown at the frontend of figure 3. The gain of the VCO is approximately 10% of the center frequency per volt (MHz/volt). The VCOOUT has a V<sub>OH</sub> of 2.2V to 2.4V and a V<sub>OL</sub> of 0.5V which improves symmetry around the 1.4V threshold for the VCO (TTL compatible levels). The duty cycle is symmetrical with large enough swings on the RT and CT associated with the VCO.

The second synchronous detector (AREA DETECTOR #3) is used for measuring the area of the composite signal, to determine its amplitude for comparison with the reference of the AGC loop. The AGC loop consists of the Area Detector 3, external filter capacitor on DSSUM, REXT resistor and internal voltage set reference current on DSSUM and the gain vs. control voltage characteristic of the VGA amplifier. The reference baseline voltage for the AGC output voltage is 2.5V. Area Detector 3 generates a current and when the integral of that current equals a DC current (approx 62µA) set by REXT, the AGC loop is stabilized. The differential output of the servo surface AGC is made available on the AGCOUTP and AGCOUTN pins. An amplitude level comparator is also included on this detector's output to provide the logic level output for Frame sync and Index data. The SYNC detector circuit is threshold based. The threshold level is set internally to 25% of full scale, however this level can be adjusted through the external SYNCADJ pin. Connecting a resistor from the SYNCADJ pin to ground increases the threshold level above 25%, while a resistor to VCC will decrease the threshold level below 25% of full scale. There is a ±20% potential of error on the amount by which the threshold is changed from the internal level using the SYNCADJ pin.

The third and fourth synchronous detectors (AREA DETECTORS #1 & #2) are used to demodulate the normal and quadrature position signals. The Area Detectors 1 & 2 are turned ON by asserting SEL1 and SEL2 lines active high. A logic low on these lines turns them OFF. The normal and quadrature outputs are currents that should be terminated off chip with nominal 19K resistors to VREF or 0.9 VREF. The center value of the nominal output voltage range of DSDIFF1 and DSDIFF2 (the output of Area Detectors 1 & 2) is 2.5V with a range of  $\pm 1.5$ V. The external resistors may be terminated to 2.3V to give maximum swing over supplies (since minimum V<sub>CC</sub> is 4.5V, hence VCC/2 would be approximately 2.3V). Ripple frequency to slew rate relationship can be improved by adding switches in series with the terminating resistors gated by SEL# in the outputs, although this is usually not required.

The DC requirements of the filter can be reduced by using the configuration where the active filter amplifier does not contribute to the DC offset, for a unity gain configuration. The position detector gain is approximately 1.19. The emitter resistor in the AGC detector is around 16K, giving an  $I = 62.5\mu A$ . This implies that the average voltage out is approximately 1V, which implies that the output ON position with a duty cycle of 3/8 equals  $(0.375 \times 1.19) =$ 0.466V base to peak based on the resistor ratio of 19K to 15.8K. Making this equal to the half span of the ADC by having a gain in the filter should not have a detrimental effect on the system accuracy because selecting the demodulator clock phase (based on track type) to result in the same polarity of the Position Error Signal (PES) slope and by using the same detector output section for track following results in the cancellation of offsets, with a minimum penalty in the reduction of the PES dynamic range.

#### **Component Selection**

The following section outlines the different equations for determining some of the component values associated with the ML4535 design.

**VAGCCAP**  $C = \{(DC)/(2Kohms \times BW)\}$ 

where DC = Duty cycle of the AGCEN signal

(approx 1/10)

BW = AGC loop bandwidth =  $2 \times \pi \times f$ 

(approx 500Hz)

**RDSUM**  $C_{SUM} = \{(560\mu A) \times (T_{SAMPLE})/(2.8 \times M)\}$ 

Capacitor where

M = portion of the full scale voltage to be used in nominal condition (suggested value

- ().() - ()

 $T_{SAMPLE}$  = width of the GATE pulse

RDDIFF Capacitor  $C_{DIFF} = \{560\mu A) \times (T_{SAMPLE})/(1.4 \times M)\}$ 

where M = portion of the full scale voltage to be used in nominal condition (suggested value

= 0.8)

 $T_{SAMPLE}$  = width of the GATE pulse

**DCRCAP**  $C = \{(0.04 \times 20)/(16 \text{Kohms } x \text{ BW})\}$ 

where BW is the AGC restore loop bandwidth = 2

 $\times \pi \times f$  (range 5 to 10kHz)

**DSSUM**  $C = (16/(BW \times 8Kohm))$ 

**where** BW is the bandwidth =  $2 \times \pi \times f = (range 10)$ 

to 50kHz)

#### **EXAMPLE SYSTEM DESCRIPTION**

An example continuous servo composite servo encoding and the associated demodulator clock waveforms are shown in figure 2. The VCO operates at twice the frequency of the fundamental of the composite signal and drives two flip flops that generate quadrature and normal phase references. The Clock generation logic circuit and synchronizing circuit for the PLL, to acquire initial lock with type 2 loop, are shown in figure 3. A block diagram of the PLL is shown below with the transfer function based on the loop filter components (refer figure 3).



The value of the constant K is given by:

$$K = \frac{62}{\pi} \times \frac{\text{phase compared cycles in the servo frame}}{\text{total cycles in the servo frame}}$$

A type 2 loop has two poles at the origin of the S-plane or two time domain integrations — one in the frequency to phase conversion and one in the loop filter. In figure 3, the DC level at the non-inverting input of the left comparator should be approximately  $(0.1 \mbox{V}_{CC}$  plus one diode drop). The current supplied by the output resistors and series diodes should be approximately 62 $\mu$ A/4. Time constant is approximately 2 x (1/PLL BW) and the pullup resistors to  $\mbox{V}_{CC}$  are approximately 1 Kohm or much less than the value of the other resistors so as to make the output up level approximately equal to  $\mbox{V}_{CC}$  during operation. A state counter divides the servo frame into eight intervals which are:

# S 2 2 1 A, B, C, D n where n is an integer like 7 or 8

Note that all peaks of the composite signal are on Quad clock phase boundaries, so it contains only one fundamental frequency, which is easily acquired by the phase locked loop. The sync character is 180° out of phase with all others; thus at phase alignment it causes no disturbances to the phase comparator but gives an easily recognizable reverse polarity ripple in the AGC which is detected with a level detector to provide a frame sync logic signal to initialize the state counter.

The inphase clock is used throughout A, B, C, D but inverted 180° as required by the track type to give A–B, C–D, B–A, D–C without additional analog switching in position 1 demodulator for track following.



Figure 2. Continuous Servo Encoding and Demodulator Clock Waveforms

Filters are needed on each of the four demodulators for removing the carrier ripple and providing frequency compensation for the gain control and phase locked loop systems. The current output scaling of all four detectors to the AGC output are the same and set by on-chip resistors. The AGC setpoint is a current set by REXT and VREF. Thus a capacitor to ground provides an integrating response for the AGC control loop, as well as ripple filtering. For the phase comparator filter, two capacitors and a resistor provide D.C. integration plus a lead-lag for the PLL control loop compensation. For the position outputs, external 19K nominal resistors to (0.9 x V<sub>REF</sub>) should be provided and a capacitor to ground is added to form a low pass ripple filter.

The phase compare detector forms phase only (not phase frequency) characteristic, so the loop will not acquire

initial lock with an integrating loop filter, which is needed to assure no steady state phase error. Transfer function for the gain of the phase comparator (assuming a sinusoidal servo signal) is given by:

$$\frac{62\mu A}{\pi \text{ rad}} \times \left[ \frac{(\text{time of X1, X2, X3}) + (\text{time of A, B, C, D})}{2 \times (\text{time of one frame})} \right]$$

The synchronizing circuit suggested (refer figure 2), senses when the VCO control voltage is near either rail and applies a pulse that ramps it toward the other rail and thus through the operational frequency where it locks. The lock range is much greater than the acquire range, so it retains lock in the presence of the resistor—coupled pulse, with a small phase error, until the pulse goes away and the phase error becomes zero.

It is generally recommended that the servo head magnetic width be equal to two track pitches for best results. In this case for an on-track position one of the four burst patterns becomes almost zero. There is no loss of information on phase when this happens, since then its complement is twice as large so that the sum of the two is constantly independent of position and thus the amount of phase information per frame is also constantly independent of position.

#### HYBRID SERVO VERSUS ONLY EMBEDDED SERVO

There are a number of merits in using a hybrid servo scheme consisting of a servo surface plus limited data head servo samples over the completely embedded or data head sector servo samples scheme. These are summarized below:

Cost: Lost data surface capacity is less than 1% for a servo surface plus samples compared to 8% for samples only. This suggests that with six or more disks, the servo surface has an advantage. Without a servo surface, it is difficult to generate accurately phase and track center aligned data head (embedded) servo sectors in the drive, requiring them to be done with extra time on an expensive servo writer and moving the cost crossover point nearer to four disks. Drive hardware and costs including assembly and test favour DSP implementations in either case.

Effect on position error sources: These can be very similar for both configurations with optimized control algorithims. The servo surface does have some advantages in being able to obtain higher bandwidths and thus faster settling time and greater reduction of non-repetitive runout and random disturbances.

Effect on access time: A system with a servo surface has two advantages here. The ability to adjust the control signal at shorter time intervals and a higher small signal bandwidth, both of which reduce settling time. Move times can be equivalent.

**Data integrity:** Here there is a clear superiority for a servo surface system in preventing writes which destroy existing data. There are at least two ways in which this can happen. Electronic noise in the sector timing causes servo sectors to be over written, so that the head can no longer be positioned to read the track even if the data is intact. This probability can be made acceptably small by redundancy in the electronics. External mechanical shock while writing a data sector can not only cause improper writes of the new data but also overwrite adjacent tracks. Inherently there is no way to prevent this with servo sectors only, as there is no position data measurement available and estimators do no good for random fast disturbances. Dynamically balanced rotary actuators reduce this exposure compared to linear travel positioners but cannot eliminate it completely.

### **CLOCK GENERATION LOGIC** (Implemented in Gate Array)



## SYNCHRONIZING CIRCUIT FOR THE PLL (To acquire initial lock with type 2 loop)



Figure 3. Support Circuitry for the ML4535 Based "Hybrid" Servo Subsystem

# SERVO DESIGN SUGGESTIONS FOR A HIGH TRACK DENSITY DISK DRIVE

The best design choices for a high track density disk drive with four or more platters are outlined below and the hybrid servo subsystem based on the ML4535 & ML2377, provides the most optimum solution for implementing these design choices and making track densities greater than 3500 TPI achievable.

1) Continuous servo surface with quadrature signals plus some position samples and/or calibration tracks for each data head.

- 2) DSP implementation of the position control system for best performance of state estimators and adaptive parameter adjustment.
- 3) Area integration position demodulation on both the servo (dedicated) surface and data head position (embedded) servo samples, for best accuracy and noise rejection.
- 4) Thin film heads with gap edges aligned and perpendicular to the disk surface.
- 5) Dynamically balanced rotary actuator for best rejection of external mechanical shock.

#### ML4535 BASED SYSTEM APPLICATION DIAGRAM



## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML4535CH    | 0°C to +70°C      | 44-Pin TQFP (H44) |



# Disk Pulse Detector + Embedded Servo Detector

### GENERAL DESCRIPTION

The ML4568 is a hard disk pulse detector with two gated peak detectors to demodulate embedded servo information. The pulse detector section includes a wide bandwidth differential amplifier with automatic gain control (AGC), a precision full wave rectifier, time channel and gate channel. The embedded servo peak detector section includes a full-wave rectifier, two gated peak detectors, buffered peak detector outputs, and a difference output. A 2.25V bandgap reference is also included on-chip.

The ML4568 is a 5V-only upgrade for 8468-type devices. Upgraded features include increased data rate operation (to 24 MB/s with RLL(1, 7) coding), improve pulse pairing (1ns), and reduced power consumption (400mW typical) resulting from 5V-only operation.

The ML4568 pulse detector section detects amplitude peaks, producing a TTL-compatible output which accurately indicates the time position of signal peaks. In hard disk applications, these signal peaks represent flux reversals in the magnetic medium.

#### **FEATURES**

- 5V-only operation
- Low power consumption (400mW typical)
- Supports 24 MB/s RLL(1, 7) coding
- Less than ±1 ns Pulse Pairing
- Wide input signal amplitude range (10mV<sub>PP</sub> to 100mV<sub>PP</sub>)
- On-chip differential gain controlled amplifier, differentiator, comparator gating circuitry, and output pulse generator
- Adjustable comparator hysteresis
- Dynamic hysteresis tracks signal amplitude
- AGC and differentiator time constants set by external components
- TTL compatible digital inputs and outputs
- Built in embedded servo detector
- On chip buffers provide low impedance servo output voltages
- User adjustable servo time constants



## GENERAL DESCRIPTION (Continued)

The ML4568 also incorporates two gated detectors which detect embedded servo information, used for head positioning. The ML4568 provides two buffered low impedance voltage outputs which represent the peak detected level of each servo burst. The ML4568 also provides a buffered output that represents the voltage difference between the two servo channels, centered about  $V_{\rm RFF}$ .

## PIN CONFIGURATION





## PIN DESCRIPTION

| PIN #              | NAME                                    | FUNCTION                                                                                                                                      | PIN #    | NAME           | FUNCTION                                                                                                                                                                        |
|--------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power S            | Supply                                  |                                                                                                                                               | Analog S | ignals (Contir | nued)                                                                                                                                                                           |
| 9<br>21            | V <sub>CC</sub><br>V <sub>REF OUT</sub> | +5V $\pm$ 10% supply. Internal 2.25 V reference voltage output.                                                                               | 24       | LEVEL          | This is a Peak Detector Output signal that is used in conjunction with the set hysteresis pin 23 to provide a dynamic hysteresis                                                |
| 26                 | ANALOG<br>GROUND                        | Analog signals should be referenced to this pin.                                                                                              | 5        | AGCSET         | function.  The AGC circuit adjusts the gain                                                                                                                                     |
| 13                 | DIGITAL<br>GROUND                       | Digital signals should be referenced to this pin.                                                                                             |          |                | of the gain controlled amplifier to make the differential peak to                                                                                                               |
| Analog :<br>6<br>7 | AMP IN+<br>AMP IN-                      | These are the differential inputs to the Amplifier. The output of the read/write head amplifier should be capacitively coupled to these pins. |          |                | peak voltage at the Channel inputs equal to four times the DC voltage on this pin.  VAGCSET = ½VCC + ½Vpp where Vpp is the peak-peak differential voltage on the channel input. |
| 28<br>27           | AMP OUT+<br>AMP OUT-                    | These are the differential outputs of the Amplifier. These outputs should be capacitively coupled to                                          | 14       | CAGC           | The external capacitor for the AGC is connected between this pin and Analog Ground.                                                                                             |
| 4<br>1             | -CH IN<br>+CH IN                        | the channel filter.  These are the differential inputs to the time, gating and servo channels. These inputs must be                           | 18<br>19 | PKA<br>PKB     | The peak detected servo signal voltage appears across the RC networks connected from these pins to analog ground.                                                               |
|                    |                                         | capacitively coupled to the channel filter at the amp. outputs. The maximum differential peak-to-peak swing at this input                     | 16<br>15 | BUFA<br>BUFB   | These low impedance pins, output the DC level at pins 18 and 19 respectively, level shifted down by two diode drops.                                                            |
| 2 3                | CD+<br>CD-                              | is 1.5 V <sub>P-P</sub> .  The external differentiator network is connected between these two pins.                                           | 25       | DA OUT         | This low impedance pin outputs<br>the difference in voltage between<br>pins 16 and 15 about a zero level<br>set by the voltage on pin 21.                                       |
| 23                 | HYS.                                    | The DC voltage on this pin sets the amount of hysteresis on the differential comparator.                                                      |          |                | , 3                                                                                                                                                                             |

## PIN DESCRIPTION (Continued)

| PIN #      | NAME   | FUNCTION                                                                                                                                                  | PIN #      | NAME             | FUNCTION                                                                                                                                                         |
|------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Digital Si | ignals |                                                                                                                                                           | Digital Si | gnals (Contir    | nued)                                                                                                                                                            |
| 10         | SET PW | An external capacitor to control<br>the pulse width of the Encoded<br>Data Out (RD) is connected<br>between this pin and Digital<br>Ground. See Figure 1. | 17<br>20   | GATE 1<br>GATE 2 | These inputs accept TTL levels. When a low level is present the embedded servo signal is allowed to charge the RC network at pins 18 and 19 respectively. A high |
| 8          | R/W    | If this pin is low, the Pulse<br>Detector is in the read mode<br>and the chip is active. When this<br>pin goes high, the pulse detector                   |            |                  | level will force a hold condition of the DC voltage across the RC network and will also disable the servo channel.                                               |
|            |        | is forced into a stand-by mode.<br>This is a standard TTL input.                                                                                          | 22         | DISCH.           | This input accepts a TTL level. A high level connects a 1.5K                                                                                                     |
| 11         | DOUT   | This is the buffered, open collector, output of the differential comparator with hysteresis.                                                              |            |                  | internal resistor to ground on pins 18 and 19.                                                                                                                   |
| 12         | RD     | This is the standard TTL output whose leading edge indicates the time position of the peaks.                                                              |            |                  |                                                                                                                                                                  |

## **ABSOLUTE MAXIMUM RATINGS**

## **OPERATING CONDITIONS**

| V <sub>CC</sub>                     | 4.5V to 5.5V |
|-------------------------------------|--------------|
| Ambient Temperature, T <sub>A</sub> |              |

## **ELECTRICAL CHARACTERISTICS**

Over recommended operating conditions. Set Hysteresis = 0V,  $V_{PIN\ 17}$  = 2V, READ/WRITE = 0.4V,  $V_{PIN\ 22}$  = 0.4V, unless otherwise noted.

| Symbol               | Pins             | Parameter                                                  | Conditions                                                                               | Min  | Тур | Max  | Units                                |
|----------------------|------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------|------|-----|------|--------------------------------------|
| Amplifier            | 3                |                                                            |                                                                                          | •    | •   | -    | 1                                    |
| Z <sub>INAI</sub>    | 6, 7             | Amp In Impedance (Note 1)                                  | T <sub>A</sub> = 25°C                                                                    | 1.8  | 2.4 | 3.0  | ΚΩ                                   |
| A <sub>VMIN</sub>    | 28, 27           | Minimum Voltage Gain Differential                          | AC Output 3 V <sub>PP</sub>                                                              |      | 6   | 15   | V/V                                  |
| A <sub>VMAX</sub>    | 28, 27           | Maximum Voltage Gain Differential                          | AC Output 3 V <sub>PP</sub>                                                              | 250  | 300 |      | V/V                                  |
| Channel              |                  |                                                            |                                                                                          |      |     | -    |                                      |
| Z <sub>INCI</sub>    | 4, 1             | Channel Input Impedance                                    | T <sub>A</sub> = 25°C (Note 1)                                                           |      | 2.5 |      | ΚΩ                                   |
| I <sub>CAGC</sub> -  | 14               | Pin 14 Current which Charges CAGC                          | V <sub>PIN 14</sub> = 2.2V                                                               | 5.0  | 5.8 |      | mA                                   |
| I <sub>CAGC</sub> +  | 14               | Pin 14 Current which Discharges C <sub>AGC</sub>           | V <sub>PIN 14</sub> = 2.2V                                                               |      | 0.5 | 2    | μA                                   |
| I <sub>AGCSET</sub>  | 5                | AGCSET Input Bias Current                                  |                                                                                          |      | 8   | 100  | μA                                   |
| I <sub>IL</sub>      | 23               | Set Hysteresis Input Bias Current                          | V <sub>PIN 23</sub> = 0                                                                  |      |     | -20  | μΑ                                   |
| I <sub>CD</sub>      | 2, 3             | Current into Pin 2 and 3 that<br>Discharges C <sub>D</sub> |                                                                                          | 0.8  | 1.0 |      | mA                                   |
| HYS                  | 23               | Peak Hys. vs V <sub>HYS</sub>                              | V <sub>PIN 23</sub> = 1V                                                                 | 0.25 | 0.4 | 0.55 | V <sub>PK</sub> /<br>V <sub>DC</sub> |
| Write Mode           |                  |                                                            |                                                                                          |      |     |      | ·                                    |
| Z <sub>INAI</sub>    | 6, 7             | Amp In Impedance in Write Mode                             | V <sub>PIN 8</sub> = 2.0V                                                                |      | 350 | 450  | Ω                                    |
| I <sub>AGC</sub> -   | 14               | Pin 14 Current in Write Mode                               | V <sub>PIN 8</sub> = 2.0V, V <sub>PIN 14</sub> = 2.2V                                    |      | 0.2 | 1.0  | μΑ                                   |
| Digital Pins         |                  |                                                            | <b>.</b>                                                                                 |      |     |      |                                      |
| V <sub>IH</sub>      | 8, 17,<br>20, 22 | High Level Input Voltage                                   |                                                                                          | 2    |     |      | V                                    |
| V <sub>IL</sub>      | 8, 17,<br>20, 22 | Low Level Input Voltage                                    |                                                                                          |      |     | 0.8  | V                                    |
| I <sub>IH</sub>      | 8, 17,<br>20, 22 | High Level Input Current                                   | $V_{5V} = Max, V_1 = 2.7V$                                                               |      |     | 20   | μΑ                                   |
| I <sub>IL</sub>      | 8, 17,<br>20, 22 | Low Level Input Current                                    | $V_{5V} = Max, V_1 = 0.5V$                                                               |      | 140 | 200  | μΑ                                   |
| V <sub>OH</sub>      | 12               | High Level Output Voltage                                  | $V_{5V}$ = Min, $I_{OH}$ = -400 $\mu$ A (Note 2)                                         | 2.4  |     |      | V                                    |
| V <sub>OL12</sub>    | 12               | Low Level Output Voltage                                   | $V_{5V}$ = Min, $I_{OL}$ = 800 $\mu$ A (Note 2)                                          |      |     | 0.5  | V                                    |
| I <sub>LH</sub>      | 11               | High Level Output Leakage Current                          | V <sub>PIN 11</sub> = V <sub>CC</sub> Measure Current into<br>Pin 11                     |      |     | 50   | μΑ                                   |
| V <sub>OL11</sub>    | 11               | Low Level Output Voltage                                   | I <sub>PIN 11</sub> = 800 μA                                                             |      |     | 0.5  | V                                    |
| Servo Chanr          | nel              |                                                            |                                                                                          |      |     |      |                                      |
| Z <sub>DIS</sub>     | 18, 19           | Discharge Impedance                                        | V <sub>PIN 22</sub> = 2V (discharge)<br>Force 2.5V on Pins 18 or 19                      | 0.5  | 1.8 | 2.5  | ΚΩ                                   |
| $V_{\mathrm{BOQ}}$   | 15, 16           | Buffer Quiescent Output Level                              | V <sub>PIN 17, 20, 22</sub> = 0.4V, V <sub>CI</sub> = 0V<br>Pull 0mA from Pins 15 and 16 | 1.0  | 1.6 | 2.0  | V                                    |
| V <sub>LEVEL Q</sub> | 24               | Level Quiescent Output Level                               | V <sub>CI</sub> = 0V<br>Pull 200µA from Pin 24                                           |      | 0.2 | 0.5  | V                                    |
| IL                   | 18, 19           | Gated Off Leakage Current                                  | $V_{PIN 22} = 0.4V$ , $V_{PIN 20} = V_{PIN 17} = 2V$<br>Force 3V on Pin 18 or Pin 19     | -1   |     | 1    | μA                                   |

| Symbol                       | Pins       | Parameter                                                                                                                           | Conditions                                                                                                                                                                                     | Min  | Тур  | Max  | Units |
|------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| Servo Chann                  | nel (Conti | nued)                                                                                                                               |                                                                                                                                                                                                |      |      |      |       |
| V <sub>OSBO</sub>            | 16, 15     | Buffer Output Offset Voltage for $V_{CI}$ = $1V_{PK-PK}$                                                                            | V <sub>PIN 17, 20, 22</sub> = 0.4V, V <sub>PIN 1</sub> = 2.75V<br>Pull 0mA from Pins 15 and 16<br>V <sub>PIN 4</sub> = 2.25V,<br>V <sub>OSBO</sub> = V <sub>PIN 16</sub> - V <sub>PIN 15</sub> |      | 2    | ±15  | mV    |
| V <sub>OSYS</sub>            | 25, 21     | System Output Offset Voltage<br>for $V_{CI}$ = 0.75 $V_{PK-PK}$<br>Pull 0mA from Pin 25<br>$V_{OSYS}$ = $V_{PIN}$ 25 - $V_{PIN}$ 21 | V <sub>PIN 17, 20, 22</sub> = 0.4<br>V <sub>PIN 1</sub> = 2.688V, V <sub>PIN 4</sub> = 2.313V                                                                                                  |      | ±5   | ±20  | mV    |
| A <sub>VDA</sub> (1V)        | 25, 21     | Difference Amplifier Gain,<br>1V Differential Input                                                                                 | V <sub>PIN</sub> 17, 20 = 2V<br>V <sub>PIN</sub> 19 = 1.5V, V <sub>PIN</sub> 18 = 2.5V,<br>V <sub>PIN</sub> 22 = 0.4V                                                                          | 1.6  | 2    | 2.4  | V/V   |
| A <sub>VDA</sub> (.5V)       | 25, 21     | Difference Amplifier Gain,<br>0.5V Differential Input                                                                               | V <sub>PIN</sub> 17, 20 = 2V<br>V <sub>PIN</sub> 19 = 1.75V, V <sub>PIN</sub> 18 = 2.25V,<br>V <sub>PIN</sub> 22 = 0.4V                                                                        | 1.6  | 2    | 2.4  | V/V   |
| GL <sub>DA</sub>             | 25         | Difference Amplifier Gain Linearity                                                                                                 |                                                                                                                                                                                                |      | 0.2  | 2.5  | %     |
| Z <sub>level</sub><br>Source | 24         | Level Out Output Impedance                                                                                                          | $V_{PIN~17,~20,~22}$ = 0.4V, $V_{CI}$ = 0.75V<br>Measure $V_{PIN~24}$ with 200 $\mu$ A and<br>3mA pulled out of the pin.<br>$Z_{LEVEL}$ = change in $V_{PIN~24}$ SOURCE<br>3mA - 0.2mA         | 100  | 180  | 250  | Ω     |
| AV <sub>GD</sub> (1.5V)      | 15, 16     | Gated Detector Gain<br>for V <sub>CI</sub> = 1.5V <sub>PK-PK</sub>                                                                  | V <sub>PIN 22, 20, 17</sub> = 0.4V<br>V <sub>PIN 1</sub> = 2.875V, V <sub>PIN 4</sub> = 2.125V                                                                                                 | 1.45 | 1.8  | 2.25 | V/V   |
| AV <sub>GD</sub><br>(0.75V)  | 15, 16     | Gated Detector Gain<br>for V <sub>CI</sub> = 0.75V <sub>PK-PK</sub>                                                                 | V <sub>PIN 22, 20, 17</sub> = 0.4V<br>V <sub>PIN 1</sub> = 2.688V, V <sub>PIN 4</sub> = 2.313V                                                                                                 | 1.45 | 1.7  | 2.25 | V/V   |
| AV <sub>LEVEL</sub> (1.5V)   | 24         | Level Voltage Gain<br>For V <sub>Cl</sub> = 1.5V <sub>PK-PK</sub>                                                                   | V <sub>PIN 1</sub> = 2.875V, V <sub>PIN 4</sub> = 2.125V                                                                                                                                       | 1.45 | 1.8  | 2.25 | V/V   |
| AV <sub>LEVEL</sub> (0.75V)  | 24         | Level Voltage Gain<br>For V <sub>CI</sub> = 0.75V <sub>PK-PK</sub>                                                                  | V <sub>PIN 1</sub> = 2.687V, V <sub>PIN 4</sub> = 2.312V                                                                                                                                       | 1.6  | 1.9  | 2.4  | V/V   |
| GL <sub>GD</sub>             | 15, 16     | Gated Detector Gain Linearity                                                                                                       |                                                                                                                                                                                                |      | ±0.1 | ±2.5 | %     |
| I <sub>CC</sub>              | 9          | V <sub>CC</sub> Supply Current                                                                                                      | V <sub>CC</sub> = Max                                                                                                                                                                          | 40   | 90   | 110  | mA    |
| V <sub>REF</sub>             | 21         | V <sub>RFF</sub> Voltage                                                                                                            |                                                                                                                                                                                                | 2.0  | 2.25 | 2.5  | V     |

## **AC ELECTRICAL CHARACTERISTICS**

Over Recommended Operating Temperature and Supply Range refer to AC Test Setup. f = 2.5 MHz unless otherwise indicated. PKA, PKB =  $1 K\Omega + 10 nF$  to GND.

| Symbol                 | Pins   | Parameter                     | Conditions                                                                                                                                                                                                                                                    | Min | Тур | Max | Units |
|------------------------|--------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| t <sub>CHARGE</sub>    | 15, 16 | Gated Detector Charge Time    | $V_{CI}$ = 1.5V <sub>PP</sub> , V <sub>PIN 22</sub> = 0.3V,<br>With PKA and PKB discharged,<br>measure the time from Pin 17 or 20<br>going from 2V to 0.3V, to V <sub>BO1</sub> or<br>V <sub>BO2</sub> respectively, reaching 90% of<br>their final value     |     | 1.0 |     | μs    |
| t <sub>DISCHARGE</sub> | 15, 16 | Gated Detector Discharge Time | $V_{\rm CI}$ = 1.5V <sub>PP</sub> . With LP1 charged, measure the time from Pin 22 going from 0.3V to 2V, to the voltage at V <sub>BO1</sub> or V <sub>BO2</sub> reaching 90% of their final value                                                            |     | 70  |     | μs    |
| t <sub>ON</sub>        | 18, 19 | Gated Detector Turn ON Time   | V <sub>CI</sub> = 0.35V <sub>DC</sub> , V <sub>PIN 22</sub> = 0.3V.<br>With LP1 discharged, measure the<br>time from Pin 17 going from 2V to<br>0.3V, to the voltage on Pin 18<br>increasing 0.1V.<br>Do a similar measurement with LP2,<br>Pin 20 and Pin 19 |     | 0.2 |     | μs    |
| t <sub>OFF</sub>       | 18, 19 | Gated Detector Turn OFF Time  | V <sub>CI</sub> = 0.35V <sub>DC</sub> , V <sub>PIN 22</sub> = 2V.<br>Measure the time from Pin 17 going<br>from 0.3V to 2V, to the voltage on<br>Pin 18 decreasing by 0.1V. Do a<br>similar measurement with Pins 20 and<br>19                                |     | 0.4 |     | μs    |
| t <sub>PP</sub>        | 12     | Pulse Pairing ML4568-1        | $f = 2.5MHz$ and $V_{Cl} = 1V_{PP}$ differential                                                                                                                                                                                                              | 1   |     | ±1  | ns    |
| tpp                    | 12     | Pulse Pairing ML4568-2        | $f = 2.5MHz$ and $V_{Cl} = 1V_{PP}$ differential                                                                                                                                                                                                              |     |     | ±3  | ns    |

#### Notes:

- 1. The temperature coefficient of the input impedance is typically 0.05% per °C.
- 2. To prevent inductive coupling from the digital outputs to Amp In, the TTL outputs should not drive more than one ALS TTL load each. Pin 11 is an open collector output which is tested with an external 1K pullup resistor to the 5V supply.

## **ML4568 CONNECTION DIAGRAM**

#### **PLCC-28 Version**



**Note 1:** K = R1/R2

Note 2: Hysterisis Level =  $0.6 \times K/V_{IN P-P}$ 

Note 3: RC on pins PKA and PKB basically tuned to minimize ripple.

## **APPLICATION INFORMATION**

#### SETTING THE OUTPUT PULSEWIDTH

The RD output pulsewidth is dependent on the value of  $C_{OS}$ , which is connected from pin 10 to  $V_{CC}$ . This relationship is shown in figure 1.

# 100 -(E) 50 -50 100 150 200 Cos (pF)

Figure 1. RD Output Pulsewidth as a Function of  $C_{OS}$  PW  $\simeq 0.5 C_{OS}$ 

#### SELECTING CD

The following table summarizes the maximum  $C_{\rm D}$  value allowed for different data rates. These values are derived using

$$C_D \text{ (max)} = \frac{176}{f_{MAX}}, R_D = 0$$

| Data Rate | f <sub>MAX</sub> | C <sub>D</sub> (max) |
|-----------|------------------|----------------------|
| 7.5 MB/s  | 2.81 MHz         | 62.6 pF              |
| 24 MB/s   | 9 MHz            | 19.6 pF              |

Table 1. Maximum C<sub>D</sub> Value Allowed for a 1.5 V<sub>P-P</sub> Differential Signal Using RLL (1, 7) Code

|                  | 1, 7 RLL         | 2, 7 RLL        |
|------------------|------------------|-----------------|
| f <sub>MAX</sub> | 3/8 x Data Rate  | 1/3 x Data Rate |
| f <sub>MAX</sub> | 3/32 x Data Rate | 1/8 x Data Rate |

Table 2.

## **ORDERING INFORMATION**

| PART NUMBER | PULSE PAIRING | PACKAGE           |
|-------------|---------------|-------------------|
| ML4568CQ-1  | ±1ns          | 28-Pin PLCC (Q28) |
| ML4568CQ-2  | ±3ns          | 28-Pin PLCC (Q28) |



## ML4610R, ML4611R

# 5V, 2-, 4-Channel Thin-Film Read/Write Circuit

## **GENERAL DESCRIPTION**

The ML4610R/4611R is a bipolar monolithic read/write circuit designed for use with two-terminal thin-film recording heads. They provide a low noise read amplifier, write current control, and data protection circuitry for up to four channels. The ML4610R/4611R incorporates internal 700 ohm damping resistors which dampen the write signals to the disk. When the device is switched to read mode, the damping resistor is switched out to allow the full signal to be amplified. Power supply fault protection is provided by disabling the write current generator during power sequencing. System write to read recovery time is significantly improved by controlling the read channel common mode output voltage shift in the write mode. The ML4611R option also provides an user controllable write current adjustment capability, available in the 24-Pin package only.

#### **FEATURES**

- Compatible to SSIs 32R4610R/4611R
- Can drop into SSIs 32R2020R series sockets
- Single +5 volt operation
- Low Power, P<sub>IDLE</sub> < 50mW, P<sub>MAX</sub> < 200mW
- Read Mode gain = 200V/V
- Damping resistors switched out in Read mode
- Input noise =  $0.85 \text{nV}/\sqrt{\text{Hz}}$  max
- Input capacitance = 35pF max
- Write Current range = 10–35mA
- Programmable write current source
- Enhanced system write to read recovery time
- Power supply fault protection
- Head short to ground protection
- 24-pin SOIC (4 channel with WCADJ)
- 20-pin SOIC (4 channel without WCADJ)
- 16-pin SOIC (2 channel without WCADJ)

#### **BLOCK DIAGRAM**



## PIN CONNECTION



## PIN DESCRIPTION

| NAME      | TYPE | FUNCTION                                                        | NAME     | TYPE | FUNCTION                                                      |
|-----------|------|-----------------------------------------------------------------|----------|------|---------------------------------------------------------------|
| HS0, HS1  | ı    | Head Select: Selects one of four heads                          | RDX, RDY | 0    | X, Y Read Data: Differential read data                        |
| CS        | - 1  | Chip Select: A high inhibits the chip                           |          |      | output                                                        |
| R/W       | ı    | Read/Write: A high selects read mode                            | WC       |      | Write Current: Used to set the magnitude of the write current |
| WUS       | 0    | Write Unsafe: A high indicates an unsafe writing condition      | WCADJ    |      | Write Current Adjust: Used to decrease the write current      |
| WDI       | ı    | Write Data In: Changes the direction of the current in the head | VCC1     | I    | +5 volt supply                                                |
| H0X - H3X | I/O  | X,Y Head Connectors                                             | VCC2     | 1    | +5 volt supply for write current drivers                      |
| H0Y - H3Y | 1/0  | A,1 Head Connectors                                             | GND      | ı    | Ground                                                        |

## 4

## **ABSOLUTE MAXIMUM RATINGS**

| DC Supply Voltage (V <sub>CC</sub> 1) | 0.3 to +7VDC         |
|---------------------------------------|----------------------|
| DC Supply Voltage (V <sub>CC</sub> 2) |                      |
| Write Current (I <sub>W</sub> )       |                      |
| Digital Input Voltage (VIN)           |                      |
| Head Port Voltage (VH)                | 0.3 to VCC1 + 0.3VDC |
| Output Current: (RDX, RDY I0)         | 10mA                 |
| Output Current: (WUS)                 | +12mA                |
| Storage Temperature Toro              | -65 to +150°C        |

# RECOMMENDED OPERATING CONDITIONS

| DC Supply Voltage (V <sub>CC</sub> 1)            | 5 ±5% VDC |
|--------------------------------------------------|-----------|
| DC Supply Voltage (V <sub>CC</sub> 2)            | 5 ±5% VDC |
| Operating Junction Temperature (T <sub>J</sub> ) |           |

## **ELECTRICAL CHARACTERISTICS**

| SYMBOL            | PARAMETER                             | CONDITIONS                           | MIN  | TYP                | MAX                              | UNIT             |
|-------------------|---------------------------------------|--------------------------------------|------|--------------------|----------------------------------|------------------|
| V <sub>CC</sub> 1 | Supply Current                        | Read Mode<br>Write Mode<br>Idle Mode |      |                    | 33<br>27<br>12                   | mA<br>mA<br>mA   |
| V <sub>CC</sub> 2 | Supply Current                        | Read Mode<br>Write Mode<br>Idle Mode |      |                    | 11<br>10 + I <sub>W</sub><br>0.4 | mA<br>mA<br>mA   |
|                   | Power Dissipation                     | Read Mode<br>Write Mode<br>Idle Mode |      | •                  | 200<br>300<br>65                 | mW<br>mW<br>mW   |
| DIGITAL           | . INPUTS                              |                                      |      |                    |                                  |                  |
| VIL               | Input Low Voltage                     |                                      |      |                    | 0.8                              | VDC              |
| V <sub>IH</sub>   | Input High Voltage                    |                                      | 2.0  |                    |                                  | VDC              |
|                   | Input Low Current                     | V <sub>IL</sub> = 0.8V               | -0.4 |                    |                                  | mA               |
|                   | Input High Current                    | V <sub>IH</sub> = 2.0V               |      |                    | 100                              | μА               |
| VOL               | WUS Output Low Voltage                | I <sub>OL</sub> = 2 mA max           |      |                    | 0.5                              | VDC              |
|                   | VCC1 Fault Voltage                    | I <sub>W</sub> < 0.2 mA              | 3.8  | 4.0                | 4.2                              | VDC              |
| WRITE C           | CHARACTERISTICS                       |                                      |      |                    |                                  |                  |
|                   | Write Current Constant "K"            |                                      |      | 0.99               |                                  |                  |
| V <sub>WC</sub>   | Write Current Voltage                 |                                      | 1.15 | 1.25               | 1.35                             | V                |
|                   | WCADJ Voltage                         | $I_{WCADJ} = 0$ to 0.5 mA            | 2.0  | V <sub>CC</sub> /2 | 3.0                              | VDC              |
|                   | IHEAD (DECREASE) / IWCADJ             |                                      | 26   | 29                 | 32                               | mA/mA            |
| -                 | I <sub>WCADJ</sub> Range              |                                      | 0.0  |                    | 0.5                              | mA               |
|                   | Differential Head<br>Voltage Swing    |                                      | 3.4  | 6                  |                                  | V <sub>P-P</sub> |
|                   | Unselected Head Current               |                                      |      |                    | 1                                | mA (pk           |
|                   | Head Differential<br>Load Capacitance |                                      |      |                    | 25                               | pF               |
|                   | Head Differential<br>Load Resistance  | R <sub>D</sub> (ML4610R/4611R)       | 560  | 700                | 950                              | Ω                |
|                   | WDI Transition Frequency              | WUS = low                            | 1.0  |                    |                                  | MHz              |
|                   | Write Current Range (Iw)              |                                      | 10   |                    | 35                               | mA               |

# ML4610R, ML4611R

## **ELECTRICAL CHARACTERISTICS**

| SYMBOL                                  | PARAMETER                                                   | CONDITIONS                                                                                                    | MIN      | TYP        | MAX             | UNITS             |
|-----------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|----------|------------|-----------------|-------------------|
| READ CH                                 | HARACTERISTICS CL (RDX,RDY)                                 | $0 < 20 \text{ pF, RL (RDX, RDY)} = 1 \text{k}\Omega$                                                         | -        | J          |                 | <u> </u>          |
|                                         | Differential Voltage Gain                                   | V <sub>IN</sub> = 1mV <sub>P-P</sub> @ 1MHz                                                                   | 160      | 200        | 240             | V/V               |
|                                         | Voltage BW<br>-1dB<br>-3dB                                  | $ Zs  < 5\Omega$ , $V_{IN} = 1 \text{mV}_{P-P}$                                                               | 20<br>35 |            |                 | MHz<br>MHz        |
|                                         | Input Noise Voltage                                         | BW = 15MHz, L <sub>H</sub> = 0, R <sub>H</sub> = 0                                                            |          | 0.6        | 0.85            | nV/√H;            |
|                                         | Differential Input Capacitance                              | $V_{IN} = 1 \text{mV}_{P-P}, f = 5 \text{MHz}$                                                                |          | 27         | 35              | pF                |
|                                         | Differential Input resistance                               | $V_{IN} = 1 \text{mV}_{P-P}, f = 5 \text{MHz}$                                                                | 1000     |            |                 | Ω                 |
|                                         | Dynamic Range                                               | AC input voltage where gain falls to<br>90% of its small signal gain value,<br>f = 5MHz                       | 3        |            |                 | mV <sub>P-P</sub> |
| 4 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | Common Mode<br>Rejection Ratio                              | V <sub>IN</sub> = 0 volts DC + 100mV <sub>P-P</sub> @ 5MHz                                                    | 45       |            |                 | dB                |
|                                         | Power Supply Rejection Ratio                                | 100mV <sub>P-P</sub> @ 5MHz on V <sub>CC</sub>                                                                | 40       |            |                 | dB                |
|                                         | Channel Separation                                          | Unselected channels driven with $V_{IN} = 0$ volts DC + $100$ mV <sub>P-P</sub>                               | 45       |            |                 | dB                |
|                                         | Output Offset Voltage                                       |                                                                                                               | -200     |            | +200            | mV                |
|                                         | Single-Ended<br>Output Resistance                           | f = 5MHz                                                                                                      |          |            | 40              | Ω                 |
|                                         | Output Current                                              | AC coupled load, RDX to RDY                                                                                   | 1.4      |            |                 | mA                |
| RDX,<br>RDY                             | Common Mode Output                                          |                                                                                                               | 2.0      | 2.8        | 3.5             | VDC               |
| SWITCH                                  | ING CHARACTERISTICS $I_W = 20$                              | 0mA, $R_H = 30\Omega$ , $L_H = 1\mu$ H, $f_{DATA} = 5$ MHz                                                    |          |            | -               |                   |
| R/W                                     | Read to Write                                               | R/W to 90% of write current                                                                                   |          | 0.1        | 1.0             | μs                |
| R/W                                     | Write to Read                                               | R√W to 90% of 100mV<br>Read signal envelope                                                                   |          | 0.5        | 1.0             | μs                |
| CS                                      | Unselect to Select                                          | CS to 90% of write current or 90% of 100mV, 10MHz                                                             |          | 0.4        | 1.0             | μs                |
| CS                                      | Select to Unselect                                          | CS to 10% of write current                                                                                    |          | 0.4        | 1.0             | μs                |
|                                         | HS0-1 to any head                                           | To 90% of 100mV 10MHz<br>Read signal envelope                                                                 |          | 0.2        | 1.0             | μs                |
|                                         | WUS<br>Safe to Unsafe (TD1)<br>Unsafe to Safe (TD2)         |                                                                                                               | 0.6      | 2.0<br>0.2 | 3.6<br>1.0      | μs<br>μs          |
|                                         | Head Current: WDI to Ix - Iy (TD3) Asymmetry Rise/Fall Time | L <sub>H</sub> = 0, R <sub>H</sub> = 0<br>From 50% points<br>WDI has 1 ns rise/fall time<br>10% to 90% points |          |            | 32<br>1.0<br>12 | ns<br>ns<br>ns    |

## 4

#### **TIMING DIAGRAM**



Figure 1. Write Mode.

#### MODE SELECT

| CS | R/W | MODE  |
|----|-----|-------|
| 0  | 0   | Write |
| 0  | 1   | Read  |
| 1  | 0   | Idle  |
| 1  | 1   | Idle  |

#### HEAD SELECT

| HS1 | HS0 | HEAD |  |  |  |
|-----|-----|------|--|--|--|
| 0   | 0   | 0    |  |  |  |
| 0   | 1   | 1    |  |  |  |
| 1   | 0   | 2    |  |  |  |
| 1   | 1   | 3    |  |  |  |

#### **FUNCTIONAL DESCRIPTION**

The ML4610R/4611R has the ability to address up to 4 two-terminal thin-film heads and provide write drive or read amplification. Head selection and mode control are described in the tables below. The TTL inputs  $R/\overline{W}$  and  $\overline{CS}$  have internal pull-up resistors to prevent an accidental write condition. HS0 and HS1 have internal pull-downs. Internal clamp circuitry will protect the ML4610R/4611R from a head short to ground condition in any mode. The damping resistors are switched out during read mode, as identified by the  $R/\overline{W}$  pin.

#### WRITE MODE OPERATION

Taking both  $\overline{\text{CS}}$  and R/ $\overline{\text{W}}$  low selects write mode which configures the ML4610R/4611R as a current switch and activates the Write Unsafe (WUS) detector circuitry. Head current is toggled between the X and Y side of the selected head on each high to low transition of the Write Data Input (WDI). A preceding read or idle mode select initializes the Write Data Flip-Flop to pass write current through the "X" side of the head. The current calculations are shown below:

Write current (peak) is given by:

$$I_W = \frac{K \times VWC}{RWC}$$

where

RWC is connected from pin WC to GND

Actual head current is given by:

$$I_{X, Y} = \frac{I_W}{1 + \frac{R_H}{R_D}}$$

where

 $R_H$  = head + external wire resistance  $R_D$  = damping resistance

The ML4610R/4611R adds a feature which allows the user to adjust the Iw current by a finite amount using the WCADJ pin, while writing to the disk. It is used by switching a separate write current adjust resistor in and out on the WCADJ pin or by connecting a DAC to that pin to sink a controllable amount of current. It is nominally biased to  $V_{\rm CC}/2$ . Sinking current from this pin to ground, will divert a proportional amount of current from the actual head current while maintaining a constant current through the WC resistor and  $V_{\rm CC}$ . Allowing WCADJ to float or pulling it high will cut off the circuit and it will have no effect. For example, if the nominal head current is set to 30mA through WC with WCADJ open, then for a

## ML4610R, ML4611R

7.25mA head current decrease, a  $10k\Omega$  resistor would be connected from the WCADJ pin to ground. A TTL gate could be used as a switch with a small degradation in accuracy. A DAC could be programmed to sink 0.25mA from the WCADJ pin, for achieving the same function.

$$I_W$$
 head(decrease) =  $\frac{29 \times V_{WCADJ}}{R_{WCADJ}}$ 

where

V<sub>WCADJ</sub> = Voltage on the WCADJ pin R<sub>WCADJ</sub> = Write current adjust setting resistor

#### **VOLTAGE FAULT DETECTION**

A voltage fault detection circuit improves data security by disabling the write current generator during a voltage fault or power start-up, regardless of mode. The Write Unsafe (WUS) open collector output goes high under the conditions given below. After the fault condition is removed, a negative transition on WDI is required to clear WUS.

- Write Data Input frequency too low
- Device in Read Mode
- Chip is disabled or head is open
- No write current

#### **READ MODE OPERATION**

The Read mode configures the ML4610R/4611R as a low noise differential amplifier and deactivates the write current generator. The RDX and RDY output are driven by emitter followers. They should be AC coupled to the load. The (X,Y) inputs are non-inverting to the (X,Y) outputs. In the Idle or Write mode, the read amplifier is deactivated and RDX, RDY outputs become high impedance. This facilitates multiple R/W applications (wired-OR RDX, RDY) and minimizes voltage drifts when switching from Write to Read mode. The write current source is also deactivated for both the Read and Idle mode. In addition the ML4610R/4611R supports the feature by which the internal damping resistors are switched out in the read mode, which allows the full signal to be amplified.

#### **IDLE MODE OPERATION**

Taking  $\overline{CS}$  high selects the idle mode which switches the RDX and RDY outputs into a high impedance state and deactivates the device. Power consumption in this mode is held to a minimum, less than 50mW.

#### ORDERING INFORMATION

| PART NUMBER  | TEMPERATURE RANGE | PACKAGE             |
|--------------|-------------------|---------------------|
| ML4610R CS-2 | 0°C to +70°C      | 16-Pin SOIC (\$16W) |
| ML4610R CS-4 | 0°C to +70°C      | 20-Pin SOIC (S20W)  |
| ML4611R CS-4 | 0°C to +70°C      | 24-Pin SOIC (S24W)  |



# ML511, ML511R-Series

# 4, 6, 7, or 8-Channel Ferrite Read/Write Circuits

## **GENERAL DESCRIPTION**

The ML511 is a bipolar monolithic read/write circuit designed for use with center-tapped ferrite recording heads. The ML511 and ML511R are performance upgrades from the ML501 and ML501R. The R designation in the part number indicates that this part has internal head damping resistors.

The ML511 provides up to eight multiplexed read/write data channels. These circuits exhibit features not found in similar read/write circuits such as improved write current stability and the elimination of write current "glitches" during power-up. The ML511 also provides a low noise read data path, and data protection circuitry for all of the channels.

## **FEATURES**

- Enhanced write current stability
- ML511, ML511R is replacement for SSI 32R511/511R and is designed for center-tapped ferrite heads
- Single or multi-platter Winchester drives
- Easily multiplexed for larger systems
- Power supply fault protection
- 1.5 nV/ √Hz maximum input noise voltage
- TTL compatible control signals
- Programmable write current source
- Includes write unsafe detection
- Available in a selection of packages
- +5V, +12V power supplies

## **BLOCK DIAGRAM**



## PIN CONNECTIONS





## PIN DESCRIPTION

| NAME      | FUNCTION                            | NAME      | FUNCTION                             |
|-----------|-------------------------------------|-----------|--------------------------------------|
| HS0-HS2   | Head Select (eight heads)           | RDX, RDY  | X, Y Read Data (differential read    |
| CS        | Chip Select (low level enables      |           | signal out)                          |
| _         | chip)                               | WC        | Write Current (used to set the write |
| R/W       | Read/Write (high level selects      |           | current magnitude)                   |
|           | Read mode)                          | $V_{CT}$  | Voltage Center Tap (center tap       |
| WUS       | Write Unsafe, open collecter out-   |           | voltage source)                      |
|           | put (high level indicates an unsafe | $V_{CC}$  | +5 volts                             |
| 14/51     | writing condition)                  | $V_{DD}1$ | +12 volts                            |
| WDI       | Write Data In (negative transition  | $V_{DD}2$ | Positive supply for center tap       |
| 1107 1137 | toggles head current direction)     | GND       | Ground                               |
| H0X-H7X   | X head connections                  |           |                                      |
| H0Y-H7Y   | Y head connections                  |           |                                      |

## **ABSOLUTE MAXIMUM RATINGS**

## **OPERATING CONDITIONS**

(Note 1)

| Power Supply Voltage Range                                                                                 |
|------------------------------------------------------------------------------------------------------------|
| V <sub>DD</sub> 10.3 to 14V <sub>DC</sub>                                                                  |
| $V_{DD}2$ 0.3 to 14 $V_{DC}$                                                                               |
| $V_{CC}$ $-0.3$ to $6V_{DC}$                                                                               |
| Input Voltage Range                                                                                        |
| Digital Inputs ( $\overline{CS}$ , R/ $\overline{W}$ , HS, WDI)0.3 to V <sub>CC</sub> +0.3 V <sub>DC</sub> |
| Head Ports (H0X–H7X, H0Y–H7Y $-0.3$ to $V_{DD}1 + 0.3 V_{DC}$                                              |
| Write Unsafe (WUS) –0.3 to 14V <sub>DC</sub>                                                               |
| Write Current (I <sub>W</sub> )                                                                            |
| Output Current                                                                                             |
| Read Data (RDX, RDY)                                                                                       |
| Center Tap Current (I <sub>CT</sub> ) – 60 mA                                                              |
| Write Unsafe (WUS)                                                                                         |
| Storage Temperature –65°C to 150°C                                                                         |
| Junction Temperature (T <sub>I</sub> )                                                                     |
| Lead Temperature (Soldéring 10 sec.) 300°C                                                                 |
|                                                                                                            |

| Supply Voltage                                           |     |
|----------------------------------------------------------|-----|
| V <sub>DD</sub> 1 12V ±                                  | 10% |
| V <sub>CC</sub> 5V±                                      | 10% |
| Head Inductance                                          |     |
| L <sub>H</sub> , ML511 or ML511R                         |     |
| Damping Resistor (R <sub>D</sub> , ML511 only) 500 to 20 | 00Ω |
| RCT Resistor (1/4 Watt)                                  | -5% |
| Write Current (I <sub>W</sub> )                          | )mA |
|                                                          |     |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $V_{DD}1 = V_{DD}2 = 12V \pm 10\%$ ,  $V_{CC} = 5V \pm 10\%$ ,  $R_{CT} = 120\Omega \pm 5\%$ ,  $I_W = 40$  mA,  $0^{\circ}C \le T_A \le 70^{\circ}C$  (Notes 2 and 3).

| SYMBOL              | PARAMETER                      | CONDITIONS                                             | MIN  | TYP | MAX               | UNITS                                   |
|---------------------|--------------------------------|--------------------------------------------------------|------|-----|-------------------|-----------------------------------------|
| DC OPER             | ATING CHARACTERISTICS          |                                                        | ,    |     |                   | •                                       |
| POWER S             | UPPLY                          |                                                        |      |     |                   |                                         |
| I <sub>CC</sub>     | V <sub>CC</sub> Supply Current | Read or Idle Mode                                      |      |     | 35                | mA                                      |
|                     |                                | Write Mode                                             |      |     | 30                | mA                                      |
| I <sub>DD</sub>     | V <sub>DD</sub> Supply Current | Read Mode                                              |      | 1.  | 35                | mA                                      |
|                     |                                | Write Mode                                             |      |     | 20+l <sub>W</sub> | mA                                      |
|                     |                                | Idle Mode                                              |      |     | 20                | mA                                      |
| $\overline{P_D}$    | Power Dissipation              | Read Mode                                              |      |     | 655               | mW                                      |
|                     |                                | Write Mode $I_W = 40 \text{ mA}$ , $R_{CT} = 0 \Omega$ |      |     | 960               | mW                                      |
|                     |                                | Idle Mode                                              |      |     | 455               | mW                                      |
| DIGITAL I           | NPUTS (CS, R/W, HS, WDI)       |                                                        |      |     |                   |                                         |
| $\overline{V_{IH}}$ | High Voltage                   |                                                        | 2    |     |                   | V <sub>DC</sub>                         |
| $\overline{V_{IL}}$ | Low Voltage                    |                                                        |      |     | 0.8               | V <sub>DC</sub>                         |
| I <sub>IH</sub>     | High Current                   | V <sub>IH</sub> = 2.0 V                                |      |     | 100               | μΑ                                      |
| I <sub>IL</sub>     | Low Current                    | V <sub>IL</sub> =0.8V                                  | -0.4 |     |                   | mA                                      |
| WUS OUT             | PUT                            |                                                        |      | •   |                   |                                         |
| $V_{OL}$            | Output Low Voltage             | I <sub>OL</sub> =8 mA (Safe)                           |      |     | 0.5               | V <sub>DC</sub>                         |
| I <sub>OH</sub>     | Output High Current            | V <sub>OH</sub> =5V (Unsafe)                           |      |     | 100               | μΑ                                      |
| CENTER T            | AP VOLTAGES                    |                                                        |      |     |                   | *************************************** |
| V <sub>CT</sub>     | Read Mode                      | Read Mode                                              |      | 4   |                   | V <sub>DC</sub>                         |
| V <sub>CT</sub>     | Write Mode                     | Write Mode                                             |      | 6   |                   | V <sub>DC</sub>                         |

 $\begin{tabular}{ll} \textbf{ELECTRICAL CHARACTERISTICS} & (Continued) \\ Unless otherwise specified $V_{DD}$1=12V $\pm$10\%, $V_{CC}$=5V $\pm$10\%, $R_{CT}$=120Q $\pm$5\%, $I_{W}$=35 mA, $L_{H}$=10$$$\mu$H, $R_{D}$=750$$Q (ML511), $f_{DATA}$=5MHz, $C_{L}$ (RDX, RDY) $\leq$20 pF, $0^{\circ}C$$<$T_{A}$<$70^{\circ}C$ (Notes 2 and 3) (V_{IN}$ is referenced to $V_{CT}$ for Read Mode Characteristics). \end{tabular}$ 

| SYMBOL           | PARAMETER                            | CONDITIONS                                                                                                                 | MIN   | TYP  | MAX   | UNITS            |
|------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------------------|
| WRITE MC         | DDE CHARACTERISTICS                  |                                                                                                                            |       |      |       |                  |
| I <sub>HCW</sub> | Head Current (per side)              | Write Mode $0 \le V_{CC} \le 3.7V$ $0 \le V_{DD} 1 \le 8.7V$                                                               | - 200 | -    | 200   | μА               |
| $I_{WR}$         | Write Current Range                  | $I_W = K/R_{WC}$                                                                                                           | 10    |      | 40    | mA               |
| K                | Write Current Constant               |                                                                                                                            | 2.375 |      | 2.625 |                  |
| V <sub>HD</sub>  | Differential Head Voltage Swing      |                                                                                                                            | 7.0   |      |       | V <sub>PK</sub>  |
| I <sub>HU</sub>  | Unselected Head Transient<br>Current |                                                                                                                            |       |      | 2     | mA <sub>PK</sub> |
| C <sub>OD</sub>  | Differential Output Capacitance      |                                                                                                                            |       |      | 15    | pF               |
| R <sub>OD</sub>  | Differential Output Resistance       | ML511                                                                                                                      | 10 k  |      |       | Ω                |
|                  |                                      | T <sub>J</sub> =25°C ML511R                                                                                                | 600   |      | 960   | Ω                |
| f <sub>WDI</sub> | WDI Transition Frequency             | WUS = Low                                                                                                                  | 250   |      |       | kHz              |
| $\overline{A_l}$ | I <sub>WC</sub> to Head Current Gain |                                                                                                                            |       | 0.99 |       | mA/mA            |
| I <sub>L</sub>   | Unselected Head Leakage              | Sum of X & Y Side Leakage Current                                                                                          |       |      | 85    | μΑ               |
| READ MOI         | DE CHARACTERISTICS                   |                                                                                                                            |       |      |       |                  |
| A <sub>V</sub>   | Differential Voltage Gain            | $V_{IN}=1$ m $V_{P.P}$ @ 300 kHz,<br>$R_L$ (RDX, RDY) = 1 k $\Omega$                                                       | 85    |      | 115   | V/V              |
| DR               | Dynamic Range                        | DC Input Voltage ( $V_1$ ) Where Gain Falls 10%,<br>$V_{IN} = V_1 + 0.5 \text{ mV}_{P-P} @ 300 \text{ kHz}$                | -3    |      | +3    | mV               |
| BW               | Bandwidth (-3dB)                     | $ Z_S  < 5\Omega$ , $V_{IN} = 1 \text{mV}_{P-P}$                                                                           | 30    |      |       | MHz              |
| e <sub>IN</sub>  | Input Noise Voltage                  | BW=15MHz, $L_H=0$ , $R_H=0$                                                                                                |       |      | 1.5   | nV/ √Hz          |
| C <sub>IN</sub>  | Differential Input Capacitance       | f=5MHz                                                                                                                     |       | 1 1  | 20    | pF               |
| R <sub>IN</sub>  | Differential Input Resistance        | f=5MHz, T <sub>J</sub> =25°C ML511                                                                                         | 2k    |      |       | Ω                |
|                  | · · · · · ·                          | $V_{IN} = 6 \text{ mV}_{P-P} \text{ ML511R}$                                                                               | 460   |      | 860   | Ω                |
| I <sub>HCR</sub> | Head Current (per side)              | Read or Idle Mode<br>0 ≤ V <sub>CC</sub> ≤ 5.5 V<br>0 ≤ V <sub>DD</sub> 1 ≤ 13.2 V                                         | -200  |      | 200   | μA               |
| I <sub>IN</sub>  | Input Bias Current (1 side)          |                                                                                                                            |       |      | 45    | μΑ               |
| CMRR             | Common-Mode Rejection Ratio          | $V_{CM} = V_{CT} + 100 \text{mV}_{P-P} @ f = 5 \text{MHz}$                                                                 | 50    |      |       | dB               |
| PSRR             | Power Supply Rejection Ratio         | $100\mathrm{mV_{P.P}}$ @ $5\mathrm{MHz}$ on $\mathrm{V_{DD}}$ 1, $\mathrm{V_{DD}}$ 2, or $\mathrm{V_{CC}}$                 | 45    |      |       | dB               |
| CS               | Channel Separation                   | Unselected Channels: $V_{IN} = 100  \text{mV}_{P,P}  @  5  \text{MHz}$ and Selected Channel: $V_{IN} = 0  \text{mV}_{P,P}$ | 45    |      |       | dB               |
| V <sub>OS</sub>  | Output Offset Voltage                | Read Mode                                                                                                                  | - 460 |      | +460  | mV               |
| ** <del>*</del>  |                                      | Write or Idle Mode                                                                                                         | - 20  |      | +20   | mV               |
| V <sub>OCM</sub> | Common-Mode Output Voltage           | Read Mode                                                                                                                  | 4.5   |      | 6.5   | V                |
|                  |                                      | Write or Idle Mode                                                                                                         |       | 5.3  | -     | V                |
| R <sub>OUT</sub> | Single-Ended Output Resistance       | f=5MHz                                                                                                                     |       |      | 30    | Ω                |
| l <sub>L</sub>   | Leakage Current, RDX, RDY            | (RDX, RDY) = 6V Write or Idle Mode                                                                                         | - 100 |      | 100   | μΑ               |
| lo               | Output Current                       | AC Coupled Load, RDX to RDY                                                                                                | ± 2.1 |      |       | mA               |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified  $V_{DD}1=12V\pm10\%$ ,  $V_{CC}=5V\pm10\%$ ,  $R_{CT}=120\Omega\pm5\%$ ,  $I_{W}=35\,\text{mA}$ ,  $L_{H}=10\,\mu\text{H}$ ,  $R_{D}=750\,\Omega$  (ML511),  $f_{DATA}=5\,\text{MHz}$ ,  $0^{\circ}\text{C} \leq T_{A} \leq 70^{\circ}\text{C}$  (Notes 2 and 3).

| SYMBOL                                   | PARAMETER                            | CONDITIONS                                                                                 | MIN   | TYP | MAX | UNITS |
|------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------|-------|-----|-----|-------|
| SWITCHIN                                 | G CHARACTERISTICS                    |                                                                                            |       | ,   |     |       |
| t <sub>RW</sub>                          | R/W to Write Switching Delay         | To 90% of Write Current Output                                                             |       |     | 1   | μs    |
| t <sub>WR</sub>                          | R/W̄ to Read Switching Delay         | To 90% of 100 mV, 10 MHz Read Signal<br>Envelope or to 90% Decay of<br>Write Current       |       |     | 1   | μs    |
| t <sub>IW</sub> or t <sub>IR</sub>       | CS to Select Switching Delay         | To 90% of Write Current or to 90% of<br>100 mV, 10 MHz Read Signal Envelope                |       |     | 1   | μs    |
| t <sub>WI</sub><br>or<br>t <sub>RI</sub> | CS to Unselect Switching Delay       | To 90% Decay of 100 mV, 10 MHz Read<br>Signal Envelope or to 90% Decay of Write<br>Current |       |     | 1   | μs    |
| t <sub>HS</sub>                          | Head Select Switching Delay          | To 90% of 100 mV, 10 MHz Read Signal<br>Envelope                                           | . , , |     | 1   | μs    |
| tD1                                      | Safe to Unsafe<br>Write Unsafe Delay | I <sub>W</sub> =35mA                                                                       | 1.6   |     | 8   | us    |
| tD2                                      | Unsafe to Safe<br>Write Unsafe Delay | $I_W = 35 \text{mA}$                                                                       |       |     | 1   | us    |
| tD3                                      | Prop. Delay Head Current             | $L_H = 0$ , $R_H = 0$ From 50% points                                                      |       |     | 25  | ns    |
|                                          | Asymmetry Head Current               | WDI has 50% Duty Cycle and 1nS Rise/Fall<br>Time                                           |       | ,   | 2   | ns    |
|                                          | Rise/Fall Head Current               | 10% and 90% Points                                                                         |       |     | 20  | ns    |

Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 3: Maximum junction temperature (T<sub>I</sub>) should not exceed 135°C.

## **TIMING DIAGRAM**



Write Mode Timing Diagram

## **FUNCTIONAL DESCRIPTION**

#### **CIRCUIT OPERATION**

For any selected head, the ML511 functions as a read amplifier when in the Read mode, or as a write current switch when in the Write mode. Pins HS0, HS1 and HS2 determine head selection while pin  $R/\overline{W}$  controls the Read/Write mode. A detected "write-unsafe" condition is indicated by pin WUS.

#### **READ MODE**

When the ML511 is in the Read Mode, it operates as a lownoise differential amplifier on the selected channel. In Read mode the write data flip-flop is set and both the write unsafe detector and the write current source are deactivated. The center tap voltage is also lowered. Pins RDX and RDY provide differential emitter follower outputs which are in phase with the X and Y head input pins.

Note that during the Read or Chip Deselect mode the internal write current is deactivated, thus making external write current gating unnecessary.

#### WRITE MODE

The ML511 operates as a write-current switch when in the Write mode. Write current magnitude is determined by the following relationship:

 $I_W = K/R_{WC}$ 

Where: K = Write Current Constant

 $R_{WC}$  = Resistance connected between pin WC and GND.

The head current is toggled between the X and Y side of the selected head by a negative transition on WDI (Write Data Input). When switching the ML511 to write mode, the WDFF (Write Data Flip-Flop) is initialized to pass write current through the X-side of the head.

The ML511, ML511R exhibit enhanced write current stability, compared to similar read/write circuits, which reduces the problem of oscillation. This is a result of increased internal write current compensation. Also, write current "glitches" during power-up, common in similar read/write circuits, are eliminated with an exclusive write current disabling function.

The WUS (Write Unsafe) pin is an open collector output that gives a logic high level for any of the following unsafe write conditions:

- Open head
- Open head center-tap
- Too low WDI frequency
- Read mode selected
- · Device not selected
- No write current

Two negative transitions on WDI are required to clear WUS after the fault condition is removed.

The ML511 also offers a voltage fault detection circuit that prevents write current during power-loss or power-up.

Table 1.

#### **Head Select**

| HS2 | HS1 | HS0 | HEAD |
|-----|-----|-----|------|
| 0   | 0   | 0   | 0    |
| 0   | 0   | 1   | 1    |
| 0 - | 1   | 0   | 2    |
| 0   | 1   | 1   | 3    |
| 1   | 0   | 0   | 4    |
| . 1 | 0   | 1   | 5    |
| 1   | 1   | 0   | 6    |
| 1   | 1   | 1   | 7    |

0 = Logic Level Low

1 = Logic Level High

X = Don't Care

Table 2.

#### **Mode Select**

| <u>CS</u> | R/W | MODE  |
|-----------|-----|-------|
| 0         | . 0 | Write |
| 0         | 1   | Read  |
| 1         | X   | Idle  |

0 = Logic Level Low

1 = Logic Level High

X = Don't Care

## **TYPICAL APPLICATION**



#### NOTES:

- RCT is optional and is used to limit internal power dissipation (Otherwise connect V<sub>DD</sub>1 to V<sub>DD</sub>2).
   RCT (1/2 Watt) = 120 (40/1<sub>w</sub>) ohms where I<sub>W</sub> = Write Current, in mA
- Ferrite bead optional: used to suppress write current overshoot and ringing. Recommend Ferroxcube 3659065/4A6.
- RDX and RDY load capacitance 20 pF maximum. RDX and RDY output current must be limited to 100 µA.
- 4. Damping resistors not required on ML511R.

# ML511, ML511R

## **ORDERING INFORMATION**

| PART NUMBER | NUMBER OF CHANNELS | PACKAGE                  |
|-------------|--------------------|--------------------------|
| ML511CS-4   | 4                  | 24- Pin SOIC (S24)       |
| ML511R CS-4 | 4                  | 24- Pin SOIC (S24)       |
| ML511CP-6   | 6                  | 28- Pin Narrow DIP (P28) |
| ML511R CP-6 | 6                  | 28- Pin Narrow DIP (P28) |
| ML511CQ-6   | 6                  | 28- Pin PLCC (Q28)       |
| ML511R CQ-6 | 6                  | 28- Pin PLCC (Q28)       |
| ML511CS-6   | 6                  | 28- Pin SOIC (\$28)      |
| ML511R CS-6 | 6                  | 28- Pin SOIC (\$28)      |
| ML511R CQ-7 | 7                  | 28- Pin PLCC (Q28)       |
| ML511R CS-7 | 7                  | 28- Pin SOIC (S28)       |
| ML511CP-8   | 8                  | 40- Pin DIP (P40)        |
| ML511R CP-8 | 8                  | 40- Pin DIP (P40)        |
| ML511CQ-8   | 8                  | 44- Pin PLCC (Q44)       |
| ML511R CQ-8 | 8                  | 44- Pin PLCC (Q44)       |
| ML511CS-8   | 8                  | 32- Pin SOIC (\$32)      |
| ML511R CS-8 | 8                  | 32- Pin SOIC (S32)       |

## **THERMAL CHARACTERISTICS**

| PIN COUNT | PACKAGE | $\theta_{JA}$ |
|-----------|---------|---------------|
| 24-Pin    | SOIC    | 75°C/W        |
| 28-Pin    | PDIP    | 55°C/W        |
| 28-Pin    | PLCC    | 65°C/W        |
| 28-Pin    | SOIC    | 70°C/W        |
| 32-Pin    | SOIC    | 60°C/W        |
| 44-Pin    | PLCC    | 60°C/W        |
| 40-Pin    | PDIP    | 45°C/W        |



## **Read Data Processor**

## **GENERAL DESCRIPTION**

The ML541 is a monolithic bipolar integrated circuit for use in a disk drive system to detect analog pulse peaks generated by the recording head during a Read operation. Connected to the read/write amplifier output, it detects valid data and provides a TTL output to the data separator for further processing. It contains both analog and digital circuitry and supports the reading of MFM and RLL encoded data at rates up to 15 megabits/second.

The primary functional blocks within the device include an AGC amplifier, a level detector, a slope detector, and output logic. Operating modes Read, Write, and Hold are selectable with input logic signals. Read mode is used for pulse peak detection during a Read operation. Write mode disables the device's ouput during a Write operation, while Hold mode holds the AGC gain constant during recovery of embedded servo information.

By using both level and slope detection, accurate pulse validation and peak time detection is acheived. The ML541 performance can be adjusted to fit particular needs through external component selection.

The ML541 is available both in a 24-pin PDIP and 28-pin PCC.

#### **FEATURES**

- Second source for SSI 541
- Data rates up to 15 megabits/second
- Supports MFM and RLL encoded read data
- 25 MHz wide-bandwidth AGC amplifier
- Fast AGC region for fast transient recover
- Slow AGC region for minimum zero crossing distortion
- Write to read transient suppression
- Supports embedded servo decoding
- +5 V, +12 V power supplies

## SIMPLIFIED BLOCK DIAGRAM



## PIN CONNECTIONS

### 24-Pin DIP and SOIC Package



#### 28-Pin PCC Package



## PIN DESCRIPTION

| NAME                  | FUNCTION                                     | NAME                  | FUNCTION                                  |
|-----------------------|----------------------------------------------|-----------------------|-------------------------------------------|
| V <sub>CC</sub>       | +5V                                          | HYS                   | Input for setting hysteresis level of the |
| $V_{DD}$              | +12V                                         |                       | hysteresis comparator.                    |
| AGND                  | Analog Ground.                               | LEVEL                 | Provides rectified signal level for input |
| DGND                  | Digital Ground.                              |                       | to the hysteresis comparator.             |
| R/WB                  | TTL compatible Read/Write Control            | D <sub>OUT</sub>      | Buffered test point for monitoring D      |
|                       | pin.                                         |                       | input of the flip-flop.                   |
| IN+, IN-              | Analog Signal Input pins                     | $C_{IN+}, C_{IN-}$    | Analog input to the differentiator.       |
| OUT+, OUT-            | AGC Amplifier Output pins                    | $D_{lF+}$ , $D_{lF-}$ | External differentiating network con-     |
| BYP                   | The AGC timing capacitor C <sub>AGC</sub> is |                       | nection pins.                             |
|                       | tied between this pin and AGND.              | $C_{OUT}$             | Buffered test point for monitoring the    |
| HOLDB                 | TTL compatible pin that holds the            |                       | clock input to the flip-flop.             |
|                       | AGC gain when pulled low.                    | OS                    | Connection for read output pulse          |
| AGC                   | Reference input voltage level for the        |                       | width setting capacitor C <sub>OS</sub> . |
|                       | AGC circuit.                                 | RD                    | TTL compatible read output.               |
| $D_{IN+}$ , $D_{IN-}$ | Analog input to the hysteresis com-          |                       |                                           |
|                       | parator.                                     |                       |                                           |

#### **TABLE 1 MODE SELECT**

| R/WB | HOLDB | MODE  | DESCRIPTION                                                                       |  |  |
|------|-------|-------|-----------------------------------------------------------------------------------|--|--|
| 1    | 1     | READ  | AGC amp section active, Digital section active.                                   |  |  |
| 1    | 0     | HOLD  | AGC gain constant, Digital section active.                                        |  |  |
| 0    | х     | WRITE | AGC gain maximum, Digital section inactive, Input common mode resistance reduced. |  |  |

0 = Logic level low 1 = Logic level high

X = Don't care

## **ABSOLUTE MAXIMUM RATINGS**

| (Note I)                               |                                         |
|----------------------------------------|-----------------------------------------|
| Power Supply Voltage Range             |                                         |
| V <sub>CC</sub>                        | 0.3 to 6V <sub>DC</sub>                 |
|                                        | $\dots -0.3$ to $14V_{DC}$              |
| Terminal Voltage Range                 |                                         |
| R/WB, $IN+$ , $IN-$ , $HOLDB$          | $-0.3$ V to $V_{CC}$ +0.3V              |
| RD                                     | $-0.3$ V to $V_{CC}$ +0.3V or +12 mA    |
| All others                             | $-0.3 \text{V to V}_{DD} +0.3 \text{V}$ |
| Storage Temperature Range .            | – 65°C to +150°C                        |
| Junction Temperature (T <sub>I</sub> ) |                                         |
| Lead Temperature (Soldéring, 19        | Osec)                                   |
|                                        |                                         |

## **OPERATING CONDITIONS**

| Supply Voltage                                                                                                        |                   |
|-----------------------------------------------------------------------------------------------------------------------|-------------------|
| V <sub>CC</sub>                                                                                                       | . 5V ± 10%        |
| V <sub>DD</sub>                                                                                                       | $12V \pm 10\%$    |
| $ \begin{array}{c} V_{(C_{IN}+^{-}C_{IN}-^{})},  V_{(D_{IN}+^{-}D_{IN}-^{})} \\ V_{HYS} & \dots & \dots \end{array} $ | 1V <sub>P-P</sub> |
| V <sub>HYS</sub>                                                                                                      | 1.0V              |
| C <sub>OS</sub> !                                                                                                     | 50 to 200 pF      |
| Typical Component Values (Refer to Typical Applications)                                                              |                   |
| C <sub>IN</sub>                                                                                                       | 0.001 µF          |
| $C_S$                                                                                                                 | 0.01 µF           |
| C <sub>OUT</sub>                                                                                                      | . 0.0047 µF       |
| R <sub>OUT</sub>                                                                                                      | 400 Ω             |
| C <sub>AGC1</sub>                                                                                                     | 220pF             |
| C <sub>AGC2</sub>                                                                                                     | 2000 pF           |
| R <sub>AGC</sub>                                                                                                      |                   |
| C <sub>LEVEL</sub>                                                                                                    |                   |
| R <sub>LEVEL1</sub>                                                                                                   | 1.54 kΩ           |
| R <sub>I EVEL2</sub>                                                                                                  | 6.49kΩ            |
| Cos                                                                                                                   |                   |

## **ELECTRICAL CHARACTERISTICS**

The following specifications apply over the recommended operating conditions of  $V_{CC} = 5V \pm 10\%$ ,  $V_{DD} = 12V \pm 10\%$ ,  $0^{\circ}C < T_A < 70^{\circ}C$  and external components as specified under recommended operating conditions unless otherwise specified. (See Note 2.)

| SYMBOL          | PARAMETER                                    | CONDITIONS                                               | MIN  | TYP<br>NOTE 5 | MAX | UNITS |
|-----------------|----------------------------------------------|----------------------------------------------------------|------|---------------|-----|-------|
| DC Charact      | teristics                                    |                                                          |      |               |     |       |
| I <sub>CC</sub> | V <sub>CC</sub> Supply Current               | Outputs unloaded                                         |      |               | 14  | mA    |
| I <sub>DD</sub> | V <sub>DD</sub> Supply Current               | Outputs unloaded                                         |      |               | 70  | mA    |
| $P_D$           | Power Dissipation                            | Outputs unloaded,<br>T <sub>A</sub> =70°C                |      |               | 930 | mW    |
| Digital Inpu    | its Characteristics (HOLDB, R/WB             |                                                          |      |               |     |       |
| $V_{IH}$        | High Voltage                                 |                                                          | 2    |               |     | V     |
| $V_{IL}$        | Low Voltage                                  |                                                          |      |               | 0.8 | V     |
| l <sub>iH</sub> | High Current                                 | V <sub>IH</sub> =2.4V                                    |      |               | 100 | μА    |
| I <sub>IL</sub> | Low Current                                  | V <sub>IL</sub> =0.4V                                    | -0.4 |               |     | mA    |
| Digital Out     | puts Characteristics (C <sub>OUT</sub> , RD) |                                                          |      |               |     |       |
| $V_{OL}$        | Output Low Voltage                           | $I_{OL} = 4 \text{ mA}$                                  |      |               | 0.4 | V     |
| $V_{OH}$        | Output High Voltage                          | $I_{OH} = 400 \mu A$                                     | 2.4  |               |     | V     |
| WRITE ANI       | D HOLD MODE CHARACTERISTI                    | CS                                                       |      |               |     | -     |
| Mode Cont       | rol                                          |                                                          |      |               |     |       |
| t <sub>RW</sub> | Read to Write<br>Transition Time             |                                                          |      |               | 1   | μs    |
| t <sub>WR</sub> | Write to Read Transition Time                | AGC settling not included, time to high input resistance | 1.2  |               | 3   | μs    |
| t <sub>RH</sub> | Read to Hold Transition Time                 |                                                          |      |               | 1   | μs    |
| Write Mode      |                                              |                                                          |      | •             |     | •     |
| Z <sub>IC</sub> | Common Mode Input<br>Impedance (both sides)  | R/WB pin = low                                           |      | 250           |     | Ω     |

**ELECTRICAL CHARACTERISTICS** (Continued) The following specifications apply over the recommended operating conditions of  $V_{CC} = 5V \pm 10\%$ ,  $V_{DD} = 12V \pm 10\%$ ,  $0^{\circ}C \le T_{A} \le 70^{\circ}C$ , IN + and IN – AC coupled, OUT + and OUT – differentially loaded with > 600Ω and each side loaded with <10 pF to GND,  $C_{BYP} = 2000$  pF, OUT + and OUT – AC coupled to  $D_{IN+}$  and  $D_{IN-}$  respectively,  $V_{AGC} = 2.2V$  unless otherwise specified. (See Note 2.)

| SYMBOL                              | PARAMETER                                                                         | CONDITIONS                                                                                                                            | MIN  | TYP<br>NOTE 5 | MAX  | UNITS               |
|-------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------|---------------|------|---------------------|
| READ MOD                            | DE CHARACTERISICS                                                                 |                                                                                                                                       |      |               |      |                     |
| AGC Ampli                           | ier                                                                               |                                                                                                                                       |      |               |      |                     |
| R <sub>ID</sub>                     | Differential Input Resistance                                                     | $V_{(IN+-IN-)} = 100 \text{mV}_{P-P} @ 2.5 \text{MHz}$                                                                                |      | 5             |      | kΩ                  |
| C <sub>ID</sub>                     | Differential Input Capacitance                                                    | $V_{(IN+-IN-)} = 100 \text{mV}_{P-P} @ 2.5 \text{MHz}$                                                                                |      |               | 10   | pF                  |
| Z <sub>IC</sub>                     | Common Mode Input<br>Impedance (both sides)                                       | R/WB pin high                                                                                                                         |      | 1.8           |      | kΩ                  |
|                                     |                                                                                   | R/WB pin low                                                                                                                          |      | 0.25          |      | kΩ                  |
| A <sub>VR</sub>                     | Gain Range                                                                        | $1V_{P-P} \le V_{OUT \text{ diff}} < 2.5V_{P-P}$                                                                                      | 4    |               | 83   | V/V                 |
| e <sub>N</sub>                      | Input Noise Voltage                                                               | Gain set to maximum                                                                                                                   |      |               | 30   | nV/ √Hz             |
| BW                                  | Bandwidth                                                                         | Gain set to maximum, -3dB point                                                                                                       | 25   |               |      | MHz                 |
| V <sub>OP</sub>                     | Maximum Output Voltage<br>Swing                                                   | Set by V <sub>AGC</sub>                                                                                                               | 3    |               |      | V <sub>P-P</sub>    |
| OD                                  | OUT + to OUT - Pin Current                                                        | No DC path to GND, See Note 3                                                                                                         | ±3.2 |               |      | mA                  |
| R <sub>O</sub>                      | Output Resistance                                                                 | ·                                                                                                                                     |      | 20            | 30   | Ω                   |
| Co                                  | Output Capacitance                                                                |                                                                                                                                       |      | 12            |      | pF                  |
| V <sub>IP</sub><br>V <sub>AGC</sub> | (D <sub>IN+</sub> – D <sub>IN –</sub> ) Input Voltage<br>Swing VS AGC Input Level | $30 \text{mV}_{P-P} \le V_{(IN+-IN-)} \le 550 \text{mV}_{P-P}$<br>$1.5 \text{V} \le V_{AGC} \le 3.75 \text{V}$                        |      | 0.48          |      | V <sub>P-P</sub> /V |
| V <sub>IP</sub>                     | (D <sub>IN+</sub> – D <sub>IN –</sub> ) Input Voltage<br>Swing Variation          | $30\mathrm{mV_{P-P}} < \mathrm{V_{(IN+-IN-)}} < 550\mathrm{mV_{P-P}},$ AGC Fixed, over supply and temp.                               | -    |               | +8   | %                   |
| t <sub>D</sub>                      | Gain Decay Time                                                                   | See Figure 1a; $V_{IN}$ = 300 m $V_{P,P}$<br>then > 150 m $V_{P,P}$ at 2.5 MHz,<br>$V_{OUT}$ to 90% of final value.                   |      | 50            |      | μs                  |
| t <sub>A</sub>                      | Gain Attack Time                                                                  | See Figure 1b; from Write to Read transition to $V_{OUT}$ at 110% of final value, $V_{IN} = 400  \text{mV}_{P-P}  @  2.5  \text{MHz}$ |      | 4             |      | μs                  |
| I <sub>AGCfc</sub>                  | Fast AGC Capacitor<br>Charge Current                                              | $V_{(D_{IN} + D_{IN})} = 1.6 \text{ V}, V_{AGC} = 3.0 \text{ V}$                                                                      |      | 1.5           |      | mA                  |
| I <sub>AGCsc</sub>                  | Slow AGC Capacitor<br>Charge Current                                              | $V_{(D_{ N+}-D_{ N-})}=1.6 \text{ V, Vary } V_{AGC} \text{ until}$ slow discharge begins                                              |      | 0.17          |      | mA                  |
|                                     | Fast to Slow Attack<br>Switchover Point                                           | $V_{(D_{1N+}-D_{1N-})}$ $V_{(D_{1N+}-D_{1N-})}$ Final                                                                                 |      | 1.25          |      | -                   |
| I <sub>AGCD</sub>                   | AGC Capacitor<br>Discharge Current                                                | $V_{(D_{IN}+}^{-D_{IN}-})=0.0V$<br>Read Mode                                                                                          |      | 4.5           |      | μΑ                  |
|                                     |                                                                                   | Hold Mode                                                                                                                             | -0.2 |               | +0.2 | μΑ                  |
| CMRR                                | CMRR (Input Referred)                                                             | $V_{IN+} = V_{IN-} = 100 \text{ mV}_{P-P}$<br>@ 5 MHz, gain at max.                                                                   | 40   |               |      | dB                  |
| PSRR                                | PSRR (Input Referred)                                                             | $V_{CC}$ or $V_{DD} = 100 \text{mV}_{P-P}$<br>@ 5 MHz, gain at max.                                                                   | 30   |               |      | dB                  |
| Hysteresis (                        | Comparator                                                                        | ·                                                                                                                                     |      |               |      |                     |
| V <sub>IP</sub>                     | Input Signal Range                                                                |                                                                                                                                       |      |               | 1.5  | V <sub>P-P</sub>    |
| R <sub>ID</sub>                     | Differential Input Resistance                                                     | $V_{(D_{IN+}-D_{IN-})} = 100 \text{mV}_{P-P} @ 2.5 \text{MHz}$                                                                        | 5    |               | 15   | kΩ                  |
| C <sub>ID</sub>                     | Differential Input Capacitance                                                    | $V_{(D_{IN}+}^{-}D_{IN}) = 100 \text{mV}_{P-P} @ 2.5 \text{MHz}$                                                                      |      |               | 6.0  | pF                  |
| Z <sub>IC</sub>                     | Common Mode Input<br>Impedance                                                    | (both sides)                                                                                                                          |      | 2.0           |      | kΩ                  |
| V <sub>IO</sub>                     | Comparator Offset Voltage                                                         | HYS pin at $-0.5$ V, $\leq 1.5$ kΩ across $D_{IN+}$ , $D_{IN-}$                                                                       |      | 5             |      | mV                  |

# **ELECTRICAL CHARACTERISTICS** (Continued)

The following specifications apply over the recommended operating conditions of  $V_{CC} = 5V \pm 10\%$ ,  $V_{DD} = 12V \pm 10\%$ ,  $0^{\circ}C \le T_A \le 70^{\circ}C$ , IN + and IN - AC coupled, OUT + and OUT - differentially loaded with  $> 600\Omega$  and each side loaded with < 10 pF to GND,  $C_{BYP} = 2000$  pF, OUT + and OUT - AC coupled to  $D_{IN+}$  and  $D_{IN-}$  respectively,  $V_{AGC} = 2.2V$  unless otherwise specified.

| SYMBOL                                | PARAMETER                                                   | CONDITIONS                                                                      | MIN                  | TYP                | MAX                  | UNITS            |
|---------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------|----------------------|--------------------|----------------------|------------------|
| READ MOD                              | DE CHARACTERISICS (Continued)                               |                                                                                 |                      |                    |                      |                  |
| Hysteresis (                          | Comparator (Continued)                                      |                                                                                 | : :                  |                    |                      |                  |
| V <sub>HYSP</sub><br>V <sub>HYS</sub> | Peak Hysteresis Voltage vs HYS pin voltage (input referred) | 1V <v<sub>HYS&lt;3V</v<sub>                                                     |                      | 0.21               |                      | V/V              |
| l <sub>l</sub>                        | HYS Pin Input Current                                       | 1V <v<sub>HYS&lt;3V</v<sub>                                                     | 0                    |                    | -20                  | μΑ               |
| lo                                    | LEVEL Pin Max Output Current                                |                                                                                 | 3                    |                    |                      | mA               |
| R <sub>O</sub>                        | LEVEL Pin Output Resistance                                 | I <sub>LEVEL</sub> = 0.5 mA                                                     |                      | 180                |                      | Ω                |
| V <sub>OL</sub>                       | D <sub>OUT</sub> Pin Output Low Voltage                     | T <sub>A</sub> =70°C                                                            | V <sub>DD</sub> -4.0 |                    | V <sub>DD</sub> -2.5 | V                |
| V <sub>OH</sub>                       | D <sub>OUT</sub> Pin Output High Voltage                    | T <sub>A</sub> =70°C                                                            | V <sub>DD</sub> -2.2 | -                  | V <sub>DD</sub> -1.5 | V                |
| V <sub>OL</sub>                       | D <sub>OUT</sub> Pin Output Low Voltage                     | T <sub>A</sub> = 25°C                                                           | V <sub>DD</sub> -4.0 |                    | V <sub>DD</sub> -2.8 | V                |
| V <sub>OH</sub>                       | D <sub>OUT</sub> Pin Output High Voltage                    | T <sub>A</sub> = 25°C                                                           | V <sub>DD</sub> -2.5 |                    | V <sub>DD</sub> -1.6 | V                |
| Active Diffe                          | rentiator                                                   |                                                                                 |                      |                    |                      |                  |
| V <sub>IP</sub>                       | Input Signal Range                                          |                                                                                 |                      |                    | 1.5                  | V <sub>P-P</sub> |
| R <sub>ID</sub>                       | Differential Input Resistance                               | $V_{(C_{1N+}-C_{1N-})} = 100 \text{ mV}_{P-P} @ 2.5 \text{ MHz}$                | 5                    |                    | 15                   | kΩ               |
| C <sub>ID</sub>                       | Differential Input Capacitance                              | $V_{(C_{IN+}-C_{IN-})} = 100 \text{ mV}_{P-P} @ 2.5 \text{MHz}$                 |                      |                    | 6                    | pF               |
| Z <sub>IC</sub>                       | Common Mode Input<br>Impedance                              | (both sides)                                                                    |                      | 2.0                |                      | kΩ               |
| OD                                    | D <sub>IF+</sub> to D <sub>IF-</sub> Pin Current            | Differentiator Imped must be set so as not to clip signal at this current level | ±1.3                 |                    |                      | mA               |
| V <sub>IO</sub>                       | Comparator Offset Voltage                                   | D <sub>IF+</sub> , D <sub>IF</sub> AC Coupled                                   |                      | 5                  |                      | mV               |
| V <sub>OL</sub>                       | C <sub>OUT</sub> Pin Output Low Voltage                     | 0≤I <sub>OH</sub> ≤0.5mA                                                        |                      | V <sub>DD</sub> -3 |                      | V                |
| V <sub>PO</sub>                       | C <sub>OUT</sub> Pin Output Pulse Voltage                   | 0≤I <sub>OH</sub> ≤0.5mA                                                        |                      | 0.4                |                      | V                |
| PW <sub>0</sub>                       | C <sub>OUT</sub> Pin Output Pulse Width                     | 0≤I <sub>OH</sub> ≤0.5mA                                                        |                      | 30                 |                      | ns               |

The following specifications apply over the recommended operating conditions of  $V_{CC} = 5V \pm 10\%$ ,  $V_{DD} = 12V \pm 10\%$ ,  $0^{\circ}C \le T_{A} \le 70^{\circ}C$ ,  $V_{(C_{IN} + -C_{IN})} = V_{(D_{IN} + -D_{IN})} = 1.0V_{P,P}$  AC coupled sine wave at 2.5 MHz,  $R_{D_{IF}} = 100\Omega$ ,  $C_{D_{IF}} = 65$  pF,  $V_{HYS} = 1.8V$ ,  $C_{OS} = 60$  pF, 4 k $\Omega$  to  $V_{CC}$  and 10 pF to GND on pin RD unless otherwise specified.

| Output Da                        | ata Characteristics (Refer to Figure | 2)                                                                                                                                                                      |    |      |     |    |
|----------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|------|-----|----|
| t <sub>D1</sub>                  | D-Flip-Flop Set Up Time              | $\begin{array}{c} \text{Min delay from V}_{(D_{1}N_{+}-D_{1}N_{-})} \\ \text{exceeding threshold to V}_{(D_{1}F_{+}-D_{1}F_{-})} \\ \text{reaching a peak} \end{array}$ | 0  |      |     | ns |
| t <sub>D3</sub>                  | Propagation Delay                    |                                                                                                                                                                         |    |      | 110 | ns |
| t <sub>D5</sub>                  | Output Data Pulse Width              | $T_A = 25$ °C, $V_{CC} = 5$ V, $V_{DD} = 12$ V                                                                                                                          |    | ±15% |     | 4  |
| t <sub>D5</sub>                  | Output Data Pulse Width<br>Variation | C <sub>OS</sub> = 60 pF, See Note 4                                                                                                                                     | 30 | 1 1  | 80  | ns |
| t <sub>D3</sub> -t <sub>D4</sub> | Logic Skew (Pulse Pairing)           |                                                                                                                                                                         |    |      | 3   | ns |
| t <sub>R</sub>                   | Output Rise Time                     | V <sub>OH</sub> = 2.4V                                                                                                                                                  |    |      | 18  | ns |
| t <sub>F</sub>                   | Output Fall Time                     | V <sub>OL</sub> =0.4V                                                                                                                                                   |    |      | 14  | ns |

**Note 1:** Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

**Note 3:** AGC amplifier output current may be increased as in Figure 4.

**Note 4:**  $t_{D5} \cong 770 \text{ (C}_{OS})$ ,  $50 \text{pF} < C_{OS} < 150 \text{pF}$ .

Note 5: Typicals are parametric norm at 25°C

# **FUNCTIONAL DESCRIPTION**

# **Operating Modes**

The ML541 has three definitive operation modes which are: Read mode, Write mode and Hold mode. These modes are defined by input pins HOLDB and R/WB as shown in Table 1. Read mode, the mode used normally for pulse detection, is assumed in the following sections unless otherwise noted.

#### **AGC Amplifier Section**

The purpose of the AGC amplifier is to provide a constant read signal level for both the level and slope detectors. Full differential processing of the read signal is used to minimize noise and distortion in the analog signal. A wide gain range is required due to large signal variation when moving the recording head from an inside to outside data track or variations in media.

The differential output voltage level  $V_{OUT}$  from the AGC amp is determined by voltage  $V_{AGC}$  present at pin AGC.  $V_{OUT}$  is full wave rectified and compared against  $V_{AGC}$  to create charge/discharge current for capacitor  $C_{BYP}$  connected at pin BYP. Voltage  $V_{BYP}$  across  $C_{BYP}$  controls the gain in the AGC amplifier.

Two distinct values of  $I_{BYP}$  are possible which determine a fast and slow AGC gain response attack rate. When  $V_{OUT}$  is more than 125% of the set level a high value of  $I_{BYP}$  is sourced which provides a fast AGC attack rate. When  $V_{OUT}$  is within 100% to 125% of the set level a reduced value of  $I_{BYP}$  is sourced which provides a slower attack rate. The fast-slow gain response attack rates provides for an initial quick system response and then minimum zero crossing distortion of the analog signal once the gain is within working range.  $V_{AGC}$  should be set so that the differential input voltage  $V_{DIN}$  into the level comparator is  $IV_{P-P}$  at nominal Read signal conditions. The AGC amp section gain is given by:

$$\frac{A_{V2}}{A_{V1}} = \exp \frac{V_{BYP2} - V_{BYP1}}{5.8 \times V_{T}}$$

Where:  $A_{V1}$ ,  $A_{V2}$  are initial and final amplifier gain values corresponding to initial and final  $V_{RYP}$  values.

$$V_T = (KT)/Q = 26 \,\text{mV}$$
 at room temperature.

The AGC amp's differential inputs must be AC coupled to the read amplifier (ML117, ML501, etc.) differential outputs. Similarly, AC coupling must be used at the AGC amp outputs.

AGC Amp During Write Mode — When the ML541 is put into write mode, the AGC amp's input impedance is lowered to allow a faster dampening of the Write to Read transient from the head pre-amp. The AGC gain is also set to maximum gain so that fast AGC attack will occur when changing back to the Read mode. Internal device timing is controlled so that settling occurs prior to Read mode activation. Minimal value input coupling capacitors should be chosen to reduce settling time, however, bandwidth requirements also need to be considered.

**AGC Amp During Hold Mode** — During the Hold mode, the charge/discharge current driving pin BYP is internally disconnected. AGC compensation capacitor  $C_{AGC}$  will then hold the present gain setting. The amplitude of  $V_{OUT}$  will therefore not affect the AGC gain and gain will remain constant.

Hold mode is used so that AGC gain will not be adjusted when embedded servo information is read. This prevents loosing the pulse peak amplitude information needed during position decoding, or creating additional gain settling time when again reading data. Embedded servo pulses are normally taken at outputs  $D_{\rm IF-}$  and  $D_{\rm IF+}$ , as shown in the typical application.

#### **External Filter Network**

Filtering for the level and slope detectors can be performed with a single filter or two separate filters. If separate filters are used, care must be used to insure that time delays are matched. A multi-pole Bessell filter is recommended due to the group delay and linear phase characteristics.

#### **Level Detector**

The full wave rectified  $V_{OUT}$  is buffered and available at pin LEVEL. The level detector uses a hysteresis comparator to compare the processed read signal amplitude against a reference voltage derived from voltage  $V_{\text{LEVEL}}$  output from pin LEVEL. Using  $V_{\text{LEVEL}}$  provides a feed-forward function that allows valid level detection to be performed prior to AGC amp gain settling. The level detector hysteresis value is set in a way that will only allow relatively large read pulse peaks (negative or positive) to be detected.

#### Slope Detector

The slope detector uses an external reactive component network to produce a voltage signal proportional to the differential of the read signal. By using a hysteresis comparator to detect zero slope of the read signal, the time occurrence of positive or negative read pulse peak values can be determined.

An external reactive network, shown in the Typical Application, is used between the  $D_{IF+}$  and  $D_{IF-}$  pins to provide the differential function given by:

$$A_V = \frac{-2000Cs}{LCs^2 + (R + 92) Cs + 1}$$

Where: C = External capacitor (20 pF to 150 pF)

L = External inductor R = External resistor  $s = i\omega = i2\pi f$ 

#### **Output Logic**

The output logic provides a negative TTL pulse at pin RD which begins at the peak of a valid read pulse, as shown below.



Pin R/WB must be high for the output logic to be active. The key element in the output logic is the D flip-flop. The flip-flop is clocked by the slope detector at the time of a zero crossing, which loads data from level detector. The flip-flop inputs only change state when the level detector detects a peak amplicude of a polarity opposite to the previous valid peak. Thus, through the output logic the slope detector determines output timing and the level detector determines pulse validity.

#### **Layout Considerations**

As with any high gain, wide bandwidth analog circuitry, care needs to be exercised in PC layout. Power supply and ground lines should be bypassed and well isolated from other circuitry. A ground plane is recommended, as is keeping analog lines short and well balanced to prevent interaction with nearby circuitry in the disk drive.

# **BLOCK DIAGRAM**





Figure 1. AGC Timing Diagram



Figure 2. Output Logic Timing Diagram

# **TYPICAL APPLICATIONS**



Figure 3. Typical Application Diagram



Figure 4. Modification of AGC Amplifier Output to Drive Low Impedance Filters

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML541CP     | 0°C to 70°C       | Molded DIP (P24)  |
| ML541CQ     | 0°C to 70°C       | Molded PCC (Q28)  |
| ML541CS     | 0°C to 70°C       | Molded SOIC (S24) |



# 3.5" R/W MOD Read Channel Front-end Processor

# GENERAL DESCRIPTION

The ML6012 is a BiCMOS Read channel front-end processor IC which is one-half of the read channel chipset from Micro Linear, intended for 3.5" Magneto-Optical disk drive (MOD) applications. It works in conjunction with the ML6013 MOD read channel back-end processor to form a complete solution to support the ISO standards for the 128M and the 230M rewritable magneto-optical disk drive. The coupling capacitors between AGC/Filter/Pulse detector are implemented on chip and the programmability of various options is achieved with onboard DACs, thus reducing the external component count significantly.

The major functional blocks in this chip are:

- Analog Mux for RO and MO selection
- VGA (variable gain amplifier)
- AGC control loop
- Sector mark detector
- Programmable VGA for sector mark detection
- 6th order filter/equalizer with 2nd differentiator for sector mark detection
- Two corner frequency registers for changing between sector mark and data
- DC restore and data detector
- Dropout detector (Retriggerable one-shot)
- Bandgap reference
- Timing and control logic
- 3-Wire Serial Port Interface

The ML6012 will have a typical power dissipation of 400mW in normal operating mode and less than 0.6mW in the sleep mode.

# **FEATURES**

- Supports ISO Standards for 128M and 230M R/W Magneto-Optical drive (MOD)
- Operating supply range 4.5V to 5.5V
- Typical power dissipation is 400mW
- Sleep mode power dissipation less than 0.6mW
- Operates up to 24Mb/s NRZ data rate and supports (2, 7) RLL with a 48MHz code rate
- On-chip mux for RO & MO channel selection
- Wide bandwidth VGA amplifier
- Independent programmable level qualification for sector mark detection
- Independent programmable level qualification for Data detection
- On-chip DC restore circuit bandwidth tracks the filter bandwidth for reliable data detection and AGC operation
- Programmable AGC attack and decay current
- 6 pole, 2 zero equiripple filter with less than 40dB harmonic distortion
- Programmable filter cutoff frequency with separate registers for data and sector mark mode Data mode (DSLIM = 0); f<sub>C</sub> = 4 to 14MHz in 32 steps Sector mark mode (DSLIM = 1) f<sub>C</sub> = 2 to 6.84MHz in

# SYSTEM BLOCK DIAGRAM



# FEATURES (continued)

16 steps

■ Programmable asymmetric equalization with 8-bits (256 combinations of phase/frequency) and 0 to 11dB

boost capability at fc

- High speed (20MHz clock) three wire serial port interface with double buffered data
- External components minimized
- 32-pin TQFP low profile package

# **BLOCK DIAGRAM**



# PIN CONNECTION



# PIN DESCRIPTION

| PIN#     | NAME           | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                              | PIN# NAME            | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 32     | ROINP<br>ROINN | RO channel differential signal inputs. Signal dynamic range: 25mV to 500mV <sub>P-P</sub> differential. These two pins are internally biased at approximately VCCA-2.8V. A positive level on ROINP corresponds to the "MARK." A positive peak on ROINP pin corresponds to "1."                                                                                                                                                                        |                      | disabled and held to logic low, and the f <sub>C</sub> of the filter can be programmed between 4 and 14MHz, by the content of Register #0. It is required to set this pin to logic low during power up and while programming the control registers in order to reset the SMARK output.                                                                                                                     |
| 3 2      | MOINP<br>MOINN | MO channel differential signal inputs. Signal dynamic range: 25mV to 500mV <sub>P-P</sub> differential. These two pins are internally biased at approximately VCCA-2.8V. A positive level on MOINP corresponds to the "MARK." A positive level on MOINP pin corresponds to "1."                                                                                                                                                                       | 6 LPOUTP<br>7 LPOUTN | Differential LPF outputs from the filter (open emitter). Used as a test point for evaluation purposes. Leave these two pins open to reduce the power dissipation caused by the external bias resistors, or current sources. The output common-mode voltage is set at                                                                                                                                       |
| 29       | ROSEL          | RO channel and MO channel selection control input, CMOS compatible. When this pin goes low, the MO channel is selected as an input to the IC. When this pin goes high, the RO channel is selected.                                                                                                                                                                                                                                                    |                      | approximately 1.5V above ground. For better noise rejection, the signal should be measured differentially. Single-ended measurements should be referred to GNDA. $750\Omega$ resistors to ground may be used to bias these outputs.                                                                                                                                                                        |
| 28<br>26 | AGCP<br>AGCN   | Differential VGA amplifier outputs (open emitter). Used as a test point for evaluation purposes. Leave these two pins open to reduce the power dissipation caused by the external bias resistors, or current sources. The output common-mode voltage is set at approximately VCCA-3.5V. For better noise rejection, the signal should be observed differentially. If the signal is                                                                    | 23 BPOUTP            | 1st differentiator output from the filter (open emitter). Used as a test point for evaluation purposes. Leave this pin open to reduce the power dissipation caused by external bias resistor, or current source. The output DC voltage is set at approx. (VCCA-3V). For better noise rejection the signal should be observed with respect to VCCA. A $750\Omega$ resistor may be used to bias this output. |
|          |                | observed single ended, it should be referred to VCCA. $750\Omega$ resistors to ground may be used to bias these outputs.                                                                                                                                                                                                                                                                                                                              | 27 DCROUT            | emitter). Used as a test point for evaluation purposes. Leave this pin open to reduce the extra power                                                                                                                                                                                                                                                                                                      |
| 4        | RFIL           | A 15K $\Omega$ resistor between this pin and GNDA will set up the cutoff frequency (f <sub>C</sub> ) of the filter. This resistor may be increased up to 20% to decrease the filter cutoff frequency (f <sub>C</sub> ).                                                                                                                                                                                                                               |                      | dissipation caused by the external bias resistor, or current source. The output voltage is set at approx. VCCA-2.50V. For better noise rejection, the signal should be observed with respect to VCCA. A $1K\Omega$ resistor to ground may                                                                                                                                                                  |
| 5        | DSLIM          | Slimming disable function control pin (TTL compatible, active high). When this pin is forced to logic high, the equalizer/ slimmer function is disabled, the SMARK output is enabled, and the f <sub>C</sub> of the filter can be programmed between 2 and 6.8MHz by the content of Register #3. When this pin is forced to logic low, the equalizer function is enabled, and can be programmed with Register #1 and Register #2, the SMARK output is | 30 CAGC              | be used to bias the output buffer.  A capacitor between this pin and GNDA sets the AGC loop time constant. A leadlag RC network may be used if necessary. For data rates from 12-24Mbps, a 1000pF is recommended. For data rates lower than 12Mbps, the capacitor value should be increased.                                                                                                               |

# PIN DESCRIPTION (Continued)

| PIN#     | NAME  | FUNCTION                                                                                                                                                                                                                                                                                                                 | PIN# | NAME  | FUNCTION                                                                                                                                                                                                                                                                                                       |
|----------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 24       | SLEV  | A DC voltage applied to this pin sets the qualification level for the qualification comparator in the sector mark detector block. This pin can be tied to VROUT.                                                                                                                                                         | 15   | PDB   | Power down enable (CMOS compatible input, active low). This pin is set low to power down the chip. This pin is internally OR'd with bit 4 of control                                                                                                                                                           |
| 17       | СТО   | A capacitor between this pin and GNDA will set the time out period for the dropout detection circuit. (Recommended values are: 355pF for 3600RPM 230MB, 265pF for 4800RPM 230MB, and 250pF for 5100RPM 230MB drives) the typical time is computed from $t=0.105\times R_{INT}\times CTO.~R_{INT}$ is 20K ( $\pm 25\%$ ). | 18   | RG    | register #5.  Read gate (CMOS compatible input, active high) from controller. This pin combines with the AGCMD pin in the "timing and control logic" section, to generate the different AGC modes of operation. When RG:0, the chip enters reset mode (RD:Low, RDB:High) (VGA mode) and CAGC discharges to 2V. |
| 21<br>19 | RDB   | Dropout detection circuit output (TTL compatible). This pin goes high when no pulses are detected for a preset time interval (determined by CTO). This pin normally ties to the COAST pin in the ML6013 chip.                                                                                                            | 9    | AGCMD | AGC mode control input (CMOS compatible, active high). This pin is usually tied to the PLLGS pin in the ML6013. When AGCMD:Low and RG:High; the AGC is on; when                                                                                                                                                |
| 20       | RD    | Encoded read data output (ECL outputs). The ML6013 back-end processor recovers                                                                                                                                                                                                                                           |      |       | AGCMD:High and RG:High; the AGC is in the HOLD mode.                                                                                                                                                                                                                                                           |
|          |       | the clock by using this data stream and<br>the Data synchronizer Phase Locked<br>Loop (PLL) before sending it to the 1/2<br>(2, 7) RLL ENDEC for decoding. (Rising                                                                                                                                                       | 13   | SCLK  | This is a CMOS input which clocks the Control Register (falling edge triggered). Internally this pin is gated with the SENB signal.                                                                                                                                                                            |
|          |       | edge of RD represents the flux changes<br>on the MO drive). If the ML6013 is not<br>connected, $3.2$ K $\Omega$ resistors to ground are                                                                                                                                                                                  | 12   | SDATA | Control Register Data, CMOS input, clocked by SCLK.                                                                                                                                                                                                                                                            |
|          |       | needed to increase the bias current of<br>these outputs. These outputs are reset and<br>not active when RG is low. (Reset mode).                                                                                                                                                                                         | 11   | SENB  | Active low CMOS input — Control<br>Register enable. A logic low input on this<br>pin allows the SCLK input to clock the                                                                                                                                                                                        |
| 22       | SMARK | Sector mark detector output (TTL compatible). This pin goes high when a qualified "mark" is detected.                                                                                                                                                                                                                    |      |       | SDATA into the control register and the rising edge latches the control register contents internally (double buffered).                                                                                                                                                                                        |
| 25       | VROUT | Buffered Bandgap reference output                                                                                                                                                                                                                                                                                        | 8    | VCCA  | VCC for analog sections                                                                                                                                                                                                                                                                                        |
|          |       | (2.5V typical). The voltage for the SLEV                                                                                                                                                                                                                                                                                 | 14   | VCCD  | VCC for digital sections                                                                                                                                                                                                                                                                                       |
|          |       | pin can be derived from this reference.                                                                                                                                                                                                                                                                                  | 10   | GNDA1 | Analog ground                                                                                                                                                                                                                                                                                                  |
|          |       |                                                                                                                                                                                                                                                                                                                          | 31   | GNDA2 | Analog ground                                                                                                                                                                                                                                                                                                  |
|          |       |                                                                                                                                                                                                                                                                                                                          | 16   | GNDD  | Digital ground                                                                                                                                                                                                                                                                                                 |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Storage Temperature65°C to   | 150°C |
|------------------------------|-------|
| Maximum Junction Temperature | 125°C |

# **OPERATING CONDITIONS**

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, VCCA = VCCD = 4.5 to 5.5 volts and  $T_A = 0$  to 70°C (Note 1).

| PARAMETER                           | CONDITIONS                                                                   | MIN         | TYP        | MAX  | UNITS             |
|-------------------------------------|------------------------------------------------------------------------------|-------------|------------|------|-------------------|
| Power Dissipation                   |                                                                              |             |            |      |                   |
| VCCA/VCCD                           |                                                                              | 4.5         | 5.0        | 5.5  | V                 |
| IVCCA                               | Output unloaded                                                              |             | 75         | 90   | mA                |
| IVCCD                               | Output unloaded                                                              |             | 3.0        | 3.5  | - mA              |
| Sleep Mode Supply Current           | VCCA + VCCD                                                                  |             |            | 100  | μА                |
| Digital I/O Specifications (Inp     | outs are CMOS compatible while outputs are TTL                               | compatible) |            |      |                   |
| High level input voltage            |                                                                              | VCCD - 0.5  |            | VCCD | V                 |
| Low level input voltage             |                                                                              |             |            | 0.5  | V                 |
| High level input current            | V <sub>IH</sub> = VCCD – 0.1V                                                |             |            | 10   | μА                |
| Low level input current             | V <sub>IL</sub> = 0.1V                                                       |             |            | 10   | μА                |
| High level output voltage           | Ι <sub>ΟΗ</sub> = 400μΑ                                                      | VCCD = 0.2  |            |      | V                 |
| Low level output voltage            | I <sub>OL</sub> = 2mA                                                        |             |            | 0.4  | V                 |
| Analog Mux for RO and MO            | Channel Selection                                                            |             |            |      |                   |
| Differential input swing            | RO and MO signals                                                            | 25          |            | 500  | mV <sub>P-P</sub> |
| Differential input resistance       | RG = Low                                                                     | 3.75        | 5.0        | 6.25 | ΚΩ                |
|                                     | RG:Hi; $f_C > 11.74$ MHz; ≤1 $\mu$ s after RG↑                               |             | 14         |      | ΚΩ                |
|                                     | RG:Hi; $f_C > 11.74$ MHz; $>1$ $\mu$ s after RG $\uparrow$                   | 1           | 33         |      | ΚΩ                |
| Input bias voltage                  |                                                                              |             | VCCA – 2.8 |      | V                 |
| RO/MO select switching              |                                                                              |             | 35         | 150  | ns                |
| Variable Gain Amplifier (VGA        | N)                                                                           |             |            |      | •                 |
| Maximum gain (A V <sub>MAX</sub> )  | AGC mode                                                                     |             | 2          |      | V/V               |
| Minimum gain (A V <sub>MIN</sub> )  | AGC mode                                                                     |             | 0.04       |      | V/V               |
| Maximum gain (A V <sub>MAX</sub> )  | Fixed gain mode                                                              | 3.8         | 5.8        |      | V/V               |
| Minimum gain (A V <sub>MIN</sub> )  | Fixed gain mode                                                              |             | 0.07       | 0.13 | V/V               |
| 3dB bandwidth                       | AGC mode                                                                     | 50          | 60         |      | MHz               |
| Gain control range                  | AGC mode                                                                     |             | 26         |      | dB                |
| AGC control sensitivity             |                                                                              |             | 11         |      | dB/V              |
| LP <sub>OUT</sub> diff output swing | Closed loop @ LPF output<br>(ASL0:0 ASL1:1)                                  | 384         | 480        | 576  | mV <sub>P-P</sub> |
| Total harmonic distortion           | 25mV to 500mV <sub>P-P</sub>                                                 |             |            | 2    | %                 |
| Equivalent input noise              | Fixed gain mode, minimum gain<br>AGC mode, minimum gain                      |             | 90<br>30   |      | nV√Hz<br>nV√Hz    |
| CMRR                                | V <sub>IN</sub> = 300mV <sub>P-P</sub> diff @ 5.8MHz, input shorted together |             | 40         |      | dB                |

# ML6012

# **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                            | CONDITIONS                                                                          | MIN  | TYP                  | MAX                          | UNITS |
|--------------------------------------|-------------------------------------------------------------------------------------|------|----------------------|------------------------------|-------|
| Variable Gain Amplifier (VC          | (Continued)                                                                         |      |                      |                              | 4.1   |
| PSRR                                 | $V_{IN} = 300 \text{mV}_{P-P} \text{ diff } @ 1 \text{MHz},$ input shorted together |      | 40                   |                              | dB    |
| AC coupling network                  | Cutoff frequency                                                                    |      | 8                    | 12                           | KHz   |
| OC Restore Section                   |                                                                                     |      | â                    |                              |       |
| Maximum discharge rate               | DCR bits $2-0 = 111$ : $f_C:11.1MHz$                                                |      | 1.67                 | 1 1 1                        | V/µs  |
|                                      | DCR bits 2-0 = 000; f <sub>C</sub> :11.1MHz                                         |      | 0.23                 |                              | V/µs  |
| AGC Control Section (AGC             | Mode)                                                                               |      |                      |                              |       |
| CAGC clamp voltage (L)               |                                                                                     | 0.50 | 0.95                 | 1.4                          | V     |
| CAGC clamp voltage (H)               |                                                                                     | 1.8  | 2.3                  | 2.9                          | V     |
| Min CAGC normal attack current       | bits ATK1, ATK0 = 00                                                                | 230  | 300                  | 390                          | μА    |
| Max CAGC normal attack current       | bits ATK1, ATK0 = 11                                                                | 925  | 1200                 | 1560                         | μА    |
| Min CAGC normal<br>decay current     | bits DKY1, DKY0 = 00                                                                | 23   | 30                   | 39                           | μА    |
| Max CAGC normal<br>decay current     | bits DKY1, DKY0 = 11                                                                | 92   | 120                  | 156                          | μА    |
| CAGC leak current                    | RG = 1, AGCMD = 1 (Hold mode)                                                       |      | -                    | 50                           | nA    |
| Sector Mark Detection Secti          | on                                                                                  |      |                      |                              |       |
| SLEV DC voltage range                | (V to I converter)                                                                  |      | 2.5                  |                              | V     |
| RMS jitter ±1 sigma<br>Note 2        | f <sub>IN</sub> = 4.0MHz, f <sub>C</sub> = 5.5MHz<br>DSLIM pin = 1                  |      | A 1                  | 5                            | ns    |
| Qualification level comparator range | $V_{DAC} = V_{MAX} \times k/16 \ (k = 0 - 15)$                                      |      |                      | ±15x<br>V <sub>MAX</sub> /16 | V     |
| Qualification level comparator step  | $V_{MAX} = V_{SLEV}/24.51$                                                          |      | V <sub>MAX</sub> /16 |                              | V     |
| Data Detection Section               |                                                                                     |      |                      |                              |       |
| Zero crossing comparator resolution  |                                                                                     |      | 0.5                  |                              | - mV  |
| RMS jitter ±1 sigma<br>Note 2        | $f_{IN} = 16MHz$ , $f_C = 11.1MHz$<br>full slimming, ASL = 1, 0                     |      |                      | 500                          | ps    |
| Qualification level comparator range | V <sub>DAC</sub> = 750mV/16 x K;<br>K = 0 to 15 (4-bit DAC)                         | 0    |                      | 703.13                       | mV    |
| Qualification level comparator step  |                                                                                     | ·    | 46.875               |                              | mV    |
| Dropout one-shot time                | CTO = 355pF, t = 0.105 x R <sub>INT</sub> x CTO                                     | 520  | 745.5                | 970                          | ns    |
| Read pulse one-shot                  |                                                                                     | 15   | 25                   | 40                           | ns    |
| RD/RDB high (V <sub>OH</sub> )       | Diff psuedo ECL output                                                              |      | 3.4                  |                              | ٧     |
| RD/RDB low (V <sub>OL</sub> )        | Diff psuedo ECL output                                                              |      | 3.0                  |                              | ٧     |
| IRD-RDBI                             | Differential p-p voltage                                                            | 0.65 | 0.8                  |                              | V     |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                                                                                                       | CONDIT                                                   | MIN                     | TYP   | MAX                                    | UNITS  |     |
|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-------------------------|-------|----------------------------------------|--------|-----|
| Lowpass Filter, First and Secor                                                                                 | nd Differentiator                                        |                         |       |                                        |        |     |
| Data mode cutoff frequency                                                                                      | DSLIM = low, $f_C(MHz) = 4 + 6$<br>where n = 0, 1, 2, 31 | (10 x n/31)             | 4     |                                        | 14     | MHz |
| Sector mark cutoff frequency                                                                                    | DSLIM = high, $f_C(MHz) = 2 + where n = 0, 2, 4, 30$     | (5 x n/31)              | 2     |                                        | 6.84   | MHz |
| Cutoff frequency accuracy                                                                                       | 2dD ± 1 EdD                                              | f <sub>C</sub> ≤ 8.5MHz | -10   |                                        | +10    | %   |
| Cuton frequency accuracy                                                                                        | -3dB ± 1.5dB                                             | $f_C > 8.5MHz$          | -15   |                                        | +15    | %   |
| Slimming level accuracy                                                                                         | Symmetric equalization                                   | f <sub>C</sub> : 4MHz   | _1    |                                        | +1     | dB  |
| Similing level accuracy                                                                                         | Symmetric equalization                                   | f <sub>C</sub> : 11MHz  | -3    |                                        | -1     | dB  |
| Differential group delay                                                                                        | $4MHz \le f_C \le 14MHz, \frac{2}{3} f_C to$             | 1.8 f <sub>C</sub>      |       |                                        | ±8     | %   |
| Second differentiator center frequency (f <sub>O</sub> )to main filter cutoff frequency (f <sub>C</sub> ) ratio | Ratio of (f <sub>O</sub> /f <sub>C</sub> )               |                         | 1     |                                        | ·      |     |
| Bandgap Reference                                                                                               | <u> </u>                                                 |                         |       |                                        |        | L   |
| Reference voltage out                                                                                           | VR <sub>OUT</sub>                                        |                         | 2.375 | 2.5                                    | 2.625  | V   |
| Driving capability                                                                                              |                                                          |                         | 2     |                                        |        | mA  |
| Serial Microprocessor Interfac                                                                                  | e                                                        |                         |       | L.,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |        | L   |
| Serial clock (SCLK) frequency                                                                                   |                                                          |                         | 10    |                                        | 20,000 | KHz |
| SCLK duty cycle                                                                                                 | ,                                                        |                         | 40    |                                        | 60     | %   |
| SCLK pulse width                                                                                                | t <sub>PW</sub>                                          | -                       | 20    |                                        |        | ns  |
| SCLK to SDATA hold time                                                                                         | thsD                                                     |                         | 10    |                                        |        | ns  |
| SDATA to SCLK setup time                                                                                        | t <sub>SSD</sub>                                         |                         | 10    |                                        |        | ns  |
| SENB to SCLK setup time                                                                                         | tssen                                                    |                         | 10    |                                        |        | ns  |
| SCLK to SENB hold time                                                                                          | t <sub>SSEN</sub>                                        |                         |       |                                        | 10     | ns  |
| SENB high time                                                                                                  |                                                          |                         | 50    |                                        |        | ns  |

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.

Note 2: The ±1 sigma RMS jitter is one standard deviation of the distribution of the edge transistor time. The peak-to-peak is twice the value shown.

# **TIMING DIAGRAM**



**Figure 1. Serial Port Timing Diagram** 

# FUNCTIONAL DESCRIPTION INTRODUCTION

The ML6012 is a BiCMOS Read channel front-end processor IC which is one half of the read channel chip set from Micro Linear, intended for 3.5" Magneto-Optical disk drive (MOD) applications. It is optimized to handle the front-end channel functions and works in conjunction with the ML6013 MOD read channel back-end processor to form a complete solution to support the ISO standards for the 128M and the 230M rewritable magneto-optical disk drive. The coupling capacitors between AGC/Filter/Pulse detector are implemented on-chip and the programmability of various options is achieved with on board DACs, thus reducing the external component count significantly.

The pulse detector consists of the AGC amplifier with a full AGC loop, which works in conjunction the programmable filter/equalizer circuitry. The AGC loop has three operation modes as tabulated below;

#### MODE CONTROL

| RG AGCMD |   | MODE                  |
|----------|---|-----------------------|
| 0        | Х | RESET mode (VGA mode) |
| 1        | 0 | AGC mode (AGC on)     |
| 1        | 1 | HOLD mode (CAGC held) |

Two different pulse detection schemes are employed to optimize the sector mark signal during RESET mode, and the data detector signal during the AGC and the HOLD modes independently. The entire pulse detector signal path is fully differential to minimize noise pick up from the power supply and external components, thereby increasing the signal-to-noise ratio. Also a design scheme is adopted to guarantee that any baseline noise superimposed on the signal be rejected, thereby preventing false triggering the internal flip-flop that may otherwise occur in the pulse detector.

The ML6012 is designed to offer lower power dissipation, higher level of integration and high level of programmability to minimize the number of external components, thus resulting in an optimized MOD read channel front-end. It outputs an ECL read data signal which is level compatible with the input to the signal companion chip ML6013, used for data separation and clock synchron-ization. Please refer to the block diagram of the ML6013 for the details.

#### SECTOR MARK DETECTOR

The sector mark detector uses the 1st and 2nd differentiated outputs from the filter/equalizer. The 1st differentiated signal is differentially compared in the qualification comparator with the qualification level programmable through control register #4. This ensures that only a data pulse of sufficient amplitude will be qualified as a correct signal and multiplied with the 2nd differentiated signal to generate the clock to the flip-flop and output the sector mark signal.

Control register #3 can be used to program the cutoff frequency of the filter from 2MHz to 6.8MHz to optimize the dynamic range of the sector mark detector channel depending on the input signal amplitude. The DSLIM pin can be used to gate the sector mark signal. If DSLIM is set to low, sector mark output is disabled and reset to CMOS logic low. Since the sector mark detector needs to operate only during the RESET mode, it is recommended to set the DSLIM pin to low except during RESET mode to prevent any noise injection due to switching of the CMOS output from the sector mark detector. Also, it is required to set the DSLIM pin to low during power-up to reset the sector mark. In RESET mode during sector mark processing the gain of the VGA amplifier should be selected such that the signal on AGCP, AGCN is less than or equal to  $120 \text{mV}_{P-P}$  differential.

#### **DATA DETECTOR**

The inputs to the data detector are the 1st differentiated signal from the filter/equalizer and the DC restored lowpass signal from the AGC control loop. Control register #0 can be used to program the cutoff frequency of the filter from 4MHz to 14MHz to optimize the dynamic range of the data detector channel.

The DC restored signal is first compared differentially in the qualification comparator whose qualification level is programmable using the control register #5. This signal is then multiplied with the output of the zero crossing comparator from the 1st differentiated signal. The multiplier output triggers the oneshot whose ECL output is the encoded read data output from ML6012. This output signal can be directly used as the input to the companion chip ML6013 for data synchronization. This signal is also internally used as an input to the retriggerable oneshot to flag if no pulses are detected for a preset time interval. RG pin can be used to gate the data detector output. If it is set low, the chip is in RESET mode and the data detector output is disabled. (RD:Low, RDB:High)

#### AGC

The AGC gets its differential input from the RO/MO mux. The input impedance of the mux enters a low impedance state during the initial period of AGC operation in order to avoid transients which may cause erratic AGC operation. The period consists of a 0.4µs fixed blanking portion, during which the CAGC voltage is held constant, and a variable portion that tracks with the inverse of the cutoff frequency of the filter (0.6 $\mu$ s for f<sub>C</sub> = 11MHz and 48MHz code rate). From the end of the fixed to the end of the variable portion of this period the attack and decay currents are multiplied by a factor of two. The 0.4µs blanking period is necessary to allow the circuit to settle before the CAGC is allowed to change due to the charge pump. The cutoff frequency of the AC coupling network in the mux is set by the external coupling capacitor and the input impedance of the mux. The recommended value of the external capacitor is 8nF. In this case, the cutoff frequency is 12KHz during the RESET mode and approximately 1MHz during the AGC mode. The input signal range is 25mV to 500mV peak-to-peak differential.

The AGC amplifier is a two stage differential amplifier with high bandwidth. The first stage of the amplifier is a variable Gain Amplifier (VGA) whose gain is controlled by the control register #7 during the RESET mode and by the voltage on the CAGC pin during the AGC and the HOLD modes. The output of the AGC amplifier feeds into the filter/equalizer through internal AC coupling network whose time constant is adjusted to get optimal performance in the different modes. In RESET mode, the AC coupling cutoff frequency is set at 12KHz. In AGC mode, the cutoff frequency is set at around 1MHz during the initial 1µs of the AGC to enter the fast mode and at around 120KHz for the rest of the AGC mode.

The lowpass output from the filter/equalizer goes through 12x amplifier and the DC restore circuitry where the DC level is clamped. This signal level is typically 480mV (ASL1 = ASL2 = 0) and it is used in the comparator in AGC loop to generate the control voltage on the CAGC pin during AGC mode. The capacitor on the CAGC pin then gets charged or discharged depending on whether the signal is greater than or less than the preset reference voltage. The reference voltage is programmable from 480mV to 840mV in 120mV step through the ASL bits in the control register #6. The charging and discharging current, also referred to as the attack and decay rates, are programmable through the D4 bit in control registers #1-4. Refer to the section Control Register for programming details.

#### PROGRAMMABLE FILTER/EQUALIZER

The programmable filter/equalizer circuit approximates a sixth-order, 0.05 Equiripple function which achieves a flat group delay up to twice the cutoff frequency (2f<sub>C</sub>). The filter is implemented by using gm/C integrators, and processes signals in a differential mode for greater noise immunity. Temperature stable cutoff frequencies are obtained. The filter architecture provides for smaller excess phase and power dissipation. It generates both a lowpass and bandpass (differentiated) output. The filter can be operated in two modes controlled by DSLIM pin. If DSLIM is set to high, the filter is operated in the data mode, and the cutoff (corner) frequency of the filter is controlled in the range 4-14MHz range by 5 bits stored in control register #0 (f<sub>C</sub>d4-0) to provide 32 combinations. A low input at the DSLIM pin sets the filter to be operated in the sector mark mode with corner frequency in the range of 2-6.838MHz, which is controlled by 4 bits stored in control register #3 (f<sub>C</sub>s4-1). The corner frequency of the filter is given by the following equations:

$$f_C = 4 + \frac{10}{31} \times (16f_Cd4 + 8f_Cd3 + 4f_Cd2 + 2f_Cd1 + f_Cd0)$$

(data mode)

$$f_C = 2 + \frac{5}{31} \times (16f_C s 4 + 8f_C s 3 + 4f_C s 2 + 2f_C s 1)$$

(sector mark mode)

Two real zeroes or opposite polarity are introduced by two stages inserted between the first/second and the second/ third biquads. The zeroes can be adjusted independently so that it is possible to realize asymmetric equalization, if desired. The transfer function of the equalizer and equalization level is given by:

$$Hs = \left(1 - \frac{k_1 s}{\omega_{01}}\right) \left(1 + \frac{k_2 s}{\omega_{02}}\right)$$

Where  $\omega_{01}$ , and  $\omega_{02}$  are the corner frequencies of the first and the second biquads. k1 and k2 can be controlled independently by adjusting the bias currents in the slimmers. They are adjusted by changing the slimming control bits in control register #1 (ea3-0) and #2 (eb3-0), and their values are shown below:

$$k_1 = \frac{k_{1MAX}(8ea3 + 4ea2 + 2ea1 + ea0)}{15} = \frac{k_{1MAX}N_1}{15}$$

$$k_2 = \frac{k_{1MAX}(8eb3 + 4eb2 + 2eb1 + eb0)}{15} = \frac{k_{2MAX}N_2}{15}.$$

Then the total slimming level  $SL(\omega)$  and the group delay  $G(\omega)$  of the equalizer as a function of frequency are

$$SL(\omega) = 10log \left[ 1 + \left( \frac{k_{1MAX} N_1 \omega}{15\omega_{01}} \right)^2 \right] + 10log \left[ 1 + \left( \frac{k_{2MAX} N_2 \omega}{15\omega_{02}} \right)^2 \right]$$

$$G(\omega) = \frac{k_{1MAX}}{\omega_{01}} \left( \frac{N_1}{1 + \left(\frac{k_1 N_1 \omega}{\omega_{01}}\right)} - \frac{k_{2MAX}}{\omega_{02}} \left(\frac{N_2}{1 + \left(\frac{k_2 N_2 \omega}{\omega_{02}}\right)}\right) \right)$$

The maximum slimming level, which is designed to be 11dB at the corner frequency of the filter, is determined by

$$k = k_{1MAX} \frac{\omega_c}{\omega_{01}} = k_{2MAX} \frac{\omega_c}{\omega_{02}}$$

The normalized corner frequencies and the quality factors of the sixth-order equiripple filter are:

$$\omega_{01} = 0.981$$
,  $\omega_{02} = 2.074$ ,  $\omega_{03} = 1.47$   
 $Q_1 = 0.551$ ,  $Q_2 = 1.686$ ,  $Q_3 = 0.893$ 

 $k_{1MAX}$  and  $k_{2MAX}$  are designed to be 1.566 and 3.311 to achieve 11dB maximum slimming at the corner frequency of the filter.

The slimming function is disabled in the sector mark mode.

# SERIAL MICROPROCESSOR INTERFACE

The serial microprocessor interface consists of a simple three-wire serial port. Data is serially clocked into the ML6012 on the SDATA at the falling edges of the serial shift clock, SCLK, provided the SENB pin is active (low). The data is shifted in blocks of eight bits with MSBit first. The internal registers are organized in blocks of eight bits, with the three most significant bits denoting the address, followed by the five data bits. This addressing scheme allows for a register bank of eight registers. When the chip is physically powered-up, the control registers come up in an undetermined state and hence they need to be initialized to some preset bit configuration so that the behavior of the chip is predictable. The control registers retain their programmed information in any of the powerdown modes, until the chip is physically powered-down. When the SENB pin goes inactive (high), the SDATA and SCLK pins are ignored and the previously shifted information is latched on the rising edge of the SENB, into the appropriate register bank based on the address bits. It is recommended that the SCLK input be kept inactive low till such time when it is in use. The SCLK input is capable of handling speeds up to 20MHz.

# **CONTROL REGISTER DEFINITIONS**

The control register bank consists of eight registers with addresses from 0 through 7. On power-up the state of the control register bits is not predictable and hence the desired state needs to be set. It is required that the DSLIM pin be set low during power-up. Outlined below are the detailed bit-by-bit definitions of the control registers.

#### **CONTROL REGISTER #0**

Data Filter Cutoff frequency control

#### MSB

| A2 | A1 | A0 | D4                | D3                | D2                | D1                | D0                |
|----|----|----|-------------------|-------------------|-------------------|-------------------|-------------------|
| 0  | 0  | 0  | f <sub>C</sub> d4 | f <sub>C</sub> d3 | f <sub>C</sub> d2 | f <sub>C</sub> d1 | f <sub>C</sub> d0 |

| f <sub>C</sub> d4 | f <sub>C</sub> d3 | f <sub>C</sub> d2 | f <sub>C</sub> d1 | f <sub>C</sub> d0 | f <sub>C</sub> d (MHz) |
|-------------------|-------------------|-------------------|-------------------|-------------------|------------------------|
| 0                 | 0                 | 0                 | 0                 | 0                 | 4.000                  |
| 0                 | 0                 | 0                 | 0                 | 1                 | 4.323                  |
| 0                 | 0                 | 0                 | 1                 | 0                 | 4.645                  |
| 0                 | 0                 | 0                 | 1                 | 1                 | 4.968                  |
| 0                 | 0                 | 1                 | 0                 | 0                 | 5.290                  |
| 0                 | 0                 | 1                 | 0                 | 1                 | 5.513                  |
| 0                 | 0                 | 1                 | 1                 | 0                 | 5.935                  |
| 0                 | 0                 | 1                 | 1                 | 1.                | 6.258                  |
| 0                 | 1                 | 0                 | 0                 | 0                 | 6.581                  |
| 0                 | 1                 | 0                 | 0                 | 1                 | 6.903                  |
| 0                 | 1 .               | 0                 | 1                 | 0                 | 7.226                  |
| 0                 | 1                 | 0                 | 1                 | . 1               | 7.548                  |
| 0                 | 1                 | 1                 | 0                 | 0                 | 7.871                  |
| 0                 | 1                 | . 1               | 0                 | 1                 | 8.194                  |
| 0                 | 1                 | 1.                | 1                 | 0                 | 8.516                  |
| 0                 | 1                 | . 1               | 1                 | 1                 | 8.839                  |
| 1                 | 0                 | 0                 | 0                 | 0                 | 9.161                  |
| 1                 | 0                 | 0                 | 0                 | 1                 | 9.484                  |
| 1                 | 0                 | 0                 | 1                 | 0                 | 9.806                  |
| 1                 | 0                 | 0                 | 1                 | 11                | 10.129                 |
| 1                 | 0                 | 1                 | 0                 | 0                 | 10.452                 |
| 1                 | 0                 | 1                 | 0                 | 1                 | 10.774                 |
| 1                 | 0                 | 1                 | 1                 | 0                 | 11.097                 |
| 1                 | 0                 | 1                 | 1                 | 1                 | 11.419                 |
| 1                 | 1                 | 0                 | 0                 | 0                 | 11.742                 |
| 1                 | 1                 | 0                 | 0                 | 1                 | 12.065                 |
| 1                 | 1                 | 0                 | 1                 | 0                 | 12.387                 |
| 1                 | 1                 | 0                 | 1                 | 1                 | 12.710                 |
| 1                 | 1                 | 1                 | 0                 | 0                 | 13.032                 |
| 1                 | 1                 | 1                 | 0                 | 11                | 13.355                 |
| 1                 | 1                 | 1                 | 1                 | 0                 | 13.677                 |
| 1                 | 1                 | 1                 | 1                 | 1                 | 14.000                 |

Note: DSLIM pin is LOW.

# **CONTROL REGISTER #1**

Asymmetric equalization — Zero A & AGC

# MSB

| A2 | A1 | A0 | D4   | D3  | D2  | D1  | D0  |
|----|----|----|------|-----|-----|-----|-----|
| 0  | 0  | 1  | atk1 | ea3 | ea2 | ea1 | ea0 |

Note: Refer Asymmetric equalization tables attached

# **CONTROL REGISTER #2**

Asymmetric equalization — Zero B & AGC

#### MSB

| A2 | A1 | A0 | D4   | D3  | D2  | D1  | D0  |
|----|----|----|------|-----|-----|-----|-----|
| 0  | 1  | 0  | atk0 | eb3 | eb2 | eb1 | eb0 |

| ACC | ATTA | CVCI | IRRENT |
|-----|------|------|--------|
|     |      |      |        |

| atk1 | atk0 | NORMAL | SUPER  |
|------|------|--------|--------|
| 0    | 0    | 300μΑ  | 600µA  |
| 0    | 0    | 600μΑ  | 1200μΑ |
| 1    | 0    | 900μΑ  | 1800µA |
| 1    | 1    | 1200μΑ | 2400μΑ |
|      |      |        |        |

# **CONTROL REGISTER #3**

Sector mark Filter Cutoff frequency control

#### MSB

| A2 | A1 | A0 | D4   | D3   | D2   | D1   | D0   |
|----|----|----|------|------|------|------|------|
| 0  | 1  | 1  | dky1 | fsm3 | fsm2 | fsm1 | fsm0 |

| fsm3    | fsm2         | fsm1 | fsm0 | f <sub>C</sub> d (MHz) |
|---------|--------------|------|------|------------------------|
| 0       | 0            | 0    | 0    | 2.00                   |
| 0       | 0            | 0    | 1    | 2.32                   |
| 0       | 0            | 1    | 0    | 2.65                   |
| 0       | 0            | 1    | 1    | 2.97                   |
| 0       | 1            | 0    | 0    | 3.29                   |
| 0       | 1            | 0    | 1    | 3.61                   |
| 0       | 1            | 1    | 0    | 3.94                   |
| 0       | 1            | 1    | 1    | 4.26                   |
| 1       | 0            | 0    | 0    | 4.58                   |
| 1       | 0            | 0    | 1    | 4.90                   |
| 1       | 0            | 1    | 0    | 5.23                   |
| 1       | 0            | 1    | 1    | 5.55                   |
| 1       | 1            | 0    | 0    | 5.87                   |
| 1       | 1            | 0    | 1    | 6.19                   |
| 1       | 1            | 1    | 0    | 6.52                   |
| 1       | 1            | 1    | 1    | 6.84                   |
| Note: D | SI IM nin is | HICH |      |                        |

Note: DSLIM pin is HIGH

#### **CONTROL REGISTER #4**

AGC & Sector Mark Qualification level control

#### MSB

| A2 | A1 | A0 | D4   | D3   | D2   | D1   | D0   |
|----|----|----|------|------|------|------|------|
| 1  | 0  | 0  | dky0 | shy3 | shy2 | shy1 | shy0 |

|      |      | AGC DECAY CURRENT |       |  |
|------|------|-------------------|-------|--|
| dky1 | dky0 | NORMAL            | SUPER |  |
| 0    | 0    | 30μΑ              | 60µA  |  |
| 0    | 1    | 60μΑ              | 120μΑ |  |
| 1    | 0    | 90μΑ              | 180μΑ |  |
| 1    | 1    | 120μΑ             | 240μΑ |  |

shy3 ... shy0 — Sector Mark qualification level control. These 4-bits program the sector mark qualification level with a 4-bit DAC whose reference is the voltage at the SLEV pin. DSLIM pin needs to be set low before programming this register in order to avoid false qualification at sector mark detector.

# **CONTROL REGISTER #5**

Data Detector Qualification level control

# MSB

| A2 | A1 | A0 | D4   | D3   | D2   | D1   | D0   |
|----|----|----|------|------|------|------|------|
| 1  | 0  | 1  | pdwn | dhy3 | dhy2 | dhy1 | dhy0 |

| PDB PIN | PDWN BIT | DESCRIPTION       |
|---------|----------|-------------------|
| 0       | X        | Chip powered-down |
| X       | 0        | Chip powered-down |
| 1       | 1        | Normal operation  |

**dhy3** ... **dhy0** — Data Detection Qualification level control. These 4-bits program the data detector qualification level with a 4-bit DAC.

# **CONTROL REGISTER #6**

AGC & DC Restore level control

#### MSB

|   | <b>A2</b> | A1 | A0 | D4   | D3   | D2   | D1   | D0   |
|---|-----------|----|----|------|------|------|------|------|
| Γ | 1         | 1  | 0  | asl1 | asl0 | dcr2 | dcr1 | dcr0 |

**asl1, asl0** — AGC set level control bits allow the optimization of the internal dynamic range between 3T and 8T frequency levels, which affects the data detectors performance. The optimum setting depends upon the  $f_C$  setting, the slimming level and the input signal resolution (ratio of 3T frequency to 8T frequency). A setting of (00) sets the lowest internal signal amplitude while a setting of (11) sets the largest. For a 20% resolution the (00) setting is recommended with  $f_C = 2/3f_{3T}$  and full slimming.

**dcr2** ... **dcr1** — DC restore discharge current control to set the bandwidth of the DC restore circuitry. The DC restore discharge current which sets the bandwidth of the DC restore circuit, tracks the filter cutoff frequency set by the  $f_{\rm C}d$  bits. In addition, the dcr bits provide an extra adjustment around this value, as shown in the table below. The range is from 0.2 to 1.6 times the internally set bandwidth.

| dcr2 | dcr1 | dcr0 | dcr BW SHIFT |
|------|------|------|--------------|
| 0    | 0    | 0    | 0.2          |
| 0    | 0    | 1    | 0.4          |
| 0    | 1    | 0    | 0.6          |
| 0    | 1    | 1    | 0.8          |
| 1    | 0    | 0    | 1.0          |
| 1    | 0    | 1    | 1.2          |
| 1    | 1    | 0    | 1.4          |
| 1    | 1    | 1    | 1.6          |

#### **CONTROL REGISTER #7**

AGC Fixed Gain Control

#### MSB

| A2 | A1 | A0 | D4   | D3   | D2   | D1   | D0   |
|----|----|----|------|------|------|------|------|
| 1  | 1  | 1  | vga4 | vga3 | vga2 | vga1 | vga0 |

Programs the gain of the AGC amplifier in the reset mode (RG = 0).

| vga4 | vga3 | vga2 | vga1 | vga0 | GAIN |
|------|------|------|------|------|------|
| 0    | 0    | 0    | 0    | 0    | 5.78 |
| 0    | 0    | 0    | 0    | 1    | 5.37 |
| 0    | 0    | 0    | 1    | 0    | 4.97 |
| 0    | 0    | 0    | 1    | 1    | 4.61 |
| 0    | 0    | 1    | 0    | 0    | 4.26 |
| 0    | 0    | 1    | 0    | 1    | 4.00 |
| 0    | 0    | 1    | 1    | 0    | 3.72 |
| 0    | 0    | 1    | 1    | 1    | 3.45 |
| 0    | 1    | 0    | 0    | 0    | 3.18 |
| 0    | 1    | 0    | 0    | 1    | 2.99 |
| 0    | 1    | 0    | 1    | 0    | 2.81 |
| O    | 1    | 0    | 1    | 1    | 2.63 |
| 0    | 1    | 1    | 0    | 0    | 2.45 |
| 0    | 1    | 1    | 0    | 1    | 2.27 |
| 0    | 1    | 1    | 1    | 0    | 2.09 |
| 0    | 1    | 1    | 1    | 1    | 1.91 |
| 1    | 0    | 0    | 0    | 0    | 1.73 |
| 1    | 0    | 0    | 0    | 1    | 1.60 |
| 1    | 0    | 0    | 1    | 0    | 1.50 |
| 1    | 0    | 0    | 1    | 1    | 1.36 |
| 1    | 0    | 1    | 0    | 0    | 1.23 |
| 1    | 0    | 1    | 0    | 1    | 1.10 |
| 1    | 0    | 1    | 1    | 0    | 0.98 |
| 1    | 0    | 1    | 1    | 1    | 0.86 |
| 1    | 1    | 0    | 0    | 0    | 0.75 |
| 1    | 1    | 0    | 0    | 11   | 0.64 |
| 1    | 1    | 0    | 1    | 0    | 0.54 |
| 1    | 1    | 0    | 1    | 11   | 0.43 |
| 1    | 1    | 1    | 0    | 0    | 0.34 |
| 1    | 1    | 1    | 0    | 1    | 0.24 |
| 1    | 1    | 1    | 1    | 0    | 0.15 |
| 1    | 1    | 1    | 1    | 1    | 0.07 |

# FILTER GROUP DELAY AND SLIMMING LEVEL AS A FUNCTION OF N1 (EAn bits, Reg 1) AND N2 (EBn bits, Reg 2)

| N1 | N2 | GdfC<br>(ns MHz) | SL<br>(dB) | N1      | N2 | GdfC<br>(ns MHz) | SL<br>(dB) |     | N1  | N2 | GdfC<br>(ns MHz) | SL<br>(dB) |
|----|----|------------------|------------|---------|----|------------------|------------|-----|-----|----|------------------|------------|
| 0  | 0  | 0.000            | 0.000      | 3       | 0  | -4.735           | 0.424      |     | 6   | 0  | -29.620          | 1.492      |
| 0  | 1  | 0.191            | 0.049      | 3       | 1  | -4.544           | 0.473      |     | 6   | 1  | -29.429          | 1.541      |
| 0  | 2  | 1.479            | 0.193      | 3       | 2  | -3.256           | 0.617      |     | 6   | 2  | -28.141          | 1.685      |
| 0  | 3  | 4.735            | 0.424      | 3       | 3  | 0.000            | 0.847      |     | 6   | 3  | -24.886          | 1.915      |
| 0  | 4  | 10.467           | 0.727      | 3       | 4  | 5.732            | 1.150      | _   | 6   | 4  | -19.154          | 2.219      |
| 0  | 5  | 18.813           | 1.088      | 3       | 5  | 14.078           | 1.511      |     | 6   | 5  | 10.808           | 2.580      |
| 0  | 6  | 29.620           | 1.492      | 3       | 6  | 24.886           | 1.915      |     | 6   | 6  | 0.000            | 2.983      |
| 0  | 7  | 42.568           | 1.925      | 3       | 7  | 34.833           | 2.349      |     | 6   | 7  | 12.947           | 3.417      |
| 0  | 8  | 57.264           | 2.377      | 3       | 8  | 52.529           | 2.801      |     | 6   | 8  | 27.643           | 3.869      |
| 0  | 9  | 73.324           | 2.838      | <br>3   | 9  | 68.589           | 3.262      |     | 6   | 9  | 43.704           | 4.330      |
| 0  | 10 | 90.408           | 3.301      | 3       | 10 | 85.673           | 3.725      |     | 6   | 10 | 60.787           | 4.793      |
| 0  | 11 | 108.233          | 3.761      | 3       | 11 | 103.498          | 4.185      |     | 6   | 11 | 78.612           | 5.253      |
| 0  | 12 | 126.575          | 4.215      | 3       | 12 | 121.840          | 4.639      |     | 6   | 12 | 96.955           | 5.707      |
| 0  | 13 | 145.264          | 4.660      | 3       | 13 | 140.529          | 5.083      |     | 6   | 13 | 115.644          | 6.152      |
| 0  | 14 | 164.173          | 5.094      | 3       | 14 | 159.438          | 5.518      |     | 6   | 14 | 134.552          | 6.586      |
| 0  | 15 | 183.207          | 5.516      | 3       | 15 | 178.472          | 5.940      |     | 6   | 15 | 153.586          | 7.008      |
| 1  | 0  | -0.191           | 0.049      | 4       | 0  | -10.467          | 0.727      |     | 7   | 0  | -42.568          | 1.925      |
| 1  | 1  | 0.000            | 0.098      | 4       | 1  | -10.276          | 0.776      |     | 7   | 1  | -42.376          | 1.974      |
| 1  | 2  | 1.288            | 0.243      | 4       | 2  | -8.988           | 0.920      |     | 7   | 2  | -41.088          | 2.119      |
| 1  | 3  | 4.544            | 0.473      | <br>4   | 3  | -5.737           | 1.150      |     | 7   | 3  | -37.833          | 2.349      |
| 1  | 4  | 10.276           | 0.776      | <br>4   | 4  | 0.000            | 1.454      |     | 7 . | 4  | -32.101          | 2.652      |
| 1  | 5  | 18.621           | 1.137      | <br>4   | 5  | 8.346            | 1.815      |     | 7   | 5  | -23.755          | 3.013      |
| 1  | 6  | 29.429           | 1.541      | <br>4   | 6  | 19.154           | 2.219      |     | 7   | 6  | -12.947          | 3.417      |
| 1  | 7  | 42.376           | 1.974      | <br>4   | 7  | 32.101           | 2.652      |     | 7   | 7  | 0.000            | 3.851      |
| 1  | 8  | 57.073           | 2.426      | <br>4   | 8  | 46.797           | 3.104      |     | 7   | 8  | 14.696           | 4.302      |
| 1  | 9  | 73.133           | 2.887      | <br>4   | 9  | 62.857           | 3.565      |     | 7   | 9  | 30.757           | 4.763      |
| 1  | 10 | 90.217           | 3.350      | <br>4   | 10 | 79.941           | 4.028      |     | 7   | 10 | 47.840           | 5.226      |
| 1  | 11 | 108.041          | 3.811      | <br>4   | 11 | 97.766           | 4.488      |     | 7   | 11 | 65.665           | 5.687      |
| 11 | 12 | 126.384          | 4.264      | <br>4   | 12 | 116.108          | 4.942      |     | 7   | 12 | 84.007           | 6.140      |
| 1  | 13 | 145.073          | 4.709      | <br>4   | 13 | 134.798          | 5.387      |     | 7   | 13 | 102.697          | 6.585      |
| 1  | 14 | 163.982          | 5.143      | <br>4   | 14 | 153.706          | 5.821      |     | 7   | 14 | 121.605          | 7.019      |
| 1  | 15 | 183.016          | 5.566      | <br>4   | 15 | 172.740          | 6.243      |     | 7   | 15 | 140.639          | 7.442      |
| 2  | 0  | -1.479           | 0.193      | <br>5   | 0  | -18.813          | 1.088      |     | 8   | 0  | -57.264          | 2.377      |
| 2  | 1  | -1.288           | 0.243      | <br>5   | 1  | -18.621          | 1.37       |     | 8   | 11 | -57.073          | 2.426      |
| 2  | 2  | 0.000            | 0.387      | <br>5   | 2  | -17.333          | 1.281      |     | 8   | 2  | -55.785          | 2.570      |
| 2  | 3  | 3.256            | 0.617      | <br>5   | 3  | -14.078          | 1.511      |     | 8   | 3  | -52.529          | 2.801      |
| 2  | 4  | 8.988            | 0.920      | <br>5   | 4  | -8.346           | 1.815      | _ , | 8   | 4  | -46.797          | 3.104      |
| 2  | 5  | 17.333           | 1.281      | <br>5   | 5  | 0.000            | 2.176      |     | 8   | 5  | -38.451          | 3.465      |
| 2  | 6  | 28.141           | 1.685      | <br>5   | 6  | 10.808           | 2.580      |     | 8   | 6  | -27.643          | 3.869      |
| 2  | 7  | 41.088           | 2.119      | <br>5   | 7  | 23.755           | 3.013      |     | 8   | 7  | -14.696          | 4.302      |
| 2  | 8  | 55.785           | 2.570      | <br>5   | 8  | 38.451           | 3.465      |     | 8   | 8  | 0.000            | 4.754      |
| 2  | 9  | 71.845           | 3.031      | <br>5   | 9  | 54.512           | 3.926      |     | 8   | 9  | 16.060           | 5.215      |
| 2  | 10 | 88.929           | 3.494      | <br>5   | 10 | 71.595           | 4.389      |     | 8   | 10 | 33.144           | 5.678      |
| 2  | 11 | 106.753          | 3.955      | <br>5   | 11 | 89.420           | 4.849      |     | 8   | 11 | 50.969           | 6.138      |
| 2  | 12 | 125.096          | 4.408      | <br>. 5 | 12 | 107.762          | 5.303      |     | 8   | 12 | 69.311           | 6.592      |
| 2  | 13 | 143.785          | 4.853      | <br>5   | 13 | 126.452          | 5.748      | _   | 8   | 13 | 88.001           | 7.037      |
| 2  | 14 | 162.694          | 5.287      | <br>5   | 14 | 145.360          | 6.182      | _ : | 8   | 14 | 106.909          | 7.471      |
| 2  | 15 | 181.728          | 5.710      | <br>5   | 15 | 164.394          | 6.604      |     | 8   | 15 | 125.943          | 7.893      |

# FILTER GROUP DELAY AND SLIMMING LEVEL AS A FUNCTION OF N1 (EAn bits, Reg 1) AND N2 (EBn bits, Reg 2) (Continued)

| N1 | N2            | GdfC               | SL    |
|----|---------------|--------------------|-------|
|    | 174           | (ns MHz)           | (dB)  |
| 0  |               |                    |       |
| 9  | <u>0</u><br>1 | -73.324<br>-73.133 | 2.838 |
|    |               | -73.133<br>-71.045 | 2.887 |
| 9  | 3             | -71.845            | 3.031 |
|    | <u>3</u>      | -68.589            | 3.262 |
| 9  |               | -62.857            | 3.565 |
| 9  | 5             | -54.512            | 3.926 |
| 9  | 6             | -43.704            | 4.330 |
| 9  | 7             | -30.757            | 4.763 |
| 9  | 8             | -16.060            | 5.215 |
| 9  | 9             | 0.000              | 5.676 |
| 9  | 10            | 17.084             | 6.139 |
| 9  | 11            | 34.908             | 6.599 |
| 9  | 12            | 53.251             | 7.053 |
| 9  | 13            | 71.940             | 7.498 |
| 9  | 14            | 90.849             | 7.932 |
| 9  | 15            | 109.883            | 8.354 |
| 10 | 0             | -90.408            | 3.301 |
| 10 | 2             | -90.217            | 3.350 |
| 10 | 2             | -88.929            | 3.494 |
| 10 | 3             | -85.673            | 3.725 |
| 10 | 4             | -79.941            | 4.028 |
| 10 | 5             | <i>-7</i> 1.595    | 4.389 |
| 10 | 6             | -60.787            | 4.793 |
| 10 | 7             | -47.840            | 5.226 |
| 10 | 8             | -33.144            | 5.678 |
| 10 | 9             | -17.084            | 6.139 |
| 10 | 10            | 0.000              | 6.602 |
| 10 | 11            | 17.825             | 7.062 |
| 10 | 12            | 36.167             | 7.516 |
| 10 | 13            | 54.856             | 7.961 |
| 10 | 14            | 73.765             | 8.395 |
| 10 | 15            | 92.799             | 8.818 |
| 11 | 0             | -108.233           | 3.761 |
| 11 | 1             | -108.041           | 3.811 |
| 11 | 2             | -106.753           | 3.955 |
| 11 | 3             | -103.498           | 4.185 |
| 11 | 4             | -97.766            | 4.488 |
| 11 | 5             | -89.420            | 4.849 |
| 11 | 6             | -78.612            | 5.253 |
| 11 | 7             | -65.665            | 5.687 |
| 11 | 8             | -50.969            | 6.138 |
| 11 | 9             | -34.908            | 6.599 |
| 11 | 10            | -17.825            | 7.062 |
| 11 | 11            | 0.000              | 7.523 |
| 11 | 12            | 18.342             | 7.976 |
| 11 | 13            | 37.032             | 8.421 |
| 11 | 14            | 55.940             | 8.855 |
| 11 | 15            | 74.974             | 9.278 |

| N1 | N2 | GdfC               | SL<br>(dp) |
|----|----|--------------------|------------|
|    |    | (ns MHz)           | (dB)       |
| 12 | 0  | -126.575           | 4.215      |
| 12 | 11 | -126.384           | 4.264      |
| 12 | 2  | -125.096           | 4.408      |
| 12 | 3  | -121.840           | 4.639      |
| 12 | 4  | -116.108           | 4.942      |
| 12 | 5  | -107.762           | 5.303      |
| 12 | 6  | -96.955            | 5.707      |
| 12 | 7  | -84.007            | 6.140      |
| 12 | 8  | -69.311            | 6.592      |
| 12 | 9  | -53.251            | 7.053      |
| 12 | 10 | -36.167            | 7.516      |
| 12 | 11 | -18.342            | 7.976      |
| 12 | 12 | 0.000              | 8.430      |
| 12 | 13 | 18.689             | 8.875      |
| 12 | 14 | 37.598             | 9.309      |
| 12 | 15 | 56.632             | 9.732      |
| 13 | 0  | -145.264           | 4.660      |
| 13 | 1  | -145.073           | 4.709      |
| 13 | 2  | -143.785           | 4.853      |
| 13 | 3  | -140.529           | 5.083      |
| 13 | 4  | -134.798           | 5.387      |
| 13 | 5  | -126.452           | 5.748      |
| 13 | 6  | -115.644           | 6.152      |
| 13 | 7  | -102.697           | 6.585      |
| 13 | 8  | -88.001            | 7.037      |
| 13 | 9  | -71.940            | 7.498      |
| 13 | 10 | -54.856            | 7.961      |
| 13 | 11 | -37.032            | 8.421      |
| 13 | 12 | -18.687            | 8.875      |
| 13 | 13 | 0.000              | 9.320      |
| 13 | 14 | 18.909             | 9.754      |
| 13 | 15 | 37.943             | 10.176     |
| 14 | 0  | -164.173           | 5.094      |
| 14 | 1  | -163.982           | 5.143      |
| 14 | 2  | -162.694           | 5.287      |
| 14 | 3  | -159.438           | 5.518      |
| 14 | 4  | -153.706           | 5.821      |
| 14 | 5  | -145.360           | 6.182      |
| 14 | 6  | -134.552           | 6.586      |
| 14 | 7  | -134.332           | 7.019      |
| 14 | 8  | -121.605           | 7.019      |
| 14 | 9  | -90.849            | 7.471      |
| 14 | 10 | -73.765            | 8.395      |
| 14 |    | -/3./65<br>-55.940 |            |
| 14 | 11 | -37.598            | 8.855      |
| 14 |    |                    | 9.309      |
| 14 | 13 | -18.909            | 9.754      |
|    | 14 | 0.000              | 10.188     |
| 14 | 15 | 19.034             | 10.610     |
|    |    |                    |            |

| N1 | N2  | GdfC<br>(ns MHz) | SL<br>(dB) |
|----|-----|------------------|------------|
| 15 | 0   | -183.206         | 5.516      |
| 15 | 1   | -183.016         | 5.566      |
| 15 | 2   | -181.728         | 5.710      |
| 15 | 3   | -178.472         | 5.940      |
| 15 | 4   | -172.740         | 6.243      |
| 15 | 5   | -164.394         | 6.604      |
| 15 | . 6 | -153.586         | 7,008      |
| 15 | 7   | -140.639         | 7.442      |
| 15 | 8   | -125.943         | 7.893      |
| 15 | 9   | -109.883         | 8.354      |
| 15 | 10  | -92.799          | 8.818      |
| 15 | 11  | -74.974          | 9.278      |
| 15 | 12  | -56.632          | 9.732      |
| 15 | 13  | -37.943          | 10.176     |
| 15 | 14  | -19.034          | 10.610     |
| 15 | 15  | 0.000            | 11.033     |
|    |     |                  |            |

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML6012CH    | 0°C to +70°C      | 32-PIN TQFP (H32) |



# 3.5" R/W MOD Read Channel Back-end Processor

# **GENERAL DESCRIPTION**

The ML6013 is a Read Channel Back-end processor for 3.5" Rewritable Magneto-Optical drives (MOD). It works in conjunction with the ML6012 Read Channel Front-end chip to form a complete integrated Read Channel solution for 128M and 230M MOD drives supporting the ISO standards. It incorporates a full function data synchronizer with a 3:1 operating range, a full function frequency synthesizer with onboard M & N dividers. The most critical blocks on this chip are the

three VCOs, one for the data synchronizer PLL, one for the frequency synthesizer PLL and the third VCO is used to generate the tracking 1/4 cell delay for (2, 7) RLL data synchronization. Careful design considerations have been incorporated to minimize the noise coupling and crosstalk among the VCOs. The system noise is highly minimized as the VCO operates at only 2X the data rate.

It provides 40-bits for user programmability of a number of features through a serial microprocessor interface and a bank of internal control registers. The center frequency of the VCO, window centering, M & N dividers and power management options are programmable.

The ML6013 has a typical power dissipation of 350mW in normal mode, and less than 1mW in power down mode. The ML6013 has four levels of power management control for maximum flexibility.

# **FEATURES**

- Supports ISO standards for 128M and 230M R/W Magneto-Optical Drive (MOD)
- Operating supply range 4.5V to 5.5V
- Typical power dissipation is 300mW
- Sleep mode power dissipation less than 1mW
- Low profile, small area, 32-pin TQFP package
- 3:1 NRZ data rate range 8 to 24 Mbits/s
- Fast acquisition PLL with zero phase start capability
- 3:1 VCO tuning range with 48 Mbits/s 2, 7RLL code rate
- Tracking 1/4 cell delay for handling 2, 7 RLL data
- Programmable VCO center frequency and window centering adjustment (±25% in steps of 1.6%)
- PLL based frequency synthesizer with reference crystal oscillator and M (7-bit) & N (7-bit) dividers
- High speed (20MHz) three wire serial microprocessor interface with double buffered data latches
- Four levels of programmable power management control with external power down pin support
- CMOS, TTL compatible I/O interface for lower power
- Controls provided for manual operation of PLL for recovery from defects

# SYSTEM BLOCK DIAGRAM



# **BLOCK DIAGRAM**



# PIN CONNECTION



# PIN DESCRIPTION

| PIN     | NAME             | FUNCTION                                                                                                                                                                           | PIN   | NAME          | FUNCTION                                                                                                                                                                                                               |
|---------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ECL Le  | evel Logic I     | nputs                                                                                                                                                                              | CMOS  | Level Logic   | Inputs (continued)                                                                                                                                                                                                     |
| 5       | RD               | Encoded read data from the ML6012<br>MOD drive read channel front-end<br>processor. The rising edges of RD<br>represent the flux changes on the<br>media. (differential "+" input) | 9     | SENB          | Control Register Enable. Active low CMOS input. A logic low input on this pin allows the SCLK input to clock the SDATA into the control Register and a logic high on this input latches the control register contents. |
| 6       | RDB              | Encoded read data from the ML6012 MOD drive read channel front-end processor. The falling edges of RDB represent the flux changes on the media. (differential "-" input)           | 10    | SCLK          | This is a CMOS input which clocks the Control Register. Internally this pin is gated with the SENB signal. While SENB is low, address and programming data are clocked in on the falling                               |
| ECL L   | evel Logic (     | Outputs                                                                                                                                                                            |       |               | edges of SCLK.                                                                                                                                                                                                         |
| sources | are necessary to | tputs for characterization purposes. External current<br>provide driving capability for these signals and the ECL<br>ed from Control Register #7)                                  | 11    | SDATA         | Control Register Data, CMOS input, clocked by SCLK.                                                                                                                                                                    |
| 25      | VCO2CL           | .K Test point for Data separator VCO                                                                                                                                               | CMO   | S Level Logic | Outputs                                                                                                                                                                                                                |
| 26      | DRDB             | clock output.  Delayed read data output after the                                                                                                                                  | 19    | 2FCLK         | 2X clock output from the frequency synthesizer.                                                                                                                                                                        |
|         |                  | 1/4 cell delay. This signal is used for 1/4 cell delay characterization and window margin test. The rising edge is phase compared with the rising edge of VCO2CLK.                 | 20    | LFLDB         | Loss of Phase/Frequency lock<br>detected. This pin outputs a low level<br>signal when the data separator VCO is<br>out of lock or the incoming read data<br>(RD) is missing for a predetermined                        |
| CMO     | S Level Log      | ic Inputs                                                                                                                                                                          |       |               | number of clock (2FCLK) cycles.                                                                                                                                                                                        |
| 7       | RG               | Read Gate signal from the disk<br>controller. Active high signal indicates<br>read mode. This input selects the<br>phase detector input, switches the                              | 22    | Syndat        | This is the synchronized and encoded data from the MOD drive. Data is clocked out on the falling edges of SYNCLK.                                                                                                      |
|         |                  | RRC output, initiates the data separator PLL acquisition.                                                                                                                          | 23    | SYNCLK        | Data synchronized clock. This pin outputs 2X (code rate) clock derived                                                                                                                                                 |
| 12      | XTAL             | A parallel resonant crystal with low parasitic capacitance is connected between this pin and ground as the                                                                         |       |               | from the data separator VCO clock. In<br>the read mode this is the recovered<br>clock from the encoded read data.                                                                                                      |
|         |                  | master clock source. An external clock can be used as an alternative.                                                                                                              | Analo | g Pins        |                                                                                                                                                                                                                        |
| 15      | PDNB             | Power Down Control. A low level input on this pin puts the chip in the power down (SLEEP) mode.                                                                                    | 3     | RVCO          | A 1% resistor connected between this pin and GNDA3 sets the VCO center frequency which is then programmed via register #3.                                                                                             |
| 29      | PLLGS            | PLL gain select. A high level on this<br>pin places the PLL in low-gain mode.<br>A low places the PLL in high-gain<br>mode.                                                        | 2     | RPUMP         | 1% resistor connected between this pin and GNDA3 sets the nominal charge pump current.                                                                                                                                 |
| 30      | COAST            | A high level on this pin disables the phase detector/charge pump of the data separator PLL and allows the VCO to coast.                                                            | 17    | VCOIN1        | Frequency synthesizer PLL charge pump output and VCO input pin. A lowpass filter is connected between this pin and GNDA1.                                                                                              |
|         |                  | veo to coast.                                                                                                                                                                      | 27    | VCOIN2        | Data separator PLL charge pump output and VCO input pin. A lowpass filter is connected between this pin and GNDA2.                                                                                                     |

# PIN DESCRIPTION

| PIN   | NAME     | FUNCTION                                    |
|-------|----------|---------------------------------------------|
| Power | Supplies |                                             |
| 13    | VCCD1    | 5V digital supply                           |
| 14    | VCCA1    | 5V analog supply for frequency synthesizer. |
| 21    | VCCD2    | 5V digital supply                           |
| 31    | VCCD3    | 5V digital supply                           |
| 32    | VCCA2    | 5V analog supply for data separator.        |
|       |          |                                             |

| PIN   | NAME        | FUNCTION                                      |
|-------|-------------|-----------------------------------------------|
| Power | Supplies (c | ontinued)                                     |
| 1     | VCCA3       | 5V analog supply for miscellaneous functions. |
| 4     | GNDA3       | Analog ground for miscellaneous functions     |
| 8     | GNDD1       | Digital Ground                                |
| 16    | GNDA1       | Analog ground for frequency synthesizer       |
| 18    | GNDD2       | Digital Ground                                |
| 28    | GNDA2       | Analog ground for data separator              |

# **TYPICAL EXTERNAL COMPONENTS**



Note: Loop filter optimized for 24Mbps NRZ operation.

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| DC Supply Voltage (VCCA & VCCD)  | 0.3 to +7V         |
|----------------------------------|--------------------|
| Analog & Digital Inputs/Outputs0 | 3  to VCCA + 0.3 V |
| Input Current per Pin            |                    |
| Storage Temperature              | 65 to +150°C       |
| Maximum Junction Temperature     | 125°C              |

# RECOMMENDED OPERATING CONDITIONS

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, VCCA = VCCD = 4.5 to 5.5 volts and  $T_A = 0$  to  $70^{\circ}$ C, Note 1

| PARAMETER                                                 | CONDITIONS                                                                                                                                                                                                 | MIN         | TYP        | MAX                  | UNITS                |
|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------|----------------------|----------------------|
| Power Dissipation                                         |                                                                                                                                                                                                            |             |            |                      |                      |
| V <sub>CC</sub> (VCCA), (VCCD)                            |                                                                                                                                                                                                            | 4.5         |            | 5.5                  | V                    |
| Supply Current  Read Mode PLLFS Mode Idle Mode Sleep Mode | VCCA, VCCD = 4.5V to 5.5V,  Data Rate = 24 Mbps, C <sub>L</sub> < 15pF All circuits operational  Data separator, OFF Only bias circuits & serial interface ON All circuits OFF, register contents retained |             |            | 80<br>40<br>10<br>40 | mA<br>mA<br>mA<br>μA |
| Digital I/O Specifications                                |                                                                                                                                                                                                            |             |            |                      |                      |
| High level input voltage                                  |                                                                                                                                                                                                            | VCCD - 0.5  |            | VCCD                 | V                    |
| Low level input voltage                                   |                                                                                                                                                                                                            | GNDD        |            | 0.5                  | V                    |
| High level input current                                  | V <sub>IN</sub> = VCC                                                                                                                                                                                      |             |            | 0.5                  | μΑ                   |
| Low level input current                                   | V <sub>IN</sub> = GND                                                                                                                                                                                      |             |            | 0.5                  | μΑ                   |
| High level output voltage                                 | I <sub>OUT</sub>   = 2mA                                                                                                                                                                                   | VCCD - 0.5  |            | VCCD                 | V                    |
| Low level output voltage                                  | II <sub>OUT</sub>   = 2mA                                                                                                                                                                                  |             |            | 0.4                  | V                    |
| High impedance output current                             | @ V <sub>IN</sub> = 100mV & VCC – 100mV                                                                                                                                                                    | -0.5        |            | 0.5                  | μА                   |
| DC Characteristics                                        |                                                                                                                                                                                                            |             |            |                      |                      |
| Differential Input voltage swing                          | On ECL input pins RD & RDB                                                                                                                                                                                 | 0.8         |            | 1.6                  | V <sub>P-P</sub>     |
| Psuedo ECL low level output voltage                       | @ I <sub>OUT</sub> = 3mA DRDB & VCO2CLK pins                                                                                                                                                               | VCCA – 2.05 |            | VCCA – 1.45          | ٧                    |
| Psuedo ECL high level output voltage                      | @ I <sub>OUT</sub> = 3mA DRDB & VCO2CLK pins                                                                                                                                                               | VCCA – 1.7  |            | VCCA – 1.3           | ٧                    |
| Psuedo ECL output swing                                   |                                                                                                                                                                                                            | 0.15        | 0.25       | 0.35                 | V                    |
| Low level input current<br>(Psuedo ECL)                   | Diff V <sub>IN</sub> = 0V & VCC – 0.7V<br>(RD & RDB inputs)                                                                                                                                                | 0.8         | 1.0        | 1.5                  | mA                   |
| High level input current (Psuedo ECL)                     | Diff V <sub>IN</sub> = VCC – 0.7V & 0V<br>(RD & RDB inputs)                                                                                                                                                | 0.8         | 1.0        | 1.5                  | mA                   |
| V <sub>RD/RDB</sub> common mode                           | Note 1                                                                                                                                                                                                     | 1.3         | VCCD – 1.4 | VCCD – 1.1           | V                    |
| RPUMP bias voltage                                        | RPUMP = 7.5 KΩ (1%)                                                                                                                                                                                        | 0.7         | 0.75       | 0.8                  | V                    |
| RVCO bias voltage                                         | $RVCO = 7.9K\Omega (1\%)$                                                                                                                                                                                  | 0.65        | 0.79       | 0.9                  | V                    |

# **ML6013**

# **ELECTRICAL CHARACTERISTICS** (continued)

| PARAMETER                                                                       | CONDITIONS                                                                                                                                                                                                                                        | MIN                 | TYP  | MAX                 | UNITS     |
|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|---------------------|-----------|
| Frequency Synthesizer                                                           |                                                                                                                                                                                                                                                   |                     |      | 2                   | e feet    |
| XTAL or input frequency Parallel resonant type with minimum capacitance loading |                                                                                                                                                                                                                                                   | 5                   |      | 20                  | MHz       |
| M divider register                                                              |                                                                                                                                                                                                                                                   | 1 .                 |      | 127                 | Decimal   |
| N divider register                                                              | `                                                                                                                                                                                                                                                 | 1                   |      | 127                 | Decimal   |
| VCO center frequency<br>dynamic range (f <sub>O</sub> )                         | $\label{eq:measure fH} \begin{aligned} &\text{Measure f}_{\text{H}} @ \text{ VCOIN1} = 0.7 \text{V} \\ &\text{Measure f}_{\text{L}} @ \text{ VCOIN1} = 2.3 \text{V} \\ &\text{Dynamic range} = (f_{\text{H}} - f_{\text{L}})/f_{1} \end{aligned}$ | ±17                 | ±20  |                     | %         |
| VCO gain                                                                        | $\begin{aligned} \omega_{O} &= 2 \times \pi \times f_{O}, \\ K_{VCO} &= \pi \times (f_{1} - f_{2})/100 \text{mV} \\ f_{1} &@ VCOIN1 @ f_{O} + 100 \text{ mV} \\ f_{2} &@ VCOIN1 @ f_{O} - 100 \text{ mV} \end{aligned}$                           | 0.25                | 0.35 | 0.44                | rad/s-V   |
| Pump current resistor                                                           | for setting pump current (±1%)                                                                                                                                                                                                                    |                     | 7.5  |                     | Kohms     |
| Phase detector gain                                                             | or gain $Kd = (I_O \times 48MHz) / (2 \times \pi \times f_O)$<br>$I_O = 0.75V/(2 \times R_{PUMP})$                                                                                                                                                |                     | Kd   | 1.20Kd              | A/rad     |
| PLL loop gain                                                                   | $G_O = 6.3 \times 10^6 / R_{PUMP}$                                                                                                                                                                                                                | 0.70 G <sub>O</sub> | Go   | 1.30 G <sub>O</sub> | A/s x V   |
| PLLFS RMS jitter ± 1 Sigma Note 2                                               |                                                                                                                                                                                                                                                   |                     |      | 600                 | ps        |
| Read Mode and Data Synchro                                                      | onizer                                                                                                                                                                                                                                            |                     |      |                     |           |
| VCO center frequency<br>dynamic range (f <sub>O</sub> )                         | $\label{eq:measure fH}                                   $                                                                                                                                                                                        | ±10                 | ±20  | :                   | %         |
| VCO gain                                                                        | $\begin{aligned} \omega_{O} &= 2 \times \pi \times f_{O}, \\ K_{VCO} &= \pi \times (f_{1} - f_{2})/100 \text{mV} \\ f_{1} &@ \text{VCOIN1} @ f_{O} + 100 \text{ mV} \\ f_{2} &@ \text{VCOIN1} @ f_{O} - 100 \text{ mV} \end{aligned}$             | 0.25                | 0.35 | 0.44                | rad/s – V |
| Phase detector gain                                                             | $Kd = (I_O \times 48MHz) / (2 \times \pi \times f_O)$<br>$I_O = (2 \times 0.75V)/R_{PUMP}$                                                                                                                                                        | 0.80Kd              | Kd   | 1.20Kd              | A/rad     |
| PLL loop gain                                                                   | $G_O = 25.2 \times 10^6 / R_{PUMP}$ (during preamble)                                                                                                                                                                                             | 0.70G <sub>O</sub>  | Go   | 1.30G <sub>O</sub>  | A/s x V   |
| VCO ZPS error                                                                   | ( zero phase start )                                                                                                                                                                                                                              | -0.05T - 2          |      | +0.05T + 2          | ns        |
| 1/4 cell delay accuracy                                                         | relative to T/2                                                                                                                                                                                                                                   |                     |      | ±5                  | %         |
| Decode window centering accuracy                                                | WC4 = 0<br>WC0 - 3 = 1, (Code rate = 48MHz)                                                                                                                                                                                                       |                     |      | ±14                 | %         |
| RD input pulse width                                                            | t <sub>WRD</sub>                                                                                                                                                                                                                                  | 15                  |      | Т                   | ns        |
| RRC duty cycle                                                                  | WG = 0, RG = 1                                                                                                                                                                                                                                    | 35                  |      | 65                  | %         |
| PLLDS RMS jitter, ± 1 Sigma                                                     | WG = 0, RG = 1, (Code rate = 48Mhz)<br>Note 2                                                                                                                                                                                                     |                     |      | 1                   | , ns      |

# **ELECTRICAL CHARACTERISTICS** (continued)

| PARAMETER                     | CONDITIONS         | MIN  | TYP   | MAX | UNITS |
|-------------------------------|--------------------|------|-------|-----|-------|
| Read Mode and Data Synchro    | onizer (continued) |      |       |     | V     |
| RRC to NRZout delay           | t <sub>DNRZ1</sub> |      |       | 5   | ns    |
| RG to valid NRZout delay      | t <sub>DNRZ2</sub> |      | 6TRRC |     | ns    |
| Serial Microprocessor Interfa | ce                 |      |       |     |       |
| Serial clock (SCLK) frequency |                    | 0.01 |       | 20  | MHz   |
| SCLK pulse width              | t <sub>PW</sub>    | 20   |       |     | ns    |
| SCLK to SDATA hold time       | t <sub>HSD</sub>   | 10   |       |     | ns    |
| SDATA to SCLK setup time      | t <sub>SSD</sub>   | 10   |       |     | ns    |
| SENB to SCLK setup time       | t <sub>SSEN</sub>  | 10   |       |     | ns    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2: The ±1 sigma RMS jitter is one standard deviation of the distribution of the edge transition time. The peak-to-peak is twice the value shown.

# **TIMING DIAGRAMS**



Figure 1. Read Mode Timing



Figure 2. Serial Port Timing



# **FUNCTIONAL DESCRIPTION**

The ML6013 is a BiCMOS MOD Read Channel Back-end Processor IC which works in conjunction with the ML6012 MOD Read Channel Front-end Processor to form a complete solution for the next generation of 3.5" Rewritable Magneto-Optical Drives (MOD). It incorporates a full function data synchronizer with a 3:1 operating range and a full function frequency synthesizer with onboard M & N dividers.

The most critical blocks on this chip are the three VCOs, one for the data synchronizer PLL, one for the frequency synthesizer PLL and the third VCO is used to generate the tracking 1/4 cell delay for (2, 7) RLL data synchronization. Careful design considerations have been incorporated to minimize the noise coupling and crosstalk among the VCOs. The highlights of the ML6013 VCO architecture are that it is a fully differential, high speed circuit with built-in switching. It provides a constant amplitude across the frequency span with on-chip timing capacitors. The system noise is highly minimized as the VCO operates at only 2X the data rate.

It provides 40-bits for user programmability of a number of features through a serial microprocessor interface and a bank of internal control registers. The control registers come up in an undetermined state on physical power-up and hence need to be initialized, to setup the ML6013 in a known state, on power-up. The control registers will retain their contents in all the power down modes, until power is physically switched off to the chip. The center frequency of the frequency synthesizer VCO is programmed with a 5-bit current DAC. The program information can be provided by the user, or it can be derived from the M & N information. The VCO control current results from the summation of this DAC based coarse control and PLL based fine control. The center frequency of the data separator VCO is programmed by duplicating the control current in the frequency synthesizer VCO as the coarse control. This leaves only the data rate variation to be fine tuned by the PLL, hence implying lower sensitivity and better jitter performance. The VCO3 period is programmed from a 5-bit current DAC, which is in turn referenced to the VCO2 control current. This will vary the 1/2 cycle of VCO3 for the required window centering programmability.

The ML6013 supports four power down modes for implementation of intelligent power management schemes. An external hardware pin is also provided to implement real time power management. In the sleep mode all sections are powered down except the serial microprocessor interface.

The ML6013 accepts the raw data in a pseudo ECL voltage level, as generated by the ML6012 and provides the synchronized data and clock outputs for the optical disk controller.

#### **VCO ARCHITECTURE**

The most critical circuit blocks in the ML6013 are the three VCOs. The first VCO is used in the frequency synthesizer PLL, the second VCO is used in the data separator PLL and the third VCO is used to generate the tracking 1/4 cell delay for (2, 7)RLL data synchronization.

The VCO architecture is optimized to minimize noise coupling from the digital sections of the chip and also the cross talk among the VCOs. The highlights of the VCO architecture are:

- High speed operation with built-in switching mechanism for optimized performance.
- Fully differential circuit configuration to achieve high level of noise immunity.
- On chip timing capacitors to control accuracy and for better noise immunity.
- Constant amplitude across frequency span.
- Symmetrical waveform (~50% duty cycle).

The operating frequency of the VCO is controlled by the tail current of the VCO which consists of two components — a fixed but programmable current (coarse), generated from a DAC which is controlled by the control register #3 and a variable current generated from the PLL. The coarse setting sets the center frequency of the VCO near the operating frequency and the negative feedback around the PLL is used to tune the VCO into the target operating frequency. To minimize the dependence on process and temperature variations the DAC current is derived using an external 1% resistor  $R_{\rm VCO}$ . The center frequency is given by the equation:

$$f_O = \frac{m+17}{(16 \times R_{VCO} \times C)}$$

where m = 0 to 31 from control register #3

C = internal capacitor

 $R_{VCO} = 7.87 \text{ k}\Omega$ , 1% (recommended)

The architecture of the VCOs is such that they run at 2X the data rate. This reduces the speed requirements of the circuits and also helps in minimizing crosstalk between the VCOs, thus contributing towards overall system noise immunity. The output of the VCO is sent to a frequency doubler to generate the 4X frequency locally which is then divided by 2 or 4 to generate the synchronized 2X and 1X clocks. Zero phase start of the data separator VCO is supported for initial phase alignment.

#### PLL ARCHITECTURE

There are two PLLs implemented to realize the data separation (for data and clock recovery) and frequency synthesis function (required to support a zoned bit recording (ZBR) implementation). Shown below is a block diagram of the PLL which requires a first order loop filter.



Figure 3. Block Diagram of PLL.

To design the PLL response with a well controlled loop gain value, an external 1% resistor ( $R_{PUMP}$ ) is used to set the charge pump current according to the bandgap reference voltage generated on chip. The recommended value for Rpump is  $7.5k\Omega$ . The capacitor in series with the resistor in the loop filter is chosen so that typically it is 10 times the other capacitor. The resistor is chosen to yield a damping factor between 0.5 and 1 for the acquisition performance of the PLL.

# FREQUENCY SYNTHESIZER PLL

In a Zone Bit Recording (ZBR) implementation, the disk is divided into a number of zones and the data rate varies from zone to zone. In order to support a ZBR implementation the appropriate frequencies need to be synthesized. VCO1 is used in the ML6013 frequency synthesizer to generate a clock with frequency f<sub>VCO1</sub>. This is given by the formula:

$$f_{VCO1} = \frac{(M+1) \times f_{XTAL}}{(N+1)}$$

where M and N are 7-bit dividers, programmable through control registers #6, 5, 4. M and N should be at least 1 so that the divide ratio in both the forward and feedback paths are no less than 2, as that 50% duty cycle is guaranteed for the phase compared clocks. In a typical application the users keeps the N at a fixed value and reprograms M from zone to zone to synthesize the required frequency. A 2.5:1 span is required for most applications. The synthesized VCO1 clock is used to derive the 2FCLK clock. The VCO1 clock is also used to train VCO2 PLL during the non-read mode. The charge pump gain can be controlled through the CPG1 bit in control register #0. The default is always 1X gain. The frequency synthesizer PLL bandwidth is relatively low (~10KHz) for jitter performance.

The coarse center frequency of the frequency synthesizer VCO is programmed with a 5-bit current DAC in conjunction with control register #3. This speeds up the frequency acquisition and also minimizes the VCO sensitivity to V<sub>VCOIN1</sub> and improves the jitter performance. The synthesized frequency is tuned using the M & N divider information and the crystal frequency, as given by the equation above.

# PLL LOOP FILTER DESIGN FOR FREQUENCY SYNTHESIZER

To select the components for the loop filter, two parameters,  $\xi$  (damping factor) and  $\omega_n$  (natural frequency) of the loop characteristic need to be specified.

It is desirable to have the damping factor  $\xi$  between 0.5 and 1 to prevent locking to harmonics while maintaining an acceptable lock time. For a high gain, second-order loop this results in minimum noise bandwidth.

The desired natural frequency  $\omega_n$  of the loop is determined by satisfying the acquisition time (1% maximum phase error after phase acquisition) which is less than the minimum track-to-track seek time. This yields a settling time of approximately  $t_S=5/\omega_n$ .

The formula for the filter components are shown in equations (1) and (2).

$$C_1 = \frac{K_O}{(M+1) \omega_0^2}$$
 (1)

$$R = \frac{2\xi\omega_n (M+1)}{K_O}$$
 (2)

where  $K_O = K_D K_{VCO}$  (open loop gain)

The operating frequency  $F_{VCO}$  (code rate) is programmed by M&N registers. Equation (3) shows the programming relationship.

$$F_{VCO} = \frac{(M+1)}{(N+1)} \times F_{XTAL}$$
 (3)

The value of N should be fixed in the above equation and allow only the M to change for desired operating frequency.

#### **Loop Filter Design Example:**

NRZ data rate = 12 to 24 Mbps (1:2 ratio) Code rate,  $F_{VCO}$  = 24 to 48MHz (assumes (2, 7) RLL code)  $F_{XTAL}$  = 20MHz Choose N = 19,  $\Rightarrow$  M = 23 to 47  $K_DK_{VCO}$  = 800 A/S/V

Let the loop damping factor,  $\xi=0.7$  at  $F_{VCO}=48 MHz$  to allow  $\xi$  to rise at lower frequencies. Let  $\omega_n=25 Krad/s$  (relatively low frequency, in the order of tens Krad/s for better jitter performance). This value produces a loop settling time =  $200 \mu s$ .

from eqn. (3) M + 1 = 48from eqn. (1)  $C_1 = 27 \text{nF} \Rightarrow C_2 = C_1/15 = 1.8 \text{nF}$ from eqn. (2)  $R = 2.1 \text{K}\Omega$ 

At  $F_{VCO}$  = 24MHz, M+1 = 24 which yields  $\xi$  = 1.0, and  $\omega_n$  = 35Krad/s.

#### **DATA SEPARATOR PLL**

The center frequency of VCO2 is programmed by duplicating the control current in the VCO1 as the coarse control (control register #3). VCOIN2 thus has to do the fine tuning due to data rate variations (less than several percent), thus implying low sensitivity and good jitter performance. This is an important factor because the data separator PLL has higher bandwidth (of the order of 100KHz) to track the data rate variations and is hence more susceptible to noise induced jitter.

The charge pump has two modes of operation. During the non-read mode, the VCO clock is compared to the frequency synthesizer clock in every cycle, hence the charge pump should operate in the low gain mode (PLLGS = 1). After Read Gate is asserted, VCO clock is compared to the preamble data on every third clock (assuming 3T preamble pattern for (2, 7) RLL code). The charge pump should switch to the high gain mode (PLLGS = 0) to partially compensate for the loss of phase detector gain. This switching is necessary to maintain the damping factor in the PLL during the initial acquisition for guaranteed frequency lock after 24 preamble bytes. After the initial acquisition, the charge pump is switched back into the low gain mode for better jitter and noise performance.

The overall block diagram for the PLL can be described as:



where N = The ratio of the VCO frequency to the input frequency

To select the components for the loop filter, the user needs to consider the following loop requirements:

- 1. Residual phase error at the end of the preamble should be less than 4% of the total synchronization window (i.e.  $\theta_e < 1$ ns for  $F_{VCO} = 48$ MHz or  $T_W = 20.8$ ns). This implies a large loop bandwidth so that it can quickly obtain lock within a predetermined length of the preamble field.
- 2. The lock-in range  $\Delta\omega_L$  must be larger than the expected frequency step change due to variations in disk rotational velocity. In today's technology, the disk rotational velocity can be well controlled within  $\pm 1\%$ .
- 3. The natural frequency  $\omega_n$  and the damping factor  $\xi$  of the loop must be minimized to achieve maximum jitter rejection in the data field. The minimum value for the damping factor  $\xi$  will be 0.5 for adequate stability.

4. Re-lock time to the reference clock (frequency synthesizer) must be less than the minimum track-to-track seek time.

It is generally valid to assume the minimum value of  $\omega_n$  is dominated by the bandwidth needed during preamble from requirement #1. This assumption will be checked in the design example.

The following loop filter design example assumes:

- a. (2, 7) RLL code
- b. The PLL encounters a phase offset instead of a frequency offset of the incoming data at the initial lock acquisition. The zero phase start function minimizes the initial phase offset to  $\pm (0.2T + 2)$ ns where T = synchronization window.

Since the highest data rate yields the minimum amount of time that the PLL has to settle before decoding data, the settling time is calculated based on the highest data rate.

# Loop Filter Design Example:

NRZ data rate = 24MHz
Code rate,  $F_{VCO} = 48MHz$   $N_{MIN} = 3$  (during preamble, highest recorded frequency)  $N_{MAX} = 8$  (lowest recorded frequency)
Preamble length = 24 of 3T (100) pattern  $T_S$  (settling time of PLL) =  $3 \times 24 + 48MHz = 1.5\mu s$ Initial phase error  $\theta_{e,i} = 3ns$ Final phase error (after  $T_S$ )  $\theta_{e,f} < 20\%$  of  $\theta_{e,i}$   $K_O = 3200 \text{ A/S/V}$  during preamble

It is desirable to have the damping factor  $\xi$  between 0.5 and 1 during acquisition. For a high gain, second-order loop this results in minimum noise bandwidth.

Let the loop damping factor  $\xi=0.9$  to allow  $\xi$  to drop at  $N\neq 3$ 

As shown in figure 4, with  $\xi=0.9$ , choosing  $\omega_n T=2.4$  the phase error will be at most 20% of the initial phase error. Since  $T_S=1.5\mu s$ ,  $\omega_n=1.6Mrad/s$ .

If the previous assumption is correct,  $\omega_n$  = 1.6Mrad/s should meet the loop requirements 2 and 4. First, examining requirement #2:

Let the maximum frequency step  $\Delta f = \pm 1\%$  of the preamble frequency  $\Delta f = \pm 0.01 \times 48 MHz + 3 = \pm 160 KHz$  Lock-in range is given by  $\Delta \omega_L = 2\xi \omega_n = 2 \times 0.9 \times 1.6 Mrad/s = 2.88 Mrad/s$ 

Thu,  $\Delta f_L = 458 \text{KHz} > 160 \text{KHz}$  and requirement #2 is met.

User is encouraged to check that  $\omega_n = 1.6 Mrad/s$  during preamble does meet the requirement #4.

Recall the equations for determining the filter components:

$$C_1 = \frac{K_O}{N \times \omega_D^2} \tag{4}$$

$$R = \frac{2\xi\omega_n N}{K_O}$$
 (5)

from eqn. (4)  $C_1 = 417 pF \Rightarrow C_2 = C_1/15 = 28 pF$ from eqn. (2)  $R = 2.7 K\Omega$ 

The above analysis is only shown as an example. The calculated values for filter components are most likely not optimized for all systems using the same data rate, code and preamble.

# 1/4 CELL DELAY & SYNCHRONIZER

The synchronizer circuit aligns the encoded read data pulses to the data separator VCO clock for the external decoder. Each rising edge of the encoded read data (RD) activates the following events:

- It enables the 1/4 cell delay (VCO3 for half of a cycle) to generate a DRDB (delayed read data) pulse. The width of the DRDB pulse can be programmed by changing the tail current of VCO3. In normal operation, VCO3 is biased at the same current level as VCO2 so the half cycle pulse width is equivalent to 1/4 of the NRZ data period.
- 2) The falling edges of DRDB enable the phase detector, which operates in phase only mode during a read operation, so that the rising edges of the DRDB will be phase compared to the rising edges of VCO2 clock. The negative feedback around the PLL eventually aligns the rising edge of the DRDB to the rising edge of the VCO2 clock.

3) The falling edges of DRDB set the output of an internal Data Register (DR) flip-flop to 1, so the following rising edges of the VCO2 clock will clock it into the synchronizer. After the 1 is clocked into the synchronizer, DR is reset to 0 and the following VCO2 clocks will clock in 0's to the synchronizer until the DR is set by another read pulse.

VCO3 period is programmed from a 5-bit current DAC which is in turn referenced to VCO2 control current. This will vary the 1/2 cycle of VCO3 for the required window centering programmability while performing window margin test.

# LOSS OF PHASE/FREQUENCY LOCK DETECTOR

The loss of phase detector will bring the output LFLDB low after the encoded read data (RD) has been missing for a certain number of clock cycles due to surface defects. The internal control registers P1 and P0 determine the number of clock cycles to be used as reference. The loss of frequency detector detects if the VCO2 has locked to the harmonics of the incoming read data (in phase only mode) by comparing the frequency of VCO2 with the frequency of VCO1. The frequency detector guarantees a low output at LFLDB when it sees more than 10.5% difference in the frequency between VCO2 and VCO1 (the closest harmonic frequency that the VCO2 can lock to will be approximately ±12.5% from the operating channel frequency, 2FCLK). To allow margin for frequency offset in the recovery clock (SYNCLK) due to frequency variations, the frequency detector also guarantees no frequency offset detection if the SYNCLK is within ±3.5% of the 2FCLK.



Figure 4. Transient phase error  $\theta_e(t)$  due to a step in phase  $\Delta\theta$ .



Figure 5. Transient phase error  $\theta_e(t)$  due to a step in frequency  $\Delta\omega$ .

#### **READ MODE OPERATION OF THE ML6013**

When Read Gate (RG) is inactive low, the data separator PLL is locked to the VCO1 clock with the phase detector operating in the phase/frequency mode.

When Read Gate (RG) goes active high, (PLLGS should go low as RG goes high) the chip enters the read mode. The internal counter starts counting the number of pulses received on the RD/RDB input. After 8 RD pulses the VCO2 is stopped. VCO2 will restart at the next input transition. The zero phase start circuit eliminates the initial misalignment and speeds up the PLL acquisition. When RG is reasserted (PLLGS should stay high) after VCO2 recovers from the surface defects, zero phase start will be active immediately without counting another 8 RD pulses. When VCO2 restarts, the phase detector is switched to phase only mode with the input connected to DRD (delayed read data). The phase detector gain is also increased by 4X (CPG2 = 1) to ensure that the PLL has enough bandwidth and the right damping factor to lock within 24 preamble bytes. After 24 more RD pulses the PLL acquisition is assumed complete. The phase detector gain is then switched to the low gain mode (1X) for better jitter and noise performance. The phase detector gain will be automatically set when the PLLGS signal is not available from the controller. The 1-bit control "EXT" from the control register determines whether the PLLGS is controlled externally.

The end of the read operation is signalled by Read Gate going inactive low. VCO2 is stopped again and is restarted, synchronized with VCO1. Circuitry is implemented to ensure a glitchless transition of the clock frequencies on the RRC output.

#### **POWER MANAGEMENT**

The ML6013 provides a hardware pin (PDNB) and two bits in control register #7 for multiple levels of power management control.

The major circuit blocks in the ML6013 are the serial interface, VCO1 and frequency synthesizer PLL, VCO2 and data separator PLL, VCO3, synchronizer, bias circuits and I/O circuits. The PDNB pin in conjunction with the 2 bits in control register #7 can be used to selectively turn off a combination of these blocks depending on the mode of operation. This allows the system designer to turn off sections of the chip that are not in use during a particular sequence of events, thus minimizing power dissipation at a micro management level. Table 1 shows these different power down modes and the circuit blocks affected in these different modes. Total typical power dissipation has two components — analog power dissipation which is more or less constant and digital power dissipation which varies with operating data rate.

#### SERIAL MICROPROCESSOR INTERFACE

The serial microprocessor interface consists of a simple three-wire serial port. Data is shifted serially into the ML6013 on the SDATA line on the falling edges of the serial shift clock, SCLK, provided the SENB pin is active (low). The data is shifted in blocks of eight bits with MSBit first. The internal registers are organized in blocks of eight bits, with the three most significant bits denoting the address, followed by the five data bits. This addressing scheme allows for a register bank of eight registers. When the chip is physically powered-up, the control registers come up in an undetermined state and hence they need to be initialized to some preset configuration, so that the behavior of the chip is predictable. The control registers retain their programmed information in all the powerdown modes, except when the chip is physically powered-down. When the SENB pin goes inactive (high), the SDATA and SCLK pins are ignored and the previously shifted information is latched on the rising edge of the SENB, into the appropriate register bank based on the address bits. It is recommended that the SCLK input be kept inactive low when it is in use. The SCLK input is capable of handling speeds up to 20MHz.

Table 1: Power down modes in the ML6013 with typical power dissipation

| POWER DOWN MODE                       | SLEEP | IDLE | PLL  | READ | PDWN | MAX<br>WAKE UP<br>TIME (ms) |
|---------------------------------------|-------|------|------|------|------|-----------------------------|
| PDNB pin                              | high  | high | high | high | low  | -                           |
| PM1, PM0                              | 00    | 01   | 10   | 11   | xx   |                             |
| VCO1 and PLLFS                        | off   | off  | on   | on   | off  | 0.5                         |
| VCO2, PLLDS<br>VCO3 and Synchronizer  | off   | off  | off  | on   | off  | 0.1                         |
| Bias and I/O circuits                 | off   | on   | on   | on   | off  | 0.02                        |
| XTAL Oscillator                       | off   | on   | on   | on   | off  | 100                         |
| Serial Interface                      | on    | on   | on   | on   | on   | 0                           |
| Typical analog power dissipation (mA) | <0.1  | 6    | 14   | 37   | <0.1 | _                           |

# **CONTROL REGISTER DEFINITIONS**

The control register bank consists of eight registers with addresses from 0 through 7. Outlined below are the detailed bit by bit definitions of the control registers 0 through 7.

# **CONTROL REGISTER #0**

Miscellaneous Control

#### MSB

| A2 | A1 | A0 | D4   | D3   | D2 | D1 | D0  |
|----|----|----|------|------|----|----|-----|
| 0  | 0  | 0  | CPG2 | CPG1 | K2 | K1 | EXT |

| EXT = 0 $EXT = 1$    | PLLGS function is controlled internally PLLGS function is controlled externally                                                           |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| K1 = 0<br>K1 = 1     | Disable VCO1<br>VCO1 is enabled                                                                                                           |
| K2 = 0<br>K2 = 1     | Disable VCO2<br>VCO2 is enabled                                                                                                           |
| CPG1 = 0<br>CPG1 = 1 | Frequency synthesizer Phase detector<br>gain is set to 1X<br>Frequency synthesizer Phase detector<br>gain is set to 2X                    |
| CPG2 = 0             | Data separator phase detector gain is set to 2X during preamble acquisition                                                               |
| CPG2 = 1             | Data separator phase detector gain is set to 4X during preamble acquisition and remains at 4X during read mode when EXT = 1 and PLLGS = 0 |

# **CONTROL REGISTER #1**

Loss of Frequency Detection Control

# MSB

| A2 | A1 | A0 | D4   | D3 | D2 | D1  | D0  |
|----|----|----|------|----|----|-----|-----|
| 0  | 0  | 1  | RSVD | P1 | P0 | EFB | EPB |

| EPB = 0<br>EPB = 1 | Disable loss of phase lock detection                                                                                                                                                                     |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EFB = 0 $EFB = 1$  | Enable loss of frequency lock detection<br>Disable loss of frequency lock detection                                                                                                                      |
| P1, P0             | The combination of these two bits programs the number of VCO1 clock cycles that can elapse without RD present, before a loss of phase is detected in the LFLD circuit. This is shown in the table below: |

| P1 | P0 | NUMBER OF VCO1 CYCLES |  |
|----|----|-----------------------|--|
| 0  | 0  | 12                    |  |
| 0  | 1  | 20                    |  |
| 1  | 0  | 22                    |  |
| 1  | 1  | 28                    |  |

# **CONTROL REGISTER #2**

Data separator PLL window centering control

# MSB

| A2 | A1 | A0 | D4  | D3  | D2  | D1  | D0  |
|----|----|----|-----|-----|-----|-----|-----|
| 0  | 1  | 0  | WC4 | WC3 | WC2 | WC1 | WC0 |

| WC4 | WC3 | WC2 | WC1 | WC0 | VALUE        |
|-----|-----|-----|-----|-----|--------------|
| 0   | 0   | 0   | 0   | 0   | -24.0 %      |
| 0   | 0   | 0   | 0   | 1   | -22.4 %      |
| 0   | 0   | 0   | 1   | 0   | -20.8 %      |
| 0   | 0   | 0   | 1   | 1   | -19.2 %      |
| 0   | 0   | 1   | 0   | 0   | -17.6 %      |
| 0   | 0   | 1   | 0   | 1   | -16.0 %      |
| 0   | 0   | 1   | 1   | 0   | -14.4 %      |
| 0   | 0   | 1   | 1   | 1   | -12.8 %      |
| 0   | 1   | 0   | 0   | 0   | -11.2 %      |
| 0   | 1   | 0   | 0   | 1   | -9.6 %       |
| 0   | 1   | 0   | 1   | 0   | -8.0 %       |
| 0   | 1   | 0   | 1   | 1   | -6.4 %       |
| 0   | 1   | 1   | 0   | 0   | -4.8 %       |
| 0   | 1   | 1   | 0   | 1   | -3.2 %       |
| 0   | 1   | 1   | 1   | 0   | -1.6 %       |
| 0   | 1   | 1   | 1   | 1   | 0 % (center) |
| 1   | 0   | 0   | 0   | 0   | +1.6 %       |
| 1   | 0   | 0   | 0   | 1   | +3.2 %       |
| 1   | 0   | 0   | 1   | 0   | +4.8 %       |
| 1   | 0   | 0   | 1   | . 1 | +6.4 %       |
| 1   | 0   | 1   | 0   | 0   | +8.0 %       |
| 1   | 0   | 1   | 0   | 1   | +9.6 %       |
| 1   | 0   | 1   | 1   | 0   | +11.2 %      |
| 1   | 0   | 1   | 1   | 1   | +12.8 %      |
| 1   | 1   | 0   | 0   | 0   | +14.4 %      |
| 1   | 1   | 0   | 0   | 1   | +16.0 %      |
| 1   | 1   | 0   | . 1 | 0   | +17.6 %      |
| 1   | 1   | 0   | 1   | 1   | +19.2 %      |
| 1   | 1   | 1   | 0   | 0   | +20.8 %      |
| 1   | 1   | 1   | 0   | 1   | +22.4 %      |
| 1   | 1   | 1   | 1   | 0   | +24.0 %      |
| 1   | 1   | 1   | 1   | 1   | +25.6 %      |

# **CONTROL REGISTER #3**

VCO Coarse Center Frequency Control

#### MSB

| [ | <b>A2</b> | A1 | A0 | D4  | D3  | D2  | D1  | D0  |
|---|-----------|----|----|-----|-----|-----|-----|-----|
| Γ | 0         | 1  | 1/ | CF4 | CF3 | CF2 | CF1 | CF0 |

| CF4 | CF3 | CF2 | CF1 | CF0 | F <sub>O</sub> MHZ |
|-----|-----|-----|-----|-----|--------------------|
| 0   | 0   | 0   | 0   | 0   | 17 MHz             |
| 0   | 0   | 0   | 0   | 1   | 18 MHz             |
| 0   | 0   | 0   | 1   | 0   | 19 MHz             |
| 0   | 0   | 0   | 1   | 1   | 20 MHz             |
| 0   | 0   | 1   | 0   | 0   | 21 MHz             |
| 0   | 0   | 1   | 0   | 1   | 22 MHz             |
| 0   | 0   | 1   | 1   | 0   | 23 MHz             |
| 0   | 0   | 1   | 1   | 1   | 24 MHz             |
| 0   | 1   | 0   | 0   | 0   | 25 MHz             |
| 0   | 1   | 0   | 0   | 1   | 26 MHz             |
| 0   | 1   | 0   | 1   | 0   | 27 MHz             |
| 0   | 1   | 0   | 1   | 1   | 28 MHz             |
| 0   | 1   | 1   | 0   | 0   | 29 MHz             |
| 0   | 1   | 1   | 0   | 1   | 30 MHz             |
| 0   | 1   | 1   | 1   | 0   | 31 MHz             |
| 0   | 1   | 1   | 1   | 1   | 31 MHz             |
| 1   | 0   | 0   | 0   | 0   | 33 MHz             |
| 1   | 0   | 0   | 0   | 1   | 34 MHz             |
| 1   | 0   | 0   | 1   | 0   | 35 MHz             |
| 1   | 0   | 0   | 1   | 1   | 36 MHz             |
| 1   | 0   | 1   | 0   | 0   | 37 MHz             |
| 1   | 0   | 1   | 0   | 1   | 38 MHz             |
| 1   | 0   | 1   | 1   | 0   | 39 MHz             |
| 1   | 0   | 1   | 1   | 1   | 40 MHz             |
| 1   | 1   | 0   | 0   | 0   | 41 MHz             |
| 1   | 1   | 0   | 0   | 1   | 42 MHz             |
| 1   | - 1 | 0   | 1   | 0   | 43 MHz             |
| 1   | 1   | 0   | 1   | 1   | 44 MHz             |
| 1   | 1   | 1   | 0   | 0   | 45 MHz             |
| 1   | . 1 | 1   | 0   | 1   | 46 MHz             |
| 1   | 1   | 1   | 1   | 0   | 47 MHz             |
| 1   | 1   | 1   | 1   | 1   | 48 MHz             |
|     |     |     |     |     |                    |

# **CONTROL REGISTER #4**

Divide by N Control

# MSB

| A2 | A1 | A0 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|
| 1  | 0  | 0  | N6 | N5 | N4 | N3 | N2 |

# **CONTROL REGISTER #5**

Divide by M Control

#### MSB .

| A2 | A1 | A0 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|
| 1  | 0  | 1  | M6 | M5 | M4 | М3 | M2 |

#### **CONTROL REGISTER #6**

Divide by M & N and endec control

# MSB

| A2 | A1 | A0 | D4   | D3 | D2 | D1 | D0 |
|----|----|----|------|----|----|----|----|
| 1  | 1  | 0  | RSVD | M1 | MO | N1 | N0 |

M & N are given by:

$$M = M6 \times 26 + M5 \times 25 + M4 \times 24 + M3 \times 23 + M2 \times 22 + M1 \times 21 + 1$$

or

$$M = 64 \times M6 + 32 \times M5 + 16 \times M4 + 8 \times M3 + 4 \times M2 + 2 \times M1 + 1$$

and

$$N = N6 \times 26 + N5 \times 25 + N4 \times 24 + N3 \times 23 + N2 \times 22 + N1 \times 21 + 1$$

or

$$N = 64 \times N6 + 32 \times N5 + 16 \times N4 + 8 \times N3 + 4 \times N2 + 2 \times N1 + 1$$

**Note:** The 7-bit M & N values are updated (latched) internally only when the most significant bit (M6 or N6) is written to, irrespective of changes in any other bits.

# **CONTROL REGISTER #7**

Power Down Control

# MSB

| A2 | A1 | A0 | D4   | D3  | D2 | D1  | D0  |
|----|----|----|------|-----|----|-----|-----|
| 1  | 1  | 1  | RSVD | BUF | 0  | PM1 | PM0 |

- BUF = 1 This bit enables the ECL output buffers so that the test signals DRDB and VCO2CLK are made available to the user.
- BUF = 0 This disables the ECL output buffer, thus minimizing power dissipation.
- D2 = 0 Reserved, must be programmed as "0" at all times.

# Bit configuration for power down modes

| PDNB | PM1 | PM0 | MODE  |
|------|-----|-----|-------|
| 1    | 0   | 0   | SLEEP |
| 1    | 0   | 1   | IDLE  |
| 1    | 1   | 0   | PLL   |
| 1    | 1   | 1   | READ  |
| 0    | X   | X   | PDOWN |

Note: PDOWN dissipation is the same as SLEEP mode

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |  |  |
|-------------|-------------------|-------------------|--|--|
| ML6013CH    | 0°C to +70°C      | 32-Pin TQFP (H32) |  |  |



# ML6024

# 16 Mbps Filter/Equalizer for Tape Drives

### GENERAL DESCRIPTION

The ML6024 is a monolithic analog filter/equalizer intended for tape drive read channel applications, capable of handling disk data rates up to 16 Mbps, with an operating power dissipation less than 300mW. Its architecture consists of a continuous type filter based on a transconductor and a high speed parasitic free active integrator, allowing complete independence of the filter response from interconnect parasitics, thus realizing a family of frequency response curves optimized for tape drive read channel equalization, especially to handle the different format and media types, for ensuring backward compatibility. It consists of a programmable 6-pole 2-zero lowpass filter stage, two pairs high-speed drivers, and a serial microprocessor interface. The poles of the transfer function approximate a maximally flat group delay (modified bessel type) response, whereas the symmetric zeros provide the high-frequency boost necessary for equalization. The user can independently program the corner frequency, as well as the slimming level and individual bits for power-down, read/write control, and auto-zero control.

### **FEATURES**

- 6-pole, 2-zero continuous time filter with < -45dB harmonic distortion</p>
- Data transfer rates up to 16 Mbps
- Programmable filter cutoff frequency (4.3:1 range in 64 steps) (f<sub>C</sub> = 2 to 9MHz)
- 32 step programmable pulse slimming equalization, 0 to 10dB boost at f<sub>C</sub>.
- Power-down, auto-zero, R/W modes programmable through the control register
- Lowpass output and differentiated lowpass (bandpass) output provided.
- High speed (up to 20MHz clock) three wire serial microprocessor interface
- Double buffered data latch for synchronous or asynchronous data loading.
- External pin to disable the slimmer
- Available in 20-pin SSOP package.
- Power Dissipation P<sub>OPR</sub> = 300mW, P<sub>DN</sub> = 7.5mW

### **BLOCK DIAGRAM**



# **PIN CONNECTION**

### 20-Pin SSOP



### **TOP VIEW**

# PIN DESCRIPTION

| PIN#           | NAME         | FUNCTION                                                                             | PIN#         | NAME         | FUNCTION                                                                                                |
|----------------|--------------|--------------------------------------------------------------------------------------|--------------|--------------|---------------------------------------------------------------------------------------------------------|
| 1 2            | VOLP<br>VOLM | Normal Lowpass outputs                                                               | 15           | CS           | Control Register Enable. A logical low level allows the SCLK input to                                   |
| 3              | VCC2         | Positive supply for the output drivers                                               |              |              | clock data into the control register via the SDATA input line. A logical high level latches the control |
| 4, 5,<br>9, 11 | GND          | Ground                                                                               |              |              | register contents and issues the information to the appropriate                                         |
| 7              | VINP         | Signal Inputs                                                                        |              |              | circuitry. A TTL input.                                                                                 |
| 8              | VINM         |                                                                                      | 17           | SDATA        | Control Register Data. A TTL input                                                                      |
| 10             | REXT         | A 15K resistor between this pin and ground sets corner frequency                     | 18           | SCLK         | Control Register Clock. Negative edge triggered control register clock                                  |
| 13             | VCC1         | Positive supply                                                                      |              |              | input. A TTL input.                                                                                     |
| 14             | FBST         | Slimmer Enable pin. A high input level allows normal operation of the                | 19<br>20     | VOHM<br>VOHP | Differentiated lowpass outputs                                                                          |
|                |              | filter. A low level input disables the slimmer, resulting in OdB boost. A TTL input. | 6, 12,<br>16 | NC           | No Connects, reserved for future use.                                                                   |

# **TRANSFER FUNCTION**

The transfer function is: (modified Bessel)

$$\frac{\left(1-\frac{k_{SL}\times s^2}{Q_2^2\times \omega_{02}^2}\right)}{\left(\frac{s^2}{\omega_{01}^2}+\frac{s}{Q_1\times \omega_{01}}+1\right)\left(\frac{s^2}{\omega_{02}^2}+\frac{s}{Q_2\times \omega_{02}}+1\right)\left(\frac{s^2}{\omega_{03}^2}+\frac{s}{Q_3\times \omega_{03}}+1\right)}$$

 $\begin{array}{lll} \text{Where:} & s &= j\omega \\ & k_{SL} &= 0 \text{ to } 7.75 \\ & f_{01} &= 1.607 \\ & Q_1 &= 0.51 \\ & f_{02} &= 1.908 \\ & Q_2 &= 1.02 \\ & f_{03} &= 1.692 \\ & Q_3 &= 0.611 \\ & \omega_{01} &= (2\pi \, f_{C}) \, f_{01} \\ & \omega_{02} &= (2\pi \, f_{C}) \, f_{02} \\ & \omega_{03} &= (2\pi \, f_{C}) \, f_{03} \end{array}$ 

 $f_C$  = corner frequency

## ABSOLUTE MAXIMUM RATINGS

| VCC1, VCC26.5 volts                    |
|----------------------------------------|
| VINP, VINM, REXT, CS, SCLK,            |
| SDATA, R/W GND - 0.3V to VCC1 + 0.3V   |
| VOLP, VOLM,                            |
| VOHP, VOHM GND - 0.3V to VCC2 + 0.3V   |
| Input Current per pin ± 25 mA          |
| Package Dissipation                    |
| at Ta = 25°C (Surface Mount) 1.5 Watts |
| Junction Temperature150°C              |
| Storage Temperature                    |

# **OPERATING CONDITIONS**

| VCC1 = VCC2                   | 5 volts ± 10% |
|-------------------------------|---------------|
| VIN = (VINP-VINM)             | 1 Vp-p        |
| Rext                          |               |
| Serial Clock Frequency (SCLK) | < 25 MHz      |
| AC Coupling Capacitors        |               |

## **ELECTRICAL CHARACHTERISTICS**

The following specifications apply over the recommended operating conditions, unless otherwise stated. Please refer to the application/test setup digram: (Note 1)

VCC1 = VCC2 = 5V  $\pm$  10%, T<sub>A</sub> = 0°C to 70°C, Rext = 15k $\Omega$ 

VIN = (VINP – VINM) = 1 V<sub>P-P</sub> sinewave input VOL = (VOLP – VOLM) and VOH = (VOHP – VOHM)

Input and Output coupling capacitors =  $0.47\mu F$  RB1 =  $750\Omega$  (pins 1 & 2), RB2 =  $750\Omega$  (pins 19 & 20)

 $RL = 1000\Omega$  (1000) and CL = 50 (50) pF on pins 1 (19) and 2 (20)

Serial Clock Frequency = 20 MHz, Power Down, Read/Write bits = 0, Auto Zero = 1

Digital timing measured at 1.4V midpoint

Input control signals from 10% - 90% of VCC1 with  $(t_r = t_f) < 5$  ns.

| SYMBOL                 | PARAMETER                  | CONDITIONS      | MIN | TYP | MAX  | UNITS |  |
|------------------------|----------------------------|-----------------|-----|-----|------|-------|--|
| DC CHARA               | CTERISTICS                 |                 |     | ·   |      | L     |  |
| lcc                    | VCC Supply Current         | RB1 = RB2 = INF |     | 60  | 77   | mA    |  |
| lpd                    | Standby Current            | VIN = 0         |     | 1.5 | 1.75 | mA    |  |
| DIGITAL IN             | NPUT CHARACTERISTICS (SCLI | (, SDATA, CS)   |     |     |      |       |  |
| VIL                    | Low Voltage                |                 |     |     | 0.8  | V     |  |
| VIH                    | High Voltage               |                 | 2.2 |     |      | V     |  |
| пΗ                     | High Current               |                 | ,   |     | 1.0  | μА    |  |
| IIL                    | Low Current                |                 |     |     | -1.0 | μА    |  |
| CIN                    | Input Capacitance          |                 |     | 5   |      | pF    |  |
| DIGITAL TI             | IMING CHARACTERISTICS (SC  | LK, SDATA, CS)  |     |     |      |       |  |
| t <sub>PW</sub> -CS    | Width of CS, High/Low      |                 | 25  |     |      | ns    |  |
| t <sub>SU</sub> -SDATA | SDATA Setup time to SCLK   |                 | 15  |     |      | ns    |  |
| t <sub>H</sub> -SDATA  | SDATA Hold Time            |                 | 5   |     |      | ns    |  |
| t <sub>SU</sub> -CS    | CS Setup Time to SCLK      |                 | 15  |     |      | ns    |  |
| t <sub>H</sub> -CS     | CS Hold Time to SCLK       |                 | 0   |     |      | ns    |  |
| t <sub>PH</sub> -SCLK  | SCLK Pulse Width           |                 | 20  | 7   |      | ns    |  |
| t <sub>H</sub> -SCLK   | CS Inactive to SCLK Active |                 | 125 |     |      | ns    |  |

# **ELECTRICAL CHARACHTERISTICS**

| SYMBOL  | PARAMETER                                                         | CONDITIONS                                                                                                       | MIN                                     | TYP.                                   | MAX                                     | UNITS                            |
|---------|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----------------------------------------|----------------------------------------|-----------------------------------------|----------------------------------|
| EQUALIZ | ER (NORMAL AND LOWPASS C                                          | OUTPUT)                                                                                                          |                                         |                                        |                                         |                                  |
| AG      | Absolute Gain                                                     | S0-S4 = 0, F0-F5 = 0 at 0.5MHz                                                                                   | -1.5                                    | -0.5                                   | 0.5                                     | dB                               |
| CF      | Cutoff Frequency, $-3dB \pm 1.5$<br>( $f_{ref} = 0.5MHz$ )        | S0-S4 = 0, (no slimming) F5 F4 F3 F2 F1 F0 (f <sub>C</sub> ) 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 1 0               | 8.1<br>7.69<br>7.36<br>6.75             | 9.0<br>8.55<br>8.18<br>7.5             | 9.9<br>9.4<br>9.0<br>8.25               | MHz<br>MHz<br>MHz<br>MHz         |
|         |                                                                   | 0 0 1 0 0 0<br>0 1 0 0 0 0<br>1 0 0 0 0 0<br>1 1 1 1                                                             | 5.79<br>4.50<br>3.11<br>1.88            | 6.43<br>5.0<br>3.46<br>2.09            | 7.07<br>5.50<br>3.80<br>2.30            | MHz<br>MHz<br>MHz<br>MHz         |
| SL      | Slimming Level<br>(Gain at CF Referred to AG,<br>Vout = 1Vp-p     | F0-F5 = 0; at CF<br>S4 S3 S2 S1 S0<br>0 0 0 0 1<br>0 0 0 1 0<br>0 0 1 0 0<br>0 1 0 0 0<br>1 0 0 0 0<br>1 1 1 1 1 | -0.4<br>0.1<br>1.1<br>2.8<br>5.4<br>8.9 | 0.6<br>1.1<br>2.1<br>3.8<br>6.4<br>9.9 | 1.6<br>2.1<br>3.1<br>4.8<br>7.4<br>10.9 | dB<br>dB<br>dB<br>dB<br>dB<br>dB |
| GD      | Diff Group Delay                                                  | $0.3f \le f \le f_C$ , F0-F5 = 0, Note 2                                                                         |                                         |                                        | ±5                                      | %                                |
| HD      | Harmonic Distortion<br>Second and Third related<br>to Fundamental | F0-F5 = 0,<br>Vout = 1.5Vp-p, Fin = 6.0MHz<br>S0-S4 = 0 (no slimming)<br>S0-S4 = 1 (full slimming)               |                                         |                                        | -45<br>-40                              | dB<br>dB                         |
| ICN     | Idle Channel Noise<br>(VIN = 0, DC – 78MHz)                       | F0-F5 = 0, VOLP<br>S0-S4 = 0 (no slimming)<br>S0-S4 = 1 (full slimming)                                          |                                         |                                        | 2<br>6                                  | mVrms<br>mVrms                   |
| DR      | Dynamic Range<br>(Signal/(Noise + Distor))<br>Signal = 1Vp-p      | F0-F5 = 0, Fin = 6.0MHz<br>S0-S4 = 0 (no slimming)<br>S0-S4 = 1 (full slimming)                                  |                                         |                                        | -41<br>-35                              | dB<br>dB                         |
| PSRR    | Power Supply Rejection                                            | 100mVp-p sinewave on Vcc<br>F0-F5 = 0, S0-S4 = 0, Vin = 0<br>Fin = 1.0MHz<br>Fin = 40MHz                         |                                         | 40<br>30                               |                                         | dB<br>dB                         |
| DELP HI | Phase Shift between LP and HP Output                              | All F's and S's = 0<br>Vin = 1Vp-p, Fin = 6.0MHz                                                                 | 87.5                                    | 90                                     | 92.5                                    | Degree                           |
| ANALOG  |                                                                   |                                                                                                                  |                                         |                                        |                                         | *                                |
| VIP     | Input Signal Monotonicity                                         | All F's and S's = 0, (VINP - VINM)<br>Fin = 6.0MHz                                                               |                                         | 1                                      | 2                                       | Vp-p                             |
| RID     | Differential Input Resistance                                     | VIN = 100mVp-p at 4.5MHz                                                                                         | 1.6                                     | 2                                      | 2.5                                     | Kohms                            |
| CID     | Differential Input Capacitance                                    | VIN = 100mVp-p at 4.5MHz                                                                                         | ·                                       | 5                                      |                                         | pF                               |
| ZIC     | Common-mode<br>Input Impedence                                    |                                                                                                                  |                                         | 1                                      |                                         | Kohms                            |
| VOS     | Output Offset Voltage                                             | Differential VOLP or VOHP Auto Zero ON (S0-S4 = 0 or 1) Auto Zero OFF (S0-S4 = 0) Auto Zero OFF (S0-S4 = 1)      |                                         |                                        | ±10<br>±400<br>±400                     | mV<br>mV<br>mV                   |

# **ELECTRICAL CHARACHTERISTICS**

| SYMBOL          | PARAMETER                         | CONDITIONS                                         | MIN        | TYP. | MAX      | UNITS    |
|-----------------|-----------------------------------|----------------------------------------------------|------------|------|----------|----------|
| ANALOG          | (Continued)                       |                                                    |            |      |          |          |
| ROD             | Output Resistance                 | Differential VIN = 0; at 4.5MHz                    |            | 5    |          | Ω        |
| COD             | Output Capacitance                | Differential VIN = 0; at 4.5MHz                    |            | 8    |          | pF       |
| ROC             | Output Resistance<br>Common Mode  | Common mode<br>VIN = 0; at 4.5MHz                  | *          | 5    |          | Ω        |
| COC             | Output Capacitance<br>Common Mode | Common mode<br>VIN = 0; at 4.5MHz                  |            | 15   |          | pF       |
| CLSE            | Load Capacitance                  | VOLP; RB1 = $750\Omega$<br>VOHP; RB2 = $750\Omega$ |            |      | 50<br>50 | pF<br>pF |
| RLSE            | Load Resistance                   | VOLP<br>VOHP                                       | 400<br>400 |      |          | Ω<br>Ω   |
| RLOZ            | Input Resistance                  | Diff; PD and/or RW bit = 1                         |            |      | 350      | Ω        |
| I <sub>OB</sub> | Output Buffer Bias Current        | VOLP or VOHP, VOLM or VOHM                         | 1          | 1.4  |          | mA       |
| losc            | Short Circuit Output Current      | VOLP or VOHP, VOLM or VOHM                         |            | 44   | 60       | · mA     |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2: Tested only at max f<sub>C</sub> setting, however this parameter is guaranteed by characterization over entire range.

## **FUNCTIONAL DESCRIPTION**

#### INTRODUCTION

Many of the high-frequency continuous-time filters have principally utilized a basic integrator consisting of a transconductance stage driving a passive integrating capacitor. These approaches are susceptible to frequency response variations due to the parasitic capacitances associated with the parasitic-sensitive output nodes of the integrator. This type of transconductance stage also often has low open-circuit voltage gain, resulting in limited practical Q range in the filter. The use of an active parasitic-insensitive integrator, has generally been avoided in these filters because of the additional excess phase that the amplifier contributes.

The ML6024 is a continuous-time filter based on a transconductor and a high-speed parasitic free active integrator, allowing complete independence of the filter response from interconnect parasitics and a very wide range of realizable filter Q. A unique approach to cancelling the excess phase contributed by the hi-speed amplifier allows this filter to achieve reproducible responses at 9.0MHz filter bandwidth. This active integrator incorporates a novel technique for setting the transconductance Gm value as a function of an external precision resistor, independent of temperature and supply, in conjunction with a trim technique to adjust capacitor process tolerances, thus eliminating the need for an on-chip PLL for tuning.

The ML6024 filter consists of a 6<sup>th</sup> order Bessel low-pass and a 2nd order cosine equalizer stage. It is made up of three biquads with lowpass and bandpass outputs. Both outputs of the last stage are available with matched group-delay characteristics. The corner frequency is digitally programmable to 64 values over a 4 to 1 range, through

the serial microprocessor interface. This is accomplished internally by changing the integrating capacitor value. Slimming equalization is done by digitally programming two real-symmetric zeroes, through the serial microprocessor interface. This boosts the high frequency response in 32 steps from 0 to 10 dB. The slimmer can also be disabled through an external pin.

In a typical application, the ML6024 is used together with a pulse detector such as the ML541, ML4041 or the ML8464, making up a section of the AGC loop. Thus, the output of the AGC amplifier is AC coupled to the ML6024 input and the output of the ML6024 is AC coupled not only to the rectifier input thus closing the AGC loop, but also to the pulse detector input. The ML6024 provides two sets of fully balanced outputs. The lowpass outputs and the differentiated lowpass outputs. The ML6024 input and output common mode voltage biases are generated onchip. The ML6024 consists of an input common bias circuit, a programmable continuous type equalizer filter with normal and differentiated lowpass outputs, followed by output buffers, and a high speed serial microprocessor interface. The ML6024 processes only differential input signals, common mode inputs are rejected. The output should also be taken differentially in order to obtain the best performance.

#### INPUT COMMON MODE

The input common mode bias consists of two resistors as shown in the block diagram, and a buffer which biases the center point with a well defined voltage required by the internal circuitry. These resistors are 1000 Ohms each and together with the external coupling capacitor define the lower corner frequency of the transfer function.

#### **EQUALIZER FILTER**

The filter transfer function is composed of a second order numerator and a sixth order denominator. The low frequency attenuation is set internally to 0dB. The numerator realizes two zeros symmetrical to the imaginary axis, one in the left and the other in the right half plane. The location of the zeros is programmable. This realizes a digitally programmable pulse slimming function in order to overcome intersymbol interference and thus contribute to increasing bit density. The slimming level is controlled by 5 bits in the control register, thus providing 32 different choices between 0 to 10 dB. The denominator approximately realizes a maximally flat group delay (Bessel) function with a digitally programmable corner frequency controlled by 6 bits in the control register, thus providing 64 different cutoff frequencies. (Table 2)

#### SLIMMING LEVEL

The slimming levels generated by the slimming bits are shown below. There are 5 bits of control, S0 - S4. The typical gain of the equalizer at the cutoff frequency is shown in the table below. The gain at  $f_c$  in dB is also given by the formula :

Gain (dB) =  $20 \times \text{Log} (0.707 \times (1 + 0.06868 \times \text{K}))$ 

where K = 0, 1, ... 31

### **CUTOFF FREQUENCY**

There are 6 bits in the control register that controls the position of the cutoff frequency, F0 - F5. The typical values of the cutoff (-3dB) frequency are shown in the table below for the case when S0 - S4=0 (no slimming). There are a total of 64 frequencies available from 9.0MHz down to 2.09MHz. Bits F1 - F5 will select one of 32 frequency settings in a monotonic fashion. Bit F0 is used to shift the whole frequency setting range by 5% lower than each of the 32 settings given by F1 - F5. This offers a scheme to increase the effective resolution of the cutoff frequency programmability. This feature is specially useful in the higher frequency range, where the granularity is coarse.

For example:

By setting F0 = 0,

Cutoff frequency = 9.0MHz with F5 - F1 = 00000 and

Cutoff frequency = 8.18MHz with F5 - F1 = 00001, the next consecutive setting.

Frequency delta between consecutive settings = .81MHz or about 9% of 9.0MHz.

By setting F0 = 1, we can shift the consecutive cutoff frequency settings as follows:

Cutoff frequency = 9.0MHz with (F5 - F1, F0) = (00000, 0)

Cutoff frequency = 8.55MHz with (F5 - F1, F0) = (00000, 1) Delta = 0.45MHz

TABLE 1: TABLE OF SLIMMING LEVEL PROGRAMMING VALUES

| <b>S4</b> | <b>S</b> 3 | <b>S2</b> | <b>S1</b> | SO | K  | GAIN AT<br>f <sub>C</sub> (dB) | STEPS<br>(dB) |
|-----------|------------|-----------|-----------|----|----|--------------------------------|---------------|
| 0         | 0          | 0         | 0         | 0  | 0  | - 3.0                          | (ub)          |
| 0         | 0          | 0         | 0         | 1  | 1  | - 2.4                          | 0.6           |
| 0         | 0          |           | 1         | 0  | 2  |                                | 0.5           |
|           |            |           |           |    |    | - 1.9                          |               |
| 0         | 0          | 0         | 1         | 1  | 3  | - 1.4                          | 0.5           |
| 0         | 0          | 1         | 0         | 0  | 4  | - 0.9                          | 0.5           |
| 0         | 0          | 1         | 0         | 1  | 5  | - 0.4                          | 0.5           |
| 0         | 0          | 1         | 1         | 0  | 6  | - 0.0                          | 0.4           |
| 0         | 0          | 1         | 1         | 1  | 7  | 0.4                            | 0.4           |
| 0         | 1          | 0         | 0         | 0  | 8  | 0.8                            | 0.4           |
| 0         | 1          | 0         | 0         | 11 | 9  | 1.2                            | 0.4           |
| 0         | 1          | 0         | 1         | 0  | 10 | 1.5                            | 0.3           |
| 0         | 1          | 0         | 1         | 1  | 11 | 1.9                            | 0.4           |
| 0         | 1          | 1         | 0         | 0  | 12 | 2.2                            | 0.3           |
| 0         | 1          | . 1       | 0         | 1  | 13 | 2.5                            | 0.3           |
| , 0       | 11         | 1         | 1         | 0  | 14 | 2.8                            | 0.3           |
| 0         | 1          | 1         | 1         | 1  | 15 | 3.1                            | 0.3           |
| 1         | 0          | 0         | 0         | 0  | 16 | 3.4                            | 0.3           |
| 1         | 0          | 0         | 0         | 1  | 17 | 3.7                            | 0.3           |
| 1         | 0          | 0         | 1         | 0  | 18 | 4.0                            | 0.3           |
| 1         | 0          | 0         | 1         | 1  | 19 | 4.2                            | 0.2           |
| 1         | 0          | 1         | 0         | 0  | 20 | 4.5                            | 0.3           |
| 1         | 0          | 1         | 0         | 1  | 21 | 4.7                            | 0.2           |
| 1         | 0          | 1         | 1         | 0  | 22 | 5.0                            | 0.3           |
| 1         | 0          | 1         | 1         | 1  | 23 | 5.2                            | 0.2           |
| 1         | 1          | 0         | 0         | 0  | 24 | 5.4                            | 0.2           |
| 1         | 1          | 0         | 0         | 1  | 25 | 5.7                            | 0.3           |
| 1         | 1          | 0         | 1         | 0  | 26 | 5.9                            | 0.2           |
| 1         | 1          | 0         | 1         | 1  | 27 | 6.1                            | 0.2           |
| 1         | 1          | 1         | 0         | 0  | 28 | 6.3                            | 0.2           |
| 1         | 1          | 1         | 0         | 1  | 29 | 6.5                            | 0.2           |
| 1         | 1          | 1         | 1         | 0  | 30 | 6.7                            | 0.2           |
| 1         | 1          | 1         | 1         | 1  | 31 | . 6.9                          | 0.2           |
|           |            |           |           |    |    |                                |               |

Cutoff frequency = 8.18MHz with (F5 - F1, F0) = (00001, 0) Delta = 0.37MHz

Hence the frequency delta between consecutive settings is lower, thus giving higher resolution.

In the table 2 below, the cutoff frequencies are shown as two columns depending on the F0 bit being zero or one. The monotonicity is guaranteed within the individual frequency columns, however because of the limitations of the 5% frequency circuitry, the monotonicity between the two columns cannot be guaranteed. This is especially significant at the lower end of the frequency range, where the difference in frequencies between the two column settings becomes very close (< 1%). Further tuning of the cutoff frequency down to the 1 to 10% range can be achieved by modifying the value of the external resistor

from its ideal 15k $\Omega$  value by 1 to 10%, which shifts the whole response. Larger changes are not recommended for proper operation of the filter. The corner frequency is given by the formula outlined below :

$$f_C = \left(\frac{13.5 \times (1 - F0 \times 0.05)}{\left[1 + 0.1 \times INT(N/2)\right]} \times \frac{10 k\Omega}{Rext}\right) MHz$$

INT = Integer

### **OUTPUT BUFFER**

The output buffer is the final stage of the ML6024 for both the normal and differentiated outputs. This is a fully differential buffer with unity gain. Only 1.4 mA of sinking current is provided on chip. More drive can be obtained by connecting external resistors to ground. The common mode output voltage is typically 2V.

#### SERIAL MICROPROCESSOR INTERFACE

The serial microprocessor interface consists of a simple three-wire serial port. It consists of a fourteen bit serial shift register with a double bufferred latch for synchronous and asynchronous loading. A timing diagram and the control word definition are shown below. The 14-bit data word present on the SDATA line is serially shifted into the register on falling edges of the serial shift clock, SCLK, provided the  $\overline{CS}$  pin is active (logical zero). F0 should be shifted in first, and F13 (the auto-zero bit) shifted in last as shown below. When the  $\overline{CS}$  pin is inactive (logical one), SDATA and SCLK are ignored, and the previously shifted information is latched at the rising edge of CS becoming inactive (logical one). It is reccommended that the SCLK input be kept inactive low till such time when it is in use. The SCLK input can run up to speeds of 25 MHz. The Autozero function, if enabled, minimizes the offsets at the filter outputs to 20mV.

TABLE 2: TABLE OF CUTOFF FREQUENCY PROGRAMMING VALUES IN MHZ

|   |   | F3 | F2 | F1 | N  | f <sub>C</sub> with<br>F0 = 0 | N          | f <sub>C</sub> with<br>F0 = 1 |
|---|---|----|----|----|----|-------------------------------|------------|-------------------------------|
| 0 | 0 | 0  | 0  | 0  | 0  | 9.0                           |            |                               |
| 0 | 0 | 0  | 0  | 0  |    |                               | 1          | 8.55                          |
| 0 | 0 | 0  | 0  | 1  | 2  | 8.18                          |            |                               |
| 0 | 0 | 0  | 0  | 1  |    |                               | 3          | 7.77                          |
| 0 | 0 | 0  | 1  | 0  | 4  | 7.50                          |            |                               |
| 0 | 0 | 0  | 1  | 0  |    |                               | 5          | 7.13                          |
| 0 | 0 | 0  | 1  | 1  | 6  | 6.92                          |            |                               |
| 0 | 0 | 0  | 1  | 1  |    |                               | 7          | 6.57                          |
| 0 | 0 | 1  | 0  | 0  | 8  | 6.43                          |            |                               |
| 0 | 0 | 1  | 0  | 0  |    |                               | 9          | 6.11                          |
| 0 | 0 | 1  | 0  | 1  | 10 | 6.0                           |            |                               |
| 0 | 0 | 1  | 0  | 1  |    |                               | 11         | 5.70                          |
| 0 | 0 | 1  | 1  | 0  | 12 | 5.63                          |            |                               |
| 0 | 0 | 1  | 1  | 0  |    |                               | 13         | 5.35                          |
| 0 | 0 | 1  | 1  | 1  | 14 | 5.29                          |            |                               |
| 0 | 0 | 1  | 1  | 1  |    |                               | 15         | 5.03                          |
| 0 | 1 | 0  | 0  | 0  | 16 | 5.0                           |            |                               |
| 0 | 1 | 0  | 0  | 0  |    |                               | 1 <i>7</i> | 4.75                          |
| 0 | 1 | 0  | 0  | 1  | 18 | 4.74                          |            |                               |
| 0 | 1 | 0  | 0  | 1  |    |                               | 19         | 4.50                          |
| 0 | 1 | 0  | 1  | 0  | 20 | 4.50                          |            |                               |
| 0 | 1 | 0  | 1  | 1  | 22 | 4.29                          |            |                               |
| 0 | 1 | 0  | 1  | 0  |    |                               | 21         | 4.27                          |
| 0 | 1 | 1  | 0  | 0  | 24 | 4.09                          |            |                               |
| 0 | 1 | 0  | 1  | 1  |    |                               | 23         | 4.07                          |
| 0 | 1 | 1  | 0  | 1  | 26 | 3.91                          |            |                               |
| 0 | 1 | 1  | 0  | 0  |    |                               | 25         | 3.89                          |
| 0 | 1 | 1  | 1  | 0  | 28 | 3.75                          |            |                               |
| 0 | 1 | 1  | 0  | 1  |    |                               | 27         | 3.71                          |
| 0 | 1 | 1  | 1  | 1  | 30 | 3.60                          |            |                               |
| 0 | 1 | 1  | 1  | 0  |    |                               | 29         | 3.56                          |
| 1 | 0 | 0  | 0  | 0  | 32 | 3.46                          |            |                               |

| F5  | F4 | F3 | F2 | F1  | N  | f <sub>C</sub> with<br>F0 = 0 | z  | f <sub>C</sub> with<br>F0 = 1 |
|-----|----|----|----|-----|----|-------------------------------|----|-------------------------------|
| 0   | 1  | 1  | 1  | 1   |    |                               | 31 | 3.42                          |
| 1   | 0  | 0  | 0  | 1   | 34 | 3.33                          |    |                               |
| 1   | 0  | 0  | 0  | 0   |    |                               | 33 | 3.29                          |
| 1   | 0  | 0  | 1  | . 0 | 36 | 3.21                          |    |                               |
| 1   | 0  | 0  | 0  | 1   |    |                               | 35 | 3.17                          |
| 1   | 0  | 0  | 1  | 1   | 38 | 3.11                          |    |                               |
| 1   | 0  | 0  | 1  | 0   |    |                               | 37 | 3.05                          |
| 1   | 0  | 1  | 0  | 0   | 40 | 3.0                           |    |                               |
| 1   | 0  | 0  | 1  | 1   |    |                               | 39 | 2.95                          |
| 1   | 0  | 1  | 0  | 1   | 42 | 2.9                           |    |                               |
| 1   | 0  | 1  | 0  | 0   |    |                               | 41 | 2.85                          |
| 1   | 0  | 1  | 1  | 0   | 44 | 2.81                          |    |                               |
| 1   | 0  | 1  | 0  | 1   |    |                               | 43 | 2.76                          |
| 1   | 0  | 1  | 1  | 1   | 46 | 2.73                          |    |                               |
| 1   | 0  | 1  | 1  | 0   |    | Section 1                     | 45 | 2.67                          |
| 1   | 1  | 0  | O  | 0   | 48 | 2.65                          |    |                               |
| _1_ | 0  | 1  | 1  | 1   |    |                               | 47 | 2.59                          |
| _1_ | 1  | 0  | 0  | 1   | 50 | 2.57                          |    |                               |
| _1  | 1  | 0  | 0  | 0   |    |                               | 49 | 2.51                          |
| _1  | 1  | 0  | 1  | 0   | 52 | 2.50                          |    |                               |
| _1_ | 1  | 0  | 0  | 1   |    |                               | 51 | 2.44                          |
| 1   | 1  | 0  | 1  | 1   | 54 | 2.43                          |    |                               |
| 1   | 1  | 0  | 1  | 0   |    |                               | 53 | 2.38                          |
| _1  | 1  | 1  | 0  | 0   | 56 | 2.37                          |    |                               |
| 1   | 1  | 1  | 0  | 0   |    |                               | 55 | 2.31                          |
| 1   | 1  | 1  | 0  | 1   | 58 | 2.31                          |    |                               |
| 1   | 1  | 1  | 0  | 0   |    |                               | 57 | 2.25                          |
| 1   | 1  | 1  | 1  | 0   | 60 | 2.25                          |    |                               |
| _1_ | 1  | 1  | 0  | 1   |    |                               | 59 | 2.19                          |
| 1   | 1  | 1  | 1  | 1   | 62 | 2.19                          |    |                               |
| 1   | 1  | 1  | 1  | 0   |    |                               | 61 | 2.14                          |
| 1   | 1  | 1  | 1  | 1   |    |                               | 63 | 2.08                          |
|     |    |    |    |     |    |                               |    |                               |

**Note:** N is the decimal value of the cutoff frequency bits (F5 - F0), in the control

# **TIMING DIAGRAM**



Figure 1.

# **CONTROL REGISTER DEFINITION**

| END | F   | 13 | F12    | F11 | <b>S4</b> | <b>S</b> 3 | <b>S2</b>                           | <b>S1</b> | SO                 | F5 | F4   | F3    | F2    | F1    | F0 | START |
|-----|-----|----|--------|-----|-----------|------------|-------------------------------------|-----------|--------------------|----|------|-------|-------|-------|----|-------|
|     |     | ΑZ | PD     | R/W | SL        | IMMI       | NG CO                               | ONTR      | OL                 |    | FREQ | UENC. | Y CON | NTROL |    |       |
|     | AZ  | Au | toZero |     |           |            |                                     |           | activated          |    |      |       |       | -     |    |       |
|     | PD  | Po | wer Do | own |           | 1 = Chi    | p is in p                           | ower do   | nactive<br>own mod | le |      |       |       |       |    |       |
|     | ₹⁄W | Re | ad/Wri | te  |           | 1 = Wri    | p is tully<br>te data i<br>d data r |           | ea up              |    |      |       |       |       |    |       |



Decoupling capacitors need to be very close to the chip, to prevent oscillations.

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |  |  |
|-------------|-------------------|-------------------|--|--|
| ML6024CR    | 0°C to 70°C       | 20-Pin SSOP (R20) |  |  |



# 24 Mbps Read Channel Filter/Equalizer

# **GENERAL DESCRIPTION**

The ML6025 is a monolithic analog filter/equalizer intended for hard disk drive read channel applications, capable of handling disk data rates upto 24Mbits/s, with an operating power dissipation of less than 300mW. Its architecture consists of a continuous type filter based on a transconductor and a high speed parasitic free active integrator, allowing complete independence of the filter response from interconnect parasitics, thus realizing a family of frequency response curves optimized for disk drive read channel equalization. It consists of a programmable 6-pole 2-zero lowpass filter stage, two pairs of high-speed drivers, and a serial microprocessor interface. The poles of the transfer function approximate a maximally flat group delay (Bessel) response, whereas the symmetric zeros provide the high-frequency boost necessary for pulse slimming. The cutoff frequency range is determined by Rext, which is inversely proportional to the frequency. The user can independently adjust both the corner frequency, as well as the slimming level. The desired frequency response is programmed by a 14-bit serial input data stream. The auto-zero circuitry, if enabled, reduces the output offsets to less than 20mV. External control for disabling the slimmer during servo sections is also provided. The ML6025 is well suited for constant density recording systems (Zoned-bit recording) as well as for constant data rate systems.

### **FEATURES**

- 6-pole, 2-zero continuous time filter with < -45dB harmonic distortion
- Disk Data rates up to 24Mbit/s
- Programmable filter cutoff frequency (4.3:1 range in 64 steps) (f<sub>C</sub> = 3.13 to 13.5MHz)
- 32 step programmable pulse slimming equalization, 0 to 10dB boost at f<sub>C</sub>.
- Power-down, Auto-zero, R/W modes programmable through the Control Register
- Lowpass output and Differentiated Lowpass (Bandpass) output provided.
- High speed (up to 25MHz clock) three wire serial microprocessor interface
- Double buffered data latch for synchronous or asynchronous data loading.
- Available in 20-pin SSOP package.
- Power Dissipation  $P_{opr} = 300 \text{mW}$ ,  $P_{dn} = 7.5 \text{mW}$

# **BLOCK DIAGRAM**



# **PIN CONNECTION**

## 20-Pin SSOP



# PIN DESCRIPTION

| PIN            | NAME         | FUNCTION                                                                                  | PIN          | NAME  | FUNCTION                                                                                                |
|----------------|--------------|-------------------------------------------------------------------------------------------|--------------|-------|---------------------------------------------------------------------------------------------------------|
| 1 2            | VOLP<br>VOLM | Normal Lowpass outputs                                                                    | 15           | CS    | Control Register Enable. A logical low level allows the SCLK input to                                   |
| 3              | VCC2         | Positive supply for the output drivers                                                    |              |       | clock data into the control register via the SDATA input line. A logical high level latches the control |
| 4, 5,<br>9, 11 | GND          | Ground                                                                                    |              |       | register contents and issues the information to the appropriate                                         |
| 7              | VINP         | Signal Inputs                                                                             |              |       | circuitry. A TTL input                                                                                  |
| 8              | VINM         | ,                                                                                         | 17           | SDATA | Control Register Data. A TTL input                                                                      |
| 10             | REXT         | A 10K resistor between this pin and ground sets the filters corner frequency              | 18           | SCLK  | Control Register Clock. Negative<br>edge triggerred control register<br>clock input. A TTL input        |
| 13             | VCC1         | Positive supply                                                                           | 19           | VOHM  | Differentiated lowpass outputs                                                                          |
| 14             | FBST         | Slimmer Enable pin. A high input                                                          | 20           | VOHP  |                                                                                                         |
| .,             | . 23.        | level allows normal operation of the<br>filter. A low level input disables the<br>slimmer | 6, 12,<br>16 | NC    | No Connects, reserved for future use                                                                    |

# TRANSFER FUNCTION

The transfer function is: (modified Bessel)

$$\frac{\left(1-\frac{k_{SL}\times s^2}{Q_2^2\times \omega_{02}^2}\right)}{\left(\frac{s^2}{\omega_{01}^2}+\frac{s}{Q_1\times \omega_{01}}+1\right)\left(\frac{s^2}{\omega_{02}^2}+\frac{s}{Q_2\times \omega_{02}}+1\right)\left(\frac{s^2}{\omega_{03}^2}+\frac{s}{Q_3\times \omega_{03}}+1\right)}$$

Where:  $\begin{array}{lll} s & = j\omega \\ k_{SL} & = 0 \text{ to } 7.75 \\ f_{01} & = 1.607 \\ Q_1 & = 0.51 \\ f_{02} & = 1.908 \\ Q_2 & = 1.02 \\ f_{03} & = 1.692 \\ Q_3 & = 0.611 \\ \omega_{01} & = (2\pi \, f_C) \, f_{01} \\ \omega_{02} & = (2\pi \, f_C) \, f_{02} \\ \omega_{03} & = (2\pi \, f_C) \, f_{03} \\ f_C & = \text{corner frequency} \end{array}$ 

### **ABSOLUTE MAXIMUM RATINGS**

| VCC1, VCC2                             |
|----------------------------------------|
| VINP, VINM, REXT, CS, SCLK,            |
| SDATA, R/W GND – 0.3V to VCC1 + 0.3V   |
| VOLP, VOLM,                            |
| VOHP, VOHM GND – 0.3V to VCC2 + 0.3V   |
| Input Current per pin ± 25 mA          |
| Package Dissipation                    |
| at Ta = 25°C (Surface Mount) 1.5 Watts |
| Junction Temperature 150°C             |
| Storage Temperature65°C to 150°C       |

# **OPERATING CONDITIONS**

| VCC1 = VCC2                   | 5 volts ± 10% |
|-------------------------------|---------------|
| VIN = (VINP-VINM)             | 1 Vp-p        |
| Rext                          | 10 Kohms      |
| Serial Clock Frequency (SCLK) | < 25 MHz      |
| AC Coupling Capacitors        |               |

# **ELECTRICAL CHARACHTERISTICS**

The following specifications apply over the recommended operating conditions, unless otherwise stated. Please refer to the application/test setup digram:

 $VCC1 = VCC2 = 5 \text{ volt} \pm 10\%$ ,  $Ta = 0^{\circ}C$  to  $70^{\circ}C$ , Rext = 10 Kohms

VIN = (VINP – VINM) = 1 Vp-p sinewave input VOL = (VOLP – VOLM) and VOH = (VOHP – VOHM)

Input and Output coupling capacitors =  $0.47\mu F$  RB1 = 750 ohms (pins 1 & 2), RB2 = 750 ohms (pins 19 & 20)

RL = 1000 (1000) ohms and CL = 50 (50) pF on pins 1 (19) and 2 (20)

Serial Clock Frequency = 20 MHz, Power Down, Read/Write bits = 0, Auto Zero = 1 Digital timing measured at 1.4V midpoint

Input control signals from 10% - 90% of VCC1 with  $(t_r = t_f) < 5$  ns.

| SYMBOL                 | PARAMETER                  | CONDITIONS      | MIN                                    | TYP. | MAX  | UNITS                                   |
|------------------------|----------------------------|-----------------|----------------------------------------|------|------|-----------------------------------------|
| DC CHARA               | CTERISTICS                 | *               | ······································ |      | -    |                                         |
| l <sub>CC</sub>        | VCC Supply Current         | RB1 = RB2 = INF |                                        | 60   | 77   | mA                                      |
| lpd                    | Standby Current            | VIN = 0         |                                        | 1.5  | 1.75 | mA                                      |
| DIGITAL IN             | NPUT CHARACTERISTICS (SCLI | (, SDATA, CS)   |                                        |      |      | *************************************** |
| VIL                    | Low Voltage                |                 |                                        |      | 0.8  | V                                       |
| VIH                    | High Voltage               |                 | 2.2                                    |      | ,    | V                                       |
| шн                     | High Current               |                 |                                        |      | 1.0  | μΑ                                      |
| IIL TO                 | Low Current                |                 |                                        |      | -1.0 | μА                                      |
| CIN                    | Input Capacitance          |                 |                                        | . 5  |      | pF                                      |
| DIGITAL TI             | MING CHARACTERISTICS (SC   | LK, SDATA, CS)  |                                        |      |      |                                         |
| t <sub>PW</sub> -CS    | Width of CS, High/Low      |                 | 25                                     |      |      | ns                                      |
| t <sub>SU</sub> -SDATA | SDATA Setup time to SCLK   |                 | 15                                     |      |      | ns                                      |
| t <sub>H</sub> -SDATA  | SDATA Hold Time            |                 | 5                                      |      |      | ns                                      |
| t <sub>SU</sub> -CS    | CS Setup Time to SCLK      |                 | 15                                     |      |      | ns                                      |
| t <sub>H</sub> -CS     | CS Hold Time to SCLK       |                 | 0                                      |      |      | ns                                      |
| t <sub>PH</sub> -SCLK  | SCLK Pulse Width           |                 | 20                                     |      |      | ns                                      |
| t <sub>H</sub> -SCLK   | CS Inactive to SCLK Active |                 | 125                                    |      |      | ns                                      |

# ML6025

# **ELECTRICAL CHARACHTERISTICS**

| SYMBOL  | PARAMETER                                                         | CONDITIONS                                                                                                                       | MIN                                                              | TYP.                                                             | MAX                                                               | UNITS                                                |  |
|---------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------|--|
| EQUALIZ | ER (NORMAL AND LOWPASS C                                          | OUTPUT)                                                                                                                          |                                                                  |                                                                  |                                                                   |                                                      |  |
| AG      | Absolute Gain                                                     | S0-S4 = 0, F0-F5 = 0 at 0.5MHz                                                                                                   | -1.5                                                             | -0.5                                                             | 0.5                                                               | dB                                                   |  |
| CF      | Cutoff Frequency, –3dB ±1.5<br>(f <sub>ref</sub> = 0.5MHz)        | S0-S4 = 0, (no slimming) F5 F4 F3 F2 F1 F0 (f <sub>C</sub> ) 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 1 0 0 0 0 0 1 0 0 0 1 0 0 0 1 0 0 0 0 | 12.15<br>11.54<br>11.04<br>10.13<br>8.68<br>6.75<br>4.67<br>2.82 | 13.50<br>12.82<br>12.27<br>11.25<br>9.64<br>7.50<br>5.19<br>3.13 | 14.85<br>14.10<br>13.50<br>12.38<br>10.60<br>8.25<br>5.71<br>3.44 | MHz<br>MHz<br>MHz<br>MHz<br>MHz<br>MHz<br>MHz<br>MHz |  |
| SL      | Slimming Level<br>(Gain at CF Referred to AG,<br>Vout = 1Vp-p     | F0-F5 = 0; at CF S4 S3 S2 S1 S0 0 0 0 0 1 0 0 0 1 0 0 0 1 0 0 1 0 0 0 0                                                          | -0.4<br>0.1<br>1.1<br>2.8<br>5.4<br>8.9                          | 0.6<br>1.1<br>2.1<br>3.8<br>6.4<br>9.9                           | 1.6<br>2.1<br>3.1<br>4.8<br>7.4<br>10.9                           | dB<br>dB<br>dB<br>dB<br>dB                           |  |
| GD      | Diff Group Delay                                                  | $0.3f \le f \le f_C$ , $F0-F5 = 0$ , Note 2                                                                                      |                                                                  |                                                                  | ±5                                                                | %                                                    |  |
| HD      | Harmonic Distortion<br>Second and Third related<br>to Fundamental | F0-F5 = 0,<br>Vout = 1.5Vp-p, Fin = 9.0MHz<br>S0-S4 = 0 (no slimming)<br>S0-S4 = 1 (full slimming), Note 1                       |                                                                  |                                                                  | -45<br>-40                                                        | dB<br>dB                                             |  |
| ICN     | Idle Channel Noise<br>(VIN = 0, DC – 78MHz)                       | F0-F5 = 0, VOLP<br>S0-S4 = 0 (no slimming)<br>S0-S4 = 1 (full slimming), Note 1                                                  |                                                                  |                                                                  | 2 6                                                               | mVrms<br>mVrms                                       |  |
| DR      | Dynamic Range<br>(Signal/(Noise + Distor))<br>Signal = 1Vp-p      | F0-F5 = 0, Fin = 9.0MHz<br>S0-S4 = 0 (no slimming)<br>S0-S4 = 1 (full slimming), Note 1                                          |                                                                  |                                                                  | -41<br>-35                                                        | dB<br>dB                                             |  |
| PSRR    | Power Supply Rejection                                            | 100mVp-p sinewave on Vcc<br>F0-F5 = 0, S0-S4 = 0, Vin = 0<br>Fin = 1.0MHz<br>Fin = 40MHz                                         |                                                                  | 40<br>30                                                         |                                                                   | dB<br>dB                                             |  |
| DELP HI | Phase Shift between LP and HP Output                              | All F's and S's = 0<br>Vin = $1Vp-p$ , Fin = $9.0MHz$                                                                            | 87.5                                                             | 90                                                               | 92.5                                                              | Degree                                               |  |
| ANALOG  | <del> </del>                                                      |                                                                                                                                  |                                                                  |                                                                  |                                                                   | · ·                                                  |  |
| VIP     | Input Signal Monotonicity                                         | All F's and S's = 0, (VINP - VINM)<br>Fin = 9.0MHz                                                                               |                                                                  | 1                                                                | 2                                                                 | Vp-p                                                 |  |
| RID     | Differential Input Resistance                                     | VIN = 100mVp-p at 6.7MHz                                                                                                         | 1.6                                                              | 2                                                                | 2.5                                                               | Kohms                                                |  |
| CID     | Differential Input Capacitance                                    | VIN = 100mVp-p at 6.7MHz                                                                                                         |                                                                  | 5                                                                |                                                                   | pF                                                   |  |
| ZIC     | Common-mode<br>Input Impedence                                    |                                                                                                                                  |                                                                  | 1                                                                |                                                                   | Kohms                                                |  |
| VOS     | Output Offset Voltage                                             | Differential VOLP or VOHP<br>Auto Zero ON (S0-S4 = 0 or 1)<br>Auto Zero OFF (S0-S4 = 0)<br>Auto Zero OFF (S0-S4 = 1)             |                                                                  |                                                                  | ±10<br>±400<br>±400                                               | mV<br>mV<br>mV                                       |  |

### **ELECTRICAL CHARACHTERISTICS**

| SYMBOL          | PARAMETER                         | CONDITIONS                                   | MIN        | TYP. | MAX      | UNITS        |
|-----------------|-----------------------------------|----------------------------------------------|------------|------|----------|--------------|
| ANALOG          | (Continued)                       |                                              |            |      |          |              |
| ROD             | Output Resistance                 | Differential VIN = 0; at 6.7MHz              |            | 5    |          | Ohms         |
| COD             | Output Capacitance                | Differential VIN = 0; at 6.7 MHz             |            | 8    |          | pF           |
| ROC             | Output Resistance<br>Common Mode  | Common mode<br>VIN = 0; at 6.7MHz            |            | 5    |          | Ohms         |
| COC             | Output Capacitance<br>Common Mode | Common mode<br>VIN = 0; at 6.7MHz            |            | 15   |          | pF           |
| CLSE            | Load Capacitance                  | VOLP; RB1 = 750 ohms<br>VOHP; RB2 = 750 ohms |            |      | 50<br>50 | pF<br>pF     |
| RLSE            | Load Resistance                   | VOLP<br>VOHP                                 | 400<br>400 |      |          | Ohms<br>Ohms |
| RLOZ            | Input Resistance                  | Diff; PD and/or RW bit = 1                   |            |      | 350      | Ohms         |
| I <sub>OB</sub> | Output Buffer Bias Current        | VOLP or VOHP, VOLM or VOHM                   | 1          | 1.4  |          | mA           |
| losc            | Short Circuit Output Current      | VOLP or VOHP, VOLM or VOHM                   |            | 44   | 60       | mA           |

Note 1: These parameters are guaranteed by characterization only.

Note 2: Tested only at max fc setting, however this parameter is guaranteed by characterization over entire range.

### **FUNCTIONAL DESCRIPTION**

#### INTRODUCTION

Many of the high-frequency continuous-time filters have principally utilized a basic integrator consisting of a transconductance stage driving a passive integrating capacitor. These approaches are susceptible to frequency response variations due to the parasitic capacitances associated with the parasitic-sensitive output nodes of the integrator. This type of transconductance stage also often has low open-circuit voltage gain, resulting in limited practical Q range in the filter. The use of an active parasitic-insensitive integrator, has generally been avoided in these filters because of the additional excess phase that the amplifier contributes.

The ML6025 is a continuous-time filter based on a transconductor and a high-speed parasitic free active integrator, allowing complete independence of the filter response from interconnect parasitics and a very wide range of realizable filter Q. A unique approach to cancelling the excess phase contributed by the hi-speed amplifier allows this filter to achieve reproducible responses at 13.5 MHz filter bandwidth. This active integrator incorporates a novel technique for setting the transconductance Gm value as a function of an external precision resistor, independent of temperature and supply, in conjunction with a technique to adjust capacitor process tolerances, thus eliminating the need for an on-chip PLL for tuning.

The ML6025 filter consists of a 6<sup>th</sup> order Bessel low-pass and a 2nd order cosine equalizer stage. It is made up of three biquads with lowpass and bandpass outputs. Both outputs of the last stage are available with matched group-delay characteristics. The corner frequency is digitally programmable to 64 values over a 4 to 1 range, through

the serial microprocessor interface. This is accomplished internally by changing the integrating capacitor value. Slimming equalization is done by digitally programming two real-symmetric zeroes, through the serial microprocessor interface. This boosts the high frequency response in 32 steps from 0 to 10 dB. The slimmer can also be disabled through an external pin.

In a typical application, the ML6025 is used together with a pulse detector such as the ML541, ML4041 or the ML8464, making up a section of the AGC loop. Thus, the output of the AGC amplifier is AC coupled to the ML6025 input and the output of the ML6025 is AC coupled not only to the rectifier input thus closing the AGC loop, but also to the pulse detector input. The ML6025 provides two sets of fully balanced outputs. The lowpass outputs and the differentiated lowpass outputs. The ML6025 input and output common mode voltage biases are generated onchip. The ML6025 consists of an input common bias circuit, a programmable continuous type equalizer filter with normal and differentiated lowpass outputs, followed by output buffers, and a high speed serial microprocessor interface. The ML6025 processes only differential input signals, common mode inputs are rejected. The output should also be taken differentially in order to obtain the best performance.

### **INPUT COMMON MODE**

The input common mode bias consists of two resistors as shown in the block diagram, and a buffer which biases the center point with a well defined voltage required by the internal circuitry. These resistors are 1000 Ohms each and together with the external coupling capacitor define the lower corner frequency of the transfer function.



#### **EQUALIZER FILTER**

The filter transfer function is composed of a second order numerator and a sixth order denominator. The low frequency attenuation is set internally to 0dB. The numerator realizes two zeros symmetrical to the imaginary axis, one in the left and the other in the right half plane. The location of the zeros is programmable. This realizes a digitally programmable pulse slimming function in order to overcome intersymbol interference and thus contribute to increasing bit density. The slimming level is controlled by 5 bits in the control register, thus providing 32 different choices between 0 to 10 dB. The denominator approximately realizes a maximally flat group delay (Bessel) function with a digitally programmable corner frequency controlled by 6 bits in the control register, thus providing 64 different cutoff frequencies. (Table 2)

#### SLIMMING LEVEL

The slimming levels generated by the slimming bits are shown below. There are 5 bits of control, S0 - S4. The typical gain of the equalizer at the cutoff frequency is shown in the table below. The gain at  $f_c$  in dB is also given by the formula:

Gain (dB) =  $20 \times \text{Log} (0.707 \times (1 + 0.06868 \times K))$ 

### **CUTOFF FREQUENCY**

where K = 0, 1, ... 31

There are 6 bits in the control register that controls the position of the cutoff frequency, F0 - F5. The typical values of the cutoff (-3dB) frequency are shown in the table below for the case when S0 - S4=0 (no slimming). There are a total of 64 frequencies available from 13.5MHz down to 3.13MHz. Bits F1 - F5 will select one of 32 frequency settings in a monotonic fashion. Bit F0 is used to shift the whole frequency setting range by 5% lower than each of the 32 settings given by F1 - F5. This offers a scheme to increase the effective resolution of the cutoff frequency programmability. This feature is specially useful in the higher frequency range, where the granularity is coarse.

For example:

By setting F0 = 0,

Cutoff frequency = 13.50 MHz with F5 - F1 = 00000 and

Cutoff frequency = 12.27 MHz with F5 - F1 = 00001, the next consecutive setting.

Frequency delta between consecutive settings = 1.23 MHz or about 9% of 13.50 MHz.

By setting F0 = 1, we can shift the consecutive cutoff frequency settings as follows:

Cutoff frequency = 13.50 MHz with (F5 - F1, F0) = (00000, 0)

Cutoff frequency = 12.82 MHz with (F5 - F1, F0) = (00000, 1) Delta = 0.68 MHz

TABLE 1: TABLE OF SLIMMING LEVEL PROGRAMMING VALUES

|           |            |           |           |    |    | GAIN AT             | STEPS |
|-----------|------------|-----------|-----------|----|----|---------------------|-------|
| <b>S4</b> | <b>S</b> 3 | <b>S2</b> | <b>S1</b> | SO | K  | f <sub>C</sub> (dB) | (dB)  |
| 0         | 0          | 0         | . 0       | 0  | 0  | - 3.0               |       |
| 0         | 0          | 0         | 0         | 1  | 1  | - 2.4               | 0.6   |
| 0         | 0          | 0         | 1         | 0  | 2  | - 1.9               | 0.5   |
| 0         | 0          | 0         | 1         | 1  | 3  | - 1.4               | 0.5   |
| . 0       | 0          | 1         | 0         | 0  | 4  | - 0.9               | 0.5   |
| 0         | 0          | 1         | 0         | 1  | 5  | - 0.4               | 0.5   |
| 0         | 0          | 1         | 1         | 0  | 6  | - 0.0               | 0.4   |
| 0         | 0          | 1         | 1         | 1  | 7  | 0.4                 | 0.4   |
| 0         | 1          | 0         | 0         | 0  | 8  | 0.8                 | 0.4   |
| 0         | 1          | 0         | 0         | 1  | 9  | 1.2                 | 0.4   |
| 0         | 1          | 0         | 1         | 0  | 10 | 1.5                 | 0.3   |
| 0         | 1          | 0         | 1         | 1  | 11 | 1.9                 | 0.4   |
| 0         | 1          | 1         | 0         | 0  | 12 | 2.2                 | 0.3   |
| 0         | 1          | 1         | 0         | 1  | 13 | 2.5                 | 0.3   |
| 0         | 1          | 1         | 1         | 0  | 14 | 2.8                 | 0.3   |
| 0         | 1          | 1         | 1         | 1  | 15 | 3.1                 | 0.3   |
| 1         | 0          | 0         | 0         | 0  | 16 | 3.4                 | 0.3   |
| 1         | 0          | 0         | 0         | 1  | 17 | 3.7                 | 0.3   |
| 1         | 0          | 0         | 1.        | 0  | 18 | 4.0                 | 0.3   |
| 1         | 0          | 0         | 1         | 1  | 19 | 4.2                 | 0.2   |
| 1         | 0          | 1         | 0         | 0  | 20 | 4.5                 | 0.3   |
| 1         | 0          | 1         | 0         | 1  | 21 | 4.7                 | 0.2   |
| 1         | 0          | 1         | 1         | 0  | 22 | 5.0                 | 0.3   |
| 1         | 0          | 1         | 1         | 1  | 23 | 5.2                 | 0.2   |
| 1         | 1          | 0         | 0         | 0  | 24 | 5.4                 | 0.2   |
| 1         | 1          | 0         | 0         | 1  | 25 | 5.7                 | 0.3   |
| 1         | 1          | 0         | 1         | 0  | 26 | 5.9                 | 0.2   |
| 1         | 1          | 0         | 1         | 1  | 27 | 6.1                 | 0.2   |
| 1         | 1          | 1         | 0         | 0  | 28 | 6.3                 | 0.2   |
| - 1       | 1          | 1         | 0         | 1  | 29 | 6.5                 | 0.2   |
| 1         | 1          | 1         | 1         | 0  | 30 | 6.7                 | 0.2   |
| 1         | 1          | 1         | 1         | 1  | 31 | 6.9                 | 0.2   |
|           |            |           |           |    |    |                     |       |

Cutoff frequency = 12.27 MHz with (F5 - F1, F0) = (00001, 0) Delta = 0.55 MHz

Hence the frequency delta between consecutive settings is lower, thus giving higher resolution.

In the table 2 below, the cutoff frequencies are shown as two columns depending on the F0 bit being zero or one. The monotonicity is guaranteed within the individual frequency columns, however because of the limitations of the 5% frequency circuitry, the monotonicity between the two columns cannot be guaranteed. This is especially significant at the lower end of the frequency range, where the difference in frequencies between the two column settings becomes very close (< 1%). Further tuning of the cutoff frequency down to the 1 to 10% range can be

achieved by modifying the value of the external resistor from its ideal 10 Kohms value by 1 to 10%, which shifts the whole response. Larger changes are not recommended for proper operation of the filter. The corner frequency is given by the formula outlined below:

$$f_C = \left(\frac{13.5 \times (1 - F0 \times 0.05)}{\left[1 + 0.1 \times INT(N/2)\right]} \times \frac{10Kohms}{Rext}\right) MHz$$

#### **OUTPUT BUFFER**

The output buffer is the final stage of the ML6025 for both the normal and differentiated outputs. This is a fully differential buffer with unity gain. Only 1.4 mA of sinking current is provided on chip. More drive can be obtained by connecting external resistors to ground. The common mode output voltage is typically 2V.

# SERIAL MICROPROCESSOR INTERFACE

The serial microprocessor interface consists of a simple three-wire serial port. It consists of a fourteen bit serial shift register with a double bufferred latch for synchronous and asynchronous loading. A timing diagram and the control word definition are shown below. The 14-bit data word present on the SDATA line is serially shifted into the register on falling edges of the serial shift clock, SCLK, provided the CS pin is active (logical zero). F0 should be shifted in first, and F13 (the auto-zero bit) shifted in last as shown below. When the  $\overline{CS}$  pin is inactive (logical one), SDATA and SCLK are ignored, and the previously shifted information is latched at the rising edge of CS becoming inactive (logical one). It is reccommended that the SCLK input be kept inactive low till such time when it is in use. The SCLK input can run upto speeds of 25 MHz. The Autozero function, if enabled, minimizes the offsets at the filter outputs to 20mV.

TABLE 2: TABLE OF CUTOFF FREQUENCY PROGRAMMING VALUES IN MHZ

| F5 | F4  | F3 | F2 | F1  | Z  | f <sub>C</sub> with<br>F0 = 0 | N  | f <sub>C</sub> with<br>F0 = 1 |
|----|-----|----|----|-----|----|-------------------------------|----|-------------------------------|
| 0  | 0   | 0  | 0  | 0   | 0  | 13.5                          |    |                               |
| 0  | 0   | 0  | 0  | 0   |    | -                             | 1  | 12.82                         |
| 0  | 0   | 0  | 0  | 1   | 2  | 12.27                         |    |                               |
| 0  | 0   | 0  | 0  | 1   |    |                               | 3  | 11.66                         |
| 0  | 0   | 0  | 1  | 0   | 4  | 11.25                         |    |                               |
| 0  | 0   | 0  | 1  | 0   |    |                               | 5  | 10.69                         |
| 0  | 0   | 0  | 1  | 1   | 6  | 10.38                         |    |                               |
| 0  | 0   | 0  | 1  | 1   |    |                               | 7  | 9.87                          |
| 0  | 0   | 1  | 0  | 0   | 8  | 9.64                          |    |                               |
| 0  | 0   | 1  | 0  | 0   |    |                               | 9  | 9.16                          |
| 0  | 0   | 1  | 0  | 1   | 10 | 9.0                           |    |                               |
| 0  | 0   | 1  | 0  | 1   |    |                               | 11 | 8.55                          |
| 0  | 0   | 1  | 1  | 0   | 12 | 8.44                          |    |                               |
| 0  | 0   | 1  | 1  | 0   |    |                               | 13 | 8.02                          |
| 0  | 0   | 1  | 1  | 1   | 14 | 7.94                          |    |                               |
| 0  | 0   | 1  | 1  | 1   |    |                               | 15 | 7.54                          |
| 0  | 1   | 0  | 0  | 0   | 16 | 7.50                          |    |                               |
| 0  | 1   | 0  | 0  | 0   |    |                               | 17 | 7.13                          |
| 0  | 1   | 0  | 0  | 1   | 18 | 7.11                          |    |                               |
| 0  | 1   | 0  | 0  | 1   |    |                               | 19 | 6.75                          |
| 0  | 1   | 0  | 1  | 0   | 20 | 6.75                          |    |                               |
| 0  | 1   | 0  | 1  | . 1 | 22 | 6.43                          |    |                               |
| 0  | 1   | 0  | 1  | 0   |    |                               | 21 | 6.41                          |
| 0  | 1   | 1  | 0  | 0   | 24 | 6.14                          |    |                               |
| 0  | 1   | 0  | 1  | 1   |    |                               | 23 | 6.11                          |
| 0  | 1   | 1  | 0  | 1   | 26 | 5.87                          |    |                               |
| 0  | 1   | 1  | 0  | 0   |    |                               | 25 | 5.83                          |
| 0  | 1   | 1  | 1  | 0   | 28 | 5.63                          |    |                               |
| 0  | 1   | 1  | 0  | 1   |    |                               | 27 | 5.58                          |
| 0  | 1   | 1  | 1  | 1   | 30 | 5.40                          |    |                               |
| 0  | 1   | 1  | 1  | 0   |    |                               | 29 | 5.34                          |
| 1  | 0 . | 0  | 0  | 0   | 32 | 5.19                          |    |                               |

| F5  | F4  | F3 | F2 | F1  | N  | f <sub>C</sub> with<br>F0 = 0 | N  | f <sub>C</sub> with<br>F0 = 1 |
|-----|-----|----|----|-----|----|-------------------------------|----|-------------------------------|
| 0   | 1   | 1  | 1  | - 1 |    |                               | 31 | 5.13                          |
| 1   | 0   | 0  | 0  | 1   | 34 | 5.00                          |    |                               |
| 1   | 0   | 0  | 0  | 0   |    |                               | 33 | 4.93                          |
| 1   | 0   | 0  | 1  | 0   | 36 | 4.82                          |    |                               |
| 1   | 0   | 0  | 0  | 1   |    |                               | 35 | 4.75                          |
| 1   | 0   | 0  | 1  | 1   | 38 | 4.66                          |    |                               |
| 1   | 0   | 0  | 1  | 0   |    |                               | 37 | 4.58                          |
| 1   | 0   | 1  | 0  | 0   | 40 | 4.50                          |    |                               |
| 1   | . 0 | 0  | 1  | 1_  |    |                               | 39 | 4.42                          |
| _1  | 0   | 1  | 0  | 1   | 42 | 4.35                          |    |                               |
| 1   | 0   | 1  | 0  | 0   |    |                               | 41 | 4.28                          |
| 1   | 0   | 1  | 1  | 0   | 44 | 4.22                          |    |                               |
| 1   | 0   | 1  | 0  | 1   |    |                               | 43 | 4.14                          |
| 1   | 0   | 1  | 1  | 1   | 46 | 4.09                          |    |                               |
| _1_ | 0   | 1  | 1  | 0   |    |                               | 45 | 4.01                          |
| _1  | 1   | 0  | 0  | 0   | 48 | 3.97                          |    |                               |
| _1  | 0   | 1  | 1  | 1   |    |                               | 47 | 3.89                          |
| 1   | 1   | 0  | 0  | 1   | 50 | 3.86                          |    |                               |
| _1  | 1   | 0  | 0  | 0   |    |                               | 49 | 3.77                          |
| 1   | 1   | 0  | 1  | 0   | 52 | 3.75                          |    |                               |
| 1   | 1   | 0  | 0  | 1   |    | **                            | 51 | 3.66                          |
| 1   | 1   | 0  | 1  | 1_  | 54 | 3.65                          |    |                               |
| 1   | 1   | 0  | 1  | 0   |    |                               | 53 | 3.56                          |
| 1   | 1   | 1  | 0  | 0   | 56 | 3.55                          |    |                               |
| 1   | 1   | 1  | 0  | 0   |    |                               | 55 | 3.47                          |
| 1   | 1   | 1  | 0  | 1   | 58 | 3.46                          |    |                               |
| 1   | 1   | 1  | 0  | 0   |    |                               | 57 | 3.38                          |
| 1   | 1   | 1  | 1  | 0   | 60 | 3.38                          |    |                               |
| 1   | 1   | 1  | 0  | 1   |    |                               | 59 | 3.29                          |
| 1   | 1   | 1  | 1  | 1   | 62 | 3.29                          |    |                               |
| 1   | 1   | 1  | 1  | 0   |    |                               | 61 | 3.21                          |
| 1   | 1   | 1  | 1  | 1   |    |                               | 63 | 3.13                          |

N is the decimal value of the cutoff frequency bits (F5 - F0), in the control register



# **TIMING DIAGRAM**



Figure 1.

# **CONTROL REGISTER DEFINITION**

| END |     | F13 | F12     | F11 | S4 | <b>S</b> 3                                                       | <b>S2</b>             | <b>S1</b> | SO | F5 | F4   | F3    | F2    | F1    | F0 | START |
|-----|-----|-----|---------|-----|----|------------------------------------------------------------------|-----------------------|-----------|----|----|------|-------|-------|-------|----|-------|
|     |     | ΑZ  | PD      | Ī⁄W | SL | IMMI                                                             | NG CC                 | ONTRO     | )L |    | FREQ | JENC. | Y CON | NTROL |    |       |
|     | ΑZ  | A   | utoZero |     |    | 1 = Autozero circuitry activated 0 = Autozero circuitry inactive |                       |           |    |    |      |       |       |       |    |       |
|     | PD  | Po  | ower Do | own |    | 1 = Chip is in power down more 0 = Chip is fully powered up      |                       |           | le |    |      |       |       |       |    |       |
|     | ₹∕W | R   | ead/Wri | te  |    |                                                                  | te data r<br>d data n |           | •  |    |      |       |       |       |    |       |



Decoupling capacitors need to be very close to the chip, to prevent oscillations.



### Filter Response (Lowpass Output)

Shown are the ML6025 filter response at three different cutoff frequency ( $f_c$ ) settings. Setting 1 = 3.13 MHz, 2 = 6.75 MHz and 3 = 13.5 MHz. At each of the  $f_c$  settings, the filter response is shown with no slimming (A) and with full slimming (B) activated.



### ML6025 Filter/Equalizer group Delay Tracking

Shown are the curves to demonstrate group delay tracking between the lowpass ( $V_{OL}$ ) and bandpass ( $V_{OH}$ ) outputs, at an  $f_c$  of 13.5 MHz, with no slimming activated (A) and full slimming activated (B). It can be seen that the group delay tracking between the lowpass and bandpass outputs is well within 1 ns.



#### Filter Response (Bandpass Output)

Shown are the ML6025 filter response at three different cutoff frequency ( $f_c$ ) settings. Setting 1 = 3.13 MHz, 2 = 6.75 MHz and 3 = 13.5 MHz. At each of the  $f_c$  settings, the filter response is shown with no slimming (A) and with full slimming (B) activated.



# Phase Difference between Lowpass and Bandpass Outputs

Shown is the delta in the phase between the lowpass and bandpass outputs. Ideally the bandpass output should be –90°. The curve shows that this is within 1° for a frequency range of 50 MHz to 10 MHz.

# ML6025 FILTER/EQUALIZER CHARACTERISTICS

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML6025CR    | 0°C to 70°C       | 20-Pin SSOP (R20) |



# **ML6026**

# 36 Mbps Read Channel Filter/Equalizer

### GENERAL DESCRIPTION

The ML6026 is a monolithic analog filter/equalizer intended for hard disk drive read channel applications, capable of handling disk data rates up to 36Mbits/s, with an operating power dissipation of less than 350mW. Its architecture consists of a continuous type filter based on a transconductor and a high speed parasitic free active integrator, allowing complete independence of the filter response from interconnect parasitics, thus realizing a family of frequency response curves optimized for disk drive read channel equalization. It consists of a programmable 6-pole 2-zero lowpass filter stage, two pairs of high-speed drivers, and a serial microprocessor interface. The poles of the transfer function approximate a maximally flat group delay (Bessel) response, whereas the symmetric zeros provide the high-frequency boost necessary for pulse slimming. The cutoff frequency range is determined by Rext, which is inversely proportional to the frequency. The user can independently adjust both the corner frequency, as well as the slimming level. External control for disabling the slimmer during servo sections is also provided. The ML6026 is well suited for constant density recording systems (Zoned-bit recording) as well as for constant data rate systems.

# **FEATURES**

- 6-pole, 2-zero continuous time filter with < -45dB harmonic distortion
- Disk Data rates up to 36 Mbit/s
- Programmable filter cutoff frequency (4.3:1 range in 64 steps) (f<sub>C</sub> = 4.69 to 20.25 MHz)
- 32 step programmable pulse slimming equalization, 0 to 10dB boost at f<sub>C</sub>.
- Power-down, Auto-zero, R/W modes programmable through the Control Register
- Lowpass output and Differentiated (Bandpass) output provided.
- High speed (upto 25MHz clock) three wire serial microprocessor interface
- Double buffered data latch for synchronous or asynchronous data loading.
- Power Dissipation: Popr = 350mW, Pdn = 7.5mW

## **BLOCK DIAGRAM**



# PIN CONNECTION





#### IOF VIEV

# PIN DESCRIPTION

| PIN            | NAME | FUNCTION                                                                                                                                 | PIN          | NAME  | FUNCTION                                                                  |
|----------------|------|------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------|---------------------------------------------------------------------------|
| 1              | VOLP | Normal Lowpass outputs                                                                                                                   | 15           | CS    | Control Register Enable. A logical                                        |
| 2              | VOLM | Normal Lowpass outputs                                                                                                                   |              |       | low level allows the SCLK input to clock data into the control register   |
| 3              | VCC2 | Positive supply for the output drivers                                                                                                   |              |       | via the SDATA input line. A logical high level latches the control        |
| 4, 5,<br>9, 11 | GND  | Ground                                                                                                                                   |              |       | register contents and issues the information to the appropriate circuitry |
| 7              | VINP | Signal Inputs                                                                                                                            | 17           | SDATA | Control Register Data. A TTL input                                        |
| 8              | VINM | Signal Inputs                                                                                                                            | 18           | SCLK  | Control Register Clock. Negative                                          |
| 10             | REXT | A 10K resistor between this pin and ground sets the filters corner                                                                       |              |       | edge triggerred control register clock input. A TTL input                 |
|                |      | frequency                                                                                                                                | 19           | VOHM  | Differentiated lowpass outputs                                            |
| 13             | VCC1 | Positive supply                                                                                                                          | 20           | VOHP  | Differentiated lowpass outputs                                            |
| 14             | FBST | <b>Slimmer Enable</b> pin. A high input level allows normal operation of the filter. A low level input disables the slimmer. A TTL input | 6, 12,<br>16 | NC    | No Connects, reserved for future use                                      |

### TRANSFER FUNCTION

The transfer function is: (modified Bessel)

$$\frac{\left(1 - \frac{k_{SL} \times s^2}{Q_2^2 \times \omega_{02}^2}\right)}{\left(\frac{s^2}{\omega_{01}^2} + \frac{s}{Q_1 \times \omega_{01}} + 1\right) \left(\frac{s^2}{\omega_{02}^2} + \frac{s}{Q_2 \times \omega_{02}} + 1\right) \left(\frac{s^2}{\omega_{03}^2} + \frac{s}{Q_3 \times \omega_{03}} + 1\right)}$$

Where:  $s = j\omega$   $k_{SL} = 0 \text{ to } 7.75$   $f_{01} = 1.607$   $Q_1 = 0.51$   $f_{02} = 1.908$   $Q_2 = 1.02$   $f_{03} = 1.692$   $Q_3 = 0.611$   $\omega_{01} = (2\pi f_C) * f_{01}$  $\omega_{02} = (2\pi f_C) f_{02}$ 

 $\omega_{03} = (2\pi f_C) f_{03}$  $f_C = \text{corner frequency}$ 

# **ABSOLUTE MAXIMUM RATINGS**

| VCC1, VCC2                         | 6.5V                      |
|------------------------------------|---------------------------|
| VINP, VINM, REXT, CS, SCLK         |                           |
| SDATA, R/W                         | GND - 0.3V to VCC1 + 0.3V |
| VOLP, VOLM,                        |                           |
| VOHP, VOHM                         | GND - 0.3V to VCC2 + 0.3V |
| Input Current per pin              | ± 25mA                    |
| Junction Temperature               | 150°C                     |
| Storage Temperature                | –65°C to 150°C            |
| Lead Temperature (Soldering        |                           |
| Thermal Resistance $(\theta_{JA})$ | 143°C/W                   |

# **OPERATING CONDITIONS**

| VCC1, VCC2                    | 5V ± 10%   |
|-------------------------------|------------|
| VIN = (VINP-VINM)             | 1Vp-p      |
| Rext                          |            |
| Serial Clock Frequency (SCLK) | < 25MHz    |
| AC Coupling Capacitors        | > 0.0001μF |

# **ELECTRICAL CHARACTERISTICS**

The following specifications apply over the recommended operating conditions, unless otherwise stated. (Note 1) Please refer to the application/test setup digram:

VCC1 = VCC2 = 5 volt  $\pm$  10%,  $T_a$  = 0°C to 70°C, Rext = 10 Kohms

VIN = (VINP - VINM) = 1 Vp-p sinewave input

VOL = (VOLP - VOLM) and VOH = (VOHP - VOHM)

Input and Output coupling capacitors =  $0.47 \mu F$ 

RB1 = 750 ohms (pins 1 & 2), RB2 = 750 ohms (pins 19 & 20)

RL = 1000 (1000) ohms and CL = 50 (50) pF on pins 1 (19) and 2 (20)

Serial Clock Frequency = 20 MHz, Power Down, Read/Write bits = 0, Auto Zero = 1

Digital timing measured at 1.4V midpoint

Input control signals from 10% - 90% of VCC1 with  $(t_r = t_f) < 5$  ns.

| SYMBOL                 | PARAMETER                  | CONDITIONS            | MIN | TYP. | MAX  | UNITS |
|------------------------|----------------------------|-----------------------|-----|------|------|-------|
| DC CHARA               | CTERISTICS                 |                       |     |      |      | 1     |
| lcc                    | VCC Supply Current         | RB1 = RB2 = INF       |     | 70   | 87   | mA    |
| Ipd                    | Standby Current            | VIN = 0               |     | 1.5  | 1.75 | mA    |
| DIGITAL IN             | IPUT CHARACTERISTICS (SCLK | , SDATA, <u>CS</u> )  |     |      |      | -     |
| VIL                    | Low Voltage                |                       |     |      | 0.8  | V     |
| VIH                    | High Voltage               |                       | 2.2 |      |      | V     |
| IIH                    | High Current               |                       |     |      | 1.0  | μА    |
| IIL                    | Low Current                |                       |     |      | -1.0 | μА    |
| CIN                    | Input Capacitance          |                       |     | 5    |      | pF    |
| DIGITAL TI             | MING CHARACTERISTICS (SCI  | K, SDATA, <u>CS</u> ) |     |      |      |       |
| t <sub>PW</sub> -CS    | Width of CS, High/Low      |                       | 25  |      |      | ns    |
| t <sub>SU</sub> -SDATA | SDATA Setup time to SCLK   |                       | 15  |      |      | ns    |
| t <sub>H</sub> -SDATA  | SDATA Hold Time            |                       | 5   |      |      | ns    |
| t <sub>SU</sub> -CS    | CS Setup Time to SCLK      |                       | 15  |      |      | ns    |
| t <sub>H</sub> -CS     | CS Hold Time to SCLK       |                       | 0   |      |      | ns    |
| t <sub>PH</sub> -SCLK  | SCLK Pulse Width           |                       | 20  |      |      | ns    |
| t <sub>H</sub> -SCLK   | CS Inactive to SCLK Active |                       | 125 |      |      | ns    |

# **ELECTRICAL CHARACTERISTICS**

| SYMBOL  | PARAMETER                                                         | CONDITIONS                                                                                                                     | MIN                                                                | TYP.                                                               | MAX                                                                | UNITS                                                |
|---------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|------------------------------------------------------|
| EQUALIZ | ER (NORMAL AND LOWPASS C                                          | OUTPUT)                                                                                                                        |                                                                    |                                                                    |                                                                    |                                                      |
| AG      | Absolute Gain                                                     | S0-S4 = 0, F0-F5 = 0 at 0.5MHz                                                                                                 | -1.5                                                               | -0.5                                                               | 0.5                                                                | dB                                                   |
| CF      | Cutoff Frequency, -3dB ±1.5<br>(f <sub>ref</sub> = 0.5MHz)        | S0-S4 = 0, (no slimming) F5 F4 F3 F2 F1 F0 (f <sub>C</sub> ) 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 1 0 0 0 0 1 0 0 0 1 0 0 0 1 0 0 0 0 | 18.23<br>17.32<br>16.57<br>15.19<br>13.01<br>10.13<br>7.01<br>4.22 | 20.25<br>19.24<br>18.41<br>16.88<br>14.46<br>11.25<br>7.79<br>4.69 | 22.28<br>21.16<br>20.25<br>18.57<br>15.91<br>12.38<br>8.57<br>5.16 | MHz<br>MHz<br>MHz<br>MHz<br>MHz<br>MHz<br>MHz<br>MHz |
| SL      | Slimming Level<br>(Gain at CF Referred to AG,<br>Vout = 1Vp-p     | F0-F5 = 0; at CF<br>S4 S3 S2 S1 S0<br>0 0 0 0 1<br>0 0 0 1 0<br>0 0 1 0 0<br>0 1 0 0 0<br>1 1 1 1 1                            | 0.4<br>0.1<br>1.1<br>2.8<br>5.4<br>8.9                             | 0.6<br>1.1<br>2.1<br>3.8<br>6.4<br>9.9                             | 1.6<br>2.1<br>3.1<br>4.8<br>7.4<br>10.9                            | dB<br>dB<br>dB<br>dB<br>dB                           |
| GD      | Diff Group Delay                                                  | $0.3f_C \le f \le f_C$ , $F0-F5 = 0$                                                                                           |                                                                    |                                                                    | ±5                                                                 | %                                                    |
| HD      | Harmonic Distortion<br>Second and Third related<br>to Fundamental | F0-F5 = 0,<br>Vout = 1.5Vp-p, Fin = 13.5MHz<br>S0-S4 = 0 (no slimming)<br>S0-S4 = 1 (full slimming)                            |                                                                    |                                                                    | -45<br>-40                                                         | dB<br>dB                                             |
| ICN     | Idle Channel Noise<br>(VIN = 0, DC – 78MHz)                       | F0-F5 = 0, VOLP<br>S0-S4 = 0 (no slimming)<br>S0-S4 = 1 (full slimming)                                                        |                                                                    |                                                                    | 2<br>6                                                             | mVrm:                                                |
| DR      | Dynamic Range<br>(Signal/(Noise + Distor))<br>(Signal = 1Vp-p)    | F0-F5 = 0, Fin = 13.5MHz<br>S0-S4 = 0 (no slimming)<br>S0-S4 = 1 (full slimming)                                               |                                                                    |                                                                    | -41<br>-35                                                         | dB<br>dB                                             |
| PSRR    | Power Supply Rejection                                            | 100mVp-p sinewave on Vcc<br>F0-F5 = 0, S0-S4 = 0, Vin = 0<br>Fin = 1.0MHz<br>Fin = 40MHz                                       |                                                                    | 40<br>30                                                           |                                                                    | dB<br>dB                                             |
| DELP HI | Phase Shift between LP and HP Output                              | All F's and S's = 0<br>Vin = 1Vp-p, Fin = 13.5MHz                                                                              | 87.5                                                               | 90                                                                 | 92.5                                                               | Degree                                               |
| ANALOG  |                                                                   |                                                                                                                                |                                                                    |                                                                    |                                                                    |                                                      |
| VIP     | Input Signal Monotonicity                                         | All F's and S's = 0, (VINP - VINM)<br>Fin = 13.5MHz                                                                            |                                                                    | 1                                                                  | 2                                                                  | Vp-р                                                 |
| RID     | Differential Input Resistance                                     | VIN = 100mVp-p at 10MHz                                                                                                        | 1.6                                                                | 2                                                                  | 2.5                                                                | Kohm                                                 |
| CID     | Differential Input Capacitance                                    | VIN = 100mVp-p at 10MHz                                                                                                        |                                                                    | 5                                                                  |                                                                    | pF                                                   |
| ZIC     | Common-mode<br>Input Impedence                                    |                                                                                                                                |                                                                    | 1                                                                  | 4                                                                  | Kohm                                                 |
| VOS     | Output Offset Voltage                                             | Differential VOLP or VOHP<br>Auto Zero ON (S0-S4 = 0 or 1)<br>Auto Zero OFF (S0-S4 = 0)<br>Auto Zero OFF (S0-S4 = 1)           |                                                                    |                                                                    | ±10<br>±500<br>±500                                                | mV<br>mV<br>mV                                       |

### **ELECTRICAL CHARACTERISTICS**

| SYMBOL          | PARAMETER                         | CONDITIONS                                   | MIN        | TYP. | MAX      | UNITS        |
|-----------------|-----------------------------------|----------------------------------------------|------------|------|----------|--------------|
| ANALOG          | (Continued)                       |                                              |            |      |          |              |
| ROD             | Output Resistance                 | Differential VIN = 0; at 10MHz               |            | 5    |          | Ohms         |
| COD             | Output Capacitance                | Differential VIN = 0; at 10 MHz              |            | 8    |          | pF           |
| ROC             | Output Resistance<br>Common Mode  | Common mode<br>VIN = 0; at 10MHz             |            | 5    |          | Ohms         |
| COC             | Output Capacitance<br>Common Mode | Common mode<br>VIN = 0; at 10MHz             |            | 15   |          | pF           |
| CLSE            | Load Capacitance                  | VOLP; RB1 = 750 ohms<br>VOHP; RB2 = 750 ohms |            |      | 50<br>50 | pF<br>pF     |
| RLSE            | Load Resistance                   | VOLP<br>VOHP                                 | 400<br>400 |      |          | Ohms<br>Ohms |
| RLOZ            | Input Resistance                  | Diff; PD and/or RW bit = 1                   |            |      | 350      | Ohms         |
| I <sub>OB</sub> | Output Buffer Bias Current        | VOLP or VOHP, VOLM or VOHM                   | 1          | 1.4  |          | mA           |
| losc            | Short Circuit Output Current      | VOLP or VOHP, VOLM or VOHM                   |            | 44   | 60       | mA           |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

### **FUNCTIONAL DESCRIPTION**

#### INTRODUCTION

Many of the high-frequency continuous-time filters have principally utilized a basic integrator consisting of a transconductance stage driving a passive integrating capacitor. These approaches are susceptible to frequency response variations due to the parasitic capacitances associated with the parasitic-sensitive output nodes of the integrator. This type of transconductance stage also often has low open-circuit voltage gain, resulting in limited practical Q range in the filter. The use of an active parasitic-insensitive integrator, has generally been avoided in these filters because of the additional excess phase that the amplifier contributes.

The ML6026 is a continuous-time filter based on a transconductor and a high-speed parasitic free active integrator, allowing complete independence of the filter response from interconnect parasitics and a very wide range of realizable filter Q. A unique approach to cancelling the excess phase contributed by the hi-speed amplifier allows this filter to achieve reproducible responses at 20 MHz filter bandwidth. This active integrator incorporates a novel technique for setting the transconductance Gm value as a function of an external precision resistor, independent of temperature and supply, in conjunction with a technique to adjust capacitor process tolerances, thus eliminating the need for an on-chip PLL for tuning.

The ML6026 filter consists of a 6<sup>th</sup> order Bessel low-pass and a 2<sup>nd</sup> order cosine equalizer stage. It is made up of three biquads with lowpass and bandpass outputs. Both outputs of the last stage are available with matched group-delay characteristics. The corner frequency is digitally programmable to 64 values over a 4 to 1 range, through

the serial microprocessor interface. This is accomplished internally by changing the integrating capacitor value. Slimming equalization is done by digitally programming two real-symmetric zeroes, through the serial microprocessor interface. This boosts the high frequency response in 32 steps from 0 to 10 dB. The slimmer can also be disabled through an external pin.

In a typical application, the ML6026 is used together with a pulse detector such as the ML541, ML4041 or the ML8464, making up a section of the AGC loop. Thus, the output of the AGC amplifier is AC coupled to the ML6026 input and the output of the ML6026 is AC coupled not only to the rectifier input thus closing the AGC loop, but also to the pulse detector input. The ML6026 provides two sets of fully balanced outputs. The lowpass outputs and the differentiated lowpass outputs. The ML6026 input and output common mode voltage biases are generated onchip. The ML6026 consists of an input common bias circuit, a programmable continuous type equalizer filter with normal and differentiated lowpass outputs, followed by output buffers, and a high speed serial microprocessor interface. The ML6026 processes only differential input signals, common mode inputs are rejected. The output should also be taken differentially in order to obtain the best performance.

## **INPUT COMMON MODE**

The input common mode bias consists of two resistors as shown in the block diagram, and a buffer which biases the center point with a well defined voltage required by the internal circuitry. These resistors are 1000 Ohms each and together with the external coupling capacitor define the lower corner frequency of the transfer function.

#### **EQUALIZER FILTER**

The filter transfer function is composed of a second order numerator and a sixth order denominator. The low frequency attenuation is set internally to 0dB. The numerator realizes two zeros symmetrical symmetrical to the imaginary axis, one in the left and the other in the right half plane. The location of the zeros is programmable. This realizes a digitally programmable pulse slimming function in order to overcome intersymbol interference and thus contribute to increasing bit density. The slimming level is controlled by 5 bits in the control register, thus providing 32 different choices between 0 to 10 dB. The denominator approximately realizes a maximally flat group delay (Bessel) function with a digitally programmable corner frequency controlled by 6 bits in the control register, thus providing 64 different cutoff frequencies. (Table 2)

### **SLIMMING LEVEL**

The slimming levels generated by the slimming bits are shown below. There are 5 bits of control, SO - SA. The typical gain of the equalizer at the cutoff frequency is shown in the table below. The gain at  $f_c$  in dB is also given by the formula :

Gain (dB) =  $20 \times \text{Log} (0.707 \times (1 + 0.06868 \times K))$ where K = 0, 1, ... 31

### **CUTOFF FREQUENCY**

There are 6 bits in the control register that controls the position of the cutoff frequency, F0 - F5. The typical values of the cutoff (-3dB) frequency are shown in the table below for the case when S0 - S4=0 (no slimming). There are a total of 64 frequencies available from 20.25MHz down to 4.69MHz. Bits F1 - F5 will select one of 32 frequency settings in a monotonic fashion. Bit F0 is used to shift the whole frequency setting range by 5% lower than each of the 32 settings given by F1 - F5. This offers a scheme to increase the effective resolution of the cutoff frequency programmability. This feature is specially useful in the higher frequency range, where the granularity is coarse.

For example:

By setting F0 = 0,

Cutoff frequency = 20.25 MHz with F5 - F1 = 00000 and

Cutoff frequency = 18.41 MHz with F5 - F1 = 00001, the next consecutive setting.

Frequency delta between consecutive settings = 1.84 MHz or about 9% of 20.25 MHz.

By setting F0 = 1, we can shift the consecutive cutoff frequency settings as follows:

Cutoff frequency = 20.25 MHz with (F5 - F1, F0) = (00000, 0)

Cutoff frequency = 19.24 MHz with (F5 - F1, F0) = (00000, 1) Delta = 1.01 MHz

TABLE 1: TABLE OF SLIMMING LEVEL PROGRAMMING VALUES

| S4 | <b>S</b> 3 | <b>S2</b> | <b>S</b> 1 | SO  | K   | GAIN AT<br>f <sub>C</sub> (DB) | STEPS<br>(DB) |
|----|------------|-----------|------------|-----|-----|--------------------------------|---------------|
| 0  | 0          | 0         | 0          | 0   | 0   | - 3.0                          |               |
| 0  | 0          | 0         | 0          | 1   | 1   | - 2.4                          | 0.6           |
| 0  | 0          | 0         | 1          | 0   | 2   | - 1.9                          | 0.5           |
| 0  | 0          | 0         | 1          | 1 . | 3   | - 1.4                          | 0.5           |
| 0  | 0          | 1         | . 0        | 0   | 4   | - 0.9                          | 0.5           |
| 0  | 0          | 1         | 0          | 1   | 5   | - 0.4                          | 0.5           |
| 0  | 0          | 1         | 1          | 0   | 6   | - 0.0                          | 0.4           |
| 0  | 0          | 1         | 1          | 1   | 7   | 0.4                            | 0.4           |
| 0  | 1          | 0         | 0          | 0   | 8   | 0.8                            | 0.4           |
| 0  | 1          | 0         | 0          | 1   | 9   | 1.2                            | 0.4           |
| 0  | 1          | 0         | 1          | 0   | 10  | 1.5                            | 0.3           |
| 0  | 1          | 0         | 1          | 1   | 11  | 1.9                            | 0.4           |
| 0  | 1          | - 1       | 0          | 0   | 12  | 2.2                            | 0.3           |
| 0  | 1          | 1         | 0          | 1   | 13  | 2.5                            | 0.3           |
| 0  | 1          | 1         | ` 1        | 0   | 14  | 2.8                            | 0.3           |
| 0  | 1          | 1         | 1          | 1   | 15  | 3.1                            | 0.3           |
| 1  | 0          | 0         | 0          | 0   | 16  | 3.4                            | 0.3           |
| 1  | 0          | 0         | 0          | 1   | 17  | 3.7                            | 0.3           |
| 1  | 0          | 0         | 1          | 0   | 18  | 4.0                            | 0.3           |
| 1  | 0          | 0         | 1          | 1   | 19  | 4.2                            | 0.2           |
| 1  | 0          | 1         | 0          | 0   | 20  | 4.5                            | 0.3           |
| 1  | 0          | 1         | 0          | 1   | 21  | 4.7                            | 0.2           |
| 1  | 0          | 1         | 1          | 0   | 22  | 5.0                            | 0.3           |
| 1  | 0          | 1         | 1          | 1   | 23  | 5.2                            | 0.2           |
| 1  | 1          | 0         | 0          | 0   | 24  | 5.4                            | 0.2           |
| 1  | 1          | 0         | 0          | 1   | 25  | 5.7                            | 0.3           |
| 1  | 1          | 0         | 1          | 0   | 26  | 5.9                            | 0.2           |
| 1  | 1          | 0         | 1          | 1   | 27  | 6.1                            | 0.2           |
| 1  | 1          | 1         | 0          | 0   | 28  | 6.3                            | 0.2           |
| 1  | 1          | 1         | 0          | 1   | -29 | 6.5                            | 0.2           |
| 1  | 1          | 1         | 1          | 0   | 30  | 6.7                            | 0.2           |
| 1  | 1          | 1         | 1          | 1   | 31  | 6.9                            | 0.2           |
|    |            |           |            |     |     |                                |               |

Cutoff frequency = 18.41 MHz with (F5 - F1, F0) = (00001, 0) Delta = 0.83 MHz

Hence the frequency delta between consecutive settings is lower, thus giving higher resolution.

In the table 2 below, the cutoff frequencies are shown as two columns depending on the F0 bit being zero or one. The monotonicity is guaranteed within the individual frequency columns, however because of the limitations of the 5% frequency circuitry, the monotonicity between the two columns cannot be guaranteed. This is especially significant at the lower end of the frequency range, where the difference in frequencies between the two column settings becomes very close (< 1%). Further tuning of the cutoff frequency down to the 1 to 10% range can be

achieved by modifying the value of the external resistor from its ideal 10 Kohms value by 1 to 10%, which shifts the whole response. Larger changes are not recommended for proper operation of the filter. The corner frequency is given by the formula outlined below:

$$f_{C} = \left(\frac{20.25 \times \left(1 - F0 \times 0.05\right)}{\left[1 = 0.1 \times INT\left(N/2\right)\right]} \times \frac{10 Kohms}{Rext}\right) MHz$$

#### **OUTPUT BUFFER**

The output buffer is the final stage of the ML6026 for both the normal and differentiated outputs. This is a fully differential buffer with unity gain. Only 1.4 mA of sinking current is provided on chip. More drive can be obtained by connecting external resistors to ground. The common mode output voltage is typically 2V.

### SERIAL MICROPROCESSOR INTERFACE

The serial microprocessor interface consists of a simple three-wire serial port. It consists of a fourteen bit serial shift register with a double bufferred latch for synchronous and asynchronous loading. A timing diagram and the control word definition are shown below. The 14-bit data word present on the SDATA line is serially shifted into the register on falling edges of the serial shift clock, SCLK, provided the  $\overline{\text{CS}}$  pin is active (logical zero). F0 should be shifted in first, and F13 (the auto zero bit) shifted in last as shown below. When the  $\overline{CS}$  pin is inactive (logical one), SDATA and SCLK are ignored, and the previously shifted information is latched at the rising edge of CS becoming inactive (logical one). It is reccommended that the SCLK input be kept inactive low till such time when it is in use. The SCLK input can run upto speeds of 25 MHz. The Autozero function, if enabled, minimizes the offsets at the filter outputs to 20mV.

| TADIE 3. | TABLE OF CUT | ALE EDEALIENCY | PROGRAMMING ' | MALLIEC INLAMES |
|----------|--------------|----------------|---------------|-----------------|
|          |              |                |               |                 |

|    |    |    |    |    |    | f <sub>C</sub> with |             | f <sub>C</sub> with |
|----|----|----|----|----|----|---------------------|-------------|---------------------|
| F5 | F4 | F3 | F2 | F1 | N  | F0 = 0              | N           | F0 = 1              |
| 0  | 0  | 0  | 0  | 0  | 0  | 20.25               |             |                     |
| 0  | 0  | 0  | 0  | 0  |    |                     | 1           | 19.24               |
| 0  | 0  | 0  | 0  | 11 | 2  | 18.41               |             |                     |
| 0  | 0  | 0  | 0  | 1  |    |                     | 3           | 17.49               |
| 0  | 0  | 0  | 1  | 0  | 4  | 16.88               |             |                     |
| 0  | 0  | 0  | 11 | 0  |    |                     | 5           | 16.03               |
| 0  | 0  | 0  | 1  | 1  | 6  | 15.58               |             |                     |
| 0  | 0  | 0  | 11 | 1  |    |                     | 7           | 14.80               |
| 0  | 0  | 1  | 0  | 0  | 8  | 14.46               |             |                     |
| 0  | 0  | 1  | 0  | 0  |    |                     | 9           | 13.74               |
| 0  | 0  | 1  | 0  | 1  | 10 | 13.50               |             |                     |
| 0  | 0  | 1  | 0  | 1  |    |                     | 11          | 12.83               |
| 0  | 0  | 1  | 1  | 0  | 12 | 12.66               |             |                     |
| 0  | 0  | 1  | 1  | 0  |    |                     | 13          | 12.02               |
| 0  | 0  | 1  | 1  | 11 | 14 | 11.91               |             |                     |
| 0  | 0  | 1  | 1  | 1  |    |                     | 15          | 11.32               |
| 0  | 1  | 0  | 0  | 0  | 16 | 11.25               |             |                     |
| 0  | 1  | 0  | 0  | 0  |    |                     | 17          | 10.69               |
| 0  | 1  | 0  | 0  | 1  | 18 | 10.66               |             |                     |
| 0  | 1  | 0  | 0  | 1  |    |                     | 19          | 10.13               |
| 0  | 1  | 0  | 1  | 0  | 20 | 10.13               |             |                     |
| 0  | 1  | 0  | 1  | 1  | 22 | 9.64                |             |                     |
| 0  | 1  | 0  | 1  | 0  |    |                     | 21          | 9.62                |
| 0  | 1  | 1  | 0  | 0  | 24 | 9.20                |             |                     |
| 0  | 1  | 0  | 1  | 1  |    |                     | 23          | 9.16                |
| 0  | 1  | 1  | 0  | 1  | 26 | 8.80                |             |                     |
| 0  | 1  | 1  | 0  | 0  |    |                     | 25          | 8.74                |
| 0  | 1  | 1  | 1  | 0  | 28 | 8.44                |             |                     |
| 0  | 1  | 1  | 0  | 1  |    |                     | 27          | 8.36                |
| 0  | 1  | 1  | 1  | 1  | 30 | 8.10                |             |                     |
| 0  | 1  | 1  | 1  | 0  |    |                     | 29          | 8.02                |
| 1  | 0  | 0  | 0  | 0  | 32 | 7.79                | <del></del> |                     |
|    |    |    |    |    |    |                     |             |                     |

| F5  | F4  | F3 | F2 | F1 | z  | f <sub>C</sub> with<br>F0 = 0 | Ν          | f <sub>C</sub> with<br>F0 = 1           |
|-----|-----|----|----|----|----|-------------------------------|------------|-----------------------------------------|
| 0   | 1   | 1  | 1: | 1  |    |                               | 31         | 7.70                                    |
| 1   | 0   | 0  | 0  | 1  | 34 | 7.50                          |            |                                         |
| 1   | 0   | 0  | 0  | 0  |    |                               | 33         | 7.40                                    |
| 1   | 0   | 0  | 1  | 0  | 36 | 7.23                          |            |                                         |
| 1   | 0   | 0  | 0  | 1  |    |                               | 35         | 7.12                                    |
| 1   | 0   | 0  | 1  | 1  | 38 | 6.98                          |            |                                         |
| 1   | 0   | 0  | 1  | 0  |    |                               | 37         | 6.87                                    |
| 1   | 0   | 1  | 0  | 0  | 40 | 6.75                          |            |                                         |
| 1   | 0   | 0  | 1  | 1  |    |                               | 39         | 6.63                                    |
| 1   | 0   | 1  | 0  | 1  | 42 | 6.53                          |            |                                         |
| 11  | 0   | 1  | 0  | 0  |    |                               | 41         | 6.41                                    |
| _1_ | 0   | 1  | 1  | 0  | 44 | 6.33                          |            |                                         |
| _1_ | 0   | 1  | 0  | 1  |    |                               | 43         | 6.21                                    |
| 1   | 0   | 1  | 1  | 1  | 46 | 6.14                          |            | *************************************** |
| 1   | 0   | 1  | 1  | 0  |    |                               | 45         | 6.01                                    |
| 1   | 1   | 0  | 0  | 0  | 48 | 5.96                          |            |                                         |
| 1   | 0   | 1  | 1  | 1  |    |                               | 47         | 5.83                                    |
| 1_  | 1   | 0, | 0  | 1  | 50 | 5.79                          |            |                                         |
| 1   | 1   | 0  | 0  | 0  |    |                               | 49         | 5.66                                    |
| _1  | 1   | 0  | 1  | 0  | 52 | 5.63                          |            |                                         |
| _1_ | - 1 | 0  | 0  | 1  |    |                               | 51         | 5.50                                    |
| 1   | 1   | 0  | 1  | 1  | 54 | 5.47                          |            |                                         |
| 1   | 1   | 0  | 1  | 0  |    |                               | 53         | 5.34                                    |
| 11  | 1   | 1  | 0  | 0  | 56 | 5.33                          |            |                                         |
| _1_ | 1   | 1  | 0  | 0  |    |                               | 55         | 5.20                                    |
| _1_ | 1   | 1  | 0  | 1  | 58 | 5.19                          |            |                                         |
| 1   | 1   | 1  | 0  | 0  |    |                               | 5 <i>7</i> | 5.06                                    |
| 1   | 1   | 1  | 1  | 0  | 60 | 5.06                          |            |                                         |
| 11  | 1   | 1  | 0  | 1  |    |                               | 59         | 4.93                                    |
| _1_ | 1   | 1  | 1  | 1  | 62 | 4.94                          |            |                                         |
| 1   | 1   | 1  | 1  | 0  |    |                               | 61         | 4.81                                    |
| 1   | 1   | 1  | 1  | 1  |    |                               | 63         | 4.69                                    |

N is the decimal value of the cutoff frequency bits (F5 - F0), in the control Note:

# **TIMING DIAGRAM**



Figure 1.

# **CONTROL REGISTER DEFINITION**

|    | F13 | F12     | F11 | <b>S4</b> | <b>S3</b> | <b>S2</b>               | <b>S</b> 1 | <b>SO</b> | F5 | F4   | F3    | F2   | F1  | F0 |
|----|-----|---------|-----|-----------|-----------|-------------------------|------------|-----------|----|------|-------|------|-----|----|
|    | ΑZ  | PD      | RW  | SLI       | MMIN      | IG CC                   | NTRC       | )L        | FR | EQUE | NCY ( | ONTI | ROL |    |
| ΑZ | A   | utoZero |     |           |           | ozero ci<br>ozero ci    |            |           |    |      |       |      |     |    |
| PD | Po  | ower Do | own |           | 1 = Chi   | p is in p<br>p is fully | ower do    | wn mod    | le |      |       |      |     |    |
| ŘW | Re  | ead/Wri | te  |           | 1 = Wr    | ite data i<br>id data n | node       | u up      |    |      |       |      |     |    |

# **APPLICATIONS**



Decoupling capacitors need to be very close the the chip to prevent any oscillations.



### **Filter Response (Lowpass Output)**

Shown are the ML6026 filter response at the two extreme cutoff frequency ( $f_c$ ) settings. At each of the  $f_c$  settings, the filter response is shown with no slimming and with full slimming activated.



### Filter Response (Bandpass Output)

Shown are the ML6026 filter characteristic curves for the bandpass output, with no slimming and full slimming activated.



### ML6026 Filter/Equalizer Group Delay Tracking

Shown are the curves to demonstrate group delay tracking between the lowpass ( $V_{OL}$ ) and bandpass ( $V_{OH}$ ) outputs, with no slimming activated (min) and full slimming activated (max). It can be seen that the group delay tracking between the lowpass and bandpass outputs is well within 1 ns.



# Phase Difference between Lowpass and Bandpass Outputs

Shown is the delta in the phase between the lowpass and bandpass outputs. Ideally the bandpass output should be –90°. The curve shows that this is within 1° for a frequency range of 50 MHz to 10 MHz.

# ML6026 FILTER/EQUALIZER CHARACTERISTICS

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML6026CR    | 0°C to 70°C       | 20-Pin SSOP (R20) |



# **5V Spindle Motor Controller and Driver**

### GENERAL DESCRIPTION

The ML6035 is a 5 volt brushless motor controller and driver. The circuit provides three phase sensorless commutation and speed control. A digital commutation circuit including digital delay with adjustable phase advance is included. The circuit also has three 1A complementary output drivers each with a typical on resistance of one half ohm (or one ohm total). An additional P-channel power device is provided to pull up the motor neutral for unipolar operation. Bipolar or unipolar start with either bipolar run or unipolar run is supported with mode switching. A serial bus is provided to minimize the use of dedicated pins and to provide for more command functions. Both internal speed control and external speed control (from sector data) are supported. Sensorless commutation is provided using back EMF zero crossing information. The chip has been designed for maximum flexibility to permit custom start and run algorithms to be used.

### **FEATURES**

- Power drivers on chip (1A max at 1 ohm)
- V<sub>CC</sub> decoupling diode not required
- Unipolar and bipolar operation supported
- Digital speed control loop on chip with external PID filter or supports sector data speed control
- Digital commutation circuit including digital delay with adjustable phase advance
- Serial bus for loading necessary motor information, phase advance desired, motor speed, etc.
- Supplies retract voltage with on-chip schottky diodes
- Serial interface compatible with 3V logic
- Supplies tach output
- Sleep mode (I<sub>CC</sub> = 100µA max)
- Brake pin with adjustable delay to permit back EMF to be used for retract. Brake also accessible from the serial bus
- Output slope or slew rate control to minimize flyback pulses
- Able to recover from momentary power interruptions without stopping the motor for a complete restart

## **BLOCK DIAGRAM**



# PIN CONNECTION



# PIN DESCRIPTION

|                | DESCRI                                                                                                                      | 11011                                                                                                                                             |                |                                                                                         |                                                                                                                                                                                                     |  |  |
|----------------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| PIN N          | D. NAME                                                                                                                     | DESCRIPTION                                                                                                                                       | PIN N          | O. NAME                                                                                 | DESCRIPTION                                                                                                                                                                                         |  |  |
| 1              | TACH <sub>OUT</sub>                                                                                                         | Tach output signal. This pin generates an indication of motor speed. Control bit D3P can be programmed for tach-out = 1 pulse per rev. (divide by | 18             | RETRACT                                                                                 | This pin supplies the raw rectified back-emf voltage from the motor (as it spins down) to retract the heads in a disk drive.                                                                        |  |  |
|                |                                                                                                                             | N active) or raw zero crossing (divide by N in-active)                                                                                            | 19             | EAPIN                                                                                   | Error amp non-inverting input                                                                                                                                                                       |  |  |
| 2              | EANIN                                                                                                                       | Error amplifier inverting input                                                                                                                   | 20             | CBRAKE                                                                                  | A capacitor on this pin stores the energy required by the chip to actuate                                                                                                                           |  |  |
| 3 PIDFILT      | This dual purpose pin is used either for<br>an external PID filter for the internal<br>charge pump speed control circuit or |                                                                                                                                                   |                | the gates of the output devices and<br>brake the motor during a power fail<br>condition |                                                                                                                                                                                                     |  |  |
|                |                                                                                                                             | if the charge pump is disabled by serial bus command it is used as an input for sector data.                                                      | 21             | BRAKE                                                                                   | This pin is normally at 5V.<br>At $V_{TH} = 1.2V$ braking will occur.                                                                                                                               |  |  |
| 4              | $V_{CC}$                                                                                                                    | Main supply pin V = 5V nominal                                                                                                                    | 22             | DATAOUT                                                                                 | Serial data output. $V_{OH} = 2.9 \pm 0.3 V$                                                                                                                                                        |  |  |
| 5              | EA <sub>OUT</sub>                                                                                                           | Independent output from the error                                                                                                                 | 23             | DATAIN                                                                                  | Serial data input. $V_{TH} = 1.4V$                                                                                                                                                                  |  |  |
| 3              | 2,1001                                                                                                                      | amplifier                                                                                                                                         | 24             | BUSCLK                                                                                  | Serial bus clock. F < 20MHz                                                                                                                                                                         |  |  |
| 6              | BUFPID                                                                                                                      | Output of the PID buffer amplifier                                                                                                                | 25             | CHIPSEL                                                                                 | Chip select. A logical low level allows                                                                                                                                                             |  |  |
| 7              | R <sub>SLEW</sub>                                                                                                           | Slew Adjust Resistor                                                                                                                              |                |                                                                                         | the Bus-Clk to clock data into the shift registers via data-in input; falling                                                                                                                       |  |  |
| 8              | $V_{CC}^2$                                                                                                                  | Power V <sub>CC</sub>                                                                                                                             |                |                                                                                         | edge latches commutation states                                                                                                                                                                     |  |  |
| 9              | $OUT_A$                                                                                                                     | Output to drive motor phase A                                                                                                                     |                |                                                                                         | for read out                                                                                                                                                                                        |  |  |
| 10             | $OUT_B$                                                                                                                     | Output to drive motor phase B                                                                                                                     | 26             | Reset                                                                                   | Reset. A logic low level on the reset will set the control registers to zero                                                                                                                        |  |  |
| 11,12<br>13,14 | P <sub>GND</sub>                                                                                                            | Main ground and thermal heat conductor                                                                                                            |                |                                                                                         | and force the part into sleep mode                                                                                                                                                                  |  |  |
| 15             | Neutral                                                                                                                     | In a delta wound motor this pin forms                                                                                                             | 27,28<br>29,30 | $P_{GND}$                                                                               | Main ground and thermal heat sink                                                                                                                                                                   |  |  |
|                |                                                                                                                             | a phantom neutral for the zero crossing comparators. In a Y wound motor the neutral from the motor is connected here.                             | 31             | SYSTEM-CLK                                                                              | System clock. A square wave clock at 2MHz is suggested. An internal prescaler is used to normalize the frequency based on # of poles.                                                               |  |  |
| 16             | $OUT_C$                                                                                                                     | Output to drive motor phase C                                                                                                                     | 22             | MOTOROEE                                                                                |                                                                                                                                                                                                     |  |  |
| 17             | V <sub>CC</sub> 2                                                                                                           | Power V <sub>CC</sub>                                                                                                                             | 32             | WICTOROFF                                                                               | Bi-directional I/O pin. Upon reset this pin is configured as an input to allow microprocessor to turn the motor on or off. If over temp occurs, the motor will turn off and this pin is pulled low. |  |  |

# **ABSOLUTE MAXIMUM RATINGS**

| V <sub>CC1</sub> , V <sub>CC2</sub> , +6.5V                         |
|---------------------------------------------------------------------|
| $OUT_A$ , $OUT_B$ , $OUT_C$ GND – 0.3V to $V_{CC2}$ + 4.5V          |
| All other pins                                                      |
| Output Current, OUTA, B, C ±1A                                      |
| Input Current per pin ±25mA                                         |
| Package Dissipation at $T_A = 25^{\circ}C$ (board mount) . 1.5 Watt |
| Junction Temperature+150°C                                          |
| Storage Temperature –65 to +150°C                                   |

# **OPERATING CONDITIONS**

| V <sub>CC1</sub> = V <sub>CC2</sub> | +5V ± 10% |
|-------------------------------------|-----------|
| Serial Clock Frequency              | y < 20MHz |

# **ELECTRICAL CHARACTERISTICS**

Lead Temperature (Soldering 10 sec) .....+260°C

The following specifications apply over the recommended operating conditions (unless otherwise stated):

- 1)  $V_{CC1} = V_{CC2} = 5V \pm 10\%$ , 2)  $T_A = 0$ °C to 70°C
- 3) Serial clock frequency = 20MHz (TBD)

- 4) System clock frequency = 2MHz
- 5) Digital timing measured at 1.4V threshold.
- 6) PD = logic zero.

| SYMBOL            | PARAMETER                                        | CONDITIONS             | MIN | TYP        | MAX  | UNITS |
|-------------------|--------------------------------------------------|------------------------|-----|------------|------|-------|
| C CHARA           | CTERISTICS                                       |                        |     |            |      |       |
| V <sub>CC</sub>   | Ckt supply voltage                               | Operating              | 4.5 | 5.0        | 5.5  | V     |
| V <sub>CC2</sub>  | Pwr supply voltage                               | Operating              | 4.5 | 5.0        | 5.5  | V     |
| I <sub>CC</sub>   | V <sub>CC</sub> current                          | PIN7 = LOW             |     | 6          | 10   | mA    |
| I <sub>PD</sub>   | Sleep current                                    |                        |     |            | 100  | μА    |
| V <sub>CC</sub>   | Power fail                                       |                        | 3.8 | 4.0        | 4.25 | V     |
| V <sub>CC2</sub>  | Power fail                                       |                        | 3.8 | 4.0        | 4.25 | V     |
| DIGITAL IN        | PUT CHARACTERISTICS                              |                        |     |            |      |       |
| V <sub>IL</sub>   | Low voltage                                      |                        |     |            | 0.8  | V     |
| V <sub>IH</sub>   | High voltage                                     |                        | 2.0 |            |      | V     |
| I <sub>IH</sub>   | High current                                     |                        |     |            | +1   | μА    |
| I <sub>IL</sub>   | Low current                                      |                        |     |            | -1   | μА    |
| C <sub>IN</sub>   | Input capacitance                                |                        |     | 5          |      | pF    |
| DIGITAL O         | UTPUT CHARACTERISTICS                            |                        |     |            |      |       |
| V <sub>OH</sub>   | High voltage                                     | I <sub>OUT</sub> = 1mA |     | 2.9 ± 0.3V |      | V     |
| V <sub>OL</sub>   | Low voltage                                      | I <sub>OUT</sub> = 1mA |     | 0.4        | 0.8  | V     |
| DIGITAL T         | IMING CHARACTERISTICS                            |                        |     |            |      |       |
| t <sub>CSS</sub>  | Chip-sel set-up time to Bus-clk                  |                        | 10  |            |      | ns    |
| t <sub>CSH</sub>  | Chip-sel hold time to Bus-clk                    |                        | 10  |            |      | ns    |
| t <sub>DIS</sub>  | DATA <sub>IN</sub> set-up time to Bus-clk        |                        | 10  |            |      | ns    |
| t <sub>DIH</sub>  | DATA <sub>IN</sub> hold time to Bus-clk          | *                      | 10  |            |      | ns    |
| t <sub>BKL</sub>  | Bus-clk off time                                 |                        | 25  |            |      | ns    |
| t <sub>BKH</sub>  | Bus-clk on time                                  |                        | 25  |            |      | ns    |
| t <sub>PDHL</sub> | DATA <sub>OUT</sub> high to low delay to Bus-clk |                        | 15  |            |      | ns    |
| t <sub>PDLH</sub> | DATA <sub>OUT</sub> low to high delay to Bus-clk |                        | 15  |            |      | ns    |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL            | PARAMETER                          | CONDITIONS                                       | MIN                                    | TYP                    | MAX                                     | UNITS |
|-------------------|------------------------------------|--------------------------------------------------|----------------------------------------|------------------------|-----------------------------------------|-------|
| OUTPUT SE         | CTION (Phase Outputs, A, B, o      | r C) I <sub>SLEW</sub> = 1μA                     |                                        | ·                      |                                         |       |
| V <sub>OH</sub>   | V <sub>OUT</sub> high              | I = TBD T = TBD                                  |                                        | V <sub>CC</sub> – 0.5V |                                         | V     |
| V <sub>OL</sub>   | V <sub>OUT</sub> sat low           | I = TBD T = TBD                                  |                                        | 0.5                    |                                         | V     |
| V <sub>F</sub>    | N-channel clamp<br>diode forward V | I <sub>F</sub> = 100mA                           |                                        | 0.5                    |                                         | V     |
| t <sub>R</sub>    | Output rise time                   | w/o slew control                                 |                                        | 1.0                    |                                         | μs    |
| t <sub>F</sub>    | Output fall time                   | w/o slew control                                 |                                        | 1.0                    | *************************************** | μs    |
| t <sub>RS</sub>   | Output rise time                   | R <sub>SLEW</sub> = 2M                           |                                        | 960                    |                                         | μs    |
| t <sub>FS</sub>   | Output fall time                   | R <sub>SLEW</sub> = 2M                           |                                        | 960                    |                                         | μs    |
| t <sub>RS</sub>   | Output rise time                   | R <sub>SLEW</sub> = 250k                         |                                        | 120                    | ~7.                                     | μs    |
| t <sub>FS</sub>   | Output fall time                   | R <sub>SLEW</sub> = 250k                         |                                        | 120                    |                                         | μs    |
| BRAKE SECT        | ION                                |                                                  |                                        |                        |                                         |       |
| V <sub>BR</sub>   | Brake trip point                   |                                                  | 2.4                                    |                        | 2.6                                     | V     |
| V <sub>CBR</sub>  | Brake storage clamp voltage        | V <sub>CC</sub> = 5V                             |                                        | 4.3                    |                                         | V     |
| RETRACT SE        | CTION                              |                                                  |                                        |                        |                                         | 1     |
| V <sub>RET</sub>  | Retract diode V <sub>FORWARD</sub> | $I_F = 100$ mA, $T = TBD (V_{OUTX} - V_{PIN14})$ |                                        | 0.5                    |                                         | V     |
| CHARGE PU         | JMP SECTION                        | <u> </u>                                         |                                        |                        |                                         |       |
| I <sub>PID</sub>  | Charge pump source current         | V <sub>PID</sub> = 2.5V, TBD                     |                                        | 24                     |                                         | μА    |
| I <sub>PID</sub>  | Sink current                       |                                                  |                                        | -24                    |                                         | μА    |
| I <sub>RAT</sub>  | Current ratio                      | I <sub>PID</sub> (chg)/I <sub>PID</sub> (dchg)   | 0.9                                    | 1.0                    | 1.1                                     |       |
| PID BUFFER        | AMPLIFIER SECTION                  |                                                  |                                        |                        |                                         | I     |
| V <sub>OS</sub>   | Offset voltage                     | V <sub>IN</sub> = 2V                             |                                        | 20                     |                                         | mV    |
| Slew              | Slew rate                          |                                                  |                                        | 1                      |                                         | V/µs  |
| I <sub>B</sub>    | Input bias current                 | V <sub>IN</sub> = 2V                             |                                        | -10                    |                                         | μА    |
| Swing             | Input range                        | :                                                | 0                                      |                        | 4                                       | V     |
| CURRENT C         | ONTROL SECTION                     |                                                  |                                        |                        | -                                       |       |
| I <sub>RSEN</sub> | Gain set #1                        | I <sub>OUT</sub> = 120mA                         |                                        | 125                    |                                         | μА    |
| I <sub>RSEN</sub> | Gain set #2                        | I <sub>OUT</sub> = 120mA                         |                                        | 250                    |                                         | μА    |
| I <sub>RSEN</sub> | Gain set #3                        | I <sub>OUT</sub> = 120mA                         |                                        | 500                    |                                         | μА    |
| I <sub>RSEN</sub> | Gain set #4                        | I <sub>OUT</sub> = 120mA                         |                                        | 1.0                    |                                         | mA    |
| ERROR AMI         | PLIFIER SECTION                    |                                                  | i                                      |                        |                                         |       |
| V <sub>OS</sub>   | Offset voltage                     | V <sub>CM</sub> = 2V                             |                                        | 40                     |                                         | mV    |
| I <sub>B</sub>    | Input bias current                 | V <sub>CM</sub> = 2V                             |                                        | 10                     | 1000                                    | рА    |
| A <sub>VOL</sub>  | Open loop gain                     | V <sub>CM</sub> = 2V                             |                                        | 60                     |                                         | db    |
| B <sub>W</sub>    | Bandwidth                          | $V_{CM} = 2V$ , $AV = 1$                         | ······································ | 2                      |                                         | MHz   |
| V <sub>CMR</sub>  | Common-mode range                  |                                                  | 1.5                                    |                        | 4.8                                     | V     |
| V <sub>REF</sub>  | Input clamp V                      | $V_{NIN} = V_{REF}$                              |                                        | 1.25                   |                                         | V     |
| Slew              | Slew rate                          | V <sub>CM</sub> = 2V, AV = 1                     |                                        | 1.5                    |                                         | V/µs  |

## **FUNCTIONAL DESCRIPTION**

In a typical disk drive application a microprocessor and the ML6035 are used to start a three phase brushless motor. After start-up the chip can provide stand-alone constant speed control or can be used in an external speed control loop. Unipolar run mode is supported to provide for higher motor speeds. Sensorless motor commutation is provided. See Fig. 1 for a typical application.

#### **MOTOR START-UP**

By using a microprocessor to send and receive information from the motor control chip almost any desired variation in any desired start-up algorithm can be achieved.

Under  $\mu P$  control, initial open-loop commutation sequence is provided to the commutation logic through the bits A, B and C. The Motor\_off pin is used to control the current to the motor. As the motor is advancing and accelerating, the  $\mu P$  can look at the TACHOUT pin to check the speed of the motor and switch to close loop by setting bit ST.

#### **COMMUTATION LOGIC**

Commutation is performed by a 12-bit wide digital circuit. It can detect the zero crossing pulses, then evaluate the time needed between pulses and generate a commutation pulse after the half-time delay. Should the interval of zero crossings exceed the effective range of the counter, the delay will be set at the half of the full count automatically. Unwanted flyback pulses can be blanked out by setting bits FB[5:0]. Blanking time from  $4\mu$ s to  $128\mu$ s with a step of  $2\mu$ s can be programmed by  $\mu$ P. Phase delay less than  $30^{\circ}$  can be achieved by programming bits PA[7:0].

During momentary power interruptions the continuing motor zero crossing information can be used to recover commutation and resume closed loop speed control.

#### **POWER DRIVERS**

Three source PMOS devices and three sink NMOS devices, each capable of 1A @ 500mV are used in complementary output stages. When mode switching is used to change from bipolar drive to unipolar drive the upper devices are disabled and an additional PMOS transistor is used to pull the motor neutral to the 5V supply.

By using a small portion of each lower FET a closed loop current mirror can be created to monitor the current in each leg. The currents from the three lower current mirrors are summed to provide a voltage across R<sub>SENSE</sub> for a local current loop.



Figure 1. Typical Application Circuit



After a power failure, during the brake delay time period, the outputs are turned off so that the back-EMF energy can be used to retract the heads. Three schottky diodes are connected from the motor output pins to the retract pin to rectify the back EMF from the still spinning motor. The return rectification is provided by three schottky diodes tied in conjunction with the body diodes of each N-channel sinking transistor.

### **BRAKING LOGIC**

This block provides active braking to slow down motor rotation quickly. A signal applied to an R/C network connected to the external brake pin initiates a delay prior to braking (turning off the P-channel devices and turning on all the output N-channel devices). A brake command from the serial bus initiates an immediate braking sequence with no delay. To prevent a momentary high current spike due to simultaneous conduction of a P-Channel and an N-channel power output device, a motor off command should be issued prior to a serial bus brake command.

#### SPEED CONTROL

During motor start a command from the serial bus can select one out of four divide ratios from the sum of the currents in the output sink devices (0.0005, 0.001, 0.002 and 0.004) to be applied to the  $R_{SENSE}$  pin. The voltage so formed is used to derive a current loop at the noninverting input to the error amplifier. By starting with a low ratio 1A drive currents can be achieved. Note that the current loop is active during start-up.

When sufficient speed is reached to close the commutation loop (16% of final speed) the R<sub>SENSE</sub> ratio can be selected to provide more dynamic range at the R<sub>SENSE</sub> pin for the normal operating current and internal speed control (velocity loop) can be used. This is done by using a one pulse per revolution signal from the commutation circuit to compare with a preset value for the 14-bit divider, which together with the [external] system clock frequency determine the speed (see Figure 3). A digital frequency comparator compares these two signals and generates a command signal to the charge pump to charge up or discharge the external PID filter. The voltage at the PID pin is internally buffered and applied to the BUFOUT pin. The buffered PID signal is then applied to the inverting input to the error amplifier to provide a reference for the current loop and to complete the velocity loop.

If sector data information is available the charge pump can be disabled by a signal from the serial bus and the sector information can be input to the PID pin to control the current loop (see next section).



Notes: t1 = min time required between "end of write" and "motor-activate"

t2 = min time required between "motor inactivate" and "beginning of read"

t3 = min time required between "read" and "write"

Figure 2. Start-up Waveform



Figure 3. Speed Control

#### **CURRENT AND SLEW RATE CONTROL**

This block provides output current wave shaping to minimize very steep current slopes. The elimination of these steep currents helps to reduce magnetostriction noise in the motor windings and helps to eliminate or minimize flyback pulses caused by the motor winding inductance. Slew rate control is provided on both the P-channel devices and the N-channel devices and is active for both rise and fall. The charge and discharge rate for the slew rate control is set by an external resistor,  $R_{\text{SLEW}}$ . The value of this resistor should be adjusted so that a rise time or fall time of 20% (40% for both) of each "on" time. The range for  $R_{\text{SLEW}}$  is 250K to  $2\text{M}\Omega$ . This corresponds to a  $t_{\text{RS}}$ ,  $t_{\text{FS}}$  range of 120 $\mu$ s to 960 $\mu$ s. For example, an "ON" time of 1ms, 40% corresponds to 400 $\mu$ s which equates to 1.1M $\Omega$ .

In addition to slew rate control the chip also supports a linear current loop on the lower (sinking) power drivers. A signal from the external PID filter is buffered and applied as a reference signal to an error amplifier shown in Figure 4. The error signal for this amplifier is derived from the R<sub>SENSE</sub> signal described in the power driver section above. The error amplifier has both inputs and the output available so compensation for the current loop can be easily done.

The maximum output current limit is used during motor start and is programmed from the serial bus by selecting the current ratio at Isense as mentioned above.

#### **DIVIDE BY N BLOCK**

The "divide by N" block shown in the block diagram, supplies a selectable tach output. If selected from the serial bus, one pulse per revolution is provided. This signal is derived from the equivalent of a divider tied to the zero crossing comparator for phase A. This will insure a signal with minimum jitter. A register loaded from the serial bus programs the divider for a 4, 8, 12 or 16 pole motor. During start-up a serial command can disable the divide circuit to provide raw zero crossing information to the tach out pin.



Figure 4. Current Loop Velocity Loop

#### **LOW VOLTAGE DETECT**

This section provides a fail safe low voltage detect for both  $V_{CC}$  and  $V_{CC2}$ . In most systems the low voltage detect resides on the Voice coil driver chip and has a threshold voltage of 4.575V with 30mV hysteresis. In the event this external chip fails to detect a low voltage condition or in the event this function is not available in another chip, then an internal low voltage detect (Vth = 4.325V, hysteresis = 30mV) will disable the outputs and initiate a shutdown with retract voltage available.

#### **OVER TEMPERATURE FLAG**

This section is located close to the output drivers and is used to detect an over temperature condition. At a temperature of 150 degree C the following events will occur: the outputs will be turned off and the Motor-off pin will be pulled low to signal the microprocessor that a thermal shutdown has occurred. The motor-off pin is reset to normal operation by the sleep command. When the microprocessor "sees" motor off go low it should initiate a retract so the heads can be parked prior to motor braking.

#### SERIAL I/O AND CONTROL LOGIC

The digital interface consists of a four-wire serial port. The 16-bit data word present on the DATA $_{\rm IN}$  pin is serially shifted on the rising edges of the serial interface clock when the chip-select pin is active low. The R/WR bit is shifted in first and followed by address bits and data bits. To read stored data word, data will be shifted out from the DATA $_{\rm OUT}$  pin on the falling edge of the serial clock when the chip-select pin is active low. When the chip select pin is high, DATA $_{\rm IN}$  and Bus-Clk are ignored.



Read Waveform



Write Waveform

#### **CONTROL REGISTER 0**

| R/W | A1 | A0 | D12 | D11 | D10 | D9  | D8    | D7    | D6 | D5  | D4  | D3  | D2  | D1. | D0 |
|-----|----|----|-----|-----|-----|-----|-------|-------|----|-----|-----|-----|-----|-----|----|
|     | 0  | 0  | Α   | В   | C   | REV | Sleep | Brake | ST | D3P | UNI | CP2 | CP1 | T2  | T0 |

#### **COMMUTATION START POINT**

D12 to D10 000 = A+ OFF A- OFF B+ OFF B- OFF C+ OFF C- OFF 001 = A+ OFF A- OFF B+ OFF B- ON C+ ON C- OFF 010 = A+ OFF A- ON B+ ON B- OFF C+ OFF C- OFF 011 = A+ OFF A- ON B+ OFF B- OFF C+ ON C- OFF 100 = A+ ON A- OFF B+ OFF B- OFF C+ OFF C- ON 101 = A+ ON A- OFF B+ OFF B- ON C+ OFF C- OFF 110 = A+ OFF A- OFF B+ ON B- OFF C+ OFF C- ON

In read mode, these three bits contain the commutation status latched at the falling edge of CS.

111 = A+ OFF A- OFF B+ OFF B- OFF C+ OFF C- OFF

D9 0 = forward direction 1 = reverse direction D8 0 = sleep mode1 = on0 = brake offD7

1 = brake on

0 = commutated by setting D12-D10 of control register 0 D6

1 = commutated by digital delay loop

D5 0 = Tach-out (1 pulse/phase) 1 = Tach-out (1 pulse/rev.) D4 1 = Unipolar operation

0 = Bipolar operation

D2-D3 Charge pump

00 = normal operation 01 = discharge 10 = charge 11 = high impedance

Debug mode. Enables part to a/p internal signals from the data-out (serial out) pin. D1-D0

00 = tachout (normal operation) 01 = blanking pulse width  $10 = \overline{UP}$ 

11 = commutation pulse

a logic "0" refers to a logic low signal Note: a logic "1" refers to a logic high signal

# **CONTROL REGISTER 1**

| R/W | A1 | <b>A</b> 0 | D12 | D11 | D10 | D9  | D8  | D7          | D6 | D5  | D4  | D3  | D2  | D1  | D0  |
|-----|----|------------|-----|-----|-----|-----|-----|-------------|----|-----|-----|-----|-----|-----|-----|
|     | 0  | 1          | 0   | P1  | P0  | CL1 | CL0 | Tach/<br>DN |    | FB5 | FB4 | FB3 | FB2 | FB1 | FB0 |

D11,D10

00 = 4 pole motor

01 = 8 pole motor

10 = 12 pole motor 11 = 16 pole motor

D9, D8 Current limit

11 = I at R<sub>SENSE</sub> = 0.0005 \* Iout Sink (A or B or C)

00 = I at  $R_{SENSE} = 0.0010 * Iout Sink (A or B or C)$ 

01 = I at  $R_{SENSE} = 0.0020 * Iout Sink (A or B or C)$ 

10 = I at  $R_{SENSE} = 0.0040 * lout Sink (A or B or C)$ 

D7 Tach/DN 0 = DN pulse

1 = Tach out

D6 Unused

D5-D0 Blanking pulse width

Time step

= prescale factor\*/system clock rate

 $= 4/(2 \times 106 \text{ counts/sec}) = 2 \text{ usec/count}$ 

\* the prescale factor is: 4 for a four pole motor

2 for an eight pole motor

1 for a twelve pole motor

1 for a sixteen pole motor

Note:

a logic "0" refers to a logic low signal

a logic "1" refers to a logic high signal

### **CONTROL REGISTER 2**

| R/W | A1 | A0 | D12 | D11 | D10 | D9  | D8  | D7  | D6  | D5  | D4 | D3 | D2 | D1 | D0  |
|-----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|----|-----|
|     | 1  | 0  | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 |    |    |    |    | FR0 |

D0 = Least significant bit for # of counts to preset the frequency down counter (see next page for formula and remaining bits)

D1 to D4 Not used

D12 to D5 Select the desired phase advance

= 11.6 count / el degree

\* The prescale factor is: 4 for a 4 pole motor

2 for an 8 pole motor

1 for a 12 pole motor

1 for a 16 pole motor

Note: a logic "0" refers to a logic low signal a logic "1" refers to a logic high signal

# 4

#### **CONTROL REGISTER 3**

| R/W | A1 | A0 | D12  | D11  | D10  | D9   | D8  | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|-----|----|----|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|
|     | 1  | 1  | FR13 | FR12 | FR11 | FR10 | FR9 | FR8 | FR7 | FR6 | FR5 | FR4 | FR3 | FR2 | FR1 |

D12 TO D0 equal the # of counts to preset the frequency down counter

$$counts needed = \frac{system \, clock \, rate}{prescale \, factor} \times \frac{60}{rpm}$$

$$= \frac{2E6 \text{ counts/rev}}{4} \times \frac{60 \text{ sec/min}}{3600 \text{ rev/min}}$$

= 8,333 counts/rev

= 10,0000,1000,1101

\* The prescale factor is fixed in all cases.

Note: a logic "0" refers to a logic low signal a logic "1" refers to a logic high signal

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML6035CH    | 0°C to +70°C      | 32-Pin TQFP (H32) |



# **Tape Drive Data Channel Processor**

#### **GENERAL DESCRIPTION**

The ML6042 is a single-chip Data Channel for high capacity tape drives supporting a floppy-like interface. It integrates the head preamplifier, pulse detector, filter/ equalizer, and write driver functions. It also contains the gap/hole detector, under-voltage detector, and write driver and MR head bias. All major functions are controlled and their parameters programmed via the serial interface.

This IC is intended for tape drive systems typically utilizing the QIC format. It is compatible with the QIC40/80 and the QIC3010/3020 recording formats. The minimal external components combined with the very small package makes the ML6042 ideal for designs with board space and height constraints like 31/2" half height drives.

The head preamp is compatible with both inductive and magneto-resistive heads with a programmable MR bias. The write driver current is also programmable.

The filter is a 6-pole, 2 zero, 0.05° equi-ripple continuous time configuration with asymmetric equalization. The cutoff frequency and amount of asymmetric equalization are programmable via the serial interface in 32 steps. The cutoff frequency can range from 200kHz to 1.6MHz in two ranges.

#### **FEATURES**

- Complete data channel for tape drives.
- Compatible with QIC 40/80/3010/3020 formats.
- Data rates up to 2Mbps (MFM) or 5Mbps 1, 7 (RLL).
- All key parameters are programmable.
- Minimal external components.
- Continuous time filter with asymmetric equalization.
- Less than 500mW operating power dissipation.
- Low jitter and pulse pairing.

#### **BLOCK DIAGRAM**



# **PIN CONFIGURATION**

ML6042 32-Pin SOIC (S32)



# PIN DESCRIPTION

| PIN | NAME               | FUNCTION                                                                                                                                                                            | PIN | NAME              | FUNCTION                                                                                                              |
|-----|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------|-----------------------------------------------------------------------------------------------------------------------|
| 1   | LEVEL              | Rectified signal level output, and input to the programmable hysteresis                                                                                                             | 6   | I <sub>SET</sub>  | External resistor to $GND_A$ that sets the write driver and MR bias current.                                          |
|     |                    | comparator. An external capacitor connects between this pin and GND <sub>A</sub> to set the discharge time constant in conjunction with an internal                                 | 7   | $V_{IN+}$         | Differential signal positive input to read channel.                                                                   |
|     |                    | programmable current source.                                                                                                                                                        | 8   | $V_{IN-}$         | Differential signal negative input to read channel                                                                    |
| 2   | C <sub>AGC</sub>   | The AGC loop capacitor is connected from this pin to $\ensuremath{GND_A}$ .                                                                                                         | 9   | CBY <sub>MR</sub> | MR bias circuit bypass capacitor to GND <sub>A</sub> .                                                                |
| 3   | D <sub>RATE</sub>  | Control input for selecting the cutoff frequency range of the filter. A logic high sets the filter to the high range; and a logic low, to the low range. It has internal pull-down. | 10  | WR+               | Differential positive write driver output. One side of the write head coil and damping resistor connects to this pin. |
| 4   | TEST <sub>IN</sub> | Control input to select the test signal on the TEST <sub>OUT</sub> pins. An input voltage of 0V to 1V selects the AGC output at TEST <sub>OUT</sub> , 2V to 3V selects the          | 11  | WR-               | Differential negative write driver output. One side of the write head coil and damping resistor connects to this pin. |
|     |                    | multiplier output, and 4V to 5V (V <sub>CC</sub> ) selects the filter low pass output.                                                                                              | 12  | $GND_W$           | Ground connection for the write driver.                                                                               |
| 5   | IMR                | MR bias current sink output pin. Connect to $V_{CC}W$ when not in use.                                                                                                              | 13  | V <sub>CC</sub> W | Positive power supply connection (5V) for the write driver.                                                           |

# PIN DESCRIPTION (continued)

| PIN | NAME                 | FUNCTION                                                                                                                                                                                               | PIN | NAME                 | FUNCTION                                                                                                                           |
|-----|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------|------------------------------------------------------------------------------------------------------------------------------------|
| 14  | WEN <sub>B</sub>     | Write enable logic input. A logic low on this pin enables the write driver, switches the AGC amplifier to fixed gain mode, and discharges the C <sub>AGC</sub> pin to the lower clamp voltage. A logic | 26  | EOG <sub>C</sub>     | Output of end-of-gap detector. The output is high when the LEVEL pin voltage is less than the amount set by the internal register. |
|     |                      | high disables the write driver and initiates the write to read transition clamp time-out.                                                                                                              | 27  | HOLDB                | Logic input for AGC hold. A low on this pin disables the charging and discharging paths to the C <sub>AGC</sub> pin                |
| 15  | WD                   | Encoded Write data input.                                                                                                                                                                              |     |                      | causing it to float. (See the AGC section of the Functional Description for more information.)                                     |
| 16  | GND <sub>D1</sub>    | Digital ground.                                                                                                                                                                                        | 20  | CND                  | Analog ground                                                                                                                      |
| 17  | $S_{CLK}$            | Clock input for serial interface                                                                                                                                                                       | 28  | GND <sub>A</sub>     | Analog ground.                                                                                                                     |
| 18  | SENB                 | Logic input for serial interface enable. Active low.                                                                                                                                                   | 29  | V <sub>CC</sub> A    | Positive power supply connection (5V) for the write driver.                                                                        |
| 19  | S <sub>DATA</sub>    | Serial data input.                                                                                                                                                                                     | 30  | TEST <sub>OUT</sub>  | Test output for AGC, multiplier, and low pass output. Differential signal negative connection. The open emitter                    |
| 20  | $GND_{D2}$           | Digital ground.                                                                                                                                                                                        |     |                      | output needs a $2k\Omega$ biasing resistor to ground.                                                                              |
| 21  | V <sub>CC</sub> D    | Positive power supply connection (5V) for digital circuitry.                                                                                                                                           | 31  | TEST <sub>OUT+</sub> | Test output for AGC, multiplier, and low pass output. Differential signal                                                          |
| 22  | RD <sub>B</sub>      | Read data output. Encoded data from pulse detector                                                                                                                                                     |     |                      | positive connection. The open emitter output needs a $2k\Omega$ biasing resistor to ground.                                        |
| 23  | $GND_{D3}$           | Digital ground.                                                                                                                                                                                        |     | _                    |                                                                                                                                    |
| 24  | A <sub>RESET</sub> B | Under-voltage status logic output.<br>Active low.                                                                                                                                                      | 32  | R <sub>FIL</sub>     | External resistor to GND <sub>A</sub> sets the center frequency of the filter.                                                     |
| 25  | 12V <sub>SENSE</sub> | Sense input for 12 volt fault detector.<br>An external resistor divider from +12 volts to ground connects to this pin.                                                                                 |     |                      |                                                                                                                                    |

## **ABSOLUTE MAXIMUM RATINGS**

## **OPERATING CONDITIONS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Operating Temp | oerature Range . | <br>0°C  | C to 70°C |
|----------------|------------------|----------|-----------|
| Operating Supp | ly Range         | <br>4.75 | to 5.25V  |
|                |                  |          |           |

| DC Supply Voltage ( $V_{CC}A \& V_{CC}D$ )                                            |
|---------------------------------------------------------------------------------------|
| (Inputs or Outputs)0.3 to V <sub>CC</sub> A + 0.3V<br>Input Current per Pin25 to 25mA |
| Storage Temperature Range –65°C to 150°C                                              |
| Maximum Junction Temperature 125°C                                                    |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A = 0^{\circ}$  to  $70^{\circ}$ C,  $V_{CC} = V_{CC} A = V_{CC} D = V_{CC} W = 4.75$  to 5.25 V (Note 1).

PARAMETER

CONDITIONS

MIN TYP MAX UNITS

| PARAMETER                                         | CONDITIONS                                                                   | MIN  | TYP   | MAX   | UNITS             |
|---------------------------------------------------|------------------------------------------------------------------------------|------|-------|-------|-------------------|
| Power Dissipation                                 | $V_{CC}$ = 5.25V, $I_{MR}$ = 0, $I_{LOAD}$ = 0, $f_{C}$ = max, full slimming |      | 600   | 750   | mW                |
| READ PREAMPLIFIER                                 | •                                                                            |      |       |       |                   |
| Differential Input Resistance                     | V <sub>IN+</sub> to V <sub>IN-</sub>                                         | 2.1  | 3.3   | 5.0   | kΩ                |
| Differential Input Capacitance                    | V <sub>IN+</sub> to V <sub>IN-</sub>                                         |      | 10    |       | pF                |
| Dynamic Input Signal Range                        | Differential                                                                 | 0.5  |       | 6.5   | mV <sub>P-P</sub> |
| Input Referred Noise Voltage                      | Maximum gain                                                                 |      | 1.2   | 1.5   | nV/√Hz            |
| Input Noise Current                               | BW = 500Hz to 5MHz                                                           |      | 1.2   | 2     | pA/√Hz            |
| MR Head Bias Current Range                        | 4 bits: mr3 to mr0                                                           | 0    |       | 15    | - mA              |
| MR Head Bias Current Step                         |                                                                              | 0.8  | 1     | 1.2   | mA                |
| MR Head Bias Current Tolerance                    | $I_W = 0$ to 15mA, $R_{SET} = 1.25k\Omega$                                   | 0    |       | ±6    | %                 |
| WRITE DRIVER                                      |                                                                              |      |       |       |                   |
| I <sub>SET</sub> Output Voltage                   | I <sub>SET</sub> = 1 mA                                                      | 1.16 | 1.25  | 1.3   | V                 |
| I <sub>SET</sub> to Write Driver Current Gain     | wc4 to wc0 = 00000                                                           |      | 0     |       | A/A               |
| I <sub>SET</sub> to Write Driver Current Gain     | wc4 to wc0 = 11111                                                           |      | 34.44 |       | A/A               |
| Write Current Range, Typ.                         |                                                                              | 0    |       | 34.44 | mA                |
| Write Current Step                                |                                                                              | 0.7  | 1.11  | 1.5   | mA                |
| Write Current Tolerance                           | $I_W = 0$ to 34.44mA, $R_{SET} = 1.25k\Omega$                                | 0    |       | ±6    | %                 |
| Differential Head Swing<br>(with No Head Present) |                                                                              | 4.0  | 5.0   |       | V <sub>P-P</sub>  |
| Internal Damping Resistor                         |                                                                              | 2475 | 3300  | 4125  | Ω                 |
| Differential Output Capacitance                   |                                                                              |      | 5     | 10    | pF                |
| WD to $I_X - I_Y$                                 | From 50% points                                                              |      |       | 32    | ns                |
| Asymmetry                                         | WD, $t_F = t_R = 1$ ns                                                       |      |       | 1     | ns                |
| Rise/Fall Time                                    | 10% to 90% points                                                            |      | 10    | 12    | ns                |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                             | CONDITIONS                                                                                                          | MIN  | TYP  | MAX   | UNITS |
|---------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|------|-------|-------|
| PREAMP PLUS AGC AMPLIFIER             |                                                                                                                     |      |      |       |       |
| AGC + Preamp Gain, Max.               | AGC mode, measured at AGC output                                                                                    | 268  | 305  | 343   | V/V   |
| AGC + Preamp Gain, Min.               | AGC mode, measured at AGC output                                                                                    |      |      | 9.9   | V/V   |
| AGC + Preamp Gain, Max.               | Fixed gain mode, fg4 to fg0 = 00000                                                                                 | 188  | 219  | 250   | V/V   |
| AGC + Preamp Gain, Min.               | Fixed gain mode, fg4 to fg0 = 11111                                                                                 | 2.7  | 7    | 11.7  | V/V   |
| AGC + Preamp BW                       | Fixed gain mode (–3dB BW)                                                                                           | 10   | 20   |       | MHz   |
| CMRR                                  | V <sub>IN</sub> = 100mV @ 1MHz (fg mode)                                                                            | 30   | 40   |       | dB    |
| PSRR                                  | V <sub>CC</sub> = 100mV @ 1MHz (fg mode)                                                                            |      | 40   |       | dB    |
| Input Clamp Off Time                  | From WEN <sub>B</sub> active to input clamp release                                                                 |      | 1    |       | μs    |
| Clamp Propagation Delay               | From WEN <sub>B</sub> active to input clamp release                                                                 |      | 20   |       | ns    |
| Testout Bias                          | $R_{LOAD} = 2k\Omega$                                                                                               |      | 2    |       | V     |
| AGC CONTROL — RECTIFIER AND CO        | OMPARATOR                                                                                                           |      |      |       |       |
| Corner Frequency                      | AC coupling between preamp and AGC                                                                                  |      |      | 2.5   | kHz   |
| Corner Frequency                      | AC coupling between AGC and filter                                                                                  |      |      | 2.5   | kHz   |
| Corner Frequency                      | AC coupling between filter and pulse detector or rectifier                                                          |      | 1.5  |       | kHz   |
| C <sub>AGC</sub> Attack Current, Min. | atk1, atk0 = 00                                                                                                     | 21   | 30   | 39    | μА    |
| C <sub>AGC</sub> Attack Current, Max. | atk1, atk0 = 11                                                                                                     | 84   | 120  | 156   | μА    |
| C <sub>AGC</sub> Decay Current, Min.  | dky1, dky0 = 00                                                                                                     | 1.56 | 3.0  | 3.9   | μА    |
| C <sub>AGC</sub> Decay Current, Max.  | dky1, dky0 = 11                                                                                                     | 8.4  | 12   | 15.6  | μА    |
| C <sub>AGC</sub> Leak Current         | HOLD <sub>B</sub> pin is low, or fgs = 1                                                                            |      | 1    |       | nA    |
| C <sub>AGC</sub> Discharge            | WEN <sub>B</sub> pin is low                                                                                         | 70   | 100  | 130   | μΑ    |
| AGC Hold On/Off                       | HOLD <sub>B</sub> pin, ON time and OFF time                                                                         |      | 0.5  |       | μs    |
| C <sub>AGC</sub> Voltage, Max.        | Upper clamp level                                                                                                   |      | 3.9  |       | V     |
| C <sub>AGC</sub> Voltage, Min.        | Lower clamp level                                                                                                   | 1.9  | 2.2  | 2.5   | V     |
| Write to Read Recovery Time           | $f_{IN} = 750 \text{kHz}, V_{IN} = 750 \text{mV}, 2 \text{Mbps}, \\ I_{ATTACK} = 120 \mu A, f_{C} = 750 \text{kHz}$ |      | 35   | 50    | μs    |
| HYSTERESIS COMPARATOR                 |                                                                                                                     |      | -    |       |       |
| Hysteresis Range                      | Percent of input signal amplitude                                                                                   | 0    |      | 93.75 | %     |
| Hysteresis Resolution                 | Hysteresis range 18.75% to 81.25%                                                                                   | 3.13 | 6.25 | 9.38  | %     |
| Output Current, Max.                  | LEVEL pin short to ground                                                                                           | 5    | 14   |       | mA    |
| Discharge Current, Min.               | dc2 to dc0 = 000                                                                                                    | 37.5 | 50   | 62.5  | μА    |
| Discharge Current, Max.               | dc2 to dc0 = 111                                                                                                    | 300  | 400  | 500   | μА    |
| Discharge Current Step                |                                                                                                                     | 37.5 | 50   | 62.5  | μА    |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                                          | CONDITIONS                                                                                                     | MIN   | TYP    | MAX     | UNITS               |
|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------|--------|---------|---------------------|
| HYSTERESIS COMPARATOR (continued)                  |                                                                                                                |       | *      |         |                     |
| LEVEL Pin Voltage Change                           | AGC loop mode                                                                                                  | 0.8   | 1.0    | 1.2     | ı V                 |
| LEVEL Pin Voltage Change                           | AGC fixed gain mode                                                                                            | 0.7   | 1.0    | 1.3     | V                   |
| EOG Detection Level                                | cmp0 = 0, cmp1 = 0                                                                                             | 15    | 25     | 35      | %                   |
|                                                    | cmp0 = 0, cmp1 = 1                                                                                             | 40    | 50     | 60      | %                   |
|                                                    | cmp0 = 1, cmp1 = 0                                                                                             | 65    | 75     | 85      | %                   |
|                                                    | cmp0 = 1, cmp1 = 1                                                                                             | 90    | 100    | 110     | %                   |
| PULSE QUALIFICATION                                |                                                                                                                |       |        |         |                     |
| Read Data Pulse Width                              | D <sub>RATE</sub> pin = 1 (0.4 to 1.6Mbps)                                                                     | 40    | 60     | 80      | ns                  |
| Read Data Pulse Width                              | D <sub>RATE</sub> pin = 0 (0.2 to 0.8 Mbps)                                                                    | 200   | 300    | 400     | ns                  |
| Pulse Pairing                                      | $0.75 MHz$ sine wave @ $0.75 V_{P-P}$ , $f_C = 0.75 MHz$ , $6.6 dB$ slimming                                   |       |        | 13      | ns                  |
| RMS Jitter on RD Output ±1 Sigma (Note 2)          | $0.75$ MHz sine wave @ $0.75$ V <sub>P-P</sub> , $f_C = 0.75$ MHz, $6.6$ dB slimming                           |       |        | 6       | ns                  |
| FILTER / EQUALIZER                                 |                                                                                                                |       |        |         |                     |
| Gain – DC                                          | AGC output to LP output                                                                                        | 12.5  | 14     | 15.5    | dB                  |
| Differential Group Delay                           | 0.2 to 0.8, or 0.4 to 1.6MHz; 0.2<br>to 2.0 f <sub>C</sub> , & ex3 to ex0 = 0000<br>(when X = A or B) (Note 3) |       |        | ±6%     | Gd @ f <sub>C</sub> |
| Cutoff Frequency Accuracy                          | −3dB ±1dB                                                                                                      | -10   |        | 10      | %                   |
| Equalization Level Accuracy                        | 0 to 10dB                                                                                                      | -1    |        | 1       | dB                  |
|                                                    | 10 to 14dB                                                                                                     | -2    |        | 2       | dB                  |
| Asymmetric Absolute Group Delay Equalization, Max. | f <sub>C</sub> = 1MHz                                                                                          | 229.3 | 254.77 | 280.25  | ns                  |
| Phase Shift                                        | Between (LP & BP), $f_C4$ to $f_C0 = 111111$                                                                   |       | 90     |         | degrees             |
| UNDERVOLTAGE DETECT                                |                                                                                                                |       |        | 1       |                     |
| V <sub>CC</sub> A Detect Threshold                 |                                                                                                                | 4     |        | 4.5     | V                   |
| V <sub>CC</sub> A Detect Hysteresis                |                                                                                                                |       | 100    |         | mV                  |
| 12V <sub>SENSE</sub> Detect Threshold              |                                                                                                                | 1.11  |        | 1.39    | V                   |
| 12V <sub>SENSE</sub> Detect Hysteresis             |                                                                                                                |       | 30     |         | m∨                  |
| A <sub>RESET</sub> B Pull Down Resistance          |                                                                                                                |       | 10     |         | kΩ                  |
| SERIAL MICROPROCESSOR INTERFACE                    |                                                                                                                |       |        | <u></u> |                     |
| Serial Clock (S <sub>CLK</sub> ) Frequency         |                                                                                                                | 0.01  | T      | 10      | MHz                 |
| S <sub>CLK</sub> Pulse Width                       | t <sub>PW</sub>                                                                                                | 40    |        |         | ns                  |
| S <sub>CLK</sub> to S <sub>DATA</sub> Hold Time    | t <sub>HSD</sub>                                                                                               | 10    |        |         | ns                  |
| S <sub>DATA</sub> to S <sub>CLK</sub> Setup Time   | t <sub>SSD</sub>                                                                                               | 10    |        |         | ns                  |
| S <sub>CLK</sub> to SEN <sub>B</sub> Setup Time    | t <sub>SSENS</sub>                                                                                             | 30    |        |         | ns                  |
| SEN <sub>B</sub> To S <sub>CLK</sub> Hold Time     | tssenh                                                                                                         | 50    |        |         | ns                  |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                  | CONDITIONS                | MIN                     | TYP | MAX                    | UNITS |
|----------------------------|---------------------------|-------------------------|-----|------------------------|-------|
| DIGITAL I/O SPECIFICATIONS |                           |                         |     |                        |       |
| High Level Input Voltage   |                           | V <sub>CC</sub> D – 0.5 |     | V <sub>CC</sub> D      | ٧     |
| Low Level Input Voltage    |                           | GND <sub>D</sub>        |     | GND <sub>D</sub> + 0.5 | ٧     |
| High Level Input Current   | @ V <sub>CC</sub> and GND |                         |     | 1                      | μА    |
| Low Level Input Current    | @ V <sub>CC</sub> and GND |                         |     | 1                      | μА    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.

Note 2: The ±1Sigma RMS jitter is one standard deviation of the distribution of the edge transition time. The peak-to-peak is twice the value shown.

Note 3: This specification is the average group delay between the f<sub>MIN</sub> and f<sub>MAX</sub> settings.



Figure 1. Three Wire Serial Interface Timing Diagram

#### **FUNCTIONAL DESCRIPTION**

#### INTRODUCTION

The ML6042 is a single-chip Tape Drive Data Channel Processor IC intended for tape backup drive systems. Fabricated in Micro Linear's BiCMOS process, it forms a complete solution for the tape drive read/write channel. It incorporates a head preamp, a full function pulse detector, a filter/equalizer and a high level of digital programmability through the serial microprocessor interface. The ML6042 is designed to offer low power dissipation with a high level of integration and programmability to minimize the number of external components, thus resulting in an optimized data channel processor for tape drives.

The ML6042 consists of a low noise read amplifier and a write driver capable of handling two terminal MR-read/TFwrite heads and metal heads. The pulse detector is implemented with a high bandwidth AGC whose attack and decay rate settings (ratio-fixed at 10), are selectable through the serial interface. The AGC can also be operated in a fixed gain mode with the gain programmable through a 5-bit DAC. The hysteresis level for the pulse detector gate channel is also programmable through the serial interface using a 4-bit DAC. Additionally there is an onboard 3-bit DAC to program the discharge current on the LEVEL pin. Using the fths bit in register #4, the hysteresis comparator can be switched to a fixed internal threshold, useful for handling media defects. Pulse qualification is achieved by using both level and polarity. The programmable filter architecture consists of a 6 pole, 2-zero, 0.05° equi-ripple type, continuous time filter, with asymmetric equalization, realizing a family of frequency response curves optimized for the tape drive read channel. The cutoff frequency and boost (asymmetric equalization) are programmable through the serial interface using internal DACs. The three wire serial interface is also used to program a number of parameters controlling the various sections of the chip. On power-up all the current settings in the control registers will come up in the minimum value (all zeroes setting), however it is recommended to initialize the registers on power-up to put the ML6042 in the desired state. The contents of the control registers are retained as long as power is applied to the device.

#### **HEAD PREAMPLIFIER/WRITE DRIVER**

The low noise head preamp consists of a read amplifier for two terminal TF-MR or metal head inputs. It has an onboard MR head bias circuit which is programmable through the serial interface using a 4-bit DAC. The output of the preamplifier is AC coupled to the AGC inputs. The write driver is capable of driving two terminal heads by virtue of its H-bridge architecture. The write current is programmable through the serial interface using a 5-bit DAC. The write driver features an onboard nominal 3300 ohm damping resistor. The write driver also has a voltage fault detection circuit.

#### PULSE DETECTOR

The pulse detector consists of the AGC amplifier with a full AGC control loop, on the front end, which works in conjunction with the programmable filter/equalizer circuitry. The pulse detector consists of the conventional time channel and gate channel to help in pulse qualification, for generating the raw data output which represents the time position of the peaks corresponding to the flux reversals on the disk. The pulse qualification circuitry is optimized for polarity based detection.

#### AGC

The AGC amplifier is a two stage differential amplifier design with high bandwidth — typically greater than 20MHz. The first stage of the AGC is a Variable Gain Amplifier (VGA) whose gain is controlled by the voltage on the CAGC pin. The gain of the amplifier decreases as the voltage on the CAGC pin increases. The second stage is essentially a fixed gain amplifier. The AGC usually gets its differential input from the output of the head preamp circuit. The input to the AGC is disconnected from the preamp and connected to the nominal common mode voltage when WEN<sub>B</sub> is low to enhance the write to read recovery. When WENB goes high this input is reconnected to the preamp after a 1µs typical delay. The output of the AGC amplifier feeds into the filter/equalizer through an AC coupled network. The low pass output from the filter/ equalizer serves as the input to the AGC control front end which is a full wave rectifier. An internal comparator compares the full wave rectifier output with an internal voltage reference and generates a control output to the AGC charge pump. The AGC current flows through CAGC generating a voltage, thus providing the feedback into the control nodes of the Variable Gain Amplifier. The capacitor on the C<sub>AGC</sub> pin then gets charged or discharged depending on whether the full wave rectifier output is greater than or less than the preset internal reference voltage. To speed up acquisition time a fast attack mode is enabled when the CAGC voltage is far below the desired value. When the full wave rectifier output is more than 125% above the internal voltage reference, an attack current of 11 times the normal programmed value is used to quickly charge the CAGC capacitor. When the rectified output falls below this 125% level the normal attack and decay currents are used. The typical ratio of the charging and discharging currents is fixed at 10 in the normal mode, and fixed at 110 in the fast attack mode. The attack and decay rates are programmable through control register #5. The AGC amplifier can be put in the HOLD mode, under control of the HOLD<sub>B</sub> pin. When the HOLD<sub>B</sub> pin is forced to a logic low (as long as WENB is high) the AGC charge pump is disabled and the CAGC floats. The AGC amplifier however, is not in fixed gain mode, and the CAGC voltage still controls the gain of the amplifier. Very long hold times

may cause the voltage to drift and the gain of the amplifier to change. The AGC amplifier can be programmed to maintain a fixed gain value selected in control register #6, with the fgs bit in control register #1. In this mode the  $C_{AGC}$  floats. The fgs bit is ignored when HOLDB or WENB are low. The impedance and gain of the AGC amplifier are not affected when the AGC returns to the normal mode. When WENB goes low the  $C_{AGC}$  pin is discharged with a fixed  $100\mu A$  current source to the lower cramp level, and the AGC amplifier is in fixed gain mode, with the gain selected with register #6.

#### **Time Channel**

The time channel of the pulse detector consists of a multiplier and a zero crossing comparator, the output of which generates the clocking signal to the pulse qualification flip-flop. The input of the multiplier is the differential low pass and bandpass outputs of the filter/ equalizer. Capacitive coupling ensures the removal of any DC offsets in the differentiated outputs of the filter/ equalizer. This technique contributes significantly to better pulse pairing by eliminating the need for a matching bidirectional one-shot, as used in conventional approaches. The output of the multiplier goes to the zero crossing comparator which produces a logic output whose edges correspond to the zero crossing points of the input signal. A positive transient of state at the zero crossing output indicates that a minima and maxima has been detected at the filter/equalizer's differentiated output.

#### **Gate Channel**

The gate channel consists of a hysteresis comparator which prevents false triggering of the output one-shot due to baseline noise. The lowpass output of the filter/ equalizer forms the input of the hysteresis comparator. Only when a data pulse is of sufficient amplitude will the hysteresis comparator allow the output one-shot to be triggered. The hysteresis comparator also ensures that the output one-shot is triggered once for each data pulse polarity. The hysteresis level (as a percentage of the hysteresis comparator input signal peak), in control register #4, works in conjunction with the threshold (discharge current) control in control register #5 to set up the hysteresis comparator. Assuming the input is zero, the LEVEL voltage is about 1.67V. With a full signal the voltage on the LEVEL pin will be about 2.67V. The fixed threshold mode activated through the fths bit in control register #4 essentially switches the hysteresis qualification to a fixed internal threshold level (equivalent to a 1V signal at the level pin), for handling media defects and gap regions. Refer to the Control Registers section for programming details.

#### **Pulse Qualification**

The pulse qualification circuitry consists of a D flip-flop whose data input is the hysteresis comparator output and it is clocked by the zero-crossing comparator output in the time channel. The output of this flip-flop triggers a one-shot whose pulse width is programmed through an internal RC constant. In order to allow the zero-crossing comparator output to fire the one-shot, every positive transient in the zero-crossing comparator will correspond to the opposite polarity of the hysteresis comparator output. The output of the one-shot then constitutes the raw data output, which represents the time position of the peaks on the falling edges of the RDB output, corresponding to the flux transitions on the media.

#### PROGRAMMABLE FILTER/EQUALIZER

The programmable filter/equalizer circuit approximately realizes a sixth-order, 0.05° equi-ripple function, thus achieving a flat group delay up to twice the cutoff frequency (2f<sub>C</sub>). The filter is a transconductance stage driving a passive integrating capacitor, and processes signals in a differential mode for greater noise immunity. Temperature stable cutoff frequencies are obtained. This filter architecture provides for smaller excess phase and power dissipation. It generates both a lowpass and bandpass (differentiated) output.

The cutoff (corner) frequency of the filter is controlled by 5-bits in a control register which provide 32 combinations in the range of either 200kHz to 800kHz (D<sub>RATE</sub> pin low) or 400kHz to 1600kHz (D<sub>RATE</sub> pin high). Control register #0 is used to program the data channel corner frequency. Refer to the Control Registers section for programming details. These five bits control a DAC that generates a current which is used to control the bias currents of the filter. The cutoff (corner) frequency of the filter is proportional to the bias currents and is given by the following equation:

$$f_{C} = \left\{ \left[ 0.2 + \left( n \times \frac{0.6}{31} \right) \right] \times \left( 1 + D_{RATE} \right) \right\}$$

where n = decimal value of  $(f_C4, f_C3, f_C2, f_C1, f_C0)$ 

Two real zeroes of opposite polarity are introduced by two stages inserted between the first/second and the second/ third biquads. The zeroes can be adjusted independently so that it is possible to realize asymmetric equalization, if desired. The transfer function of the equalizer and equalization level is given by:

$$EQ(s) = \left\lceil 1 - \left(\frac{k_1 s}{\omega_{01}}\right) \right\rceil \times \left\lceil 1 + \left(\frac{k_1 s}{\omega_{02}}\right) \right\rceil$$

$$EQ(db) = 10log \left[ 1 + \left( \frac{k_1 \omega}{\omega_{01}} \right)^2 \right] + 10log \left[ 1 + \left( \frac{k_2 \omega}{\omega_{02}} \right)^2 \right]$$

Where  $\omega 01$ ,  $\omega 02$  are the pole center frequencies of the first and second biquads. Values  $k_1$  and  $k_2$  can be controlled by changing the slimming control bits – zero A (N<sub>A</sub>, ea3 – ea0) in control register #2 and zero B (NB, eb3 – eb0) in control register #3.

#### **UNDER VOLTAGE DETECT**

The under voltage detect circuit consists of 5 volt and 12 volt power sense circuits. The 5 volt monitor internally senses the 5 volt power at  $V_{CC}A$  ( $V_{CC}A$  and  $V_{CC}W$  are connected together externally) and is triggered when the voltage drops below the lower threshold. The circuit has about 100mV of hysteresis to minimize false indications due to noise.

The 12 volt power is monitored through an external voltage divider connected to the 12V<sub>SENSE</sub> pin and compared to an internal reference of 1.25 volts typical. Using external resistors of value R and 6.2R this translates to a detection threshold of 9 volts typical. This circuit has about 30mV of hysteresis. With the resistors mentioned this will appear as a hysteresis of about 215mV at the 12 volt sense point.

If either the 5 volt or the 12 volt sense circuits are triggered the  $A_{\rm RESET}B$  output will go low indicating a fault. In addition, the write driver circuit is disabled, as if WENB was a logic high, if either circuit is triggered. The  $A_{\rm RESET}B$  output will be low on power up because of an internal resistor pull down. It is held low for a nominal 3 $\mu s$  and then allowed to rise if appropriate.

#### SERIAL µP INTERFACE

The serial microprocessor interface consists of a simple three-wire serial port. Data is shifted serially into the ML6042 on the falling edges of the serial shift clock (S<sub>CLK</sub>) on the S<sub>DATA</sub> input, provided the SEN<sub>B</sub> pin is active (low). The data is shifted in blocks of eight bits with the MSB first. The internal registers are organized in blocks of eight bits, with the three most significant bits denoting the address, followed by the five data bits. This addressing scheme thus allows for a register bank of eight registers. When power is applied to the chip the control registers come up in an undetermined state and hence they need to be initialized to some preset bit configuration so that the behavior of the chip is predictable. The control registers retain their programmed information until power is removed from the chip. When the SEN<sub>B</sub> pin goes inactive (high), the SDATA and SCLK pins are ignored and the previously shifted information is latched, on the rising edge of SENB, into the appropriate register bank selected by the address bits. It is recommended that SEN<sub>B</sub> be kept inactive high and S<sub>CLK</sub> be kept inactive low unless they are in use.

#### **CONTROL REGISTERS**

The control register bank consists of eight registers with addresses from 0 through 7. On power-up the state of the control register data bits is not predictable, so the desired state needs to be initialized, except registers #1, #5 and #7 which will be all zeroes. The detailed bit by bit definitions of control registers 0 through 7 follow.

#### **CONTROL REGISTER 0**

Filter Cutoff Frequency Control

#### MSB

| A2 | A1 | A0 | D4               | D3               | D2               | D1               | D0               |
|----|----|----|------------------|------------------|------------------|------------------|------------------|
| 0  | 0  | 0  | f <sub>C</sub> 4 | f <sub>C</sub> 3 | f <sub>C</sub> 2 | f <sub>C</sub> 1 | f <sub>C</sub> 0 |

#### **CONTROL REGISTER 1**

MR Head Bias Control

#### MSB

|   | A2 | A1 | A0 | D4  | D3  | D2  | D1   | D0  |
|---|----|----|----|-----|-----|-----|------|-----|
| Ī | 0  | 0  | 1  | fgs | mr3 | mr2 | mrR1 | mr0 |

fgs = 1 AGC in fixed gain mode, if WEN<sub>B</sub> and HOLD<sub>B</sub> are high. C<sub>AGC</sub> floats. Gain is selected through bits in register #6.

fgs = 0 Normal AGC control loop mode.

mr3, mr2, mr1, mr0: These four bits allow 16 settings of the nominal MR head bias current value starting from 0mA (0000) to 15mA (1111) in steps of 1mA. Default on power-up in 0mA (0000).

#### **CONTROL REGISTER 2**

Asymmetric Equalization - zero A & EOG Comparator

#### MSB

| 14150 |    |            |      |     |     |     |     |  |
|-------|----|------------|------|-----|-----|-----|-----|--|
| A2    | A1 | <b>A</b> 0 | D4   | D3  | D2  | D1  | D0  |  |
| 0     | 1  | 0          | cmp1 | ea3 | ea2 | ea1 | ea0 |  |

Note: (refer to the asymmetric equalization tables attached); N1 = ea3, ea2, ea1, ea0 and N2 = eb3, eb2, eb1, eb0

#### **CONTROL REGISTER 3**

Asymmetric Equalization - Zero B & EOG Comparator

#### **MSB**

| A2 | A1 | <b>A</b> 0 | D4   | D3  | D2  | D1  | D0  |
|----|----|------------|------|-----|-----|-----|-----|
| 0  | 1  | 1          | cmp0 | eb3 | eb2 | eb1 | eb0 |

| cmp0 | cmp1 | % Of LEVEL Signal |
|------|------|-------------------|
| 0    | 0    | 25                |
| 0    | 1    | 50                |
| 1    | 0    | 75                |
| 1    | 1    | 100               |

#### **CONTROL REGISTER 4**

Hysteresis Comparator Qualification Levels

#### **MSB**

| A2 | A1 | <b>A</b> 0 | D4   | D3   | D2   | D1   | D0   |
|----|----|------------|------|------|------|------|------|
| 1  | 0  | 0          | fths | hys3 | hys2 | hys1 | hys0 |

**fths bit** = 1 Hysteresis comparator is switched to a fixed internal threshold.

**fths bit** = 0 Normal hysteresis operation.

| hys3 | hys2 | hysS1 | hys0 | % Of Signal Peak |  |  |
|------|------|-------|------|------------------|--|--|
| 0    | 0    | 0     | 0    | 0.00             |  |  |
| 0    | 0    | 0     | 1    | 6.25             |  |  |
| 0    | 0    | 1     | 0    | 12.50            |  |  |
| 0    | 0    | 1     | 1    | 18.75            |  |  |
| 0    | 1    | 0     | 0    | 25.00            |  |  |
| 0    | 1    | 0     | 1    | 31.25            |  |  |
| 0    | 1    | 1     | 0    | 37.50            |  |  |
| 0    | 1    | 1     | 1    | 43.75            |  |  |
| 1    | 0    | 0     | 0    | 50.00            |  |  |
| 1    | 0    | 0     | 1    | 56.25            |  |  |
| 1    | 0    | 1     | 0    | 62.50            |  |  |
| 1    | 0    | 1     | 1    | 68.75            |  |  |
| 1    | 1    | 0     | 0    | 75.00            |  |  |
| 1    | 1    | 0     | 1    | 81.25            |  |  |
| 1    | 1    | 1     | 0    | 87.50            |  |  |
| 1    | 1    | 1     | 1    | 93.75            |  |  |

#### **CONTROL REGISTER 5**

AGC Attack/Delay Ratio & LEVEL Discharge

#### **MSB**

| A2  | A1 | <b>A</b> 0 | D4  | D3  | D2  | D1   | D0   |
|-----|----|------------|-----|-----|-----|------|------|
| . 1 | 0  | 1          | dc2 | dc1 | dc0 | agc1 | agc0 |

The dc2, dc1, dc0 bits allow 8 settings of the nominal discharge current from 50mA (000) to 400mA (111) in steps of 50mA. Default on power-up is 50mA (000).

| agc1 | agc0 |       |      | AGC Super<br>Attack Current |  |
|------|------|-------|------|-----------------------------|--|
| 0    | 0    | 30μΑ  | 3μΑ  | 300μΑ                       |  |
| 0    | 1    | 60μΑ  | 6μΑ  | 600μΑ                       |  |
| 1    | 0    | 90μΑ  | 9μΑ  | 900μΑ                       |  |
| 1    | 1    | 120μΑ | 12μΑ | 1200μΑ                      |  |

#### **CONTROL REGISTER 6**

AGC + Preamp Fixed Gain Control

#### **MSB**

| A2 | A1 | A0 | D4  | D3  | D2  | D1  | D0  |
|----|----|----|-----|-----|-----|-----|-----|
| 1  | 1  | 0  | fg4 | fg3 | fg2 | fg1 | fg0 |

| fg4 | fg3 | fg2 | fg1 | fg0 | GAIN  |
|-----|-----|-----|-----|-----|-------|
| 0   | 0   | 0   | 0   | 0   | 219.0 |
| 0   | 0   | 0   | 0   | 1   | 197.0 |
| 0   | 0   | 0   | . 1 | 0   | 176.8 |
| 0   | 0   | 0   | 1   | 1   | 158.1 |
| 0   | . 0 | 1   | 0   | 0   | 141.0 |
| 0   | 0   | 1   | 0   | 1   | 125.0 |
| 0   | 0   | 1   | 1   | 0   | 110.3 |
| 0   | 0   | 1   | 1   | 1   | 96.5  |
| 0   | 1   | 0   | 0   | 0   | 83.6  |
| 0   | 1   | 0   | 0   | 1   | 77.5  |
| 0   | 1   | 0   | 1   | 0   | 71.6  |
| 0   | 1   | 0   | 1   | 1   | 65.9  |
| 0   | 1   | 1   | 0   | 0   | 60.3  |
| 0   | 1   | 1   | 0   | 1   | 54.9  |
| 0   | 1   | 1   | 1   | 0   | 49.7  |
| 0   | 1   | 1   | 1   | 1   | 44.7  |
| 1   | 0   | 0   | 0   | 0   | 39.7  |
| 1   | 0   | 0   | 0   | 1   | 37.3  |
| 1   | 0   | 0   | 1   | 0   | 35.0  |
| 1   | 0   | 0   | 1   | 1   | 32.6  |
| 1   | 0   | 1   | 0   | 0   | 30.3  |
| 1   | 0   | 1   | 0   | 1   | 28.0  |
| 1   | 0   | 1   | 1   | 0   | 25.8  |
| 1   | 0   | 1   | 1   | 1   | 23.6  |
| 1   | 1   | 0   | 0   | 0   | 21.4  |
| 1   | 1   | 0   | 0   | 1   | 19.3  |
| 1   | 1   | 0   | 1   | 0   | 17.2  |
| 1   | 1   | 0   | 1   | 1   | 15.1  |
| 1   | 1   | 1   | 0   | 0   | 13.0  |
| 1   | 1   | 1   | 0   | 1   | 11.0  |
| 1   | 1   | 1   | 1   | 0   | 9.0   |
| 1   | 1   | 1   | 1   | 1   | 7.0   |

#### **CONTROL REGISTER 7**

Write Current Control

#### **MSB**

| A2 | A1 | <b>A</b> 0 | D4  | D3  | D2  | D1  | D0  |
|----|----|------------|-----|-----|-----|-----|-----|
| 1  | 1  | 1          | wc4 | wc3 | wc2 | wc1 | wc0 |

The five bits allow 32 settings of the nominal write current value from 0mA (00000) to 34.44mA (11111) in steps of 1.11mA. Default on power-up will be 0mA (00000).

# FILTER GROUP DELAY AND SLIMMING LEVEL AS A FUNCTION OF N1 (ea3-0 BITS, REG 2) AND N2 (eb3-0 BITS, REG 3)

| N1 | N2 | Gdfc<br>(ns MHz) | SL(dB)        | N1  | N2  | Gdfc<br>(ns MHz) | SL(dB) | N1 | N2 | Gdfc<br>(ns MHz) | SL(dB) |
|----|----|------------------|---------------|-----|-----|------------------|--------|----|----|------------------|--------|
| 0  | 0  | 0.000            | 0.000         | 2   | 0   | -2.821           | 0.299  | 4  | 0  | -18.814          | 1.088  |
| 0  | 1  | 0.371            | 0.077         | 2   | 1   | -2.449           | 0.375  | 4  | 1  | -18.443          | 1.164  |
| 0  | 2  | 2.821            | 0.299         | 2   | 2   | 0.000            | 0.597  | 4  | 2  | -15.994          | 1.386  |
| 0  | 3  | 8.789            | 0.645         | 2   | 3   | 5.969            | 0.944  | 4  | 3  | -10.025          | 1.733  |
| 0  | 4  | 18.814           | 1.088         | 2   | 4   | 15.994           | 1.386  | 4  | 4  | 0.000            | 2.176  |
| 0  | 5  | 32.674           | 1.598         | 2   | 5   | 29.854           | 1.896  | 4  | 5  | 13.860           | 2.686  |
| 0  | 6  | 49.726           | 2.150         | 2   | 6   | 46.905           | 2.448  | 4  | 6  | 30.912           | 3.237  |
| 0  | 7  | 69.206           | 2.722         | 2   | 7 . | 66.386           | 3.021  | 4  | 7  | 50.392           | 3.810  |
| 0  | 8  | 90.414           | 3.301         | 2   | 8   | 87.594           | 3.600  | 4  | 8  | 71.600           | 4.389  |
| 0  | 9  | 112.785          | 3.876         | 2   | 9   | 109.964          | 4.174  | 4  | 9  | 93.97            | 4.964  |
| 0  | 10 | 135.894          | 4.439         | 2   | 10  | 133.073          | 4.737  | 4  | 10 | 117.08           | 5.527  |
| 0  | 11 | 159.441          | 4.987         | 2   | 11  | 156.620          | 5.285  | 4  | 11 | 140.626          | 6.075  |
| 0  | 12 | 183.218          | 5.51 <i>7</i> | 2   | 12  | 180.397          | 5.815  | 4  | 12 | 164.403          | 6.605  |
| 0  | 13 | 207.087          | 6.028         | 2   | 13  | 204.266          | 6.326  | 4  | 13 | 188.272          | 7.116  |
| 0  | 14 | 230.957          | 6.519         | 2   | 14  | 228.137          | 6.818  | 4  | 14 | 212.143          | 7.607  |
| 0  | 15 | 254.773          | 6.992         | , 2 | 15  | 251.952          | 7.291  | 4  | 15 | 235.958          | 8.080  |
| 1  | 0  | -0.371           | 0.077         | 3   | 0   | -8.789           | 0.645  | 5  | 0  | -32.674          | 1.598  |
| 1  | 1  | 0.000            | 0.153         | 3   | 1   | -8.418           | 0.722  | 5  | 1  | -32.303          | 1.675  |
| 1  | 2  | 2.449            | 0.375         | 3   | 2   | -5.969           | 0.944  | 5  | 2  | -29.854          | 1.896  |
| 1  | 3  | 8.418            | 0.722         | 3   | 3   | 0.000            | 1.290  | 5  | 3  | -23.885          | 2.243  |
| 1  | 4  | 18.443           | 1.164         | 3   | 4   | 10.025           | 1.733  | 5  | 4  | -13.860          | 2.686  |
| 1  | 5  | 32.303           | 1.675         | 3   | 5   | 23.885           | 2.243  | 5  | 5  | 0.000            | 3.196  |
| 1  | 6  | 49.355           | 2.226         | 3   | 6   | 40.937           | 2.795  | 5  | 6  | 17.052           | 3.748  |
| 1  | 7  | 68.835           | 2.799         | 3   | 7   | 60.417           | 3.367  | 5  | 7  | 36.532           | 4.320  |
| 1  | 8  | 90.043           | 3.378         | 3   | 8   | 81.625           | 3.946  | 5  | 8  | 57.740           | 4.899  |
| 1  | 9  | 112.414          | 3.952         | 3   | 9   | 103.995          | 4.521  | 5  | 9  | 80.110           | 5.474  |
| 1  | 10 | 135.523          | 4.516         | 3   | 10  | 127.105          | 5.084  | 5  | 10 | 103.220          | 6.037  |
| 1  | 11 | 159.070          | 5.063         | 3   | 11  | 150.651          | 5.632  | 5  | 11 | 126.766          | 6.585  |
| 1  | 12 | 182.847          | 5.593         | 3   | 12  | 174.428          | 6.162  | 5  | 12 | 150.543          | 7.115  |
| 1  | 13 | 206.716          | 6.104         | 3   | 13  | 198.297          | 6.673  | 5  | 13 | 174.412          | 7.626  |
| 1  | 13 | 230.586          | 6.596         | 3   | 14  | 222.168          | 7.164  | 5  | 14 | 198.283          | 8.117  |
| 1  | 15 | 254.402          | 7.069         | 3   | 15  | 245.983          | 7.637  | 5  | 15 | 222.098          | 8.590  |

# FILTER GROUP DELAY AND SLIMMING LEVEL AS A FUNCTION OF N1 (ea3-0 BITS, REG 2) AND N2 (eb3-0 BITS, REG 3) (continued)

| N1 | N2  | Gdfc<br>(ns MHz) | SL(dB) | N1  | N2 | Gdfc<br>(ns MHz) | SL(dB) | N1 | N2 | Gdfc<br>(ns MHz) | SL(dB) |
|----|-----|------------------|--------|-----|----|------------------|--------|----|----|------------------|--------|
| 6  | 0   | -49.726          | 2.150  | 8   | 0  | -90.414          | 3.301  | 10 | 0  | -135.894         | 4.439  |
| 6  | 1   | -49.355          | 2.226  | 8   | 1  | -90.043          | 3.378  | 10 | 1  | -135.523         | 4.516  |
| 6  | 2   | -46.905          | 2.448  | 8   | 2  | -87.594          | 3.600  | 10 | 2  | -133.073         | 4.737  |
| 6  | 3   | -40.937          | 2.795  | 8   | 3  | -81.625          | 3.946  | 10 | 3  | -127.105         | 5.084  |
| 6  | 4   | -30.912          | 3.237  | 8   | 4  | -71.600          | 4.389  | 10 | 4  | -117.080         | 5.527  |
| 6  | 5   | -17.052          | 3.748  | 8   | 5  | -57.740          | 4.899  | 10 | 5  | -103.220         | 6.037  |
| 6  | 6   | 0.000            | 4.299  | 8   | 6  | -40.688          | 5.451  | 10 | 6  | -86.168          | 6.589  |
| 6  | 7   | 19.480           | 4.872  | 8   | 7  | -21.208          | 6.024  | 10 | 7  | -66.688          | 7.161  |
| 6  | 8   | 40.688           | 5.451  | 8   | 8  | 0.000            | 6.602  | 10 | 8  | -45.480          | 7.740  |
| 6  | 9   | 63.059           | 6.025  | 8   | 9  | 22.370           | 7.177  | 10 | 9  | -23.109          | 8.315  |
| 6  | 10  | 86.168           | 6.589  | 8   | 10 | 45.480           | 7.740  | 10 | 10 | 0.000            | 8.878  |
| 6  | 11  | 109.715          | 7.136  | 8   | 11 | 69.026           | 8.288  | 10 | 11 | 23.547           | 9.426  |
| 6  | 12  | 133.492          | 7.666  | 8   | 12 | 92.803           | 8.818  | 10 | 12 | 47.324           | 9.956  |
| 6  | 13  | 157.361          | 8.177  | 8   | 13 | 116.672          | 9.329  | 10 | 13 | 71.193           | 10.467 |
| 6  | 14  | 181.231          | 8.669  | 8   | 14 | 140.543          | 9.821  | 10 | 14 | 95.063           | 10.958 |
| 6  | 15  | 205.047          | 9.142  | 8   | 15 | 164.358          | 10.293 | 10 | 15 | 118.879          | 11.431 |
| 7  | 0   | -69.206          | 2.722  | 9   | 0  | -112.785         | 3.876  | 11 | 0  | -159.441         | 4.987  |
| 7  | 1   | -68.835          | 2.799  | 9   | 1  | -112.414         | 3.952  | 11 | 1  | -159.070         | 5.063  |
| 7  | 2   | -66.386          | 3.021  | 9   | 2  | -109.964         | 4.174  | 11 | 2  | -156.620         | 5.285  |
| 7  | 3   | -60.417          | 3.367  | 9   | 3  | -103.995         | 4.521  | 11 | 3  | -150.651         | 5.632  |
| 7  | 4   | -50.392          | 3.810  | 9   | 4  | -93.970          | 4.964  | 11 | 4  | -140.626         | 6.075  |
| 7  | 5   | -36.532          | 4.320  | 9   | 5  | -80.110          | 5.474  | 11 | 5  | -126.766         | 6.585  |
| 7  | 6   | -19.480          | 4.872  | 9   | 6  | -63.059          | 6.025  | 11 | 6  | -109.715         | 7.136  |
| 7  | 7   | 0.000            | 5.445  | 9   | 7  | -43.579          | 6.598  | 11 | 7  | -90.234          | 7.709  |
| 7  | 8   | 21.208           | 6.024  | 9   | 8  | -22.370          | 7.177  | 11 | 8  | -69.026          | 8.288  |
| 7  | . 9 | 43.579           | 6.598  | 9   | 9  | 0.000            | 7.751  | 11 | 9  | -46.656          | 8.862  |
| 7  | 10  | 66.688           | 7.161  | 9   | 10 | 23.109           | 8.315  | 11 | 10 | -23.547          | 9.426  |
| 7  | 11  | 90.234           | 7.709  | 9   | 11 | 46.656           | 8.862  | 11 | 11 | 0.000            | 9.973  |
| 7  | 12  | 114.011          | 8.239  | . 9 | 12 | 70.433           | 9.392  | 11 | 12 | 23.777           | 10.503 |
| 7  | 13  | 137.880          | 8.750  | 9   | 13 | 94.302           | 9.903  | 11 | 13 | 47.646           | 11.014 |
| 7  | 14  | 161.751          | 9.242  | 9   | 14 | 118.172          | 10.395 | 11 | 14 | 71.517           | 11.506 |
| 7  | 15  | 185.566          | 9.715  | 9   | 15 | 141.988          | 10.868 | 11 | 15 | 95.332           | 11.979 |

# FILTER GROUP DELAY AND SLIMMING LEVEL AS A FUNCTION OF N1 (ea3-0 BITS, REG 2) AND N2 (eb3-0 BITS, REG 3) (continued)

|    | 100 | 1 1              |        |   |    |      |                  |        |
|----|-----|------------------|--------|---|----|------|------------------|--------|
| N1 | N2  | Gdfc<br>(ns MHz) | SL(dB) |   | N1 | N2   | Gdfc<br>(ns MHz) | SL(dB) |
| 12 | 0   | -183.218         | 5.517  | _ | 14 | 0    | -230.957         | 6.519  |
| 12 | 1   | -182.847         | 5.593  | _ | 14 | 1    | -230.586         | 6.596  |
| 12 | 2   | -180.397         | 5.815  |   | 14 | 2    | -228.137         | 6.818  |
| 12 | 3   | -174.428         | 6.162  |   | 14 | 3    | -222.168         | 7.164  |
| 12 | 4   | -164.403         | 6.605  | _ | 14 | 4    | -212.143         | 7.607  |
| 12 | 5   | -150.543         | 7.115  |   | 14 | 5    | -198.283         | 8.117  |
| 12 | 6   | -133.492         | 7.666  | - | 14 | 6    | -181.231         | 8.669  |
| 12 | 7   | -114.011         | 8.239  |   | 14 | 7    | -161.751         | 9.242  |
| 12 | 8   | -92.803          | 8.818  |   | 14 | 8    | -140.543         | 9.821  |
| 12 | 9   | -70.433          | 9.392  | - | 14 | 9    | -118.172         | 10.395 |
| 12 | 10  | -47.324          | 9.956  | _ | 14 | 10   | -95.063          | 10.958 |
| 12 | 11  | -23.777          | 10.503 | _ | 14 | - 11 | -71.517          | 11.506 |
| 12 | 12  | 0.000            | 11.033 | - | 14 | 12   | -47.740          | 12.036 |
| 12 | 13  | 23.869           | 11.544 | - | 14 | 13   | -23.871          | 12.547 |
| 12 | 14  | 47.740           | 12.036 |   | 14 | 14   | 0.000            | 13.039 |
| 12 | 15  | 71.555           | 12.509 | _ | 14 | 15   | 23.815           | 13.512 |
| 13 | 0   | -207.087         | 6.028  |   | 15 | 0    | -254.773         | 6.992  |
| 13 | 1   | -206.716         | 6.104  |   | 15 | 1    | -254.402         | 7.069  |
| 13 | 2   | -204.266         | 6.326  |   | 15 | 2    | -251.952         | 7.291  |
| 13 | 3   | -198.297         | 6.673  |   | 15 | 3    | -245.983         | 7.637  |
| 13 | 4   | -188.272         | 7.116  |   | 15 | 4    | -235.958         | 8.080  |
| 13 | 5   | -174.412         | 7.626  |   | 15 | 5    | -222.098         | 8.590  |
| 13 | 6   | -157.361         | 8.177  |   | 15 | 6    | -205.047         | 9.142  |
| 13 | 7   | -137.880         | 8.750  |   | 15 | 7    | -185.566         | 9.715  |
| 13 | 8   | -116.672         | 9.329  |   | 15 | 8    | -164.358         | 10.293 |
| 13 | 9   | -94.302          | 9.903  |   | 15 | 9    | -141.988         | 10.868 |
| 13 | 10  | -71.193          | 10.467 |   | 15 | 10   | -118.879         | 11.431 |
| 13 | 11  | -47.646          | 11.014 |   | 15 | 11   | -95.332          | 11.979 |
| 13 | 12  | -23.869          | 11.544 |   | 15 | 12   | -71.555          | 12.509 |
| 13 | 13  | 0.000            | 12.055 |   | 15 | 13   | -47.686          | 13.020 |
| 13 | 14  | 23.871           | 12.547 |   | 15 | 14   | -23.815          | 13.512 |
| 13 | 15  | 47.686           | 13.020 |   | 15 | 15   | 0.000            | 13.984 |
|    |     | 1                |        |   |    |      |                  |        |

## **APPLICATIONS**

A typical application is shown in Figure 2. The external components can be calculated by using the information below.

#### **RESISTOR CONNECTED TO ISET (PIN 6)**

Sets the reference current ( $I_{\rm ISET}$ ) for the maximum write current ( $I_{\rm WMAX}$ ) and the maximum MR bias current ( $I_{\rm MRM}$ ). The values for the write current and the MR bias current are set by control registers #1 and #7 respectively. Please refer to the Control Registers section of the functional description for more information.

$$R_{ISET} = \frac{V_{ISET}}{I_{ISET}} = \frac{43.05}{I_{W} \text{ MAX}} = \frac{18.75}{I_{MR} \text{ MAX}}$$

Typical Value =  $1.25k\Omega$  =  $R_{ISET}$ 

Where  $V_{ISET} = 1.25V$  typical, IW MAX = 34.44  $I_{ISET}$ , IMR MAX = 15  $I_{ISET}$ 

#### **CAPACITOR CONNECTED TO CBYMR (PIN 9)**

Used to bypass the MR Bias current, typical value is  $0.033\mu F$ .

#### **CAPACITOR CONNECTED TO LEVEL (PIN 1)**

Sets the discharge time constant for the hysteresis comparator.

$$C_{LEVEL} = \frac{I_{DISCHARGE}}{Discharge Rate}$$

Typical Value =  $0.01\mu$ F.

Where I<sub>DISCHARGE</sub> is the current programmed in control register #6 (See Control Registers section) and the Discharge Rate is the change in voltage per unit time.

#### CAPACITOR CONNECTED TO CAGC (PIN 2)

This capacitor, in conjunction with on-chip programmable currents, sets the attack and decay rates for the AGC.

$$C_{AGC} = \frac{I_{ATTACK}}{Attack Rate} = \frac{I_{DECAY}}{Decay Rate}$$

Recommended value =  $0.033\mu F$ 

where the Attack Rate/Decay Rate is nominally 10. In super attack mode it switches to 110. The circumstances to switch to this mode depend on circuit conditions and register values. I<sub>ATTACK</sub> is set by the value in control register #5. Please refer to the AGC section in the functional description for more information.

#### **RESISTOR CONNECTED TO REIL (PIN 32)**

This resistor sets the nominal cutoff frequency of the programmable filter. Recommended value is  $15k\Omega$ . Changing this value will proportionally change the nominal cutoff frequency.

# RESISTOR NETWORK CONNECTED TO 12V<sub>SENSE</sub> (PIN 25)

The ratio of the two resistors (R1 & R2) connected to this pin sets the voltage fault threshold for the 12 volt power. The nominal threshold is given by:

$$V_{TH} = \frac{1.25V(R_1 + R_2)}{R_2}$$

Typical Values,  $R_1 = 31.6k\Omega$ ,  $R_2 = 5.1k\Omega$ .

Where the 1.25V represents the nominal threshold point of the  $12V_{SENSE}$  pin.  $V_{TH} \cong 9$ .



Figure 2. Typical Application

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE            |
|-------------|-------------------|--------------------|
| ML6042CS    | 0°C to 70°C       | 32-PIN SOIC (\$32) |



# ML6310

# 3V/5V Read Channel Front-end Processor

#### **GENERAL DESCRIPTION**

The ML6310 is a BiCMOS Read Channel Front-end Processor IC which is one half of the disk read channel chipset from Micro Linear, intended for the next generation of small form factor (1.8" & 1.3") disk drives, operating on 3V and/or 5V supplies. It works in conjunction with the ML6311 Read Channel Back-end Processor to form a complete solution for the low-voltage/low-power disk read/write channel. It incorporates a full function pulse detector, four channel servo demodulator, and a filter/equalizer with switchable response characteristics between data and servo.

The filter architecture consists of a 6-pole, 2-zero, 0.05° Equiripple type, continuous time filter, with asymmetric equalization, realizing a family of frequency response curves optimized for the disk drive read channel. The cutoff frequency and boost (asymmetric equalization) are programmable through the serial interface using internal 5- & 4-bit DACs. The pulse detector is implemented with a high bandwidth AGC whose attack and decay rates are programmable through the serial interface using 2-bit DACs respectively. The Hysteresis level for the pulse detector Gate channel is also programmable through the serial interface using a 4-bit DAC. A four channel servo demodulator is onboard which offers buffered outputs for head positioning with a programmable option to bring out either A, B, C, D or A+B, A-B, C-D, C+D outputs.

The ML6310 supports four power down modes for implementation of real-time power management in an optimal manner. The operating power dissipation is targeted to be less than 300mW at 3V, while the part will dissipate less than 15 $\mu$ W in the sleep mode. The ML6310 requires only three external components.

#### **FEATURES**

- Operating supply ranges are 2.7V to 3.3V or 3.0V to 3.6V or 4.5 to 5.5V.
- Very Low Power dissipation at 3V P<sub>SLEEP</sub> < 15µW, P<sub>OPR</sub> < 300 mili-watts</p>
- Low profile, 32-pin TQFP package, (7 x 7 x 1) mm<sup>3</sup>
- NRZ Disk data rates up to 32 Mbits/s, for 1,7 RLL
- Pulse detector with less than ±500ps pulse pairing
- Wide bandwidth (> 60MHz) AGC amplifier
- Internal stable reference voltage level for AGC
- Programmable hysteresis level in Gate channel (static)
- Four channel servo demodulator with internal capacitors for track & hold capability. Selectable A, B, C, D or A–B, C–D, A+B, C+D demod outputs.
- Onboard coupling capacitors and DC offset cancellation circuitry to minimize internal offsets
- 6-pole, 2-zero continuous time, 0.05° equiripple filter with less than 40dB harmonic distortion
- Programmable filter cutoff frequency (3 :1 range in 32 steps) (f<sub>C</sub> = 6.0 to 18 MHz). Also allows a 10% range shift under external resistor control
- Programmable Asymmetric Equalization in 256 steps (256 combinations of Group Delay and Boost), providing 0 to 11.6 dB slimming boost at f<sub>C</sub>.
- High speed (20MHz clock) three wire serial microprocessor interface with double buffered data latch for synchronous or asynchronous data loading.
- Four Power-down modes selectable, plus hardware pin
- CMOS / TTL compatible I/O to minimize power

#### SYSTEM BLOCK DIAGRAM



## **BLOCK DIAGRAM**



# **PIN CONNECTION**



# PIN DESCRIPTION

| PIN      | NAME                                                                                                     | FUNCTION                                                                                                                                                                                                               | PIN                 | NAME                                                                                             | FUNCTION                                                                                                                                                                                                      |  |  |  |  |
|----------|----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Pulse    | Detector                                                                                                 |                                                                                                                                                                                                                        | Filter              | / Equalizer                                                                                      | (continued)                                                                                                                                                                                                   |  |  |  |  |
| 31<br>32 | VIN+<br>VIN-                                                                                             | AGC amplifier differential input. This input is AC coupled from the Read/Write amplifier output. It is recommended that the differential input signal be in the range of 15mV <sub>P-P</sub> to 150mV <sub>P-P</sub> . | 25<br>24            | LPOUT+<br>LPOUT-                                                                                 | Buffered lowpass filter outputs used for test and prototyping purposes. These are differential open emitter outputs and hence should be left open in normal operation to minimize power dissipation.          |  |  |  |  |
| 1        | CAGC                                                                                                     | The AGC loop capacitor is connected                                                                                                                                                                                    | Timing and Control  |                                                                                                  |                                                                                                                                                                                                               |  |  |  |  |
|          |                                                                                                          | from this pin to GNDA. Lead-Lag network may be used for a differential loop filter characteristic, if desired.  The Attack and Decay currents of the AGC can be adjusted through the bits in the control register.     | 23                  | PDNB                                                                                             | Active low CMOS input. In conjunction with the power management bits in the Control Register, this helps setup the ML6310 in one of the four power down modes.                                                |  |  |  |  |
| 3        | HOLDB                                                                                                    | This is an active low CMOS input pin.<br>When this pin is forced to a logic low,                                                                                                                                       | 2                   | WG                                                                                               | Active high CMOS input. This input is used to activate the input clamp for a period of 1µs, to generate the write to                                                                                          |  |  |  |  |
|          |                                                                                                          | all the charging and discharging paths on the CAGC pin are disabled. The                                                                                                                                               |                     |                                                                                                  | read transition delay.                                                                                                                                                                                        |  |  |  |  |
|          |                                                                                                          | AGC amplifier now acts as a fixed gain amplifier with the gain being                                                                                                                                                   | Servo               | Demodulat                                                                                        | or                                                                                                                                                                                                            |  |  |  |  |
|          |                                                                                                          | determined by the voltage on the CAGC pin.                                                                                                                                                                             | 4                   | VRSVO                                                                                            | This reference voltage derived from the internal bandgap is used by the A/D converter handling the servo                                                                                                      |  |  |  |  |
| 22 LEVEL | Rectified signal level output and input to the programmable hysteresis comparator. An external capacitor |                                                                                                                                                                                                                        |                     | bursts, to define the middle point of<br>the dynamic range. A typical value for<br>this is 1.0V. |                                                                                                                                                                                                               |  |  |  |  |
|          |                                                                                                          | between this pin and GNDA, in conjunction with an internal resistor (8 Kohms typical), sets up the discharge time constant.                                                                                            | 9<br>10<br>11<br>12 | GTA<br>GTB<br>GTC<br>GTD                                                                         | Gate control for the four channel servo<br>burst detectors. Active high CMOS<br>inputs. Internal holding capacitors<br>hold the charge corresponding to the                                                   |  |  |  |  |
| 20<br>19 | RD<br>RDB                                                                                                | These pins provide the differential pulse detector encoded read data output (ECL). These signals form the                                                                                                              | 12                  | GID                                                                                              | hold the charge corresponding to the peaks of the servo bursts.                                                                                                                                               |  |  |  |  |
|          |                                                                                                          | input to the ML6311 — read channel<br>back-end processor chip which does<br>the data synchronization and clock<br>recovery. (Low voltage ECL O/P's)                                                                    | 13                  | DIS                                                                                              | Active high CMOS input. When this pin is asserted high, the four servo peak detector capacitors are discharged.                                                                                               |  |  |  |  |
| 29       | AGC+                                                                                                     | Buffered AGC outputs used for test and                                                                                                                                                                                 | 5                   | A/A+B                                                                                            | Buffered four channel servo demodulator                                                                                                                                                                       |  |  |  |  |
| 28       | AGC-                                                                                                     | prototyping purposes. These are                                                                                                                                                                                        | 6<br>7              | B/AB<br>C/C+D                                                                                    | outputs. The four outputs can be optionally selected to be either A, B,                                                                                                                                       |  |  |  |  |
|          |                                                                                                          | differential open emitter outputs and<br>hence should be left open in normal<br>operation to minimize power                                                                                                            | 8                   | D/C-D                                                                                            | C, D or A+B, A-B, C+D, C-D through a bit (SMODE), in the Control Register                                                                                                                                     |  |  |  |  |
|          |                                                                                                          | dissipation.                                                                                                                                                                                                           | Serial              | Interface                                                                                        | #6                                                                                                                                                                                                            |  |  |  |  |
| Filter   | / Equalizer                                                                                              |                                                                                                                                                                                                                        | 15                  | SCLK                                                                                             | This is a CMOS input which clocks the                                                                                                                                                                         |  |  |  |  |
| 30       | VRFIL                                                                                                    | A resistor between this pin and GNDA sets up the center frequency of the filter.                                                                                                                                       |                     |                                                                                                  | Control Register (negative edge trigger). Internally this pin is gated with the SENB signal.                                                                                                                  |  |  |  |  |
| 26       | DSLIM                                                                                                    | When this pin is high, the slimming function is disabled and the filter                                                                                                                                                | 14                  | SDATA                                                                                            | Control Register Data, CMOS input, clocked by SCLK.                                                                                                                                                           |  |  |  |  |
|          |                                                                                                          | cutoff frequency is switched to the servo filter cutoff frequency. When this pin is low the filter data path cutoff frequency is used, with the slimming being programmable.                                           |                     | SENB                                                                                             | Active low CMOS input — Control Register enable. A logic low input on this pin pin allows the SCLK input to clock the SDATA into the control register and a logic high latches the control register contents. |  |  |  |  |

# **PIN DESCRIPTION (continued)**

| PIN        | NAME       | FUNCTION                                                                                                                                                                                                                                     |
|------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power      | Supply and | d Ground                                                                                                                                                                                                                                     |
| 18         | VCCA       | This is the analog VCC input, used for the pulse detector, filter/equalizer and servo demodulator. In the case of a 5V supply operation this pin needs to be left open, while in the case of a 3V supply operation this pin is tied to VCCD. |
| 1 <i>7</i> | VCCD       | Digital VCC input for serial microprocessor interface and related logic. This can handle the 2.7V to 5.5V supply range.                                                                                                                      |
| 27         | GNDA       | Analog ground                                                                                                                                                                                                                                |
| 21         | GNDD       | Digital ground                                                                                                                                                                                                                               |
|            |            |                                                                                                                                                                                                                                              |

# **TYPICAL EXTERNAL COMPONENTS**



# **ABSOLUTE MAXIMUM RATINGS**

| DC Supply Voltage (VCCA & VCCD)  | 0.3 to +7V        |
|----------------------------------|-------------------|
| Analog & Digital Inputs/Outputs0 | .3 to VCCA + 0.3V |
| Input Current per Pin            |                   |
| Storage Temperature              | 65 to +150°C      |
| Maximum Junction Temperature     | 125°C             |

# RECOMMENDED OPERATING CONDITIONS

DC Supply Voltage Range .... 2.7V to 3.6V or 4.5V to 5.5V For 5V Operation ...... VCCA is left open, VCCD is at 5V For 3V Operation ....... VCCA and VCCD are tied to 3V Operating Temperature Range ........................ 0°C to +70°C

#### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, VCCA = VCCD = 2.7 to 3.6 Volts or 4.5 to 5.5 Volts and  $T_A = 0$  to 70°C.

| PARAMETER                                                                                         | CONDITIONS                                                                                  | MIN      | TYP                                                    | MAX             | UNITS             |
|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|----------|--------------------------------------------------------|-----------------|-------------------|
| Power Dissipation                                                                                 |                                                                                             |          |                                                        |                 | ,                 |
| Analog V <sub>CC</sub> (VCCA)                                                                     | Left open for 5V operation                                                                  | 2.7      |                                                        | 3.6             | 0 0 0 pV          |
| Digital V <sub>CC</sub> (VCCD)                                                                    | Connected for both 3V & 5V                                                                  | 2.7      |                                                        | 5.5             | V                 |
| Supply Current (Analog)                                                                           | @ VCCA = 3.0V<br>@ Sleep mode (PDNB pin = 0)                                                |          | PP 1991 till selver av som der Ericke by Lagrandia med | 80<br>8         | mA<br>μA          |
| upply Current (Digital)  @ VCCA = 3.0V or 5.0V  @ Sleep mode (PDNB pin = 0)                       |                                                                                             |          |                                                        | 10 2            | mA<br>μA          |
| Supply Current (Total)  VCCA = VCCD = 3.0V  VCCD = 5.0V, VCCA = open  © sleep mode (PDNB pin = 0) |                                                                                             |          |                                                        | 90<br>110<br>10 | mA<br>mA<br>μA    |
| Power Down Current<br>(Normal mode)                                                               | PDNB pin = 1<br>Control Reg bits PM1=PM0=0                                                  |          |                                                        | 90              | mA                |
| Power Down Current<br>(Servo mode)                                                                | Serial Interface + AGC + Filter +<br>Servo demodulator enabled<br>PDNB = 1, PM1= 0, PM0 = 1 |          |                                                        | 65              | mA                |
| Power Down Current<br>(Pulse mode)                                                                | Serial Interface + AGC + Filter +<br>Pulse Detector enabled<br>PDNB = 1, PM1= 1, PM0 = 0    |          |                                                        | 68              | mA                |
| Power Down Current<br>(Idle mode)                                                                 | Only Serial Interface enabled<br>PDNB = 1, PM1= 1, PM0 = 1                                  |          |                                                        |                 | -                 |
|                                                                                                   | VCC = 2.7  to  3.6 V                                                                        |          | 0.45                                                   | 30              | μΑ                |
|                                                                                                   | VCC = 4.5 to 5.5V                                                                           |          | 0.8                                                    | 1.5             | mA                |
| Power Down Current<br>(Sleep mode)                                                                | Control register retains data<br>PDNB = 0, PM1= X, PM0 = X                                  |          | 0.15                                                   | 5               | μА                |
| Digital I/O Specifications                                                                        |                                                                                             |          |                                                        |                 |                   |
| High level input voltage                                                                          |                                                                                             | VCCD-0.5 |                                                        | VCCD            | V                 |
| Low level input voltage                                                                           |                                                                                             | GNDD     |                                                        | GNDD+0.5        | V                 |
| High level input current                                                                          | @ VCC and GND                                                                               |          |                                                        | 1               | μΑ                |
| Low level input current                                                                           | @ VCC and GND                                                                               |          |                                                        | 1               | μΑ                |
| AGC Amplifier and Input Clan                                                                      | np                                                                                          |          |                                                        |                 | -                 |
| Differential Input signal range                                                                   | Note 2                                                                                      | 15       |                                                        | 150             | mV <sub>P-P</sub> |
| Maximum AGC gain                                                                                  | VCAGC = 1.2V @ AGC ± pins                                                                   | 15       | 22                                                     | 28              | V/V               |
| Minimum AGC gain                                                                                  | VCAGC = 2.2V @ AGC ± pins                                                                   |          | 0.6                                                    | 3               | V/V               |
| Differential input resistance                                                                     | Read mode (WG is low)                                                                       | 3.75     | 5                                                      | 6.25            | Kohms             |
|                                                                                                   | Write mode (WG is high)                                                                     | 200      | 500                                                    | 700             | Ohms              |

| PARAMETER                                                                               | CONDITIONS                                                                       | MIN      | TYP                    | MAX       | UNITS       |
|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------|------------------------|-----------|-------------|
| AGC Amplifier and Input Cla                                                             | mp (continued)                                                                   |          |                        |           | <del></del> |
| CMRR                                                                                    | V <sub>IN</sub> + = V <sub>IN</sub> - = 100 mV @ 5MHz & VCAGC = 1.2 V            | 40       |                        |           | dB          |
| PSRR                                                                                    | VCCA = 100 mV @ 5 MHz & VCAGC = 1.2 V                                            |          | 40                     |           | dB          |
| CAGC voltage range                                                                      | @ VCCD = 2.7V Note 1                                                             | 1        |                        | 2.2       | V           |
| Input Clamp Off time                                                                    | From WG active to input clamp release                                            | 0.7      | 1                      | 1.3       | μs          |
| Clamp propagation delay                                                                 | From WG inactive to input Z clamped                                              |          | 20                     | 100       | ns          |
| AGC Control — Rectifier and                                                             | Comparator                                                                       |          |                        |           |             |
| CAGC clamp voltage                                                                      |                                                                                  | 1.2      | 1.8                    | 2.5       | V           |
| CAGC Output voltage                                                                     | Maximum possible                                                                 | 1.8      | VCCA/0.5               | 3.0       | V           |
| CAGC Attack current  Min — Control register bits = 00  Max — Control register bits = 11 |                                                                                  | 20<br>70 | 30<br>120              | 45<br>170 | μA<br>μA    |
| CAGC Decay current                                                                      | Min — Control register bits = 00<br>Max — Control register bits = 11             | 1<br>6   | 3 9                    | 6<br>12   | μA<br>μA    |
| CAGC leak current HOLDB pin is low                                                      |                                                                                  |          |                        | ±0.1      | μА          |
| HOLD on / off                                                                           | HOLDB pin, ON time and OFF time                                                  |          | 0.5                    |           | μs          |
| Hysteresis Comparator                                                                   |                                                                                  |          |                        |           |             |
| Input signal range                                                                      | Differential input, Note 1                                                       |          |                        |           |             |
| Hysteresis range                                                                        | percent of input signal amplitude                                                | 0        |                        | 93.8      | %           |
| Hysteresis resolution                                                                   | controlled by internal DAC, Note 1                                               |          | 6.25                   |           | %           |
| Max output current                                                                      | LEVEL pin short to gnd (I <sub>SHORT</sub> > 1 mA)                               | 1        |                        |           | mA          |
| Output resistance                                                                       | LEVEL pin                                                                        |          | 400                    |           | ohms        |
| Pulse Qualification Section                                                             |                                                                                  |          |                        |           |             |
| Read Data pulse width                                                                   |                                                                                  | 20       |                        | 30        | ns          |
| Pulse Pairing                                                                           | 0.2 MHz sinewave @ 15 mV <sub>P-P</sub> diff,<br>f <sub>C</sub> = 9MHz (1 sigma) |          | ±0.5                   | ±1        | ns          |
| Jitter on RD (falling edge)                                                             | 0.2 MHz sinewave @ 15 mV <sub>P-P</sub> diff,<br>f <sub>C</sub> = 9MHz (1 sigma) |          | ±0.1                   | ±1        | ns          |
| RD/RDB raw data output                                                                  | Differential, Psuedo ECL $ V_{RD} - V_{RDB} $                                    | 0.6      | 0.7                    | 0.8       | V           |
| V <sub>RD/RDB</sub> common mode                                                         | Note 1                                                                           |          | VCCA – V <sub>BE</sub> |           | V           |
| Filter / Equalizer Section                                                              |                                                                                  |          |                        |           |             |
| Differential Group delay                                                                | $0.3f_C \text{ to } f_C, f_C 0 - f_C 4 = 1$                                      |          |                        | ±5        | %           |
| Cutoff Frequency Accuracy                                                               |                                                                                  | -10      |                        | +10       | %           |
| Slimming Level Accuracy                                                                 |                                                                                  | -1       |                        | +1        | dB          |
| Phase shift (LP & BP)                                                                   | $f_C 0 - f_C 4 = 1$ , Note 2                                                     |          | 90 ±2                  |           | degre       |
|                                                                                         |                                                                                  |          |                        |           |             |

# **ELECTRICAL CHARACTERISTICS (continued)**

| PARAMETER                                                   | CONDITIONS                                             | MIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | TYP  | MAX | UNITS |
|-------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-------|
| Servo Demodulator Section (A                                | ll tests @ f = 5 MHz)                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |     | 4     |
| Servo Amplifier voltage gain                                | @ Input = 50 mV and 150 mV.<br>AGC set to a gain of 1. | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 5    | 7   | V/V   |
| Channel offset matching                                     |                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ±2   | ±10 | mV    |
| Output leakage current                                      |                                                        | The second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second secon | 5    |     | nA    |
| Discharge time Input = 150 mV, discharge to 50% output      |                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | 5   | μs    |
| Droop rate                                                  | Input = 150 mV, GATE on to GATE off                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.01 | 0.1 | mV/μs |
| Acquisition time Gate enable to 90% of peak detector output |                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1    | 1.5 | μs    |
| Difference error                                            | Input = 150 mV                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ±2   | ±10 | mV    |
| VRSVO output voltage                                        |                                                        | 0.9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1.05 | 1.3 | V     |
| Serial Microprocessor Interfac                              | ce                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |     |       |
| Serial clock (SCLK) frequency                               |                                                        | 0.01                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      | 20  | MHz   |
| SCLK pulse width                                            | t <sub>PW</sub>                                        | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |     | ns    |
| SCLK to SDATA hold time                                     | thsp                                                   | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      | -   | ns    |
| SDATA to SCLK setup time t <sub>SSD</sub>                   |                                                        | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |     | ns    |
| SENB to SCLK setup time t <sub>SSEN</sub>                   |                                                        | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | : -  |     | ns    |
| SCLK to SENB hold time                                      | tssen                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | 10  | ns    |

Note 1: These specifications are design goals and are not tested. They are provided for informational purposes only.

Note 2: These parameters are guaranteed by design and verified by characterization only and are not part of the production test program, hence only the typical values are indicated for system designer's reference.

# **TIMING DIAGRAM**



Figure 1. 3-Wire Serial Interface.

### **FUNCTIONAL DESCRIPTION**

#### INTRODUCTION

The ML6310 is a Read Channel Front-end Processor IC which is one half of the disk read channel chipset from Micro Linear, intended for the next generation of small form factor (1.8" & 1.3") disk drives, operating on 3V and/ or 5V supplies. Fabricated in Micro Linear's BiCMOS process (1.5µ CMOS, 4GHz f<sub>t</sub> bipolar), it works in conjunction with the ML6311 Read Channel Back-end Processor to form a complete solution for the low voltage/ low power disk read/write channel. It incorporates a full function pulse detector, four channel servo demodulator, and a filter/equalizer with switchable response characteristics between data and servo. The ML6310 supports four power down modes for implementation of real-time power management in an optimal manner. The maximum power dissipation is targeted to be less than 350mW, while the part will dissipate less than 1 mW in the sleep mode. In this mode all sections are powered down except the serial microprocessor interface. A high level of digital programmability through this interface and onboard registers contributes to reducing the external component count significantly.

The pulse detector is implemented with a high bandwidth AGC whose attack and decay rates are programmable through the serial interface using 2-bit DACs respectively. The Hysteresis level for the pulse detector Gate channel is also programmable through the serial interface using a 4-bit DAC. Pulse qualification is achieved by using both level and polarity.

A four channel servo demodulator is onboard which offers buffered outputs for head positioning with a programmable option to bring out either A, B, C, D or A+B, A-B, C-D, C+D outputs. The four hold capacitors for the servo peak detectors are implemented on board.

The programmable filter architecture consists of a 6-pole, 2-zero. 0.05° Equiripple type, continuous time filter, with asymmetric equalization, realizing a family of frequency response curves optimized for the disk drive read channel. For embedded servo handling, the servo and the data path filter cutoff frequencies are programmed separately. Using the external DSLIM pin, the filter characteristics can be switched to the servo cutoff frequency with no slimming boost. The switching of the filter frequency response is very fast, thus allowing for real-time embedded servo handling The cutoff frequency and boost (asymmetric equalization) are programmable through the serial interface using internal 5-bit and 4-bit DACs.

The three wire serial interface is also used to program a number of parameters controlling the various sections of the chip. On physical power-up, the control registers will come up in an undetermined state and hence these registers must be initialized to their default values first, so that the chip is put in a defined state. The contents of the control registers are retained in all power down modes, except when the power is physically turned off to the chip.

The ML6310 is designed to offer the lowest power dissipation, a high level of integration and offer a high

level of programmability to minimize the number of external components, thus resulting in an optimized read channel front-end. It outputs raw data in an ECL format whose level is compatible with the input to the companion chip ML6311, used for data separation and clock synchronization. Please refer to the block diagram of the ML6310 for the details.

#### **PULSE DETECTOR**

The pulse detector consists of the AGC amplifier with a full AGC control loop, on the front-end, which works in conjunction with the programmable filter/equalizer circuitry. The pulse detector consists of the conventional time channel and gate channel to help in pulse qualification, for generating the raw data output which represents the time position of the peaks corresponding to the flux reversals on the disk.

#### AGC

The AGC amplifier is a two stage differential amplifier design with high bandwidth, typically greater than 100MHz. The first stage of the AGC is a Variable Gain Amplifier (VGA) whose gain is controlled by the voltage on the CAGC pin. The gain of the amplifier decreases as the voltage on the CAGC pin increases. The second stage is essentially a fixed gain amplifier.

The AGC usually gets its differential input from the output of the head preamp circuit. The input signal range is 15mV to 150mV peak-to-peak differential. The AGC's input has a switchable input impedance clamp to enhance the write to read transient recovery. This is indirectly controlled by the Write Gate signal from the disk controller. When Write Gate is active-high (write mode), the input impedance is reduced or clamped to a low impedance state and when Write Gate goes inactive-low, the input impedance switches back to the normal (high impedance state), after a 1µs delay, typically.

The output of the AGC amplifier feeds into the filter/ equalizer directly. The lowpass output from the filter/ equalizer serves as the input to the AGC control front-end which is a full wave rectifier. The AGCSET comparator compares the full wave rectifier output with an internal settled voltage reference and generates an output to the AGC control circuitry. The AGC control circuitry compares this voltage with the voltage from the CAGC pin, before providing the feedback into the control nodes of the Variable Gain Amplifier. The capacitor on the CAGC pin then gets charged or discharged depending on whether the full wave rectifier output is greater than or less than the preset internal reference voltage. The charging and discharging current, also referred to as the attack and decay rates, are programmable through the bits in control register #5, as shown below. Refer to the section on Control Register for programming details.

1 0 1 REG DKY1 DKY0 ATK1 ATK0

During the servo capture period, the AGC amplifier functions as a fixed gain amplifier, under control of the HOLDB pin. When the HOLDB pin is forced to a logic low, the AGC control loop is disabled and the charging and discharging of the capacitor on the CAGC pin is stopped. The AGC loop maintains the gain setting prior to the HOLDB pin going low. The impedance and gain of the AGC amplifier are not affected.

#### **Time Channel**

The time channel of the pulse detector consists of a multiplier and a zero crossing comparator, the output of which generates the clocking signal to the pulse qualification flip-flop. The input of the multiplier is the differential lowpass and bandpass outputs of the filter/equalizer. The capacitative coupling ensures the removal of any DC offsets in the differentiated outputs of the filter/equalizer. This technique contributes significantly to better pulse pairing by eliminating the need for a matching bidirectional one-shot as used in conventional approaches.

The output of the multiplier goes to the zero-crossing comparator which produces a logic output whose edges correspond to the zero crossing points of the input signal. A positive transient of state at the zero crossing output indicates that a minima and maxima has been detected at the filter/equalizer's differentiated output.

#### **Gate Channel**

The Gate Channel consists of a hysteresis comparator which prevents false triggering of the output one-shot due to baseline noise. The lowpass output of the filter/ equalizer forms the input of the hysteresis comparator. Only when a data pulse is of sufficient amplitude will the hysteresis comparator allow the output one shot to be triggered. The hysteresis comparator also ensures that the output one-shot is triggered once for each data pulse polarity. The hysteresis level (as a percentage of the hysteresis comparator input signal peak), is programmable through the bits in control register #4, as shown below. Refer to the section on Control Register for programming details.

| 1 | 0 | 0 | NC | HYS3 | HYS2 | HYS1 | HYSO |
|---|---|---|----|------|------|------|------|

#### **Pulse Qualification**

The pulse qualification circuitry consists of a D flip-flop whose data input is the hysteresis comparator output and it is clocked by the zero-crossing comparator output in the time channel. The output of this D flip-flop triggers a one-shot whose pulse width is programmed through an internal RC constant. In order to allow the zero-crossing comparator output to fire the one-shot, every positive transient in the zero-crossing comparator shall correspond to the opposite polarity of the hysteresis comparator output. The output of the one-shot then constitutes the raw data output which represents the time position of the peaks corresponding to the flux transitions on the disk media.

# PROGRAMMABLE FILTER/EQUALIZER

The programmable filter/equalizer circuit approximately realizes a sixth-order, 0.05° Equiripple function thus achieving a flat group delay up to twice the cutoff frequency (2f<sub>C</sub>). The filter processes signals in a differential mode for greater noise immunity. This filter architecture is capable of handling fast transients and provides smaller excess phase and power dissipation. It is made up of three biquads which generate a lowpass and bandpass (differentiated) output. The cutoff (corner) frequency of the filter is controlled by 5 bits in control register which provide 32 combinations in the range of 6MHz to 18MHz. Control register #0 is used to program the data channel corner frequency while the servo channel corner frequency is programmed in control register #1, as shown below. Refer to the section on Control Register for programming details.

| DATA I | DATA PATH CUTOFF FREQUENCY  |   |                   |                   |                   |                   |                   |  |  |
|--------|-----------------------------|---|-------------------|-------------------|-------------------|-------------------|-------------------|--|--|
| 0      | 0                           | 0 | Df <sub>C</sub> 4 | Df <sub>C</sub> 3 | Df <sub>C</sub> 2 | Df <sub>C</sub> 1 | Df <sub>C</sub> 0 |  |  |
| SERVO  | SERVO PATH CUTOFF FREQUENCY |   |                   |                   |                   |                   |                   |  |  |
| 0      | 0                           | 1 | Sf <sub>C</sub> 4 | Sf <sub>C</sub> 3 | Sf <sub>C</sub> 2 | Sf <sub>C</sub> 1 | Sf <sub>C</sub> 0 |  |  |

These five bits are used to control a DAC to generate a current which is used to control the frequency of the filter. The cutoff (corner) frequency of the filter is given by the following equation:

$$f_C = 6 + (0.387 \times 16 f_C 4 + 8 f_C 3 + 4 f_C 2 + 2 f_C 1 + f_C 0)$$

Table 1 lists the corner frequencies and the corresponding control register bit configurations.

Two real zeroes are introduced by two equalizers (slimmers) inserted between the first/second and the second/third biquads. The zeroes can be adjusted independently so that it is possible to realize asymmetric equalization, if desired. The transfer function of the equalizer (slimmer) is given by:

$$H_{S} = \left[1 - \left(k_{1} \times \frac{S}{\omega_{O1}}\right)\right] \left[1 + \left(k_{2} \times \frac{S}{\omega_{O2}}\right)\right]$$

Where  $\omega_{O1}$ ,  $\omega_{O2}$  are the corner frequencies of the first and second biquads and S =  $j\omega$  is the complex frequency. The normalized corner frequencies of the first and second biquads are 0.981 and 2.074. The group delay variation at the corner frequency is given by :

$$\Delta G_{\omega_C} = \frac{1}{\omega_C} \left[ \frac{\left(\frac{k_1}{0.981}\right)^3}{1 + \left(\frac{k_1}{0.981}\right)^2} - \frac{\left(\frac{k_2}{2.074}\right)^3}{1 + \left(\frac{k_2}{2.074}\right)^2} \right]$$

 $k_1$  and  $k_2$  can be controlled by adjusting the bias currents in the slimmers. They are adjusted by changing the slimming control bits — zeroA  $(N_{\text{A}})$  in control register #2 and zeroB  $(N_{\text{B}})$  in control register #3 as shown below. Refer to Table 2 and the section on Control Register, for details.



 $k_1 \& k_2$  are expressed by the equations below:

$$k_1 = \frac{k_{1MAX} N_A}{15}$$
  $k_{1MAX} = 1.578$   $k_2 = \frac{k_{2MAX} N_B}{15}$   $k_{2MAX} = 3.327$ 

 $N_A$  and  $N_B$  are the decimal expression of the slimming bits EA3 – EA0 and EB3 – EB0, respectively. Hence the group delay and corner frequency product (refer table 2), is given by :

$$\Delta G_{\omega_C} f_C = \frac{1}{2\pi} \left[ \frac{\left(0.1078 N_A\right)^3}{1 + \left(0.1078 N_A\right)^2} - \frac{\left(0.1078 N_B\right)^3}{1 + \left(0.1078 N_B\right)^2} \right]$$

The equalization (slimming) level is given by:

$$SL(dB) = 10log \left[ 1 + \left( \frac{k_1 \times \omega}{\omega_{O1}} \right)^2 \right] + 10log \left[ 1 + \left( \frac{k_2 \times \omega}{\omega_{O2}} \right)^2 \right]$$

At the corner frequency of the filter (18 MHz), the equation is reduced to:

$$SL(dB) = 10log \left[ 1 + (0.1078N_A)^2 \right] + 10log \left[ 1 + (0.1078N_B)^2 \right]$$

**TABLE 1: Corner frequency programming values** 

| f <sub>C</sub> 4 | f <sub>C</sub> 3 | f <sub>C</sub> 2 | f <sub>C</sub> 1 | f <sub>C</sub> 0 | f <sub>C</sub> (MHz) |
|------------------|------------------|------------------|------------------|------------------|----------------------|
| 0                | 0                | 0                | 0                | 0                | 6.000                |
| 0                | 0                | 0                | 0                | 1                | 6.387                |
| 0                | 0                | 0                | 1                | 0                | 6.774                |
| 0                | 0                | 0                | 1                | 1                | 7.161                |
| 0                | 0                | 1                | 0                | 0                | 7.548                |
| 0                | 0                | 1                | 0                | 1                | 7.935                |
| 0                | 0                | 1                | 1                | 0                | 8.323                |
| 0                | 0                | 1                | 1                | 1                | 8.710                |
| 0                | 1                | 0                | 0                | 0                | 9.097                |
| 0                | 1                | 0                | 0                | 1                | 9.484                |
| 0                | 1                | 0                | . 1              | 0                | 9.871                |
| 0                | 1                | 0                | 1                | 1                | 10.258               |
| 0                | 1                | 1                | 0                | 0                | 10.645               |
| 0                | 1                | 1                | 0                | 1                | 11.032               |
| 0                | 1                | 1                | 1                | 0                | 11.419               |
| 0                | 1                | 1                | 1                | 1                | 11.806               |
| 1                | 0                | 0                | 0                | 0                | 12.194               |
| 1                | 0                | 0                | 0                | 1                | 12.581               |
| 1                | 0                | 0                | 1                | 0                | 12.968               |
| 1                | 0                | 0                | 1                | 1                | 13.355               |
| 1                | 0                | 1                | 0                | 0                | 13.742               |
| 1                | 0                | 1                | 0                | 1                | 14.129               |
| 1                | 0                | 1                | 1                | 0                | 14.516               |
| 1                | 0                | 1                | 1                | 1                | 14.903               |
| 1                | 1                | 0                | 0                | 0                | 15.290               |
| 1                | 1                | 0                | 0                | 1                | 15.677               |
| 1                | 1                | 0                | 1                | 0                | 16.065               |
| 1                | 1                | 0                | 1                | 1                | 16.452               |
| 1                | 1                | 11               | 0                | 0                | 16.839               |
| 1                | 1                | 1                | 0                | 1                | 17.226               |
| 1                | 1                | 1                | 1                | 0                | 17.613               |
| 1                | 1                | 1                | 1                | 1                | 18.000               |
|                  |                  |                  |                  |                  |                      |

Table 2 shows the Product of Delta Group Delay &  $f_C$ , slimming level, zeroA and zeroB programming values with control register bit configurations. The values, Binary (EA3 – EA0) = Decimal  $N_A$  and Binary (EB3 – EB0) = Decimal  $N_B$ .

#### FILTER TRANSFER FUNCTION

$$= \left[\frac{{\omega_{01}}^2}{s^2 + \frac{s \times \omega_{01}}{Q_1} + {\omega_{01}}^2}\right] \left[\frac{{\omega_{02}}^2}{s^2 + \frac{s \times \omega_{02}}{Q_2} + {\omega_{02}}^2}\right] \left[\frac{{\omega_{03}}^2}{s^2 + \frac{s \times \omega_{03}}{Q_3} + {\omega_{03}}^2}\right]$$

Where: 
$$\omega_{01} = 0.981 \ \omega_{C}$$
  
 $\omega_{02} = 2.074 \ \omega_{C}$   
 $\omega_{03} = 1.470 \ \omega_{C}$   
 $Q_{1} = 0.551$   
 $Q_{2} = 1.686$   
 $Q_{3} = 0.893$ 

TABLE 2

| N <sub>A</sub> | $N_B$ | $\Delta Gf_C(sHz)$ | SL(dB)          |
|----------------|-------|--------------------|-----------------|
| 0              | 0     | 0                  | 0               |
| 0              | . 1   | 0.0002             | 0.0502          |
| 0              | 2     | 0.0015             | 0.1973          |
| 0              | 3     | 0.0049             | 0.432           |
| 0              | 44    | 0.0108             | 0.7406          |
| 00             | 5     | 0.0193             | 1.1077          |
| 0              | 66    | 0.0304             | 1.5178          |
| 0              | 7     | 0.0436             | 1.9574          |
| 0              | 8     | 0.0585             | 2.4148          |
| 0              | 9     | 0.0749             | 2.8809          |
| 0              | 10    | 0.0922             | 3.3487          |
| 0              | - 11  | 0.1103             | 3.8132          |
| 0              | 12    | 0.1289             | 4.2706          |
| 0              | 13    | 0.1478             | 4.7187          |
| 0              | 14    | 0.1669             | 5.1557          |
| 0              | 15    | 0.1862             | 5.5807          |
| 1              | 0     | -0.0002            | 0.0502          |
| 1              | 11    | 0                  | 0.1004          |
| 11             | 2     | 0.0013             | 0.2475          |
| 1              | 3     | 0.0047             | 0.4822          |
| 1              | 4     | 0.0106             | 0.7908          |
| 1              | 5     | 0.0191             | 1.1578          |
| 1              | 7     | 0.0302             | 1.568           |
|                | 8     | 0.0583             | 2.0076<br>2.465 |
| <del></del>    | 9     | 0.0747             | 2.9311          |
| 1              | 10    | 0.092              | 3.3989          |
| 1              | 11    | 0.1101             | 3.8634          |
| <u> </u>       | 12    | 0.1287             | 4.3208          |
| 1              | 13    | 0.1476             | 4.7688          |
| <del>'</del> 1 | 14    | 0.1667             | 5.2058          |
| i              | 15    | 0.186              | 5.6309          |
| 2              | 0     | -0.0015            | 0.1973          |
| 2              | 1     | -0.0013            | 0.2475          |
| 2              | 2     | 0.0015             | 0.3946          |
| 2              | 3     | 0.0033             | 0.6293          |
| 2              | 4     | 0.0092             | 0.9379          |
| 2              | 5     | 0.0178             | 1.305           |
| 2              | 6     | 0.0288             | 1.7152          |
| 2              | 7     | 0.0421             | 2.1547          |
| 2              | 8     | 0.057              | 2.6121          |
| 2              | 9     | 0.0733             | 3.0782          |
| 2              | 10    | 0.0907             | 3.546           |
| 2              | 11    | 0.1088             | 4.0105          |
| 2              | 12    | 0.1273             | 4.468           |
| 2              | 13    | 0.1463             | 4.916           |
| 2              | 14    | 0.1654             | 5.353           |
| 2              | 15    | 0.1846             | 5.778           |
| 3              | 0     | -0.0049            | 0.432           |
| 3              | 1     | -0.0047            | 0.4822          |
| 3              | 2     | -0.0033            | 0.6293          |
| 3              | 3     | 0                  | 0.864           |
| 3              | 4     | 0.0059             | 1.1726          |
| 3              | 5     | 0.0144             | 1.5397          |
| 3              | 6     | 0.0255             | 1.9498          |
| 3              | 7     | 0.0387             | 2.3894          |
| 3              | 8     | 0.0537             | 2.8468          |
| 3              | 9     | 0.07               | 3.3129          |
| 3              | 10    | 0.0873             | 3.7807          |
| 3              | 11    | 0.1054             | 4.2452          |
| 3              | 12    | 0.124              | 4.7026          |
| 3              | 13    | 0.1429             | 5.1507          |
| 3              | 14    | 0.162              | 5.5877          |
| 3              |       |                    |                 |

| NA       | $N_B$ | $\Delta Gf_C(sHz)$ | SL(dB)           |
|----------|-------|--------------------|------------------|
| 4        | 0     | -0.0108            | 0.7406           |
| 4        | 1     | -0.0106            | 0.7908           |
| 4        | 2     | -0.0092            | 0.9379           |
| 4        | 3     | -0.0059            | 1.1726           |
| 4        | 4     | 0                  | 1.4812           |
| . 4      | 5     | 0.0086             | 1.8483           |
| 4        | 6     | 0.0196             | 2.2584           |
| 4        | 7     | 0.0328             | 2.698            |
| 4        | 8     | 0.0478             | 3.1554<br>3.6215 |
| 4        | 10    | 0.0815             | 4.0893           |
| 4        | 11    | 0.0995             | 4.5538           |
| 4        | 12    | 0.0993             | 5.0112           |
| 4        | 13    | 0.1181             | 5.4593           |
| 4        | 14    | 0.1562             | 5.8963           |
| 4        | 15    | 0.1754             | 6.3213           |
| 5        | 0     | -0.0193            | 1.1077           |
| 5        | 1     | -0.0193            | 1.1578           |
| 5        | 2     | -0.0178            | 1.305            |
| 5        | 3     | -0.0178            | 1.5397           |
| 5        | 4     | -0.0086            | 1.8483           |
| 5        | 5     | 0                  | 2.2153           |
| 5        | 6     | 0.0111             | 2.6255           |
| 5        | 7     | 0.0243             | 3.065            |
| 5        | 8     | 0.0392             | 3.5225           |
| 5        | 9     | 0.0556             | 3.9886           |
| 5        | 10    | 0.0729             | 4.4564           |
| 5        | 11    | 0.091              | 4.9208           |
| 5        | 12    | 0.1096             | 5.3783           |
| 5        | 13    | 0.1285             | 5.8263           |
| 5        | 14    | 0.1476             | 6.2633           |
| 5        | 15    | 0.1668             | 6.6884           |
| 6        | 0     | -0.0304            | 1.5178           |
| 6        | 1     | -0.0302            | 1.568            |
| 6        | 2     | -0.0288            | 1.7152           |
| 6        | 3     | -0.0255            | 1.9498           |
| 6        | 4     | -0.0196            | 2.2584           |
| 6        | 5     | -0.0111            | 2.6255           |
| 6        | 6     | 0                  | 3.0357           |
| 6        | 7     | 0.0132             | 3.4752           |
| 6        | 8     | 0.0282             | 3.9326           |
| 6        | 9     | 0.0445             | 4.3987           |
| 6        | 10    | 0.0619             | 4.8666           |
| 6.       | 11    | 0.0799             | 5.331            |
| 6        | 12    | 0.0985             | 5.7885           |
| 6        | 13    | 0.1174             | 6.2365           |
| 6        | 14    | 0.1366             | 6.6735           |
| 6        | 15    | 0.1558             | 7.0985           |
| 7        | 0     | -0.0436            | 1.9574           |
| 7        | 1     | -0.0434            | 2.0076           |
| 7        | 2     | -0.0421            | 2.1547           |
| 7        | 3     | -0.0387            | 2.3894           |
| 7        | 4     | -0.0328            | 2.698            |
| 7        | 5     | -0.0243            | 3.065            |
| <u> </u> | 6     | -0.0132            | 3.4752           |
| 7        | 7     | 0                  | 3.9148           |
| 7        | 8     | 0.015              | 4.3722           |
| 7        | 9     | 0.0313             | 4.8383           |
| 7        | 10    | 0.0486             | 5.3061           |
| 7        | 11    | 0.0667             | 5.7706           |
| 7        | 12    | 0.0853             | 6.228            |
| 7        | 13    | 0.1042             | 6.6761           |
| 7        | 14    | 0.1233             | 7.1131           |
| 7        | 15    | 0.1426             | 7.5381           |

# **TABLE 2 (continued)**

| N <sub>A</sub> | N <sub>B</sub> | ΔGf <sub>C</sub> (sHz) | SL(dB)           |
|----------------|----------------|------------------------|------------------|
| 8              | 0              | -0.0585                | 2.4148           |
| 8              | 1.             | -0.0583                | 2.465            |
| 8              | 2              | -0.057                 | 2.6121           |
| 8              | 3              | -0.0537                | 2.8468           |
| 8              | <u>4</u> 5     | -0.0478<br>-0.0392     | 3.1554<br>3.5225 |
| 8              | 6              | -0.0392                | 3.9326           |
| 8              | 7              | -0.0202                | 4.3722           |
| 8              | 8              | 0                      | 4.8296           |
| 8              | 9              | 0.0163                 | 5.2957           |
| 8              | 10             | 0.0337                 | 5.7635           |
| 8              | 11             | 0.0517                 | 6.228            |
| 8              | 12             | 0.0703                 | 6.6854           |
| 8              | 13             | 0.0892                 | 7.1335           |
| 8              | 14             | 0.1084                 | 7.5705           |
| 8              | 15             | 0.1276                 | 7.9955           |
| 9              | 1              | -0.0749<br>-0.0747     | 2.8809           |
| 9              | 2              | -0.0747                | 2.9311<br>3.0782 |
| 9              | 3              | -0.07                  | 3.3129           |
| 9              | 4              | -0.0641                | 3.6215           |
| 9              | 5              | -0.0556                | 3.9886           |
| 9              | 6              | -0.0445                | 4.3987           |
| 9              | 7              | -0.0313                | 4.8383           |
| 9              | 8              | -0.0163                | 5.2957           |
| 9              | 9              | 0                      | 5.7618           |
| 9              | 10             | 0.0173                 | 6.2296           |
| 9              | 11             | 0.0354                 | 6.6941           |
| 9              | 12             | 0.054                  | 7.1515           |
| 9              | 13<br>14       | 0.0729<br>0.092        | 7.5996<br>8.0366 |
| 9              | 15             | 0.1113                 | 8.4616           |
| 10             | 0              | -0.0922                | 3.3487           |
| 10             | 1              | -0.092                 | 3.3989           |
| 10             | 2              | -0.0907                | 3.546            |
| 10             | 3              | -0.0873                | 3.7807           |
| 10             | 4              | -0.0815                | 4.0893           |
| 10             | 5              | -0.0729                | 4.4564           |
| 10             | 6              | -0.0619                | 4.8666           |
| 10             | 7              | -0.0486                | 5.3061           |
| 10             | 8              | -0.0337<br>-0.0173     | 5.7635<br>6.2296 |
| 10             | 10             | 0.0173                 | 6.6975           |
| 10             | 11             | 0.0181                 | 7.1619           |
| 10             | 12             | 0.0367                 | 7.6194           |
| 10             | 13             | 0.0556                 | 8.0674           |
| 10             | 14             | 0.0747                 | 8.5044           |
| 10             | 15             | 0.0939                 | 8.9294           |
| 11             | 0              | -0.1103                | 3.8132           |
| 11             | 1              | -0.1101                | 3.8634           |
| 11             | 2              | -0.1088                | 4.0105           |
| 11             | 3 4            | -0.1054<br>-0.0995     | 4.2452           |
| 11             | 4<br>5         | -0.0995                | 4.5538<br>4.9208 |
| 11             | 6              | -0.0799                | 5.331            |
| 11             | 7              | -0.0667                | 5.7706           |
| 11             | 8              | -0.0517                | 6.228            |
| 11             | 9              | -0.0354                | 6.6941           |
| 11             | 10             | -0.0181                | 7.1619           |
| . 11           | 11             | 0                      | 7.6264           |
| 11             | 12             | 0.0186                 | 8.0838           |
| 11             | 13             | 0.0375                 | 8.5318           |
| 11             | 14             | 0.0566                 | 8.9688           |
| 11             | 15             | 0.0759                 | 9.3939           |
|                |                |                        |                  |

| N <sub>A</sub> | N <sub>B</sub> | $\Delta Gf_{C}(sHz)$ | SL(dB)           |
|----------------|----------------|----------------------|------------------|
| 12             | 0              | -0.1289              | 4.2706           |
| 12             | 1              | -0.1287              | 4.3208           |
| 12             | 2              | -0.1273              | 4.468            |
| 12             | 3              | -0.124               | 4.7026           |
| 12             | 4              | -0.1181              | 5.0112           |
| 12             | 5              | -0.1096              | 5.3783           |
| 12             | 6              | -0.0985              | 5.7885           |
| 12             | 7              | -0.0853              | 6.228            |
| 12             | 8              | -0.0703              | 6.6854           |
| 12             | 9              | -0.054               | 7.1515           |
| 12             | 10             | -0.0367              | 7.6194<br>8.0838 |
| 12             | 12             | -0.0186<br>0         | 8.5413           |
| 12             | 13             | 0.0729               | 7.5996           |
| 12             | 14             | 0.0729               | 8.0366           |
| 12             | 15             | 0.1113               | 8.4616           |
| 13             | 0              | -0.1478              | 4.7187           |
| 13             | 1              | -0.1476              | 4.7688           |
| 13             | 2              | -0.1463              | 4.916            |
| 13             | 3              | -0.1429              | 5.1507           |
| 13             | 4              | -0.137               | 5.4593           |
| 13             | 5              | -0.1285              | 5.8263           |
| 13             | 6              | -0.1174              | 6.2365           |
| 13             | 7              | -0.1042              | 6.6761           |
| 13             | 8              | -0.0892              | 7.1335           |
| 13             | 9              | -0.0729              | 7.5996           |
| 13             | 10             | -0.0556              | 8.0674           |
| 13             | 11             | -0.0375              | 8.5318           |
| 13             | 12             | -0.0189              | 8.9893           |
| 13             | 13             | 00                   | 9.4373           |
| 13             | 14             | 0.0191               | 9.8743           |
| 13             | 15             | 0.0384               | 10.299           |
| 14             | 0              | -0.1669              | 5.1557           |
| 14             | 1 2            | -0.1667              | 5.2058           |
| 14             | 3              | -0.1654<br>-0.162    | 5.353            |
| 14             | 4              | -0.1562              | 5.8963           |
| 14             | 5              | -0.1476              | 6.2633           |
| 14             | 6              | -0.1366              | 6.6735           |
| 14             | 7              | -0.1233              | 7.1131           |
| 14             | 8              | -0.1084              | 7.5705           |
| 14             | 9              | -0.092               | 8.0366           |
| 14             | 10             | -0.0747              | 8.5044           |
| 14             | 11             | -0.0566              | 8.9688           |
| 14             | 12             | -0.038               | 9.4263           |
| 14             | 13             | -0.0191              | 9.8743           |
| 14             | 14             | 0                    | 10.311           |
| 14             | 15             | 0.0192               | 10.736           |
| 15             | 0              | -0.1862              | 5.5807           |
| 15             | 1              | -0.186               | 5.6309           |
| 15             | 2              | -0.1846              | 5.778            |
| 15             | 3              | -0.1813              | 6.0127           |
| 15             | 4              | -0.1754              | 6.3213           |
| 15             | 5              | -0.1668              | 6.884            |
| 15             | 6              | -0.1558              | 7.0985           |
| 15             | 7              | -0.1426              | 7.5381           |
| 15<br>15       | <u>8</u><br>9  | -0.1276<br>-0.1113   | 7.9955<br>8.4616 |
| 15             | 10             | -0.0939              | 8.9294           |
| 15             | 11             | -0.0939              | 9.3939           |
| 15             | 12             | -0.0739              | 9.8514           |
| 15             | 13             | -0.0373              | 10.299           |
| 15             | 14             | -0.0192              | 10.736           |
| 15             | 15             | 0                    | 11.162           |
|                |                | <u> </u>             |                  |

#### SERVO DEMODULATOR

Four gated peak detectors are incorporated for recovery of embedded servo information. The ML6310 provides four buffered low impedance outputs (A, B, C, D), which represent the peak detected level of each servo burst. The voltages on these pins are suitable for digitizing by an external A/D converter and processed by the controlling microprocessor for head positioning. With the help of the SMODE bit in control register #6, these four outputs can be configured to be (A+B, A-B, C+D, C-D) using internal summation and difference amplifiers. The summation outputs (A+B, C+D) are equal to the sum of the peak detected levels divided by 2. The difference outputs (A-B, C-D) are equal to the difference of the peak detected levels divided by 2. The zero-level for the difference outputs (A-B, C-D) is given at the VRSVO pin. The typical value for this reference signal is 1V. There is also a VSET bit in control register #6 which controls the direction of the VRSVO pin. If VSET = 0, the difference zero-level is generated internally (1V). If VSET = 1, an external reference voltage is used to set the difference zero-level.

The zero-level for the buffered servo outputs (A, B, C, D) or the summation outputs (A+B, C+D) is internally generated and has a value of 0.5V.

| Γ | 1 | 1 | 0 | RSVD   | SMODE   | VSET | PM1 | PM0 |
|---|---|---|---|--------|---------|------|-----|-----|
|   | • |   |   | KS V D | SITIODE |      |     |     |

The servo peak detectors in the demodulator section receive the servo burst signal from the lowpass output of the filter/equalizer, which are then amplified to the proper amplitude and sent through a full wave rectifier before the sample and hold operation. There are four identical peak and hold circuits, with internal holding capacitors which perform the sample and hold operation. This optimized architecture thus provides for higher integration by not only eliminating the four external holding capacitors but also the pins required for them, thus contributing towards minimizing the external component count and hence cost.

#### POWER MANAGEMENT

The ML6310 provides a hardware pin (PDNB) and two bits in the control register #6 for five levels of micro power management control.

|   |   |   |      | ,     |      |     |     |
|---|---|---|------|-------|------|-----|-----|
| 1 | 1 | 0 | RSVD | SMODE | VSET | PM1 | PM0 |

The major circuit blocks in the ML6310 comprise of the regulator, the serial interface, the AGC, the filter/equalizer, the pulse detector, the servo demodulator and the bias circuits. The PDNB pin in conjunction with the two bits in the control register #6 can be used to selectively turn of a combination of these blocks depending on the mode of operation viz, read mode, write mode, servo mode, etc. This allows the system designer to turn off the sections of the chip that are not in use during the operation and thus minimize power dissipation at a micro management level. Table 3 below shows these five different power management modes and the circuits that are active in these individual modes.

**TABLE 3: Power Management Modes** 

| PIN | PM1 | PMO | POWER MANAGEMENT MODE |
|-----|-----|-----|-----------------------|
| 1   | 0   | 0   | Normal mode           |
| 1   | 0   | 1   | Servo mode            |
| 1   | 1   | 0   | Data mode             |
| 1   | 1   | 1   | Idle mode             |
| 0   | Х   | X   | Sleep mode            |

**Normal Mode** — All circuits are enabled. Typical Power dissipation @ 2.7V is 175mW.

**Servo Mode** — Pulse Detector is disabled. Typical Power dissipation @ 2.7V is 150mW.

**Data Mode** — Servo demodulator is disabled. Typical Power dissipation @ 2.7V is 160mW.

*Idle Mode* — Only serial interface circuit and regulator are enabled. In 3V mode of operation the regulator is not used and could be powered off using the 'reg' bit in control register #5. Typical Power dissipation @ 4.75V is 4mW. Typical Power dissipation @ 2.7V is  $1.2\mu W$ .

**Sleep Mode** — All circuits disabled, however control registers will hold latest programmed data and can be accessed through the serial interface. Typical Power dissipation @ 2.7V is  $0.5\mu W$ .

#### SERIAL MICROPROCESSOR INTERFACE

The serial microprocessor interface consists of a simple three-wire serial port. Data is shifted serially into the ML6310 on the SDATA line on the falling edges of the serial shift clock, SCLK, provided the SENB pin is active (low). The data is shifted in blocks of eight bits with MSBit first. The internal registers are organized in blocks of eight bits, with the three most significant bits denoting the address, followed by the five data bits. This addressing scheme thus allows for a register bank of eight registers. When the chip is physically powered-up, the control registers come up in an undetermined state and hence they need to be initialized to some preset bit configuration so that the behavior of the chip is predictable. The control registers retain their programmed information in any of the power-down modes, until the chip is physically powereddown. When the SENB pin goes inactive (high), the SDATA and SCLK pins are ignored and the previously shifted information is latched on the rising edge of the SENB, into the appropriate register bank based on the address bits. It is recommended that the SCLK input be kept inactive low till such time when it is in use. The SCLK input is capable of handling speeds up to 20MHz.

#### **CONTROL REGISTER DEFINITIONS**

The control register bank consists of eight registers with addresses from 0 through 7. Control register #7 is not used and some of the bits in control register 0 through 6 are reserved. Outlined below are the detailed bit by bit definitions of the control registers 0 through 6.

#### **CONTROL REGISTER #0**

Data Channel filter cutoff frequency control

#### MSB

| A2 | A1 | A0 | D4                | D3                | D2                | D1                | D0                |
|----|----|----|-------------------|-------------------|-------------------|-------------------|-------------------|
| 0  | 0  | 0  | Df <sub>C</sub> 4 | Df <sub>C</sub> 3 | Df <sub>C</sub> 2 | Df <sub>C</sub> 1 | Df <sub>C</sub> 0 |

#### **CONTROL REGISTER #1**

Servo Channel filter cutoff frequency control

#### MSB

| A2 | A1 | A0 | D4   | D3                | D2                | D1                | D0                |
|----|----|----|------|-------------------|-------------------|-------------------|-------------------|
| 0  | 0  | 1  | SfC4 | Sf <sub>C</sub> 3 | Sf <sub>C</sub> 2 | Sf <sub>C</sub> 1 | Sf <sub>C</sub> 0 |

| f <sub>C</sub> 4 | f <sub>C</sub> 3 | f <sub>C</sub> 2 | f <sub>C</sub> 1 | f <sub>C</sub> 0 | f <sub>C</sub> (MHz) |
|------------------|------------------|------------------|------------------|------------------|----------------------|
| 0                | 0                | 0                | 0                | 0                | 6.000                |
| 0                | 0                | 0                | 0                | 1                | 6.387                |
| 0                | 0                | 0                | 1                | 0                | 6.774                |
| 0                | 0                | 0                | 1                | 1                | 7.161                |
| 0                | 0                | 1                | 0                | 0                | 7.548                |
| 0                | 0                | 1                | 0                | 1                | 7.935                |
| 0                | 0                | . 1              | 1                | 0                | 8.323                |
| 0                | 0                | 1                | 1                | 1                | 8.710                |
| 0                | 1                | 0                | 0                | 0                | 9.097                |
| 0                | 1                | 0                | 0                | 1                | 9.484                |
| 0                | 1                | 0                | 1                | 0                | 9.871                |
| 0                | 1                | 0                | 1                | 1                | 10.258               |
| 0                | 1                | 1                | 0                | 0                | 10.645               |
| 0                | . 1              | 1                | 0                | 1                | 11.032               |
| 0                | 1                | 1                | 1                | 0                | 11.419               |
| 0                | 1                | 1                | 1                | 1                | 11.806               |
| 1                | 0                | 0                | 0                | 0                | 12.194               |
| 1                | 0                | 0                | 0                | 1                | 12.581               |
| 1                | 0                | 0                | 1                | 0                | 12.968               |
| 1                | 0                | 0                | 1                | 1                | 13.355               |
| 1                | 0                | 1                | 0                | 0                | 13.742               |
| 1                | 0                | 1                | 0                | 1                | 14.129               |
| 1                | 0                | 1                | .1               | 0                | 14.516               |
| 1                | 0                | 1                | . 1              | 1                | 14.903               |
| 1                | 1                | 0                | 0                | 0                | 15.290               |
| 1                | 1                | 0                | 0                | 1                | 15.677               |
| 1                | 1                | 0                | 1                | 0                | 16.065               |
| 1                | 1                | 0                | 1                | 1                | 16.452               |
| 1                | 1                | 1                | 0                | 0                | 16.839               |
| 1                | 1                | 1                | 0                | 1                | 17.226               |
| 1                | 1                | 1                | 1                | 0                | 17.613               |
| 1                | 1                | 1                | 1                | 1                | 18.000               |

#### **CONTROL REGISTER #2**

Asymmetric equalization (slimming) — zero A (NA)

#### MSB

| A2 | A1  | A0 | D4   | D3  | D2  | D1  | D0  |
|----|-----|----|------|-----|-----|-----|-----|
| 0  | . 1 | 0  | RSVD | EA3 | EA2 | EA1 | EA0 |

Refer to Table 2 for programming configurations

#### **CONTROL REGISTER #3**

Asymmetric equalization (slimming) — zero B (N<sub>B</sub>)

#### MSB

| A2 | A1 | A0 | D4   | D3  | D2  | D1  | D0  |
|----|----|----|------|-----|-----|-----|-----|
| 0  | 1  | 1  | RSVD | EB3 | EB2 | EB1 | EB0 |

Refer to Table 2 for programming configurations

#### **CONTROL REGISTER #4**

Hysteresis Comparator qualification level

#### MSB

| A2 | A1 | A0 | D4   | D3   | D2   | D1   | D0   |
|----|----|----|------|------|------|------|------|
| 1  | 0  | 0  | RSVD | HYS3 | HYS2 | HYS1 | HYS0 |

| HYS3 | HYS2 | HYS1 | HYS0 | % OF SIGNAL PEAK |
|------|------|------|------|------------------|
| 0    | 0    | 0    | 0    | 0.00 %           |
| 0    | 0    | 0    | 11   | 6.25 %           |
| 0    | 0    | 1    | 0    | 12.50 %          |
| 0    | 0    | 1    | 11   | 18.75 %          |
| 0    | 11   | 0    | 0    | 25.00 %          |
| 0    | 1    | 0    | 1    | 31.25 %          |
| 0    | 1    | 11   | 0    | 37.50 %          |
| 0    | 1    | 1    | 11   | 43.75 %          |
| 1    | 0    | 0    | 0    | 50.00 %          |
| 1    | 0    | 0    | 1    | 56.25 %          |
| 1    | 0    | 1    | 0    | 62.50 %          |
| 1    | 0    | 1    | 1    | 68.75 %          |
| 1    | 1    | 0    | 0    | 75.00 %          |
| 1    | 1    | 0    | 1    | 81.25 %          |
| 1    | 1    | 1    | 0    | 87.50 %          |
| 1    | 1    | 1    | 1    | 93.75 %          |

#### **CONTROL REGISTER #5**

AGC Attack & Decay rate control

#### MSB

|   | A2 | A1 | A0 | D4  | D3   | D2   | D1   | D0   |
|---|----|----|----|-----|------|------|------|------|
| I | 1  | 0  | 1  | REG | DKY1 | DKY0 | AKY1 | AKY0 |

REG bit = 1 implies regulator is ON

REG bit = 0 implies regulator is OFF

This bit applies only in the 3V operating mode where the regulator could be switched OFF, to minimize power dissipation, as it is not needed. This bit must be set to a "1" in the 5V operating mode.

| ATK1 | ATK0 | AGC ATTACK CURRENT |
|------|------|--------------------|
| 0    | 0    | 30μΑ               |
| 0    | 1    | 60µA               |
| 1    | 0    | 90μΑ               |
| 1    | 1    | 120μΑ              |

| DKY1 | DKY0 | AGC DECAY CURRENT |
|------|------|-------------------|
| 0    | 0    | 3.0μΑ             |
| 0    | 1    | 5.0μΑ             |
| 1    | 0    | 7.0μΑ             |
| 1    | 1    | 9.0μΑ             |

#### **CONTROL REGISTER #6**

Miscellaneous functions register

#### MSB

| A2 | A1 | A0 D4 D3 D2 |      | A0 D4 D3 C |      | D4 D3 |     | D1 | D0 |
|----|----|-------------|------|------------|------|-------|-----|----|----|
| 1  | 1  | 0           | RSVD | SMODE      | VSET | PM1   | PM0 |    |    |

RSVD implies bit reserved for future use. Can be zero or one.

PM1, PM0 power management mode bits

| PDNB<br>PIN | PM1 | PMO | POWER MANAGEMENT MODE |
|-------------|-----|-----|-----------------------|
| 1           | 0   | 0   | Normal mode           |
| 1           | 0   | 1.  | Servo mode            |
| 1           | 1   | 0   | Data mode             |
| 1           | 1   | 1   | Idle mode             |
| 0           | x   | x   | Sleep mode            |

SMODE = 1 implies servo demodulator outputs are configured as A+B, A-B, C+D, C--D

SMODE = 0 implies servo demodulator outputs are configured as A, B, C, D

VSET = 1 VRSVO servo reference pin configured as **input**. This allows the use of an external reference to calibrate the servo demodulator outputs for data conversion.

VSET = 0 VRSVO servo reference pin configured as output. This implies that the internal reference is used to calibrate the servo demodulator outputs for data conversion purposes.

## **ORDERING INFORMATION**

| PART NUMBER | VCC RANGE    | TEMPERATURE RANGE | PACKAGE           |
|-------------|--------------|-------------------|-------------------|
| ML6310 CH2  | 2.7V to 3.3V | 0°C to 70°C       | 32-pin TQFP (H32) |
| ML6310 CH3  | 3.0V to 3.6  | 0°C to 70°C       | 32-pin TQFP (H32) |
| ML6310 CH5  | 4.5V to 5.5V | 0°C to 70°C       | 32-pin TQFP (H32) |



## ML6311

## 3V/5V Read Channel Back-end Processor

#### GENERAL DESCRIPTION

The ML6311 is a BiCMOS Read Channel Back-end Processor IC which is one half of the disk read channel chipset from Micro Linear, intended for the next generation of smaller form factor (1.8" & 1.3") disk drives, operating on 3V and 5V supplies. It works in conjunction with the ML6310 Read Channel Front-end Processor to form a complete solution for the low voltage/low power disk read/write channel. It incorporates a full function data synchronizer with a 3:1 operating range, a full function frequency synthesizer with onboard M&N dividers, (1,7) RLL encoder/decoder and write precompensation circuitry. The most critical blocks on this chip are the three VCOs, one for the data synchronizer PLL, one for the frequency synthesizer PLL and the third VCO is used to generate the tracking 1/3 cell delay for (1,7) RLL data synchronization. Careful design considerations have been incorporated to minimize the noise coupling and crosstalk among the VCOs. The system noise is highly minimized as the VCO operates at only 1.5X the data rate.

It provides 40-bits for user programmability of a number of features through a serial microprocessor interface and a bank of internal control registers. The center frequency of the VCO, window centering, M & N dividers and power management options are programmable. Independent early and late write precompensation programmability is provided through a 6-bit decoder array. The ML6311 requires two external components besides the two loop filters for the PLL's.

The ML6311 supports six power down modes. An external hardware pin is also provided to implement real time power management. The operating power dissipation is targeted to be less than 170mW, while it will dissipate less than 100 $\mu$ W in the sleep mode.

#### **FEATURES**

- Operating supply range 2.7V to 3.6V or 4.5V to 5.5V
- Very Low Power dissipation at 3V P<sub>SLEEP</sub> < 100μW, P<sub>OPR</sub> < 170mW</p>
- Low profile, small area, 32-pin TQFP package
- 3:1 Disk data rate range 11 to 32 Mbits/s
- Fast acquisition PLL with zero phase start capability
- 3:1 VCO tuning range with 48 Mbits/s 1,7RLL code rate
- Onboard (1, 7) RLL encoder/decoder
- Tracking 1/3 cell delay for internal 1,7 RLL Endec and 1/4 cell delay for external 2, 7 RLL Endec
- Programmable VCO center frequency and window centering adjustment (75% to 125% in steps of 1.6%)
- PLL based frequency synthesizer with reference crystal oscillator and M (7-bit) & N (7-bit) dividers
- Programmable independent early and late write precompensation.
- High speed (20MHz) three wire serial microprocessor interface with double buffered data latches
- Programmable six levels of power management control with external power down pin support
- CMOS, TTL compatible I/O interface for lower power

#### SYSTEM BLOCK DIAGRAM



#### **BLOCK DIAGRAM**



## PIN CONNECTION



## PIN DESCRIPTION

| PIN                              | NAME                                                                                                                                                                 | FUNCTION                                                                                                                                                                                                               | PIN  | NAME         | FUNCTION                                                                                                                                                                                     |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ECL L                            | evel Logic I                                                                                                                                                         | Inputs                                                                                                                                                                                                                 | CMOS | S Level Logi | c Inputs (continued)                                                                                                                                                                         |
| 5                                | RD Encoded read data from the disk drive read channel front-end chip ML6310. The rising edges of RD represent the flux changes on the disk. (differential "+" input) |                                                                                                                                                                                                                        | 22   | WCLK         | Write data clock from disk controller. This is the data rate clock synchronized to the RRC. If minimum cable delay is desired, WCLK pin can be shorted to RRC.                               |
| 6                                | RDB                                                                                                                                                                  | Encoded read data from the disk drive read channel front-end chip ML6310. The falling edges of RDB represent the flux changes on the disk. (differential                                                               | 23   | NRZIN        | Non-return to zero write data input<br>from disk controller. In write mode,<br>NRZIN is clocked into the chip on the<br>rising edges of the WCLK.                                            |
| FC1 1                            |                                                                                                                                                                      | "_" input)                                                                                                                                                                                                             | 9    | SENB         | Active low CMOS input — Control                                                                                                                                                              |
| (Note: T<br>sources<br>buffer no | are necessary to<br>eeds to be enab                                                                                                                                  | tputs for characterization purposes. External current<br>o provide driving capability for these signals and the ECL<br>led from Control Register #7)                                                                   |      |              | Register Enable. A logic low input on this pin allows the SCLK input to clock the SDATA into the control Register and a logic high on this input, latches the control register contents.     |
| 27                               | DRD                                                                                                                                                                  | Delayed read data output after the 1/3rd cell delay. This signal is used for 1/3rd cell delay characterization and window margin test.                                                                                 | 10   | SCLK         | This is a CMOS input which clocks the Control Register. Internally this pin is gated with the SENB signal. While SENB is low, address and                                                    |
| 26                               | VCO2CI                                                                                                                                                               | LK Test point for Data seperator VCO clock output.                                                                                                                                                                     |      |              | programming data are clocked in at the chip on the falling edges of SCLK.                                                                                                                    |
| CMOS Level Logic Inputs          |                                                                                                                                                                      |                                                                                                                                                                                                                        | 11   | SDATA        | Control Register Data, CMOS input,                                                                                                                                                           |
| 7                                | RG                                                                                                                                                                   | Read Gate signal from the disk controller. Active high signal indicates                                                                                                                                                | СМО  | S Level Logi | clocked by SCLK.                                                                                                                                                                             |
|                                  |                                                                                                                                                                      | read mode. This input selects the phase detector input, switches the RRC output, initiates the data separator PLL acquisition and enables the (1, 7) RLL decoder.                                                      | 24   | NRZOUT       | Non-return to zero read data output. This is the synchronized and decoded data from the disk drive. In the read mode, NRZOUT is clocked out of the chip on the falling edges of RRC. In      |
| 19                               | WG                                                                                                                                                                   | Write Gate signal from the disk controller. Active high signal indicates write mode. This input enables the (1, 7) RLL encoder and write precompensation circuits.                                                     |      |              | the external Endec mode (selected through the control register #6 RAW bit), this pin provides the synchronized encoded data output.                                                          |
| 30                               | COAST                                                                                                                                                                | A high level on this pin disables phase detector/charge pump of the data separator PLL and allows the VCO to coast.                                                                                                    | 21   | RRC          | Read/Reference clock. In the write mode, this pin outputs 1X (data rate) clock derived from the frequency synthesizer VCO clock. In the read mode, it switches to 1X clock derived           |
| 15                               | PDNB                                                                                                                                                                 | PDNB Power Down Control. A low level input on this pin puts the chip in the power down (SLEEP) mode with a power dissipation of less than 100μW.                                                                       |      |              | from the data separator VCO clock<br>after detecting 19 pulses on the RD<br>line. In the external Endec mode<br>(selected through the control register<br>#6 RAW bit), this pin outputs 1.5X |
| 12                               | XTAL                                                                                                                                                                 | A parallel resonant crystal with low parasitic capacitance is connected between this pin and ground as the master clock source. If a crystal oscillator is not desired, an external clock can be forced onto this pin. | 20   | WD           | clock (1, 7RLL) and 2X clock (2, 7RLL) derived from the data separator VCO2. (1, 7) RLL encoded write data output.                                                                           |

clock can be forced onto this pin.

## PIN DESCRIPTION

| PIN   | NAME   | FUNCTION                                                                                                                                       | PIN   | NAME     | FUNCTION                                                                                               |
|-------|--------|------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------|--------------------------------------------------------------------------------------------------------|
| Analo | g Pins |                                                                                                                                                | Power | Supplies | jaka ja                                                                                                |
| 18    | RWPC   | A 1% timing resistor for write                                                                                                                 | 13    | VCCD1    | 2.7V to 5.5V digital supply                                                                            |
|       |        | precompensation delay setting.                                                                                                                 | 29    | VCCD2    | 2.7V to 5.5V digital supply                                                                            |
| 4     | RVCO   | A 1% resistor connected between this pin and GNDA3 sets the current level for data rate programmability.                                       | 14    | VCCA1    | 2.7V to 3.6V analog supply for frequency synthesizer. This pin should be left open for 5V operation.   |
| 3     | RPUMP  | 1% resistor connected between this pin and GNDA3 sets the charge pump current for the two PLL's and the bias current for miscellaneous blocks. | 32    | VCCA2    | 2.7V to 3.6V analog supply for data separator. This pin should be left open for 5V operation.          |
| 17    | VCOIN1 | Frequency synthesizer PLL charge<br>pump output and VCO input pin. A<br>lowpass filter is connected between                                    | 2     | VCCA3    | 2.7V to 3.6V analog supply for miscellaneous functions. This pin should be left open for 5V operation. |
|       |        | this pin and GNDA1.                                                                                                                            | 25    | GNDD1    | Digital Ground                                                                                         |
| 28    | VCOIN2 | Data separator PLL charge pump                                                                                                                 | 8     | GNDD2    | Digital Ground                                                                                         |
|       |        | output and VCO input pin. A lowpass filter is connected between this pin and GNDA2.                                                            | 16    | GNDA1    | Analog ground for frequency synthesizer                                                                |
|       |        |                                                                                                                                                | 31    | GNDA2    | Analog ground for data separator                                                                       |
|       |        |                                                                                                                                                | 1     | GNDA3    | Analog ground for miscellaneous functions                                                              |
|       |        |                                                                                                                                                |       |          |                                                                                                        |

## TYPICAL EXTERNAL COMPONENTS



#### **ASSUMPTIONS**

 $T_S = 1\mu s \circledast F_{VCO} = 48MHz$ Change pump current = 3X  $K_O = 2400A/S/V$  $\theta_{e,i} = 15\% \ \theta_{e,i}$  $\xi = 0.95, \ \omega_n T = 1.2$ 

#### **ASSUMPTIONS**

 $\begin{aligned} &F_{XTAL} = 20 MHz \\ &N+1=20,\,M+1+48 \\ &K_O = 800 \text{A/S/V} \\ &T_S = 200 \mu s \\ &\omega_n T = 5 \\ &\theta_{e,f} = 1\% \text{ of } \theta_{e,i} \end{aligned}$ 

 $\xi = 0.6$ 

## **ABSOLUTE MAXIMUM RATINGS**

| DC Supply Voltage (VCCA & VCCD)    | 0.3 to +7V   |
|------------------------------------|--------------|
| Analog & Digital Inputs/Outputs0.3 |              |
| Input Current per Pin              |              |
| Storage Temperature                | 65 to +150°C |
| Maximum Junction Temperature       | 125°C        |

## RECOMMENDED OPERATING CONDITIONS

DC Supply Voltage Range ..... 2.7V to 3.6V or 4.5V to 5.5V For 5V Operation ...... VCCA is left open, VCCD is at 5V For 3V Operation ....... VCCA and VCCD are tied to 3V Operating Temperature Range ....................... 0°C to +70°C

#### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, VCCA = VCCD = 2.7 to 3.6 volts or 4.5 to 5.5 volts and  $T_A = 0$  to  $70^{\circ}$ C

| PARAMETER                                                                                                | MIN                                                                                                                                                                                                                                                                                   | TYP        | MAX                        | UNITS                             |                            |
|----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------------------|-----------------------------------|----------------------------|
| Power Dissipation                                                                                        |                                                                                                                                                                                                                                                                                       |            |                            | *,                                |                            |
| Analog Vcc (VCCA)                                                                                        | Left open for 5V operation                                                                                                                                                                                                                                                            | 2.7        |                            | 3.6                               | V                          |
| Digital Vcc (VCCD)                                                                                       | Connected for both 3V & 5V                                                                                                                                                                                                                                                            | 2.7        |                            | 5.5                               | V                          |
| Analog Supply Current<br>Normal Mode<br>Read Mode<br>Write Mode<br>PLLFS Mode<br>Idle Mode<br>Sleep Mode | VCCA = 3.6V, Data Rate = 32 Mbps All circuits operational Encoder & WPrecomp OFF Data separator and decoder OFF Data separator, endec, WPrecomp OFF Only bias circuits & serial interface ON All circuits OFF, register contents retained                                             |            | 37<br>36<br>15<br>14<br>5  | 40<br>39<br>17<br>16<br>5.5       | mA<br>mA<br>mA<br>mA<br>mA |
| Digital Supply Current  Normal Mode Read Mode Write Mode PLLFS Mode Idle Mode Sleep Mode                 | VCCD = 3.6V, Data Rate = 32 Mbps, C <sub>L</sub> < 15pF All circuits operational Encoder & WPrecomp OFF Data separator and decoder OFF Data separator, endec, WPrecomp OFF Only bias circuits & serial interface ON All circuits OFF, register contents retained                      |            | 16<br>16<br>15<br>9<br>1.5 | 20<br>20<br>20<br>11<br>2         | mA<br>mA<br>mA<br>mA<br>μA |
| Digital Supply Current  Normal Mode Read Mode Write Mode PLLFS Mode Idle Mode Sleep Mode                 | VCCA = open, VCCD = 4.5V to 5.5V, Data Rate = 32 Mbps, C <sub>L</sub> < 15pF All circuits operational Encoder & WPrecomp OFF Data separator and decoder OFF Data separator, endec, WPrecomp OFF Only bias circuits & serial interface ON All circuits OFF, register contents retained |            |                            | 60<br>59<br>37<br>27<br>7.5<br>20 | mA<br>mA<br>mA<br>mA<br>μA |
| Digital I/O Specifications                                                                               |                                                                                                                                                                                                                                                                                       |            |                            |                                   |                            |
| High level input voltage                                                                                 |                                                                                                                                                                                                                                                                                       | VCCD – 0.5 |                            | VCCD                              | 1 1, 1, V                  |
| Low level input voltage                                                                                  |                                                                                                                                                                                                                                                                                       | GNDD       |                            | 0.5                               | V                          |
| High level input current                                                                                 | V <sub>IN</sub> = VCC                                                                                                                                                                                                                                                                 |            |                            | 0.1                               | μА                         |
| Low level input current                                                                                  | V <sub>IN</sub> = GND                                                                                                                                                                                                                                                                 |            |                            | 0.1                               | μА                         |
| High level output voltage                                                                                | I <sub>OUT</sub>   = 2mA                                                                                                                                                                                                                                                              | VCCD - 0.5 |                            | VCCD                              | V                          |
| Low level output voltage                                                                                 | I <sub>OUT</sub>   = 2mA                                                                                                                                                                                                                                                              |            |                            | 0.4                               | V                          |
| High impedance output current                                                                            | @ V <sub>IN</sub> = 100mV & VCC – 100mV                                                                                                                                                                                                                                               | -0.5       |                            | 0.5                               | μА                         |

## ML6311

## **ELECTRICAL CHARACTERISTICS (continued)**

| PARAMETER                                                                                                                                                                                                                                            | MIN                                                                                                                                                                   | TYP                | MAX                    | UNITS              |                  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------|--------------------|------------------|
| DC Characteristics                                                                                                                                                                                                                                   |                                                                                                                                                                       |                    |                        |                    |                  |
| Oifferential Input On ECL input pins RD & RDB voltage swing                                                                                                                                                                                          |                                                                                                                                                                       | 0.8                |                        | 1.6                | V <sub>P-P</sub> |
| Psuedo ECL low level output voltage                                                                                                                                                                                                                  | @ I <sub>OUT</sub> = 3 mA DRD & VCO2CLK pins                                                                                                                          | VCCA – 2.05        |                        | VCCA – 1.45        | V                |
| Psuedo ECL high level<br>output voltage                                                                                                                                                                                                              | @ I <sub>OUT</sub> = 3 mA DRD & VCO2CLK pins                                                                                                                          | VCC – 1.7          |                        | VCC – 1.3          | V                |
| Psuedo ECL output swing                                                                                                                                                                                                                              |                                                                                                                                                                       | 0.15               | 0.25                   | 0.35               | V                |
| Low level input current<br>(Psuedo ECL)                                                                                                                                                                                                              | Diff V <sub>IN</sub> = 0V & VCC – 0.7V<br>(RD & RDB inputs)                                                                                                           | 0.8                | 1.0                    | 1.3                | mA               |
| High level input current<br>(Psuedo ECL)                                                                                                                                                                                                             | Diff $V_{IN} = VCC - 0.7V \& 0V$<br>(RD & RDB inputs)                                                                                                                 | 0.8                | 1.0                    | 1.3                | mA               |
| V <sub>RD/RDB</sub> common mode                                                                                                                                                                                                                      | Note 1                                                                                                                                                                |                    | VCCA – V <sub>BE</sub> |                    | V                |
| RPUMP bias voltage                                                                                                                                                                                                                                   | RPUMP = 7.5 Kohms (1%)                                                                                                                                                |                    | 0.75                   |                    | V                |
| RWPC bias voltage                                                                                                                                                                                                                                    | RWPC = 15 Kohms (1%)<br>RWPC = 7.87 Kohms (1%)                                                                                                                        | 1.25<br>0.63       | 1.5<br>0.78            | 1.75<br>0.92       | V                |
| RVCO resistor                                                                                                                                                                                                                                        | 7.87KΩ (1%) recommended                                                                                                                                               | 0.6                | 0.78                   | 0.9                | ΚΩ               |
| Frequency Synthesizer                                                                                                                                                                                                                                |                                                                                                                                                                       | . , .              |                        |                    |                  |
| Xtal or input frequency Parallel resonant type with minimum capacitance loading                                                                                                                                                                      |                                                                                                                                                                       | 5                  |                        | 20                 | MHz              |
| M divider register                                                                                                                                                                                                                                   |                                                                                                                                                                       | 1                  |                        | 127                | Decimal          |
| N divider register                                                                                                                                                                                                                                   |                                                                                                                                                                       | 1                  |                        | 127                | Decimal          |
| VCO center frequency<br>dynamic range (f <sub>O</sub> )                                                                                                                                                                                              | $\begin{aligned} &\text{Measure } f_H @ \text{VCOIN1} = 0.7V \\ &\text{Measure } f_L @ \text{VCOIN1} = 2.3V \\ &\text{Dynamic range} = (f_H - f_L)/f_O \end{aligned}$ | ±17                | ±20                    |                    | %                |
| $\begin{array}{c} \text{VCO gain} & \omega_{O} = 2 \times \pi \times f_{O}, \\ & K_{VCO} = \pi \times (f_{1} - f_{2})/100 \text{mV} \\ f_{1} @ \text{VCOIN1} @ f_{O} + 100 \text{ mV} \\ f_{2} @ \text{VCOIN1} @ f_{O} - 100 \text{ mV} \end{array}$ |                                                                                                                                                                       | 0.3                | 0.35                   | 0.4                | rad/s-V          |
| Pump current resistor                                                                                                                                                                                                                                | for setting pump current                                                                                                                                              |                    | 7.5                    |                    | Kohms            |
| Pump current                                                                                                                                                                                                                                         | @ $f_O = 48MHz$ , $I_O = 0.75V/(2 \times R_{PUMP})$                                                                                                                   | 0.85I <sub>O</sub> | lo                     | 1.15I <sub>O</sub> | μА               |
| Phase detector gain                                                                                                                                                                                                                                  | $Kd = (I_O \times 48MHz) / (2 \times \pi \times f_O)$                                                                                                                 | 0.85Kd             | Kd                     | 1.15Kd             | A/rad            |
| PLL loop gain                                                                                                                                                                                                                                        | $G_O = 3.6 \times 106 / R_{PUMP}$                                                                                                                                     | 0.75G <sub>O</sub> | GO                     | 1.25G <sub>O</sub> | A/s x V          |
| PLLFS jitter                                                                                                                                                                                                                                         | RG active, 5V mode, Note 1<br>RG active, 3V mode, Note 1                                                                                                              |                    | 200<br>120             | TBD<br>TBD         | ps<br>ps         |

## **ELECTRICAL CHARACTERISTICS (continued)**

| PARAMETER                                                                                                          | CONDITIONS                                                                                                                                                                                                            | MIN                                    | TYP                | MAX                                    | UNITS     |
|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--------------------|----------------------------------------|-----------|
| Read Mode and Data Synchro                                                                                         | nizer                                                                                                                                                                                                                 |                                        |                    |                                        |           |
| /CO center frequency Measure $f_H$ @ VCOIN2 = 0.7V Measure $f_L$ @ VCOIN2 = 2.3V Dynamic range = $(f_H - f_L)/f_O$ |                                                                                                                                                                                                                       | ±17                                    | ±20                |                                        | %         |
| VCO gain                                                                                                           | $\begin{split} &\omega_O = 2 \times \pi \times f_O, \\ &K_{VCO} = \pi \times (f_1 - f_2)/100 \text{mV} \\ &f_1 @ \text{ VCOIN1 } @ f_O + 100 \text{ mV} \\ &f_2 @ \text{ VCOIN1 } @ f_O - 100 \text{ mV} \end{split}$ | 0.3                                    | 0.35               | 0.4                                    | rad/s – V |
| Read mode pump current<br>during preamble                                                                          | @ $f_O = 48 \text{ MHz}$ , $I_O = (2 \times 0.75 \text{V})/R_{PUMP}$ if CPG bit = 0                                                                                                                                   | 0.64I <sub>O</sub>                     | 0.75I <sub>O</sub> | 0.86I <sub>O</sub>                     | μА        |
| Normal pump current                                                                                                | @ $f_O = 48 \text{ MHz}$ , $I_O = (2 \times 0.75 \text{V})/R_{PUMP}$ if CPG bit = 0                                                                                                                                   | 0.21I <sub>O</sub>                     | 0.25I <sub>O</sub> | 0.29I <sub>O</sub>                     | Α         |
| Phase detector gain                                                                                                | $Kd = (I_O \times 48MHz) / (2 \times \pi \times f_O)$                                                                                                                                                                 | 0.85Kd                                 | Kd                 | 1.15Kd                                 | A/rad     |
| PLL loop gain                                                                                                      | $G_O = 2.9 \times 106/R_{PUMP}$ (during preamble)                                                                                                                                                                     | 0.75G <sub>O</sub>                     | GO                 | 1.25G <sub>O</sub>                     | A/s x V   |
| VCO ZPS error                                                                                                      | ( zero phase start )                                                                                                                                                                                                  | -0.02T - 2                             |                    | +0.02T + 2                             | ns        |
| 1/3 cell delay accuracy                                                                                            | relative to T/2                                                                                                                                                                                                       |                                        |                    | ±5                                     | %         |
| 1/4 cell delay accuracy                                                                                            | relative to T/2, RAW bit = 1 (Reg #6)                                                                                                                                                                                 |                                        |                    | ±5                                     | %         |
| Decode window centering accuracy                                                                                   |                                                                                                                                                                                                                       | ,                                      |                    | ±1                                     | ns        |
| RD input pulse width                                                                                               | twrd                                                                                                                                                                                                                  | 15                                     |                    | 30                                     | ns        |
| RRC duty cycle                                                                                                     | WG = 0, RG = 1                                                                                                                                                                                                        | 40                                     |                    | 60                                     | %         |
| PLLDS jitter                                                                                                       | Input = 8MHz, sine wave 100mV <sub>P-P</sub> ,<br>48MHz encoded clock rate (1 sigma)<br>5V mode<br>3V mode                                                                                                            |                                        | 300<br>200         | TBD<br>TBD                             | ps<br>ps  |
| RRC to NRZout delay                                                                                                | t <sub>DNRZ1</sub>                                                                                                                                                                                                    |                                        |                    | 5                                      | ns        |
| RG to valid NRZout delay                                                                                           | t <sub>DNRZ2</sub>                                                                                                                                                                                                    |                                        | 6TRRC              |                                        | ns        |
| Write Mode and Write Preco                                                                                         | mpensation                                                                                                                                                                                                            |                                        |                    |                                        |           |
| Write precomp accuracy                                                                                             | $\begin{aligned} t_E &= (R_{WPC} \times C \times E/10) \ 0 < E < 7 \\ t_L &= (R_{WPC} \times C \times L/10) \ 0 < L < 7 \\ 7.5K &< R_{WPC} < 15K \ \& \ C(int) = 0.67pF \end{aligned}$                                | 0.8t <sub>E</sub><br>0.8t <sub>L</sub> |                    | 1.2t <sub>E</sub><br>1.2t <sub>L</sub> | ns<br>ns  |
| WD pulse width                                                                                                     | $T = 1/f_O t_{WWD}$                                                                                                                                                                                                   | 0.6T                                   |                    | 1.4T                                   | ns        |
| RRC duty cycle                                                                                                     | WG = 1                                                                                                                                                                                                                | 40                                     |                    | 60                                     | %         |
| WCLK to NRZin Hold time                                                                                            | thnrz                                                                                                                                                                                                                 | 5                                      |                    |                                        | ns        |
| NRZin to WCLK setup time                                                                                           | tsnrz                                                                                                                                                                                                                 | 5                                      |                    |                                        | ns        |
| Serial Microprocessor Interfa                                                                                      | ce                                                                                                                                                                                                                    |                                        |                    |                                        |           |
| Serial clock (SCLK) frequency                                                                                      |                                                                                                                                                                                                                       | 0.01                                   |                    | 20                                     | MHz       |
| SCLK pulse width                                                                                                   | t <sub>PW</sub>                                                                                                                                                                                                       | 40                                     |                    |                                        | ns        |
| SCLK to SDATA hold time                                                                                            | t <sub>HSD</sub>                                                                                                                                                                                                      | 10                                     |                    |                                        | ns        |
| SDATA to SCLK setup time                                                                                           | t <sub>SSD</sub>                                                                                                                                                                                                      | 10                                     |                    |                                        | ns        |
| SENB to SCLK setup time                                                                                            | t <sub>SSEN</sub>                                                                                                                                                                                                     | 10                                     |                    |                                        | ns        |

Note 1. These parameters are guaranteed by design and verified by characterization only and are not part of the production test program, hence only the typical values are indicated for system designer's reference.

## **TIMING DIAGRAMS**



Figure 1. Read Mode Timing



Figure 2. Write Mode Timing



Figure 3. Serial Port Timing

#### **FUNCTIONAL DESCRIPTION**

The ML6311 is a BiCMOS Read Channel Back-end Processor IC which is one half of the disk read channel chipset from Micro Linear, intended for the next generation of smaller form factor (1.8" & 1.3") disk drives, operating on 3V and 5V supplies. Fabricated in Micro Linear's BiCMOS process (1.5µ CMOS, 4 GHz ft bipolar), it works in conjunction with the ML6310 Read Channel Front-end Processor to form a complete solution for the low voltage/low power disk read/write channel. It incorporates a full function data synchronizer with a 3:1 operating range, a full function frequency synthesizer with onboard M&N dividers, (1, 7) RLL encoder/decoder and write precompensation circuitry. Bidirectional NRZ I/O can be realized by tying the NRZ Out & NRZ In pins.

The most critical blocks on this chip are the three VCOs, one for the data synchronizer PLL, one for the frequency synthesizer PLL and the third VCO is used to generate the tracking 1/3 cell delay for (1, 7) RLL data synchronization. It also supports a tracking 1/4 cell delay for (2, 7) RLL data synchronization, with an external endec. Careful design considerations have been incorporated to minimize the noise coupling and crosstalk among the VCOs. The highlights of the ML6311 VCO architecture are that it is a fully differential, high speed circuit with built-in switching. It provides a constant amplitude across the frequency span with on-chip timing capacitors. The system noise is highly minimized as the VCO operates at only 1.5X the data rate.

It provides 40-bits for user programmability of a number of features through a serial microprocessor interface and a bank of internal control registers. The control registers come up in an undetermined state on physical power-up and hence need to be initialized, to setup the ML6311 in a known state, on power-up. The control registers will retain their contents in all the power down modes, until power is physically switched off to the chip. The center frequency of the frequency synthesizer VCO is programmed with a 5-bit current DAC. The program information can be provided by the user, or it can be derived from the M & N information. The VCO control current results from the summation of this DAC based coarse control and PLL based fine control. The center frequency of the data separator VCO is programmed by duplicating the control current in the frequency synthesizer VCO as the coarse control. This leaves only the data rate variation to be fine tuned by the PLL, hence implying lower sensitivity and better jitter performance. The VCO3 period is programmed from a 5-bit current DAC, which is in turn referenced to the VCO2 control current. This will vary the 1/2 cycle of VCO3 for the required window centering programmability. Independent early and late write precompensation programmability is provided through a 6-bit decoder array. The external resistor is used to set the time delay for the precompensation.

The ML6311 supports six power down modes for implementation of intelligent power management schemes. An external hardware pin is also provided to implement real time power management. The operating power dissipation is targeted to be less than 170mW, while it will dissipate less than 100µW in the sleep mode.

In this mode all sections are powered down except the serial microprocessor interface.

The ML6311 accepts the raw data in a pseudo ECL voltage level, as generated by the ML6310 and provides the synchronized data and clock outputs for the disk controller. Please refer to the block diagram of the ML6311 for the details.

#### VCO ARCHITECTURE

The most critical circuit blocks in the ML6311 are the three VCOs. The first VCO is used in the frequency synthesizer PLL, the second VCO is used in the data separator PLL and the third VCO is used to generate the tracking 1/3 cell delay for (1, 7) RLL data synchronization or a tracking 1/4 cell delay for (2, 7)RLL data synchronization.

The VCO architecture is optimized to minimize noise coupling from the digital sections of the chip and also the cross talk among the VCOs. The highlights of the VCO architecture are:

- High speed operation with built-in switching mechanism for optimized performance.
- Fully differential circuit configuration to achieve high level of noise immunity.
- On chip timing capacitors to control accuracy and for better noise immunity.
- Constant amplitude across frequency span.
- Symmetrical waveform (~50% duty cycle).

The operating frequency of the VCO is controlled by the tail current of the VCO which consists of two components — a fixed but programmable current (coarse), generated from a DAC which is controlled by the control register #3 and a variable current generated from the PLL. The coarse setting sets the center frequency of the VCO near the operating frequency and the negative feedback around the PLL is used to tune the VCO into the target operating frequency. To minimize the dependence on process and temperature variations the DAC current is derived using an external 1% resistor  $R_{\rm VCO}$ . The center frequency is given by the equation:

$$f_{O} = \frac{m+17}{(16 \times R_{VCO} \times C)}$$

where m = 0 to 31 from control register #3

C = internal capacitor

 $R_{VCO} = 7.87 \text{ kOhms}, 1\% \text{ (recommended)}$ 

The architecture of the VCOs is such that they are running at 1.5X the data rate, as opposed to the 3X data rate in the conventional designs used for (1, 7) RLL data streams. This reduces the speed requirements of the circuits and also helps in minimizing crosstalk between the VCOs, thus contributing towards overall system noise immunity. The output of the VCO is sent to a frequency doubler to generate the 3X frequency locally which is then divided

by 2 or 3 to generate the synchronized 1.5X and 1X clocks. Zero phase start of the data separator VCO is supported for initial phase alignment.

#### **PLL ARCHITECTURE**

There are two PLLs implemented to realize the data separation (for data and clock recovery) and frequency synthesis function (required to support a zoned bit recording (ZBR) implementation). Shown below is a block diagram of the PLL which requires a first order loop filter.



Figure 4. Block Diagram of PLL.

To design the PLL response with a well controlled loop gain value, an external 1% resistor ( $R_{PUMP}$ ) is used to set the charge pump current according to the bandgap reference voltage generated on chip. The recommended value for Rpump is 7.5kOhms. The capacitor in series with the resistor in the loop filter is chosen so that typically it is 10 times the other capacitor. The resistor is chosen to yield a damping factor between 0.5 and 1 for the acquisition performance of the PLL. The recommended loop filter values are shown in the typical external component diagram.

#### FREQUENCY SYNTHESIZER PLL

In a ZBR implementation, the disk is divided into a number of zones and the data rate varies from zone to zone. In order to support a ZBR implementation the appropriate frequencies need to be synthesized. VCO1 is used in the ML6311 frequency synthesizer to generate a clock with frequency  $f_{VCO1}$ . This is given by the formula:

$$f_{VCO1} = \frac{(M+1) \times f_{XTAL}}{(N+1)}$$

where M and N are 7-bit dividers, programmable through control registers #6, 5, 4. M and N should be at least 1 so that the divide ratio in both the forward and feedback paths are no less than 2, as that 50% duty cycle is guaranteed for the phase compared clocks. In a typical application the users keeps the N at a fixed value and reprograms M from zone to zone to synthesize the required frequency. A 2.5:1 span is required for most applications. The synthesized VCO1 clock is used to derive the encoder clock and the RRC (read/reference clock) for the write operation in ZBR applications. The VCO1 clock is also used to train VCO2 PLL during the non-read mode.

#### PLL LOOP FILTER DESIGN FOR FREQUENCY SYNTHESIZER

To select the components for the loop filter, two parameters,  $\xi$  (damping factor) and  $\omega_n$  (natural frequency) of the loop characteristic need to be specified.

It is desirable to have the damping factor  $\xi$  between 0.5 and 1 to prevent locking to harmonics while maintaining an acceptable lock time. For a high gain, second-order loop this results in minimum noise bandwidth.

The desired natural frequency  $\omega_n$  of the loop is determined by satisfying the acquisition time (1% maximum phase error after phase acquisition) which is less than the minimum track-to-track seek time. This yields a settling time of approximately  $t_S = 5/\omega_n$ .

The formulae for the filter components are shown in equations (1) and (2).

$$C_1 = \frac{\frac{K_O}{(M+1)}}{\omega_n^2} \tag{1}$$

$$R = \frac{2\xi\omega_n (M+1)}{K_O}$$
 (2)

where  $K_O = K_D K_{VCO}$  (open loop gain)

The operating frequency  $F_{VCO}$  (code rate) is programmed by M&N registers. Equation (3) shows the programming relationship.

$$F_{VCO} = \frac{(M+1)}{(N+1) F_{XTAL}}$$
 (3)

The value of N should be fixed in the above equation and allow only the M to change for desired operating frequency.

#### Loop Filter Design Example:

NRZ data rate = 12 to 24 Mbps (1:2 ratio) Code rate,  $F_{VCO}$  = 24 to 48MHz (assumes (2, 7) RLL code)  $F_{XTAL}$  = 20MHz Choose N = 19,  $\Rightarrow$  M = 23 to 47  $K_DK_{VCO}$  = 800 A/S/V

Let the loop damping factor,  $\xi=0.9$  at  $F_{VCO}=24 MHz$  to allow  $\xi$  to drop at higher frequencies. Let  $\omega_n=50 Krad/s$  (relatively low frequency, in the order of tens Krad/s for better jitter performance). This value produces a loop settling time =  $100\mu s$ .

from eqn. (3) M + 1 = 24from eqn. (1)  $C_1 = 13.3 \text{nF} \Rightarrow C_2 = C_1/15 = 880 \text{pF}$ from eqn. (2)  $R = 2.7 \text{K}\Omega$ 

At FVCO = 48MHz, M+1 = 48 which yields  $\xi$  = 0.64, and  $\omega_n$  = 35Krad/s.

#### **DATA SEPARATOR PLL**

The center frequency of VCO2 is programmed by duplicating the control current in the VCO1 as the coarse control (control register #3). VCOIN2 thus has to do the fine tuning due to data rate variations (less than several percent), thus implying low sensitivity and good jitter performance. This is an important factor because the data separator PLL has higher bandwidth (of the order of 200KHz) to track the data rate variations and is hence more susceptible to noise induced jitter.

The charge pump has two modes of operation. During the non-read mode, the VCO clock is compared to the frequency synthesizer clock in every cycle, hence the charge pump operates in the low speed mode. After Read Gate is asserted, the charge pump is switched to the high speed mode with (3X CPG = 0) gain and VCO clock is compared to the preamble data on every third clock (assuming 3T preamble pattern for (1, 7) RLL code).

The overall block diagram for the PLL can be described as:



where N = The ratio of the VCO frequency to the input frequency

To select the components for the loop filter, the user needs to consider the following loop requirements:

- 1. Residual phase error at the end of the preamble should be less than 4% of the total synchronization window (i.e.  $\theta_e < 1$ ns for  $F_{VCO} = 48$ MHz or  $T_W = 20.8$ ns). This implies a large loop bandwidth so that it can quickly obtain lock within a predetermined length of the preamble field.
- 2. The lock-in range  $\Delta\omega_L$  must larger than the expected frequency step change due to variations in disk rotational velocity. In today's technology, the disk rotational velocity can be well controlled within  $\pm 1\%$ .
- 3. The natural frequency  $\omega_n$  and the damp factor  $\xi$  of the loop must be minimized to achieve maximum jitter rejection in the data field. The minimum value for the damping factor  $\xi$  will be 0.5 for adequate stability.
- Re-lock time to the reference clock (frequency synthesizer) must be less than the minimum track-totrack seek time.

It is generally valid to assume the minimum value of wn is dominated by the bandwidth needed during preamble from requirement #1. This assumption will be checked in the design example.

The following loop filter design example assumes:

- a. (2, 7) RLL code
- b. The PLL encounters a phase offset instead of a frequency offset of the incoming data at the initial lock acquisition. The zero phase start function minimizes the initial phase offset to  $\pm (0.2 \Tilde{T} + 2)$ ns where T = synchronization window.



Figure 4. Transient Phase Error  $\theta_e(t)$ Due to Step in Phase  $\Delta\theta$ .



Figure 5. Transient Phase Error  $\theta_e(t)$ Due to Step in Frequency  $\Delta\omega$ .

Since the highest data rate yields the minimum amount of time that the PLL has to settle before decoding data, the settling time is calculated based on the highest data rate.

#### Loop Filter Design Example:

NRZ data rate = 24MHz
Code rate,  $F_{VCO}$  = 48MHz  $N_{MIN}$  = 3 (during preamble, highest recorded frequency)  $N_{MAX}$  = 8 (lowest recorded frequency)

Preamble length = 24 of 3T (100) pattern

TS (settling time of PLL) = 3 x 24 + 48MHz = 1.5 $\mu$ s Initial phase error  $\theta_{e,i}$  = 3ns

Final phase error (after TS)  $\theta_{e,f}$  < 20% of  $\theta_{e,i}$  K<sub>O</sub> = 3200 A/S/V during preamble

It is desirable to have the damping factor  $\xi$  between 0.5 and 1 during acquisition. For a high gain, second-order loop this results in minimum noise bandwidth.

Let the loop damping factor  $\xi = 0.8$  to allow  $\xi$  to drop at  $N \neq 3$ 

As shown in figure 4, with  $\xi=0.8$ , choosing  $\omega_n T=2.4$  the phase error will be at most 20% of the initial phase error. Since  $T_S=1.5\mu s$ ,  $\omega_n=1.6Mrad/s$ .

If the previous assumption is correct,  $\omega_n=1.6 M rad/s$  should meet the loop requirements 2 and 4. First, examining requirement #2:

Let the maximum frequency step  $\Delta f = \pm 1\%$  of the preamble frequency  $\Delta f = \pm 0.01 \text{ x } 48\text{MHz} \pm 3 = \pm 160\text{KHz}$  Lock-in range is given by

 $\Delta\omega_L=2\xi\omega_n=2\times0.8\times1.6Mrad/s=2.56\ Mrad/s$  Thu,  $\Delta f_L=407KHz>160KHz$  and requirement #2 is met.

User is encouraged to check that  $\omega_n$  =1.6Mrad/s durnig preamble does meet the requirement #4.

Recall the equations for determining the filter components:

$$C_1 = \frac{\frac{K_O}{N}}{\omega_n^2} \tag{4}$$

$$R = \frac{2\xi\omega_n N}{K_{\Omega}}$$
 (5)

from eqn. (4)  $C_1 = 417pF \Rightarrow C_2 = C_1/15 = 28pF$  from eqn. (2)  $R = 2.4K\Omega$ 

The above analysis is only shown as an example. The calculated values for filter components are most likely not optimized for all systems using the same data rate, code and preamble.

The coarse center frequency of the frequency synthesizer VCO is programmed with a 5-bit current DAC in conjunction with control register #3. This speeds up the frequency acquisition and also minimizes the VCO

sensitivity to V<sub>VCOIN1</sub> and improves the jitter performance. The synthesized frequency is tuned using the M & N divider information and the crystal frequency, as given by the equation above.

#### 1/3 CELL DELAY & SYNCHRONIZER

The synchronizer circuits align the encoded read data pulses to the data separator VCO clock for the proper decoding of read data. The encoded read data comes in at ECL levels with the timing information embedded in its falling edges. On each rising edge of the encoded read data, the VCO3 is enabled for half of a cycle to generate a DRD (delayed read data) pulse. The falling edges of the DRD pulse enable the phase detector, which operates in phase only mode during read operation, so that the falling edges of the DRD will be phase compared to the rising edges of the VCO2 clock. The falling edges of the DRD are aligned to the rising edges of the VCO2 clock by the negative feedback around the PLL. The rising edges of DRD set the output of the internal data register to a 1, so that the following rising edge of the VCO2 clock will clock it into the synchronizer. After the 1 is clocked into the synchronizer, the internal data register is reset to a 0 and the following VCO2 clocks will clock in 0's to the synchronizer until the data register is set by another read pulse. The VCO3 period is programmed from a 5-bit DAC which is in turn referenced to the VCO2 control current. This will vary the 1/2 cycle of VCO3 for the required window centering programmability (control register #2), while performing a window margin test.

When the RAW bit in control register #6 is set, then this becomes a 1/4 cell delay and the endec is disabled, thus allowing the handling of (2, 7)RLL data. The synchronized data and 2X clock outputs are made available on the NRZOUT and RRC pins.

#### **READ MODE OPERATION OF THE ML6311**

When Read Gate (RG) is inactive low, the data separator PLL is locked to the VCO1 clock with the phase detector operating in the phase/frequency mode. The internal multiplexer selects the 1X clock derived from VCO1 clock and outputs it as the RRC (read/reference clock).

When Read Gate (RG) goes active high, the chip enters the read mode. In the read mode the decoder circuits and the NRZOUT signal are enabled. The internal counter starts counting the number of pulses received on the RD/RDB input. After 3 pulses the VCO2 is stopped. VCO2 will restart at the next input transition. The zero phase start circuit eliminates the initial misalignment and speeds up the PLL acquisition. When VCO2 restarts, the phase detector is switched to phase only mode with the input connected to DRD (delayed read data). The phase detector gain is also increased by 3X to ensure that the PLL has enough bandwidth to lock within 16 preamble bytes. After 16 more RD pulses the PLL acquisition is assumed complete. The multiplexer now selects the 1X clock derived from VCO2 clock and outputs it as the RRC (read/reference clock). The decoder then recovers the NRZ data from the RD input and outputs it onto the NRZOUT pin. The data on NRZOUT is clocked out on the falling edges of RRC.

The end of the read operation is signalled by Read Gate going inactive low, which then returns the NRZOUT pin to high impedance and also switches the phase detector input to the VCO1 clock with low gain. VCO2 is stopped again and is restarted, synchronized with VCO1. Circuitry is implemented to ensure a glitchless transition of the clock frequencies on the RRC output.

## WRITE MODE OPERATION OF THE ML6311 WRITE PRECOMPENSATION CIRCUITRY

When Write Gate (WG) is asserted active high, the chip enters the write mode. During this mode it clocks in the data on the NRZIN input on the rising edges of WCLK and puts out the (1, 7)RLL encoded write data (WD). The width of the WD pulse is made to track the data rate. Write precompensation can be achieved on this write data if desired. Write precompensation can be bypassed by setting the appropriate bit in control register #0. Write precompensation is implemented through a decoder array and the precompensation current is set through an external resistor, RWPC. The recommended values of RWPC are 7.5KOhm or 15KOhm. The early and late shift values are independently programmed through control registers #1 & #0. Table 1 shows the (1, 7) RLL code mapping table used in the ML6311 and Table 2 shows the write precompensation algorithim.

Table 1: (1, 7) RLL Code Mapping table

|    | NRZ | DATA |    |    | (1, 7) RLL CODE |    |    |    |    |
|----|-----|------|----|----|-----------------|----|----|----|----|
| XO | X1  | X2   | Х3 | Y1 | Y2              | Y3 | Y4 | Y5 | Y6 |
| 0  | 0   | *    | *  | X  | 0               | 1  |    |    |    |
| 0  | 1   | *    | *  | 0  | 1               | 0  |    |    |    |
| 1  | 0   | *    | *  | X  | 0               | 0  |    |    |    |
| 1  | 1   | 0    | 0  | 0  | 1               | 0  | 0  | 0  | 1  |
| 1  | 1   | 0    | 1  | X  | 0               | 0  | 0  | 0  | 0  |
| 1  | 1   | 1    | 0  | X  | 0               | 0  | 0  | 0  | 1  |
| 1  | 1   | 1    | 1  | 0  | 1               | 0  | 0  | 0  | 0  |

Note: X is the complement of the previous code bit

**Table 2: Write Precompensation Algorithm** 

| BIT | BIT | BIT | BIT | BIT | COMPENSATION |
|-----|-----|-----|-----|-----|--------------|
| n-1 | n-2 | n   | n+1 | n+2 | BIT n        |
| 1   | 0   | 1   | 0   | 1   | None         |
| 0   | 0   | 1   | 0   | 0   | None         |
| 1   | 0   | 1   | 0   | 0   | Early        |
| 0   | 0   | 1   | 0   | 1   | Late         |

**Late:** Bit n is time shited (delayed) from its nominal time position towards the bit n+1 time position.

Early: Bit n is time shited (advanced) from its nominal time position towards the bit n-1 time position.

#### **POWER MANAGEMENT**

The ML6311 provides a hardware pin (PDNB) and three bits in control register #7 for seven levels of micro power management control.

| 1 | 1 | 1 | CPG | BUF | PM2 | PM1 | PM0 |
|---|---|---|-----|-----|-----|-----|-----|

The major circuit blocks in the ML6311 comprises of the regulator, the serial interface, VCO1 & frequency synthesizer PLL, VCO2 & data separator PLL, VCO3, synchronizer, decoder, encoder, precompensation circuits, bias circuits and I/O circuits. The PDNB pin in conjunction with the 3 bits in control register #7 can be used to selectively turn off a combination of these blocks depending on the mode of operation. This allows the system designer to turn off sections of the chip that are not in use during a particular sequence of events, thus minimizing power dissipation at a micro management level. Table 3 shows these seven different power down modes and the circuit blocks affected in these different modes. Total typical power dissipation has two components — analog power dissipation which is more or less constant and digital power dissipation which varies with operating data rate.

Table 3: Power down modes in the ML6311 with typical power dissipation

| POWER DOWN MODE                         | SLEEP | IDLE | PLLFS | READ | WRITE | NORMAL | PDWN |
|-----------------------------------------|-------|------|-------|------|-------|--------|------|
| PDNB pin                                | high  | high | high  | high | high  | high   | low  |
| Bits PM2,PM1,PM0                        | 000   | 010  | 011   | 100  | 101   | 110    | XXX  |
| VCO1 and PLLFS                          | off   | off  | on    | on   | on    | on     | off  |
| VCO2 and PLLDS                          | off   | off  | off   | on   | off   | on     | off  |
| VCO3, Synchronizer and Decoder          | off   | off  | off   | on   | off   | on     | off  |
| Encode & WPrecomp                       | off   | off  | off   | off  | on    | on     | off  |
| Bias and I/O circuits                   | off   | on   | on    | on   | on    | on     | off  |
| Serial Interface                        | on    | on   | on    | on   | on    | on     | on   |
| Typical analog power dissipation @ 2.7V | 25μW  | 14mW | 40mW  | 97mW | 41mW  | 100mW  | 25μW |

#### SERIAL MICROPROCESSOR INTERFACE

The serial microprocessor interface consists of a simple three-wire serial port. Data is shifted serially into the ML6311 on the SDATA line on the falling edges of the serial shift clock, SCLK, provided the SENB pin is active (low). The data is shifted in blocks of eight bits with MSBit first. The internal registers are organized in blocks of eight bits, with the three most significant bits denoting the address, followed by the five data bits. This addressing scheme thus allows for a register bank of eight registers. When the chip is physically powered-up, the control registers come up in an undetermined state and hence they need to be initialized to some preset configuration, so that the behavior of the chip is predictable. The control registers retain their programmed information in all the power-down modes, except when the chip is physically powered-down. When the SENB pin goes inactive (high), the SDATA and SCLK pins are ignored and the previously shifted information is latched on the rising edge of the SENB, into the appropriate register bank based on the address bits. It is recommended that the SCLK input be kept inactive low till such time when it is in use. The SCLK input is capable of handling speeds up to 20MHz.

| CONTROL | REGISTER | <b>DEFINITIONS</b> |
|---------|----------|--------------------|
| CUNINUL | REGISTER | DLIBRIDONS         |

The control register bank consists of eight registers with addresses from 0 through 7. Outlined below are the detailed bit by bit definitions of the control registers 0 through 7.

#### **CONTROL REGISTER #0**

Write Precompensation Late control

#### MSB

| A2 | A1 | A0 | D4 | D3 | D2 | D1  | D0  |
|----|----|----|----|----|----|-----|-----|
| 0  | 0  | 0  | L2 | L1 | LO | BYP | REG |

BYP = 0 Do not bypass the write precompensation circuitry

BYP = 1 Bypass the write precompensation circuitry

REG = 0 implies regulator is ON (5V Mode)

REG = 1 implies regulator is OFF (3V Mode)

The REG bit applies only in the 3V operating mode, where the regulator should be switched OFF, to minimize power dissipation, as it is not needed. This bit must be set to 0 in the 5V operating mode.

| L2 | L1 | LO | $R_{WPC} = 7.5K$ | $R_{WPC} = 15K$ |
|----|----|----|------------------|-----------------|
| 0  | 0  | 0  | 0 ns             | 0 ns            |
| 0  | 0  | .1 | 0.5 ns           | 1.0 ns          |
| 0  | 1  | 0  | 1.0 ns           | 2.0 ns          |
| 0  | 1  | 1  | 1.5 ns           | 3.0 ns          |
| 1  | 0  | 0  | 2.0 ns           | 4.0 ns          |
| 1  | 0  | 1  | 2.5 ns           | 5.0 ns          |
| 1  | 1  | 0  | 3.0 ns           | 6.0 ns          |
| 1  | 1  | 1  | 3.5 ns           | 7.0 ns          |

#### **CONTROL REGISTER #1**

Write Precompensation Early control

#### MSB

| A2 | A1 | A0 | D4 | D3 | D2 | D1   | D0   |
|----|----|----|----|----|----|------|------|
| 0  | 0  | 1  | E2 | E1 | EO | RSVD | RSVD |

RSVD = 1 Reserved, must be programmed as a 1, all the time, to ensure proper operation of the chip.

| E2 | E1 | EO | $R_{WPC} = 7.5K$ | $R_{WPC} = 15K$ |
|----|----|----|------------------|-----------------|
| 0  | 0  | 0  | 0 ns             | 0 ns            |
| 0  | 0  | 1  | 0.5 ns           | 1.0 ns          |
| 0  | 1  | 0  | 1.0 ns           | 2.0 ns          |
| 0  | 1  | 1  | 1.5 ns           | 3.0 ns          |
| 1  | 0  | 0  | 2.0 ns           | 4.0 ns          |
| 1  | 0  | 1  | 2.5 ns           | 5.0 ns          |
| 1  | 1  | 0  | 3.0 ns           | 6.0 ns          |
| 1  | 1  | 1  | 3.5 ns           | 7.0 ns          |

#### **CONTROL REGISTER #2**

Data separator PLL window centering control

#### MSB

| A2 | A1 | A0 | D4  | D3  | D2  | D1  | D0  |
|----|----|----|-----|-----|-----|-----|-----|
| 0  | 1  | 0  | WC4 | WC3 | WC2 | WC1 | WC0 |

| WC4 | WC3 | WC2 | WC1 | WC0 | VALUE        |
|-----|-----|-----|-----|-----|--------------|
| 0   | 0   | 0   | 0   | 0   | -24.0 %      |
| 0   | 0   | 0   | 0   | 1   | -22.4 %      |
| 0   | 0   | 0   | 1   | 0   | -20.8 %      |
| 0   | 0   | 0   | 1   | 1   | -19.2 %      |
| 0   | 0   | 1   | 0   | 0   | -17.6 %      |
| 0   | 0   | 1   | . 0 | 1   | -16.0 %      |
| 0   | 0   | 1   | 1   | 0   | -14.4 %      |
| 0   | 0   | 1   | 1   | 1   | -12.8 %      |
| 0   | 1   | 0   | 0   | 0   | -11.2 %      |
| 0   | 1   | 0   | 0   | 1   | -9.6 %       |
| 0   | 1   | 0   | 1   | 0   | -8.0 %       |
| 0   | 1   | 0   | 1   | 1   | -6.4 %       |
| 0   | 1   | 1   | 0   | 0   | -4.8 %       |
| 0   | 1   | 1   | 0   | 1   | -3.2 %       |
| 0   | 1   | 1   | 1   | 0   | -1.6 %       |
| 0   | 1   | 1   | 1   | 1   | 0 % (center) |
| 1   | 0   | 0   | 0   | 0   | +1.6 %       |
| 1   | 0   | 0   | 0   | 1   | +3.2 %       |
| 1   | 0   | 0   | 1   | 0   | +4.8 %       |
| 1   | 0   | 0   | 1   | 1   | +6.4 %       |
| 1   | 0   | 1   | 0   | 0   | +8.0 %       |
| 1   | 0   | 1   | 0   | 1   | +9.6 %       |
| 1   | 0   | 1   | 1   | 0   | +11.2 %      |
| 1   | 0   | 1   | 1   | 1   | +12.8 %      |
| 1   | 1   | 0   | 0   | 0   | +14.4 %      |
| 1   | 1   | 0   | 0   | 1   | +16.0 %      |
| 1   | 1   | 0   | 1   | 0   | +17.6 %      |
| 1   | 1   | 0   | 1   | 1   | +19.2 %      |
| 1   | 1   | 1   | 0   | 0   | +20.8 %      |
| 1   | 1   | 1   | 0   | 1   | +22.4 %      |
| 1   | 1   | 1   | 1   | 0   | +24.0 %      |
| 1   | 1   | 1   | 1   | 1   | +25.6 %      |

#### **CONTROL REGISTER #3**

VCO Coarse Center Frequency Control

#### MSB

| A2 | A1 | A0 | D4  | D3  | D2  | D1  | D0  |
|----|----|----|-----|-----|-----|-----|-----|
| 0  | 1  | 1  | CF4 | CF3 | CF2 | CF1 | CF0 |

| CF4 | CF3 | CF2  | CF1 | CF0 | F <sub>O</sub> MHZ |
|-----|-----|------|-----|-----|--------------------|
| 0   | 0   | 0    | 0   | 0   | 17 MHz             |
| 0   | 0   | 0    | 0   | 1   | 18 MHz             |
| 0   | 0   | 0    | 1   | 0   | 19 MHz             |
| 0   | 0   | 0    | 1   | 1   | 20 MHz             |
| 0   | 0   | 1    | 0   | 0   | 21 MHz             |
| 0   | 0   | 1    | 0   | 1   | 22 MHz             |
| 0   | 0   | 1    | 1   | 0   | 23 MHz             |
| 0   | 0   | 1    | 1   | 1   | 24 MHz             |
| 0   | 1   | 0    | 0   | 0   | 25 MHz             |
| 0   | 1   | 0    | 0   | 1   | 26 MHz             |
| 0   | 1   | 0    | 1   | 0   | 27 MHz             |
| 0   | 1   | 0    | 1   | 1   | 28 MHz             |
| 0   | 1   | 1    | 0   | 0   | 29 MHz             |
| 0   | 1   | 1    | 0   | 1   | 30 MHz             |
| 0   | 1   | 1    | 1   | 0   | 31 MHz             |
| 0   | 1   | 1    | 1   | 1   | 31 MHz             |
| 1   | 0   | 0    | 0   | 0   | 33 MHz             |
| 1   | 0   | 0    | 0   | 1   | 34 MHz             |
| 1   | 0   | 0    | 1   | 0   | 35 MHz             |
| 1   | 0   | 0    | 1   | 1   | 36 MHz             |
| 1   | 0   | 1    | 0   | 0   | 37 MHz             |
| 1   | 0   | 1    | 0   | 1   | 38 MHz             |
| 1   | 0   | 1    | 1   | 0   | 39 MHz             |
| 1   | 0   | 1    | 1   | 1   | 40 MHz             |
| 1   | 1   | 0    | 0   | 0   | 41 MHz             |
| 1   | 1   | 0    | 0   | 1   | 42 MHz             |
| 1   | 1   | 0    | 1   | 0   | 43 MHz             |
| 1   | 1   | 0    | 1   | 1   | 44 MHz             |
| 1   | 1   | 1    | 0   | 0   | 45 MHz             |
| 1   | 1   | 1    | 0   | 1   | 46 MHz             |
| 1   | 1   | 1    | 1   | 0   | 47 MHz             |
| 1   | 1   | 1 -, | 1   | 1   | 48 MHz             |

#### **CONTROL REGISTER #4**

Divide by N Control

#### MSB

| A2 | A1 | A0 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|
| 1  | 0  | 0  | N6 | N5 | N4 | N3 | N2 |

#### **CONTROL REGISTER #5**

Divide by M Control

#### MSB

| A2 | A1 | A0 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|
| 1  | 0  | 1  | M6 | M5 | M4 | МЗ | M2 |

#### **CONTROL REGISTER #6**

Divide by M & N and endec control

#### MSB

| A2 | A1 | A0 | D4  | D3 | D2 | D1 | D0 |
|----|----|----|-----|----|----|----|----|
| 1  | 1  | 0  | RAW | M1 | MO | N1 | N0 |

- RAW = 0 Onboard (1, 7)RLL endec enabled NRZ data output on NRZOUT and 1X clock output on RRC pins.
- RAW = 1 Onboard (1, 7) RLL endec is disabled. Encoded synchronized data on NRZOUT pin and VCO clock output (2X clock) is available on the RRC pin for (2, 7)RLL code.

M & N are given by:

$$M = M6 \times 2^6 + M5 \times 2^5 + M4 \times 2^4 + M3 \times 2^3 + M2 \times 2^2 + M1 \times 2^1 + 1$$

0

$$M = 64 \times M6 + 32 \times M5 + 16 \times M4 + 8 \times M3 + 4 \times M2 + 2 \times M1 + 1$$

and

$$N = N6 \times 2^6 + N5 \times 2^5 + N4 \times 2^4 + N3 \times 2^3 + N2 \times 2^2 + N1 \times 2^1 + 1$$

or

$$N = 64 \times N6 + 32 \times N5 + 16 \times N4 + 8 \times N3 + 4 \times N2 + 2 \times N1 + 1$$

**Note:** The 7-bit M & N values are updated (latched) internally only when the most significant bit (M6 or N6) is written to, irrespective of changes in any other bits.

#### **CONTROL REGISTER #7**

Power Down Control

#### MSB

| A2 | A1 | A0 | D4  | D3  | D2  | D1  | D0  |
|----|----|----|-----|-----|-----|-----|-----|
| 1  | 1  | 1  | CPG | BUF | PM2 | PM1 | PM0 |

- BUF = 1 This bit enables the ECL output buffers so that the test signals DRD and VCO2CLK are made available to the user.
- BUF = 0 This disables the ECL output buffer. The two pins (ECL output buffer) must be left open for zero power consumption.
- CPG = 0 Implies PLLDS Charge Pump Gain is 1X in training mode and 3X in the read mode.
- CPG = 1 Implies PLLDS (Data Separator) Charge Pump Gain is 2X in training mode and 4X in the read mode.

#### Bit configuration for power down modes

| PDNB | PM2 | PM1 | PM0 | MODE     |
|------|-----|-----|-----|----------|
| 1    | 0   | 0   | 0   | SLEEP    |
| 1    | 0   | 0   | 1   | Reserved |
| 1    | 0   | 1   | 0   | IDLE     |
| 1    | 0   | 1   | 1   | PLLFS    |
| 1    | 1   | 0   | 0   | READ     |
| 1    | 1   | 0   | 1   | WRITE    |
| 1    | 1   | 1   | . 0 | NORMAL   |
| 1    | 1   | 1   | 1   | Reserved |
| 0    | X   | X   | X   | PDOWN    |

Note: PDOWN dissipation is the same as SLEEP mode

#### **ORDERING INFORMATION**

| PART NUMBER | VCC RANGE    | TEMPERATURE RANGE | PACKAGE           |
|-------------|--------------|-------------------|-------------------|
| ML6311 CH2  | 2.7V to 3.3V | 0°C to 70°C       | 32-pin TQFP (H32) |
| ML6311 CH3  | 3.0V to 3.6  | 0°C to 70°C       | 32-pin TQFP (H32) |
| ML6311 CH5  | 4.5V to 5.5V | 0°C to 70°C       | 32-pin TQFP (H32) |



## ML6320

# 3V/5V 4-Channel Thin-Film Read/Write Circuit

#### GENERAL DESCRIPTION

The ML6320 is a BiCMOS monolithic read/write circuit designed for use with two-terminal recording heads, in the next generation disk drives operating on 3V supplies. In addition it can also support a 5V supply, available as a bonding option. They provide a low noise read amplifier, write current control, and data protection circuitry for up to four channels. The ML6320 incorporates internal  $400\Omega$ damping resistors which are required for the write operation to the disk. When the device is switched to read mode, the damping resistors are switched out to allow the full signal to be amplified, thus allowing for better noise immunity. Power supply fault protection is provided by disabling the write current generator during power sequencing. System write to read recovery time is significantly improved by controlling the read channel common mode output voltage shift in the write mode.

The ML6320CR-3 operates on 2.7V to 3.6V and is available in a 20-pin SSOP package. This is pin compatible with the SSI 32R2300R and VTC VM3200 family of 3V devices. The ML6320CS-5 operates on 4.75V to 5.25V and is available in a 20-pin SOIC package. This is pin compatible with the ML4610R, SSI 32C2020R and VTC VM7200 family of 5V devices.

#### **FEATURES**

- Operating supply range for the ML6320CR-3 is 2.7V to 3.6V (3V part)
- Operating supply range for the ML6320CS-5 is 4.75V to 5.25V (5V part)
- Low Power Dissipation:

  P<sub>IDLE</sub> < 3mW,

  P<sub>READ</sub> < 100mW (Nominal Read) (@ 3.6V)
- Read Mode gain = 250V/V
- Damping resistors switched out in Read mode
- Nominal input noise = 0.6nV/√Hz
- Nominal input capacitance < 15pF typical
- Write Current range = 3-30mA
- Head Inductance range = 0.2 to  $5\mu$ H
- Enhanced system write to read recovery time
- Power supply fault protection provided
- Supports two terminal thin film heads
- Write Unsafe detection circuitry onboard

#### **BLOCK DIAGRAM**



## PIN CONNECTION



## PIN DESCRIPTION

| NAME                   | TYPE | FUNCTION                                                        | NAME     | TYPE | FUNCTION                                                      |
|------------------------|------|-----------------------------------------------------------------|----------|------|---------------------------------------------------------------|
| HS0, HS1               | 1    | Head Select: Selects one of four heads                          | RDX, RDY | 0    | X, Y Read Data: Differential read data                        |
| CS                     | 1    | Chip Select: A high inhibits the chip                           |          |      | output                                                        |
| R/W                    | 1    | Read/Write: A high selects read mode                            | WC       |      | Write Current: Used to set the magnitude of the write current |
| WUS                    | О    | Write Unsafe: A high indicates an unsafe writing condition      | VCC      | 1    | +3 volt supply (2.7V to 3.6V) — ML6320CR-3                    |
| WDI                    | 1    | Write Data In: Changes the direction of the current in the head |          |      | +5 volt supply (4.75V to 5.25V) — ML6320CS-5                  |
| H0X - H3X<br>H0Y - H3Y | I/O  | X,Y Head Connectors                                             | GND      | i    | Ground                                                        |

## **ABSOLUTE MAXIMUM RATINGS**

| DC Supply Voltage (V <sub>CC</sub> ) | 0.3 to +7VDC        |
|--------------------------------------|---------------------|
| Write Current (I <sub>W</sub> )      |                     |
| Digital Input Voltage (VIN)          |                     |
| Head Port Voltage (VH)               | 0.3 to VCC + 0.3VDC |
| Output Current: (RDX, RDY I0).       | 10mA                |
| Output Current: (WUS)                | +12mA               |
| Storage Temperature Teta             | 65 to +150°C        |

## RECOMMENDED OPERATING CONDITIONS

| DC Supply Voltage  | (V <sub>CC</sub> )            | 2.7V to 5.25V  |
|--------------------|-------------------------------|----------------|
| Operating Junction | Temperature (T <sub>I</sub> ) | +25° to +110°C |

## **ELECTRICAL CHARACTERISTICS**

| PARAMETER                                          | CONDITIONS                                                         | MIN   | TYP  | MAX                              | UNIT             |
|----------------------------------------------------|--------------------------------------------------------------------|-------|------|----------------------------------|------------------|
| Supply Current<br>V <sub>CC</sub> = 2.7V to 3.6V   | Read Mode<br>Write Mode<br>Idle Mode, CS and R/W = V <sub>CC</sub> |       |      | 26<br>20 + I <sub>W</sub><br>0.8 | mA<br>mA<br>mA   |
| Supply Current<br>V <sub>CC</sub> = 4.75V to 5.25V | Read Mode<br>Write Mode<br>Idle Mode, CS and R/W = V <sub>CC</sub> |       |      | 26<br>20 + I <sub>W</sub><br>1.0 | mA<br>mA<br>mA   |
| Power Dissipation $V_{CC} = 3.6V$                  | Read Mode<br>Write Mode, I <sub>W</sub> = 20mA<br>Idle Mode        |       |      | 93<br>144<br>2.9                 | mW<br>mW<br>mW   |
| Power Dissipation<br>V <sub>CC</sub> = 5.25V       | Read Mode<br>Write Mode, I <sub>W</sub> = 20mA<br>Idle Mode        |       |      | 136<br>210<br>5.25               | mW<br>mW<br>mW   |
| DIGITAL INPUTS                                     |                                                                    |       |      |                                  |                  |
| Input Low Voltage                                  |                                                                    |       |      | 0.8                              | VDC              |
| Input High Voltage                                 |                                                                    | 2.0   |      |                                  | VDC              |
| Input Low Current                                  | V <sub>IL</sub> = 0.8V                                             | -0.1  |      |                                  | mA               |
| Input Low Current, CS and R/W pins                 | $V_{IL} = 0.8V, V_{CC} = 5.25V$                                    | -0.48 |      |                                  | mA               |
| Input Low Current, CS and R/W pins                 | $V_{IL} = 0.8V, V_{CC} = 3.6V$                                     | -0.30 |      |                                  | mA               |
| Input High Current                                 | V <sub>IH</sub> = 2.0V                                             |       |      | 10                               | μА               |
| WUS Output Low Voltage                             | I <sub>OL</sub> = 2 mA max                                         |       |      | 0.5                              | VDC              |
| VCC Fault Voltage                                  | I <sub>W</sub> < 0.2 mA                                            | 2.25  | 2.45 | 2.65                             | VDC              |
| WRITE CHARACTERISTICS                              |                                                                    |       |      | :                                |                  |
| Write Current Constant "K"                         |                                                                    | 36.8  | 40   | 43.2                             | mA/mA            |
| Write Current Voltage                              |                                                                    | 1.15  | 1.25 | 1.35                             | V                |
| Differential Head<br>Voltage Swing                 |                                                                    | 3.4   | 6    |                                  | V <sub>P-P</sub> |
| Unselected Head Current                            |                                                                    |       |      | 0.6                              | mA (pk)          |
| Head Differential<br>Load Capacitance              |                                                                    |       |      | 40                               | pF               |
| Head Differential<br>Load Resistance               | R <sub>D</sub>                                                     | 250   | 350  | 450                              | Ω                |
| WDI Transition Frequency                           | WUS = low                                                          | 0.75  |      |                                  | MHz              |
| Write Current Range (I <sub>W</sub> )              |                                                                    | 3     |      | 30                               | mA               |

## **ELECTRICAL CHARACTERISTICS**

| PARAMETER                                                            | CONDITIONS                                                                                                   | MIN                   | TYP                   | MAX                   | UNITS             |
|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|-----------------------|-------------------|
| READ CHARACTERISTICS CL (RDX,I                                       | $RDY$ ) < 20 pF, RL (RDX, RDY) = 1k $\Omega$                                                                 |                       |                       |                       |                   |
| Differential Voltage Gain                                            | V <sub>IN</sub> = 1mV <sub>P-P</sub> @ 1MHz                                                                  | 210                   | 250                   | 285                   | V/V               |
| Voltage BW<br>–1dB<br>–3dB                                           | $ Zs  < 5\Omega$ , $V_{IN} = 1 \text{ mV}_{P-P}$                                                             | 20<br>40              |                       |                       | MHz<br>MHz        |
| Input Noise Voltage                                                  | BW = 15MHz, $L_H = 0$ , $R_H = 0$                                                                            | 1                     | 0.63                  | 0.75                  | nV/√H;            |
| Differential Input Capacitance                                       | $V_{IN} = 1 \text{mV}_{P-P}, f = 5 \text{MHz}$                                                               |                       | -211                  | 15                    | pF                |
| Differential Input resistance                                        | $V_{IN} = 1 \text{mV}_{P-P}, f = 5 \text{MHz}$                                                               | 500                   |                       |                       | Ω                 |
| Dynamic Range                                                        | AC input voltage where gain falls to 90% of its small signal gain value, f = 5MHz                            | 3                     |                       |                       | mV <sub>P−F</sub> |
| Common Mode Rejection Ratio                                          | $V_{IN} = 0$ volts DC + $100 \text{mV}_{P-P}$ @ $5 \text{MHz}$                                               | 45                    |                       |                       | dB                |
| Power Supply Rejection Ratio                                         | 100mV <sub>P-P</sub> @ 5MHz on V <sub>CC</sub>                                                               | 40                    |                       |                       | dB                |
| Channel Separation                                                   | Unselected channels driven with V <sub>IN</sub> = 0 volts DC + 100mV <sub>P-P</sub>                          | 45                    |                       |                       | dB                |
| Output Offset Voltage                                                |                                                                                                              | -350                  |                       | +350                  | mV                |
| Single-Ended Output Resistance                                       | f = 5MHz                                                                                                     |                       |                       | 40                    | Ω                 |
| Output Current                                                       | AC coupled load, RDX to RDY                                                                                  | 1.5                   |                       |                       | mA                |
| Common Mode Output                                                   | 3V operation                                                                                                 | V <sub>CC</sub> – 1.5 | V <sub>CC</sub> – 1.8 | V <sub>CC</sub> – 2.1 | VDC               |
| SWITCHING CHARACTERISTICS IW                                         | = 20mA, $R_H$ = 30 $\Omega$ , $L_H$ = 1 $\mu$ H, $f_{DATA}$ = 5MHz                                           | 7                     |                       |                       |                   |
| Read to Write                                                        | R/W to 90% of write current                                                                                  |                       | 0.6                   | 1.0                   | μs                |
| Write to Read                                                        | R√W to 90% of 100mV<br>Read signal envelope                                                                  |                       | 0.5                   | 1.0                   | μs                |
| Unselect to Select                                                   | CS to 90% of write current or 90% of 100mV, 10MHz                                                            |                       | 0.6                   | 1.0                   | μs                |
| Select to Unselect                                                   | CS to 10% of write current                                                                                   |                       | 0.4                   | 1.0                   | μs                |
| HS0-1 to any head                                                    | To 90% of 100mV 10MHz<br>Read signal envelope                                                                |                       | 0.2                   | 1.0                   | μs                |
| WUS<br>Safe to Unsafe (TD1)<br>Unsafe to Safe (TD2)                  |                                                                                                              | 0.6                   | 2.0<br>0.2            | 3.6<br>1.0            | μs<br>μs          |
| Head Current:<br>WDI to Ix - Iy (TD3)<br>Asymmetry<br>Rise/Fall Time | L <sub>H</sub> = 0, R <sub>H</sub> = 0<br>From 50% points<br>WDI has 1ns rise/fall time<br>10% to 90% points |                       |                       | 32<br>1.0<br>12       | ns<br>ns<br>ns    |

#### **TIMING DIAGRAM**



Figure 1. Write Mode.

#### **MODE SELECT**

|   | <u>CS</u> | R/W | MODE  |
|---|-----------|-----|-------|
|   | 0         | 0   | Write |
|   | 0         | 1   | Read  |
|   | 1         | 0   | Idle  |
| _ | 1         | 1   | Idle  |

#### **HEAD SELECT**

| - |     |     |      |  |  |  |  |
|---|-----|-----|------|--|--|--|--|
|   | HS1 | HS0 | HEAD |  |  |  |  |
| _ | 0   | 0   | 0    |  |  |  |  |
|   | 0   | 1   | 1    |  |  |  |  |
| _ | 1   | 0   | 2    |  |  |  |  |
| - | 1   | 1   | 3    |  |  |  |  |

#### **FUNCTIONAL DESCRIPTION**

The ML6320 has the ability to address up to 4 two-terminal thin-film heads and provide write drive or read amplification. Head selection and mode control are described in the tables below. The TTL inputs  $R/\overline{W}$  and  $\overline{CS}$  have internal pull-up resistors to prevent an accidental write condition. HS0 and HS1 have internal pull-downs. Internal clamp circuitry will protect the ML6320 from a head short to ground condition in any mode. The damping resistors are switched out during read mode, as identified by the  $R/\overline{W}$  pin.

#### WRITE MODE OPERATION

Taking both  $\overline{CS}$  and  $R/\overline{W}$  low selects write mode which configures the ML6320 as a current switch and activates the Write Unsafe (WUS) detector circuitry. Head current is toggled between the X and Y side of the selected head on each high to low transition of the Write Data Input (WDI). A preceding read or idle mode select initializes the Write Data Flip-Flop to pass write current through the "X" side of the head. The current calculations are shown below:

Write current (peak) is given by:

$$I_W = \frac{K \times VWC}{RWC}$$

where

RWC is connected from pin WC to GND

Actual head current is given by:

$$X, Y = \frac{I_W}{1 + \frac{R_H}{R_D}}$$

where

 $R_H$  = head + external wire resistance  $R_D$  = damping resistance

In the write mode a  $400\Omega$  damping resistor is switched in across the Hx, Hy ports.

#### **VOLTAGE FAULT DETECTION**

A voltage fault detection circuit improves data security by disabling the write current generator during a voltage fault or power start-up, regardless of mode. The Write Unsafe (WUS) open collector output goes high under any of the conditions given below. After the fault condition is removed, two negative transitions on WDI are required to clear WUS.

- Write Data Input frequency too low
- Device in Read or Idle Mode
- No write current
- Chip is disabled or head is open

To ensure proper operation in detecting a head open condition, it is recommended that the product of  $I_W \times R_{Dmin}$  should be greater than 2.4V, or in other words:

$$I_W \approx \frac{2.4V}{250\Omega} \cong 10 \text{mA}$$

#### **READ MODE OPERATION**

The Read mode configures the ML6320 as a low noise differential amplifier and deactivates the write current generator. The RDX and RDY output are driven by emitter followers. They should be AC coupled to the load. The (X,Y) inputs are non-inverting to the (X,Y) outputs. In the Idle or Write mode, the read amplifier is deactivated and RDX, RDY outputs become high impedance. This facilitates multiple R/W applications (wired-OR RDX, RDY) and minimizes voltage drifts when switching from Write to Read mode. The write current source is also deactivated for both the Read and Idle mode. In addition the ML6320 supports the feature by which the internal damping resistors are switched out in the read mode, which allows the full signal to be amplified.

#### **IDLE MODE OPERATION**

Taking  $\overline{CS}$  high selects the idle mode which switches the RDX and RDY outputs into a high impedance state and deactivates the device. Power consumption in this mode is held to a minimum, less than 2mW.

#### **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE            |
|-------------|-------------------|--------------------|
| ML6320CR-3  | 0°C to +70°C      | 20-Pin SSOP (R20)  |
| ML6320CS-5  | 0°C to +70°C      | 20-Pin SOIC (S20W) |



## **ML8464C**

## **Pulse Detector**

#### **GENERAL DESCRIPTION**

The ML8464 is a Pulse Detector designed for use in magnetic disk applications to detect the amplitude peaks on the output of the read/write amplifier. These signal peaks are caused by flux reversal on the disk media, which when connected to the read/write amplifier result in an output consisting of a series of pulses of alternating polarity. The relative time position of these signal peaks is indicated by the leading edge of the TTL output pulses. The Pulse Detector accurately represents the time position of these peaks.

The ML8464 contains three major blocks. The amplifier block contains a wide bandwidth differential amplifier with Automatic Gain Control (AGC) and a precision full wave rectifier. The time channel block includes a programmable differentiator followed by a bidirectional one shot. The gate channel block includes a differential comparator with programmable hysteresis, a D flip-flop and an output bi-directional one shot multivibrator. The ML8464C internally connects the time channel output to the D flip-flop.

#### **FEATURES**

- Wide differential input signal range 20-600mV<sub>P-P</sub>
- TTL compatible digital inputs and output
- Externally gain controlled input differential amplifier
- Variable hysteresis comparator with gating circuitry
- Differentiator with externally programmable time constants
- Standard 12V power requirement
- Available in 24-pin DIP package, or a 28-pin surface mount PCC
- Improved pulse pairing (±1ns max.)
- Handles RLL (1, 7) or (2, 7) data to 24MB

#### **BLOCK DIAGRAM**



## **PIN CONFIGURATIONS**





## PIN DESCRIPTION

| NAME                                             | FUNCTION                                                                                                                                                         | NAME                 | FUNCTION                                                                                                                |
|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------|
| AMP IN+/<br>AMP IN-                              | Differential inputs to the amplifier. The output of the read/write head amplifier should be capacitively coupled to these pins.                                  | C <sub>AGC</sub>     | External capacitor between this pin and analog ground is connected for the AGC.                                         |
| AMP OUT+/<br>AMP OUT-                            | Differential outputs of the amplifier. These outputs should be capacitively coupled to the gating channel filter and to the time channel filter.                 | SET PULSE<br>WIDTH   | External capacitor between this pin and digital ground is connected to control the pulse width of the Encoded Data Out. |
| GATE CHANNEL<br>INPUTS                           | Differential inputs to the AGC block and the gating channel. Must be capacitively coupled from the AMP                                                           | READ/WRITE           | TTL input. When low, the chip is read mode and active. When high, the chip is forced into stand by mode.                |
|                                                  | OUT.                                                                                                                                                             | CHANNEL<br>ALIGNMENT | Buffered output of the differential comparator with hysteresis. This                                                    |
| TIME CHANNEL<br>INPUT+/TIME<br>CHANNEL<br>INPUT- | Differential inputs to the time channel differentiator. A filter is required between these pins and AMP OUT pins to band limit the noise and to                  |                      | output is open emitter on ML8464C. The ML8464C is specified with a $2k\Omega$ pull-down resistor to ground.             |
| 1141 01-                                         | correct for any phase distortion due to read circuitry. Also inputs must be                                                                                      | TEST POINT           | Open emitter-follower test point.                                                                                       |
|                                                  | capacitively coupled to prevent disturbing the DC input level.                                                                                                   | ENCODED<br>DATA OUT  | TTL output. Leading edge of this pin indicates the time position of the peaks.                                          |
| CD+, CD-                                         | External differentiator network is connected between these two pins.                                                                                             | $V_{CC}$             | 12V power supply.                                                                                                       |
| SET HYSTERESIS                                   | DC voltage on this pin sets the amount of hysteresis on the differential comparator.                                                                             | GND                  | Digital ground. Digital signals should be referenced to this pin.                                                       |
| $V_REF$                                          | AGC circuit adjusts the gain of the amplifier to make the differential peak to peak voltage on the Gate Channel. Input is four times the DC voltage on this pin. | AGND                 | Analog ground. Analog signals should be referenced to this pin.                                                         |

#### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

 $\theta_{JA}$  for 24-Pin Plastic DIP (Copper Lead Frame) 60°C/Watt  $\theta_{JA}$  for 28-Pin PLCC (Copper Lead Frame) ....... 60°C/Watt Storage Temperature Range ...... -65°C to 150°C

| Supply Voltage             | 14V  |
|----------------------------|------|
| TTL Input Voltage          | 5.5V |
| TTL Output Voltage         | 5.5V |
| Input Voltage              | 5.5V |
| Differential Input Voltage | 3V   |

## DC ELECTRICAL CHARACTERISTICS

Over recommended operating conditions of  $T_A = 0$  to  $70^{\circ}$ C,  $V_{CC} = 12V \pm 10\%$ ,  $V_{REF} = 0.5V$ , SET HYSTERESIS = 0.3V, READ/WRITE = 0.8V unless otherwise noted. (All pin numbers refer to DIP package.)

| SYMBOL              | PARAMETER                                                  | CONDITIONS                                           | MIN  | TYP   | MAX  | UNITS |
|---------------------|------------------------------------------------------------|------------------------------------------------------|------|-------|------|-------|
| AMPLIFII            | ER                                                         |                                                      |      | .4    |      |       |
| Z <sub>INAI</sub>   | Amp In Impedance                                           |                                                      | 0.8  | 1.0   | 1.5  | kΩ    |
| A <sub>VMIN</sub>   | Min Voltage Gain                                           | AC Output 4V <sub>P-P</sub> Differential             |      |       | 6.0  | V/V   |
| A <sub>VMAX</sub>   | Min Voltage Gain                                           | AC Output 4V <sub>P-P</sub> Differential             | 180  |       |      | V/V   |
| $V_{CAGC}$          | Voltage on C <sub>AGC</sub>                                | $A_V = 6.0$                                          |      | 4.5   | 5.5  | V     |
|                     |                                                            | A <sub>V</sub> = 180                                 | 2.8  | 3.4   |      | V     |
| GATE CH             | IANNEL                                                     |                                                      |      |       |      |       |
| Z <sub>INGCI</sub>  | Gate Channel Input Impedance                               |                                                      | 1.75 | 2.5   | 3.25 | kΩ    |
| I <sub>CAGC</sub> - | Current That Charges C <sub>AGC</sub>                      | Pin 16 = 3.9V,<br>Pin 21 – Pin 22 = 1.3V             | -1.5 | -2.5  | -3.5 | mA    |
| I <sub>CAGC+</sub>  | Current That Discharges C <sub>AGC</sub>                   | Pin 16 = 5.0V,<br>Pin 21 – Pin 22 = 0.7V             |      | 1     | 5    | μА    |
| I <sub>VREF</sub>   | V <sub>REF</sub> Input Bias Current                        |                                                      |      | -0.01 | -100 | μА    |
| $V_{THAGC}$         | AGC Threshold                                              | Pin 16 = 4.2V (Note 1)                               | 0.88 | 1.0   | 1.12 | V     |
| I <sub>SH</sub>     | Set Hysteresis Bias Current                                |                                                      |      | -60   | -100 | μА    |
| V <sub>THSH</sub>   | Set Hysteresis Threshold                                   | (Note 2)                                             | 0.48 | 0.6   | 0.72 | V     |
| TIME CH             | ANNEL                                                      |                                                      |      |       |      |       |
| Z <sub>INTC</sub>   | Time Channel Input Impedance                               |                                                      | 3.5  | 5     | 6.5  | kΩ    |
| I <sub>CD</sub>     | Current Into Pins 1 & 24 That<br>Discharges C <sub>D</sub> |                                                      | 2.1  | 2.7   | 3.4  | mA    |
| WRITE M             | ODE                                                        |                                                      |      |       |      |       |
| Z <sub>INAI</sub>   | Amplifier Input Impedance In<br>Write Mode                 | Pin 11 = 2V                                          | 100  |       | 500  | Ω     |
| I <sub>CAGC</sub>   | Pin 16 Current In Write Mode                               | Pin 11 = 2V, Pin 16 = 3.9V<br>Pin 21 – Pin 22 = 1.3V |      | 1.0   | 5.0  | μА    |

## DC ELECTRICAL CHARACTERISTICS (Continued)

| SYMBOL            | PARAMETER                              | CONDITIONS                                                | MIN | TYP | MAX  | UNITS |
|-------------------|----------------------------------------|-----------------------------------------------------------|-----|-----|------|-------|
| DIGITAL           | PINS                                   |                                                           |     |     |      |       |
| V <sub>IH</sub>   | High Level Input Voltage               | Pin 11                                                    | 2.0 |     |      | V     |
| V <sub>IL</sub>   | Low Level Input Voltage                | Pin 11                                                    |     |     | 0.8  | V     |
| VI                | Input Clamp Voltage                    | V <sub>CC</sub> = 10.8V, I <sub>I</sub> = -18mA           |     |     | -1.5 | V     |
| I <sub>IH</sub>   | High Level Input Current               | $V_{CC} = 13.2V, V_{I} = 2.7V$                            |     | -   | 20   | μА    |
| l <sub>l</sub>    | Input Current at Maximum Input Voltage | V <sub>CC</sub> = 13.2V, V <sub>I</sub> = 5.5V            |     |     | 1    | mA    |
| I <sub>IL</sub>   | Low Level Input Current                | $V_{CC} = 13.2V, V_I = 0.5V$                              |     |     | -200 | μА    |
| V <sub>OH</sub>   | High Level Output Voltage              | $V_{CC} = 10.8V, V_{IOH} = -40\mu A$<br>(Notes 3, 7)      | 2.4 |     |      | V     |
| V <sub>OL</sub>   | Low Level Output Voltage               | V <sub>CC</sub> = 10.8V, I <sub>OL</sub> = 800μA (Note 7) |     |     | 0.5  | V     |
| losc              | Output Short Circuit Current           | V <sub>CC</sub> = 13.2V, V <sub>O</sub> = 0V              | 2   |     | -100 | .mA   |
| I <sub>CC</sub>   | Supply Current                         | V <sub>CC</sub> = 13.2V                                   |     | 54  | 75   | mA    |
| V <sub>OHCA</sub> | Channel Alignment Pin V <sub>OH</sub>  | 10kΩ Load to GND (Note 3)                                 |     | 7.6 |      | V     |
| V <sub>OLCA</sub> | Channel Alignment Pin V <sub>OL</sub>  | 10kΩ Load to GND (Note 3)                                 |     | 6.9 |      | V     |
| V <sub>OHTP</sub> | Test Point Out Pin V <sub>OH</sub>     | 10kΩ Load to GND                                          |     | 9.6 |      | V V   |
| V <sub>OLTP</sub> | Test Point Out Pin V <sub>OL</sub>     | 10kΩ Load to GND                                          |     | 8.6 |      | V     |

#### **AC ELECTRICAL CHARACTERISTICS**

Over recommended operating temperature and supply range of  $V_{CC} = 10.8$  to 13.2V,  $T_A = 0$  to 70°C.

| SYMBOL           | PARAMETER                            | CONDITIONS                                                  | MIN | TYP  | MAX  | UNITS |
|------------------|--------------------------------------|-------------------------------------------------------------|-----|------|------|-------|
| t <sub>P-P</sub> | ML8464-1<br>Pulse Pairing            | f = 2.5MHz                                                  |     | ±0.5 | ±1.0 | ns    |
| tp_p             | ML8464-1.5<br>Pulse Pairing (Note 6) | $V_{IN} = 40 \text{mV}_{P-P} \text{ differential}$ (Note 4) |     | ±0.8 | ±1.5 | ns    |
| t <sub>P-P</sub> | ML8464-2<br>Pulse Pairing            |                                                             |     | ±1.5 | ±3.0 | ns    |

Note 1: The AGC threshold is defined as the voltage across the GATE CHANNEL INPUT when the voltage on CAGC is 4.2V.

Note 2: The SET HYSTERESIS threshold is defined as the voltage across the GATE CHANNEL INPUT when the channel alignment output voltage changes state.

Note 3: To prevent inductive coupling from the digital outputs to amplifier inputs, the TTL outputs should not drive more than one ALS TTL load.

Note 4: The filter and differentiator network are described in the pulse pairing set-up.

Note 5: All limits are guaranteed by 100% testing or alternate methods.

Note 6: The 1.5ns pulse pairing specification is available only on the ML8464C, not the ML8464B.

Note 7: ML8464C: Pins 14 and 15 only.

#### **FUNCTIONAL DESCRIPTION**

The output from the read/write amplifier is AC coupled to the amp input of the ML8464. The amplifier's output voltage is fed back via an external filter to an internal fullwave rectifier and compared against the external voltage on the  $V_{REF}$  pin. The AGC circuit adjusts the gain of the amplifier to make the peak to peak differential voltage on the GATE CHANNEL INPUT four times the DC voltage on the  $V_{REF}$ . Typically the signal on the amp out will be set for  $4V_{P.P}$  differential. Since the filter usually has a 6dB loss, the signal on the GATE CHANNEL INPUT will be  $2V_{P.P}$  differential. The user should therefore set 0.5V on  $V_{REF}$  which can be done with a simple voltage divider from the +12V supply or other suitable reference.

The peak detection is performed by feeding the output of the amplifier through an external filter to the differentiator. The differentiator output changes state when the input pulse changes direction, generally this will be at the peaks. However, if the signal exhibits shouldering, the differentiator will also respond to noise near the baseline. To avoid this problem, the signal is also fed to a gating channel which is used to define a level either side of the baseline. This gating channel is comprised of a differential comparator with hysteresis and a D flip-flop. The hysteresis for this comparator is externally set via the SET HYSTERESIS pin. In order to have data out, the input amplitude must first cross the hysteresis level which will

change the logic level on the D input of the flip-flop. The peak of the input signal will generate a pulse out of the differentiator and bidirectional one shot. This pulse will clock the new data at the D input through to the output. In this way, when the differentiator is responding to noise at the baseline, the output of the D flip-flop is not changing since the logic level into the D input has not been changed. The comparator circuitry is therefore a gating channel which prevents any noise near the baseline from contaminating the data. The amount of hysteresis is twice the DC voltage on the SET HYSTERESIS pin. For instance, if the voltage on the SET HYSTERESIS pin is 0.3V, the differential AC signal across the gate channel input must be larger than 0.6V before the comparator will change states. In this case, the hysteresis is 30% of a 2V peak to peak differential signal at the gate channel input.

#### PULSE PAIRING MEASUREMENT

The scope probe is connected to Pin 14 (ENCODED DATA OUT) and triggered off of its positive edge. The trigger holdoff is adjusted so that the scope first triggers off the pulse associated with the positive peak and then off the pulse associated with the negative peak. Pulse pairing is displayed on the second pair of pulses on the display. If the second pair of pulses are separated by 6ns, then the pulse pairing for the part is ±3ns.



| R1     | 220Ω  |
|--------|-------|
| R4     | 680Ω  |
| R2, R3 | 240Ω  |
| R5, R6 | 3.3kΩ |
| R7     | 100kΩ |
| L1     | 1.5µH |
| L2, L3 |       |

| C1         | 82pF     |
|------------|----------|
| C2, C3, C6 | 0.01μF   |
| C4         | 100pF    |
| C5         | 15pF     |
| C7, C8     | 0.0022µF |
| C9         | 47pF     |
|            |          |

Figure 1. Pulse Pairing Set Up

#### THE EXTERNAL DELAY

The ML8464C has no TTL buffers at pins 12 and 13 and closes the signal path internally bringing out a test point at pin 12. Hence, the ML8464C does not allow for the external delay.

#### **TEST POINTS**

The ML8464C uses open emitter followers in an ECL configuration. Hence, the voltage levels are not similar at pins 12 and 15 on both devices. The typical voltage level at pin 12 are  $V_{OH}$  = 9.6V,  $V_{OL}$  = 8.6V and at pin 15 are  $V_{OH}$  = 1.6V,  $V_{OL}$  = 1.0V

#### AGC GAIN CONTROL FACTOR

The AGC reference level is a DC voltage externally set at  $V_{REF}$  (pin 4). Increasing this DC voltage will increase the gain of the gain controlled amplifier.

$$AGC gain control factor = \frac{V_{OUT PEAK} = peak of the AGC amp}{V_{REF}}$$

AGC gain control factor = 
$$\frac{2.0V_{P-P}}{0.5V_{DC}}$$
 = 4 for ML8464C

Thus, at  $V_{REF} = 0.5 V_{DC}$ ,  $V_{OUT}$  AGC = 2.0V for ML8464C. This smaller signal amplitude should be taken into consideration at the hysteresis comparator. To set the desired amount of hysteresis, and external DC control voltage is used.



Figure 2.

## **ML8464C**

## **ORDERING INFORMATION**

| PART NUMBER    | TEMPERATURE RANGE | PACKAGE          | PULSE PAIRING |
|----------------|-------------------|------------------|---------------|
| ML8464C CP-1   | 0°C to 70°C       | Molded DIP (P24) | ±1ns          |
| ML8464C CQ-1   | 0°C to 70°C       | Molded PCC (Q28) | ±1ns          |
| ML8464C CP-1.5 | 0°C to 70°C       | Molded DIP (P24) | ±1.5ns        |
| ML8464C CQ-1.5 | 0°C to 70°C       | Molded PCC (Q28) | ±1.5ns        |
| ML8464C CP-2   | 0°C to 70°C       | Molded DIP (P24) | ±3ns          |
| ML8464C CQ-2   | 0°C to 70°C       | Molded PCC (Q28) | ±3ns          |

## **Bus Products**

## **Section 5**

| Selection Guide |                                                                    | 5-1           |
|-----------------|--------------------------------------------------------------------|---------------|
| ML6500          | Programmable Adaptive Clock Manager (PACMan <sup>TM</sup> )        | 5-3           |
| ML6508          | Programmable Adaptive Clock Manager (PACMan™)                      | 5-19          |
| ML6509          | Active SCSI Terminator                                             | 5-35          |
| ML6510          | Series Programmable Adaptive Clock Manager (PACMan <sup>TM</sup> ) | 5-43          |
| ML6518          | 18 Line Hot-Insertable Active SCSI Terminator                      | 5-61          |
| ML65244/L244    | High Speed Dual Quad Buffer/Line Drivers                           | 5-69          |
| ML65T244        | 3.3V High Speed Dual Quad Buffer/Line Drivers                      | 5-75          |
| ML65245/L245    | High Speed Octal Buffer Transceivers                               | 5-81          |
| ML65T245        | 3.3V High Speed Octal Buffer Transceivers                          | 5-91          |
| ML65541/L541    | High Speed Octal Buffer/Line Drivers                               | 5-97          |
| ML65T541        | 3.3V High Speed Octal Buffer/Line Drivers                          | 5-103         |
| ML6550          | Bus Termination Regulator                                          | 5-109         |
| ML6599          | Hot-Insertable Active SCSI Terminator                              | 5-11 <i>7</i> |





# **Bus Products**

# **Selection Guide**

# **PACMan<sup>™</sup> Adaptive Clock Generators**

| Part Number | No. of Clock<br>Outputs | f <sub>CLK</sub><br>Range<br>(MHz) | Maximum<br>Round Trip<br>Delay (ns) | Maximum<br>t <sub>SKEWR</sub> at the<br>Load (ps) | Clock<br>Source         | Package     | Feedback<br>Method    |
|-------------|-------------------------|------------------------------------|-------------------------------------|---------------------------------------------------|-------------------------|-------------|-----------------------|
| ML6500      | 8                       | 10-80                              | 10                                  | 500                                               | Internal or<br>External | 44-Pin PLCC | Parallel (2 trace)    |
| ML6508      | 8                       | 10-80                              | 10                                  | 500                                               | External                | 44-Pin PLCC | Parallel (2 trace)    |
| ML6510      | 8                       | 10-80 or<br>10-130                 | 10                                  | 500                                               | External                | 44-Pin PLCC | Series (Single trace) |

# **SCSI Terminators**

| Part Number | No. of Lines<br>Outputs | Disconnect<br>Capacitance<br>(pF) | Package                     | Features                                                                                     |
|-------------|-------------------------|-----------------------------------|-----------------------------|----------------------------------------------------------------------------------------------|
| ML6509      | 9                       | <5                                | 16-Pin SOIC<br>20-Pin TSSOP | Low power mode for laptop internal termination Disconnect controlled by hardware or software |
| ML6599      | 9                       | <5                                | 16-Pin SOIC<br>20-Pin TSSOP | Low insertion current for hot-pluggable applications                                         |
| ML6518      | 18                      | <5                                | 28-Pin SOIC<br>32-Pin TQFP  | Active termination for 18 line SCSI                                                          |

# **High Speed Buffers/Transceivers**

| Part Number | Description               | t <sub>PLH</sub> , t <sub>PHL</sub><br>(ns) | Input<br>Current (mA) | Ground<br>Bounce(mV) | Package                    | Features                      |
|-------------|---------------------------|---------------------------------------------|-----------------------|----------------------|----------------------------|-------------------------------|
| ML65244     | Dual Quad Buffer          | <1.5                                        | 3.5                   | <400                 | 20-Pin QSOP<br>20-Pin SOIC | TTL compatible control inputs |
| ML65L244    | Dual Quad Buffer          | <2                                          | 1.1                   | <400                 | 20-Pin QSOP<br>20-Pin SOIC | TTL compatible control inputs |
| ML65T244    | 3.3V Dual Quad<br>Buffer  | <2                                          | 0.8                   | <400                 | 20-Pin QSOP<br>20-Pin SOIC | TTL compatible control inputs |
| ML65245     | Octal Transceiver         | <1.5                                        | 3.5                   | <400                 | 20-Pin QSOP<br>20-Pin SOIC | TTL compatible control inputs |
| ML65L245    | Octal Transceiver         | <2                                          | 1.1                   | <400                 | 20-Pin QSOP<br>20-Pin SOIC | TTL compatible control inputs |
| ML65T245    | 3.3V Octal<br>Transceiver | <2                                          | 0.8                   | <400                 | 20-Pin QSOP<br>20-Pin SOIC | TTL compatible control inputs |
| ML65541     | Octal Buffer              | <1.5                                        | 3.5                   | <400                 | 20-Pin QSOP<br>20-Pin SOIC | TTL compatible control inputs |
| ML65L541    | Octal Buffer              | <2                                          | 1.1                   | <400                 | 20-Pin QSOP<br>20-Pin SOIC | TTL compatible control inputs |
| ML65T541    | 3.3V Octal Buffer         | <2                                          | 0.8                   | <400                 | 20-Pin QSOP<br>20-Pin SOIC | TTL compatible control inputs |

# **Universal Active Termination**

| Part Number | Function                      | Package    | Sink/Source Current |
|-------------|-------------------------------|------------|---------------------|
| ML6550      | Voltage Termination Regulator | 8-Pin SOIC | 600 mA              |



# **ML6500**

# Programmable Adaptive Clock Manager (PACMan™)

## GENERAL DESCRIPTION

The ML6500 (PACMan™) is a Programmable Adaptive Clock Manager which offers an ideal solution for managing high speed synchronous clock distribution in next generation, high speed personal computer and workstation system designs. It provides a PLL clock generator and eight channels of deskew buffers that adaptively compensate for clock skew using a separate feedback trace. Additionally, the ML6500 can also be programmed to be driven by an external clock, thus emulating a SLAVE function, if desired. In the SLAVE mode the ML6500 offers 4X, 2X, 1X and 0.5X clocks, or any ratio realizable between M & N within the maximum frequency limits.

The Programmable clock generator in the PACMan™ is implemented using a low jitter PLL with on-chip loop filter. The PACMan™ deskew buffers adaptively compensate for clock skew on PC boards. An internal skew sense circuit is used to sense the skew caused by the PCB trace and load delays. The sensing is done through a feedback loop from the load and the skew is corrected adaptively via a unique phase control delay circuit to provide low load-to-load skew, at the end of the PCB traces. The chip configuration can be programmed to generate the desired output frequency using the internal ROM or an external serial EEPROM or a standard two-wire serial microprocessor interface. The reference clock can be generated by the internal oscillator (using an external crystal) or it can also be an external clock input.

## **FEATURES**

- MASTER mode for clock generation using an on-chip crystal oscillator as a reference
- SLAVE mode for clock generation using a clock input as a reference, providing low input to output clock phase error
- Programmable clock generator PLL with on-chip loop filter and low jitter
- 8 independent, automatically deskewed clock outputs with up to 5ns of on-board deskew range (10ns round trip)
- Controlled edge rate TTL-compatible CMOS clock outputs capable of driving 40Ω PCB traces
- 10 to 80MHz Input and output clock frequency range
- Less than 500ps skew between inputs at the device loads; less than 300ps with first order matching
- Frequency multiplication or division
- Lock output indicates PLL and deskew buffer lock
- Test mode operation allows PLL and deskew buffer bypass for board debug
- Supports industry standard processors like Pentium;™ Mips;™ SPARC;™ PowerPC;™ Alpha;™ etc.

### SYSTEM BLOCK DIAGRAM



## **BLOCK DIAGRAM**



# **PIN CONNECTION**



# PIN DESCRIPTION

| PIN NUMBER                   | NAME              | DESCRIPTION                                                                                                                                      |
|------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 28                           | ROMMSB            | MSB of the internal ROM address. Tie to GND if not used. See section on Programming the ML6500.                                                  |
| 20                           | MD <sub>OUT</sub> | Programming pin. See section on Programming the ML6500.                                                                                          |
| 19                           | MDIN              | Programming pin. See section on Programming the ML6500.                                                                                          |
| 21                           | MCLK              | Programming pin. See section on Programming the ML6500.                                                                                          |
| 22                           | RESET             | Reset all internal circuits. Asserted polarity is low.                                                                                           |
| 23                           | LOCK              | Indicates when the PLL and deskew buffers have locked. Asserted polarity is high.                                                                |
| 32                           | XTAL              | Crystal connection for MASTER mode is between this pin and GND. Connect pin to GND if XTAL oscillator is not used.                               |
| 29                           | CLK <sub>IN</sub> | Input reference clock for SLAVE mode. Connect to GND if not used.                                                                                |
| 16,14,9,7,<br>44, 42, 37, 35 | CLK[0-7]          | Clock outputs.                                                                                                                                   |
| 18,12,11,5,<br>2,40,39,33    | FB[0-7]           | Clock feedback inputs for the deskew buffers.                                                                                                    |
| 3,31<br>25                   | AVCC[1–3]         | Analog circuitry supply pins, separated from noisy digital supply pins to provide isolation. All supplies are nominally +5V.                     |
| 4,30,24                      | AGND[1-3]         | Analog circuitry ground pins.                                                                                                                    |
| 15                           | DVCC01            | Digital supply pin for CLK0 and CLK1 output buffers. Nominally +5V.                                                                              |
| 8                            | DVCC23            | Digital supply pin for CLK2 and CLK3 output buffers. Nominally +5V.                                                                              |
| 43                           | DVCC45            | Digital supply pin for CLK4 and CLK5 output buffers. Nominally +5V.                                                                              |
| 36                           | DVCC67            | Digital supply pin for CLK6 and CLK7 output buffers. Nominally +5V.                                                                              |
| 17,13,10,6,<br>1,41,38,34    | DGND[0-7]         | Digital ground pins for CLK [0–7] output buffers. Each clock output buffer has its own ground pin to avoid crosstalk and ground bounce problems. |
| 26<br>27                     | RCLKL<br>RCLKH    | Differential reference clock outputs used to minimize part-to-part skew when building clock trees with other PACMan integrated circuits.         |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| MCCC LIMIT D'AND             | 0.014: 614    |
|------------------------------|---------------|
| VCC Supply Voltage Range     | 0.3V to 6V    |
| Input Voltage Range          | -0.3V to VCC  |
| input voltage marige imminim | 0.5 1 10 1 CC |

| Output Current                        |        |
|---------------------------------------|--------|
| CLK[0-7]                              | 70mA   |
| All other outputs                     | 10mA   |
| Junction Temperature                  | 150°C  |
| Storage Temperature                   |        |
| Thermal Resistance (θ <sub>JA</sub> ) | 54°C/W |

## **ELECTRICAL CHARACTERISTICS**

The following specifications apply over the recommended operating conditions of DVCC = AVCC =  $5V \pm 5\%$  and ambient temperature between 0°C and 70°C. Loading conditions are specified individually (Note 1)

| SYMBOL          | PARAMETER                                | CONDITIONS                                                          | MIN               | TYP | MAX        | UNIT   |
|-----------------|------------------------------------------|---------------------------------------------------------------------|-------------------|-----|------------|--------|
| SUPPY           | :                                        |                                                                     |                   | L   |            |        |
| IDVCC           | Suppy current for each pair              | All clock outputs open, f <sub>CLKX</sub> = 0                       |                   | 50  |            | μΑ     |
|                 | of clock outputs                         | $C_L = 20 \text{pF}, Z_O = 50 \Omega,$<br>$f_{OUT} = 80 \text{MHz}$ |                   | 50  | 60         | mA     |
| IAVCC1          | Static supply current, AVCC1 pin         |                                                                     |                   | 100 | 120        | mA     |
| IAVCC2          | Static supply current, AVCC2 pin         |                                                                     |                   | 35  | 40         | mA     |
| IAVCC3          | Static supply current, AVCC3 pin         |                                                                     |                   | 1   | 2          | mA     |
| OW FREQ         | UENCY INPUTS AND OUTPUTS (R              | OMMSB, MD <sub>OUT</sub> , MD <sub>IN</sub> , MCLK, RE              | SET, LOCK)        |     |            |        |
| V <sub>IH</sub> | High level input voltage                 |                                                                     | DVCC - 0.5        |     |            | V      |
| V <sub>IL</sub> | Low level input voltage                  |                                                                     |                   |     | DGND + 0.5 | V      |
| V <sub>OH</sub> | High level output voltage, MCLK and MDIN | l <sub>OH</sub> = -100 μA                                           | DVCC - 0.5        |     |            | V      |
| V <sub>OL</sub> | Low level output voltage, MCLK and MDIN  | l <sub>OL</sub> = +200 μA                                           |                   |     | GND + 0.5  | V      |
| V <sub>OH</sub> | High level output voltage, LOCK output   | l <sub>OH</sub> = -100 μA<br>l <sub>OH</sub> = -10 μA               | 2.4<br>DVCC – 0.5 |     |            | V<br>V |
| V <sub>OL</sub> | Low level output voltage, LOCK output    | I <sub>OL</sub> = +1 mA                                             |                   |     | 0.4        | ٧      |
| I <sub>IN</sub> | Static input current                     |                                                                     |                   |     | 10         | μΑ     |
| C <sub>IN</sub> | Input capacitance                        |                                                                     |                   | 5   |            | рF     |
| HIGH FREC       | QUENCY INPUTS AND OUTPUTS (              | CLK <sub>IN</sub> , FB [0–7], CLK [0–7])                            |                   |     |            | •      |
| V <sub>IH</sub> | High level input voltage                 |                                                                     | 2.0               |     |            | ٧      |
| V <sub>IL</sub> | Low level input voltage                  |                                                                     |                   |     | 0.8        | V      |
| I <sub>IH</sub> | High level input current                 | $V_{IH} = 2.4V$ , $MS = 0$                                          |                   |     |            | μΑ     |
| I <sub>IL</sub> | Low level input current                  | $V_{IL} = 0.4V, MS = 0$                                             | -400              |     | 100        | μΑ     |
| V <sub>OH</sub> | High level output voltage                | I <sub>OH</sub> = -60mA                                             | 2.4               |     |            | V      |
| V <sub>OL</sub> | Low level output voltage                 | I <sub>OL</sub> = +60mA                                             |                   |     | 0.4        | V      |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL              | PARAMETER                                                                            | CONDITIONS                                                                                                         | MIN           | TYP         | MAX                       | UNIT  |
|---------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|---------------|-------------|---------------------------|-------|
| AC CHARA            | CTERISTICS rise time, fall time and                                                  | duty cycle are measured for a generic l                                                                            | oad; (see Loa | d Condition | ns section).              |       |
| t <sub>R</sub>      | Rise time, LOAD [0-7] output                                                         | 0.8 → 2.0V                                                                                                         | 150           |             | 1500                      | ps    |
| t <sub>F</sub>      | Fall time, LOAD [0-7] output                                                         | 2.0 → 0.8V                                                                                                         | 150           |             | 1500                      | ps    |
| f <sub>IN</sub>     | Input frequency, CLK <sub>IN</sub> pin                                               |                                                                                                                    | 10            |             | 80                        | MHz   |
| f <sub>OUT</sub>    | Output frequency , CLK [0-7] output                                                  |                                                                                                                    | 10            |             | 80                        | MHz   |
| f <sub>VCO</sub>    | PLL VCO operating frequency                                                          |                                                                                                                    | 80            |             | 160                       | MHz   |
| f <sub>XTAL</sub>   | Crystal oscillator range                                                             |                                                                                                                    | 10            |             | 20                        | MHz   |
| DC                  | Output duty cycle                                                                    | Measured at device load, at 1.5V                                                                                   | 40            |             | 60                        | %     |
| t <sub>JITTER</sub> | Output jitter                                                                        | Cycle-to-cycle                                                                                                     |               | 75          |                           | ps    |
|                     |                                                                                      | Peak-to-peak                                                                                                       |               | 150         |                           | ps    |
| t <sub>LOCK</sub>   | PLL and deskew lock time                                                             | After programming is complete                                                                                      |               | 11          |                           | ms    |
|                     | within the specified                                                                 | ents are made at the load, at 1.5V thres<br>range for a generic load (see Load Cor<br>T                            |               |             |                           |       |
| tskewr              | Output-to-output rising edge skew                                                    |                                                                                                                    |               |             | 500                       | ps    |
| tskewf              | Output-to-output falling edge skew                                                   | Output clock frequency ≥ 50MHz                                                                                     |               |             | 1.5                       | ns    |
| t <sub>SKEWIO</sub> | CLK <sub>IN</sub> input to any<br>LOAD [0-7] output                                  | 6500 in 1X slave mode, N = M = 0                                                                                   |               | 600         |                           | ps    |
|                     | Maximum rising edge skew                                                             | 6500 in slave mode, $N \ge 2$ , $M \ge 2$                                                                          |               | 1.25        |                           | ns    |
| t <sub>RANGE</sub>  | Round trip delay CLKX to FBX pin; output CLK period = t <sub>CLK</sub>               | Output frequency < 50MHz<br>Output frequency ≥ 50MHz                                                               | 0             |             | 10<br>t <sub>CLK</sub> /2 | ns    |
| tskewb              | Output-to-output rising edge skew, between matched loads                             |                                                                                                                    |               | 250         |                           | ps    |
| PART-TO-P           |                                                                                      | Skew measured at the loads, at 1.5V the clock input pins of another ML6508.                                        | reshold. Refe | rence clock | output pins               | drive |
| t <sub>PP1</sub>    | Total load-to-load skew between multiple chips interfaced with reference clock pins. | Slave chip CS = 1, CM = 1 and N = 0, M = 0; RCLK outputs to CLK <sub>IN</sub> inputs distance less than 2"         |               |             | 1                         | ns    |
| t <sub>PP2</sub>    | Total load-to-load skew between multiple chips interfaced with reference clock pins. | Slave chip CS = 1, CM = 1 and $N \ge 2$ , $M \ge 2$ ; RCLK outputs to $CLK_{IN}$ inputs distance less than $2^{"}$ |               |             | 1                         | ns    |
| PROGRAM             | MING TIMING CHARACTERISTICS                                                          |                                                                                                                    |               |             |                           |       |
| t <sub>RESET</sub>  | RESET assertion pulse width                                                          |                                                                                                                    | 50            |             |                           | ns    |
| t <sub>A1</sub>     | AUX mode MCLK high time                                                              |                                                                                                                    | 2000          |             |                           | ns    |
| t <sub>A2</sub>     | AUX mode MCLK low time                                                               |                                                                                                                    | 2000          |             |                           | ns    |
| t <sub>A3</sub>     | AUX mode MD <sub>OUT</sub> data<br>hold time                                         |                                                                                                                    | 10            |             |                           | ns    |
| t <sub>A4</sub>     | AUX mode MD <sub>OUT</sub> data                                                      |                                                                                                                    | 10            |             |                           | ns    |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL          | PARAMETER                                                          | CONDITIONS | MIN  | TYP | MAX | UNIT |
|-----------------|--------------------------------------------------------------------|------------|------|-----|-----|------|
| PROGRAMA        | MING TIMING CHARACTERISTICS (Co                                    | ontinued)  |      |     |     |      |
| t <sub>A5</sub> | AUX mode MCLK period                                               |            | 5000 |     |     | ns   |
| t <sub>M1</sub> | MAIN mode MCLK high time                                           |            | 900  |     |     | ns   |
| t <sub>M2</sub> | MAIN mode MCLK low time                                            |            | 900  |     |     | ns   |
| t <sub>M3</sub> | MAIN mode MCLK period                                              |            | 1800 |     |     | ns   |
| t <sub>M4</sub> | MAIN mode<br>MCLK to MD <sub>OUT</sub> valid<br>(EEPROM read time) |            |      |     | 900 | ns   |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

# ML6500 configured with M/S = 0 (Slave Mode), ( $t_{SKEWIO}$ does not apply for M/S = 1; other skew characteristics are the same):



Note: All skew is measured at the device load input pin, NOT at the ML6500 clock output pin.

Skew is always a positive number, regardless of which edge is leading and which is trailing.

# **AC/SKEW CHARACTERISTICS LOAD CONDITIONS**



## **FUNCTIONAL DESCRIPTION**

Micro Linear's ML6500 is the first clock generator chip to use a feedback mechanism to adaptively (on a real time basis), eliminate clock skew in high speed personal computer and workstation system designs. Figure 1 shows a basic configuration of the ML6500 in a system. The skew problem results due to the delaying of clock signals in the system, as shown in Figure 2. Clock skew results from variation in factors like trace length, PCB trace characteristics, load capacitance, parasitic capacitance, temperature and supply variations, etc. Figure 2 shows a representation of the clock skew problem from a timing perspective. It shows a worst case example where the clock signal is delayed so much that its rising edge completely misses the data it is intended to strobe. Using a clock deskew mechanism, this problem can be eliminated and the strobe with the appropriate setup and hold times with respect to the data bus can be generated.

The ML6500 has eight deskew buffers, each with its own independent feedback and error correction circuit. The deskew buffer eliminates skew by using feedback from a remote chip to measure the clock error and then corrects it by generating the appropriate skew to the clock output to compensate. By connecting an external crystal for reference, the onboard low jitter PLL-based clock generator can be used to generate the desired clock output frequency.





Figure 1. Basic System Configuration Using the ML6500.

Figure 2. The Skew Problem.

### CLOCK GENERATION (MASTER mode) M/S bit = 1

The ML6500 has an integrated clock generator that can be programmed via an external EEPROM, a serial bus, or the on-chip ROM. Shown in Figure 3 is a block diagram of the ML6500 clock generation mechanism. In the MASTER mode (M/S bit set = 1), the full resolution of the PLL frequency synthesizer is available (M register 6 bits, N register 7 bits). The input frequency is defined by the crystal oscillator. The phase relationship between input clock and output clock is not well-defined in the MASTER mode. The VCO frequency is defined by the formula:

$$f_{VCO} = f_{REF} \times \left(\frac{N+1}{M+1}\right)$$

Where F<sub>REF</sub> is the frequency of the crystal. The VCO frequency must remain in the range 80–160 MHz. The primary output clock is defined by the formula:

$$f_{OUT} = f_{VCO}/2R$$

| R1 | RO | INPUT/OUTPUT RANGE            |
|----|----|-------------------------------|
| 0  | 0  | Not valid: Defaults to R = 01 |
| 0  | 1  | 40–80 MHz                     |
| 1  | 0  | 20–40 MHz                     |
| 1  | 1  | 10–20 MHz                     |

Note: R implies R1, R0

**Example:** Using a 14.318 MHz crystal for the input frequency.

Desired output frequency = 66 MHz

Set R = 01 (output range 40–80 MHz) Set N = 82 (1010010) and M = 8 (001000), M/S = 1

Then,  $f_{VCO} = 14.318 \times (83/9) = 132.044 \text{ MHz}$  $f_{OUT} = 132.044 \text{ MHz}/2^1 = 66.022 \text{ MHz}$ 

Eight individually deskewed copies of the clock are provided by the PACMan.

The deskew buffers compensate internally for board-level skew caused by the PCB trace length variations and device load variations. This is accomplished by sensing the round trip delay via the return trace, and then delaying or advancing the clock edge so that all 8 output clocks arrive at their loads in phase. Each of the eight clock lines can have any length PCB trace (up to 5nec each way or 1/4th of the output clock period, whichever is smaller) and the device loads can vary from line to line. The PACMan will automatically compensate for these variations, keeping the device load clocks in phase. (Although PACMan will compensate for skew caused by loading, excessive capacitive loading can cause rise/fall time degradation at the load.) Cascading the ML6500 in slave mode, to the master ML6500 should be done using a deskewed output from master to slave. Alternatively, a ML6508 can be cascaded using the reference clock outputs (RCLKH and RCLKL).



Figure 3. ML6500 Clock Generation Block Diagram.

# CLOCK REGENERATION (ML6500 Slave mode) M/S bit = 0

The ML6500 can also function in a clock regeneration mode (SLAVE mode) to assist in building clock trees or to expand the number of de-skewed clock lines. When the ML6500 functions in the slave mode, it has the ability to do clock multiplication or division as well, while maintaining low skew between the input clock and the device loads. It can generate a 2x or 4x or 0.5x frequency multiplication or division from input to output (e.g. 33 MHz input, 66 MHz output or 66 MHz input, 33 MHz output, etc.). It also can generate a 1x frequency output. To operate the ML6500 in the slave mode, set the M/S bit = 0. Then the VCO frequency is defined by:

$$f_{VCO} = f_{REF} \times \left[ \frac{(N+1) \times 2^R}{(M+1)} \right]$$

and the output frequency is still:

$$f_{OUT} = f_{VCO}/2R$$
 (setting R= 00 defaults to R = 01)

The VCO still must remain in the range 80-160 MHz, and the minimum phase detector input frequency is 625 kHz = (80 MHz/128). Thus the product of (N + 1) and  $2^R$  should be limited to 128:

$$(N + 1) \times 2^R \le 128$$

to make sure that the phase detector inputs remain above the minimum frequency.

**Example:** Generating a 2x clock input frequency = 33 MHz Set R = 01 (output range 40 - 80 MHz), N = 5 (0000101), M = 2 (000010), M/S = 0

$$f_{VCO} = f_{REF} \times \left[ \frac{(N+1) \times 2^R}{(M+1)} \right] = 33MHz \times \left[ \frac{6 \times 2^1}{3} \right] = 132MHz$$

$$f_{OUT} = f_{VCO}/2R = 132 \text{ MHz}/21 = 66 \text{ MHz}$$

Example: Generating a 1x clock Input frequency = 66 MHz
Set R = 01 (output range 40, 80 MHz), set M = 0

Set R = 01 (output range 40–80 MHz), set M = 0 (000000), N = 0 (0000000), M/S = 0

$$f_{VCO} = 66MHz \times \left[\frac{1 \times 2^1}{1}\right] = 132MHz$$

$$f_{OUT} = f_{VCO}/2R = 132 \text{ MHz}/21 = 66 \text{ MHz}$$

For doing frequency multiplication and division in slave mode, keep  $M \ge 2$  and  $N \ge 2$  for the lowest skew between input clock and output clock.

#### **ADAPTIVE DESKEW BUFFERS**

Each copy of the primary clock is driven by an adaptive deskew buffer. The deskew buffer compensates for skew time automatically in accordance to the flight time delay it senses on the feedback line.

Figure 4 shows the simplified functional block diagram of the deskew circuit. The phase of the sense signal and the drive signal is presented to a three-input phase comparator and compared with the reference signal. The phase comparator then controls the voltage controlled delay in the output drive line to match the delay of the fixed reference delay line. Therefore, the sum of the delay of the driver circuit, PCB trace delay, rise time delay at the load and the adjustable delay will always equal the fixed maximum delay.

The sense circuit has an internal level detect such that any skew caused by loading is also accounted for. Since the delay of the circuit is matched for the entire loop, the phase of all the drivers are in close alignment at the inputs of the load.



Figure 4. Deskew Circuit Block Diagram.

### LOAD CONDITIONS

The ML6500 has been designed to drive the wide range of load conditions that are encountered in a high frequency system. The eight output clock loads can vary individually within a wide range of trace length, impedance and lumped capacitive load, but each load should remain within the designated range for a generic load, to insure the lowest skew and the best signal integrity. The outgoing and return trace should be matched in length and impedance, and the trace should include a termination at the feedback (FB#) pin. All eight output clock traces are generally the same impedance with the same termination resistor values. The clock skew can be further minimized by providing some first order matching between any two loads that require particularly well matched clocks. For the best matching, use adjacent clock outputs with matched loads.



Termination resistors should have a Thevenin voltage of approximately 3V and a Thevenin resistance equal to the impedance of the PCB trace,  $Z_0$ :

$$R_1 = \frac{5}{3}(Z_0)$$
 then  $R_2 = \frac{3}{2}R_1$  (for  $V_{CC} = 5V$ )

| TRACE<br>IMPEDANCE | RECOMMENDED<br>VALUES |     | MAX. AVG. RI<br>POWER DISSI<br>W/GENERIC | PATION |
|--------------------|-----------------------|-----|------------------------------------------|--------|
| <b>Z</b> 0         | R1                    | R2  | R1                                       | R2     |
| 40Ω                | 68                    | 100 | 160 mW                                   | 100 mW |
| $50\Omega$         | 82                    | 130 | 150 mW                                   | 70 mW  |
| $63\Omega$         | 110                   | 160 | 120 mW                                   | 70 mW  |

#### **CRYSTAL OSCILLATOR AND EXTERNAL CLOCKS**

If the crystal oscillator is used, the crystal should be placed physically as close as possible to the XTAL and AGND2 pins as possible. No other external components are required. The XTAL pin can also be driven by an external clock signal. There is no well-defined phase difference between input and output clocks in MASTER mode. If a well-defined phase difference is required, the ML6500 should be used in SLAVE mode (M/S = 0), and the CLK\_{IN} input used for the external clock (up to 80 MHz).

#### reset AND LOCK

When RESET is de-asserted, the internal programming logic will become active and load in the configuration bits (see Programming the ML6500). Once the configuration is loaded, the PLL will lock onto the reference signal, and then the deskew blocks will adapt to the load conditions. When all eight output clocks are stable and deskewed, LOCK will be asserted. The asserted polarity of lock is high. Thus, LOCK can be used to indicate that the system is ready, or it can be used to drive the RESET input of another PACMan in a clock tree.



RESET may be reasserted at any time to reset the chip operations. Following a RESET assertion of valid pulse width (see Programming Electrical Characteristics), the ML6500 must again be loaded with a configuration, then it will re-lock and reassert lock when all eight clock outputs are stable and deskewed.

## **PROGRAMMING THE ML6500**

The configuration of the ML6500 is programmed by loading 17 bits into the configuration shift register. To load these bits, the user has 3 options: MAIN, AUX or ROM modes. Which mode is used is determined by the logic level on the MDIN pin when  $\overline{\text{RESET}}$  is deasserted. If MDIN is tied high, the ML6500 will assume AUX mode; if its tied low, ROM mode. If MDIN is high-impedance (i.e. tied to the input of an EEPROM), it will assume MAIN mode.

#### 1. MAIN Mode

In this mode, the ML6500 will read the 17 configuration bits from an external serial EEPROM, such as the 93C46, using the industry standard 3-wire serial I/O protocol. The serial EEPROM should be a 1K organized in 64 x 16 bits and the PACMan will read the 17 configuration bits out of the two least significant 16-bit words. To use this mode, simply connect the EEPROM serial data input pin to MD $_{\rm IN}$  (ML6500 pin 19), the EEPROM serial data output pin to MD $_{\rm OUT}$  (ML6500 pin 20), and the EEPROM serial data clock pin to MCLK (ML6500 pin 21). After power up, when RESET is deasserted, the ML6500 will automatically generate the address and clock to read out the 19 configuration bits. Refer MAIN Mode waveform in Figure 5.



MAIN Mode Configuration.

#### 2. AUX Mode

When MD<sub>IN</sub> is tied to VCC, programming the PACMan will occur via the AUX Mode. This mode shifts the 17 configuration bits into the shift register directly from the MD<sub>OUT</sub> pin. The first 17 clock rising edges provided externally on the MCLK pin after  $\overline{\text{RESET}}$  is deasserted will be used to load the shift register data, which should be provided on the MD<sub>OUT</sub> pin. See figure 6.



**AUX Mode Configuration.** 



Figure 6. AUX Mode Waveforms



Figure 5. MAIN Mode Waveforms.



### 3. ROM Mode

When  $MD_{IN}$  is tied to GND, programming the PACMan will occur via the ROM Mode. This mode reads the 17 configuration bits directly from an on chip ROM. The selection of one of the eight preset configuration codes is accomplished by means of the pins ROMMSB, MCLK and  $MD_{OUT}$  as shown in Table 1. In the table Code 1 is for 1X slave configuration, with output clock in the frequency range of 40-80 MHz. Codes 2-7 assume use of a 14.318 MHz crystal in the master mode to generate some of the common clock frequencies. Code 0 is TEST mode for low frequency testing (PLL is bypassed); the output clocks will follow the CLK<sub>IN</sub> input.



**ROM Mode Configuration.** 

**TABLE 1** 

|      | Sele   | Selection Bits |                   |             | Input VCO Output |             |     | Configuration Code |                |    |      |  |  |
|------|--------|----------------|-------------------|-------------|------------------|-------------|-----|--------------------|----------------|----|------|--|--|
| CODE | ROMMSB | MCLK           | MD <sub>OUT</sub> | Freq. (MHz) | Freq. (MHz)      | Freq. (MHz) | M/S | R1, R0             | M <sup>1</sup> | N1 | TEST |  |  |
| 0    | 0      | 0              | 0                 | 0–50        |                  | 0–50        | 0   |                    | _              | _  | 1    |  |  |
| 1    | 0      | 0              | 1                 | 40–80       | 80–160           | 40–80       | 0   | 01                 | 0              | 0  | 0    |  |  |
| 2    | 0      | 1              | 0                 | 14.318      | 131.73           | 32.93       | 1   | 10                 | 4              | 45 | 0    |  |  |
| 3    | 0      | 1              | 1                 | 14.318      | 100.23           | 50.11       | 1   | 01                 | 1              | 13 | 0    |  |  |
| 4    | 1      | 0              | 0                 | 14.318      | 119.91           | 59.96       | 1   | 01                 | 7              | 66 | 0    |  |  |
| 5    | 1      | 0              | 1                 | 14.318      | 131.73           | 65.86       | 1   | 01                 | 4              | 45 | 0    |  |  |
| 6    | 1      | 1              | 0                 | 14.318      | 149.32           | 74.66       | 1   | 01                 | 6              | 72 | 0    |  |  |
| 7    | 1      | 1              | 1                 | 14.318      | 159.88           | 79.94       | 1   | 01                 | 5              | 66 | 0    |  |  |

<sup>&</sup>lt;sup>1</sup>M and N registers are represented in decimal format.

## **REGISTER DEFINITIONS**

| BITS    | REGISTER | SIZE  | FUNCTION                                                                                            |  |
|---------|----------|-------|-----------------------------------------------------------------------------------------------------|--|
| 10 – 16 | Z        | 7 bit | This register is used to define the ratio for the desired frequency of the primary clock.           |  |
| 8 – 9   | R        | 2 bit | This register defines the frequency of the primary clocks, CLK [0-7].                               |  |
| 7       | M/S      | 1 bit | Used to select master/slave operation.                                                              |  |
| 6       | TEST     | 1 bit | If TEST = 1, PLL will be bypassed to allow low frequency testing. Set TEST = 0 for normal operation |  |
| 0 – 5   | М        | 6 bit | This register is used to define the ratio for the desired frequency of the primary clock.           |  |

### ML6500 SHIFT REGISTER CHAIN



## **APPLICATIONS**

#### **ZERO SKEW CLOCK GENERATION**

The most advantageous feature of using PACMan is its ability to deliver multiple copies of the clock to the load with very low skew. Because of its unique ability in deskewing, trace length and load consideration are no longer critical in board design and true "zero" deskew can now be realized.

Because of the unique deskewing scheme, neither the trace length nor the device loads need to be equal. This is true for loads, <20pF. Higher loads can be driven if they are placed close to the clock chip, to guarantee signal integrity.



#### LOW SKEW CLOCK DISTRIBUTION

Clock distribution design is usually not a trivial task, especially when multiple clock chips are needed. By using closely grouped PACMans, 16 or more clock lines can be created with low part-to-part skew. Additional groups of clocks can be clustered and driven from deskewed clock lines, to minimize the number of long-distance clock lines.



### **BOARD TO BOARD SYNCHRONIZATION**

Distribution of the synchronous clock could present significant difficulty at high frequency. With the system clock generated by the ML6500, a zero skew clock delivery to a backplane is now possible. By using the ML6508 slave chip or the ML6500 in slave mode at the receiver end, a near zero delay clock link can be accomplished between the mother board and the satellite boards.

Because the 6500 has frequency doubling capability, a lower frequency signal can be used to route across a back plane.



#### **EXAMPLE CONFIGURATION**

Shown in Figure 7 is an example configuration using the ML6500 (Master) and ML6508 (Slave) in tandem to generate eight 66 MHz clocks and eight 33MHz low-skew clocks. This requires only a single crystal and the termination resistors. Configurations are loaded from the internal ROM. PCB traces 0 to 15 are each  $50\Omega$  impedance and the load capacitances  $C_{L0}$ - $C_{L15}$  are 0 to 20pF each. Outgoing and return trace length for all loads are matched (ie. the load is tapped at the center point of the loop), but no matching is required among separate clock outputs. All traces are shown with a Thevenin termination at the feedback (FB) pin.





Figure 7. Example use of the ML6500 (Master Mode) in tandem with the ML6500 (Slave Mode) to generate multiple frequency clocks. Master mode ML6500 generates seven 66 MHz clocks while the slave mode ML6500 generates eight 33 MHz clocks.

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |  |  |  |  |
|-------------|-------------------|-------------------|--|--|--|--|
| ML6500CQ    | 0°C to 70°C       | 44-pin PLCC (Q44) |  |  |  |  |



# **ML6508**

# Programmable Adaptive Clock Manager (PACMan<sup>TM</sup>)

### GENERAL DESCRIPTION

The ML6508 is a Programmable Adaptive Clock Manager which offers an ideal solution for managing high speed synchronous clock distribution in next generation, high speed personal computer and workstation system designs. It provides eight channels of deskew buffers that adaptively compensate for clock skew using a separate feedback trace. The input clock can be either TTL or PECL, selected by a bit in the control register. Frequency multiplication or division is possible using the M&N divider ratio, within the maximum frequency limit of 80MHz. 0.5X, 1X, 2X and 4X clocks, or any ratio between M and N can be easily realized.

The ML6508 is implemented using a low jitter PLL with on-chip loop filter. The ML6508 deskew buffers adaptively compensate for clock skew on PC boards. An internal skew sense circuit is used to sense the skew caused by the PCB trace and load delays. The sensing is done through a feedback loop from the load and the skew is corrected adaptively via a unique phase control delay circuit to provide low load-to-load skew, at the end of the PCB traces. Additionally, the ML6508 supports PECL reference clock outputs for use in the generation of clock trees with minimal part-to-part skew. The chip configuration can be programmed to generate the desired output frequency using the internal ROM or an external serial EEPROM or a standard two-wire serial microprocessor interface.

## **FEATURES**

- SLAVE mode for clock generation using a clock input as a reference providing low input to output clock phase error.
- Input clocks can be either TTL or PECL with low input to output clock phase error
- 8 independent, automatically deskewed clock outputs with up to 5ns of on-board deskew range (10ns round trip)
- Controlled edge rate TTL-compatible CMOS clock outputs capable of driving 40Ω PCB traces
- 10 to 80MHz Input and output clock frequency range
- Less than 500ps skew between inputs at the device loads; less than 300ps with first-order matching
- Small-swing reference clock outputs for minimizing part-to-part skew
- Frequency multiplication or division
- Lock output indicates PLL and deskew buffer lock
- Test mode operation allows PLL and deskew buffer bypass for board debug
- Supports industry standard processors like Pentium, Mips, SPARC, PowerPC, Alpha, etc.

## SYSTEM BLOCK DIAGRAM



## **BLOCK DIAGRAM**



# **PIN CONNECTION**



# PIN DESCRIPTION

| PIN NUMBER                      | NAME                                     | DESCRIPTION                                                                                                                                                                                                                       |
|---------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32                              | ROMMSB                                   | MSB of the internal ROM address. Tie to GND if not used. See section on Programming the ML6508.                                                                                                                                   |
| 20                              | MDOUT                                    | Programming pin. See section on Programming the ML6508.                                                                                                                                                                           |
| 19                              | $MD_IN$                                  | Programming pin. See section on Programming the ML6508.                                                                                                                                                                           |
| 21                              | MCLK                                     | Programming pin. See section on Programming the ML6508.                                                                                                                                                                           |
| 22                              | RESET                                    | Reset all internal circuits. Asserted polarity is low.                                                                                                                                                                            |
| 23                              | LOCK                                     | Indicates when the PLL and deskew buffers have locked. Asserted polarity is high.                                                                                                                                                 |
| 28<br>29                        | CLK <sub>INH</sub><br>CLK <sub>INL</sub> | Input clock pins. For TTL clock reference use CLK <sub>INH</sub> pin shorted to the CLK <sub>INL</sub> pin. For PECL clock reference drive pins differentially. Input clock type is selected by the CS bit in the shift register. |
| 16, 14, 9, 7,<br>44, 42, 37, 35 | CLK[0-7]                                 | Clock outputs                                                                                                                                                                                                                     |
| 18, 12, 11, 5,<br>2, 40, 39, 33 | FB[0-7]                                  | Clock feedback inputs for the deskew buffers                                                                                                                                                                                      |
| 3,31<br>25                      | AVCC[1-3]                                | Analog circuitry supply pins, separated from noisy digital supply pins to provide isolation. All supplies are nominally +5V.                                                                                                      |
| 4, 30, 24                       | AGND[1-3]                                | Analog circuitry ground pins                                                                                                                                                                                                      |
| 15                              | DVCC01                                   | Digital supply pin for CLK0 and CLK1 output buffers. Nominally +5V.                                                                                                                                                               |
| 8                               | DVCC23                                   | Digital supply pin for CLK2 and CLK3 output buffers. Nominally +5V.                                                                                                                                                               |
| 43                              | DVCC45                                   | Digital supply pin for CLK4 and CLK5 output buffers. Nominally +5V.                                                                                                                                                               |
| 36                              | DVCC67                                   | Digital supply pin for CLK6 and CLK7 output buffers. Nominally +5V.                                                                                                                                                               |
| 17, 13, 10, 6,<br>1, 41, 38, 34 | DGND[0-7]                                | Digital ground pins for CLK [0–7] output buffers. Each clock output buffer has its own ground pin to avoid crosstalk and ground bounce problems.                                                                                  |
| 26<br>27                        | RCLKL<br>RCLKH                           | Differential reference clock output used to minimize part-to-part skew when building clock trees with other PACMan integrated circuits.                                                                                           |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

VCC Supply Voltage Range ...... -0.3V to 6V Input Voltage Range ...... -0.3V to VCC

| Output Current                       |        |
|--------------------------------------|--------|
| CLK[0–7]                             | 70mA   |
| All other outputs                    |        |
| Junction Temperature                 | 150°C  |
| Storage Temperature                  |        |
| Thermal Resistance ( $\theta_{IA}$ ) | 54°C/W |

## **ELECTRICAL CHARACTERISTICS**

The following specifications apply over the recommended operating conditions of VCC =  $5V \pm 5\%$  and ambient temperature between 0°C and 70°C. Loading conditions are specified individually (Note 1)

| SYMBOL           | PARAMETER                                                 | CONDITIONS                                                   | MIN               | TYP | MAX          | UNIT   |
|------------------|-----------------------------------------------------------|--------------------------------------------------------------|-------------------|-----|--------------|--------|
| UPPLY            |                                                           |                                                              |                   |     |              |        |
| IDVCC            | Supply Current for each pair                              | All clock outputs open, f <sub>CLKX</sub> = 0                |                   | 50  |              | μА     |
|                  | of clock outputs                                          | $C_L = 20$ pF, $Z_O = 50\Omega$<br>$f_{OUT} = 80$ MHz        |                   | 50  | 60           | mA     |
| IAVCC1           | Static supply current, AVCC1 pin                          |                                                              |                   | 100 | 120          | mA     |
| IAVCC2           | Static supply current, AVCC2 pin                          |                                                              |                   | 35  | 40           | mA     |
| IAVCC3           | Static supply current, AVCC3 pin                          |                                                              |                   | 1   | 2            | mA     |
| OW FREQ          | UENCY INPUTS AND OUTPUTS (R                               | OMMSB, MD <sub>OUT</sub> , MD <sub>IN</sub> , MCLK, RE       | SET, LOCK)        |     |              |        |
| V <sub>IH</sub>  | High level input voltage                                  |                                                              | DVCC - 0.5        |     |              | V      |
| V <sub>IL</sub>  | Low level input voltage                                   |                                                              |                   |     | DGND + 0.5   | V      |
| V <sub>OH</sub>  | High level output voltage, MCLK and MDIN                  | l <sub>OH</sub> = -100 μA                                    | DVCC - 0.5        |     |              | ٧      |
| V <sub>OL</sub>  | Low level output voltage, MCLK and MDIN                   | I <sub>OL</sub> = +200 μA                                    |                   |     | DGND + 0.5   | V      |
| V <sub>OH</sub>  | High level output voltage, LOCK output                    | $I_{OH} = -100 \mu A$<br>$I_{OH} = -10 \mu A$                | 2.4<br>DVCC – 0.5 |     |              | V<br>V |
| V <sub>OL</sub>  | Low level output voltage, LOCK output                     | I <sub>OL</sub> = +1 mA                                      |                   |     | 0.4          | V      |
| I <sub>IN</sub>  | Static input current                                      |                                                              |                   |     | 10           | μА     |
| C <sub>IN</sub>  | Input capacitance                                         |                                                              |                   | 5   |              | pF     |
| IIGH FREC        | QUENCY INPUTS AND OUTPUTS (                               | CLK <sub>INH</sub> , CLK <sub>INL</sub> , FB[0-7], CLK[0-7]) |                   |     |              |        |
| V <sub>IH</sub>  | High level input voltage                                  | CS = 0 (TTL Input Clock)                                     | 2.0               |     |              | V      |
|                  |                                                           | CS = 1 (PECL Input Clock)                                    | AVCC - 1.165      |     | AVCC - 0.88  | V      |
| V <sub>IL</sub>  | Low level input voltage                                   | CS = 0 (TTL Input Clock)                                     |                   |     | 0.8          | V      |
|                  |                                                           | CS = 1 (PECL Input Clock)                                    | AVCC - 1.810      |     | AVCC - 1.475 | V      |
| V <sub>ICM</sub> | Common mode input voltage range for PECL reference clocks | CS = 1 (PECL Input Clock)                                    | 2.0               |     | AVCC - 0.4   | V      |
| l <sub>IH</sub>  | High level input current                                  | V <sub>IH</sub> = 2.4V                                       |                   |     | 100          | μΑ     |
| I <sub>IL</sub>  | Low level input current                                   | V <sub>IL</sub> = 0.4V                                       | -400              |     |              | μА     |
| V <sub>OH</sub>  | High level output voltage                                 | I <sub>OH</sub> = -60mA                                      | 2.4               |     |              | V      |
| V <sub>OL</sub>  | Low level output                                          | I <sub>OL</sub> = +60mA                                      |                   |     | 0.4          | V      |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL              | PARAMETER                                                                            | CONDITIONS                                                                                                    | MIN           | TYP          | MAX                       | UNIT           |
|---------------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------|--------------|---------------------------|----------------|
| C CHARA             | CTERISTICS rise time, fall time and o                                                | luty cycle are measured for a generic l                                                                       | oad; (see Loa | d Condition  | s section).               |                |
| t <sub>R</sub>      | Rise time, LOAD [0-7] output                                                         | 0.8 → 2.0V                                                                                                    | 150           |              | 1500                      | ps             |
| t <sub>F</sub>      | Fall time, LOAD [0-7] output                                                         | 2.0 → 0.8V                                                                                                    | 150           |              | 1500                      | ps             |
| f <sub>IN</sub>     | Input frequency, CLK <sub>IN</sub> pin                                               |                                                                                                               | 10            | . /          | 80                        | MHz            |
| fout                | Output frequency , CLK [0-7] output                                                  |                                                                                                               | 10            |              | 80                        | MHz            |
| f <sub>VCO</sub>    | PLL VCO operating frequency                                                          |                                                                                                               | 80            |              | 160                       | MHz            |
| DC                  | Output duty cycle                                                                    | Measured at device load, at 1.5V                                                                              | 40            |              | 60                        | %              |
| t <sub>JITTER</sub> | Output jitter                                                                        | Cycle-to cycle                                                                                                |               | 75           |                           | ps             |
|                     |                                                                                      | Peak-to-peak                                                                                                  |               | 150          |                           | ps             |
| t <sub>LOCK</sub>   | PLL and deskew lock time                                                             | After programming is complete                                                                                 |               | . 11         |                           | ms             |
| tskewr              |                                                                                      | ements are made at the load, at 1.5V the load (see Load (                                                     |               |              | d can vary in             | depender<br>ps |
| SKEVVK              | edge skew, all clocks                                                                |                                                                                                               |               |              |                           |                |
| <sup>t</sup> skewf  | Output to output falling edge skew                                                   | Output clock frequency ≥ 50MHz                                                                                |               |              | 1.5                       | ns             |
| t <sub>SKEWIO</sub> | CLK <sub>IN</sub> input to any<br>LOAD [0-7] output                                  | N = M = 0                                                                                                     |               | 600          |                           | ps             |
|                     | Maximum rising edge skew                                                             | $N \ge 2$ , $M \ge 2$                                                                                         |               | 1.25         |                           | ns             |
| trange              | Round trip delay CLKX to FBX pin; output CLK period = t <sub>CLK</sub>               | Output frequency < 50MHz<br>Output frequency ≥ 50MHz                                                          | 0             |              | 10<br>t <sub>CLK</sub> /2 | ns             |
| t <sub>SKEWB</sub>  | Output-to-output rising edge skew, between matched loads                             | Providing first (see LOAD conditions) order matching order matching between outputs                           |               | 250          |                           | ps             |
| PART-TO-F           |                                                                                      | Skew measured at the loads, at 1.5V th clock input pins of another ML6508.                                    | reshold. Refe | erence clock | output pins               | drive          |
| t <sub>PP1</sub>    | Total load-to-load skew between multiple chips interfaced with reference clock pins. | Slave chip CS = 1, CM = 1 and N = 0, M = 0; RCLK outputs to CLK <sub>IN</sub> inputs distance less than 2"    |               |              | 1                         | ns             |
| t <sub>PP2</sub>    | Total load-to-load skew between multiple chips interfaced with reference clock pins. | Slave chip CS = 1, CM = 1 and $N \ge 2$ , $M \ge 2$ ; RCLK outputs to $CLK_{IN}$ inputs distance less than 2" |               |              | 1                         | ns             |
| PROGRAM             | MING TIMING CHARACTERISTICS                                                          |                                                                                                               |               |              |                           |                |
| <sup>t</sup> RESET  | RESET assertion pulse width                                                          |                                                                                                               | 50            |              |                           | ns             |
| t <sub>A1</sub>     | AUX mode MCLK high time                                                              |                                                                                                               | 2000          |              |                           | ns             |
| t <sub>A2</sub>     | AUX mode MCLK low time                                                               |                                                                                                               | 2,000         |              |                           | ns             |
| t <sub>A3</sub>     | AUX mode MD <sub>OUT</sub> data<br>hold time                                         |                                                                                                               | 10            |              |                           | ns             |
| t <sub>A4</sub>     | AUX mode MD <sub>OUT</sub> data                                                      |                                                                                                               | 10            |              |                           | ns             |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL          | PARAMETER                                                          | PARAMETER CONDITIONS |      | TYP | MAX | UNIT |
|-----------------|--------------------------------------------------------------------|----------------------|------|-----|-----|------|
| PROGRAM         | MING TIMING CHARACTERISTICS (Co                                    | ntinued)             |      |     |     |      |
| t <sub>A5</sub> | AUX mode MCLK period                                               |                      | 5000 |     |     | ns   |
| t <sub>M1</sub> | MAIN mode MCLK high time                                           |                      | 900  |     |     | ns   |
| t <sub>M2</sub> | MAIN mode MCLK low time                                            |                      | 900  |     |     | ns   |
| t <sub>M3</sub> | MAIN mode MCLK period                                              |                      | 1800 |     |     | ns   |
| t <sub>M4</sub> | MAIN mode<br>MCLK to MD <sub>OUT</sub> valid<br>(EEPROM read time) |                      |      |     | 900 | ns   |

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.

## ML6508 configured with bit CM = 0:



Note: All skew is measured at the device load input pin, NOT at the ML6508 clock output pin. Skew is always a positive number, regardless of which edge is leading and which is trailing.

# **AC/SKEW CHARACTERISTICS LOAD CONDITIONS**



## **FUNCTIONAL DESCRIPTION**

Micro Linear's ML6508 is the first clock chip to use a feedback mechanism to adaptively (on a real time basis), eliminate clock skew in high speed personal computer and workstation system designs. Figure 1 shows a basic configuration of the ML6508 in a system. The skew problem results due to the delaying of clock signals in the system, as shown in Figure 2. Clock skew results from variation in factors like trace length, PCB trace characteristics, load capacitance, parasitic capacitance, temperature and supply variations, etc. Figure 2 shows a representation of the clock skew problem from a timing perspective. It shows a worst case example where the clock signal is delayed so much that its rising edge completely misses the data it is intended to strobe. Using a clock deskew mechanism, this problem can be eliminated and the strobe with the appropriate setup and hold times with respect to the data bus can be generated.

The ML6508 has eight deskew buffers, each with its own independent feedback and error correction circuit. The deskew buffer eliminates skew by using feedback from a remote chip to measure the clock error and then corrects it by generating the appropriate skew to the clock output to compensate.

Eight individually deskewed copies of the clock are provided by the ML6508.



Figure 1. Basic System Configuration Using the ML6508.

The deskew buffers compensate internally for board-level skew caused by the PCB trace length variations and device load variations. This is accomplished by sensing the round trip delay via the return trace, and then delaying or advancing the clock edge so that all 8 output clocks arrive at their loads in phase. Each of the eight clock lines can have any length PCB trace (up to 5ns each way or 1/4th of the output clock period, whichever is smaller) and the device loads can vary from line to line. The ML6508 will automatically compensate for these variations, keeping the device load clocks in phase. Although ML6508 will compensate for skew caused by loading, excessive capacitive loading can cause rise/fall time degradation at the load. Cascading the ML6500 to the ML6508 should be done using the PECL reference clock outputs, to minimize part-to-part skew.

#### **CLOCK REGENERATION**

The programmable adaptive clock deskew can function in a clock regeneration mode to assist in building clock trees or to expand the number of de-skewed clock lines. In this mode, it has the ability to do clock multiplication or division as well, while maintaining low skew between



Figure 2. The Skew Problem.



Figure 3. ML6508 Clock Generation Block Diagram.

input clock and output clocks. It can thus generate a 2x or 4x or 0.5x frequency multiplication or division from input to output (e.g. 33 MHz input, 66 MHz output or 66 MHz input, 33 MHz output, etc.). It also can generate a 1x frequency output. The VCO frequency is defined by:

$$f_{VCO} = f_{REF} \times \left[ \frac{(N+1) \times 2^R}{(M+1)} \right]$$

and the output frequency is still given by:

 $f_{OUT} = f_{VCO}/2R$  (setting R = 00 defaults to R = 01)

| R1 | RO | INPUT/OUTPUT RANGE            |
|----|----|-------------------------------|
| 0  | 0  | Not valid: Defaults to R = 01 |
| 0  | 1  | 40-80 MHz                     |
| 1  | 0  | 20–40 MHz                     |
| 1  | 1  | 10–20 MHz                     |

Note: R implies R1, R0

The VCO still must remain in the range 80-160 MHz, and the minimum phase detector input frequency is 625kHz = (80 MHz/128). Thus the product of (N + 1) and  $2^R$  should be limited to 128:

$$(N + 1) \times 2^R \le 128$$

to make sure that the phase detector inputs remain above the minimum frequency. **Example:** Generating a 2x clock input frequency = 33 MHzSet R = 01 (output range 40 - 80 MHz), N = 5 (0000101), M = 2 (000010), M/S = 0 (000010)

$$f_{VCO} = f_{REF} \times \left[ \frac{(N+1) \times 2^R}{(M+1)} \right] = 33MHz \times \left[ \frac{6 \times 2^1}{3} \right] = 132MHz$$

$$f_{OUT} = f_{VCO}/2R = 132 \text{ MHz}/21 = 66 \text{ MHz}$$

**Example:** Generating a 1x clock Input frequency = 66 MHzSet R = 01 (output range 40-80 MHz), set M = 0 (000000), N = 0 (0000000), M/S = 0

$$f_{VCO} = 66MHz \times \left[\frac{1 \times 2^1}{1}\right] = 132MHz$$

$$F_{OLIT} = F_{VCO}/2R = 132 \text{ MHz}/2^1 = 66 \text{ MHz}$$

For doing frequency multiplication and division, keep  $M \ge 2$  and  $N \ge 2$  for the lowest skew between input clock and output clock. Several configurations for doing frequency multiplication and division are included in the configurations stored in the on-chip ROM (see PROGRAMMING the ML6508).

#### **ADAPTIVE DESKEW BUFFERS**

Each copy of the clock is driven by an adaptive deskew buffer. The deskew buffer compensates for skew time automatically in accordance to the flight time delay it senses on the feedback line.

Figure 4 shows the simplified functional block diagram of the deskew circuit. The phase of the sense signal and the drive signal is presented to a three-input phase comparator and compared with the reference signal. The phase comparator then controls the voltage controlled delay in the output drive line to match the delay of the fixed reference delay line. Therefore, the sum of the delay of the driver circuit, PCB trace delay, rise time delay at the load and the adjustable delay will always equal the fixed maximum delay.



Figure 4. Deskew Circuit Block Diagram.

The sense circuit has an internal level detect such that any skew caused by loading is also accounted for. Since the delay of the circuit is matched for the entire loop, the phase of all the drivers are in close alignment at the inputs of the load.

#### LOAD CONDITIONS

The ML6508 has been designed to drive the wide range of load conditions that are encountered in a high frequency system. The eight output clock loads can vary individually within a wide range of trace length, impedance and lumped capacitive load, but each load should remain within the designated range for a generic load, to insure the lowest skew and the best signal integrity. The outgoing and return trace should be matched in length and impedance, and the trace should include a termination at the feedback (FB#) pin. All eight output clock traces are generally the same impedance with the same termination resistor values. The clock skew can be further minimized by providing some first order matching between any two loads that require particularly well matched clocks. For best matching use adjacent clock outputs with matched loads.



Termination resistors should have a Thevenin voltage of approximately 3V and a Thevenin resistance equal to the impedance of the PCB trace,  $Z_0$ :

$$R_1 = \frac{5}{3}(Z_0)$$
 then  $R_2 = \frac{3}{2}R_1$  (for  $V_{CC} = 5V$ )

| TRACE<br>IMPEDANCE | RECOMA<br>VAL |     | MAX. AVG. RESISTOR POWER DISSIPATION W/GENERIC LOAD |        |  |  |  |
|--------------------|---------------|-----|-----------------------------------------------------|--------|--|--|--|
| Z0                 | R1            | R2  | R1                                                  | R2     |  |  |  |
| 40Ω                | 68            | 100 | 160 mW                                              | 100 mW |  |  |  |
| $50\Omega$         | 82            | 130 | 150 mW                                              | 70 mW  |  |  |  |
| 63Ω                | 110           | 160 | 120 mW                                              | 70 mW  |  |  |  |

## **EXTERNAL INPUT CLOCKS**

The external input clock to the ML6508 can be either a differential Pseudo-ECL clock or a single-ended TTL clock. This is selected using the CS bit in the serial shift register. For the single-ended TTL clock tie the CLK\_INH and CLK\_INL pins together. The ML6508 ensures that there is a well-defined phase difference between the input and output clocks.

### reset AND LOCK

When RESET is de-asserted, the internal programming logic will become active and load in the configuration bits (see Programming the ML6508). Once the configuration is loaded, the PLL will lock onto the reference signal, and then the deskew blocks will adapt to the load conditions. When all eight output clocks are stable and deskewed, LOCK will be asserted. The asserted polarity of lock is high. Thus, LOCK can be used to indicate that the system is ready, or it can be used to drive the RESET input of another PACMan in a clock tree.



RESET may be reasserted at any time to reset the chip operations. Following a RESET assertion of valid pulse width (see Programming Electrical Characteristics), the ML6508 must again be loaded with a configuration, then it will re-lock and reassert lock when all eight clock outputs are stable and deskewed.

### PROGRAMMING THE ML6508

The configuration of the ML6508 is programmed by loading 18 bits into the configuration shift register. To load these bits, the user has 3 options: MAIN, AUX or ROM modes. Which mode is used is determined by the logic level on the MDIN pin when  $\overline{\text{RESET}}$  is deasserted. If MDIN is tied high, the ML6508 will assume AUX mode; if its tied low, ROM mode. If MDIN is high-impedance (i.e. tied to the input of an EEPROM), it will assume MAIN mode.

### 1. MAIN Mode

In this mode, the ML6508 will read the 18 configuration bits from an external serial EEPROM, such as the 93C46, using the industry standard 3-wire serial I/O protocol. The serial EEPROM should be a 1K organized in 64 x 16 bits and the PACMan will read the 18 configuration bits out of the two least significant 16-bit words. To use this mode, simply connect the EEPROM serial data input pin to MD $_{\rm IN}$  (ML6508 pin 19), the EEPROM serial data output pin to MD $_{\rm OUT}$  (ML6508 pin 20), and the EEPROM serial data clock pin to MCLK (ML6508 pin 21) and CS pin for the EEPROM should be tied to the RESET signal. After power up, when RESET is deasserted, the ML6508 will automatically generate the address and clock to read out the 18 configuration bits. Refer MAIN Mode waveform in Figure 5.



MAIN Mode Configuration.

#### 2. AUX Mode

When  $MD_{IN}$  is tied to VCC, programming the ML6508 will occur via the AUX Mode. This mode shifts the 18 configuration bits into the shift register directly from the  $MD_{OUT}$  pin. The first 18 clock rising edges provided externally on the MCLK pin after RESET is deasserted will be used to load the shift register data, which should be provided on the  $MD_{OUT}$  pin. See figure 6.



**AUX Mode Configuration.** 

### 3. ROM Mode

When  $MD_{IN}$  is tied to GND, programming the ML6508 will occur via the ROM Mode. This mode reads the 18 configuration bits directly from an on chip ROM. The selection of one of the eight preset configuration codes is accomplished by means of the pins ROMMSB, MCLK and  $MD_{OUT}$  as shown in Table 1. The TEST mode configuration (code 7) is enabled when the TEST bit is set. In this mode the PLL is bypassed for low frequency testing. Codes 0-2 are used when the ML6508 clock inputs are driven from another PACMan's reference clock outputs. Code 3 is used when zero phase error is desired between input and load clocks.



**ROM Mode Configuration.** 



Figure 5. MAIN Mode Waveforms.



Figure 6. AUX Mode Waveforms.

# **TABLE 1**

|      |                             | SELI   | SELECTION BITS |                   |               | OUTPUT CONFIGURATION |    |    |        |   | N CODE |      |  |
|------|-----------------------------|--------|----------------|-------------------|---------------|----------------------|----|----|--------|---|--------|------|--|
| CODE | DESCRIPTION                 | ROMMSB | MCLK           | MD <sub>OUT</sub> | FREQ<br>(MHz) | FREQ<br>(MHz)        | CS | СМ | R1, R0 | м | Z      | TEST |  |
| 0    | PECL Input Clock, 1x mode   | 0      | 0              | 0                 | 40-80         | 40-80                | 1  | 1  | 01     | 0 | 0      | 0    |  |
| 1    | PECL Input Clock, 0.5x mode | 0      | 0              | 1                 | 40-80         | 20-40                | 1  | 1  | 10     | 5 | 2      | 0    |  |
| 2    | PECL Input Clock, 2x mode   | 0      | 1              | 0                 | 20-40         | 40-80                | 1  | 1  | 01     | 2 | 5      | 0    |  |
| 3    | PECL Input Clock, 1x mode   | 0      | 1              | 1                 | 40-80         | 40-80                | 1  | 0  | 01     | 0 | 0      | 0    |  |
| 4    | TTL Input Clock, 1x mode    | 1      | 0              | 0                 | 40-80         | 40-80                | 0  | 0  | 01     | 0 | 0      | 0    |  |
| 5    | TTL Input Clock, 0.5x mode  | 1      | 0              | 1                 | 40-80         | 20-40                | 0  | 0  | 10     | 5 | 2      | 0    |  |
| 6    | TTL Input Clock, 2x mode    | 1      | 1              | 0                 | 20-40         | 40-80                | 0  | 0  | 01     | 2 | 5      | 0    |  |
| 7    | TEST mode, TTL Input clock  | 1      | 1              | 1                 | 0-50          | 0-50                 | 0  |    |        |   | _      | 1    |  |

# **REGISTER DEFINITIONS**

| BITS    | REGISTER | SIZE  | FUNCTION                                                                                                                                                                                                                             |
|---------|----------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11 – 17 | N        | 7 bit | This register is used to define the ratio for the desired frequency of the primary clock.                                                                                                                                            |
| 9 – 10  | R        | 2 bit | This register defines the frequency of the primary clocks, CLK [0-7].                                                                                                                                                                |
| 8       | СМ       | 1bit  | Set CM = 1 when the PECL input reference clock is from another 6500/08 reference clock output. Set CM = 0 if the clock reference is TTL or PECL from an external source and minimum phase error between input and output is desired. |
| 7       | CS       | 1 bit | CS = 0 selects TTL input clock, CS = 1, selects PECL input clock.                                                                                                                                                                    |
| 6       | TEST     | 1 bit | When set to 1, the PLL is bypassed for low frequency testing.                                                                                                                                                                        |
| 0 – 5   | М        | 6 bit | This register is used to define the ratio for the desired frequency of the primary clock.                                                                                                                                            |

## **ML6508 SHIFT REGISTER CHAIN**



### APPLICATIONS

#### **'ERO SKEW CLOCK GENERATION**

The most advantageous feature of using PACMan is its ability to deliver multiple copies of the clock to the load with very low skew. Because of its unique ability in deskewing, trace length and load consideration are no onger critical in board design.

Because of the unique deskewing scheme, neither the race length nor the device loads need to be equal. This is rue for loads, <20pF. Higher loads can be driven if they are placed close to the clock chip, to guarantee signal ntegrity.



#### LOW SKEW CLOCK DISTRIBUTION

Clock distribution design is usually not a trivial task, especially when multiple clock chips are needed. By using closely grouped PACMans, 16 or more clock lines can be created with low part-to-part skew. Additional groups of clocks can be clustered and driven from deskewed clock lines, to minimize the number of long-distance clock lines.



#### **BOARD TO BOARD SYNCHRONIZATION**

Distribution of the synchronous clock could present significant difficulty at high frequency. With the system clock generated by the ML6508, a zero skew clock delivery to a backplane is now possible. By using the ML6508 slave chip or the ML6500 in slave mode at the receiver end, a near zero delay clock link can be accomplished between the mother board and the satellite boards.

Because the PACMan has frequency doubling capability, a lower frequency signal can be used to route across a back plane.



#### **EXAMPLE CONFIGURATION**

Shown in Figure 7 is an example configuration using the ML6500 (Master) and ML6508 (Slave) in tandem to generate eight 66 MHz clocks and eight 33MHz low-skew clocks. This requires only a single crystal and the termination resistors. Configurations are loaded from the internal ROM. PCB traces 0 to 15 are each  $50\Omega$  impedance and the load capacitances  $C_{L0}$ - $C_{L15}$  are 0 to 20pF each. Outgoing and return trace length for all loads are matched (ie. the load is tapped at the center point of the loop), but no matching is required among separate clock outputs. All traces are shown with a Thevenin termination at the feedback (FB) pin.





Figure 7. Example use of the ML6500 (Master) in tandem with the ML6508 (Slave) to generate multiple frequency clocks. Master mode ML6500 generates eight 66 MHz clocks while the slave ML6508 generates eight 33 MHz clocks.

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML6508CQ    | 0°C to +70°C      | 44-pin PLCC (Q44) |



# ML6509

# **Active SCSI Terminator**

## **GENERAL DESCRIPTION**

The ML6509 BiCMOS SCSI terminator provides active termination in a SCSI system with single ended drivers and receivers, in full compliance with the SCSI-1, SCSI-2 and SCSI-3 recommendations. It provides a 2.85V reference through an internal 1V dropout linear regulator. Active SCSI termination helps the system designer to effectively control analog transmission line effects like ringing, noise, crosstalk, ground bounce, etc. In addition it provides greater immunity to voltage drops on the TERMPWR line of the SCSI bus. The desired V-I characteristics for signal negation requires that the terminator source 0-24mA while maintaining 2.85V and for signal assertion preferably follow a linear slope of  $110\Omega$ . The ML6509 attempts to provide a V-I characteristic optimized to minimize the transmission line effects during both signal assertion and negation, using a MOSFET based architecture. The desired V-I characteristic is achieved by trimming one resistor in the control block. It provides negative clamping for signal assertion transients and current sink capability, to handle active negation driver overshoots above 2.85V, which is currently accomplished with external components in SCSI subsystems today. It provides a disconnect mode, where the terminator is completely disconnected from the SCSI bus and the output capacitance is < 5pF, typically.

## **FEATURES**

- Fully monolithic IC solution providing active termination for 9 lines of the SCSI bus
- Low dropout voltage (1V) linear regulator, trimmed for accurate termination current, with 300mA current source capability
- Output capacitance typically <5pF
- Disconnect mode logic pin to disconnect terminator from the SCSI bus, <100uA
- Lowpower mode for power conscious, portable system & peripheral applications, using less than 6" cables. (Equivalent to a 1mA current drive with a 2.5kΩ termination)
- Current sinking can sink current >10mA per line to handle active negation driver overshoots above 2.85V
- Negative clamping on all lines to handle signal assertion transients
- Regulator can source 200mA and sink 50mA while maintaining regulation
- Current limit & thermal shutdown protection
- Small and low profile package options; 16-pin SOIC (300 mil), 20-pin TSSOP (1 mil height)

### **BLOCK DIAGRAM**



NCLAMP = Negative Clamp

## **GENERAL DESCRIPTION** (Continued)

One unique feature of the ML6509 is its support for a Low Power mode, for use in Notebook and portable computer applications, where it provides a 1mA (approximately  $2.5 \text{K}\Omega$  termination) for less than 6" cable lengths. This minimizes the battery drain significantly in such systems.

Current limiting and thermal shutdown protection are also provided. The nine line configuration is optimal for wide SCSI's 18, 27, or 45 line termination needs.

## PIN CONFIGURATION





## PIN DESCRIPTION

| NAME      | DESCRIPTION                                                                                                                                                            | NAME                                                             | DESCRIPTION                                                                                                                                                                                               |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TERMPWR   | Termination Power. Should be connected to the SCSI TERMPWR line. A 10µF tantalum local bypass capacitor is recommended per system, as shown in the application diagram | $V_{REF}$                                                        | 2.85V <sub>REF</sub> Output. External decoupling with a 10μF tantalum in parallel with a 0.1μF ceramic capacitor is recommended, as shown in the application diagram.                                     |
| L1        | Signal Termination 1. SCSI bus line 1                                                                                                                                  | DISCNKT                                                          | Disconnect Terminator. Logic input to disconnect the terminator from the bus when the SCSI device no longer needs termination due to not being the last device on the bus or otherwise. Active low input. |
| L2        | Signal Termination 2. SCSI bus line 2                                                                                                                                  |                                                                  |                                                                                                                                                                                                           |
| L3        | Signal Termination 3. SCSI bus line 3                                                                                                                                  |                                                                  |                                                                                                                                                                                                           |
| L4        | Signal Termination 4. SCSI bus line 4                                                                                                                                  |                                                                  |                                                                                                                                                                                                           |
| <b>L5</b> | Signal Termination 5. SCSI bus line 5                                                                                                                                  | <b>LPWR</b>                                                      | Low Power Mode. Logic input to switch                                                                                                                                                                     |
| L6        | Signal Termination 6. SCSI bus line 6                                                                                                                                  |                                                                  | the terminator mode to a $\sim 2.5 k\Omega$ termination, with a 1mA drive capability, meant for power conscious battery applications which use SCSI devices                                               |
| L7        | Signal Termination 7. SCSI bus line 7                                                                                                                                  |                                                                  |                                                                                                                                                                                                           |
| L8        | Signal Termination 8. SCSI bus line 8                                                                                                                                  |                                                                  |                                                                                                                                                                                                           |
| L9        | Signal Termination 9. SCSI bus line 9                                                                                                                                  | supporting cable lengths less than six inches. Active low input. |                                                                                                                                                                                                           |
|           |                                                                                                                                                                        | GND                                                              | Ground. Signal Ground (0V)                                                                                                                                                                                |
|           |                                                                                                                                                                        | HS                                                               | Heat Sink Ground. Should be connected to GND.                                                                                                                                                             |

NOTE: The  $\overline{DISCNKT}$  and  $\overline{LPWR}$  lines have  $200k\Omega$  internal pullup resistors connected to the supply. These pins should be left floating for normal operation and should be connected to ground to enable the function.

## **ABSOLUTE MAXIMUM RATINGS**

## **OPERATING CONDITIONS**

| Signal Line Voltage                  | 0.3 to TERMPWR +0.3V |
|--------------------------------------|----------------------|
| Regulator Output Current             | –100 to 300mA        |
| TERMPWR Voltage                      | 0.3 to 7V            |
| Storage Temperature                  | 65°C to 150°C        |
| Soldering Temperature                | 260°C for 10 sec     |
| Thermal Impedance (θ <sub>IA</sub> ) |                      |
| SOIC                                 | 95°C/W               |
| TSSOP                                | 110°CW               |

| TERMPWR Voltage       | 4V to 5. | 25V |
|-----------------------|----------|-----|
| Operating Temperature | 0°C to 7 | O°C |

## **ELECTRICAL CHARACTERISTICS**

| PARAMETER                                  | CONDITIONS                                                                                                    | MIN                                             | TYP  | MAX  | UNITS |
|--------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------|------|-------|
| UPPLY                                      |                                                                                                               | <del>1</del>                                    |      |      |       |
| TERMPWR Supply Current                     | L1–L9 = open, DISCNKT = open                                                                                  |                                                 | 3.5  | 5    | mA    |
|                                            | L1–L9 = 0.2 V, DISCNKT = open                                                                                 |                                                 | 225  | 250  | mA    |
|                                            | DISCNKT = 0 (active)                                                                                          |                                                 | 70   | 100  | μА    |
| DISCNKT                                    |                                                                                                               |                                                 |      |      |       |
| Input Low Voltage                          | LPWR, DISCNKT                                                                                                 |                                                 |      | 1.0  | V     |
| Input High Voltage                         | IPWR, DISCNKT                                                                                                 | TERMPWR<br>-1.0                                 |      |      | V     |
| DUTPUT                                     |                                                                                                               |                                                 |      |      |       |
| Output High Voltage                        | Measuring each signal line while other eight are high                                                         | eight are high = 0.2V, Measuring each signal 20 |      | 2.9  | V     |
| Maximum Output Current<br>(Normal Mode)    | V <sub>OUT</sub> = 0.2V, Measuring each signal line while the other eight are high                            | 20                                              |      | 24   | mA    |
| Maximum Output Current<br>(Lowpower Mode)  | V <sub>OUT</sub> = 0.2V, <u>FPWR</u> = 0, and<br>measuring each signal line while the<br>other eight are high | 0.8                                             | 1    | 1.2  | mA    |
| Output Clamp Level                         | $I_{OUT} = -30 \text{mA}$                                                                                     | -0.15                                           | 0    | 0.15 | V     |
| Current Sink Capability                    | V <sub>OUT</sub> = 3.2V (per line)                                                                            | 7                                               | 12   |      | mA    |
| Output Capacitance<br>(ML Method)          | L1 thru L9, DISCNKT = 0<br>2Vp.p 100kHz square wave applied<br>biased at 1V D.C.                              |                                                 | 4    | 5    | pF    |
| Output Capacitance<br>(X3T9.2/855D method) | L1 thru L9, DISCNKT = 0<br>0.4Vp.p, 1MHz square wave applied<br>biased at 0.5V D.C.                           |                                                 | 6    | 7    | pF    |
| REGULATOR                                  |                                                                                                               | 1                                               |      |      |       |
| Output Voltage                             | Sourcing 0–200mA                                                                                              | 2.8                                             | 2.85 | 2.9  | V     |
|                                            | Sinking 0–50mA                                                                                                | 2.8                                             | 2.85 | 2.95 | V     |
| Dropout Voltage                            | L1–L9 = 0.2V, V <sub>OUT</sub> = 2.85V                                                                        |                                                 | 1.0  | 1.2  | V     |
| Short Circuit Current                      | Regulator output = 0V                                                                                         |                                                 | 100  |      | mA    |
|                                            | Regulator output = 5V                                                                                         |                                                 | 300  |      | mA    |
| Thermal Shutdown                           |                                                                                                               |                                                 | 170  |      | °C    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.

#### **FUNCTIONAL DESCRIPTION**

The SCSI terminator helps in decreasing the transmission line effects with precise termination. Termination is conventionally provided at the beginning and end of the SCSI bus, however when additional peripherals are added, the termination needs to be disabled from the current device and enabled on the last device on the bus. Existing termination schemes use a SIP (Single-In-Line package) which is plugged into a socket on the PC board of the SCSI peripheral. To remove the termination, the user needs to pull the resistor SIP out of its socket. With the higher levels of system integration, this is no longer a simple task. With the increasing use of higher data rates and cable lengths in SCSI subsystems, the need for active termination is becoming necessary. Active termination also minimizes power dissipation and can be activated or deactivated under software control, thus eliminating the need for end user intervention. The V-I characteristics of popular SCSI termination schemes are shown in Figure 3. Theoretically the desired V-I characteristics are the Boulay type for signal assertion (high to low) and the Ideal type for signal negation. The ML6509 with its MOSFET based nonlinear termination element attempts to provide the most optimum V-I characteristics — optimized for both signal assertion and negation.

The ML6509 provides active termination for nine signal lines, thus accommodating basic SCSI which requires 18 lines to be terminated and wide SCSI which requires 27, 36 or 45 lines to be terminated. The ML6509 integrates an accurate voltage reference (1V dropout voltage) and nine MOSFET based termination lines. A single internal resistor is trimmed to tune the V-I characteristic of the MOSFETs as shown in figure 1. The voltage reference circuit produces a precise 2.85V level and is capable of sourcing at least 24mA into each of the nine terminating lines when low (active). When the signal line is negated (driver turns off), the terminator pulls the signal line to 2.85V (quiescent state). When all signal lines are inactive, the regulator will source about 200mA.

The ML6509 SCSI Terminator provides two control signals, DISCNKT & LPWR which are active low signals and have an internal  $200k\Omega$  pull-up resistor. The DISCNKT input when asserted low, isolates the ML6509 from the signal lines and effectively removes the terminator from the SCSI bus with a disconnect mode current of less than 100µA. The LPWR input, when asserted low, puts the ML6509 in the low power termination mode by providing only a 1mA drive capability with an effective termination impedance of  $2.5k\Omega$ . This is intended for power conscious portable systems and peripheral applications where the cable lengths are small, thus resulting is fast signal transitions and practically no transmission line effects, while consuming minimum power (9mA worst case if all lines were active). At the same time, if this portable system were connected with an external SCSI peripheral, over a long cable, the normal terminator mode could be enabled to ensure compliance with the SCSI standard and maintain data integrity. In addition the ML6509 provides for negative clamping of signal transients and also supports current sink capability in excess of 10mA per signal line to handle active negation driver overshoot above 2.85V, a common occurrence with SCSI transceivers. These functions need to be handled with external components in SCSI subsystems today. Thus the ML6509 helps in eliminating a number of external components.

Disconnect mode capacitance is a very critical parameter in SCSI systems. The ML6509 provides the lowest capacitance contribution of maximum 5pF which is guaranteed by production test.

Figure 2 gives an application diagram showing a typical SCSI bus configuration. To ensure proper operation, the TERMPWR pin must be connected to the SCSI TERMPWR line. Each ML6509 requires parallel 0.1 $\mu$ F and 10 $\mu$ F capacitors connected between V<sub>REF</sub> and GND pins and the TERMPWR line needs a 10 $\mu$ F bypass capacitor per SCSI system.





Figure 1. Trimmed V-I Characteristic of the ML6509



.5

Thus in an 8-bit wide SCSI bus arrangement ("A" cable), two ML6509s would be needed at each end of the SCSI cable in order to terminate the 18 active signal lines. 16-bit wide SCSI would use three ML6509s, while 32-bit wide SCSI bus would require five ML6509s.

In a typical SCSI subsystem, the open collector driver in the SCSI transceiver, when asserted, pulls low and when negated, the termination resistance serves as the pull-up. Shown in figure 2 is a typical cable response to a pulse. The receiving end of the cable will exhibit a single time delay. When negated, the initial step will reach an intermediate level defined as  $V_{\rm STEP}.$  With the higher SCSI data rates, sampling could occur during this step portion. In order to get the most noise margin, the step needs to be as high as possible to prevent false triggering. For this reason the regulator voltage and the resistor defining the MOSFETs characteristic is trimmed to ensure that the  $I_{\rm O}$  is as close as possible to the SCSI max current specification.  $V_{\rm STEP}$  is defined as follows :

$$V_{STEP} = V_{OL} + (I_O \times Z_O)$$

#### where

V<sub>OL</sub> is the Driver output low voltage, I<sub>O</sub> is current from receiving terminator

Z<sub>O</sub> is characteristic impedance of cable.



Figure 3. V-1 Characteristics of Various SCSI Termination Schemes



Figure 2. Application Diagram Showing Typical SCSI Bus Configuration with the ML6509

This is a very important characteristic that the terminator helps overcome by increasing the noise margin and boosting the step as high as possible. This capability for the ML6509 implementation is illustrated in the attached simulation graphs which show the terminator performance under different cable impedance situations and a comparison is shown with the standard Boulay terminator, under identical conditions.



Figure 4. Transient Response (Actual) (Approximately  $110\Omega$ , 10 feet long, ribbon cable stock)



Figure 5. Typical Application Circuit

#### ML6509 SCSI TERMINATOR



#### **BOULAY TERMINATOR**



TIME (SECONDS)

Conditions Low Cable impedance of  $110\Omega$  (worst case)

 $t_D = 10 \text{ns}$ 

 $\bar{10}$  segment distributed L-C, SCSI Bus Model

Driver end of cable not terminated

Figure 6. Signal Assertion/Negation Waveforms (Simulated)

#### ML6509 SCSI TERMINATOR



## **BOULAY TERMINATOR**



Conditions Low Cable impedance of  $55\Omega$  (worst case)

 $t_D = 10ns$ 

10 segment distributed L-C, SCSI Bus Model

Driver end of cable not terminated

Figure 6a. Signal Assertion/Negation Waveforms (Simulated)

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE            |
|-------------|-------------------|--------------------|
| ML6509CS    | 0°C to 70°C       | 16-pin SOIC (S16W) |
| ML6509CT    | 0°C to 70°C       | 20-pin TSSOP (T20) |



## ML6510

# Series Programmable Adaptive Clock Manager (PACMan<sup>TM</sup>)

#### GENERAL DESCRIPTION

The ML6510 (Super PACMan™) is a Programmable Adaptive Clock Manager which offers an ideal solution for managing high speed synchronous clock distribution in next generation, high speed personal computer and workstation system designs. It provides eight channels of deskew buffers that adaptively compensate for clock skew using only a single trace. The input clock can be either TTL or PECL, selected by a bit in the control register. Frequency multiplication or division is possible using the M&N divider ratio, within the maximum frequency limit. 0.5X, 1X, 2X and 4X clocks can be easily realized.

The ML6510 is implemented using a low jitter PLL with on-chip loop filter. The ML6510 deskew buffers adaptively compensate for clock skew on PC boards. An internal skew sense circuit is used to sense the skew caused by the PCB trace and load delays. The sensing is done by detecting a reflection from the load and the skew is corrected adaptively via a unique phase control delay circuit to provide low load-to-load skew, at the end of the PCB traces. Additionally, the ML6510 supports PECL reference clock outputs for use in the generation of clock trees with minimal part-to-part skew. The chip configuration can be programmed to generate the desired output frequency using the internal ROM or an external serial EEPROM or a standard two-wire serial microprocessor interface.

#### **FEATURES**

- Input clocks can be either TTL or PECL with low input to output clock phase error
- 8 independent, automatically deskewed clock outputs with up to 5ns of on-board deskew range (10ns round trip)
- Controlled edge rate TTL-compatible CMOS clock outputs capable of driving 40Ω PCB traces
- 10 to 80MHz (6510-80) or 10 to 130MHz (6510-130) input and output clock frequency range
- Less than 500ps skew between inputs at the device loads
- Small-swing reference clock outputs for minimizing part-to-part skew
- Frequency multiplication or division is possible using the M&N divider ratio
- Lock output indicates PLL and deskew buffer lock
- Test mode operation allows PLL and deskew buffer bypass for board debug
- Supports industry standard processors like Pentium, Mips, SPARC, PowerPC, Alpha, etc.

#### SYSTEM BLOCK DIAGRAM



#### **BLOCK DIAGRAM**



#### PIN CONNECTION



## **PIN DESCRIPTION**

| PIN NUM                 | BER NAME                                 | DESCRIPTION                                                                                                                                                                                                         |
|-------------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32                      | ROMMSB                                   | MSB of the internal ROM address. Tie to GND if not used. See section on Programming the ML6510.                                                                                                                     |
| 20                      | $MD_OUT$                                 | Programming pin. See section on Programming the ML6510.                                                                                                                                                             |
| 19                      | MDIN                                     | Programming pin. See section on Programming the ML6510.                                                                                                                                                             |
| 21                      | MCLK                                     | Programming pin. See section on Programming the ML6510.                                                                                                                                                             |
| 22                      | RESET                                    | Reset all internal circuits. Asserted polarity is low.                                                                                                                                                              |
| 23                      | LOCK                                     | Indicates when the PLL and deskew buffers have locked. Asserted polarity is high.                                                                                                                                   |
| 28<br>29                | CLK <sub>INH</sub><br>CLK <sub>INL</sub> | Input clock pins. For TTL clock reference use $CLK_{INH}$ pin shorted to the $CLK_{INL}$ pin. For PECL clock reference drive pins differentially. Input clock type is selected by the CS bit in the shift register. |
| 16,14,9<br>44, 42, 37   |                                          | Clock outputs                                                                                                                                                                                                       |
| 18,12,11<br>2, 40, 39   |                                          | Clock feedback inputs for the deskew buffers                                                                                                                                                                        |
| 3,31<br>25              | AVCC[1–3]                                | Analog circuitry supply pins, separated from noisy digital supply pins to provide isolation. All supplies are nominally +5V.                                                                                        |
| 4, 30, 2                | 24 AGND[1–3]                             | Analog circuitry ground pins                                                                                                                                                                                        |
| 15                      | DVCC01                                   | Digital supply pin for CLK0 and CLK1 output buffers. Nominally +5V.                                                                                                                                                 |
| 8                       | DVCC23                                   | Digital supply pin for CLK2 and CLK3 output buffers. Nominally +5V.                                                                                                                                                 |
| 43                      | DVCC45                                   | Digital supply pin for CLK4 and CLK5 output buffers. Nominally +5V.                                                                                                                                                 |
| 36                      | DVCC67                                   | Digital supply pin for CLK6 and CLK7 output buffers. Nominally +5V.                                                                                                                                                 |
| 17, 13, 10<br>1, 41, 38 |                                          | Digital ground pins for CLK [0–7] output buffers. Each clock output buffer has its own ground pin to avoid crosstalk and ground bounce problems.                                                                    |
| 26<br>27                | RCLKL<br>RCLKH                           | Differential reference clock output used to minimize part-to-part skew when building clock trees with other PACMan integrated circuits.                                                                             |

## **ABSOLUTE MAXIMUM RATINGS**

| VCC Supply Voltage Range  | 0.3V to VCC | Junction Temperature<br>Storage Temperature<br>Thermal Resistance (θ <sub>JA</sub> ) | 65°C to 150°C |
|---------------------------|-------------|--------------------------------------------------------------------------------------|---------------|
| CLK[0–7]All other outputs | 70mA        |                                                                                      |               |
|                           |             |                                                                                      |               |

## **ELECTRICAL CHARACTERISTICS**

The following specifications apply over the recommended operating conditions of DVCC = AVCC =  $5V \pm 5\%$  and ambient temperature between 0°C and 70°C. Loading conditions are specified individually (Note 1)

| SYMBOL           | PARAMETER                                                 | CONDITIONS                                                   | MIN               | TYP | MAX          | UNIT   |
|------------------|-----------------------------------------------------------|--------------------------------------------------------------|-------------------|-----|--------------|--------|
| SUPPLY           |                                                           |                                                              |                   |     |              |        |
| DVCCXX           | Supply Current for each pair                              | f <sub>CLKX</sub> = 0                                        |                   | 50  |              | μΑ     |
|                  | of clock outputs                                          | $C_L$ = 20pF, $Z_O$ = 50 $\Omega$<br>$f_{OUT}$ = 80MHz       |                   | 40  | 60           | mA     |
| IAVCC1           | Static supply current, AVCC1 pin                          |                                                              |                   | 100 | 120          | mA     |
| IAVCC2           | Static supply current, AVCC2 pin                          |                                                              |                   | 35  | 40           | mΑ     |
| IAVCC3           | Static supply current, AVCC3 pin                          |                                                              |                   | 1   | 2            | mΑ     |
| OW FREQ          | UENCY INPUTS AND OUTPUTS (R                               | ROMMSB, MD <sub>OUT</sub> , MD <sub>IN</sub> , MCLK, RE      | SET, LOCK)        |     |              |        |
| $V_{IH}$         | High level input voltage                                  |                                                              | DVCC - 0.5        |     |              | V      |
| $V_{IL}$         | Low level input voltage                                   |                                                              |                   |     | DGND + 0.5   | V      |
| V <sub>OH</sub>  | High level output voltage,<br>MCLK and MDIN               | I <sub>OH</sub> = -100 μA                                    | DVCC - 0.5        |     |              | ٧      |
| V <sub>OL</sub>  | Low level output voltage,<br>MCLK and MDIN                | I <sub>OL</sub> = +200 μA                                    |                   |     | DGND + 0.5   | V      |
| V <sub>OH</sub>  | High level output voltage,<br>LOCK output                 | $I_{OH} = -100 \mu\text{A}$<br>$I_{OH} = -10 \mu\text{A}$    | 2.4<br>DVCC – 0.5 |     |              | V<br>V |
| V <sub>OL</sub>  | Low level output voltage,<br>LOCK output                  | I <sub>OL</sub> = +1 mA                                      |                   |     | 0.4          | V      |
| I <sub>IN</sub>  | Static input current                                      |                                                              |                   |     | 10           | μΑ     |
| C <sub>IN</sub>  | Input capacitance                                         |                                                              |                   | 5   |              | рF     |
| HIGH FREC        | QUENCY INPUTS AND OUTPUTS (                               | CLK <sub>INH</sub> , CLK <sub>INL</sub> , FB[0-7], CLK[0-7]) |                   |     |              |        |
| V <sub>IH</sub>  | High level input voltage                                  | CS = 0 (TTL Input Clock)                                     | 2.0               |     |              | V      |
|                  |                                                           | CS = 1 (PECL Input Clock)                                    | AVCC - 1.165      |     | AVCC - 0.88  | V      |
| V <sub>IL</sub>  | Low level input voltage                                   | CS = 0 (TTL Input Clock)                                     |                   |     | 0.8          | V      |
|                  |                                                           | CS = 1 (PECL Input Clock)                                    | AVCC - 1.810      |     | AVCC - 1.475 | V      |
| V <sub>ICM</sub> | Common mode input voltage range for PECL reference clocks | CS = 1 (PECL Input Clock)                                    | 2.0               |     | AVCC – 0.4   | V      |
| l <sub>IH</sub>  | High level input current                                  | V <sub>IH</sub> = 2.4V                                       |                   |     | 100          | μА     |
| I <sub>IL</sub>  | Low level input current                                   | V <sub>IL</sub> = 0.4V                                       | -400              |     |              | μΑ     |
| V <sub>OH</sub>  | High level output voltage                                 | I <sub>OH</sub> = -60mA                                      | 2.4               |     |              | V      |
| V <sub>OL</sub>  | Low level output voltage                                  | I <sub>OL</sub> = +60mA                                      |                   |     | 0.4          | V      |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL              | PARAMETER                                                                            | CONDITIONS                                                                                                    | MIN           | TYP          | MAX                       | UNIT     |
|---------------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------|--------------|---------------------------|----------|
| AC CHARA            | CTERISTICS rise time, fall time and                                                  | duty cycle are measured for a generic l                                                                       | oad; (see Loa | d Condition  | s section).               |          |
| t <sub>R</sub>      | Rise time, LOAD [0-7] output                                                         | 0.8 → 2.0V, 80MHz                                                                                             | 150           |              | 1500                      | ps       |
| t <sub>F</sub>      | Fall time, LOAD [0-7] output                                                         | 2.0 → 0.8V, 80MHz                                                                                             | 150           |              | 1500                      | ps       |
| f <sub>IN</sub>     | Input frequency, CLK <sub>IN</sub> pin                                               |                                                                                                               | 10            |              | 80                        | MHz      |
| f <sub>OUT</sub>    | Output frequency , CLK [0-7]                                                         | ML6510-80                                                                                                     | 10            |              | 80                        | MHz      |
|                     | output                                                                               | ML6510-130 (Note 2)                                                                                           | 10            |              | 130                       | MHz      |
| f <sub>VCO</sub>    | PLL VCO operating frequency                                                          |                                                                                                               | 80 160        |              | 160                       | MHz      |
| DC                  | Output duty cycle                                                                    | Measured at device load, at 1.5V                                                                              | 40            | 40 60        |                           |          |
| t <sub>JITTER</sub> | Output jitter                                                                        | Cycle-to-cycle                                                                                                |               | 75           |                           | ps       |
|                     | ·                                                                                    | Peak-to-peak                                                                                                  |               | 150          |                           | ps       |
| t <sub>LOCK</sub>   | PLL and deskew lock time                                                             | After programming is complete                                                                                 | 11            |              |                           |          |
| KEW CHA             |                                                                                      | ents are made at the load, at 1.5V thres<br>range for a generic load (see Load Cor                            |               |              | an vary indep             | endently |
| t <sub>SKEWR</sub>  | Output to output rising edge skew, all clocks                                        |                                                                                                               |               |              | 500                       | ps       |
| t <sub>SKEWF</sub>  | Output to output falling edge skew                                                   | Output clock frequency ≥ 50MHz                                                                                |               |              | 1.5                       | ns       |
| <sup>t</sup> skewio | CLK <sub>IN</sub> input to any<br>LOAD [0-7] output                                  | N = M = 0                                                                                                     |               | 600          |                           | ps       |
|                     | rising edge skew                                                                     | $N \ge 2, M \ge 2$                                                                                            |               | 1.25         | ļ                         | ns       |
| trange              | Round trip delay CLKX to FBX pin; output CLK period = $t_{CLK}$                      | Output frequency < 50MHz Output frequency ≥ 50MHz                                                             | 0             |              | 10<br>t <sub>CLK</sub> /2 | ns       |
| t <sub>SKEWB</sub>  | Output-to-output rising edge skew, between matched loads                             | Providing first (see LOAD conditions) order matching order matching between outputs                           |               | 250          |                           | ps       |
| PART-TO-P           |                                                                                      | ew measured at the loads, at 1.5V three out pins of another ML6510.                                           | shold. Refere | nce clock o  | utput pins dri            | ve clock |
| t <sub>PP1</sub>    | Total load-to-load skew between multiple chips interfaced with reference clock pins. | Slave chip CS = 1, CM = 1 and N = 0, M = 0; RCLK outputs to CLK <sub>IN</sub> inputs distance less than 2"    |               |              | 1                         | ns       |
| t <sub>PP2</sub>    | Total load-to-load skew between multiple chips interfaced with reference clock pins. | Slave chip CS = 1, CM = 1 and $N \ge 2$ , $M \ge 2$ ; RCLK outputs to $CLK_{1N}$ inputs distance less than 2" |               |              | 1                         | ns       |
| ROGRAM              | MING TIMING CHARACTERISTICS                                                          | )                                                                                                             |               |              |                           |          |
| tRESET              | RESET assertion pulse width                                                          |                                                                                                               | 50            |              |                           | ns       |
| t <sub>A1</sub>     | AUX mode MCLK high time                                                              |                                                                                                               | 2000          |              |                           | ns       |
| t <sub>A2</sub>     | AUX mode MCLK low time                                                               |                                                                                                               | 2000          |              |                           | ns       |
| t <sub>A3</sub>     | AUX mode MD <sub>OUT</sub> data<br>hold time                                         |                                                                                                               | 10            |              |                           | ns       |
|                     | ALIV mode MD date                                                                    |                                                                                                               | 10            | <del> </del> | <b>†</b>                  | ns       |
| t <sub>A4</sub>     | AUX mode MD <sub>OUT</sub> data setup time                                           |                                                                                                               | 10            |              |                           | 115      |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL          | PARAMETER                                                          | PARAMETER CONDITIONS MIN |      | TYP | MAX | UNIT |
|-----------------|--------------------------------------------------------------------|--------------------------|------|-----|-----|------|
| PROGRAM         | MING TIMING CHARACTERISTICS                                        | (continued)              |      |     |     |      |
| t <sub>M1</sub> | MAIN mode MCLK high time                                           |                          | 900  |     |     | ns   |
| t <sub>M2</sub> | MAIN mode MCLK low time                                            |                          | 900  |     |     | ns   |
| t <sub>M3</sub> | MAIN mode MCLK period                                              |                          | 1800 |     |     | ns   |
| t <sub>M4</sub> | MAIN mode<br>MCLK to MD <sub>OUT</sub> valid<br>(EEPROM read time) |                          |      |     | 900 | ns   |

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.

Note 2: If ML6510-130 is used in a master-slave mode, the maximum operating frequency is 120MHz.

#### ML6510 configured with bit CM = 0:



Note: All skew is measured at the device load input pin, NOT at the ML6510 clock output pin. Skew is always a positive number, regardless of which edge is leading and which is trailing.

## **AC/SKEW CHARACTERISTICS LOAD CONDITIONS**







#### **FUNCTIONAL DESCRIPTION**

Micro Linear's ML6510 is the first clock chip to use a feedback mechanism to adaptively (on a real time basis), eliminate clock skew in high speed personal computer and workstation system designs. Figure 1 shows a basic configuration of the ML6510 in a system. The skew problem results due to the delaying of clock signals in the system, as shown in Figure 2. Clock skew results from variation in factors like trace length, PCB trace characteristics, load capacitance, parasitic capacitance, temperature and supply variations, etc. Figure 2 shows a representation of the clock skew problem from a timing perspective. It shows a worst case example where the clock signal is delayed so much that its rising edge completely misses the data it is intended to strobe. Using a clock deskew mechanism, this problem can be eliminated and the strobe with the appropriate setup and hold times with respect to the data bus can be generated.

The ML6510 has eight deskew buffers, each with its own independent the reflection and error correction circuit. The deskew buffer eliminates skew by using the reflection from a remote chip to measure the clock error and then corrects it by generating the appropriate skew to the clock output to compensate.

Eight individually deskewed copies of the clock are provided by the ML6510.



Figure 1. Basic System Configuration Using the ML6510.

The deskew buffers compensate internally for board-level skew caused by the PCB trace length variations and device load variations. This is accomplished by sensing the round trip delay via a reflected signal, and then delaying or advancing the clock edge so that all 8 output clocks arrive at their loads in phase. Each of the eight clock lines can have any length PCB trace (up to 5ns each way or 1/4th of the output clock period, whichever is smaller) and the device loads can vary from line to line. The ML6510 will automatically compensate for these variations, keeping the device load clocks in phase. Although ML6510 will compensate for skew caused by loading, excessive capacitive loading can cause rise/fall time degradation at the load. Cascading one ML6510 to another ML6510 should be done using the PECL reference clock outputs, to minimize part-to-part skew.

#### **CLOCK REGENERATION**

The programmable adaptive clock deskew can function in a clock regeneration mode to assist in building clock trees or to expand the number of deskewed clock lines. In this mode, it has the ability to do clock multiplication or division as well, while maintaining low skew between



Figure 2. The Skew Problem.



Figure 3. ML6510 Clock Generation Block Diagram.

input clock and output clocks. It can thus generate a 2x or 4x or 0.5x frequency multiplication or division from input to output (e.g. 33 MHz input, 66 MHz output or 66 MHz input, 33 MHz output, etc.). It also can generate a 1x frequency output. The VCO frequency is defined by:

$$f_{VCO} = f_{REF} \times \left[ \frac{(N+1) \times 2^R}{(M+1)} \right]$$

and the output frequency is still given by:

$$f_{OUT} = f_{VCO}/2R$$

| R1 | RO | INPUT/OUTPUT RANGE |
|----|----|--------------------|
| 0  | 0  | 80-130 MHz         |
| 0  | 1  | 40–80 MHz          |
| 1  | 0  | 20–40 MHz          |
| 1  | 1  | 10–20 MHz          |

Note: R implies R1, R0; for -80 version, Not valid: Defaults to R = 01

The VCO still must remain in the range 80-160 MHz, and the minimum phase detector input frequency is 625kHz = (80 MHz/128). Thus the product of (N + 1) and  $2^R$  should be limited to 128:

$$(N + 1) \times 2^R \le 128$$

to make sure that the phase detector inputs remain above the minimum frequency. **Example:** Generating a 2x clock input frequency = 33 MHz Set R = 01 (output range 40 - 80 MHz), N = 5 (0000101), M = 2 (000010), M/S = 0

$$f_{VCO} = f_{REF} \times \left[ \frac{(N+1) \times 2^R}{(M+1)} \right] = 33MHz \times \left[ \frac{6 \times 2^1}{3} \right] = 132MHz$$

$$f_{OUT} = f_{VCO}/2R = 132 \text{ MHz}/21 = 66 \text{ MHz}$$

Example: Generating a 1x clock Input frequency = 66 MHzSet R = 01 (output range 40–80 MHz), set M = 0 (000000), N = 0 (0000000). M/S = 0

$$f_{VCO} = 66MHz \times \left[\frac{1 \times 2^1}{1}\right] = 132MHz$$

$$f_{OUT} = f_{VCO}/2R = 132 \text{ MHz}/2^1 = 66 \text{ MHz}$$

For doing frequency multiplication and division, keep  $M \ge 2$  and  $N \ge 2$  for the lowest skew between input clock and output clock. Several configurations for doing frequency multiplication and division are included in the 8 configurations stored in the on-chip ROM (see PROGRAMMING the ML6510).

#### **ADAPTIVE DESKEW BUFFERS**

Each copy of the clock is driven by an adaptive deskew buffer. The deskew buffer compensates for skew time automatically in accordance to the flight time delay it senses from the reflection on the transmission line.

Figure 4 shows the simplified functional block diagram of the deskew circuit. The phase of the sense signal and the driver signal is presented to a three-input phase comparator and compared with the reference signal. The phase comparator then controls the voltage controlled delay in the output drive line to match the delay of the fixed reference delay line. Therefore, the sum of the delay of the driver circuit, PCB trace delay, rise time delay at the load and the adjustable delay will always equal the fixed maximum delay.

The sense circuit has an internal level detect such that any skew caused by loading is also accounted for. Since the delay of the circuit is matched for the entire loop, the phase of all the drivers are in close alignment at the inputs of the load.



Figure 4. Deskew Circuit Block Diagram.

#### LOAD CONDITIONS

The ML6510 has been designed to drive the wide range of load conditions that are encountered in a high frequency system. The eight output clock loads can each vary within a range of trace length and lumped capacitive load, and the ML6510 will maintain the low skew characteristics specified in Electrical Characteristics. The clock skew can be further minimized by providing some first-order matching between any two loads that require particularly well-matched clocks.

The ML6510-80 produces a 5V swing at the load and requires a single external termination resistor for each output. The ML6510-130 produces a 3V swing at the load and requires two external termination resistors for each output. The FB input pin is connected to the other side of the termination resistor R1 or R2, with a short connection. Termination resistor valves should be chosen as follows:

$$R1 = Z_0$$
  $R2 = 1.5 \times Z_0$   $R3 = 3 \times Z_0$ 

| TRACE<br>IMPEDANCE | RESISTOR<br>VALUES |    |     |  |  |  |
|--------------------|--------------------|----|-----|--|--|--|
| Z0                 | R1                 | R2 | R3  |  |  |  |
| 40Ω                | 40                 | 60 | 120 |  |  |  |
| 50Ω                | 50                 | 75 | 150 |  |  |  |
| 63Ω                | 63                 | 95 | 189 |  |  |  |





#### **EXTERNAL INPUT CLOCKS**

The external input clock to the ML6510 can be either a differential Pseudo-ECL clock or a single-ended TTL clock. This is selected using the CS bit in the serial shift register. For the single-ended TTL clock tie the CLK<sub>INH</sub> and CLK<sub>INL</sub> pins together. The ML6510 ensures that there is a well-defined phase difference between the input and output clocks.

#### **RESET AND LOCK**

When RESET is de-asserted, the internal programming logic will become active, loading in the configuration bits (see Programming the ML6510). Once the configuration is loaded, the PLL will lock onto the reference signal, and then the deskew blocks will adapt to the load conditions. When all eight output clocks are stable and deskewed, LOCK will be asserted. The asserted polarity of lock is high. Thus, LOCK can be used to indicate that the system is ready, or it can be used to drive the RESET input of another PACMan in a clock tree.



RESET may be reasserted at any time to reset the chip operations. Following a RESET assertion of valid pulse width (see Programming Electrical Characteristics), the ML6510 must again be loaded with a configuration, then it will re-lock and reassert lock when all eight clock outputs are stable and deskewed.

#### **PROGRAMMING THE ML6510**

The configuration of the ML6510 is programmed by loading 18 (ML6510-80) or 19 (ML6510-130) bits into the configuration shift register. To load these bits, the user has 3 options: MAIN, AUX or ROM modes. Which mode is used is determined by the logic level on the  $\overline{\text{MD}_{IN}}$  pin when  $\overline{\text{RESET}}$  is deasserted. If MD $_{IN}$  is tied high, the ML6510 will assume AUX mode; if its tied low, ROM mode. If MD $_{IN}$  is high-impedance (i.e. tied to the input of an EEPROM), it will assume MAIN mode.

#### 1. MAIN Mode

In this mode, the ML6510 will read the configuration bits from an external serial EEPROM, such as the 93C46, using the industry standard 3-wire serial I/O protocol. The serial EEPROM should be a 1K organized in 64 x 16 bits and the PACMan will read the configuration bits out of the two least significant 16-bit words. To use this mode, simply connect the EEPROM serial data input pin to MDIN (ML6510 pin 19), the EEPROM serial data output pin to MDOUT (ML6510 pin 20), and the EEPROM serial data clock pin to MCLK (ML6510 pin 21) and CS pin for the EEPROM should be tied to the RESET signal. After power up, when RESET is deasserted, the ML6510 will automatically generate the address and clock to read out the configuration bits. Refer MAIN Mode waveform in Figure 5.



#### 2. AUX Mode

When MD<sub>IN</sub> is tied to VCC, programming the ML6510 will occur via the AUX Mode. This mode shifts the configuration bits into the shift register directly from the MD<sub>OUT</sub> pin. The first 18 (ML6510-80) or 19 (ML6510-130) clock rising edges provided externally on the MCLK pin after RESET is deasserted will be used to load the shift register data, which should be provided on the MD<sub>OUT</sub> pin. See figure 6.



**AUX Mode Configuration.** 

#### 3. ROM Mode

When MD<sub>IN</sub> is tied to GND, programming the ML6510 will occur via the ROM Mode. This mode reads the configuration bits directly from an on chip ROM. The selection of one of the eight preset configuration codes is accomplished by means of the pins ROMMSB, MCLK and MD<sub>OUT</sub> as shown in Tables 1 and 2. The TEST mode configuration (code 7) is enabled when the TEST bit is set. In this mode the PLL is bypassed for low frequency testing. Codes 0-2 are used when the ML6510 clock inputs are driven from another PACMan's reference clock outputs. Code 3 is used when zero phase error is desired between input and load clocks.

(3 bits for ML6510-130)



Figure 5. MAIN Mode Waveforms.

Micro Linear

## **TABLE 1: ML6510-80 ROM CODES**

|      | SELECTION BITS              |        |      |                   | INPUT         | OUTPUT        | CONFIGURATION CODE |    |        |   |   |      |
|------|-----------------------------|--------|------|-------------------|---------------|---------------|--------------------|----|--------|---|---|------|
| CODE | DESCRIPTION                 | ROMMSB | MCLK | MD <sub>OUT</sub> | FREQ<br>(MHz) | FREQ<br>(MHz) | cs                 | СМ | R1, R0 | м | Z | TEST |
| 0    | PECL Input Clock, 1x mode   | 0      | 0    | 0                 | 40-80         | 40-80         | 1                  | 1  | 01     | 0 | 0 | 0    |
| 1    | PECL Input Clock, 0.5x mode | 0      | 0    | 1                 | 40-80         | 20-40         | 1                  | 1  | 10     | 5 | 2 | 0    |
| 2    | PECL Input Clock, 2x mode   | 0      | 1    | 0                 | 20-40         | 40-80         | 1                  | 1  | 01     | 2 | 5 | 0    |
| 3    | PECL Input Clock, 1x mode   | 0      | 1    | 1                 | 40-80         | 40-80         | 1                  | 0  | 01     | 0 | 0 | 0    |
| 4    | TTL Input Clock, 1x mode    | 1      | 0    | 0                 | 40-80         | 40-80         | 0                  | 0  | 01     | 0 | 0 | 0    |
| 5    | TTL Input Clock, 0.5x mode  | 1      | 0    | 1                 | 40-80         | 20-40         | 0                  | 0  | 10     | 5 | 2 | 0    |
| 6    | TTL Input Clock, 2x mode    | 1      | 1    | 0                 | 20-40         | 40-80         | 0                  | 0  | 01     | 2 | 5 | 0    |
| 7    | TEST mode, TTL Input clock  | 1      | 1    | 1                 | 0-50          | 0-50          | 0                  |    |        |   | _ | 1    |

## **TABLE 2: ML6510-130 ROM CODES**

|      |                             | SELECTION BITS |      | INPUT             | CONFIGURATION CODE |               |     |    |        |     |   |      |      |
|------|-----------------------------|----------------|------|-------------------|--------------------|---------------|-----|----|--------|-----|---|------|------|
| CODE | DESCRIPTION                 | ROMMSB         | MCLK | MD <sub>OUT</sub> | FREQ<br>(MHz)      | FREQ<br>(MHz) | cs  | СМ | R1, R0 | М   | 2 | DDSK | TEST |
| 0    | PECL Input Clock, 1x mode   | 0              | 0    | 0                 | 80-130             | 80-130        | 1   | 1  | 00     | 0   | 0 | 0    | 0    |
| 1    | PECL Input Clock, 0.5x mode | 0              | 0    | 1                 | 80-160             | 40-80         | . 1 | 1  | 01     | 5   | 2 | 0    | 0    |
| 2    | PECL Input Clock, 2x mode   | 0              | 1    | 0                 | 40-65              | 80-130        | 1   | 1  | -00    | 2   | 5 | 0    | 0    |
| 3    | PECL Input Clock, 1x mode   | 0              | 1    | 1                 | 80-130             | 80-130        | 1   | 0  | 00     | . 0 | 0 | 0    | 0    |
| 4    | TTL Input Clock, 1x mode    | 1              | 0    | 0                 | 80-130             | 80-130        | 0   | 0  | 00     | 0   | 0 | 0    | 0    |
| 5    | TTL Input Clock, 0.5x mode  | 1              | 0    | 1                 | 80-130             | 40-65         | 0   | 0  | 01     | 5   | 2 | 0    | 0    |
| 6    | TTL Input Clock, 2x mode    | 1              | 1    | 0                 | 40-65              | 80-130        | 0   | 0  | 00     | 2   | 5 | 0    | 0    |
| 7    | TEST mode, TTL Input clock  | 1              | 1    | 1                 | 0-50               | 0-50          | 0   | _  | _      | _   | _ |      | 1    |



Figure 6. AUX Mode Waveform.

## **REGISTER DEFINITIONS**

| REGISTER | SIZE  | FUNCTION                                                                                                                                                                                                                                                                        |
|----------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| , N      | 7 bit | This register is used to define the ratio for the desired frequency of the primary clock.                                                                                                                                                                                       |
| R        | 2 bit | This register defines the frequency of the primary clocks, CLK [0-7].                                                                                                                                                                                                           |
| СМ       | 1 bit | Set CM = 1 when the PECL input reference clock is from another 6510 reference clock output. Set CM = 0 if the clock reference is TTL or PECL from an external source and minimum phase error between input and output is desired.                                               |
| CS       | 1 bit | CS = 0 selects TTL input clock, CS = 1 selects PECL input clock.                                                                                                                                                                                                                |
| TEST     | 1 bit | When set to 1, the PLL is bypassed for low frequency testing.                                                                                                                                                                                                                   |
| М        | 6 bit | This register is used to define the ratio for the desired frequency of the primary clock.                                                                                                                                                                                       |
| DDSK     | 1 bit | When DDSK is set to 1, deskew is disabled. The chip will provide low skew clocks at the chip output pins, but trace length variations will not be compensated. When DDSK is set to 0, normal deskew will provide low skew clocks at the loads. This bit is only for ML6510-130. |

#### ML6510-80 SHIFT REGISTER CHAIN



#### **ML6510-130 SHIFT REGISTER CHAIN**



#### **APPLICATIONS**

#### **ZERO SKEW CLOCK GENERATION**

The most advantageous feature of using PACMan is its ability to deliver multiple copies of the clock to the load with very low skew. Because of its unique ability in deskewing, trace length and load consideration are no longer critical in board design.

Because of the unique deskewing scheme, neither the trace length nor the device loads need to be equal. This is true for loads, <20pF. Higher loads can be driven if they are placed close to the clock chip, to guarantee signal integrity.



#### LOW SKEW CLOCK DISTRIBUTION

Clock distribution design is usually not a trivial task, especially when multiple clock chips are needed. By using closely grouped PACMans, 16 or more clock lines can be created with low part-to-part skew. Additional groups of clocks can be clustered and driven from deskewed clock lines, to minimize the number of long-distance clock lines.



#### BOARD TO BOARD SYNCHRONIZATION

Distribution of the synchronous clock could present significant difficulty at high frequency. With the system clock generated by the ML6510, a zero skew clock delivery to a backplane is now possible. By using the ML6510 slave chip or the ML6510 in slave mode at the receiver end, a near zero delay clock link can be accomplished between the mother board and the satellite boards.

Because the PACMan has frequency doubling capability, a lower frequency signal can be used to route across a back plane.



#### **EXAMPLE CONFIGURATION**

Shown in Figure 7 is an example configuration using two ML6510-80 chips in tandem to generate eight 66 MHz clocks and eight 33MHz low-skew clocks from a 66MHz input reference. This requires only the termination resistors. Configurations are loaded from the internal ROM. PCB traces 0 to 15 are each  $50\Omega$  impedance and the load capacitances  $C_{L0}$ - $C_{L15}$  are 0 to 20pF each. No trace length matching is required among separate clock outputs. All traces are shown with a series termination at the output. If ML6510-130's are used in a master slave mode the maximum operating frequency will be 120MHz.





Figure 7. Example use of two ML6510-80 to generate multiple frequency clocks. First ML6510-80 generates eight 66MHz clocks while second ML6510-80 takes 66MHz small-swing reference from the first chip and generates eight 33MHz clocks.

## **ORDERING INFORMATION**

| PART NUMBER  | TEMPERATURE RANGE | PACKAGE           |
|--------------|-------------------|-------------------|
| ML6510CQ-80  | 0°C to 70°C       | 44-pin PLCC (Q44) |
| ML6510CQ-130 | 0°C to 70°C       | 44-pin PLCC (Q44) |



## 18 Line Hot-Insertable Active SCSI Terminator

#### GENERAL DESCRIPTION

The ML6518 BiCMOS 18 line SCSI terminator provides active termination in SCSI systems using single-ended drivers and receivers. Active SCSI termination helps to effectively control analog transmission line effects such as ringing, noise, crosstalk, and ground bounce. In addition, the ML6518 provides support for hot insertability on the SCSI bus.

The ML6518 provides a V-I characteristic optimized to minimize transmission line effects during both signal negation and assertion using a MOSFET-based architecture. The desired V-I characteristic is achieved by trimming one resistor in the control block. Internal clamping controls signal assertion transients and provides current sink capability to handle active negation driver overshoots above 2.85V. It provides a 2.85V reference through an internal low dropout (1V) linear regulator.

The ML6518 also provides a disconnect function which effectively removes the terminator from the SCSI bus. The disconnect mode capacitance is typically less than 5pF per line. Current limiting and thermal shutdown protection are also included.

#### **FEATURES**

- Fully monolithic IC solution providing active termination for 18 lines of the SCSI bus
- Provides onboard support for hot-insertability on the SCSI bus
- Low dropout voltage (1V) linear regulator, trimmed for accurate termination current
- Low disconnect capacitance (typically < 5pF)
- Logic pin with active pull-up to disconnect terminator from the SCSI bus
- Current sinking capability in excess of 8.3mA per line to handle active negation driver overshoots above 2.85V
- Negative clamping on all lines to handle signal assertion transients
- Regulator can source 400mA and sink 150mA while maintaining regulation
- Current limit and thermal shutdown protection

#### **BLOCK DIAGRAM**



NCLAMP = Negative Clamp

Circuit design patent pending.



## **PIN CONFIGURATIONS**

ML6518 28-Pin SOIC (S28)



ML6518 32-Pin TQFP (H32)



## PIN DESCRIPTION

|                 |              | KIP HON |                                                                                                                               |              |              |                  |                                                                                                                                                                       |
|-----------------|--------------|---------|-------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TQFP<br>PIN#    | SOIC<br>PIN# | NAME    | FUNCTION                                                                                                                      | TQFP<br>PIN# | SOIC<br>PIN# | NAME             | FUNCTION                                                                                                                                                              |
| 1 .             | 25           | L1      | Signal termination for SCSI bus line 1                                                                                        | 16           | 11           | L10              | Signal termination for SCSI bus line 10                                                                                                                               |
| 2               | 26           | L2      | Signal termination for SCSI bus line 2                                                                                        | 17           | 12           | L11              | Signal termination for SCSI bus line 11                                                                                                                               |
| 3               | 27           | L3      | Signal termination for SCSI bus line 3                                                                                        | 18           | 13           | L12              | Signal termination for SCSI bus line 12                                                                                                                               |
| 4               | 28           | L4      | Signal termination for SCSI bus line 4                                                                                        | 19           | 14           | L13              | Signal termination for SCSI bus line 13                                                                                                                               |
| 5               | 1            | L5      | Signal termination for SCSI bus line 5                                                                                        | 20           | 15           | L14              | Signal termination for SCSI bus line 14                                                                                                                               |
| 6               | 2            | L6      | Signal termination for SCSI bus line 6                                                                                        | 21           | 16           | L15              | Signal termination for SCSI bus line 15                                                                                                                               |
| 7               | 3            | L7      | Signal termination for SCSI bus line 7                                                                                        | 22           | 17           | L16              | Signal termination for SCSI bus line 16                                                                                                                               |
| 8               | 4            | L8      | Signal termination for SCSI bus line 8                                                                                        | 23           | 18           | L17              | Signal termination for SCSI bus line 17                                                                                                                               |
| 9               | 6            | L9      | Signal termination for SCSI bus line 9                                                                                        | 24           | 19           | L18              | Signal termination for SCSI bus line 18                                                                                                                               |
| 11–14,<br>27–30 | 7, 22,<br>23 |         | Ground                                                                                                                        | 25, 26       | 20, 21       | TERMPWR          | Power should be connected to the SCSI TERMPWR line.                                                                                                                   |
| 15              | 8            | DISCNKT | Terminator disconnect. Logic input to disconnect the terminator from the bus when the SCSI device no longer                   |              |              |                  | A 22µF tantalum bypass capacitor is recommended as shown in the application diagram                                                                                   |
|                 |              |         | needs termination. DISCNKT has a $200k\Omega$ internal pull-up resistor connected to TERMPWR for use with a mechanical switch | 31, 32       | 24           | V <sub>REF</sub> | 2.85V V <sub>REF</sub> output. External decoupling with a 10μF tantalum in parallel with a 0.1μF ceramic capacitor is recommended as shown in the application diagram |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Signal Line Voltage GND - 0.3V to TERM | MPWR + 0.3V |
|----------------------------------------|-------------|
| Regulator Output Current               | ±500mA      |
| TERMPWR Voltage                        | 0.3 to 7V   |
| Junction Temperature                   |             |

| Storage Temperature Range             | 65°C to 150°C |
|---------------------------------------|---------------|
| Lead Temperature (Soldering 10 sec).  | +260°C        |
| Thermal Resistance (θ <sub>IA</sub> ) |               |
| SOIC Package                          | 75°C/W        |
| TQFP Package                          | 65°C/W        |

## **OPERATING CONDITIONS**

| Temperature Range     | . 0°C to 70°C |
|-----------------------|---------------|
| TERMPWR Voltage Range | 1.0V to 5.25V |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, TERMPWR = 4V to 5.25V, T<sub>A</sub> = Operating Temperature Range (Note 1)

| PARAMETER                                   | CONDITIONS                                                                                           | MIN             | TYP  | MAX | UNITS |
|---------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------|------|-----|-------|
| Supply                                      |                                                                                                      |                 |      |     |       |
| TERMPWR Supply Current                      | L1-L18 open, DISCNKT open                                                                            |                 | 5    | 7   | mA    |
|                                             | L1-L18 = 0.2V, DISCNKT open                                                                          |                 | 450  | 500 | mA    |
| Disconnect Mode Current                     | DISCNKT = 0V                                                                                         |                 | 75   | 100 | μА    |
| DISCNKT                                     |                                                                                                      | <u>'</u>        |      |     | 1     |
| Input Low Voltage                           |                                                                                                      |                 |      | 1.0 | V     |
| Input High Voltage                          |                                                                                                      | TERMPWR<br>-1.0 |      |     | V     |
| Output                                      |                                                                                                      |                 |      | -   |       |
| Output High Voltage                         | Each line measured with other 17 lines high                                                          | 2.8             | 2.85 | 2.9 | V     |
| Output Current (Normal Mode)                | V <sub>OUT</sub> = 0.2V, each line measured with other 17 lines high                                 | 20              |      | 24  | mA    |
| Hot Insertion Peak Current                  | TERMPWR = 0V, $V_{REF} = 0V$ ,<br>Any or all signal lines = 2.85V                                    |                 | 1    | 2   | μА    |
| Output Clamp Voltage                        | I <sub>OUT</sub> = -30mA                                                                             | -150            |      | 150 | mV    |
| Sinking Current (per line)                  | V <sub>OUT</sub> = 3.3V                                                                              | 10              | 12   |     | mA    |
| Output Capacitance<br>(Micro Linear method) | DISCNKT = 0V, 2V <sub>P-P</sub> 100kHz square<br>wave biased at 1V applied to the<br>output          |                 | 4    | 5   | pF    |
| Output Capacitance<br>(X3T9.2/855D method)  | $\overline{DISCNKT}$ = 0V, 0.4V <sub>P-P</sub> 1MHz square wave biased at 0.5V applied to the output |                 | 6    | 7   | pF    |
| Regulator                                   |                                                                                                      |                 |      |     |       |
| Output Voltage                              | Sourcing 0-400mA                                                                                     | 2.8             | 2.85 | 2.9 | V     |
|                                             | Sinking 0-150mA                                                                                      | 2.8             | 2.85 | 2.9 | V     |
| Sinking Current                             | V <sub>LINE</sub> = 3.5                                                                              | 240             | 300  |     | mA    |
| Short Circuit Current                       | V <sub>REF</sub> = 0V                                                                                |                 | 300  |     | mA    |
|                                             | V <sub>REF</sub> = 5V                                                                                | -               | 600  |     | mA    |
| Dropout Voltage                             | L1-L18 = 0.2V                                                                                        |                 | 1.0  | 1.2 | V     |
| Thermal Shutdown                            |                                                                                                      |                 | 170  |     | °C    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.

#### **FUNCTIONAL DESCRIPTION**

SCSI terminators are used to decrease the transmission line effects of SCSI cable. Termination must be provided at the beginning and end of the SCSI bus to ensure that data errors due to reflections on the bus are eliminated. With the increasing use of higher data rates and cable lengths in SCSI subsystems, active termination has become necessary. Active termination also minimizes power dissipation and can be activated or deactivated under software control, thus eliminating the need for end user intervention. The V-I characteristics of popular SCSI termination schemes are shown in Figure 1. Theoretically, the desired V-I characteristics are the Boulay type for signal assertion (high to low) and the ideal type for signal negation (low to high). The ML6518 with its MOSFETbased nonlinear termination element provides the most optimum V-I characteristics for both signal assertion and negation.

The ML6518 provides active termination for 18 signal lines, thus accommodating basic SCSI which requires 18 lines to be terminated. When used with the ML6599, wide SCSI, which requires 27, 36 or 45 lines to be terminated, can also be accommodated. The ML6518 integrates an accurate voltage reference (1V dropout voltage) and 18 MOSFET-based termination lines. A single internal resistor is trimmed to tune the V-I characteristic of the MOSFETs. The voltage reference circuit produces a precise 2.85V level and is capable of sourcing 24mA into each of the nine terminating lines when low (active). When the signal line is negated (driver turns off), the terminator pulls the signal line back to 2.85V. The regulator will source 400mA and sink 150mA while maintaining regulation of 2.85V.

The ML6518 SCSI terminator provides an active low control signal ( $\overline{D}$ ISCNKT) which has an internal 200k $\Omega$  pull-up resistor. The  $\overline{D}$ ISCNKT input isolates the ML6518 from the signal lines and effectively removes the terminator from the SCSI bus with a disconnect mode current of less than 100 $\mu$ A when pulled low. In addition, the ML6518 provides for negative clamping of signal transients and also supports current sink capability in excess of 8.3mA per signal line to handle active negation driver overshoot above 2.85V, a common occurrence with SCSI transceivers.

Disconnect mode capacitance is a very critical parameter in SCSI systems. The ML6518 provides a capacitance contribution of only 5pF.

#### HOT INSERTABILITY

"Hot" insertion of a SCSI device refers to the act of plugging a SCSI device which is initially unpowered into a powered SCSI bus. The SCSI device subsequently draws power from the TERMPWR line during its startup routine and thereafter. "Hot" removal refers to the act of removing a powered SCSI device from a powered SCSI bus. A device which performs both tasks with no physical damage to itself or other devices on the bus, nor which alters the existing state of the bus by drawing excessive currents, is termed "hot-swappable."

The ML6518 hot-insertable SCSI terminator typically draws  $1\mu A$  from any given output line (L1–L18) during a hot insertion/removal procedure, thereby protecting itself and preserving the state of the bus. The low insertion current is achieved by effectively shorting the gate to drain of the output PMOS device until the 2.85V reference (V<sub>REF</sub>) has powered up. A second PMOS in series with a Schottky diode is used as the shorting bypass device. After V<sub>REF</sub> reaches a sufficient level, the bypass device is turned off and the part operates normally.



Figure 1. V-1 Characteristics of Various SCSI Termination Schemes

As outlined in Annex G of the ANSI SCSI-3 Parallel Interface Specification (X3T9.2/855D), "The SCSI bus termination shall be external to the device being inserted or removed." In other words, any terminator connected to a device being hot inserted/removed should be inactive (accomplished by grounding the DISCNKT pin in the case of the ML6518). If the terminator being inserted/removed were in the active state, at some point in time the bus would be terminated by either 1 or 3 terminators. In either case, data integrity on the bus will be compromised.

Figure 2 gives an application diagram showing a typical SCSI bus configuration. To ensure proper operation, the TERMPWR pin must be connected to the SCSI TERMPOWER line. Each ML6518 requires parallel 0.1µF and  $10\mu F$  capacitors connected between the  $V_{REF}$  and GND pins and the TERMPOWER line needs a  $10\mu F$  bypass capacitor at one node in the system.

In an 8-bit wide SCSI bus arrangement ("A" Cable), a single ML6518 would be needed at each end of the SCSI cable in order to terminate the 18 active signal lines. 16-bit wide SCSI would use one ML6518 and one ML6599, while 32-bit wide SCSI bus would require two ML6518s and one ML6599.

In a typical SCSI subsystem, the open collector driver in the SCSI transceiver pulls low when asserted. The termination resistance serves as the pull-up when negated. Figure 2 also shows a typical cable response to a pulse. The receiving end of the cable will exhibit a single time delay. When negated, the initial step will reach an intermediate level ( $V_{\rm STEP}$ ). With higher SCSI data rates, sampling could occur during this step portion. In order to get the most noise margin, the step needs to be as high as possible to prevent false triggering. For this reason the regulator voltage and the resistor defining the MOSFET characteristic are trimmed to ensure that the  $I_{\rm O}$  is as close as possible to the SCSI maximum current specification.  $V_{\rm STEP}$  is defined as:

$$V_{STEP} = V_{OL} + (I_O \times Z_O)$$

where  $V_{OL}$  is the driver output low voltage,  $I_O$  is the current from the receiving terminator, and  $Z_O$  is the characteristic impedance of the cable.

This is a very important characteristic that the terminator helps to overcome by increasing the noise margin and boosting the step as high as possible.



Figure 2. Application Diagram Showing Typical SCSI Bus Configuration with the ML6518

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML6518CH    | 0°C to 70°C       | 32-pin TQFP (H32) |
| ML6518CS    | 0°C to 70°C       | 28-pin SOIC (S28) |



# ML65244/ML65L244

# **High Speed Dual Quad Buffer/Line Drivers**

#### GENERAL DESCRIPTION

The ML65244 and ML65L244 are non-inverting dual quad buffer/line drivers. The high operating frequency (50MHz driving a 50pF load) and low propagation delay (ML65244 – 1.7ns, ML65L244 – 2ns) make them ideal for very high speed applications such as processor bus buffering and cache and main memory control.

These buffers use a unique analog implementation to eliminate the delays inherent in traditional digital designs. Schottky clamps reduce under and overshoot, and special output driver circuits limit ground bounce. The ML65244 and ML65L244 conform to the pinout and functionality of the industry standard FCT244 and are intended for applications where propagation delay is critical to the system design.

Note: This part was previously numbered ML6582.

### **FEATURES**

- Low propagation delay 1.7ns ML65244 2.0ns ML65L244
- Fast Dual 4-bit TTL level buffer/line driver with tri-state capability on the output (two 4-bit sections)
- TTL compatible input and output levels
- Schottky diode clamps on all inputs to handle undershoot and overshoot
- Onboard schottky diodes minimize noise
- Reduced output swing of 0 4.1 volts
- Ground bounce controlled outputs, typically less than 400mV
- Industry standard FCT244 type pinout
- Applications include high speed cache memory, main memory, processor bus buffering, and graphics cards

#### **BLOCK DIAGRAM**



## **PIN CONFIGURATION**

#### 20-Pin SOIC, QSOP



**TOP VIEW** 

## **PIN DESCRIPTION**

| NAME            | 1/0 | DESCRIPTION                  |
|-----------------|-----|------------------------------|
| Ai              | ı   | Data Bus A                   |
| YAi             | Ο   | Data Bus A                   |
| Bi              | 1   | Data Bus B                   |
| YBi             | 0   | Data Bus B                   |
| 1G              | ı   | Output Enable for data bus A |
| $\overline{2G}$ | ı   | Output Enable for data bus B |
| GND             | 1   | Signal Ground                |
| $V_{CC}$        | 1   | + 5V supply                  |
|                 |     |                              |

## **FUNCTION TABLE**

| 1G/2G | Ai/Bi | YAi/YBi |  |  |
|-------|-------|---------|--|--|
| Н     | X     | Z       |  |  |
| L     | L     | L       |  |  |
| L     | Н     | Н       |  |  |

L = Logic Low

## **ABSOLUTE MAXIMUM RATINGS**

| V <sub>CC</sub>                      | 0.3V to 7V                |
|--------------------------------------|---------------------------|
| DC Input voltage                     |                           |
| AC Input voltage (< 20ns)            | 3.0V                      |
| DC Output voltage                    | $-0.3$ to $V_{CC} + 0.3V$ |
| Output sink current (per pin)        |                           |
| Storage temperature                  | 65°C to 150°C             |
| Junction temperature                 | 150°C                     |
| Thermal Impedance (θ <sub>IA</sub> ) |                           |
| SOIC                                 | 96°C/W                    |
| QSOP                                 | 100°C/W                   |

H = Logic High

X = Don't Care

Z = High Impedance

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise stated, these specifications apply for:  $V_{CC} = 5.0 \pm 5\% V$ ,  $T_A = 0$ °C to 70°C (Note 1).

| SYMBOL                              | PARAMETER                                     | CONDITIONS                                                        |          | MIN | TYP  | MAX  | UNITS |
|-------------------------------------|-----------------------------------------------|-------------------------------------------------------------------|----------|-----|------|------|-------|
| AC ELECTR                           | ICAL CHARACTERISTICS                          | $(C_{LOAD} = 50pF, R_{LOAD} = 500\Omega)$                         |          |     |      |      |       |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                             | Ai to YAi, Bi to YBi (Note 2)                                     | ML65244  |     | 1.4  | 1.7  | ns    |
|                                     |                                               |                                                                   | ML65L244 |     | 1.6  | 2.0  | ns    |
| t <sub>OE</sub>                     | Output enable time 1G, 2G to YAi/YBi          |                                                                   |          |     | 10   | 15   | ns    |
| t <sub>OD</sub>                     | Output disable time 1G, 2G to YAi/YBi         |                                                                   |          |     |      | 10   | ns    |
| C <sub>IN</sub>                     | Input capacitance                             |                                                                   |          |     | 8    |      | pF    |
| OC ELECTR                           | RICAL CHARACTERISTICS                         | $(C_{LOAD} = 50pF, R_{LOAD} = \infty)$                            |          |     |      |      |       |
| V <sub>IH</sub>                     | Input high voltage                            | Logic HIGH                                                        |          | 2.0 |      |      | V     |
| V <sub>IL</sub>                     | Input low voltage                             | Logic LOW                                                         |          |     |      | 0.8  | V     |
| I <sub>IH</sub>                     | Input high current                            | Per pin, V <sub>IN</sub> = 3V                                     | ML65244  |     | 0.5  | 1.5  | mA    |
|                                     |                                               |                                                                   | ML65L244 |     | 0.3  | 0.5  | mA    |
| I <sub>IL</sub>                     | Input low current                             | Per pin, V <sub>IN</sub> = 0                                      | ML65244  |     | 2.4  | 3.5  | mA    |
|                                     |                                               |                                                                   | ML65L244 |     | 0.8  | 1.0  | mA    |
| l <sub>HI-Z</sub>                   | Three-state output current                    | $V_{CC} = 5.25V, 0 < V_{IN} < V_{CC}$                             |          |     |      | 5    | μА    |
| I <sub>OS</sub>                     | Short circuit current                         | $V_{CC} = 5.25V, V_{O} = GND$ (Note 3)                            |          | -60 |      | -225 | mA    |
| V <sub>IC</sub>                     | Input clamp voltage                           | V <sub>CC</sub> = 4.75V, I <sub>IN</sub> = 18mA                   |          |     | -0.7 | -1.2 | V     |
| V <sub>OH</sub>                     | Output high voltage                           | V <sub>CC</sub> = 4.75V, I <sub>OH</sub> = 100μA<br>(Notes 4 & 5) |          | 2.4 |      |      | V     |
| V <sub>OL</sub>                     | Output low voltage                            | V <sub>CC</sub> = 4.75V, I <sub>OL</sub> = 25mA<br>(Notes 4 & 5)  |          |     |      | 0.6  | V     |
| V <sub>OFF</sub>                    | V <sub>IN</sub> – V <sub>OUT</sub> per buffer | V <sub>CC</sub> = 4.75V (Note 4)                                  | ML65244  | 0   | 100  | 200  | mV    |
|                                     |                                               |                                                                   | ML65L244 | O   | 200  | 300  | mV    |
| I <sub>CC</sub>                     | Quiescent Power<br>Supply Current             | V <sub>CC</sub> = 5.25V, Freq = 0Hz,<br>Inputs/outputs open       |          |     | 55   | 80   | mA    |

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.

Note 2: One line switching, see Figure 3,  $t_{PLH}$ ,  $t_{PHL}$  versus  $C_L$ .

Note 3: Not more than one output should be shorted for more than a second.

Note 4: This is a true analog buffer. In the linear region, the output tracks the input with an offset ( $V_{OFF}$ ). For  $V_{OH}$ ,  $V_{IN} = 2.7V$ .

 $V_{OH \ MIN}$  includes  $V_{OFF}$ . For  $V_{OL}$ ,  $V_{IN}$  = 0V,  $V_{OL \ MAX}$  includes  $V_{OFF}$ 

Note 5: See Figure 2 for  $I_{OH}$  versus  $V_{OH}$  and  $I_{OL}$  versus  $V_{OL}$  data.







Figure 1. Ground Bounce Comparison, Four Outputs Switching into 50pF Loads.





Figure 2a. Typical V<sub>OL</sub> Versus I<sub>OL</sub> for One Buffer Output.

Figure 2b. Typical V<sub>OH</sub> Versus I<sub>OH</sub> for One Buffer Output.





Figure 3. Propagation Delay (t<sub>PLH</sub>, t<sub>PHL</sub>) Versus Load Capacitance, One Output Switching.

Figure 4. I<sub>CC</sub> Versus Frequency for Various Load Capacitances, Four Outputs Switching.

The ML65244 and ML65L244 are very high speed noninverting buffer/line drivers with three-state outputs which are ideally suited for bus-oriented applications. They provide a low propagation delay by using an analog design approach (a high speed unity gain buffer), as compared to conventional digital approaches. The ML65244 and ML65L244 follow the pinout and functionality of the industry standard FCT244 series of buffer/line drivers and are intended to replace them in designs where the propagation delay is a critical part of the system design considerations. The ML65244 and ML65L244 are capable of driving load capacitances several times larger than their input capacitance. They are configured so that the Ai inputs go to the YAi outputs, with the A side output enable controlled by  $\overline{1G}$ . Similarly,  $\overline{2G}$ controls the Bi inputs which go to the YBi outputs.

These unity gain analog buffers achieve low propagation delays by having the output follow the input with a small offset. The output rise and fall times will closely match those of the input waveform. All inputs and outputs have Schottky clamp diodes to handle undershoot or overshoot noise suppression in unterminated applications. All outputs have ground bounce suppression (typically < 400mV), high drive output capability with almost immediate response to the input signal, and low output skew.

The I<sub>OL</sub> current drive capability of a buffer/line driver is often interpreted as a measure of its ability to sink current in a dynamic sense. This may be true for CMOS buffer/

line drivers, but it is not true for the ML65244 and ML65L244. This is because their sink and source current capability depends on the voltage difference between the output and the input. The ML65244 can sink or source more than 100mA to a load when the load is switching due to the fact that during the transition, the difference between the input and output is large. IoL is only significant as a DC specification, and is 25mA.

### ARCHITECTURAL DESCRIPTION

Until now, buffer/line drivers have been implemented in CMOS logic and made to be TTL compatible by sizing the input devices appropriately. In order to buffer large capacitances with CMOS logic, it is necessary to cascade an even number of inverters, each successive inverter larger than the preceding, eventually leading to an inverter that will drive the required load capacitance at the required frequency. Each inverter stage represents an additional delay in the gating process because in order for a single gate to switch, the input must slew more than half of the supply voltage. The best of these CMOS buffers has managed to drive a 50pF load capacitance with a delay of 3.2ns. Micro Linear has produced a dual quad buffer/line driver with a delay less than 1.7ns by using a unique circuit architecture that does not require cascaded logic gates. The ML65244 uses a feedback technique to produce an output that follows the input. If the output voltage is not close to the input, then the feedback circuitry will source or sink enough current to the load capacitance to correct the discrepancy.



Figure 5. One buffer cell of the ML65244



# ML65244/ML65L244

The basic architecture of the ML65244 is shown in Figure 5. It is implemented on a 1.5µm BiCMOS process. However, in this particular circuit, all of the active devices are NPNs — the fastest devices available in the process.

In this circuit, there are two paths to the output. One path sources current to the load capacitance when the signal is asserted, and the other path sinks current from the output when the signal is negated.

The assertion path is the emitter follower path consisting of the level shift transistor Q1, the output transistor Q2, and the bias resistor R8. It sources current to the output through the 75 $\Omega$  resistor R7 which is bypassed by another NPN (not shown) during fast input transients. The negation path is a current differencing op amp connected in a follower configuration. The active components in this amplifier are transistors Q3–Q7. R3–R6 are bias resistors. and R1 and R2 are the feedback resistors. The key to understanding the operation of the current differencing op amp is to know that the currents in transistors Q3 and Q5 are the same at all times and that the voltages at the bases of Q4 and Q6 are roughly the same. If the output is higher than the input, then an error current will flow through R2. This error current will flow into the base of Q6 and be multiplied by  $\beta$  squared to the collector of Q7, closing the loop. The larger the discrepancy between the output and input, the larger the feedback current, and the harder Q7 sinks current from the load capacitor.

A number of MOSFETs are not shown in Figure 5. These MOSFETs are used to three-state dormant buffers. For instance, the feedback resistors R1 and R2 were implemented as resistive transmission gates to ensure that disabled buffers do not load the lines they are connected to. Similarly, there is a PMOS in series with R8 that is normally on but shuts off for disable. Other MOSFETs have been included to ensure that disabled buffers consume no power.

#### **TERMINATION**

R7 in Figure 5 also acts as a termination resistor. This  $75\Omega$  resistor is in series with the output and therefore helps suppress noise caused by transmission line effects such as reflections from mismatched impedances. System designers using CMOS transceivers commonly have to use external resistors in series with each transceiver output to suppress this noise. Systems using the ML65244 or ML65L244 may not have to use these external resistors.

### **APPLICATIONS**

There are a wide variety of needs for extremely fast buffers in high speed processor system designs like Pentium, PowerPC, Mips, Sparc, Alpha and other RISC processors. These applications are either in the cache memory area or the main memory (DRAM) area. In addition, fast buffers find applications in high speed graphics and multimedia applications. The high capacitive loading due to multiplexed address lines on the system bus demand external buffers to take up the excess drive current. The needed current to skew the transitions between rise and fall times must be done without adding excessive propagation delay. The ML65244 and ML65L244 are equipped with Schottky diodes to clean up ringing from overshoot and undershoot caused by reflections in unterminated board traces.

### **ORDERING INFORMATION**

| PART NUMBER | SPEED | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------|-------------------|-------------------|
| ML65244CK   | 1.7ns | 0°C to 70°C       | 20-Pin QSOP (K20) |
| ML65244CS   | 1.7ns | 0°C to 70°C       | 20-Pin SOIC (S20) |
| ML65L244CK  | 2.0ns | 0°C to 70°C       | 20-Pin QSOP (K20) |
| ML65L244CS  | 2.0ns | 0°C to 70°C       | 20-Pin SOIC (S20) |

Intel, Pentium, PCI are registered trademarks of Intel Corporation. Mips, Alpha and Sparc are registered trademarks of Silicon Graphics, DEC and Sun Microsystems respectively.



# ML65T244

# 3.3V High Speed Dual Quad Buffer/Line Driver

## **GENERAL DESCRIPTION**

The ML65T244 is a non-inverting dual quad buffer/line driver. The high operating frequency (66MHz driving a 50pF load) and low propagation delay (2ns) make it ideal for very high speed applications such as processor bus buffering and cache main memory control.

The ML65T244 uses a unique analog implementation to eliminate the delays inherent in traditional digital designs. Schottky clamps reduce undershoot and overshoot, and special output driver circuits limit ground bounce. The ML65T244 conforms to the pinout and functionality of the industry standard FCT244 and is intended for applications where propagation delay is critical to the system design.

## **FEATURES**

- Low propagation delay 2.0ns
- Fast Dual 4-bit buffer/line driver with three-state capability on the output (two 4-bit sections)
- Schottky diode clamps on all inputs to handle undershoot and overshoot
- Onboard schottky diodes minimize noise
- Ground bounce controlled outputs
- Industry standard FCT244 type pinout
- Applications include high speed cache memory, main memory, processor bus buffering, and graphics cards

#### **BLOCK DIAGRAM**



# PIN CONFIGURATION

# 20-Pin SOIC, QSOP



**TOP VIEW** 

## PIN DESCRIPTION

|   | NAME            | 1/0 | DESCRIPTION                  |
|---|-----------------|-----|------------------------------|
| • | Ai              | I   | Data Bus A                   |
|   | YAi             | Ο   | Data Bus A                   |
|   | Bi              | .1  | Data Bus B                   |
|   | YBi             | 0   | Data Bus B                   |
|   | 1G              | I   | Output Enable for data bus A |
|   | $\overline{2G}$ | I   | Output Enable for data bus B |
|   | GND             | I   | Signal Ground                |
|   | $V_{CC}$        | I   | 3.3V supply                  |
|   |                 |     |                              |

# **FUNCTION TABLE**

| 1G/2G | Ai/Bi | YAi/YBi |  |
|-------|-------|---------|--|
| Н     | X     | Z       |  |
| L     | L     | L       |  |
| L     | - H   | Н       |  |

L = Logic Low

H = Logic High

X = Don't Care

Z = High Impedance

# **ABSOLUTE MAXIMUM RATINGS**

| V <sub>CC</sub>                      | 0.3V to 7V                |
|--------------------------------------|---------------------------|
| DC Input voltage                     | $-0.3$ to $V_{CC} + 0.3V$ |
| AC Input voltage (< 20ns)            | 3.0V                      |
| DC Output voltage                    | $-0.3$ to $V_{CC} + 0.3V$ |
| Output sink current (per pin)        | 120mA                     |
| Storage temperature                  | –65°C to 150°C            |
| Junction temperature                 | 150°C                     |
| Thermal Impedance (θ <sub>JA</sub> ) |                           |
| SOIC                                 | 96°C/W                    |
| OSOP                                 | 100°C/W                   |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise stated, these specifications apply for:  $V_{CC}$  = 3.3V  $\pm$  10%,  $T_A$  = 0°C to 70°C (Note 1)

| SYMBOL                              | PARAMETER                             | CONDITIONS                                     | MIN | TYP  | MAX  | UNITS |
|-------------------------------------|---------------------------------------|------------------------------------------------|-----|------|------|-------|
| AC ELECTR                           | ICAL CHARACTERISTICS                  | $(C_{LOAD} = 50pF, R_{LOAD} = 500\Omega)$      |     |      |      |       |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                     | Ai to YAi, Bi to YBi (Note 2)                  |     | 1.4  | 2.0  | ns    |
| t <sub>OE</sub>                     | Output enable time 1G, 2G to YAi/YBi  |                                                |     | 10   | 15   | ns    |
| top                                 | Output disable time 1G, 2G to YAi/YBi |                                                |     | 15   | 20   | ns    |
| C <sub>IN</sub>                     | Input capacitance                     |                                                |     | 8    |      | pF    |
| DC ELECTR                           | ICAL CHARACTERISTICS                  | $(C_{LOAD} = 50pF, R_{LOAD} = \infty)$         |     |      |      |       |
| V <sub>IH</sub>                     | Input high voltage                    | Logic HIGH (Note 3)                            | 2.0 |      |      | V     |
| V <sub>IL</sub>                     | Input low voltage                     | Logic LOW (Note 3)                             |     |      | 0.8  | V     |
| l <sub>IH</sub>                     | Input high current                    | Per pin, V <sub>IN</sub> = 3V                  |     | 0.2  | 0.8  | mA    |
| I <sub>IL</sub>                     | Input low current                     | Per pin, V <sub>IN</sub> = 0                   |     | 0.3  | 0.8  | mA    |
| I <sub>HI-Z</sub>                   | Three-state output current            | 0 < V <sub>IN</sub> < V <sub>CC</sub>          |     |      | 5    | μΑ    |
| los                                 | Short circuit current                 | V <sub>O</sub> = GND (Note 4)                  | -60 |      | -225 | mA    |
| V <sub>IC</sub>                     | Input clamp voltage                   | I <sub>IN</sub> = 18mA                         |     | -0.7 | -1.2 | V     |
| V <sub>OH</sub>                     | Output high voltage                   | I <sub>OH</sub> = 100μA (Note 5)               | 2.4 |      |      | V     |
| V <sub>OL</sub>                     | Output low voltage                    | I <sub>OL</sub> = 5mA (Notes 5,6)              |     |      | 0.6  | V     |
| I <sub>CC</sub>                     | Quiescent Power<br>Supply Current     | Freq = 0Hz, V <sub>IN</sub> = 0V, outputs open |     | 55   | 80   | mA    |

- Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.
- Note 2: One line switching, see Figure 3, tpLH, tpHL versus CL.

  Note 3: Inputs should be driven to within 0.3V of the rail. Although the inputs are TTL compatible, at the minimum logic high voltage, the circuit will draw current due to the buffer action (≈ 20mA per channel).
- Note 4: Not more than one output should be shorted for more than a second.
- Note 5: See Figure 2 for I<sub>OH</sub> versus V<sub>OH</sub> and I<sub>OL</sub> versus V<sub>OL</sub> data.
- Note 6: The output can source or sink more than 100 mA when switching. I<sub>OL</sub> is only significant as a DC specification.





Figure 1. Four Outputs Switching into 50pF Loads.



Figure 2a. Typical  $V_{OL}$  Versus  $I_{OL}$  for One Buffer Output.



Figure 3. Propagation Delay (t<sub>PLH</sub>, t<sub>PHL</sub>) Versus Load Capacitance, One Output Switching.



Figure 2b. Typical V<sub>OH</sub> Versus I<sub>OH</sub> for One Buffer Output.



Figure 4. I<sub>CC</sub> Versus Frequency for Various Load Capacitances, Four Outputs Switching.

The ML65T244 is a very high speed non-inverting buffer/ line driver with three-state outputs which is ideally suited for bus-oriented applications. It provides a low propagation delay by using an analog design approach (a high speed unity gain buffer), as compared to conventional digital approaches. The ML65T244 follows the pinout and functionality of the industry standard FCT244 series of buffers/line drivers and is intended to replace them in designs where the propagation delay is a critical part of the system design considerations. The ML65T244 is capable of driving load capacitances several times larger than its input capacitance. It is configured so that the Ai inputs go to the YAi outputs, with the A side output enable controlled by 1G. Similarly, 2G controls the Bi inputs which go to the YBi outputs.

These unity gain analog buffers achieve low propagation delays by having the output follow the input with a small offset. When the output reaches one  $V_{BE}$  off the rail, the PMOS pull-up is activated to drive the output the rest of the way. All inputs and outputs have Schottky clamp diodes to handle undershoot or overshoot noise suppression in unterminated applications. All outputs have ground bounce suppression (typically < 400mV), high drive output capability with almost immediate response to the input signal, and low output skew.

The I<sub>OL</sub> current drive capability of a buffer/line driver is often interpreted as a measure of its ability to sink current in a dynamic sense. This may be true for CMOS buffer/

line drivers, but it is not true for the ML65T244. This is because their sink and source current capability depends on the voltage difference between the output and the input. The ML65T244 can sink or source more than 100mA to a load when the load is switching due to the fact that during the transition, the difference between the input and output is large. I<sub>OL</sub> is only significant as a DC specification, and is 5mA.

#### ARCHITECTURAL DESCRIPTION

Until now, buffer/line drivers have been implemented in CMOS logic and made to be TTL compatible by sizing the input devices appropriately. In order to buffer large capacitances with CMOS logic, it is necessary to cascade an even number of inverters, each successive inverter larger than the preceding, eventually leading to an inverter that will drive the required load capacitance at the required frequency. Each inverter stage represents an additional delay in the gating process because in order for a single gate to switch, the input must slew more than half of the supply voltage. The best of these CMOS buffers has managed to drive a 50pF load capacitance with a delay of 3.2ns. Micro Linear has produced a dual quad buffer/line driver with a delay of less than 2ns by using a unique circuit architecture that does not require cascaded logic gates. The ML65T244 uses a feedback technique to produce an output that follows the input. If the output voltage is not close to the input, then the feedback circuitry will source or sink enough current to the load capacitance to correct the discrepancy.



Figure 5. One buffer cell of the ML65T244



# ML65T244

The basic architecture of the ML65T244 is shown in Figure 5. It is implemented on a 1.5µm BiCMOS process. However, in this particular circuit, all of the active devices are NPNs — the fastest devices available in the process.

In this circuit, there are two paths to the output. One path sources current to the load capacitance when the signal is asserted, and the other path sinks current from the output when the signal is negated.

The assertion path is the emitter follower path consisting of the level shift transistor Q1, the output transistor Q2, the pull-up helper M1 (static  $R_{ON} \approx 200\Omega$ ), and the bias resistor R8. It sources current to the output through the resistor R7 which is bypassed by another NPN (not shown) during fast input transients, and M1 pull-up drives the output toward the rail once the output reaches one V<sub>RF</sub> within the rail. The negation path is a current differencing op amp connected in a follower configuration. The active components in this amplifier are transistors O3-O7. R3-R6 are bias resistors, and R1 and R2 are the feedback resistors. The key to understanding the operation of the current differencing op amp is to know that the current in transistors O3 and O5 are the same at all times and that the voltages at the bases of O4 and O6 are roughly the same. If the output is higher than the input, then an error current will flow through R2. This error current will flow into the base of Q6 and be multiplied by  $\beta$  squared to the collector of Q7, closing the loop. The larger the discrepancy between the output and input, the larger the feedback current, and the harder O7 sinks current from the load capacitor.

A number of MOSFETs are not shown in Figure 5. These MOSFETs are used to three-state dormant buffers. For instance, the feedback resistors R1 and R2 were implemented as resistive transmission gates to ensure that disabled buffers do not load the lines they are connected to. Similarly, there is a PMOS in series with R8 that is normally on but shuts off for disable. Other MOSFETs have been included to ensure that disabled buffers consume no power.

## **APPLICATIONS**

There are a wide variety of needs for an extremely fast buffers in high speed processor system designs like Pentium, PowerPC, Mips, Sparc, Alpha and other RISC processors. These applications are either in the cache memory area or the main memory (DRAM) area. In addition, fast buffers find applications in high speed graphics and multimedia applications. The high capacitive loading due to multiplexed address lines on the system bus demand external buffers to take up the excess drive current. The needed current to skew the transitions between rise and fall times must be done without adding excessive propagation delay. The ML65T244 is equipped with Schottky diodes to clean up ringing from overshoot and undershoot caused by reflections in unterminated board traces.

### ORDERING INFORMATION

| PART NUMBER | SPEED | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------|-------------------|-------------------|
| ML65T244CK  | 2.0ns | 0°C to 70°C       | 20-Pin QSOP (K20) |
| ML65T244CS  | 2.0ns | 0°C to 70°C       | 20-Pin SOIC (S20) |



# ML65245/ML65L245

# **High Speed Octal Buffer Transceivers**

### **GENERAL DESCRIPTION**

The ML65245 and ML65L245 are non-inverting octal transceivers. The high operating frequency (50MHz driving a 50pF load) and low propagation delay (ML65245 – 1.7ns, ML65L245 – 2ns) make them ideal for very high speed applications such as processor bus buffering and cache and main memory control.

These transceivers use a unique analog implementation to eliminate the delays inherent in traditional digital designs. Schottky clamps reduce under and overshoot, and special output driver circuits limit ground bounce. The ML65245 and ML65L245 conform to the pinout and functionality of the industry standard FCT245 and are intended for applications where propagation delay is critical to the system design.

Note: This part was previously numbered ML6580.

### **FEATURES**

- Low propagation delay 1.7ns ML65245 2.0ns ML65L245
- Fast 8-bit TTL level transceiver with three-state capability on the output
- TTL compatible input and output levels
- Schottky diode clamps on all inputs to handle undershoot and overshoot
- Onboard schottky diodes minimize noise
- Reduced output swing of 0 4.1 volts
- Ground bounce controlled outputs, typically less than 400mV
- Industry standard FCT245 type pinout
- Applications include high speed cache memory, main memory, processor bus buffering, and graphics cards

### **BLOCK DIAGRAM**



# **PIN CONFIGURATION**

## 20-Pin SOIC, QSOP



**TOP VIEW** 

## PIN DESCRIPTION

| NAME     | I/O | DESCRIPTION      |  |
|----------|-----|------------------|--|
| Ai       | I/O | Data Bus A       |  |
| Bi       | I/O | Data Bus B       |  |
| T/R      | ı   | Direction select |  |
| ŌĒ       | 1   | Output Enable    |  |
| GND      | 1   | Signal Ground    |  |
| $V_{CC}$ | I   | + 5V supply      |  |
|          |     |                  |  |

# **FUNCTION TABLE**

| ŌĒ | T/R | A      | В      | Function       |
|----|-----|--------|--------|----------------|
| Н  | Х   | Z      | Z      | Disable        |
| L  | L   | Output | Input  | Bus B to Bus A |
| L  | Н   | Input  | Output | Bus A to Bus B |

L = Logic Low

H = Logic High

X = Don't Care

Z = High Impedance

# **ABSOLUTE MAXIMUM RATINGS**

| V <sub>CC</sub>                      | 0.3V to 7V              |
|--------------------------------------|-------------------------|
| DC Input voltage                     | 0.3V to $V_{CC}$ + 0.3V |
| AC Input voltage (< 20ns)            | 3.0V                    |
| DC Output voltage                    | 0.3V to $V_{CC}$ + 0.3V |
| Output sink current (per pin)        | 120mA                   |
| Storage temperature                  | 65°C to 150°C           |
| Junction temperature                 | 150°C                   |
| Thermal Impedance (θ <sub>IA</sub> ) |                         |
| SOIC                                 |                         |
| QSOP                                 | 100°C/W                 |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise stated, these specifications apply for:  $V_{CC}$  = 5.0  $\pm$  5%V,  $T_A$  = 0°C to 70°C (Note 1)

| SYMBOL                              | PARAMETER                                     | CONDITION                                                      | NS                                                               | MIN | TYP    | MAX  | UNITS |
|-------------------------------------|-----------------------------------------------|----------------------------------------------------------------|------------------------------------------------------------------|-----|--------|------|-------|
| AC ELECTR                           | ICAL CHARACTERISTICS (C <sub>LOAD</sub>       | $= 50 \text{pF}, R_{\text{LOAD}} = 500 \Omega)$                |                                                                  |     |        |      |       |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                             | Ai to/from Bi (Note 2)                                         | ML65245                                                          | -   | 1.4    | 1.7  | ns    |
|                                     |                                               |                                                                | ML65L245                                                         |     | 1.6    | 2.0  | ns    |
| lOE                                 | Output enable time<br>OE, T/R to Ai/Bi        |                                                                |                                                                  |     | 10     | 15   | ns    |
| t <sub>OD</sub>                     | Output disable time<br>OE, T/R to Ai/Bi       |                                                                |                                                                  |     |        | 10   | ns    |
| C <sub>IN</sub>                     | Input Capacitance                             |                                                                |                                                                  |     | 8      |      | pF    |
| DC ELECTR                           | ICAL CHARACTERISTICS (unless                  | otherwise stated $C_{LOAD} = 5$                                | 50pF, R <sub>LOAD</sub> =                                        | ∞)  |        |      |       |
| V <sub>IH</sub>                     | Input high voltage                            | Logic HIGH                                                     | Sales Control                                                    | 2.0 | 1 1,77 |      | V     |
| V <sub>IL</sub>                     | Input low voltage                             | Logic LOW                                                      | -                                                                |     |        | 0.8  | V     |
| l <sub>IH</sub>                     | Input high current                            | Per pin, V <sub>IN</sub> = 3V                                  | ML65245                                                          | V   | 0.5    | 1.5  | mA    |
|                                     |                                               |                                                                | ML65L245                                                         |     | 0.3    | 0.5  | mA    |
| I <sub>IL</sub>                     | Input low current                             | Per pin, V <sub>IN</sub> = 0V                                  | ML65245                                                          |     | 2.4    | 3.5  | mA    |
|                                     |                                               |                                                                | ML65L245                                                         |     | 0.8    | 1.0  | mA    |
| I <sub>HI-Z</sub>                   | Three-state output current                    | V <sub>CC</sub> = 5.25V, 0 < V <sub>IN</sub>                   | < V <sub>CC</sub>                                                |     |        | 5    | μА    |
| I <sub>OS</sub>                     | Short circuit current                         | $V_{CC} = 5.25V, V_{O} = G_{O}$ (Note 3)                       | ND                                                               | -60 |        | -225 | mA    |
| V <sub>IC</sub>                     | Input clamp voltage                           | V <sub>CC</sub> = 4.75V, I <sub>IN</sub> = 18                  | mA                                                               |     | -0.7   | -1.2 | V     |
| V <sub>OH</sub>                     | Output high voltage                           | V <sub>CC</sub> = 4.75V, I <sub>OH</sub> = 1<br>(Notes 4 & 5)  | 00μΑ                                                             | 2.4 |        |      | V     |
| V <sub>OL</sub>                     | Output low voltage                            | V <sub>CC</sub> = 4.75V, I <sub>OL</sub> = 25<br>(Notes 4 & 5) | V <sub>CC</sub> = 4.75V, I <sub>OL</sub> = 25mA<br>(Notes 4 & 5) |     |        | 0.6  | V     |
| V <sub>OFF</sub>                    | V <sub>IN</sub> – V <sub>OUT</sub> per buffer | V <sub>CC</sub> = 4.75V (Note 4)                               | ML65245                                                          | 0   | 100    | 200  | mV    |
|                                     |                                               |                                                                | ML65L245                                                         | 0   | 200    | 300  | mV    |
| Icc                                 | Quiescent Power<br>Supply Current             | V <sub>CC</sub> = 5.25V, f = 0Hz<br>Inputs/outputs open        | ,                                                                |     | 55     | 80   | mA    |

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.

Note 2: One line switching, see Figure 3,  $t_{PLH}$ ,  $t_{PHL}$  versus  $C_L$ .

Note 3: Not more than one output should be shorted for more than a second.

Note 4: This is a true analog buffer. In the linear region, the output tracks the input with an offset ( $V_{OFI}$ ). For  $V_{OH}$ ,  $V_{IN} = 2.7V$ .  $V_{IN} = 2.6V$  for the ML65245 and 2.7 for the ML65L425.  $V_{OH \ MIN}$  includes  $V_{OFF}$ . For  $V_{OL}$ ,  $V_{IN} = 0V$ ,  $V_{OL \ MAX}$  includes  $V_{OFF}$ .

Note 5: See Figure 2 for  $I_{OH}$  versus  $V_{OH}$  and  $I_{OL}$  versus  $V_{OL}$  data.







Figure 1. Ground Bounce Comparison, Four Outputs Switching into 50pF Loads.



Figure 2a. Typical  $V_{OL}$  Versus  $I_{OL}$  for One Buffer Output.



Figure 2b. Typical V<sub>OH</sub> Versus I<sub>OH</sub> for One Buffer Output.



Figure 3. Propagation Delay (t<sub>PLH</sub>, t<sub>PHL</sub>) Versus Load Capacitance, One Output Switching.



Figure 4. I<sub>CC</sub> Versus Frequency for Various Load Capacitances, Four Outputs Switching.

The ML65245 and ML65L245 are very high speed noninverting transceivers with three-state outputs which are ideally suited for bus-oriented applications. They provide a low propagation delay by using an analog design approach (a high speed unity gain buffer), as compared to conventional digital approaches. The ML65245 and ML65L245 follow the pinout and functionality of the industry standard FCT245 series of transceivers and are intended to replace them in designs where the propagation delay is a critical part of the system design considerations. The ML65245 and ML65L245 are capable of driving load capacitances several times larger than their input capacitance. They are configured so that signals pass from Ai to Bi, or from Bi to Ai, depending on the state of the T/R pin. All of the signal lines can be made high impedance via the  $\overline{OE}$  pin.

These unity gain analog buffers achieve low propagation delays by having the output follow the input with a small offset. The output rise and fall times will closely match those of the input waveform. All inputs and outputs have Schottky clamp diodes to handle undershoot or overshoot noise suppression in unterminated applications. All outputs have ground bounce suppression (typically < 400mV), high drive output capability with almost immediate response to the input signal, and low output skew.

The I<sub>OL</sub> current drive capability of a buffer/line driver is often interpreted as a measure of its ability to sink current

in a dynamic sense. This may be true for CMOS buffer/ line drivers, but it is not true for the ML65245 and ML65L245. This is because the their sink and source current capability depends on the voltage difference between the output and the input. The ML65245 can sink or source more than 100mA to a load when the load is switching due to the fact that during the transition, the difference between the input and output is large. IOL is only significant as a DC specification, and is 25mA.

#### ARCHITECTURAL DESCRIPTION

Until now, buffer/line drivers have been implemented in CMOS logic and made to be TTL compatible by sizing the input devices appropriately. In order to buffer large capacitances with CMOS logic, it is necessary to cascade an even number of inverters, each successive inverter larger than the preceding, eventually leading to an inverter that will drive the required load capacitance at the required frequency. Each inverter stage represents an additional delay in the gating process because in order for a single gate to switch, the input must slew more than half of the supply voltage. The best of these CMOS buffers has managed to drive a 50pF load capacitance with a delay of 3.2ns. Micro Linear has produced an octal transceiver with a delay less than 1.7ns by using a unique circuit architecture that does not require cascaded logic gates. The ML65245 uses a feedback technique to produce an output that follows the input. If the output voltage is not close to the input, then the feedback circuitry will source or sink enough current to the load capacitance to correct the discrepancy.



Figure 5. One buffer cell of the ML65245

# ML65245/ML65L245

The basic architecture of the ML65245 is shown in Figure 5. It is implemented on a 1.5µm BiCMOS process. However, in this particular circuit, all of the active devices are NPNs — the fastest devices available in the process.

In this circuit, there are two paths to the output. One path sources current to the load capacitance when the signal is asserted, and the other path sinks current from the output when the signal is negated.

The assertion path is the emitter follower path consisting of the level shift transistor Q1, the output transistor Q2, and the bias resistor R8. It sources current to the output through the 75 $\Omega$  resistor R7 which is bypassed by another NPN (not shown) during fast input transients. The negation path is a current differencing op amp connected in a follower configuration. The active components in this amplifier are transistors Q3-Q7. R3-R6 are bias resistors, and R1 and R2 are the feedback resistors. The key to understanding the operation of the current differencing op amp is to know that the currents in transistors Q3 and Q5 are the same at all times and that the voltages at the bases of Q4 and Q6 are roughly the same. If the output is higher than the input, then an error current will flow through R2. This error current will flow into the base of Q6 and be multiplied by  $\beta$  squared to the collector of Q7, closing the loop. The larger the discrepancy between the output and input, the larger the feedback current, and the harder Q7 sinks current from the load capacitor.

A number of MOSFETs are not shown in Figure 5. These MOSFETs are used to three-state dormant buffers. For instance, the feedback resistors R1 and R2 were implemented as resistive transmission gates to ensure that disabled buffers do not load the lines they are connected to. Similarly, there is a PMOS in series with R8 that is normally on but shuts off for disable. Other MOSFETs have been included to ensure that disabled buffers consume no power.

#### **TERMINATION**

R7 in Figure 5 also acts as a termination resistor. This  $75\Omega$  resistor is in series with the output and therefore helps suppress noise caused by transmission line effects such as reflections from mismatched impedances. System designers using CMOS transceivers commonly have to use external resistors in series with each transceiver output to suppress this noise. Systems using the ML65245 or ML65L245 may not have to use these external resistors.

#### **APPLICATIONS**

There are a wide variety of needs for extremely fast buffers in high speed processor system designs like Pentium, PowerPC, Mips, Sparc, Alpha and other RISC processors. These applications are either in the cache memory area or the main memory (DRAM) area. In addition, fast buffers find applications in high speed graphics and multimedia applications. The high capacitive loading due to multiplexed address lines on the system bus demand external buffers to take up the excess drive current. The needed current to skew the transitions between rise and fall times must be done without adding excessive propagation delay. The ML65245 and ML65L245 are equipped with Schottky diodes to clean up ringing from overshoot and undershoot caused by reflections in unterminated board traces.

#### **BUFFERING MAIN MEMORY**

An example main memory application for the Intel PCI chipset with the Pentium processor is shown in Figure 6. This is only intended as a general reference. For details please refer to the appropriate Intel documentation. This system has a 66MHz host processor and a 33MHz main (DRAM) memory bus. The main memory row and column addresses (RAS & CAS) and write enable (WE) signals are provided by the PCMC chip (PCI Cache and Memory Controller) device. The DRAM SIIMMs put a heavy load on the PCMC and must be buffered. Three buffered copies of the address signals and write enable are required to drive the six row array. The ML65245 provides the buffered signals and gives extra margin to be able to use slower memory modules instead of the normally required 50/70ns. The burst read (page-hit) performance is typically 7-4-4-4 at 66MHz for 70ns DRAMs or 6-3-3-3 at 66MHz for 50ns DRAMs. This usually translates to significantly higher costs. With the speed improvement offered by the ML65245, a 6-3-3-3 burst with 60ns DRAMs may be achievable. The extra margin comes from the 1.5ns propagation delay of the buffer. External resistor arrays are not necessary. This becomes even more of an issue in future PCI systems which may operate at 80MHz and beyond.

This kind of main memory application for the ML65245 could potentially extend to other kinds of processor systems which do not require latched buffering. Figure 7 shows a main memory design example with the ML65245 for the Mips R4X00 RISC processor based system without secondary cache. The faster propagation delay essentially translates to a faster main memory access.



Figure 6. ML65245 in a main memory application for a Pentium based system. The high drive and low propagation delay are essential to buffer the write enable and memory addresses to the main memory SIIMMs.



Figure 7. The ML65245 in a non-cache, main memory RISC application. The main memory could be DRAM or Cache DRAM. The ML65245 can be used as a data I/O transceiver as well as an address buffer, as shown above.

## **APPLICATION 2**

#### **BUFFERING CACHE MEMORY**

With the advent of higher power operating systems like Windows NT, NeXT Step, Windows, OS/2 Warp, etc., RISC processor designs such as the Mips R4000 series are gaining momentum. In these systems the interface to secondary cache has a critical path in the address and bus control pins. As shown in Figure 8, any propagation delay time saved in the buffer translates to a slower SRAM access requirement and is therefore less expensive. Currently, the secondary cache bus operates at 75MHz.

In order to meet the 13ns cycle time, the SRAM and buffer must meet a total access time of 12ns. With the ML65245, the required SRAM access time is 10ns at 75MHz and 18ns at 50MHz. With the fastest FCT buffer available (3.2ns), the SRAM access time required in the above scenarios would be 8ns and 15ns respectively. This access time difference could mean the difference between using expensive BiCMOS SRAMs versus less expensive CMOS SRAMs.



Figure 8. ML65245 in a R4X00 secondary cache application. The address and control signal path is critical and loads the R4X00 output pins. The ML65245 buffer alleviates the load on the R4X00 and because it is fast, slower, less expensive SRAMs can be used.



Figure 9. Timing waveform showing address buffer switching rate (t<sub>A</sub> + t<sub>H</sub>) in a secondary cache module.

# **ORDERING INFORMATION**

| PART NUMBER | SPEED | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------|-------------------|-------------------|
| ML65245CK   | 1.7ns | 0°C to 70°C       | 20-Pin QSOP (K20) |
| ML65245CS   | 1.7ns | 0°C to 70°C       | 20-Pin SOIC (S20) |
| ML65L245CK  | 2.0   | 0°C to 70°C       | 20-Pin QSOP (K20) |
| ML65L245CS  | 2.0   | 0°C to 70°C       | 20-Pin SOIC (S20) |

Intel, Pentium, PCI are registered trademarks of Intel Corporation. Mips, Alpha and Sparc are registered trademarks of Silicon Graphics, DEC and Sun Microsystems respectively.



# 3.3V High Speed Octal Buffer Transceiver

#### GENERAL DESCRIPTION

The ML65T245 is a non-inverting octal buffer transceiver. The high operating frequency (66MHz driving a 50pF load) and low propagation delay (2ns) make it ideal for very high speed applications such as processor bus buffering cache/main memory control.

The ML65T245 uses a unique analog implementation to eliminate the delays inherent in traditional digital designs. Schottky clamps reduce undershoot and overshoot, and special output driver circuits limit ground bounce. The ML65T245 conforms to the pinout and functionality of the industry standard FCT245 and is intended for applications where propagation delay is critical to the system design.

#### **FEATURES**

- Low propagation delay 2.0ns
- Fast 8-bit transceiver with three-state capability on the output
- Schottky diode clamps on all inputs to handle undershoot and overshoot
- Onboard schottky diodes minimize noise
- Ground bounce controlled outputs
- Industry standard FCT245 type pinout
- Applications include high speed cache memory, main memory, processor bus buffering, and graphics cards

## **BLOCK DIAGRAM**



# **PIN CONFIGURATION**

## 20-Pin SOIC, QSOP

| T/R | 1  | 20 | □ Vcc |
|-----|----|----|-------|
| A0  | 2  | 19 | ☐ ŌĒ  |
| A1  | 3  | 18 | B0    |
| A2  | 4  | 17 | B1    |
| A3  | 5  | 16 | B2    |
| A4  | 6  | 15 | B3    |
| A5  | 7  | 14 | B4    |
| A6  | 8  | 13 | B5    |
| A7  | 9  | 12 | B6    |
| GND | 10 | 11 | B7    |
|     |    |    |       |

**TOP VIEW** 

# **PIN DESCRIPTION**

| NAME     | I/O | DESCRIPTION      |
|----------|-----|------------------|
| Ai       | I/O | Data Bus A       |
| Bi       | I/O | Data Bus B       |
| T/R      | 1   | Direction Select |
| ŌĒ       | 1   | Output Enable    |
| GND      | 1   | Signal Ground    |
| $V_{CC}$ | ŧ   | 3.3V supply      |

# **FUNCTION TABLE**

| ŌĒ    | T/R | Α      | В      | Function       |
|-------|-----|--------|--------|----------------|
| Н     | Х   | Z      | Z      | Disable        |
| L     | L   | Output | Input  | Bus B to Bus A |
| <br>L | Н   | Input  | Output | Bus A to Bus B |

L = Logic Low

H = Logic High

X = Don't Care

Z = High Impedance

# **ABSOLUTE MAXIMUM RATINGS**

| V <sub>CC</sub>                      | –0.3V to 7V                   |
|--------------------------------------|-------------------------------|
| DC Input voltage                     | 0.3 to V <sub>CC</sub> + 0.3V |
| AC Input voltage (< 20ns)            | 3.0V                          |
| DC Output voltage                    | 0.3 to V <sub>CC</sub> + 0.3V |
| Output sink current (per pin)        | 120mA                         |
| Storage temperature                  | –65°C to 150°C                |
| Junction temperature                 | 150°C                         |
| Thermal Impedance (θ <sub>JA</sub> ) |                               |
| SOIC                                 | 96°C/W                        |
| QSOP                                 | 100°C/W                       |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise stated, these specifications apply for:  $V_{CC} = 3.3V \pm 10\%$ ,  $T_A = 0^{\circ}C$  (Note 1)

| SYMBOL                              | PARAMETER                             | CONDITIONS                                  | MIN | TYP  | MAX  | UNITS |
|-------------------------------------|---------------------------------------|---------------------------------------------|-----|------|------|-------|
| AC ELECTR                           | ICAL CHARACTERISTICS                  | $(C_{LOAD} = 50pF, R_{LOAD} = 500\Omega)$   |     |      |      |       |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                     | Ai to YAi, Bi to YBi (Note 2)               |     | 1.4  | 2.0  | ns    |
| t <sub>OE</sub>                     | Output enable time 1G, 2G to YAi/YBi  |                                             |     | 10   | 20   | ns    |
| t <sub>OD</sub>                     | Output disable time 1G, 2G to YAi/YBi |                                             |     | 15   | 20   | ns    |
| C <sub>IN</sub>                     | Input capacitance                     |                                             |     | 8    |      | pF    |
| DC ELECTR                           | ICAL CHARACTERISTICS                  | $(C_{LOAD} = 50pF, R_{LOAD} = \infty)$      |     |      |      |       |
| V <sub>IH</sub>                     | Input high voltage                    | Logic HIGH (Note 3)                         | 2.0 |      |      | V     |
| V <sub>IL</sub>                     | Input low voltage                     | Logic LOW (Note 3)                          |     |      | 0.8  | V     |
| lін                                 | Input high current                    | Per pin, V <sub>IN</sub> = 3V               |     | 0.2  | 0.8  | mA    |
| l <sub>IL</sub>                     | Input low current                     | Per pin, V <sub>IN</sub> = 0                |     | 0.3  | 0.8  | mA    |
| I <sub>HI-Z</sub>                   | Three-state output current            | 0 < V <sub>IN</sub> < V <sub>CC</sub>       |     |      | 5    | μА    |
| los                                 | Short circuit current                 | V <sub>O</sub> = GND (Note 4)               | -60 |      | -225 | mA    |
| V <sub>IC</sub>                     | Input clamp voltage                   | I <sub>IN</sub> = 18mA                      |     | -0.7 | -1.2 | V     |
| V <sub>OH</sub>                     | Output high voltage                   | I <sub>OH</sub> = 100μA (Note 5)            | 2.4 |      |      | V     |
| V <sub>OL</sub>                     | Output low voltage                    | I <sub>OL</sub> = 5mA (Notes 5,6)           |     |      | 0.6  | V     |
| lcc                                 | Quiescent Power<br>Supply Current     | Freq = $0$ Hz, $V_{IN} = 0$ V, outputs open |     | 55   | 80   | mA    |

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.

Note 2: One line switching, see Figure 3, t<sub>PLH</sub>, t<sub>PHL</sub> versus C<sub>L</sub>.

Note 3: Inputs should be driven to within 0.3V of the rail. Although the inputs are TTL compatible, at the minimum logic high voltage, the circuit will draw current due to the buffer action (= 20mA per channel).

Note 4: Not more than one output should be shorted for more than a second.

Note 5: See Figure 2 for I<sub>OH</sub> versus V<sub>OH</sub> and I<sub>OL</sub> versus V<sub>OL</sub> data.

Note 6: The output can source or sink more than 100 mA when switching. I<sub>OL</sub> is only significant as a DC specification.





Figure 1. Typical Switching Waveform, Four Outputs Switching into 50pF Loads.



20 0 0 -20 -40 -60 -80 -100 -120 1 2 3

Figure 2a. Typical V<sub>OL</sub> Versus I<sub>OL</sub> for One Buffer Output.



Figure 2b. Typical V<sub>OH</sub> Versus I<sub>OH</sub> for One Buffer Output.



Figure 3. Propagation Delay (t<sub>PLH</sub>, t<sub>PHL</sub>) Versus Load Capacitance, One Output Switching At 66MHz.

Figure 4. I<sub>CC</sub> Versus Frequency for Various Load Capacitances, Four Outputs Switching.

The ML65T245 is a very high speed non-inverting transceiver with three-state outputs which is ideally suited for bus-oriented applications. It provides a low propagation delay by using an analog design approach (a high speed unity gain buffer), as compared to conventional digital approaches. The ML65T245 follows the pinout and functionality of the industry standard FCT245 series of transceivers and is intended to replace them in designs where the propagation delay is a critical part of the system design considerations. The ML65T245 is capable of driving load capacitances several times larger than its input capacitance. It is configured so that signals pass from Ai to Bi, or from Bi to Ai, depending on the state of the T/R pin. All of the signal lines can be made high impedance via the  $\overline{OE}$  pin.

These unity gain analog buffers achieve low propagation delays by having the output follow the input with a small offset. When the output reaches one  $V_{BE}$  off the rail, the PMOS pull-up is activated to drive the output the rest of the way. All inputs and outputs have Schottky clamp diodes to handle undershoot or overshoot noise suppression in unterminated applications. All outputs have ground bounce suppression (typically < 400mV), high drive output capability with almost immediate response to the input signal, and low output skew.

The I<sub>OL</sub> current drive capability of a transceiver is often interpreted as a measure of its ability to sink current in a dynamic sense. This may be true for CMOS transceivers,

but it is not true for the ML65T245. This is because their sink and source current capability depends on the voltage difference between the output and the input. The ML65T245 can sink or source more than 100mA to a load when the load is switching due to the fact that during the transition, the difference between the input and output is large.  $I_{OL}$  is only significant as a DC specification, and is 5mA.

## **ARCHITECTURAL DESCRIPTION**

Until now, transceivers have been implemented in CMOS logic and made to be TTL compatible by sizing the input devices appropriately. In order to buffer large capacitances with CMOS logic, it is necessary to cascade an even number of inverters, each successive inverter larger than the preceding, eventually leading to an inverter that will drive the required load capacitance at the required frequency. Each inverter stage represents an additional delay in the gating process because in order for a single gate to switch, the input must slew more than half of the supply voltage. The best of these CMOS buffers has managed to drive a 50pF load capacitance with a delay of 3.2ns. Micro Linear has produced a octal buffer transceiver with a delay of less than 2ns by using a unique circuit architecture that does not require cascaded logic gates. The ML65T245 uses a feedback technique to produce an output that follows the input. If the output voltage is not close to the input, then the feedback circuitry will source or sink enough current to the load capacitance to correct the discrepancy.



Figure 5. One buffer cell of the ML65T245



# ML65T245

The basic architecture of the ML65T245 is shown in Figure 5. It is implemented on a 1.5µm BiCMOS process. However, in this particular circuit, all of the active devices are NPNs — the fastest devices available in the process.

In this circuit, there are two paths to the output. One path sources current to the load capacitance when the signal is asserted, and the other path sinks current from the output when the signal is negated.

The assertion path is the emitter follower path consisting of the level shift transistor Q1, the output transistor Q2, the pull-up helper M1 (static  $R_{ON} \approx 200\Omega$ ), and the bias resistor R8. It sources current to the output through the resistor R7 which is bypassed by another NPN (not shown) during fast input transients, and M1 pull-up drives the output toward the rail once the output reaches one V<sub>BF</sub> within the rail. The negation path is a current differencing op amp connected in a follower configuration. The active components in this amplifier are transistors Q3-Q7. R3-R6 are bias resistors, and R1 and R2 are the feedback resistors. The key to understanding the operation of the current differencing op amp is to know that the current in transistors Q3 and Q5 are the same at all times and that the voltages at the bases of O4 and O6 are roughly the same. If the output is higher than the input, then an error current will flow through R2. This error current will flow into the base of Q6 and be multiplied by  $\beta$  squared to the collector of Q7, closing the loop. The larger the discrepancy between the output and input, the larger the feedback current, and the harder Q7 sinks current from the load capacitor.

A number of MOSFETs are not shown in Figure 5. These MOSFETs are used to three-state dormant buffers. For instance, the feedback resistors R1 and R2 were implemented as resistive transmission gates to ensure that disabled buffers do not load the lines they are connected to. Similarly, there is a PMOS in series with R8 that is normally on but shuts off for disable. Other MOSFETs have been included to ensure that disabled buffers consume no power.

### **APPLICATIONS**

There are a wide variety of needs for an extremely fast buffers in high speed processor system designs like Pentium, PowerPC, Mips, Sparc, Alpha and other RISC processors. These applications are either in the cache memory area or the main memory (DRAM) area. In addition, fast buffers find applications in high speed graphics and multimedia applications. The high capacitive loading due to multiplexed address lines on the system bus demand external buffers to take up the excess drive current. The needed current to skew the transitions between rise and fall times must be done without adding excessive propagation delay. The ML65T245 is equipped with Schottky diodes to clean up ringing from overshoot and undershoot caused by reflections in unterminated board traces.

# ORDERING INFORMATION

| PART NUMBER | SPEED | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------|-------------------|-------------------|
| ML65T245CK  | 2.0ns | 0°C to 70°C       | 20-Pin QSOP (K20) |
| ML65T245CS  | 2.0ns | 0°C to 70°C       | 20-Pin SOIC (S20) |



# ML65541/ML65L541

# **High Speed Octal Buffer/Line Drivers**

### GENERAL DESCRIPTION

The ML65541 and ML65L541 are non-inverting octal buffer/line drivers. The high operating frequency (50MHz driving a 50pF load) and low propagation delay (ML65541 – 1.7 ns, ML65L541 – 2 ns) make them ideal for very high speed applications such as processor bus buffering and cache and main memory control.

These buffers use a unique analog implementation to eliminate the delays inherent in traditional digital designs. Schottky clamps reduce under and overshoot, and special output driver circuits limit ground bounce. The ML65541 and ML65L541 conform to the pinout and functionality of the industry standard FCT541 and are intended for applications where propagation delay is critical to the system design.

Note: This part was previously numbered ML6581.

### **FEATURES**

- Low propagation delay 1.7ns ML65541 2.0ns ML65L541
- Fast 8-bit TTL level buffer/line driver with three-state capability on the output
- TTL compatible input and output levels
- Schottky diode clamps on all inputs to handle undershoot and overshoot
- Onboard schottky diodes minimize noise
- Reduced output swing of 0 4.1 volts
- Ground bounce controlled outputs, typically less than 400mV
- Industry standard FCT541 type pinout
- Applications include high speed cache memory, main memory, processor bus buffering, and graphics cards

## **BLOCK DIAGRAM**



# PIN CONFIGURATION

# 20-Pin SOIC, QSOP



**TOP VIEW** 

# PIN DESCRIPTION

| NAME                                              | I/O | DESCRIPTION   |  |
|---------------------------------------------------|-----|---------------|--|
| Ai                                                | . 1 | Data Bus A    |  |
| Bi                                                | Ο   | Data Bus B    |  |
| $\overline{\text{OE1}}$ & $\overline{\text{OE2}}$ | i   | Output Enable |  |
| GND                                               | ı   | Signal Ground |  |
| $V_{CC}$                                          | i   | + 5V supply   |  |
|                                                   |     |               |  |

# **FUNCTION TABLE**

| - | OE1/OE2 | <b>A</b> | В |
|---|---------|----------|---|
| _ | Н       | X        | Z |
| _ | L       | L        | L |
| - | , L     | Н        | Н |

L = Logic Low

# **ABSOLUTE MAXIMUM RATINGS**

| V <sub>CC</sub>                      | –0.3V to 7V             |
|--------------------------------------|-------------------------|
| DC Input voltage                     | 0.3V to $V_{CC} + 0.3V$ |
| AC Input voltage (< 20ns)            | 3.0V                    |
| DC Output voltage                    | 0.3V to $V_{CC}$ + 0.3V |
| Output sink current (per pin)        | 120mA                   |
| Storage temperature                  |                         |
| Junction temperature                 | 150°C                   |
| Thermal Impedance (θ <sub>IA</sub> ) |                         |
| SOIC                                 | 96°C/W                  |
| OSOP                                 | 100°C/W                 |

H = Logic High

X = Don't Care

Z = High Impedance

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise stated, these specifications apply for:  $V_{CC}$  = 5.0  $\pm$  5%V,  $T_A$  = 0°C to 70°C (Note 1).

| SYMBOL                              | PARAMETER                                     | CONDITIO                                                         | NS                                                                | MIN                                      | TYP  | MAX  | UNITS |
|-------------------------------------|-----------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------|------|------|-------|
| AC ELECTR                           | ICAL CHARACTERISTICS (C <sub>LOAD</sub>       | $_{\rm O}$ = 50pF, R <sub>LOAD</sub> = 500 $\Omega$ )            |                                                                   |                                          | · ·  |      |       |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                             | Ai to Bi (Note 2)                                                | Ai to Bi (Note 2) ML65541                                         |                                          | 1.4  | 1.7  | ns    |
|                                     |                                               |                                                                  | ML65L541                                                          |                                          | 1.6  | 2.0  | ns    |
| t <sub>OE</sub>                     | Output enable time<br>OE1, OE2 to Bi          |                                                                  |                                                                   |                                          | 10   | 15   | ns    |
| t <sub>OD</sub>                     | Output disable time OE1, OE2 to Bi            |                                                                  |                                                                   | 7 - 40 - 40 - 40 - 40 - 40 - 40 - 40 - 4 |      | 10   | ns    |
| C <sub>IN</sub>                     | Input capacitance                             |                                                                  |                                                                   |                                          | 8    |      | pF    |
| DC ELECTR                           | RICAL CHARACTERISTICS (C <sub>LOAE</sub>      | ) = 50pF, R <sub>LOAD</sub> = ∞)                                 |                                                                   |                                          |      |      | -     |
| $V_{IH}$                            | Input high voltage                            | Logic HIGH                                                       |                                                                   | 2.0                                      |      |      | V     |
| $V_{IL}$                            | Input low voltage                             | Logic LOW                                                        |                                                                   |                                          |      | 0.8  | V     |
| I <sub>IH</sub>                     | Input high current                            | Per pin, V <sub>IN</sub> = 3V                                    | ML65541                                                           |                                          | 0.5  | 1.5  | mA    |
|                                     |                                               |                                                                  | ML65L541                                                          |                                          | 0.3  | 0.5  | mA    |
| 1 <sub>IL</sub>                     | Input low current                             | Per pin, V <sub>IN</sub> = 0                                     | ML65541                                                           |                                          | 2.4  | 3.5  | mA    |
|                                     |                                               |                                                                  | ML65L541                                                          |                                          | 0.8  | 1.0  | mA    |
| I <sub>HI-Z</sub>                   | Three-state output current                    | V <sub>CC</sub> = 5.25V, 0 < V <sub>IN</sub>                     | V <sub>CC</sub> = 5.25V, 0 < V <sub>IN</sub> < V <sub>CC</sub>    |                                          |      | 5    | μА    |
| I <sub>OS</sub>                     | Short circuit current                         | $V_{CC} = 5.25V, V_O = C$ (Note 3)                               | $V_{CC} = 5.25V, V_{O} = GND$<br>(Note 3)                         |                                          | ·    | -225 | mA    |
| V <sub>IC</sub>                     | Input clamp voltage                           | $V_{CC} = 4.75V$ , $I_{IN} = 18$                                 | V <sub>CC</sub> = 4.75V, I <sub>IN</sub> = 18mA                   |                                          | -0.7 | -1.2 | V     |
| V <sub>OH</sub>                     | Output high voltage                           | V <sub>CC</sub> = 4.75V, I <sub>OH</sub> = 1<br>(Notes 4 & 5)    | V <sub>CC</sub> = 4.75V, I <sub>OH</sub> = 100μA<br>(Notes 4 & 5) |                                          |      |      | V     |
| V <sub>OL</sub>                     | Output low voltage                            | V <sub>CC</sub> = 4.75V, I <sub>OL</sub> = 25mA<br>(Notes 4 & 5) |                                                                   |                                          | -    | 0.6  | V     |
| V <sub>OFF</sub>                    | V <sub>IN</sub> – V <sub>OUT</sub> per buffer | V <sub>CC</sub> = 4.75V (Note 4                                  | ML65541                                                           | 0                                        | 100  | 200  | mV    |
|                                     |                                               |                                                                  | ML65L541                                                          | 0                                        | 200  | 300  | mV    |
| I <sub>CC</sub>                     | Quiescent Power<br>Supply Current             | V <sub>CC</sub> = 5.25V, f = 0Hz,<br>Inputs/outputs open         |                                                                   |                                          | 55   | 80   | mA    |

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions

Note 2: One line switching, see Figure 3,  $t_{PLH}$ ,  $t_{PHL}$  versus  $C_L$ .

Note 3: Not more than one output should be shorted for more than a second.

Note 4: This is a true analog buffer. In the linear region, the output tracks the input with an offset ( $V_{OFF}$ ). For  $V_{OH}$ ,  $V_{IN} = 2.7V$ .

 $V_{OH\,MIN}$  includes  $V_{OFF}$ . For  $V_{OL}$ ,  $V_{IN}$  = 0V,  $V_{OL\,MAX}$  includes  $V_{OFF}$ 

Note 5: See Figure 2 for I<sub>OH</sub> versus V<sub>OH</sub> and I<sub>OL</sub> versus V<sub>OL</sub> data.





Figure 1. Ground Bounce Comparison, Four Outputs Switching into 50pF Loads.



Figure 2a. Typical V<sub>OL</sub> Versus I<sub>OL</sub> for One Buffer Output.



Figure 3. Propagation Delay (t<sub>PLH</sub>, t<sub>PHL</sub>) Versus Load Capacitance, One Output Switching.



Figure 2b. Typical V<sub>OH</sub> Versus I<sub>OH</sub> for One Buffer Output.



Figure 4. I<sub>CC</sub> Versus Frequency for Various Load Capacitances, Four Outputs Switching.

The ML65541 and ML65L541 are very high speed non-inverting buffer/line drivers with three-state outputs which are ideally suited for bus-oriented applications. They provide a low propagation delay by using an analog design approach (a high speed unity gain buffer), as compared to conventional digital approaches. The ML65541 and ML65L541 follow the pinout and functionality of the industry standard FCT541 series of buffer/line drivers and are intended to replace them in designs where the propagation delay is a critical part of the system design considerations. The ML65541 and ML65L541 are capable of driving load capacitances several times larger than their input capacitance. They are configured so that the Ai inputs go to the Bi outputs when enabled by OET/OE2.

These unity gain analog buffers achieve low propagation delays by having the output follow the input with a small offset. The output rise and fall times will closely match those of the input waveform. All inputs and outputs have Schottky clamp diodes to handle undershoot or overshoot noise suppression in unterminated applications. All outputs have ground bounce suppression (typically < 400mV), high drive output capability with almost immediate response to the input signal, and low output skew.

The l<sub>OL</sub> current drive capability of a buffer/line driver is often interpreted as a measure of its ability to sink current in a dynamic sense. This may be true for CMOS buffer/

line drivers, but it is not true for the ML65541 and ML65L541. This is because their sink and source current capability depends on the voltage difference between the output and the input. The ML65541 can sink or source more than 100mA to a load when the load is switching due to the fact that during the transition, the difference between the input and output is large. IoL is only significant as a DC specification, and is 25mA.

## ARCHITECTURAL DESCRIPTION

Until now, buffer/line drivers have been implemented in CMOS logic and made to be TTL compatible by sizing the input devices appropriately. In order to buffer large capacitances with CMOS logic, it is necessary to cascade an even number of inverters, each successive inverter larger than the preceding, eventually leading to an inverter that will drive the required load capacitance at the required frequency. Each inverter stage represents an additional delay in the gating process because in order for a single gate to switch, the input must slew more than half of the supply voltage. The best of these CMOS buffers has managed to drive a 50pF load capacitance with a delay of 3.2ns. Micro Linear has produced an octal buffer/line driver with a delay less than 1.7ns by using a unique circuit architecture that does not require cascaded logic gates. The ML65541 uses a feedback technique to produce an output that follows the input. If the output voltage is not close to the input, then the feedback circuitry will source or sink enough current to the load capacitance to correct the discrepancy.



Figure 5. One buffer cell of the ML65541

# ML65541/ML65L541

The basic architecture of the ML65541 is shown in Figure 5. It is implemented on a 1.5µm BiCMOS process. However, in this particular circuit, all of the active devices are NPNs — the fastest devices available in the process.

In this circuit, there are two paths to the output. One path sources current to the load capacitance when the signal is asserted, and the other path sinks current from the output when the signal is negated.

The assertion path is the emitter follower path consisting of the level shift transistor Q1, the output transistor Q2, and the bias resistor R8. It sources current to the output through the 75 $\Omega$  resistor R7 which is bypassed by another NPN (not shown) during fast input transients. The negation path is a current differencing op amp connected in a follower configuration. The active components in this amplifier are transistors Q3-Q7. R3-R6 are bias resistors, and R1 and R2 are the feedback resistors. The key to understanding the operation of the current differencing op amp is to know that the currents in transistors Q3 and Q5 are the same at all times and that the voltages at the bases of Q4 and Q6 are roughly the same. If the output is higher than the input, then an error current will flow through R2. This error current will flow into the base of Q6 and be multiplied by  $\beta$  squared to the collector of Q7, closing the loop. The larger the discrepancy between the output and input, the larger the feedback current, and the harder Q7 sinks current from the load capacitor.

A number of MOSFETs are not shown in Figure 5. These MOSFETs are used to three-state dormant buffers. For instance, the feedback resistors R1 and R2 were implemented as resistive transmission gates to ensure that disabled buffers do not load the lines they are connected to. Similarly, there is a PMOS in series with R8 that is normally on but shuts off for disable. Other MOSFETs have been included to ensure that disabled buffers consume no power.

#### **TERMINATION**

R7 in Figure 5 also acts as a termination resistor. This  $75\Omega$  resistor is in series with the output and therefore helps suppress noise caused by transmission line effects such as reflections from mismatched impedances. System designers using CMOS transceivers commonly have to use external resistors in series with each transceiver output to suppress this noise. Systems using the ML65541 or ML65L541 may not have to use these external resistors.

### **APPLICATIONS**

There are a wide variety of needs for extremely fast buffers in high speed processor system designs like Pentium, PowerPC, Mips, Sparc, Alpha and other RISC processors. These applications are either in the cache memory area or the main memory (DRAM) area. In addition, fast buffers find applications in high speed graphics and multimedia applications. The high capacitive loading due to multiplexed address lines on the system bus demand external buffers to take up the excess drive current. The needed current to skew the transitions between rise and fall times must be done without adding excessive propagation delay. The ML65541 and ML65L541 are equipped with Schottky diodes to clean up ringing from overshoot and undershoot caused by reflections in unterminated board traces.

# **ORDERING INFORMATION**

| PART NUMBER | SPEED | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------|-------------------|-------------------|
| ML65541CK   | 1.7ns | 0°C to 70°C       | 20-Pin QSOP (K20) |
| ML65541CS   | 1.7ns | 0°C to 70°C       | 20-Pin SOIC (S20) |
| ML65L541CK  | 2.0ns | 0°C to 70°C       | 20-Pin QSOP (K20) |
| ML65L541CS  | 2.0ns | 0°C to 70°C       | 20-Pin SOIC (S20) |

Intel, Pentium, PCI are registered trademarks of Intel Corporation. Mips, Alpha and Sparc are registered trademarks of Silicon Graphics, DEC and Sun Microsystems respectively.



# ML65T541

# 3.3V High Speed Octal Buffer/Line Driver

### GENERAL DESCRIPTION

The ML65T541 is a non-inverting octal buffer/line driver. The high operating frequency (66MHz driving a 50pF load) and low propagation delay (2ns) make it ideal for very high speed applications such as processor bus buffering cache/main memory control.

The ML65T541 uses a unique analog implementation to eliminate the delays inherent in traditional digital designs. Schottky clamps reduce undershoot and overshoot, and special output driver circuits limit ground bounce. The ML65T541 conforms to the pinout and functionality of the industry standard FCT541 and is intended for applications where propagation delay is critical to the system design.

## **FEATURES**

- Low propagation delay 2.0ns
- Fast 8-bit buffer/line driver with three-state capability on the output
- Schottky diode clamps on all inputs to handle undershoot and overshoot
- Onboard schottky diodes minimize noise
- Ground bounce controlled outputs
- Industry standard FCT541 type pinout
- Applications include high speed cache memory, main memory, processor bus buffering, and graphics cards

#### **BLOCK DIAGRAM**



# **PIN CONFIGURATION**

# 20-Pin SOIC, QSOP



**TOP VIEW** 

# **PIN DESCRIPTION**

| NAME      | I/O | DESCRIPTION   |
|-----------|-----|---------------|
| Ai        | 1   | Data Bus A    |
| Bi        | Ο   | Data Bus B    |
| OE1 & OE2 | ı   | Output Enable |
| GND       | 1   | Signal Ground |
| $V_{CC}$  | 1   | 3.3V supply   |
|           |     |               |

# **FUNCTION TABLE**

| OE1/OE2 | A | В |
|---------|---|---|
| Н       | X | Z |
| L       | L | L |
| L       | Н | Н |

L = Logic Low

# **ABSOLUTE MAXIMUM RATINGS**

| V <sub>CC</sub>                      | 0.3V to 7V                    |
|--------------------------------------|-------------------------------|
| DC Input voltage                     | 0.3 to V <sub>CC</sub> + 0.3V |
| AC Input voltage (< 20ns)            | –3.0V                         |
| DC Output voltage                    | 0.3 to V <sub>CC</sub> + 0.3V |
| Output sink current (per pin)        | 120mA                         |
| Storage temperature                  | –65°C to 150°C                |
| Junction temperature                 | 150°C                         |
| Thermal Impedance (θ <sub>IA</sub> ) |                               |
| SOIC                                 | 96°C/W                        |
| OSOP                                 | 100°C/W                       |

H = Logic High

X = Don't Care

Z = High Impedance

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise stated, these specifications apply for:  $V_{CC}$  = 3.3V  $\pm$  10%,  $T_A$  = 0°C to 70°C (Note 1)

| SYMBOL                              | PARAMETER                             | CONDITIONS                                     | MIN | TYP  | MAX  | UNITS |
|-------------------------------------|---------------------------------------|------------------------------------------------|-----|------|------|-------|
| AC ELECTR                           | ICAL CHARACTERISTICS                  | $(C_{LOAD} = 50pF, R_{LOAD} = 500\Omega)$      |     |      |      |       |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                     | Ai to Bi (Note 2)                              | 1.4 | 2.0  | ns   |       |
| t <sub>OE</sub>                     | Output enable time<br>OE1, OE2 to Bi  |                                                | 10  | 20   | ns   |       |
| t <sub>OD</sub>                     | Output disable time<br>OE1, OE2 to Bi |                                                | 15  | 20   | ns   |       |
| C <sub>IN</sub>                     | Input capacitance                     |                                                |     | 8    |      | pF    |
| DC ELECTR                           | ICAL CHARACTERISTICS                  | $(C_{LOAD} = 50pF, R_{LOAD} = \infty)$         |     |      |      |       |
| V <sub>IH</sub>                     | Input high voltage                    | Logic HIGH (Note 3)                            | 2.0 |      |      | V     |
| V <sub>IL</sub>                     | Input low voltage                     | Logic LOW (Note 3)                             |     |      | 0.8  | V     |
| I <sub>IH</sub>                     | Input high current                    | Per pin, V <sub>IN</sub> = 3V                  |     |      | 0.8  | mA    |
| I <sub>IL</sub>                     | Input low current                     | Per pin, V <sub>IN</sub> = 0                   | 0.3 |      | 0.8  | mA    |
| I <sub>HI-Z</sub>                   | Three-state output current            | 0 < V <sub>IN</sub> < V <sub>CC</sub>          |     |      | 5    | μА    |
| los                                 | Short circuit current                 | V <sub>O</sub> = GND (Note 4)                  | -60 |      | -225 | mA    |
| V <sub>IC</sub>                     | Input clamp voltage                   | I <sub>IN</sub> = 18mA                         |     | -0.7 | -1.2 | V     |
| V <sub>OH</sub>                     | Output high voltage                   | I <sub>OH</sub> = 100μA (Note 5)               | 2.4 |      |      | V     |
| V <sub>OL</sub>                     | Output low voltage                    | I <sub>OL</sub> = 5mA (Notes 5,6)              |     |      | 0.6  | V     |
| lcc                                 | Quiescent Power<br>Supply Current     | Freq = 0Hz, V <sub>IN</sub> = 0V, outputs open |     | 55   | 80   | mA    |

- Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.
- Note 2: One line switching, see Figure 3, t<sub>PLH</sub>, t<sub>PHL</sub> versus C<sub>L</sub>.
- Note 3: Inputs should be driven to within 0.3V of the rail. Although the inputs are TTL compatible, at the minimum logic high voltage, the circuit will draw current due to the buffer action (= 20mA per channel).
- Note 4: Not more than one output should be shorted for more than a second.
- Note 5: See Figure 2 for I<sub>OH</sub> versus V<sub>OH</sub> and I<sub>OL</sub> versus V<sub>OL</sub> data.
- Note 6: The output can source or sink more than 100 mA when switching. I<sub>OL</sub> is only significant as a DC specification.





Figure 1. Typical Switching Waveform, Four Outputs Switching into 50pF Loads.



Figure 2a. Typical  $V_{OL}$  Versus  $I_{OL}$  for One Buffer Output.



Figure 2b. Typical V<sub>OH</sub> Versus I<sub>OH</sub> for One Buffer Output.



Figure 3. Propagation Delay (t<sub>PLH</sub>, t<sub>PHL</sub>) Versus Load Capacitance, One Output Switching At 66MHz.

Figure 4. I<sub>CC</sub> Versus Frequency for Various Load Capacitances, Four Outputs Switching.

The ML65T541 is a very high speed non-inverting buffer/ line driver with three-state outputs which is ideally suited for bus-oriented applications. It provides a low propagation delay by using an analog design approach (a high speed unity gain buffer), as compared to conventional digital approaches. The ML65T541 follows the pinout and functionality of the industry standard FCT541 series of buffers/line drivers and is intended to replace them in designs where the propagation delay is a critical part of the system design considerations. The ML65T541 is capable of driving load capacitances several times larger than its input capacitance. It is configured so that the Ai inputs go to the Bi outputs when enabled by OE1/OE2

These unity gain analog buffers achieve low propagation delays by having the output follow the input with a small offset. When the output reaches one  $V_{BE}$  off the rail, the PMOS pull-up is activated to drive the output the rest of the way. All inputs and outputs have Schottky clamp diodes to handle undershoot or overshoot noise suppression in unterminated applications. All outputs have ground bounce suppression (typically < 400mV), high drive output capability with almost immediate response to the input signal, and low output skew.

The I<sub>OL</sub> current drive capability of a buffer/line driver is often interpreted as a measure of its ability to sink current in a dynamic sense. This may be true for CMOS buffer/line drivers, but it is not true for the ML65T541. This is because their sink and source current capability depends

on the voltage difference between the output and the input. The ML65T541 can sink or source more than 100mA to a load when the load is switching due to the fact that during the transition, the difference between the input and output is large.  $I_{OL}$  is only significant as a DC specification, and is 5mA.

### ARCHITECTURAL DESCRIPTION

Until now, buffer/line drivers have been implemented in CMOS logic and made to be TTL compatible by sizing the input devices appropriately. In order to buffer large capacitances with CMOS logic, it is necessary to cascade an even number of inverters, each successive inverter larger than the preceding, eventually leading to an inverter that will drive the required load capacitance at the required frequency. Each inverter stage represents an additional delay in the gating process because in order for a single gate to switch, the input must slew more than half of the supply voltage. The best of these CMOS buffers has managed to drive a 50pF load capacitance with a delay of 3.2ns. Micro Linear has produced a dual quad buffer/line driver with a delay of less than 2ns by using a unique circuit architecture that does not require cascaded logic gates. The ML65T541 uses a feedback technique to produce an output that follows the input. If the output voltage is not close to the input, then the feedback circuitry will source or sink enough current to the load capacitance to correct the discrepancy.

The basic architecture of the ML65T541 is shown in Figure 5. It is implemented on a 1.5μm BiCMOS process.



Figure 5. One buffer cell of the ML65T541



# ML65T541

However, in this particular circuit, all of the active devices are NPNs — the fastest devices available in the process.

In this circuit, there are two paths to the output. One path sources current to the load capacitance when the signal is asserted, and the other path sinks current from the output when the signal is negated.

The assertion path is the emitter follower path consisting of the level shift transistor Q1, the output transistor Q2, the pull-up helper M1 (static  $R_{ON} \approx 200\Omega$ ), and the bias resistor R8. It sources current to the output through the resistor R7 which is bypassed by another NPN (not shown) during fast input transients, and M1 pull-up drives the output toward the rail once the output reaches one  $V_{RF}$ within the rail. The negation path is a current differencing op amp connected in a follower configuration. The active components in this amplifier are transistors Q3-Q7. R3-R6 are bias resistors, and R1 and R2 are the feedback resistors. The key to understanding the operation of the current differencing op amp is to know that the current in transistors Q3 and Q5 are the same at all times and that the voltages at the bases of Q4 and Q6 are roughly the same. If the output is higher than the input, then an error current will flow through R2. This error current will flow into the base of Q6 and be multiplied by  $\beta$  squared to the collector of Q7, closing the loop. The larger the discrepancy between the output and input, the larger the feedback current, and the harder Q7 sinks current from the load capacitor.

A number of MOSFETs are not shown in Figure 5. These MOSFETs are used to three-state dormant buffers. For instance, the feedback resistors R1 and R2 were implemented as resistive transmission gates to ensure that disabled buffers do not load the lines they are connected to. Similarly, there is a PMOS in series with R8 that is normally on but shuts off for disable. Other MOSFETs have been included to ensure that disabled buffers consume no power.

#### APPLICATIONS

There are a wide variety of needs for an extremely fast buffers in high speed processor system designs like Pentium, PowerPC, Mips, Sparc, Alpha and other RISC processors. These applications are either in the cache memory area or the main memory (DRAM) area. In addition, fast buffers find applications in high speed graphics and multimedia applications. The high capacitive loading due to multiplexed address lines on the system bus demand external buffers to take up the excess drive current. The needed current to skew the transitions between rise and fall times must be done without adding excessive propagation delay. The ML65T541 is equipped with Schottky diodes to clean up ringing from overshoot and undershoot caused by reflections in unterminated board traces.

### ORDERING INFORMATION

| PART NUMBER | SPEED | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------|-------------------|-------------------|
| ML65T541CK  | 2.0ns | 0°C to 70°C       | 20-Pin QSOP (K20) |
| ML65T541CS  | 2.0ns | 0°C to 70°C       | 20-Pin SOIC (S20) |



## **Bus Termination Regulator**

### GENERAL DESCRIPTION

The ML6550 is a switching regulator designed to convert a 5V supply to 2.5V, or a 3.3V supply to 1.65V, for series termination of high speed graphic/video memory buses or CPU buses implementing MDRAMs, SDRAMs, or SGRAMs. The ML6550 is used in conjunction with series termination resistors, resulting in a major reduction in power dissipation over resistor divider termination schemes.

The switching regulator is capable of sourcing or sinking up to 240mA while maintaining the output within 5% of the nominal output voltage and can sink and source up to 600mA. The output of the regulator to can be used for termination of other bus interface standards such as LVCMOS, SSTL, and CMOS.

### **FEATURES**

- Ideal for bus termination of SSTL devices
- Generates the 2.5V and 1.65V termination voltage required for series-terminated MDRAM, SDRAM, and SGRAM
- Guaranteed 2.5V ±5% for 240mA source or sink capability
- Can source and sink of to 600mA
- Minimum external components. Requires no feedback compensation
- Adjustable output voltage gives the ability to terminate other bus architectures
- Lower power dissipation than resistor divider termination, reducing heat by 50%

### **BLOCK DIAGRAM**



## **PIN CONFIGURATION**

### ML6550 8-Pin SOIC



## PIN DESCRIPTION

| PIN | NAME      | FUNCTION                                                                                                                                                  | PIN | NAME             | FUNCTION                                                       |
|-----|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|----------------------------------------------------------------|
| 1   | NC        | No Connect.                                                                                                                                               | 5   | DV <sub>CC</sub> | V <sub>CC</sub> connection for the internal power transistors. |
| 2   | NC        | No Connect.                                                                                                                                               | 6   | NC.              | No Connect.                                                    |
| 3   | AGND      | Analog signal ground.                                                                                                                                     | U   | INC.             | No Connect.                                                    |
|     |           |                                                                                                                                                           | 7   | $V_L$            | Output inductor connection.                                    |
| 4   | $AV_{CC}$ | V <sub>CC</sub> connection for the noise sensitive analog control section. A 100μF bypass capacitor should be connected between AV <sub>CC</sub> and GND. | 8   | DGND             | Return for the internal power transistors.                     |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>IN</sub>                            | 7\         |
|--------------------------------------------|------------|
| Voltage on Any Other Pin GND – 0.3V to     |            |
| Peak Switch Current (IPEAK)                | 2A         |
| Average Switch Current (I <sub>AVG</sub> ) | 1 <i>A</i> |
| Junction Temperature                       | 150°C      |

| Storage Temperature Range            | -65°C to 150°C |
|--------------------------------------|----------------|
| Lead Temperature (Soldering, 10 sec) | 150°C          |
| Thermal Resistance ( $\theta_{IA}$ ) | 160°C/W        |
| Output Current, Source or Sink       | 600mA          |

## **OPERATING CONDITIONS**

| Temperature Range               | 0°C to 70°C  |
|---------------------------------|--------------|
| V <sub>IN</sub> Operating Range | 3.0V to 6.0V |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{IN} = 5V$ ,  $T_A = Operating Temperature Range (Note 1)$ 

| PARAMETER                      | CONDITIONS                                            | MIN   | TYP  | MAX   | UNITS    |
|--------------------------------|-------------------------------------------------------|-------|------|-------|----------|
| SWITCHING REGULATOR            |                                                       |       |      |       | <u> </u> |
| Output Voltage, V <sub>L</sub> | I <sub>OUT</sub> = 0                                  | 2.375 | 2.5  | 2.625 | V        |
|                                | $I_{OUT} = \pm 240 \text{mA}$                         | 2.375 | 2.5  | 2.625 | V        |
|                                | V <sub>IN</sub> = 3.3V, I <sub>OUT</sub> = 0, no load | 1.45  | 1.65 | 1.85  | V        |
|                                | $V_{IN} = 3.3V$ , $I_{OUT} = \pm 240 \text{mA}$       | 1.35  | 1.65 | 1.95  | V        |
| Source Resistance              | $I_{OUT} = \pm 240 \text{mA}$                         |       | 250  |       | mΩ       |
| Switching Frequency            |                                                       |       | 250  |       | kHz      |
| SUPPLY                         |                                                       |       |      |       |          |
| Quiescent Current              | I <sub>OUT</sub> = 0, no load                         |       | 1.0  |       | mA       |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

### **FUNCTIONAL DESCRIPTION**

### TERMINATION OF BUSES UTILIZING MDRAMS.

The ML6550 is a switching regulator designed to sink and source load current while maintaining output regulation. The 2.5V is ideal for 5V video memory busses for video memories such as MDRAMs. The ML6550 implements a open loop design that does not require an external compensation loop. Thus reducing the number of components needed for low cost designs. The ML6550 can bã«o be used for low voltage buses as well at 3.3V.

The ML6550 termination scheme has significant power vs. performance advantages over resistor divider termination schemes, hence providing an active termination scheme for high speed 3D graphics and video applications that delivers more bytes per clock while maintaining low voltage signal integrity. The ML6550 is ideal for memory buses operating over 100MHz.

The ML6550 is best suited for 2-channel MDRAM applications as shown in the example figure 1A and 1B. The ML6550 can be viewed as a voltage source for parallel termination as a Thevenin equivalent. Figure 2 illustrates a typical application circuit setup for the ML6550. One ML6550 can terminate several signal lines. A series resistor is needed per signal line.

## TERMINATION OF BUSES UTILIZING SDRAMS OR SGRAMS.

Figure 3 depicts a proposed termination scheme for SSTL-SDRAMS. The SSTL-3 standard recommends a double-parallel terminated line. The ML6550 can be used as the voltage termination source.



Figure 1A. 2-Channel MDRAM Video/Graphics Memory Bus design



Figure 1B. Termination Scheme for MDRAM Bus

### TYPICAL APPLICATIONS

### **OUTPUT CURRENT CAPABILITY**

The maximum current available at the output of the regulator is related to the DC resistance of the inductor, the source impedance of the ML6550, and the desired regulation. The source impedance of the ML6550 can be estimated at  $250m\Omega$  with an initial output voltage accuracy of  $\pm1\%$ . So the maximum output current can be estimated using:

$$I_{OUT(MAX)} = \frac{(Desired-Initial\ Output\ Accuracy) \times 2.5}{L_{DCR} + 0.25}\ Amps \quad \ (1)$$

So, for an inductor with  $100m\Omega$  DC resistance and a desired output voltage accuracy of 5%:

$$I_{OUT(MAX)} = \frac{(5\% - 1\%) \times 2.5}{0.1 + 0.25} = 0.286 \text{ Amps}$$
 (2)

This is enough current capability to terminate 40 bus lines assuming 6mA of drive current per line.

### **INDUCTOR SELECTION**

The ML6550 requires the selection of an external inductor. A value of  $15\mu H$  is a good choice, but any value between  $10\mu H$  and  $22\mu H$  is acceptable. Choosing an inductance value of less than  $10\mu H$  will reduce the component's footprint or the DC resistance, but the output voltage ripple will increase. Conversely, inductance values greater than  $22\mu H$  will reduce the output ripple, but component size and output regulation become issues.

It is important to use an inductor that is rated to handle 1.5A peak currents without saturating. Also look for an inductor with low winding resistance. An inductor with low winding resistance leads to better regulation and higher output current capability. A good rule of thumb is to use inductors with  $100 \mathrm{m}\Omega$  or less of winding resistance.

The final selection of the inductor will be based on tradeoffs between size, cost and performance. Make your selections carefully. Inductor tolerance, core and copper loss will vary with the type of inductor selected and should be evaluated with the ML6550 under worst case conditions to determine its suitability.



Figure 2. Typical Application Circuit for MDRAM Bus Termination



Figure 3. SDRAM-SSTL Bus Termination (See SSTL-3 Standards)

## ML6550

Several manufacturers supply standard inductance values in surface mount packages:

Coilcraft (708) 639-6400 Coiltronics (561) 241-7876 Sumida (708) 956-0666

| MANUFACTURER | PART<br>NUMBER | INDUCTANCE | DC<br>RESISTANCE |
|--------------|----------------|------------|------------------|
| Coilcraft    | DT3316-153     | 15µH       | 0.06Ω            |
| Coiltronics  | CTX-20-4       | 20μΗ       | $0.05\Omega$     |
| Sumida       | CDRH74-120     | 12μΗ       | 0.05Ω            |

### **OUTPUT CAPACITOR**

The output capacitor filters the pulses of current from the bus terminator regulator as well as lowers the AC output impedance. For the best performance, two  $100\mu F$ , low ESR capacitors in parallel are recommended.

Note that data transitions on the bus cause fast changes in output current. These fast current changes cause high frequency spikes to appear on the output. To minimize these effects, choose an output capacitor with a combined ESR of less than  $50m\Omega$  and use good layout practices to minimize trace inductance from the output capacitors to the termination resistors. In addition, it is also recommended to bypass the termination resistors with  $0.01\mu F$  ceramic capacitors.

Suitable tantalum capacitors can be obtained from the following vendors:

AVX (207) 282-5111 TPS Series

Sprague (207) 324-4140 593D and 594D Series

### INPUT CAPACITOR

It is recommended to de-couple the input with a  $47\mu F$  to  $100\mu F$  capacitor along with a high frequency bypass capacitor. This provides the benefits of preventing the input ripple from affecting the ML6550 control circuitry, as well as improves the efficiency by reducing the I squared R losses during the charge cycle of the inductor. Again, a low ESR capacitor (such as tantalum) is recommended for the bulk capacitor.

### **LAYOUT**

Good layout practices will ensure the proper operation of the ML6550. A sample layout is shown in Figure 4. Some layout guidelines follow:

- Use adequate ground and power traces or planes.
- Keep the input capacitors close to pins 4 and 5.
- Use short trace lengths from the inductor to the  $V_L$  pin and from the inductor to the output capacitors.
- Use a separate trace from pin 3 to pin 8, and use pin 8 as the ground point for all the power components.
- Use additional bypass capacitors at each termination resistor pack.



Top



**Bottom** 



Figure 4. Sample PCB Layout for ML6550



## **ORDERING INFORMATION**

| PART NUMBER | OUTPUT VOLTAGE | TEMPERATURE RANGE | PACKAGE          |
|-------------|----------------|-------------------|------------------|
| ML6550CS    | 2.5V, 1.65V    | 0°C to 70°C       | 8-Pin SOIC (S08) |



## **Hot-Insertable Active SCSI Terminator**

### **GENERAL DESCRIPTION**

The ML6599 BiCMOS 9 line SCSI terminator provides active termination in SCSI systems using single ended drivers and receivers. Active SCSI termination helps to effectively control analog transmission line effects such as ringing, noise, crosstalk, and ground bounce. In addition, the ML6599 provides support for hot-insertability on the SCSI bus.

The ML6599 provides a V-I characteristic optimized to minimize transmission line effects during both signal negation and assertion using a MOSFET-based architecture. The desired V-I characteristic is achieved by trimming one resistor in the control block. Internal clamping controls signal assertion transients and provides current sink capability to handle active negation driver overshoots above 2.85V. It provides a 2.85V reference through an internal low dropout (1V) linear regulator.

The ML6599 also provides a disconnect function which effectively removes the terminator from the SCSI bus. The disconnect mode capacitance is typically less than 5pF per line. Current limiting and thermal shutdown protection are also included.

### **FEATURES**

- Fully monolithic IC solution providing active termination for 9 lines of the SCSI bus
- Provides on board support for hot-insertability on the SCSI bus
- Low dropout voltage (1V) linear regulator, trimmed for accurate termination current
- Output capacitance typically < 5pF
- Disconnect mode logic pin to disconnect terminator from the SCSI bus, <100µA
- Current sinking can sink current in excess of 10mA per line to handle active negation driver overshoots above 2.85V
- Negative clamping on all lines to handle signal assertion transients
- Regulator can source 200mA and sink 100mA while maintaining regulation
- Current limit & thermal shutdown protection

## **BLOCK DIAGRAM**



NCLAMP = Negative Clamp

## PIN CONFIGURATION





## **PIN DESCRIPTION**

| NAME    | DESCRIPTION                                                                                                                                                            | NAME      | DESCRIPTION                                                                                                                                                              |  |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| TERMPWR | Termination Power. Should be connected to the SCSI TERMPWR line. A 10µF tantalum local bypass capacitor is recommended per system, as shown in the application diagram | $V_{REF}$ | $2.85V_{REF}$ Output. External decoupling with a $10\mu F$ tantalum in parallel with a $0.1\mu F$ ceramic capacitor is recommended, as shown in the application diagram. |  |
| L1      | Signal Termination 1. SCSI Bus line 1                                                                                                                                  | DISCNKT   | Disconnect Terminator. Logic input to                                                                                                                                    |  |
| L2      | Signal Termination 2. SCSI Bus line 2                                                                                                                                  |           | disconnect the terminator from the bus when the SCSI device no longer needs                                                                                              |  |
| L3      | Signal Termination 3. SCSI Bus line 3                                                                                                                                  |           | termination due to not being the last                                                                                                                                    |  |
| L4      | Signal Termination 4. SCSI Bus line 4                                                                                                                                  |           | device on the bus or otherwise. Active low input.                                                                                                                        |  |
| L5      | Signal Termination 5. SCSI Bus line 5                                                                                                                                  | GND       | Ground. Signal ground (0V)                                                                                                                                               |  |
| L6      | Signal Termination 6. SCSI Bus line 6                                                                                                                                  | HS        | Heat Sink Ground. Should be                                                                                                                                              |  |
| L7      | Signal Termination 7. SCSI Bus line 7                                                                                                                                  |           | connected to GND.                                                                                                                                                        |  |
| L8      | Signal Termination 8. SCSI Bus line 8                                                                                                                                  |           |                                                                                                                                                                          |  |
| L9      | Signal Termination 9. SCSI Bus line 9                                                                                                                                  |           |                                                                                                                                                                          |  |

NOTE: The DISCNKT line has a 200kΩ internal pullup resistor connected to the supply. This pin should be left floating for normal operation and should be connected to ground to enable the function.

## **ABSOLUTE MAXIMUM RATINGS**

## **OPERATING CONDITIONS**

| Signal Line Voltage                  | . –0.3 to TERMPWR + 0.3V |
|--------------------------------------|--------------------------|
| Regulator Output Current             | 100 to 300mA             |
| TERMPWR Voltage                      |                          |
| Storage Temperature                  |                          |
| Soldering Temperature                | 260°C for 10s            |
| Thermal Impedance (θ <sub>IA</sub> ) |                          |
|                                      | 95°C/W                   |
| TSSOP                                | 110°C/W                  |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise stated, these specifications apply for  $4V \le TERMPWR \le 5.25V$ , and  $T_A = 0$ °C to 70°C (Note 1)

| PARAMETER                                   | CONDITIONS                                                                                         | MIN           | TYP  | MAX  | UNITS |
|---------------------------------------------|----------------------------------------------------------------------------------------------------|---------------|------|------|-------|
| Supply                                      |                                                                                                    |               |      |      |       |
| TERMPWR Supply Current                      | L1–L9 = open, DISCNKT = open                                                                       |               | 4.5  | 5.5  | mA    |
|                                             | L1-L9 = 0.2 V, DISCNKT = open                                                                      |               | 225  | 250  | mA    |
| Disconnect Mode Current                     | DISCNKT = 0 (active)                                                                               |               | 75   | 100  | μА    |
| DISCNKT                                     |                                                                                                    |               |      |      |       |
| Input Low Voltage                           |                                                                                                    |               |      | 1.0  | V     |
| Input High Voltage                          |                                                                                                    | TERMPWR – 1.0 |      |      | V     |
| Output                                      |                                                                                                    |               |      |      |       |
| Output High Voltage                         | Measuring each signal line while other eight are high                                              | 2.8           | 2.85 | 2.9  | V     |
| Output Current<br>(Normal Mode)             | V <sub>OUT</sub> = 0.2V, Measuring each signal line while the other eight are high                 | 20            |      | 24   | mA    |
| Hot Insertion Peak Current                  | TERMPWR = $0V$ , $V_{REF} = 0V$<br>Any signal line (L1–L9) at 2.85V                                |               | 1    | 2    | μА    |
| Output Clamp Level                          | I <sub>OUT</sub> = -30mA (Note 2)                                                                  | -0.15         | 0    | 0.15 | V     |
| Sinking Current (per line)                  | V <sub>OUT</sub> = 3.3V (per line)                                                                 | 10            | 12   |      | mA    |
| Output Capacitance<br>(Micro Linear Method) | L1 thru L9, $\overline{DISCNKT} = 0$<br>$2V_{P-P}$ 100kHz square wave<br>applied biased at 1V D.C. |               | 4    | 5    | pF    |
| Output Capacitance<br>(X3T9.2/855D method)  | L1 thru L9, DISCNKT = 0<br>0.4Vp.p, 1MHz square wave<br>applied biased at 0.5V D.C.                |               | 6    | 7    | pF    |
| Regulator                                   |                                                                                                    |               |      |      |       |
| Output Voltage                              | Sourcing 0-200mA                                                                                   | 2.8           | 2.85 | 2.9  | V     |
|                                             | Sinking 0-100mA                                                                                    | 2.8           | 2.85 | 2.9  | V     |
| Sinking Current                             | V = 3.5V                                                                                           | 125           | 150  |      | mA    |
| Short Circuit Current                       | V <sub>REF</sub> = 0V                                                                              |               | 150  |      | mA    |
|                                             | V <sub>REF</sub> = 5V                                                                              |               | 300  |      | mA    |
| Dropout Voltage                             | L1-L9 = 0.2V                                                                                       |               | 1.0  | 1.2  | V     |
| Thermal Shutdown                            |                                                                                                    |               | 170  |      | °C    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.



### **FUNCTIONAL DESCRIPTION**

SCSI terminators are used to decrease the transmission line effects of SCSI cable. Termination must be provided at the beginning and end of the SCSI bus to ensure that data errors due to reflections on the bus are eliminated. With the increasing use of higher data rates and cable lengths in SCSI subsystems, active termination has become necessary. Active termination also minimizes power dissipation and can be activated or deactivated under software control, thus eliminating the need for end user intervention. The V-I characteristics of popular SCSI termination schemes are shown in Figure 1. Theoretically, the desired V-I characteristics are the Boulay type for signal assertion (high to low) and the ideal type for signal negation (low to high). The ML6599 with its MOSFETbased nonlinear termination element provides the most optimum V-I characteristics for both signal assertion and negation.



Figure 1. V-1 Characteristics of Various SCSI Termination Schemes

The ML6599 provides active termination for 9 signal lines, thus accommodating basic SCSI which requires 9 lines to be terminated. When used with the ML6599, wide SCSI, which requires 27, 36 or 45 lines to be terminated, can also be accommodated. The ML6599 integrates an accurate voltage reference (1V dropout voltage) and 9 MOSFET-based termination lines. A single internal resistor is trimmed to tune the V-I characteristic of the MOSFETs. The voltage reference circuit produces a precise 2.85V level and is capable of sourcing 24mA into each of the nine terminating lines when low (active). When the signal line is negated (driver turns off), the terminator pulls the signal line back to 2.85V. The regulator will source 200mA and sink 100mA while maintaining regulation of 2.85V.

The ML6599 SCSI terminator provides an active low control signal (DISCNKT) which has an internal 200k $\Omega$  pull-up resistor. The DISCNKT input isolates the ML6599 from the signal lines and effectively removes the terminator from the SCSI bus with a disconnect mode current of less than 100 $\mu$ A when pulled low. In addition, the ML6599 provides for negative clamping of signal transients and also supports current sink capability in excess of 10mA per signal line to handle active negation driver overshoot above 2.85V, a common occurrence with SCSI transceivers.

Disconnect mode capacitance is a very critical parameter in SCSI systems. The ML6599 provides a capacitance contribution of only 5pF.

### **HOT-INSERTABILITY**

"Hot" insertion of a SCSI device refers to the act of plugging a SCSI device which is initially unpowered into a powered SCSI bus. The SCSI device subsequently draws power from the TERMPWR line during its startup routine and thereafter. "Hot" removal refers to the act of removing a powered SCSI device from a powered SCSI bus. A device which performs both tasks with no physical damage to itself or other devices on the bus, nor which alters the existing state of the bus by drawing excessive currents, is termed "hot-swappable."

The ML6599 hot-insertable SCSI terminator typically draws 1µA from any given output line (L1-L9) during a hot-insertion/removal procedure, thereby protecting itself and preserving the state of the bus. The low insertion current is achieved by effectively shorting the gate to drain of the output PMOS device until the 2.85V reference (V<sub>REF</sub>) has powered up. A second PMOS in series with a Schottky diode is used as the shorting bypass device. After V<sub>REF</sub> reaches a sufficient level, the bypass device is turned off and the part operates normally. Figure 2 gives an application diagram showing a typical SCSI bus configuration. To ensure proper operation, the TERMPWR pin must be connected to the SCSI TERMPOWER line. As outlined in Annex G of the ANSI SCSI-3 Parallel Interface Specification (X3T9.2/855D), "The SCSI bus termination shall be external to the device being inserted or removed." In other words, any terminator connected to a device

being hot-inserted/removed should be inactive (accomplished by grounding the  $\overline{\text{DISCNKT}}$  pin in the case of the ML6599). If the terminator being inserted/removed were in the active state, at some point in time the bus would be terminated by either 1 or 3 terminators. In either case, data integrity on the bus will be compromised.

Figure 2 gives an application diagram showing a typical SCSI bus configuration. To ensure proper operation, the TERMPWR pin must be connected to the SCSI TERMPOWER line. Each ML6599 requires parallel  $0.1\mu F$  and  $10\mu F$  capacitors connected between the  $V_{REF}$  and GND pins and the TERMPOWER line needs a  $10\mu F$  bypass capacitor at each node in the system.

In an 8-bit wide SCSI bus arrangement ("A" Cable), two ML6599s would be needed at each end of the SCSI cable in order to terminate the 9 active signal lines. 16-bit wide SCSI would use three ML6599s, while 32-bit wide SCSI bus would require five ML6599s.

In a typical SCSI subsystem, the open collector driver in the SCSI transceiver pulls low when asserted. The termination resistance serves as the pull-up when negated. Figure 2 also shows a typical cable response to a pulse. The receiving end of the cable will exhibit a single time delay. When negated, the initial step will reach an intermediate level ( $V_{\rm STEP}$ ). With higher SCSI data rates, sampling could occur during this step portion. In order to get the most noise margin, the step needs to be as high as possible to prevent false triggering. For this reason the regulator voltage and the resistor defining the MOSFET characteristic are trimmed to ensure that the  $I_{\rm O}$  is as close as possible to the SCSI maximum current specification.  $V_{\rm STEP}$  is defined as:

$$V_{STEP} = V_{OL} + (I_O \times Z_O)$$

where  $V_{OL}$  is the driver output low voltage,  $I_{O}$  is the current from the receiving terminator, and  $Z_{O}$  is the characteristic impedance of the cable.

This is a very important characteristic that the terminator helps to overcome by increasing the noise margin and boosting the step as high as possible.



Figure 2. Application Diagram Showing Typical SCSI Bus Configuration with the ML6599



## **TRANSIENT RESPONSE (ACTUAL)**

(Approximately  $110\Omega$ , 10 feet long, ribbon cable stock)



## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE            |  |
|-------------|-------------------|--------------------|--|
| ML6599CS    | 0°C to 70°C       | 16-pin SOIC (S16W) |  |
| ML6599CT    | 0°C to 70°C       | 20-pin TSSOP (T20) |  |

## <u>6</u>

# **Video Products**

# **Section 6**

| Selection Guide |                                                                | 6-1  |
|-----------------|----------------------------------------------------------------|------|
| ML6401          | 8-Bit 20 MSPS A/D Converter                                    | 6-3  |
| ML6420/22       | Triple/Dual Phase-Equalized, Low-Pass Video Filter             | 6-11 |
| ML6421          | Triple Phase and Sinx/x Equalized, Low-Pass Video Filter       | 6-31 |
| ML6423          | Dual Phase and Sinx/x Equalized, S-Video Low-Pass Video Filter | 6-43 |
| ML6424/25       | CCIR601 Video Lowpass Filter with Optional Sinx/x Correction   | 6-53 |
| ML6430          | Genlocking Sync Generator with                                 |      |
|                 | Digital Audio Clock for NTSC, PAL & VGA                        | 6-65 |





# **Video Products**

# **Selection Guide**

| Part Number      | Function                                                                                                                                        | Key Features                                                                                                                         | Package Types |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------------|
| ML6401 8-Bit A/D |                                                                                                                                                 | 20MHz Conversion Rate with Parallel Output. 150MHz Input S&H.<br>5V Operation                                                        | S24, S16W     |
| ML6420           | Triple Video Filter                                                                                                                             | Phase Equalized, Low-Pass Video Filter with On-Board 75 $\Omega$ Drivers. Choice of Cut-off Frequencies: 5.5, 1.8, 8.0, 3, and 12MHz | S16W          |
| ML6421           | Triple Video Filter Sinx/x and Phase Equalized, Low-Pass Video Filter with On-Board 75Ω. Choice of Cut-off Frequencies: 5.5, 1.8, 8.0, and 3MHz |                                                                                                                                      | S16W          |
| ML6422           | Dual Video Low Pass Filter                                                                                                                      | Dual 5.5 or 9.3MHz, Phase Equalizer, Low-Pass Filter with On-Board 75 $\Omega$ Drivers and Sum Output                                | \$16W         |
| ML6423           | Dual-Phase S-Video Filter                                                                                                                       | Dual 5.5 or 9.3MHz, Phase Equalizer, Low-Pass Filter with On-Board 75 $\Omega$ Drivers and Sinx/x Correction                         | \$16W         |
| ML6424           | Precision Video Filter                                                                                                                          | CCIR 601 Input Filter with 5.5 or 2.75 MHz Cut-off Frequencies                                                                       | S16W          |
| ML6425           | Precision Video Filter                                                                                                                          | Filter CCIR 601 Output Filter with 5.5 or 2.75 MHz Cut-off Frequencies and Sinx/x Correction                                         |               |
| ML6430           | Genlocking Sync<br>Generator                                                                                                                    | Video Genlock for NTSC, PAL and VGA synchronizing with 32, 44.1, or 48kHz Audio Clock                                                | H32           |



## 8-Bit 20 MSPS A/D Converter

### **GENERAL DESCRIPTION**

The ML6401 is a single-chip 8-bit 20 MSPS BiCMOS Video A/D Converter IC, incorporating a differential input track and hold, clock generation circuitry, and reference voltage.

The input track and hold consists of a low (4pF) capacitance input and a fast settling operational amplifier. The A/D conversion is accomplished through a pipeline approach, reducing the number of required comparators and latches. The non-over-lapping clocks required for this architecture are all internally generated. Clock generation circuitry requires only one 50% duty cycle clock input. The use of error correction throughout the A/D converter improves DNL. All bias voltages and currents required by the A/D converter are internally generated. The digital outputs are three-stateable.

### **FEATURES**

- 5.0V ±10% single supply operation
- Internal reference voltage
- Power dissipation less than 200mW typical
- Replaces TMC1175MC20 and AD775JR, functionally compatible to Sony CXD1175AM/AP
- 16-pin reduced pin count packages available: ML6401CS-3
- Low input capacitance track and hold: 4pF
- Onboard non-overlapping clock generation to minimize external components
- Three-state outputs and no missing codes
- 150MHz input track and hold

## **BLOCK DIAGRAM/TYPICAL APPLICATION**



## **PIN CONFIGURATION**

ML6401-1 24-Pin SOIC (S24W)



ML6401-3 16-Pin SOIC (S16N)

|      |          | _                  |
|------|----------|--------------------|
| D01  | 16       | □ OE               |
| D12  | 15       | GND <sub>D</sub>   |
| D23  | 14       | GND <sub>A</sub>   |
| D3 4 | . 13     | VIN+               |
| D4 5 | 12       | VDD <sub>A</sub>   |
| D56  | 11       | VDD <sub>D</sub>   |
| D6 7 | 10       | CLK CLK            |
| D7 8 | 9        | ₩ VDD <sub>D</sub> |
| L    |          |                    |
|      | TOP VIEW |                    |

TOP VIEW

PIN DESCRIPTION (Pin numbers in parentheses are for S16N package)

| PIN     | NAME             | DESCRIPTION                                                        | PIN       | NAME                 | DESCRIPTION                                                                                                                                              |
|---------|------------------|--------------------------------------------------------------------|-----------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 (16)  | ŌĒ               | Output Enable. A logic low signal on this pin enables the outputs. | 13 (9,11) | VDD <sub>D</sub>     | Digital supply pin.                                                                                                                                      |
| 2       | GNDO             | Output ground pin.                                                 | 14 (12)   | $VDD_A$              | Analog supply pin.                                                                                                                                       |
|         |                  |                                                                    | 15 (12)   | $VDD_A$              | Analog supply pin.                                                                                                                                       |
| 3 (1)   | D0               | D0 (LSB) output signal (TTL compatible).                           | 16        | VREF <sub>OUT</sub>  | Full scale reference output. Connect to pin 17 for self bias.                                                                                            |
| 4 (2)   | D1               | D1 output signal (TTL compatible).                                 |           |                      | (VRTS on 1175) (ML401-1 only)                                                                                                                            |
| 5 (3)   | D2               | D2 output signal (TTL compatible).                                 | 17        | VREFIN               | Full scale reference input.                                                                                                                              |
| 6 (4)   | D3               | D3 output signal (TTL compatible).                                 |           |                      | Connect to pin 16 for self bias. (VRT on 1175) (ML401-1 only)                                                                                            |
| 7 (5)   | D4               | D4 output signal (TTL compatible).                                 | 18 (12)   | $VDD_A$              | Analog supply pin.                                                                                                                                       |
| 8 (6)   | D5               | D5 output signal (TTL compatible).                                 | 19 (13)   | $V_{IN}$ +           | Input signal.                                                                                                                                            |
| 9 (7)   | D6               | D6 output signal (TTL compatible).                                 | 20 (14)   | GND <sub>A</sub>     | Analog ground.                                                                                                                                           |
| 10 (8)  | D7               | D7 (MSB) output signal (TTL compatible).                           | 21 (14)   | $GND_A$              | Analog ground.                                                                                                                                           |
| 11      | VDD <sub>O</sub> | Output supply pin.                                                 | 22        | V <sub>IN-BIAS</sub> | Connect to pin 23 for self bias.                                                                                                                         |
| 12 (10) | CLK              | Clock input pin.                                                   |           |                      | (VRBS on 1175) (ML401-1 only)                                                                                                                            |
|         |                  |                                                                    | 23        | V <sub>IN</sub> -    | Common mode bias input. Connect to pin 22 for self bias. Drive with the negative input if differential input is being used. (VRB on 1175) (ML401-1 only) |
|         |                  |                                                                    | 24 (15)   | $GND_D$              | Digital Ground.                                                                                                                                          |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Current (I <sub>CC</sub> ) | 55mA  |
|-----------------------------------|-------|
| Peak Driver Output Current        |       |
| Analog Inputs                     |       |
| Junction Temperature              | 150°C |
| Storage Temperature Range         |       |

| Lead Temperature (soldering, 10       | sec) 150°C |
|---------------------------------------|------------|
| Thermal Resistance (θ <sub>IA</sub> ) |            |
| Plastic DIP                           | 80°C/W     |
| Plastic SOIC                          | 110°C/W    |

## **OPERATING CONDITIONS**

| Temperature Range 0°C to      | 70°C |
|-------------------------------|------|
| $T_{PWH(min)} = T_{PWL(min)}$ |      |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $C_L = 15 \text{pF}$ ,  $V_{CC} = 5 \text{V} \pm 10\%$ ,  $T_A = \text{Operating Temperature Range}$  (Note 1).

| PARAMETER                   | CONDITIONS                                                                                  | MIN  | TYP  | MAX   | UNITS  |  |
|-----------------------------|---------------------------------------------------------------------------------------------|------|------|-------|--------|--|
| Resolution                  |                                                                                             |      | 8    |       | Bits   |  |
| Power Dissipation           |                                                                                             |      | 200  | 325   | mW     |  |
| Transfer Function           |                                                                                             |      |      |       |        |  |
| DC Integral Linearity       | f <sub>CLk</sub> = 15MSPS                                                                   |      | ±0.8 | ±1.25 | LSB    |  |
| DC Differential Linearity   | f <sub>CLk</sub> = 15MSPS                                                                   |      | ±0.6 | ±1    | LSB    |  |
| AC Integral Linearity       | V <sub>IN</sub> = 2V, 4.4MHz                                                                |      |      | ±2    | LSB    |  |
| Offset Voltage              | $V_{IN}$ = $V_{IN-BIAS}$ , $VREF_{OUT}$ = $VREF_{IN}$                                       |      |      | ±10   | LSB    |  |
| Gain Error                  | $V_{IN} = V_{IN-BIAS}$ , $VREF_{OUT} = VREF_{IN}$                                           |      | ±2   | ±5    | LSB    |  |
| Analog Signal Processing    |                                                                                             |      |      |       |        |  |
| Differential Gain           | $V_{IN}$ = NTSC 40 IRE modulated ramp,<br>$f_{CLK}$ = 14.3 MSPS                             |      | 1.8  |       | %      |  |
| Differential Phase          | $V_{IN}$ = NTSC 40 IRE modulated ramp,<br>$f_{CLK}$ = 14.3 MSPS                             |      | 0.9  |       | degree |  |
| Signal to Noise Ratio       | V <sub>IN</sub> = 2V, 1MHz, f <sub>CLK</sub> = 20MHz                                        |      | 48   |       | dB     |  |
| Distortion                  |                                                                                             |      | 0.18 |       | %      |  |
| Spurious Free Dynamic Range |                                                                                             |      | 58   |       | dB     |  |
| SIN and Distortion (SINAD)  |                                                                                             |      | 47   |       | dB     |  |
| Effective Bits              |                                                                                             |      | 7.4  |       | bits   |  |
| Analog Inputs               |                                                                                             |      |      |       |        |  |
| Input Voltage               | Digital Output = 0,<br>$V_{IN}$ = $V_{IN}$ = $V_{IN}$ = $V_{IN}$ = $V_{IN}$                 |      | 0.5  |       | V      |  |
|                             | Digital Output = 255,<br>$V_{IN-} = V_{IN-BIAS}$ , VREF <sub>OUT</sub> = VREF <sub>IN</sub> |      | 2.5  |       | V      |  |
| Input Current               | f <sub>CLK</sub> = 20MHz                                                                    |      | ±20  | ±30   | μА     |  |
| Input Capacitance           | V <sub>IN</sub> = 2V                                                                        |      | 4.0  |       | pF     |  |
| Analog Input Bandwidth      |                                                                                             |      | 150  | -     | MHz    |  |
| Reference Outputs           | · · · · · · · · · · · · · · · · · · ·                                                       |      |      |       |        |  |
| V <sub>IN-BIAS</sub>        |                                                                                             | 1.45 | 1.5  | 1.55  | V      |  |
| VREF <sub>OUT</sub>         | IREF <sub>OUT</sub> = 50μA                                                                  | 0.97 | 1.0  | 1.03  | V      |  |
| V <sub>RIN</sub>            |                                                                                             |      |      | ±5    | μА     |  |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                                                          | CONDITIONS                                                     | MIN | TYP | MAX              | UNITS |
|--------------------------------------------------------------------|----------------------------------------------------------------|-----|-----|------------------|-------|
| Switching Characteristics                                          |                                                                | * - |     |                  |       |
| Maximum CLK Input Frequency                                        |                                                                | 20  | 25  |                  | MHz   |
| Clock Duty Cycle                                                   | CLK = 13.5MHz                                                  | 40  |     | 60               | %     |
| tpWH                                                               | CLK ≤ 20MHz                                                    | 25  |     |                  | ns    |
| t <sub>PWL</sub>                                                   | CLK ≤ 20MHz                                                    | 25  |     |                  | ns    |
| Analog To Digital Converter Inputs — CLK                           |                                                                |     | L., | 1                |       |
| Low Level Input Voltage                                            | V <sub>IL</sub>                                                | 0   |     | 0.8              | V     |
| High Level Input Voltage                                           | V <sub>IH</sub>                                                | 2.4 |     | VDD <sub>D</sub> | V     |
| Low Level Input Current                                            | V <sub>IL</sub> = 0.1V                                         | -5  |     | +5               | μА    |
| High Level Input Current                                           | $V_{IH} = VDD_D - 0.1V$                                        | -5  |     | +5               | μА    |
| Input Capacitance                                                  |                                                                |     | 4.0 |                  | pF    |
| Fiming — Digital Outputs (C <sub>L</sub> = 15pF, I <sub>OL</sub> = | $= 2\text{mA}$ , $R_L = 2k\Omega$ , $f_{CLK} = 20\text{MHz}$ ) |     |     |                  |       |
| Sampling Delay                                                     | t <sub>DS</sub>                                                |     | 5   |                  | ns    |
| Output Hold Time                                                   | t <sub>HO</sub>                                                | 4   | 12  | 10               | ns    |
| Output Delay Time                                                  | t <sub>DO</sub>                                                | 5   | 18  | 30               | ns    |
| Three-State Delay Time — Output Enable                             |                                                                |     | 10  | 25               | ns    |
| Three-State Delay Time — Output Disable                            |                                                                |     | 10  | 20               | ns    |
| Analog To Digital Converter Outputs — Dig                          | gital                                                          |     |     |                  |       |
| Low Level Output Voltage                                           | I <sub>OL</sub> = 2mA                                          | 0   |     | 0.6              | V     |
| High Level Output Voltage                                          | I <sub>OH</sub> = 2mA                                          | 2.4 |     | vcco             | V     |
| Output Current in Three-State Mode                                 |                                                                | -20 |     | +20              | μА    |
| Supplies                                                           |                                                                |     |     |                  |       |
| Analog, Digital & Output Supply Voltage                            |                                                                | 4.5 |     | 5.5              | V     |
| Analog Supply Current                                              | Static                                                         |     | 26  | 34               | mA    |
| Digital Supply Current                                             | f <sub>CLK</sub> = 20MHz                                       |     | 10  | 15               | mA    |
| Output Supply Current                                              | $f_{CLK} = 20MHz, C_L = 0pF$                                   |     | 4   | 10               | mA    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.



### **FUNCTIONAL DESCRIPTION**

### **INTRODUCTION**

The Micro Linear ML6401 is a single-chip video A/D converter IC which is intended for analog to digital conversion of 2Vp-p signals at rates up to 20MSPS. Incorporating both bias and clock generation, it forms a complete solution for data conversion. The operating power dissipation is typically less than 200mW. The IC is designed to offer low power dissipation and a high level of integration resulting in an optimized solution. The IC consists of an input track and hold, a three stage pipelined A/D converter, digital error correction circuitry, internal dual non-overlapping clock generator, and internal voltage reference.

### **INPUT TRACK AND HOLD**

The input track and hold consists of a differential capacitor feedback amplifier. The input capacitance, including pin protection and transmission gate, is 4pF. The input to the track and hold can be driven differentially, or single-ended. Single-ended operation uses an internal or external reference to bias the negative input. The full scale range can be set externally, or supplied from an internal source. The track and hold samples the input signal during the positive half cycle of the input clock, and holds the last value of  $V_{\rm IN}$  during the negative half cycle of the input clock. The settling time of the amplifier is less than 20ns.



Typical Effective Bits versus Input Signal Frequency.

### A/D CONVERTER

The A/D conversion is performed via a three stage pipelined architecture. The first two stages quantize their input signal to three bits, then subtract the result from the input and amplify the difference by a factor of four. This creates a residue signal which spans the full scale range of the following converter. The subtraction and amplification is performed via a differential capacitor feedback amplifier, similar to the input track and hold. The third stage quantizes the signal to four bits. One bit from each of the last two stages is used for error correction.

The first stage A/D performs the conversion at the end of the track and hold period, approximately one-half cycle after the input was sampled. The second stage A/D performs the conversion one half cycle later, after the subtraction/amplification of the first stage has settled. The third stage A/D performs the conversion after another one-half cycle delay, when the second stage has settled. Error correction is then performed, and, one clock cycle later, data is transferred to the output latch. This permits the data to be read 3 clocks after the sample was taken.

This technique results in lower input capacitance, lower harmonic distortion, and higher signal to noise ratios than the classical two step parallel technique, providing a greater number of effective bits.

### **CLOCK GENERATION**

The ML6401 typically requires an input clock that if running at 20MHz would have a low time of 25ns, and a high time of 25ns. This input is applied to a clock generation circuit which creates the two non-overlapping clock signals required by the feedback amplifiers.

Pipeline delay is the number of clock cycles between conversion initiation and the associated output data being made available. New output data is provided every clock cycle.



### INPUT COUPLING

The following two figures illustrate two simple means of connecting AC and DC coupled signals into the ML6401-1.

### **CXD1175 REPLACEMENT**

The 24-pin ML6401-1 is pin compatible with the Sony CXD1175 since all features common to both A/D's share common pins. The 24-pin ML6401-1 is not, however, a direct replacement for the CXD1175. The architectural differences between the two parts result in slightly different application circuits only in the area of the reference pins.

The 1175 brings the top and bottom of the reference ladder to external pins (denoted VRT and VRB respectively), and provides two additional pins (VRTS and VRBS) which can be used to bias the ladder. There are three major differences in the use of the 24-pin ML6401-1. First, there is no single resistor ladder which can be brought out to users in order to vary gain and offset. Second, the 24-pin ML6401 cannot handle full scale ranges of VDDA volts. And third, where the 1175 architecture has two voltages (VRT and VRB) which fix the two endpoints of the conversion range (code 255 and code 0), the 24-pin ML6401 has one voltage (VREF) which affects only full scale range (code 255 – code 0) and one voltage ( $V_{\rm IN}$ –) which affects only bias (code 128). An

internally generated VREF<sub>OUT</sub> (1 volt) is brought to pin 16 (VRTS of 1175), and an internally generated V<sub>IN-BIAS</sub> (1.5 volts) is brought to pin 22 (VRBS of 1175). This allows the following four modes of operation:

1. **CXD1175** — See Figure 3. Connect VRTS to VRT and VRBS to VRB. The ladder will have 2 volts across it (equal to the full scale range), which varies with supply.

ML6401 — With pin 16 connected to pin 17, and pin 22 connected to pin 23, the A/D will supply internally generated bandgap biases, making full scale range 2 volts and bias (code 128) 1.5 volts. This is a virtual drop in for an 1175 with pins 16 and 17 shorted, and pins 22 and 23 shorted (0.1 volt bias difference).

2. CXD1175 — See Figure 4. Leave VRTS and VRBS open, and drive VRT and VRB with external voltages. The 1175 spec allows VRT-VRB to equal from 1.8 volts to VDD<sub>A</sub> volts. This allows users the flexibility to supply higher quality references (higher precision, lower noise), and change the full scale range of the A/D (these voltages can be varied to effectively implement a VGA). Also, the offset of the A/D can be varied.

**ML6401** — Leave pin 16 and pin 22 open, and drive pin 17 and pin 23 with external voltages. The full scale range will be  $2 \times \text{pin } 17 \text{ volts}$ , and the bias (code 128) will occur at pin  $23 \pm 2\%$  volts. The full scale range of the A/D must be kept below 4 volts, but the part is only specified for full scale range of 2 volts.







Figure 2. DC Coupled Input.



Note: Circuit in dashed lines is an optional 1175 input network which can be replaced with circuits in Figure 1 or 2.

Figure 3. Replacement for 1175.

- 3. **CXD1175** Connect VRBS to VRB and leave VRTS open while driving VRT with an external voltage. This allows similar functionality to #2 preceding, but the bias voltage (code 0) will move when the full scale range is changed.
  - **ML6401** Open pin 16, drive pin 17 externally, and connect pin 22 to pin 23. The full scale range will be  $2 \times \text{pin } 17$  volts, and the bias (code 128) will occur at 1.5 volts (internally generated from bandgap). The full scale range of the A/D must be kept below 4 volts, but the part is only specified for full scale range of 2 volts.
- 4. **CXD1175** Connect VRTS to VRT and leave VRBS open while driving VRB with an external voltage. This allows similar functionality to #2 preceding, but the bias voltage (code 0) will move when the full scale range is changed.

**ML6401** — Connect pin 16 to pin 17, open pin 22 and drive pin 23 externally. The full scale range will be 2 volts (internally generated from bandgap), and the bias (code 128) will occur at pin 23  $\pm 2\%$  volts.



Note: Circuit in dashed lines is an optional 1175 input network which can be replaced with circuits in Figure 1 or 2.

Figure 4. Replacement with Wiring Changes (shown) for the 1175.

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE            |  |  |
|-------------|-------------------|--------------------|--|--|
| ML6401CS-1  | 0°C to 70°C       | 24-Pin SOIC (S24)  |  |  |
| ML6401CS-3  | 0°C to 70°C       | 16-Pin SOIC (S16N) |  |  |



# Triple/Dual Phase-Equalized, Low-Pass Video Filter

### GENERAL DESCRIPTION

The ML6420/ML6422 monolithic BiCMOS 6th-order filters provide fixed frequency low pass filtering for video applications. These triple output phase-equalized filters are designed for input anti-aliasing filtering.

Cut-off frequencies are either 1.8, 3.0, 5.5, 8.0, 9.3 or 12MHz. Each channel incorporates a 6th-order low-pass filter, a first order all-pass filter, and a  $75\Omega$  coax cable driver. A control pin (Range) is provided to allow the inputs to swing to ground by providing a 0.5V offset to the input.

The filters are powered from a single 5V supply, and can drive  $1V_{P-P}$  over  $75\Omega$  (0.5V to 1.5V), or  $2V_{P-P}$  over  $150\Omega$  (0.5V to 2.5V). The output swing of 0.5V to 2.5V allows direct interface to ML64XX A/D converters for video digitization.

### **FEATURES**

- 1.8, 2.5, 3.0, 5.5, 8.0, 9.3 or 12MHz bandwidth
- 1X or 2X gain
- 6th-order filter with equalizer
- >40dB stopband rejection
- No external components or clocks
- ±10% maximum frequency accuracy over supply and temperature
- <2% differential gain, <2° differential phase
- <25ns group delay variation</p>
- Drives  $1V_{P-P}$  into  $75\Omega$ , or  $2V_{P-P}$  into  $150\Omega$
- 5V ±10% operation
- Sum output for ML6422 dual filter
- ML6420 available with 6dB gain

### ML6420 BLOCK DIAGRAM



|          | 1X GAIN  |          |          |          | 2X GAIN  |          |          |          |           |  |
|----------|----------|----------|----------|----------|----------|----------|----------|----------|-----------|--|
|          | ML6420-1 | ML6420-2 | ML6420-3 | ML6420-4 | ML6420-5 | ML6420-6 | ML6420-7 | ML6420-8 | ML6420-12 |  |
| Filter A | 5.5MHz   | 5.5MHz   | 8.0MHz   | 8.0MHz   | 5.5MHz   | 5.5MHz   | 9.3MHz   | 9.3MHz   | 12.0MHz   |  |
| Filter B | 5.5MHz   | 1.8MHz   | 8.0MHz   | 3.0MHz   | 5.5MHz   | 2.5MHz   | 9.3MHz   | 3.3MHz   | 12.0MHz   |  |
| Filter C | 5.5MHz   | 1.8MHz   | 8.0MHz   | 3.0MHz   | 5.5MHz   | 2.5MHz   | 9.3MHz   | 3.3MHz   | 12.0MHz   |  |

Triple Input/Anti-aliasing Video Filter



## **ML6422 BLOCK DIAGRAM**



**Dual Input/Anti-aliasing Video Filter** 

## PIN CONFIGURATION



## **ML6420 PIN DESCRIPTION**

| PIN | NAME                                                                     | FUNCTION                                                                                                              | PIN       | NAME                                                     | FUNCTION                                                                                                                                                |
|-----|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | GNDB                                                                     | Ground pin for filter B.                                                                                              | 11        | V <sub>CC</sub> A                                        | Power supply voltage for filter A.                                                                                                                      |
| 2   | $V_{IN}C$                                                                | Signal input to filter C. Input                                                                                       | 12        | GND                                                      | Power and logic ground.                                                                                                                                 |
|     |                                                                          | impedance is $4k\Omega$ .                                                                                             | 13        | GNDA                                                     | Ground pin for filter A.                                                                                                                                |
| 3   | GND                                                                      | Power and logic ground.                                                                                               | 14        | RANGE                                                    | Input signal range select. For -1 to -4;                                                                                                                |
| 4   | GNDC                                                                     | Ground pin for filter C.                                                                                              |           |                                                          | when RANGE is low (0), the input                                                                                                                        |
| 5   | $V_{CC}$                                                                 | Positive supply for bias circuit.                                                                                     |           |                                                          | signal range is 0.5V to 2.5V, with an output range of 0.5V to 2.5V. When                                                                                |
| 6   | V <sub>CC</sub> C                                                        | Power supply voltage for filter C.                                                                                    |           |                                                          | RANGE is high (1) the input signal                                                                                                                      |
| 7   | V <sub>OUT</sub> C                                                       | Output of filter C. Drive is $1V_{P-P}$ into $75\Omega$ (0.5V to 1.5V) or $2V_{P-P}$ into $150\Omega$ (0.5V to 2.5V). |           | range of 0.5V to 2.5V when RANGE is low                  | range is 0V to 2V, with an output<br>range of 0.5V to 2.5V. For -5 to -12;<br>when RANGE is low (0), the input<br>signal range is 0.5V to 1.5V, with an |
| 8   | V <sub>CC</sub> B                                                        | Power supply voltage for filter B.                                                                                    |           |                                                          | output range of 0.5V to 2.5V. When                                                                                                                      |
| 9   | $V_{OUT}B$                                                               | Output of filter B. Drive is $1V_{P-P}$ into $75\Omega$ (0.5V to 1.5V) or $2V_{P-P}$ into $150\Omega$ (0.5V to 2.5V). |           |                                                          | RANGE is high (1) the input signal range is 0V to 1V, with an output range of 0.5V to 2.5V.                                                             |
| 10  | V <sub>OUT</sub> A                                                       | Output of filter A. Drive is 1V <sub>P-P</sub> into                                                                   | 15        | $V_{IN}A$                                                | Signal input to filter A. Input impedance is $4k\Omega$ .                                                                                               |
|     | $75\Omega$ (0.5V to 1.5V) or $2V_{P-P}$ into $150\Omega$ (0.5V to 2.5V). | 16                                                                                                                    | $V_{IN}B$ | Signal input to filter B. Input impedance is $4k\Omega.$ |                                                                                                                                                         |

## **ML6422 PIN DESCRIPTION**

| PIN | NAME               | FUNCTION                                                                                                                        | PIN | NAME               | FUNCTION                                                                                                        |
|-----|--------------------|---------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----------------------------------------------------------------------------------------------------------------|
| 1   | V <sub>IN</sub> C  | Signal input to filter C. Input                                                                                                 | 11  | NC                 | No Connection                                                                                                   |
|     |                    | impedance is 4k $\Omega$ .                                                                                                      | 12  | V <sub>OUT</sub> A | Output of filter A. Drive is $1V_{P-P}$ into                                                                    |
| 2   | GND                | Power and logic ground.                                                                                                         |     | 001                | $75\Omega$ (0.5V to 1.5V) or $2V_{P-P}$ into $150\Omega$                                                        |
| 3   | GNDC               | Ground pin for filter C.                                                                                                        |     |                    | (0.5V to 2.5V).                                                                                                 |
| 4   | $V_{CC}$           | Positive supply.                                                                                                                | 13  | $V_{CC}A$          | Power supply voltage for filter A.                                                                              |
|     |                    |                                                                                                                                 | 14  | GNDA               | Ground pin for filter A.                                                                                        |
| 6   | V <sub>OUT</sub> C | Output of filter C. Drive is $1V_{P-P}$ into $75\Omega$ (0.5V to 1.5V) or $2V_{P-P}$ into $150\Omega$ (0.5V to 2.5V).           | 15  | RANGE              | Input signal range select. When RANGE is low (0) ground, the input                                              |
| 7   | $V_{CC}$           | Power supply voltage for filter C.                                                                                              |     |                    | signal range is 0.5V to 2.5V, with an output range of 0.5V to 2.5V. When                                        |
| 8   | $V_{OUT}B$         | Sum of Filter A and Filter C. Drive is $1V_{P-P}$ into $75\Omega$ (0.5V to 1.5V) or $2V_{P-P}$ into $150\Omega$ (0.5V to 2.5V). |     |                    | RANGE is high (1) V <sub>CC</sub> , the input signal range is 0V to 1V, while the output range is 0.5V to 2.5V. |
| 9   | GNDB               | Ground pin for output B.                                                                                                        | 16  | $V_{IN}A$          | Signal input to filter A. Input                                                                                 |
| 10  | $V_{CC}B$          | Power supply voltage for output B.                                                                                              |     |                    | impedance is $4k\Omega$ .                                                                                       |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (V <sub>CC</sub> ) | 0.3 to 7V                    |
|-----------------------------------|------------------------------|
| GND                               | 0.3 to V <sub>CC</sub> +0.3V |
| Logic Inputs                      | 0.3 to V <sub>CC</sub> +0.3V |
| Input Current per Pin             | ±25mA                        |

| Storage Temperature                          | . –65° to 150°C |
|----------------------------------------------|-----------------|
| Package Dissipation at T <sub>A</sub> = 25°C | 1W              |
| Lead Temperature (Soldering 10 sec)          |                 |
| Thermal Resistance (θ <sub>IA</sub> )        | 65°C/W          |

## **OPERATING CONDITIONS**

| Supply Voltage    | 5V ± 10%    |
|-------------------|-------------|
| Temperature Range | 0°C to 70°C |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{CC}$  = 5V  $\pm$  10%,  $T_A$  = Operating Temperature Range,  $R_L$  =75 $\Omega$  or 150 $\Omega$ ,  $V_{OUT}$  = 2V<sub>P-P</sub> for 150 $\Omega$  Load and  $V_{OUT}$  = 1V<sub>P-P</sub> for 75 $\Omega$  Load (Notes 1-3)

| SYMBOL               |                                  | PARAMETER                                    | CONDITIONS                                                        | MIN  | TYP  | MAX | UNITS |
|----------------------|----------------------------------|----------------------------------------------|-------------------------------------------------------------------|------|------|-----|-------|
| GENERAL              |                                  |                                              |                                                                   |      |      |     |       |
| R <sub>IN</sub>      | Input Impedar                    | nce                                          |                                                                   | 3    | 4    | 5   | kΩ    |
| ΔR/R <sub>IN</sub>   | Input R Matching                 |                                              | Between filters A, B and C                                        |      |      | ±2  | %     |
| I <sub>BIAS</sub>    | Input Current                    | Irrent ML6420 (-1 to -4)                     | V <sub>IN</sub> = 0.5V, range = low                               |      | -80  |     | μА    |
|                      |                                  |                                              | V <sub>IN</sub> = 0.0V, range = high                              |      | -125 |     | μА    |
|                      |                                  | ML6422 & ML6420                              | V <sub>IN</sub> = 0.5V, range = low                               |      | 45   |     | μА    |
|                      |                                  | (-5 to -8, -12)                              | V <sub>IN</sub> = 0.0V, range = high                              |      | -210 |     | μА    |
|                      | Small Signal .                   | ML6420 (-1 to -4)                            | $V_{IN} = 100 \text{mV}_{P-P} \text{ at } 100 \text{kHz}$         | -0.5 | 0    | 0.5 | dB    |
|                      | Gain                             | ML6422 & ML6420<br>(-5 to -8, -12)           | $V_{IN} = 100 \text{mV}_{P-P} \text{ at } 100 \text{kHz}$         | 5.5  | 6    | 6.5 | dB    |
| Differential<br>Gain |                                  | ML6420 (-1 to -4)                            | V <sub>IN</sub> = 1.8V ± 0.7V at<br>3.58 & 4.43 MHz               |      | 1    | 2   | %     |
|                      | Gain                             | ML6422 & ML6420<br>(-5 to -8, -12)           | V <sub>IN</sub> = 0.8V to 1.5V                                    |      | 1    | 2   | %     |
|                      | Differential                     | ML6420 (-1 to -4)                            | V <sub>IN</sub> = 1.8V ± 0.7V at<br>3.58 & 4.43 MHz               |      | 1    | 2   | deg   |
|                      | Phase                            | ML6422 & ML6420<br>(-5 to -8, -12)           | V <sub>IN</sub> = 0.8V to 1.5V                                    |      | 1    | 2   | deg   |
| V <sub>IN</sub>      | Input Range                      | ML6420 (-1 to -4)                            | RANGE = 0, Ground                                                 | 0.5  |      | 2.5 | V     |
|                      |                                  |                                              | RANGE = 1, $V_{CC}$                                               | 0.0  |      | 2.0 | V     |
|                      |                                  | ML6422 & ML6420<br>(-5 to -8, -12)           | RANGE = 0, Ground                                                 | 0.5  |      | 1.5 | V     |
|                      |                                  |                                              | RANGE = 1, $V_{CC}$                                               | 0.0  |      | 1.0 | V     |
|                      | Peak Overshoot                   |                                              | 2T, 0.7V <sub>P-P</sub> pulse                                     |      | 2.0  |     | %     |
|                      | Crosstalk                        | ML6420 (-1 to -4)                            | $f_{IN} = 3.58$ , $f_{IN} = 4.43$ MHz                             | 50   |      |     | dB    |
| Gro                  |                                  | ML6422, ML6420<br>(-5 to -8, -12)            | f <sub>IN</sub> = 3.58, f <sub>IN</sub> = 4.43MHz                 | 45   |      |     | dB    |
|                      | Channel to Ch<br>Group Delay     | nannel<br>Matching (f <sub>C</sub> = 5.5MHz) | f <sub>IN</sub> = 100kHz<br>Filters with identical f <sub>C</sub> |      |      | ±20 | ns    |
|                      | Channel to Channel Gain Matching |                                              | f <sub>IN</sub> = 100kHz                                          |      |      | ±4  | %     |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL         | PARAMETER                    |                   | CONDITIONS                         | MIN  | TYP  | MAX  | UNITS            |
|----------------|------------------------------|-------------------|------------------------------------|------|------|------|------------------|
| GENERAL (      | Continued)                   |                   |                                    |      |      |      |                  |
|                | Output Current               |                   | R <sub>L</sub> = 0 (short circuit) |      | 75   |      | mA               |
| C <sub>L</sub> | Load Capacitance             |                   |                                    |      |      | 35   | pF               |
|                | Composite                    | ML6420 (-1 to -4) | f <sub>C</sub> = 5.5MHz            |      | ±10  | ±20  | ns               |
|                | Chroma/Luma<br>Delay At 3.58 |                   | $f_C = 8.0MHz$                     |      | ±8   | ±15  | ns               |
|                | & 4.43MHz                    | ML6420-12         | f <sub>C</sub> = 12.0MHz           |      | ±4   | ±10  | ns               |
|                |                              | ML6422,           | f <sub>C</sub> = 5.5MHz            |      | ±15  | ±25  | ns               |
|                |                              | ML6420 (-5 to -8) | f <sub>C</sub> = 9.3MHz            |      | ±8   | ±15  | ns               |
| 1.8MHZ FI      | LTER – ML 6420               |                   |                                    |      |      |      |                  |
|                | Bandwidth (mor               | otonic passband)  | -3dB                               | 1.65 | 1.8  | 2.0  | MHz              |
|                | Stopband Attenu              | ation             | f <sub>IN</sub> = 4.91MHz          | 30   | 33   |      | dB               |
|                | -                            |                   | f <sub>IN</sub> = 30MHz            | 43   | 50   |      | dB               |
|                | Output Noise                 | -                 | BW = 30MHz                         |      |      | 490  | μV <sub>RM</sub> |
|                | Group Delay                  |                   |                                    |      | 300  |      | ns               |
| 3.0/3.3MH      | Z FILTER – ML642             | :0                |                                    |      |      | -    | -                |
|                | Bandwidth (mor               | notonic passband) | -3dB (3.0MHz)                      | 2.7  | 3.0  | 3.3  | MHz              |
|                | Stopband Attenuation         |                   | -3dB (3.3MHz)                      | 3.0  | 3.3  | 3.6  | MHz              |
|                |                              |                   | f <sub>IN</sub> = 9.82MHz (3.0MHz) | 30   | 33   |      | dB               |
|                |                              |                   | f <sub>IN</sub> = 9.82MHz (3.3MHz) | 35   | 40   |      | dB               |
|                |                              |                   | f <sub>IN</sub> = 60MHz            | 43   | 50   |      | dB               |
|                | Output Noise                 |                   | BW = 30MHz                         |      |      | 490  | μV <sub>RM</sub> |
|                | Group Delay                  |                   |                                    |      | 225  |      | ns               |
| 5.50MHZ I      | ILTER – ML6420-              | 1, -2             |                                    |      |      |      |                  |
|                | Bandwidth (mor               | notonic passband) | -3dB                               | 4.95 | 5.50 | 6.05 | MHz              |
|                | Stopband Attenu              | ıation            | f <sub>IN</sub> = 10MHz            | 16   | 18   |      | dB               |
|                |                              |                   | f <sub>IN</sub> = 50MHz            | 40   | 45   |      | dB               |
|                | Output Noise                 |                   | BW = 30MHz                         |      |      | 700  | μV <sub>RM</sub> |
|                | Group Delay                  |                   |                                    |      | 145  |      | ns               |
| 8.0MHZ FI      | LTER – ML6420                |                   |                                    |      |      |      |                  |
| -              | Bandwidth (mor               | notonic passband) | -3dB                               | 7.2  | 8.0  | 8.8  | MHz              |
| 4.64.70        | Stopband Attenuation         |                   | f <sub>IN</sub> = 17MHz            | 20   | 25   |      | dB               |
|                | :                            |                   | f <sub>IN</sub> = 85MHz            | 40   | 42   |      |                  |
|                | Output Noise                 |                   | BW = 30MHz                         |      |      | 700  | μV <sub>RM</sub> |
|                | Group Delay                  |                   |                                    |      | 120  |      | ns               |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL          | PARAMETER                       | CONDITIONS                                                         | MIN                   | TYP  | MAX  | UNITS              |
|-----------------|---------------------------------|--------------------------------------------------------------------|-----------------------|------|------|--------------------|
| 5.50MHZ F       | FILTER – ML6422/ML6420-5, -6    |                                                                    |                       |      |      |                    |
|                 | Bandwidth (monotonic passband)  | -3dB (Note 5)                                                      | 4.95                  | 5.50 | 6.05 | MHz                |
|                 | Attenuation                     | $f_{IN} = 10MHz$                                                   | 20                    | 25   |      | dB                 |
|                 |                                 | $f_{IN} = 50MHz$                                                   | 45                    | 55   |      | dB                 |
|                 | Output Noise                    | BW = 30MHz                                                         |                       |      | 1    | mV <sub>RM</sub>   |
|                 | Group Delay                     | ,                                                                  |                       | 170  |      | ns                 |
|                 | Small Signal Gain               | $V_{IN} = 100 \text{mV}_{P-P}$ at $100 \text{kHz}$ , Filter A or C | 5.5                   | 6    | 6.5  | dB                 |
| CV              | Composite Small Signal Gain     | $V_{IN}A$ , $C = 100 \text{mV}_{P-P}$ at $100 \text{kHz}$          | 11                    | 12   | 13   | dB                 |
| 9.3MHZ FI       | LTER – ML6422/ML6420-7, -8      |                                                                    |                       |      |      |                    |
|                 | Bandwidth (monotonic passband)  | -3dB (Note 5)                                                      | 8.4                   | 9.3  | 10.2 | MHz                |
|                 | Attenuation                     | f <sub>IN</sub> = 17MHz                                            | 20                    | 25   |      | dB                 |
|                 |                                 | $f_{IN} = 85MHz$                                                   | 45                    | 55   |      | dB                 |
|                 | Output Noise                    | BW = 30MHz                                                         |                       |      | 1    | mV <sub>RM</sub>   |
|                 | Group Delay                     |                                                                    |                       | 100  |      | ns                 |
| 2.5MHZ FI       | LTER – ML6420                   |                                                                    |                       | ,    |      |                    |
|                 | Bandwidth (monotonic passband)  | -3dB (Note 5)                                                      | 2.25                  | 2.5  | 2.75 | MHz                |
|                 | Attenuation                     | f <sub>IN</sub> = 4.91MHz                                          | 20                    | 25   |      | dB                 |
|                 |                                 | f <sub>IN</sub> = 30MHz                                            | 40                    | 45   |      | dB                 |
|                 | Output Noise                    | BW = 30MHz                                                         |                       |      | 490  | mV <sub>RM</sub> : |
|                 | Group Delay                     |                                                                    |                       | 315  |      | ns                 |
| 12.0MHZ F       | FILTER- ML6420                  |                                                                    |                       |      |      |                    |
|                 | Bandwidth (monotonic passband)  | -3dB (Note 5)                                                      | 10.8                  | 12   | 13.2 | MHz                |
|                 | Attenuation                     | f <sub>IN</sub> = 21MHz                                            | 20                    | 25   |      | dB                 |
|                 |                                 | f <sub>IN</sub> = 85MHz                                            | 40                    | 50   |      | dB                 |
|                 | Output Noise                    | BW = 30MHz                                                         |                       |      | 1.2  | mV <sub>RM</sub>   |
|                 | Group Delay                     |                                                                    |                       | 80   |      | ns                 |
| DIGITAL A       | ND DC                           |                                                                    |                       |      |      |                    |
| V <sub>IL</sub> | Logic Input Low                 | RANGE                                                              | -                     |      | 0.8  | V                  |
| V <sub>IH</sub> | Logic Input High                | RANGE                                                              | V <sub>CC</sub> – 0.8 |      |      | V                  |
| I <sub>IL</sub> | Logic Input Low                 | V <sub>IN</sub> = GND                                              | -1                    |      |      | μА                 |
| I <sub>IL</sub> | Logic Input High                | $V_{IN} = V_{CC}$                                                  |                       |      | 1    | μА                 |
| Icc             | Supply Current $R_L = 75\Omega$ | V <sub>IN</sub> = 0.5V (Note 4)                                    |                       | 110  | 135  | mA                 |
|                 |                                 | V <sub>IN</sub> = 1.5V                                             |                       | 150  | 175  | mA                 |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.

Note 2: Maximum resistance on the outputs is  $500\Omega$  in order to improve step response.

Note 3: Connect all ground pins to the ground plane via the shortest path.

Note 4: Power dissipation  $P_D = (I_{CC} \times V_{CC}) - [3 (V_{OUT}^2/R_L)]$ 

Note 5: The bandwidth is the -3dB frequency of the unboosted filter. This represents the attenuation that results from boosting the gain from -3dB point at the specified frequency.



Figure 1A. Stop-Band Amplitude vs Frequency  $(f_C = 5.5MHz)$ . ML6420

Note: Figure 1, 2 and 3 data was measured using the test circuit in Figure 6.



Figure 2A. Pass-Band Amplitude vs Frequency (f<sub>C</sub> = 5.5MHz). ML6420



Figure 3A. Group Delay vs Frequency ( $f_C = 5.5MHz$ ). ML6420



Figure 1B. Stop-Band Amplitude vs Frequency  $(f_C = 1.8 MHz)$ . ML6420



Figure 2B. Pass-Band Amplitude vs Frequency (f<sub>C</sub> = 1.8MHz). ML6420



Figure 3B. Group Delay vs Frequency ( $f_C = 1.8$ MHz). ML6420



Figure 1C. Stop-Band Amplitude vs Frequency  $(f_C = 9.3MHz)$ . ML6420



Figure 2C. Pass-Band Amplitude vs Frequency (f<sub>C</sub> = 9.3MHz). ML6420



Figure 3C. Group Delay vs Frequency ( $f_C = 9.3MHz$ ). ML6420



Figure 1D. Stop-Band Amplitude vs Frequency  $(f_C = 3MHz)$ . ML6420



Figure 2D. Pass-Band Amplitude vs Frequency  $(f_C = 3MHz)$ . ML6420



Figure 3D. Group Delay vs Frequency ( $f_C = 3MHz$ ). ML6420



Figure 1E. Stop-Band Amplitude vs Frequency  $(f_C = 5.5MHz)$ . ML6422-1



AMPLITUDE (dB)

Figure 2E. Pass-Band Amplitude vs Frequency  $(f_C = 5.5MHz)$ . ML6422-1



Figure 3E. Group Delay vs Frequency (f<sub>C</sub> = 5.5MHz). ML6422-1



Figure 1F. Stop-Band Amplitude vs Frequency ( $f_C = 9.3MHz$ ). ML6422-2



Figure 2F. Pass-Band Amplitude vs Frequency  $(f_C = 9.3MHz)$ . ML6422-2



Figure 3F. Group Delay vs Frequency ( $f_C = 9.3MHz$ ). ML6422-2



Fig 1G. Cascading Filters for Sharper Cutoff  $(f_C = 12MHZ) ML6420-12$ 



Fig 2G. Cascading Filters for Sharper Cutoff (f<sub>C</sub> = 12MHZ) ML6420-12



Fig 3G. Cascading Filters for Sharper Cutoff  $(f_C = 12MHZ) ML6420-12$ 



Fig 1H. Cascading Filters for Sharper Cutoff



Figure 4. Burst with 100ns Pulse and Fast Transition at ML6420 Output Showing Symetrical Pulse Response

Note: Figure 4 and 5 data was measured using the test circuit in Figure 7.



Figure 5. Step with 2T and 12T Response at ML6420 Output Showing Accurate Pulse Response without Overshoot or Ringing

#### **FUNCTIONAL DESCRIPTION**

The ML6420/ML6422 single-chip Dual/Triple Video Filter ICs are intended for low cost professional and consumer video applications. Each channel incorporates an input buffer amplifier, a sixth order lowpass filter, a first order allpass equalizer, and an output 1X or 2X gain amplifier capable of driving 75 $\Omega$  to ground. For the ML6422, a third output (B) is the sum of the A and C inputs and have the identical output amplifier as the A and C channels.

When RANGE is low the input and output signal range is 0.5V to 1.5V. When the input signal range is 0V to 1V, RANGE should be tied high. In this case, an offset is added to the input so that the output swing is kept between 0.5V to 1.5V. The output amplifier is capable of driving up to 24mA of peak current; therefore the output voltage should not exceed 1.8V when driving  $75\Omega$  to ground. The ML6420/ML6422 can be driven by a DAC with swing down to 0V.

The summer output on the ML6422 is given by  $2x(V_{INA} + V_{INC}) - 2.5V$  when RANGE = 0 and  $2x(V_{INA} + V_{INC}) - 0.5V$  when RANGE is high. So,  $V_{INA}$  and  $V_{INC}$  should be such that this output does not go below 0.5V or above 2.5V for proper operation.

#### APPLICATION GUIDELINES

#### **OUTPUT CONSIDERATIONS**

The triple filters have unity or 2X gain. The output circuit has unity or 2X gain (0dB) when connected to a 150 $\Omega$  load, and a –6dB gain when driving a 75 $\Omega$  load via a 75 $\Omega$  series output resistor. The output may be either AC or DC coupled. For AC coupling (Figure 6), the –3dB point should be 5Hz or less. There must also be a DC path of  $\leq$ 500 $\Omega$  to ground for biasing.

The dual filters have 2X gain. The filter has 2X gain (6dB) when connected to a 150 $\Omega$  load, and a 0dB gain when driving a 75 $\Omega$  load via a 75 $\Omega$  series output resistor. The output may be either AC or DC coupled. For AC coupling, the –3dB point should be 5Hz or less. There must also be a DC path of  $\leq$ 500 $\Omega$  to ground for output biasing.

#### INPUT CONSIDERATIONS

The input resistance is  $4k\Omega$ . The input may be either DC or AC coupled. (Note that each input sources 80 to  $125\mu A$  of bias current).

#### CASCADING FILTERS SECTIONS

Two or more filter sections can be cascaded to obtain a sharper roll off. No additional components are required. Connect the output of the first filter to the input of the second. Figure 1G shows the resulting frequency response for the ML6420-3.

#### LAYOUT CONSIDERATIONS

In order to obtain full performance from these triple filters, layout is very important. Good high frequency decoupling is required between each power supply and ground. Otherwise, oscillations and/or excessive crosstalk may occur. A ground plane is recommended.

Each filter has its own supply and ground pins. In the test circuit,  $0.1\mu\text{F}$  capacitors are connected in parallel with  $0.001\mu\text{F}$  capacitors on pins  $V_{CC}$ ,  $V_{CC}A$ ,  $V_{CC}B$  and  $V_{CC}C$  for maximum noise rejection (Figure 6A and Figure 6B).

Further noise reduction is achieved by using series ferrite beads. In typical applications, this degree of bypassing may not be necessary.

Since there are three filters in one 16-pin SOIC package, space the signal leads away from each other as much as possible.

#### **POWER CONSIDERATIONS**

The ML6420 power dissipation follows the formula:

$$P_{D} = (I_{CC} \times V_{CC}) - \left[ \left( \frac{V_{OUT}^{2}}{R_{L}} \times 3 \right) \right]$$

This is a measure of the amount of current the part sinks (current in — current out to the load).

Under worst case conditions:

$$P_D = (0.175 \times 5.5) - \left[ \left( \frac{1.5^2}{75} \times 3 \right) \right] = 872.5 \text{mW}$$

Power consumption can be reduced by not suppling  $V_{CC}$  to unused filter sections. ( $V_{CC}A$ ,  $V_{CC}B$  or  $V_{CC}C$ )

#### **TEST CIRCUITS**

Figures 6A and 6B show the test circuits used for measuring the frequency and group delay. It is expected that actual customer circuits will be much simpler, since board bypasses already exist and DC coupling or clamping will be utilized at the inputs.



Figure 6A. ML6420 AC Coupled DC Bias Test Circuit



Figure 6B. ML6422 AC Coupled DC Bias Test Circuit

#### ML6420 VIDEO LOW PASS FILTER

**Filter Selection:** The ML6420/ML6422 provides several choices in filter cut-off frequencies depending on the application.

**RGB:** When the bandwidth of each signal is the same, then the 5.5MHz or 8.0MHz/9.3MHz are appropriate depending on the sampling rate. (13.5MHz vs 27MHz)

YUV: When the luminance bandwidth is different from the color bandwidth, then the ML6420-2 5.50MHz filter with two 1.8MHz filters or the ML6420-4 with the 8.0, 3.0 and 3.0MHz filters are more appropriate. The 1.8MHz filter provides a narrower BW for optimal data compression, and has a time delay of 3.5 clock clycles at 13.5MHz for simple delay precompensation

**S-Video:** For Y/C (S-video) and Y/C + CV (Composite Video) systems the ML6420 with 5.5MHz or 8.0MHz filters or ML6422 with 5.5MHZ and 9.3MHz filters are appropriate. In NTSC the C signal occupies the bandwidth from about 2.6MHz to about 4.6MHz, while in PAL the C signal occupies the bandwidth from about 3.4MHz to about 5.4MHz. In both cases, a 5.5MHz low pass filter provides adequate rejection for both sampling and reconstruction. In addition, using the same filter for both Y/C and CV maintains identical signal timing without adjustments.

**Composite:** When one or more composite signals need to be filtered, then the 5.50MHz, 8.0MHz, or 9.3MHz filters permit filtering of one, two or three composite signals.

**4X Over sampling:** While the ML6420 filters can eliminate the need for over sampling combined with digital filtering, there are times when over sampling is needed. For these situations, 8.0MHz or 9.3MHz is used in place of 5.5MHz, and 3.0MHz is used in place of 1.8MHz.

NTSC/PAL: A 5.50MHz cut-off frequency provides good filtering for 4.2MHz, 5.0MHz and 5.5MHz signals without the need to change filters on a production basis.

Sinx/x: For digital video system with output D/A converters, there is a fall-off in response with frequency due to discrete sampling. The fall-off follows a sinx/x response. The ML6421 and ML6423 filters have a complementary boost to provide a flatter overall response. The boost is designed for 13.5MHz and 27MHz Y/C and CV sampling and 6.75MHz or 13.5MHz U/V sampling. The ML6421 has the same pinout as the ML6420, while the ML6422 has the same pin out as the ML6423.

VGA: The ML6420-12 is designed to filter RGB at one half the dot clock rate of 25.175MHz in order to minimize artifacts.



Figure 7. Video Clamp Prior to A/D Conversion

#### **TYPICAL CLAMPING SCHEMES**

Figures 8 and 9 show two typical applications of the ML6420/ML6422 for anti-aliasing prior to A-to-D conversion. In Figure 8, a single precision digital feedback clamp circuit includes both the ADC and the ML6420/ML6422. This establishes the proper DC operating point for the ML6420/ML6422 (with RANGE input = 0V, 0.5V  $\leq$  V<sub>IN</sub>  $\leq$  1.5V; with RANGE input = 5V, 0.0  $\leq$  V<sub>IN</sub>  $\leq$  1.0V.)

and the ADC. Figure 8 is typically used with ADC's that require external clamp circuitry. Figure 9 shows AC coupled application for ADC's with built-in clamps. In this case, the clamp is internal to the ADC and the ML6420 uses a simple coarse clamp at its input to establish the proper operating point.



Figure 8. DC Coupled Video Digitizer for 2V<sub>P-P</sub> Video Signals



Figure 9. AC Coupled Video Digitizer for 2V<sub>P-P</sub> Video Signals

#### **USING VIDEO FILTERS**

The ML6420/ML6422 are monolithic, triple/dual lowpass filters intended for input anti-aliasing prior to analog to digital conversion in video systems.

#### ALIASING: THE PROBLEM

Aliasing is a signal distorting process that occurs when an analog signal is sampled. If the analog signal contains frequencies greater than half of the sampling rate, those frequencies will be altered and "folded back" in the frequency domain. These frequencies represent a distortion of the original signal as represented in the sampled domain, and cannot be corrected after sampling.

#### THE RESULT OF ALIASING IN A TV PICTURE

Aliasing causes several disturbing distortions to a picture. Since the folded spectrum adds to the original spectrum, it will sometimes be in phase, and sometimes out of phase causing ripples in response that depend on the position of the picture element relative to the clock. The net effect is that picture elements, edges, highlights, and details will "wink" in amplitude as they move across a picture if they have high frequency content above the Nyquist frequency of the sampler.



Figure 10. Simplified Digital Video Processing System



Figure 11. Aliasing in the Frequency Domain



Figure 12. Aliasing in the Time Domain

#### ANTI-ALIASING

Anti-aliasing reduces the bandwidth of the signal to a value appropriate for the sample processing system. Some detail information is lost, but only the information that cannot be unambiguously displayed is removed. Assuming that the passband contains the "real" picture information, the only distortion that occurs is due to amplitude and phase variations of the anti-aliasing filter in the passband. The following section shows approaches using digital and analog filters in an oversampled system, and a monolithic analog filter as a lower cost alternative.

#### **OVERSAMPLING**

Aliasing cannot be removed once it occurs, it must be prevented at the signal sampler. Many current systems are choosing to prevent aliasing by increasing the clock rate of the sampler. This is known as "oversampling". Doubling the clock rate greatly reduces the burden on the analog anti-alias filter, but the increased data rate greatly increases the size, complexity and cost of the Digital Signal Processing (DSP) circuitry. Since the higher clock rate generates more samples than are necessary to represent the desired passband content, a digital filter may be used to decimate the signal back to a lower sample rate, saving size, complexity and power in the downstream circuitry. Since this digital filter itself is a complex digital block, this method cannot be considered the lowest cost approach to solving the anti-alias problem.



Figure 13. Oversampled Video Processing System with Analog LPF & Half-Band Digital Filter



Figure 14. Digital Filtering in the Frequency Domain



Figure 15. Digital Filtering in the Time Domain

#### **NYQUIST SAMPLING**

In traditional systems, before the advent of higher speed ADCs, anti-aliasing filters were designed in the analog domain. The movement toward higher sampling rates was an attempt to circumvent the difficult challenge of designing a sharp roll-off, linear phase, non-distorting analog filter. The ML6420/ML6422 series of filters solve this problem where it is best solved, in the analog domain. Since they are monolithic, their application is simple. Since they have flat amplitude and linear phase, they are low distortion. And since the aliasing is removed at the analog input to the ADC, the clock rates are minimized, an expensive DSP half band filter is eliminated, and significant power is conserved.

#### Oversampling vs Nyquist sampling

Clearly the purely analog monolithic solution versus the analog/digital solution using DSP filtering are different ways of solving the same problem. Other than costs (purely analog is many times less expensive) there are no real differences in performance for applications that require flatness specs of ±0.5db to 4.5MHz for consumer and pro-sumer video applications. The ML6420/ML6422 are also phase corrected for flat group delay, a feature not found in typical low cost analog filters, and a characteristic often associated with digital filters alone. The following section highlights the importance of linear phase response in video applications.



Figure 16. Video Processing System with Monolithic Analog Anti-Alias Filter



Figure 17. Analog Filtering in the Frequency Domain



Figure 18. Analog Filtering in the Time Domain

# TIME DOMAIN RESPONSE: TRANSIENTS AND RINGING

The phase response of filters is often ignored in applications where time domain waveforms are not relevant. But in video applications the time domain waveform is the signal that is finally presented on the screen to the viewer, and so time domain characteristics such as pulse response symmetry, pre-shoot, over-shoot and ringing are very important. Video applications are very demanding in that they require both sharp cutoff characteristics and linear phase. The application of DSP to the problem is based on the linear phase characteristic of a particular class of digital filters known as symmetrical FIR filters. Use of these filters guarantees the best possible time domain characteristics for a given amplitude characteristic. In the analog domain phase linearity is not automatic (except for special phase linear filters such as Bessel or Thomson filters, both of which have inadequate amplitude characteristics for most video anti-alias applications) and it is often assumed that linear phase is unachievable. This is not true. Similarly, in the digital domain it is often assumed that sharp cutoff amplitude characteristics can be achieved without overshoot and ringing. This is also not true. Phase linear filters whether digital or analog have symmetrical response to symmetrical inputs. High roll-off rate uncompensated filters (whether analog or digital) have ringing and overshoot. In the example below, the traditional 2T test pulse is applied to a traditional, non-phase linear analog filter, the ML6420/ML6422 pure analog anti-alias filter (5.5MHz) and the combined analog/digital filters (9.3MHz analog filter and half-band digital filter.)

As seen in Figure 19c, the ML6420/ML6422 filters provide a time domain response that is comparable to more complex and expensive filters.

#### **Typical Passive Filter**

The output waveform is not symmetric. All ringing occurs after the main pulse. Result is visual smearing and fine ghosting to the right of every edge in the picture.



Figure 19a.

#### **Phase Corrected Analog Filter**

Output waveform is substantially symmetric. Ringing is greatly reduced. Result is increase in apparent resolution. No smearing or ghosting.



Figure 19b.

#### Analog Filtering in the Time Domain

Output waveform is symmetric. Ringing is about the same as ML6420/ML6422 alone. Difference between purely analog and analog/digital approach is subtle and will only have a material effect on multi-pass video processing.



Figure 19c.

# ML6420/ML6422

# **ORDERING INFORMATION**

| PART NUMBER | BW (MHZ)       | GAIN | TEMPERATURE RANGE | PACKAGE             |
|-------------|----------------|------|-------------------|---------------------|
| ML6420CS-1  | 5.5/5.5/5.5    | 1X   | 0°C to 70°C       | 16-pin SOIC (S16W)  |
| ML6420CS-2  | 5.5/1.8/1.8    | 1X   | 0°C to 70°C       | 16-pin SOIC (S16W)  |
| ML6420CS-3  | 8.0/8.0/8.0    | 1X   | 0°C to 70°C       | 16-pin SOIC (S16W)  |
| Mt6420CS-4  | 8.0/3.0/3.0    | 1X   | 0°C to 70°C       | 16-pin SOIC (S16W)  |
| ML6420CS-5  | 5.5/5.5/5.5    | 2X   | 0°C to 70°C       | 16-pin SOIC (S16W)  |
| ML6420CS-6  | 5.5/2.5/2.5    | 2X   | 0°C to 70°C       | 16-pin SOIC (S16W)  |
| ML6420CS-7  | 9.3/9.3/9.3    | 2X   | 0°C to 70°C       | 16-pin SOIC (\$16W) |
| ML6420CS-8  | 9.3/3.3/3.3    | 2X   | 0°C to 70°C       | 16-pin SOIC (S16W)  |
| ML6420CS-12 | 12.0/12.0/12.0 | 2X   | 0°C to 70°C       | 16-pin SOIC (S16W   |
| ML6422CS-1  | 5.5/5.5        | 2X   | 0°C to 70°C       | 16-pin SOIC (S16W)  |
| ML6422CS-2  | 9.3/9.3        | 2X   | 0°C to 70°C       | 16-pin SOIC (S16W)  |



# Triple Phase and Sinx/x Equalized, Low-Pass Video Filter

#### GENERAL DESCRIPTION

The ML6421 monolithic BiCMOS 6th-order filter provides fixed frequency low pass filtering for video applications. This triple phase-equalized filter with Sinx/x correction is designed for reconstruction filtering at the output of a Video DAC.

Cut-off frequencies are either 5.5, 8.0, 3.0 or 1.8MHz. Each channel incorporates a 6th-order lowpass filter, a first order all-pass filter, a gain boost circuit, and a  $75\Omega$  coax cable driver. A control pin (RANGE) is provided to allow the inputs to swing from 0 to 1V, or 0.5 to 1.5V, by providing a 0.5V offset to the input.

The unity gain filters are powered from a single 5V supply, and can drive  $1V_{P-P}$  over  $75\Omega$  (0.5V to 1.5V), or  $2V_{P-P}$  over  $150\Omega$  (0.5V to 2.5V) with the internal coax drivers.

#### **FEATURES**

- 5.5, 8.0, 9.3, 3.0, 1.8 or 2.5MHz bandwidth
- 1x or 2x gain
- 6th-order filter with phase and amplitude equalizer
- >40dB stopband rejection
- No external components or clocks
- ±10% frequency accuracy over maximum supply and temperature variation
- <2% differential gain <2° differential phase
- <25ns group delay variation
- Drives  $1V_{P-P}$  into  $75\Omega$ , or  $2V_{P-P}$  into  $150\Omega$
- 5V ±10% operation



|          | 1x GAIN  |          |          |          |          | 2x (     | GAIN     |          |
|----------|----------|----------|----------|----------|----------|----------|----------|----------|
|          | ML6201-1 | ML6421-2 | ML6421-3 | ML6421-4 | ML6421-5 | ML6421-6 | ML6421-7 | ML6421-8 |
| Filter A | 5.5MHz   | 5.5MH    | 8.0MHz   | 8.0MHz   | 5.5MHz   | 5.5MH    | 9.3MHz   | 9.3MHz   |
| Filter B | 5.5MHz   | 1.8MH    | 8.0MHz   | 3.0MHz   | 5.5MHz   | 2.5MH    | 9.3MHz   | 3.3MHz   |
| Filter C | 5.5MHz   | 1.8MH    | 8.0MHz   | 3.0MHz   | 5.5MHz   | 2.5MH    | 9.3MHz   | 3.3MHz   |

\_ . . . .

Triple Input/Anti-aliasing Video Filter



## PIN CONFIGURATION

ML6421 16-Pin Wide SOIC (S16W)



| PI | IN | D | FS | CR | IP7 | 10 | N |
|----|----|---|----|----|-----|----|---|
|    |    |   |    |    |     |    |   |

| PIN | NAME               | FUNCTION                                                                                                               | PIN | NAME              | FUNCTION                                                                                          |
|-----|--------------------|------------------------------------------------------------------------------------------------------------------------|-----|-------------------|---------------------------------------------------------------------------------------------------|
| 1   | GNDB               | Ground pin for filter B.                                                                                               | 11  | $V_{CC}A$         | Power supply for filter A.                                                                        |
| 2   | $V_{IN}C$          | Signal input to filter C. Input impedance is $4k\Omega$ .                                                              | 12  | GND               | Power and logic ground.                                                                           |
|     |                    |                                                                                                                        | 13  | GNDA              | Ground pin for filter A.                                                                          |
| 3   | GND                | Power and logic ground.                                                                                                |     |                   |                                                                                                   |
|     |                    |                                                                                                                        | 14  | RANGE             | Input signal range select.                                                                        |
| 4   | GNDC               | Ground pin for filter C.                                                                                               |     |                   | For -1 to -4; when RANGE is low (0),                                                              |
| 5   | $V_{CC}$           | Positive supply.                                                                                                       |     |                   | the input signal range is 0.5V to 2.5V, with an output range of 0.5V to 2.5V.                     |
| 6   | $V_{CC}C$          | Power supply for filter C.                                                                                             |     |                   | When RANGE is high (1), the input signal range is 0V to 2V, with an output range of 0.5V to 2.5V. |
| 7   | $V_{OUT}C$         | Output of filter C. Drive is $1V_{P-P}$ into                                                                           |     |                   | For -5 to -8; when RANGE is low (0),                                                              |
| ,   | VOUIC              | $75\Omega$ (0.5V to 1.5V), or $2V_{P-P}$ into                                                                          |     |                   | the input signal range is 0.5V to 1.5V,                                                           |
|     |                    | $150\Omega$ (0.5V to 2.5V).                                                                                            |     |                   | with an output range of 0.5V to 2.5V. When RANGE is high (1), the input                           |
| 8   | $V_{CC}B$          | Power supply for filter B: 4.5V to 5.5V.                                                                               |     |                   | signal range is 0V to 1V, with an output range of 0.5V to 2.5V.                                   |
| 9   | $V_{OUT}B$         | Output of filter B. Drive is $1V_{P-P}$ into                                                                           |     |                   |                                                                                                   |
|     | 001                | $75\Omega$ (0.5V to 1.5V), or 2V <sub>P-P</sub> into 150Ω (0.5V to 2.5V).                                              | 15  | $V_{IN}A$         | Signal input to filter A. Input impedance is $4k\Omega$ .                                         |
| 10  | V <sub>OUT</sub> A | Output of filter A. Drive is $1V_{P-P}$ into $75\Omega$ (0.5V to 1.5V), or $2V_{P-P}$ into $150\Omega$ (0.5V to 2.5V). | 16  | V <sub>IN</sub> B | Signal input to filter B. Input impedance is $4k\Omega$ .                                         |

#### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (V <sub>CC</sub> ) | 0.3 to +7V |
|-----------------------------------|------------|
| GND                               |            |
| Logic Inputs                      |            |
| Input Current per Pin             |            |

| Storage Temperature65°                       | to 150°C |
|----------------------------------------------|----------|
| Package Dissipation at T <sub>A</sub> = 25°C | 1W       |
| Lead Temperature (Soldering 10 sec)          | 150°C    |
| Thermal Resistance ( $\theta_{IA}$ )         | 65°C/W   |

#### **OPERATING CONDITIONS**

| Supply Voltage          | .5V ± 10%   |
|-------------------------|-------------|
| Temperature Range 0°C < | < to < 70°C |

#### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $V_{CC}$  = 5V  $\pm$  10% and  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ ,  $R_L$  =75 $\Omega$  or 150 $\Omega$ ,  $V_{OUT}$  = 2 $V_{P-P}$  for 150 $\Omega$  Load and  $V_{OUT}$  = 1 $V_{P-P}$  for 75 $\Omega$  Load (Note 1)

| SYMBOL             | PARAMETER                                                               | CONDITIONS                                           |                  | MIN  | TYP  | MAX | UNITS |
|--------------------|-------------------------------------------------------------------------|------------------------------------------------------|------------------|------|------|-----|-------|
| ENERAL             |                                                                         |                                                      | ·                |      |      |     |       |
| R <sub>IN</sub>    | Input Impedance                                                         |                                                      |                  | 3    | 4    | 5   | kΩ    |
| ΔR/R <sub>IN</sub> | Input R Matching                                                        |                                                      |                  |      |      | ±2  | %     |
| I <sub>BIAS</sub>  | Input Current                                                           | V <sub>IN</sub> = 0.5V,                              | ML6421(-1 to -4) |      | -80  |     | μА    |
|                    |                                                                         | range = low                                          | ML6421(-5 to -8) |      | 45   |     | μА    |
|                    |                                                                         | $V_{IN} = 0.0V$ ,                                    | ML6421(-1 to -4) |      | -125 |     | μА    |
|                    |                                                                         | range = high                                         | ML6421(-5 to -8) |      | -210 |     | μА    |
|                    | Small Signal Gain                                                       | $V_{IN} = 100 \text{mV}_{P-P}$                       | ML6421(-1 to -4) | -0.5 | 0    | 0.5 | dB    |
|                    |                                                                         | at 100kHz                                            | ML6421(-5 to -8) | 5.5  | 6    | 6.5 | dB    |
| -                  | Differential Gain                                                       | V <sub>IN</sub> = 1.1V to 2.5V<br>at 3.58 & 4.43 MHz | ML6421(-1 to -4) |      | 1    | 2   | %     |
|                    |                                                                         | V <sub>IN</sub> = 0.8V to 1.5V<br>at 3.58 & 4.43 MHz | ML6421(-5 to -8) |      | 1    | 2   | %     |
|                    | Differential Phase                                                      | V <sub>IN</sub> = 1.1V to 2.5V<br>at 3.58 & 4.43 MHz | ML6421(-1 to -4) |      | 1    | 2   | deg   |
|                    |                                                                         | V <sub>IN</sub> = 0.8V to 1.5V<br>at 3.58 & 4.43 MHz | ML6421(-5 to -8) |      | 1    | 2   | deg   |
| V <sub>IN</sub>    | Input Range Ran                                                         | Range = 0                                            | ML6421(-1 to -4) | 0.5  |      | 2.5 | V     |
|                    |                                                                         |                                                      | ML6421(-5 to -8) | 0.5  |      | 1.5 | V     |
|                    |                                                                         | Range = 1                                            | ML6421(-1 to -4) | 0.0  |      | 2.0 | V     |
|                    |                                                                         |                                                      | ML6421(-5 to -8) | 0.0  |      | 1   | V     |
| ,                  | Peak Overshoot                                                          | 2T, 0.7V <sub>P-P</sub> pulse                        |                  | 2.0  |      | %   |       |
|                    | Crosstalk Rejection                                                     | f <sub>IN</sub> = 3.58,                              | ML6421(-1 to -4) | 50   |      |     | dB    |
|                    |                                                                         | $f_{IN} = 4.43MHz$ (Note 6)                          | ML6421(-5 to -8) | 45   |      |     | dB    |
|                    | Channel to Channel<br>Group Delay Matching<br>(f <sub>C</sub> = 5.5MHz) | f <sub>IN</sub> = 100kHz                             |                  |      |      | ±20 | ns    |
|                    | Channel to Channel<br>Gain Matching                                     | f <sub>IN</sub> = 100kHz                             |                  |      |      | ±4  | %     |
|                    | Output Current                                                          | R <sub>L</sub> = 0 (short circuit)                   |                  |      | 175  |     | mA    |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL     | PARAMETER                                    | CONDITIONS                                                          |                                        | MIN      | TYP  | MAX  | UNITS             |
|------------|----------------------------------------------|---------------------------------------------------------------------|----------------------------------------|----------|------|------|-------------------|
| GENERAL (C | Continued)                                   |                                                                     |                                        |          |      |      |                   |
| CL         | Load Capacitance                             |                                                                     |                                        |          |      | 35   | pF                |
|            | Composite Chroma                             | $f_C = 5.5MHz$                                                      | ML6421(-1 to -4)                       |          | ±20  | ns   |                   |
|            | /Luma delay                                  |                                                                     | ML6421(-5 to -8)                       |          | ±25  | ns   |                   |
|            |                                              | $f_C = 8.0MHz/9.3MH$                                                | lz                                     |          | 5/±8 | TBD  | ns                |
| 5.50MHZ FI | LTER (ML6421-1, -5)                          | , , , , , , , , , , , , , , , , , , , ,                             |                                        |          |      | i e  |                   |
|            | Bandwidth                                    | -0.75dB (Note 5)                                                    | ML6421(-1 to -4)                       | 4.95     | 5.50 | 6.05 | MHz               |
|            | (monotonic passband)                         | -0.55dB (Note 5)                                                    | ML6421(-5 to -8)                       | 4.95     | 5.50 | 6.05 | MHz               |
|            | Subcarrier Frequency Gain                    | f <sub>IN</sub> = 3.58MHz                                           | ML6421(-1 to -4)                       | -0.3     | 0.2  | 0.7  | dB                |
|            | ML6421-1 or ML6421-2                         |                                                                     | ML6421(-5 to -8)                       | -0.9     | 1.4  | 1.9  | dB                |
|            |                                              | $f_{IN} = 4.43MHz$                                                  | ML6421(-1 to -4)                       | -0.35    | 0.1  | 0.65 | dB                |
|            |                                              |                                                                     | ML6421(-5 to -8)                       | 1.1      | 1.6  | 2.1  | dB                |
|            | Attenuation                                  | f <sub>IN</sub> = 10MHz                                             | ML6421(-1 to -4)                       | 16       | 18   |      | dB                |
|            |                                              |                                                                     | ML6421(-5 to -8)                       | 20       | 25   |      | dB                |
|            | ÷                                            | f <sub>IN</sub> = 50MHz                                             | _                                      | 40       | 45   |      | dB                |
|            | Output Noise                                 | BW = 30MHz (Note                                                    | 6)                                     |          |      | 1000 | μV <sub>RMS</sub> |
|            | Group Delay                                  |                                                                     |                                        |          | 145  |      | ns                |
| B.OMHZ FIL | TER                                          |                                                                     |                                        | <u> </u> |      |      |                   |
|            | Bandwidth<br>(monotonic passband)            | -3dB (Note 5)                                                       |                                        | 7.2      | 8    | 8.8  | MHz               |
|            | Subcarrier Frequency Gain                    | f <sub>IN</sub> = 3.58MHz                                           |                                        | -0.25    | 0.25 | 0.75 | dB                |
|            | ML6421-3 or ML6421<br>4/ML6421-7 or ML6421-8 | $f_{IN} = 4.43MHz$                                                  |                                        | -0.11    | 0.39 | 0.89 | dB                |
|            | Attenuation                                  | f <sub>IN</sub> = 17MHz                                             |                                        | 20       | 25   |      | dB                |
|            |                                              | f <sub>IN</sub> = 85MHz                                             |                                        | 40       | 42   |      | dB                |
|            | Output Noise                                 | BW = 30MHz (Note                                                    | . 6)                                   |          |      | 1000 | μV <sub>RMS</sub> |
|            | Group Delay                                  |                                                                     |                                        |          | 120  |      | ns                |
| .3MHZ FIL  | TER                                          |                                                                     |                                        |          |      |      | -                 |
|            | Bandwidth<br>(monotonic passband)            | -2dB (Note 5)                                                       |                                        | 8.4      | 9.3  | 10.2 | MHz               |
|            | Subcarrier Frequency Gain                    | $f_{\text{IN}} = 3.58 \text{MHz}$ $f_{\text{IN}} = 4.43 \text{MHz}$ |                                        | -0.01    | 0.4  | 0.9  | dB                |
|            | ML6421-3 or ML6421<br>4/ML6421-7 or ML6421-8 |                                                                     |                                        | -0.1     | 0.6  | 1.1  | dB                |
|            | Attenuation                                  | f <sub>IN</sub> = 17MHz                                             |                                        | 20       | 25   |      | dB                |
|            |                                              | f <sub>IN</sub> = 85MHz                                             |                                        | 40       | 42   |      | dB                |
|            | Output Noise                                 | BW = 30MHz (Note                                                    | : 6)                                   |          |      | 1000 | μV <sub>RMS</sub> |
| ·          | Group Delay                                  |                                                                     | ······································ |          | 120  |      | ns                |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL          | PARAMETER                         | CONDITIONS                      | MIN                   | TYP | MAX  | UNITS              |
|-----------------|-----------------------------------|---------------------------------|-----------------------|-----|------|--------------------|
| 3.3MHZ FIL      | TER                               |                                 |                       |     |      |                    |
|                 | Bandwidth<br>(monotonic passband) | -2.5dB (Note 5)                 | 2.7                   | 3   | 3.3  | MHz                |
|                 | Attenuation                       | f <sub>IN</sub> = 9.82MHz       | 30                    | 33  |      | dB                 |
|                 |                                   | f <sub>IN</sub> = 60MHz         | 43                    | 50  |      | dB                 |
|                 | Output Noise                      | BW = 30MHz (Note 6)             |                       |     | 700  | μV <sub>RMS</sub>  |
|                 | Bandwidth<br>(monotonic passband) | -2dB (Note 5)                   | 3                     | 3.3 | 3.6  | MHz                |
|                 | Attenuation                       | $f_{IN} = 9.82MHz$              | 30                    | 33  |      | dB                 |
|                 |                                   | $f_{IN} = 60MHz$                | 43                    | 50  |      | dB                 |
|                 | Output Noise                      | BW = 30MHz (Note 6)             |                       |     | 700  | μV <sub>RM</sub> s |
| .8MHZ FIL       | TER                               |                                 |                       |     |      |                    |
|                 | Bandwidth<br>(monotonic passband) | -2dB (Note 5)                   | 1.65                  | 1.8 | 2.0  | MHz                |
|                 | Attenuation                       | f <sub>IN</sub> = 4.91MHz       | 26                    | 28  |      | dB                 |
|                 |                                   | f <sub>IN</sub> = 30MHz         | 43                    | 50  |      | dB                 |
|                 | Output Noise                      | BW = 30MHz (Note 6)             | 70                    |     | 700  | μV <sub>RM</sub> s |
|                 | Group Delay                       |                                 |                       | 300 |      | ns                 |
| .5MHZ FIL       | TER                               |                                 |                       |     |      |                    |
|                 | Bandwidth<br>(monotonic passband) | -2.15dB (Note 5)                | 2.25                  | 2.5 | 2.75 | MHz                |
|                 | Attenuation                       | f <sub>IN</sub> = 4.91MHz       | 18                    | 23  |      | dB                 |
|                 |                                   | f <sub>IN</sub> = 30MHz         | 40                    | 45  |      | dB                 |
|                 | Output Noise                      | BW = 30MHz (Note 6)             |                       |     | 700  | μV <sub>RM</sub>   |
|                 | Group Delay                       |                                 |                       | 300 |      | ns                 |
| DIGITAL AN      | ND DC                             |                                 |                       |     |      |                    |
| $V_{IL}$        | Logic Input Low                   | Range                           |                       |     | 0.8  | V                  |
| V <sub>IH</sub> | Logic Input High                  | Range                           | V <sub>CC</sub> - 0.8 |     |      | V                  |
| I <sub>IL</sub> | Logic Input Low                   | V <sub>IN</sub> = GND           | -1                    |     |      | μА                 |
| l <sub>IH</sub> | Logic Input High                  | $V_{IN} = V_{CC}$               |                       |     | 1    | μА                 |
| I <sub>CC</sub> | Supply Current                    | V <sub>IN</sub> = 0.5V (Note 4) |                       | 110 | 135  | mA                 |
|                 | $R_L = 75\Omega$                  | V <sub>IN</sub> = 1.5V          |                       | 140 | 175  | mA                 |

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.

Note 2: Maximum resistance on the outputs is  $500\Omega$  in order to improve step response.

Note 3: Connect all ground pins to the ground plane via the shortest path.

Note 4: Power dissipation:  $P_D = (I_{CC} \times V_{CC}) - [3(V_{OUT}^2/RL)]$ 

Note 5: The bandwidth is the -3dB frequency of the unboosted filter. This represents the attenuation that results from

boosting the gain from the -3dB point at the specified frequency.

Note 6: These parameters are guaranteed by characterization only.



Figure 1a. Stop-Band Amplitude vs Frequency  $(f_C = 5.5MHz)$ .



Figure 1c. Stop-Band Amplitude vs Frequency  $(f_C = 8.0 MHz)$ .



Figure 2a. Pass-Band Amplitude vs Frequency  $(f_C = 5.5MHz)$ .



Figure 1b. Stop-Band Amplitude vs Frequency  $(f_C = 1.84MHz)$ .



Figure 1d. Stop-Band Amplitude vs Frequency  $(f_C = 3.0MHz)$ .



Figure 2b. Pass-Band Amplitude vs Frequency  $(f_C = 9.3MHz)$ .



Figure 3a. Group Delay vs Frequency  $(f_C = 5.5MHz)$ .



Figure 3b. Group Delay vs Frequency  $(f_C = 1.84MHz)$ .



Figure 3c. Group Delay vs Frequency  $(f_C = 8.0MHz)$ .



Figure 3d. Group Delay vs Frequency  $(f_C = 3.0MHz)$ .

#### **FUNCTIONAL DESCRIPTION**

The ML6421 single-chip Triple Video Filter IC is intended for consumer and low cost professional video applications. Each of the three channels incorporates an input buffer amplifier, a sixth order lowpass filter, a first order allpass equalizer, Sinx/x equalizer and an output amplifier capable of driving  $75\Omega$  to ground.

The ML6421 can be driven by a DAC with Range down to OV. When Range is low the input and output signal range is 0.5V to 2.5V. When the input signal includes OV, Range should be tied high. In this case, an offset is added to the input so that the output swing is kept between 0.5V to 2.5V. The output amplifier is capable of driving up to 24mA of peak current; therefore the output voltage should not exceed 1.8V when driving  $75\Omega$  to ground.

#### **APPLICATION GUIDELINES**

#### **OUTPUT CONSIDERATIONS**

The triple filters have unity gain. The circuit has unity gain (0dB) when connected to a  $150\Omega$  load, and a -6dB gain when driving a  $75\Omega$  load via a  $75\Omega$  series output resistor. The output may be either AC or DC coupled. For AC coupling, the -3dB point should be 5Hz or less. There must also be a DC path of  $\leq 500\Omega$  to ground for output biasing.

#### INPUT CONSIDERATIONS

The input resistance is  $4k\Omega$ . The input may be either DC or AC coupled. (Note that each input sources 80 to  $125\mu$ A of bias current). The ML6421 is designed to be directly driven by a DAC. For current output video DACs, a  $75\Omega$  or  $150\Omega$  resistor to ground may need to be added to the DAC output (filter input).



Figure 4. ML6421 AC Coupled DC Bias Test Circuit

#### LAYOUT CONSIDERATIONS

In order to obtain full performance from these triple filters, layout is very important. Good high frequency decoupling is required between each power supply and ground. Otherwise, oscillations and/or excessive crosstalk may occur. A ground plane is recommended.

Each filter has its own supply and ground pins. In the test circuit,  $0.1\mu F$  capacitors are connected in parallel with 1nF capacitors on  $V_{CC}$ ,  $V_{CC}C$ ,  $V_{CC}B$  and  $V_{CC}A$  for maximum noise rejection (Figure 4).

Further noise reduction is achieved by using series ferrite beads. In typical applications, this degree of bypassing may not be necessary.

Since there are three filters in one package, space the signal leads away from each other as much as possible.

#### **POWER CONSIDERATIONS**

The ML6421 power dissipation follows the formula:

$$P_{D} = (I_{CC} \times V_{CC}) - \left[ \left( \frac{V_{OUT}^{2}}{RL} \times 3 \right) \right]$$

This is a measure of the amount of current the part sinks (current in – current out to the load).

Under worst case conditions:

$$P_D = (0.175 \times 5.5) - \left[ \left( \frac{1.5^2}{75} \times 3 \right) \right] = 872.5 \text{mW}$$

#### ML6421 VIDEO LOW PASS FILTER

**Filter Selection:** The ML6421 provides several choices in filter cut-off frequencies depending on the application.

**RGB:** When the BW of each signal is the same, then the ML6421-1 (5.5MHz) or ML6421-3 (8MHz) are appropriate depending on the sampling rate.

YUV: When the luminance bandwidth is different from the color bandwidth, then the ML6421-2 5.5MHz filter with two 1.8MHz filters and the ML6421-4 with the 8.0, and two 3.0MHz filters are most appropriate. The 1.8MHz filter provides a narrower bandwidth for optimal data compression (with MPEG and other compression schemes), and has a time digital delay of 3.5 clock clycles at 13.5MHz for simple digital delay compensation.

**S-Video:** For Y/C (S-video) and Y/C + CV (Composite Video) systems the 5.5MHz or 8MHz filters are appropriate. In NTSC the C signal occupies the bandwidth from about 2.6MHz to about 4.6MHz, while in PAL the C signal occupies the bandwidth from about 3.4MHz to about 5.4MHz. In both cases, a 5.5MHz low pass filter provides adequate rejection for both sampling and reconstruction. In addition, using the same filter for both Y/C and CV maintains identical signal timing without adjustments.

**Composite:** When one or more composite signals need to be filtered, then the 5.5MHz and 8MHz filters permit filtering of one, two or three composite signals.

Over sampling: While the ML6421 filters can eliminate the need for over sampling combined with digital filtering, there are times when over sampling is used. For these situations, 8MHz could be used in place of 5.5MHz, and 3.0MHz could be used in place of 1.8MHz.

NTSC/PAL: A 5.5MHz cut-off frequency provides good filtering for 4.2MHz, 5.0MHz and 5.5MHz signals without the need to change filters on a production basis.

Sinx/x: For digital video system with output D/A converters, there is a fall-off in response with frequency due to discrete sampling. The fall-off follows a sinx/x response. The ML6421 filters have a complementary boost to provide a flatter overall response. The boost is designed for 13.5MHz Y/C and CV sampling and 6.75MHz U/V sampling. Note: The ML6421 has the same pin-out as the ML6420.

In a typical application the ML6421 is used as the final output device in a video processing chain. In this case, inputs to the ML6421 are supplied by DAC outputs with their associated load resistors (typically 75 $\Omega$  or 150 $\Omega$ ). Resistance values should be adjusted to provide  $2V_{P-P}$  at the input of the ML6421.

The ML6421 will drive 75 $\Omega$  source termination resistors (making the total load 150 $\Omega$ ) so that no external drivers or amplifiers are required.



Figure 5a. Sinx/x Frequency Response



Figure 6. ML6421 Reconstruction Performance in the Frequency Domain

#### FILTER PERFORMANCE

The reconstruction performance of a filter is based on its ability to remove the high band spectral artifacts (that result from the sampling process) without distorting the valid signal spectral contents within the passband. For video signals, the effect of these artifacts is a variation of the amplitude of small detail elements in the picture (such as highlights or fine pattern details) as the elements move relative to the sampling clock. The result is similar to the aliasing problem and causes a "winking" of details as they move in the picture.



Figure 5b. Typical ML6421 Reconstruction Application

Figure 6 shows the problem in the frequency domain. Curve A shows the amplitude response of the ML6421 filter, while Curve B shows the signal spectrum as it is distorted by the sampling process. Curve C shows the composite of the two curves which is the result of passing the sampled waveform through the ML6421 filter. It is clear that the distortion artifacts are reduced significantly.

Ultimately it is the time domain signal that is viewed on a TV monitor, so the effect of the reconstruction filter on the time domain signal is important. Figure 7 shows the sampling artifacts in the time domain. Curve A is the original signal, Curve B. is the result of CCIR601 sampling, and Curve C. is the same signal filtered through the ML6421. Again the distortions in the signal are essentially removed by the filter.

In an effort to measure the time domain effectiveness of a reconstruction filter, Figure 8 was generated from a swept frequency waveform. Curves A, B, and C are generated as in Figure 7, but additional curves D and E help quantify the effect of filtering in the time domain. Curve D and Curve E represent the envelopes (instantaneous amplitudes) of Curves B and C. Again it is evident in Curve D that the envelope varies significantly due to the sampling process. In Curve E, filtering with the ML6421 removes these artifacts and generates an analog output signal that rivals the oversampled (and more ideal) signal waveforms. The ML6421 reduces the amplitude variation from over 6% to less than 1%.



Figure 7. ML6421 Reconstruction Performance in the Time Domain



Figure 8. Amplitude Ripple of Reconstructed Swept Pulses

# ML6421

# **ORDERING INFORMATION**

| PART NUMBER | BW (MHZ)    | GAIN | TEMPERATURE RANGE | PACKAGE                  |
|-------------|-------------|------|-------------------|--------------------------|
| ML6421CS-1  | 5.5/5.5/5.5 | 1X   | 0°C to 70°C       | 16-pin SOIC wide (S16W)  |
| ML6421CS-2  | 5.5/1.8/1.8 | 1X   | 0°C to 70°C       | 16-pin SOIC wide (\$16W) |
| ML6421CS-3  | 8.0/8.0/8.0 | 1X   | 0°C to 70°C       | 16-pin SOIC wide (\$16W) |
| ML6421CS-4  | 8.0/3.0/3.0 | 1X   | 0°C to 70°C       | 16-pin SOIC wide (S16W   |
| ML6421CS-5  | 5.5/5.5/5.5 | 2X   | 0°C to 70°C       | 16-pin SOIC wide (\$16W  |
| ML6421CS-6  | 5.5/2.5/2.5 | 2X   | 0°C to 70°C       | 16-pin SOIC wide (S16W   |
| ML6421CS-7  | 9.3/9.3/9.3 | 2X   | 0°C to 70°C       | 16-pin SOIC wide (S16W   |
| ML6421CS-8  | 9.3/3.0/3.0 | 2X   | 0°C to 70°C       | 16-pin SOIC wide (S16W   |
|             |             |      |                   | 1 '                      |



# Dual Phase and Sinx/x Equalized, S-Video Low-Pass Video Filter

#### **GENERAL DESCRIPTION**

The ML6423 monolithic BiCMOS 6th-order filter provides fixed frequency low pass filtering for video applications. This dual phase-equalized filter with Sinx/x correction is designed for reconstruction filtering at the output of a Video DAC. A composite sum output eliminates the need for a third DAC.

Cut-off frequencies are either 5.5MHz or 9.6MHz. Each channel incorporates a 6th-order lowpass filter, a first order all-pass filter, a gain boost circuit, and a 75 $\Omega$  coax cable driver. A control pin (RANGE) is provided to allow the inputs to swing from 0 to 1V, or 0.5 to 1.5V, by providing a 0.5V offset to the input.

The 2X gain filters are powered from a single 5V supply, and can drive  $1V_{P-P}$  into  $75\Omega$  (0.5V to 1.5V), or  $2V_{P-P}$  into  $150\Omega$  (0.5V to 2.5V) with the internal coax drivers.

#### **FEATURES**

- 5.5 or 9.6MHz bandwidth with 6dB gain
- 6th-order filter with phase and amplitude equalizer
- >40dB stopband rejection
- No external components or clocks
- ±10% frequency accuracy over maximum supply and temperature variation
- <2% Differential Gain, <2° Differential Phase
- <20ns group delay variation
- Drives  $2V_{P-P}$  into  $150\Omega$ , or  $1V_{P-P}$  into  $75\Omega$
- 5V ±10% operation
- Composite (Sum) Output

#### **BLOCK DIAGRAM**



Triple Input/Anti-aliasing Video Filter



#### PIN CONFIGURATION

PIN DESCRIPTION

**GNDB** 

10 V<sub>CC</sub>B

ML6423 16-Pin SOIC (S16W)



#### PIN# NAME **FUNCTION** PIN# NAME **FUNCTION** Signal input to filter C. Input 11 NC 1 $V_{IN}C$ No Connection impedance is $4k\Omega$ . 12 V<sub>OUT</sub>A Output of filter A. Drive is $1V_{P-P}$ into 2 GND Power and logic ground. $75\Omega$ (0.5V to 1.5V) or $2V_{P-P}$ into $150\Omega$ (0.5V to 2.5V). 3 **GNDC** Ground pin for filter C. 13 V<sub>CC</sub>A Power supply voltage for filter A. 4 $V_{CC} \\$ Positive supply: 4.5V to 5.5V. 14 GNDA Ground pin for filter A. VOUTC Output of filter C. Drive is 1V<sub>P-P</sub> into $75\Omega$ (0.5V to 1.5V) or $2V_{P-P}$ into $150\Omega$ 15 RANGE Input signal range select. When (0.5V to 2.5V).RANGE is low (0), the input signal range is 0.5V to 1.5V, with an output 7 $V_{CC}C$ Power supply voltage for filter C. range of 0.5V to 2.5V. When RANGE $V_{OUT}B$ Sum of Filter A and Filter C. Drive is is high (1) the input signal range is OV

16 V<sub>IN</sub>A

 $1V_{P-P}$  into  $75\Omega$  (0.5V to 1.5V) or  $2V_{P-P}$ 

Power supply voltage for output B.

into  $150\Omega$  (0.5V to 2.5V).

Ground pin for output B.

to 1V, while the output range is 0.5V

Signal input to filter A. Input

impedance is  $4k\Omega$ .

to 2.5V.

#### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (V <sub>CC</sub> ) | 0.3 to 7V                    |
|-----------------------------------|------------------------------|
| GND                               | 0.3 to V <sub>CC</sub> +0.3V |
| Logic Inputs                      | 0.3 to V <sub>CC</sub> +0.3V |
| Input Current per Pin             | ±25mA                        |

| Storage Temperature –65°             | to 150°C |
|--------------------------------------|----------|
| Lead Temperature (Soldering 10 sec)  |          |
| Thermal Resistance ( $\theta_{IA}$ ) | 65°C/W   |

#### **OPERATING CONDITIONS**

| Supply Voltage    | 5V ± 10%    |
|-------------------|-------------|
| Temperature Range | 0°C to 70°C |

#### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $V_{CC}$  = 5V  $\pm$  10%,  $R_L$  =75 $\Omega$  or 150 $\Omega$ ,  $V_{OUT}$  = 2 $V_{P-P}$  for 150 $\Omega$  Load and  $V_{OUT}$  = 1 $V_{P-P}$  for 75 $\Omega$  Load,  $T_A$  = Operating Temperature Range (Notes 1, 2, 3)

| SYMBOL             | PARAMETER                                                               | CONDITIONS                                           | MIN  | TYP  | MAX  | UNITS            |
|--------------------|-------------------------------------------------------------------------|------------------------------------------------------|------|------|------|------------------|
| General            |                                                                         |                                                      | -    |      |      |                  |
| R <sub>IN</sub>    | Input Impedance                                                         |                                                      | 3k   | 4    | 5    | kΩ               |
| ΔR/R <sub>IN</sub> | Input R Matching                                                        |                                                      |      |      | ±2   | %                |
| I <sub>BIAS</sub>  | Input Current                                                           | V <sub>IN</sub> = 0.5V, RANGE = low                  |      | +45  |      | μА               |
|                    |                                                                         | V <sub>IN</sub> = 0.0V, RANGE = high                 |      | -210 |      | μА               |
|                    | Differential Gain                                                       | V <sub>IN</sub> = 0.8V to 1.5V<br>at 3.58 & 4.43 MHz |      | 1    | 2    | %                |
|                    | Differential Phase                                                      | V <sub>IN</sub> = 0.8V to 1.5V<br>at 3.58 & 4.43 MHz |      | 1    | 2    | deg              |
| VIN                | Input Range                                                             | RANGE = Low                                          | 0.5  |      | 1.5  | V                |
|                    |                                                                         | RANGE = High                                         | 0.0  |      | 1.0  | V                |
|                    | Peak Overshoot                                                          | 2T, 0.7V <sub>P-P</sub> pulse                        |      | 2.0  |      | %                |
|                    | Crosstalk Rejection                                                     | f <sub>IN</sub> = 3.58, f <sub>IN</sub> = 4.43MHz    | 45   |      |      | dB               |
|                    | Channel to Channel<br>Group Delay Matching<br>(f <sub>C</sub> = 5.5MHz) | f <sub>IN</sub> = 100kHz                             |      | ±3   | ±20  | ns               |
|                    | Channel to Channel<br>Gain Matching                                     | f <sub>IN</sub> = 100kHz                             |      |      | ±3   | %                |
|                    | Output Current                                                          | R <sub>L</sub> = 0 (short circuit)                   |      | 75   |      | mA               |
| C <sub>L</sub>     | Load Capacitance                                                        |                                                      |      |      | 35   | pF               |
|                    | Composite Chroma/Luma delay                                             | f <sub>C</sub> = 5.5MHz                              |      | ±15  | ±25  | ns               |
|                    |                                                                         | f <sub>C</sub> = 9.6MHz                              |      | ±8   | ±15  | ns               |
| 5.50MHz            | Filter                                                                  |                                                      |      |      |      |                  |
|                    | Bandwidth (monotonic passband)                                          | -0.55dB (Note 4)                                     | 4.95 | 5.50 | 6.05 | MHz              |
|                    | Subcarrier Frequency Gain                                               | f <sub>IN</sub> = 3.58MHz                            | 0.9  | 1.4  | 1.9  | dB               |
|                    | ML6423-1                                                                | f <sub>IN</sub> = 4.43MHz                            | 1.1  | 1.6  | 2.1  | dB               |
|                    | Attenuation                                                             | f <sub>IN</sub> = 10MHz                              | 20   | 25   |      | dB               |
|                    |                                                                         | f <sub>IN</sub> = 50MHz                              | 45   | 55   |      | dB               |
|                    | Output Noise                                                            | BW = 30MHz                                           |      |      | 1    | mV <sub>RM</sub> |
|                    | Group Delay                                                             |                                                      |      | 180  |      | ns               |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL          | PARAMETER                        | CONDITIONS                                                            | MIN                   | TYP | MAX  | UNITS             |
|-----------------|----------------------------------|-----------------------------------------------------------------------|-----------------------|-----|------|-------------------|
| 5.50MHz l       | Filter (Contiued)                |                                                                       |                       |     |      |                   |
|                 | Small Signal Gain                | $V_{IN} = 100 \text{mV}_{P-P}$ at $100 \text{kHz}$ ,<br>Filter A or C | 5.5                   | 6   | 6.5  | dB                |
|                 | Composite (CV) Small Signal Gain | $V_{IN}A$ , $C = 100 \text{mV}_{P-P}$ at $100 \text{kHz}$             | 11                    | 12  | 13   | dB                |
| 9.6MHz Fi       | lter                             |                                                                       |                       |     |      |                   |
|                 | Bandwidth (monotonic passband)   | –2dB (Note 4)                                                         | 8.6                   | 9.6 | 10.6 | MHz               |
|                 | Subcarrier Frequency Gain        | f <sub>IN</sub> = 3.58MHz                                             | -0.1                  | 0.4 | 0.9  | dB                |
|                 | ML6421-3 or ML6421-4             | f <sub>IN</sub> = 4.43MHz                                             | -0.1                  | 0.6 | 1.1  | dB                |
|                 | Attenuation                      | f <sub>IN</sub> = 17MHz                                               | 20                    | 25  |      | dB                |
|                 |                                  | f <sub>IN</sub> = 85MHz                                               | 45                    | 55  |      | dB                |
|                 | Output Noise                     | BW = 30MHz                                                            |                       |     | 1    | mV <sub>RMS</sub> |
|                 | Group Delay                      |                                                                       |                       | -   | 100  | ns                |
|                 | Composite (CV) Small Signal Gain | $V_{IN}A$ , $C = 100 \text{mV}_{P-P}$ at $100 \text{kHz}$             | 11                    | 12  | 13   | dB                |
| Digital and     | I DC                             |                                                                       | '                     |     |      |                   |
| V <sub>IL</sub> | Logic Input Low                  | Range                                                                 |                       |     | 0.8  | V                 |
| V <sub>IH</sub> | Logic Input High                 | Range                                                                 | V <sub>CC</sub> - 0.8 |     |      | V                 |
| I <sub>IL</sub> | Logic Input Low                  | V <sub>IN</sub> = GND                                                 | -1                    |     |      | μА                |
| I <sub>IL</sub> | Logic Input High                 | $V_{IN} = V_{CC}$                                                     |                       |     | 1    | μА                |
| I <sub>CC</sub> | Supply Current $R_L = 150\Omega$ | V <sub>IN</sub> = 0.5V (Note 5)                                       |                       | 110 | 135  | mA                |
|                 |                                  | V <sub>IN</sub> = 1.5V                                                |                       | 140 | 175  | mA                |

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.

Note 2: Maximum resistance on the outputs is  $500\Omega$  in order to improve step response.

Note 3: Connect all ground pins to the ground plane via the shortest path.

Note 4: The bandwidth is the –3dB frequency of the unboosted filter. This represents the attenuation that results from

boosting the gain from the -3dB point at the specified frequency.

Note 5: Power dissipation:  $P_D = (I_{CC} \times V_{CC}) - [3(V_{OUT}^2/RL)]$ 



Figure 1a. Stop-Band Amplitude vs Frequency  $(f_C = 5.5MHz)$ .



Figure 2a. Pass-Band Amplitude vs Frequency  $(f_C = 5.5 MHz)$ .



Figure 3a. Group Delay vs Frequency  $(f_C = 5.5MHz)$ .



Figure 1b. Stop-Band Amplitude vs Frequency  $(f_C = 9.6MHz)$ .



Figure 2b. Pass-Band Amplitude vs Frequency  $(f_C=9.6 MHz)$ .



Figure 3b. Group Delay vs Frequency  $(f_C = 9.6MHz)$ .

#### **FUNCTIONAL DESCRIPTION**

The ML6423 single-chip Dual Video Filter IC is intended for low cost professional and consumer video applications. Each of the two channels incorporates an input buffer amplifier, a sixth order lowpass filter, a first order allpass equalizer, Sinx/x equalizer and an output 2X gain amplifier capable of driving 75\Omega to ground. A third output (B) is the sum of the A and C inputs and have the identical output amplifier as the A and C channels.

The ML6423 can be driven by a DAC with RANGE down to 0V. When RANGE is low the input range is 0.5V to 1.5V. When the input signal range is 0V to 0.1V, RANGE should be tied high. In this case, an offset is added to the input so that the output swing is kept between 0.5V to 2.5V. The output amplifier is capable of driving up to 24mA of peak current; therefore the output voltage should not exceed 1.8V when driving  $75\Omega$  to ground.

#### **APPLICATION GUIDELINES**

#### **OUTPUT CONSIDERATIONS**

The dual filters have 2X gain. The circuit has 2X gain (6dB) when connected to a 150 $\Omega$  load, and a 0dB gain when driving a 75 $\Omega$  load via a 75 $\Omega$  series output resistor. The output may be either AC or DC coupled. For AC coupling, the –3dB point should be 5Hz or less. There must also be a DC path of  $\leq$ 500 $\Omega$  to ground for output biasing.

#### **INPUT CONSIDERATIONS**

The input resistance is  $4k\Omega$ . The input may be either DC or AC coupled. (Note that each input sources 80 to 125 $\mu$ A of bias current). The ML6423 is designed to be directly driven by a DAC. For current output video DACs, a  $75\Omega$  or  $150\Omega$  resistor to ground may need to be added to the DAC output (filter input).



Figure 4. ML6423 AC Coupled DC Bias Test Circuit

#### LAYOUT CONSIDERATIONS

In order to obtain full performance from these dual filters, layout is very important. Good high frequency decoupling is required between each power supply and ground. Otherwise, oscillations and/or excessive crosstalk may occur. A ground plane is recommended.

Each filter has its own supply and ground pins. In the test circuit,  $0.1\mu F$  capacitors are connected in parallel with 1nF capacitors on pins 5, 6, 8 and 11 for maximum noise rejection (Figure 4).

Further noise reduction is achieved by using series ferrite beads. In typical applications, this degree of bypassing may not be necessary.

Since there are two filters and a sum output driver in one 16-pin SOIC package, space the signal leads away from each other as much as possible.

#### **POWER CONSIDERATIONS**

The ML6423 power dissipation follows the formula:

$$P_{D} = (I_{CC} \times V_{CC}) - \left[ \left( \frac{V_{OUT}^{2}}{RL} \times 3 \right) \right]$$

This is a measure of the amount of current the part sinks (current in – current out to the load).

Under worst case conditions:

$$P_D = (0.175 \times 5.5) - \left[ \left( \frac{1.5^2}{75} \times 3 \right) \right] = 872.5 \text{mW}$$

#### ML6423 VIDEO LOW PASS FILTER

**Filter Selection:** The ML6423 provides several choices in filter cut-off frequencies depending on the application.

S-Video: For Y/C (S-video) and Y/C + CV (Composite Video) systems the 5.5MHz or 9.6MHz filters are appropriate. In NTSC the C signal occupies the bandwidth from about 2.6MHz to about 4.6MHz, while in PAL the C signal occupies the bandwidth from about 3.4MHz to about 5.4MHz. In both cases, a 5.5MHz low pass filter provides adequate rejection for both sampling and reconstruction. In addition, using the same filter for both Y/C and CV maintains identical signal timing without adjustments.

**Composite:** When one or more composite signals need to be filtered, then the 5.5MHz and 9.6MHz filters permit filtering of one, two or three composite signals.

Over sampling: While the ML6423 filters can eliminate the need for over sampling combined with digital filtering, there are times when over sampling is used. For these situations, 9.3MHz could be used in place of 5.5MHz.

NTSC/PAL: A 5.5MHz cut-off frequency provides good filtering for 4.2MHz, 5.0MHz and 5.5MHz signals without the need to change filters on a production basis.

Sinx/x: For digital video system with output D/A converters, there is a fall-off in response with frequency due to discrete sampling. The fall-off follows a sinx/x response (Figure 5a). The ML6423 filters have a complementary boost to provide a flatter overall response. The boost is designed for 13.5MHz Y/C and CV sampling and 6.75MHz U/V sampling.

In a typical application (Figure 5b) the ML6423 is used as the final output device in a video processing chain. In this case, inputs to the ML6423 are supplied by DAC outputs with their associated load resistors (typically 75 $\Omega$  or 150 $\Omega$ ). Resistance values should be adjusted to provide 1V<sub>P-P</sub> at the input of the ML6423.

The ML6423 will drive  $75\Omega$  source termination resistors (making the total load  $150\Omega$ ) so that no external drivers or amplifiers are required.



Figure 5a. Sinx/x Frequency Response



Figure 6. ML6423 Reconstruction Performance in the Frequency Domain

#### FILTER PERFORMANCE

The reconstruction performance of a filter is based on its ability to remove the high band spectral artifacts (that result from the sampling process) without distorting the valid signal spectral contents within the passband. For video signals, the effect of these artifacts is a variation of the amplitude of small detail elements in the picture (such as highlights or fine pattern details) as the elements move relative to the sampling clock. The result is similar to the aliasing problem and causes a "winking" of details as they move in the picture.



Figure 5b. Typical ML6423 Reconstruction Application

Fig. 6 shows the problem in the frequency domain. Curve A shows the amplitude response of the ML6423 filter, while Curve B shows the signal spectrum as it is distorted by the sampling process. Curve C shows the composite of the two curves which is the result of passing the sampled waveform through the ML6423 filter. It is clear that the distortion artifacts are reduced significantly.

Ultimately it is the time domain signal that is viewed on a TV monitor, so the effect of the reconstruction filter on the time domain signal is important. Fig. 7 shows the sampling artifacts in the time domain. Curve A is the original signal, Curve B. is the result of CCIR601 sampling, and Curve C. is the same signal filtered through the ML6423. Again the distortions in the signal are essentially removed by the filter.

In an effort to measure the time domain effectiveness of a reconstruction filter, Fig. 8 was generated from a swept frequency waveform. Curves A, B, and C are generated as in Fig. 7, but additional curves D and E help quantify the effect of filtering in the time domain. Curve D and Curve E represent the envelopes (instantaneous amplitudes) of Curves B and C. Again it is evident in Curve D that the envelope varies significantly due to the sampling process. In Curve E, filtering with the ML6423 removes these artifacts and generates an analog output signal that rivals the oversampled (and more ideal) signal waveforms. The ML6423 reduces the amplitude variation from over 6% to less than 1%.



Figure 7. ML6423 Reconstruction Performance in the Time Domain



Figure 8. Amplitude Ripple of Reconstructed Swept Pulses

# **ORDERING INFORMATION**

| PART NUMBER | BW (MHz) | TEMPERATURE RANGE | PACKAGE                 |
|-------------|----------|-------------------|-------------------------|
| ML6423CS-1  | 5.5/5.5  | 0°C to 70°C       | 16-pin Wide SOIC (S16W) |
| ML6423CS-2  | 9.6/9.6  | 0°C to 70°C       | 16-pin Wide SOIC (S16W) |



# CCIR601 Video Lowpass Filter with Optional Sinx/x Correction

#### **GENERAL DESCRIPTION**

The ML6424 is a monolithic BiCMOS Video Lowpass Filter IC, incorporating a 5th order Elliptic (Cauer) lowpass filter, a third order allpass filter, and a 75 $\Omega$  coax cable driver. The ML6425 additionally provides sinx/x amplitude correction. These active lowpass filters are available with a 2.75MHz (-2) or a 5.50MHz (-1) cutoff frequency.

The input signal can be either AC or DC coupled under the control of the MODE pin. In the DC coupled case, a control pin (RANGE) is provided to allow the inputs to swing down to ground. Internal self clamping is provided for AC coupled signals.

The ML6424 and ML6425 are powered by a single 5V supply, and can drive  $1V_{PP}$  into  $75\Omega$  (0.5V to 1.5V), or  $2V_{PP}$  into  $150\Omega$  (0.5 to 2.5V). The maximum output swing from 0.5V to 2.5V allows easy interface to the ML6400 family of A/D converters.

#### **FEATURES**

- External or internal input clamping with pulse output for synchronous clamping of multiple filters
- Frequency tunable with R<sub>EXT</sub>: ±10%
- ±0.25dB ripple
- >40dB attenuation at  $f > 1.45 \times f_C$  (w/o sinx/x)
- $\blacksquare$  >35dB attenuation at f > 1.45 x f<sub>C</sub> (with sinx/x)
- -12dB attenuation at  $f = 1.23 \times f_C$
- Group delay distortion: ±20ns up to 0.9 x f<sub>C</sub>
- <1% peak overshoot and ringing on 2T test pulse
- 0.5% diff. gain and 0.5° diff. phase typical
- THD <1% at 3.58 or 4.43MHz
- Programmable input-output gain of 1x or 2x
- 5V ±5% operation

#### **BLOCK DIAGRAM**



|           | ML6424-1 | ML6424-2 | ML6425-1 | ML6425-2 |
|-----------|----------|----------|----------|----------|
| Bandwidth | 5.50MHz  | 2.75MHz  | 5.50MHz  | 2.75MHz  |
| Sinx/x    | No       | No       | Yes      | Yes      |

## **PIN CONFIGURATION**

#### Package: S16W 16-Pin SOIC



## PIN DESCRIPTION

| Pin #        | Name                                    | Description                                                                                                                                                | Pin # | Name                                      | Description                                                                                                                                                   |
|--------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1,3,<br>5,11 | $V_{CC}$                                | Positive supply voltages (4.75V to 5.25V).                                                                                                                 | 12    | MODE                                      | Input coupling mode control pin. When MODE is low, U/V signal can be applied through an external ac                                                           |
| 2,10,<br>14  | GND                                     | Ground voltages.                                                                                                                                           |       |                                           | coupling capacitor to V <sub>IN</sub> P. When MODE is high, Y signal can be applied through an external AC coupling                                           |
| 4            | PULSE I/O                               | U/V clamp switch control input/output pin. When MODE is low, U/V clamp control pulse can be applied to this                                                |       |                                           | capacitor to V <sub>IN</sub> P. In this case, an internal circuitry clamps the sinc tip of the video input signal. When MODE is                               |
|              |                                         | input pin. When MODE is high, the internal circuit generates a U/V clamp control signal to produce an output pulse at this pin. When MODE is               |       |                                           | set to mid supply or left floating, input signal can be directly applied to the input without an AC coupling capacitor.                                       |
|              |                                         | floating, do not apply any voltage to<br>this pin since it is internally tied low in<br>this case. (See table below)                                       | 13    | GAIN                                      | Three state gain control pin. GAIN tied low sets the input amplifier gain to 3/4 (0.75) and the output amplifier gain to 4/3 (1.333). When GAIN is tied high, |
| 6,7          | V <sub>IN</sub> P,<br>V <sub>IN</sub> M | Input to the filter. The input voltage for the filter is applied to V <sub>IN</sub> P pin with                                                             |       |                                           | the input amplifier gain is 3/2 (1.5) and the output amplifier gain is 4/3. When                                                                              |
|              |                                         | respect to V <sub>IN</sub> M pin which is grounded. (With no connection to MODE pin, input signal range should be from V <sub>IN</sub> = 0.5V to 1.5V when |       |                                           | GAIN is set to mid supply or left to float, the input amplifier gain is 3/4 and the output gain is 8/3 (2.666). (See table below)                             |
|              |                                         | RANGE = Low, $V_{IN} = 0V$ to 1V when                                                                                                                      | 1516  | , , , , , , , , , , , , , , , , , , ,     |                                                                                                                                                               |
|              |                                         | RANGE = High). There is a 100µA internal current source connected to each of these inputs.                                                                 | 15,16 | V <sub>OUT</sub> P,<br>V <sub>OUT</sub> M | The output from the filter is derived from the $V_{OUT}$ P pin with respect to the $V_{OUT}$ M pin which is grounded                                          |
|              | DANICE                                  | ,                                                                                                                                                          |       |                                           | typically. It can drive $1V_{PP}/75\Omega$ (0.5V                                                                                                              |
| 8            | RANGE                                   | Input signal range control when MODE is floating. When RANGE is                                                                                            |       |                                           | to 1.5V) or $2V_{PP}/150\Omega$ (0.5V to 2.5V). If the ouput common-mode level                                                                                |
|              |                                         | low, the input signal range is 0.5V to                                                                                                                     |       |                                           | needs to be increased, it can be done                                                                                                                         |
|              |                                         | 1.5V, when RANGE is tied high the input signal range is 0V to 1V.                                                                                          |       |                                           | by raising the potential of V <sub>OUT</sub> M. In this case, the output is measured from                                                                     |
| 9            | R <sub>EXT</sub>                        | Precision resistor to ground that defines the cutoff frequency of the filter. (Typical value = $10k\Omega$ ) $10\%$ change in $R_{EXT}$ produces a $10\%$  |       |                                           | V <sub>OUT</sub> P with respect to GND.                                                                                                                       |
|              |                                         | change in $f_C$ (Fig. 28).                                                                                                                                 |       |                                           |                                                                                                                                                               |

| MODE  | INPUT COUPLING | PULSE             |  |  |
|-------|----------------|-------------------|--|--|
| Low   | AC for U/V     | Input             |  |  |
| Float | DC             | Internally biased |  |  |
| High  | AC for Y       | Output            |  |  |

**Pulse Mode Table** 

| INPUT            | INPUT<br>BUFFER<br>GAIN | OUTPUT<br>BUFFER<br>GAIN          | ОUТРUТ                                                                                                              | OPTIMIZES                                                                                                                                     |
|------------------|-------------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 1V <sub>PP</sub> | 0.75                    | 1.333                             | 1V <sub>PP</sub>                                                                                                    |                                                                                                                                               |
| 1V <sub>PP</sub> | 0.75                    | 2.666                             | 2V <sub>PP</sub>                                                                                                    | Differential<br>Phase<br>& Gain                                                                                                               |
| 1V <sub>PP</sub> | 1.50                    | 1.333                             | 2V <sub>PP</sub>                                                                                                    | Noise                                                                                                                                         |
|                  | 1V <sub>PP</sub>        | BUFFER GAIN  1Vpp 0.75  1Vpp 0.75 | BUFFER GAIN         BUFFER GAIN           1Vpp         0.75         1.333           1Vpp         0.75         2.666 | BUFFER GAIN         BUFFER GAIN           1Vpp         0.75         1.333         1Vpp           1Vpp         0.75         2.666         2Vpp |

**Gain Table** 

#### **ABSOLUTE MAXIMUM RATINGS**

## **OPERATING CONDITIONS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Operating temperature range | 0°C to 70°C |
|-----------------------------|-------------|
| Operating supply range      | 5V ±5%      |

| DC Supply Voltage            | 0.3V to 7V                 |
|------------------------------|----------------------------|
| Analog & Digital             |                            |
| Inputs/Outputs               | $-0.3V$ to $V_{CC} + 0.3V$ |
| Input current per pin        | –25mA to 25mA              |
| Storage Temperature          | –65°C to 150°C             |
| Maximum Junction Temperature | 150°C                      |

#### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{CC}$  = 4.75 to 5.25V,  $T_A$  = Operating Temperature Range (Note 1).

| PARAMETER                                            | CONDITIONS                                                    | MIN                   | TYP  | MAX  | UNITS             |
|------------------------------------------------------|---------------------------------------------------------------|-----------------------|------|------|-------------------|
| Supply Current                                       |                                                               |                       | 100  | 150  | mA                |
| Input Current (V <sub>IN</sub> P, V <sub>IN</sub> M) | Sourcing out of the device                                    | 80                    | 100  | 120  | μА                |
| Input Current Matching                               | Between V <sub>IN</sub> P and V <sub>IN</sub> M (tied to GND) |                       | 3.0  | 5    | %                 |
| Low Frequency Gain                                   | V <sub>IN</sub> = 100mV <sub>P-P</sub> @ 100kHz               | -0.2                  | 0.0  | 0.2  | dB                |
| Passband Ripple                                      | 100Hz < f <sub>IN</sub> < f <sub>C</sub>                      | -0.25                 |      | 0.25 | dB                |
| Differential Gain (RANGE = High)                     | V <sub>IN</sub> : 1.0V ± 0.5V, @ 3.58 or 4.43MHz              |                       | 0.5  | 1    | %                 |
| Differential Phase (RANGE = High)                    | V <sub>IN</sub> : 1.0V ± 0.5V, @ 3.58 or 4.43MHz              |                       | 0.5  | 1    | Degree            |
| Dynamic Input Signal Range (MODE = Float)            | RANGE = Low                                                   | 0.5                   |      | 1.5  | V                 |
|                                                      | RANGE = High                                                  | 0                     | 1    | 1    | V                 |
| Output Noise (GAIN = High)                           | Bw: 30MHz, ML6424-1                                           |                       | 1.7  | 2.3  | mV <sub>RMS</sub> |
|                                                      | Bw: 30MHz, ML6424-2                                           |                       | 1.3  | 1.9  | mV <sub>RMS</sub> |
|                                                      | Bw: 30MHz, ML6425-1                                           |                       | 1.7  | 2.3  | mV <sub>RMS</sub> |
|                                                      | Bw: 30MHz, ML6425-2                                           |                       | 1.3  | 1.9  | mV <sub>RMS</sub> |
| Corner Frequency (f <sub>C</sub> ) (±0.25dB)         | ML6424-1 or ML6425-1                                          | 5.23                  | 5.50 | 5.78 | MHz               |
|                                                      | ML6424-2 or ML6424-2                                          | 2.61                  | 2.75 | 2.89 | MHz               |
| Stopband Loss (ML6424-1, -2)                         | f <sub>IN</sub> > 1.45 x corner frequency                     | 35                    | 38   |      | dB                |
| Stopband Loss (ML6425-1, -2)                         | f <sub>IN</sub> > 1.45 x corner frequency                     | 30                    | 33   |      | dB                |
| Peak Overshoot and Ringing                           | 2T, 0.7V <sub>P_P</sub> pulse                                 |                       |      | 1    | %                 |
| Composite Chroma/Luma Delay                          | $T_D(subcarrier) - T_D(0); f_C = 5.5MHz$                      |                       |      | 20   | ns                |
| Output Short Circuit Current                         | $V_{OUT}$ P to GND while $V_{OUT}$ M = GND                    |                       | 45   |      | mA                |
| Load Capacitance                                     | V <sub>OUT</sub> P to GND                                     |                       | 35   |      | pF                |
| Logic Input Low (V <sub>IL</sub> )                   | RANGE                                                         |                       |      | 0.8  | V                 |
| Logic Input High (V <sub>IH</sub> )                  | RANGE                                                         | V <sub>CC</sub> – 0.8 |      |      | V                 |
| Logic Input Low (I <sub>IL</sub> )                   | V <sub>IN</sub> = GND                                         | -1                    |      |      | μА                |
| Logic Input High (III)                               | $V_{IN} = V_{CC}$                                             |                       |      | 1    | μА                |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case conditions.

Note 2: Digital Inputs: All inputs are high impedance 1µA leakage, with MAX input voltage levels of 0.8V from each supply

## **FUNCTIONAL DESCRIPTION**

The ML6424 and ML6425 are monolithic CCIR601 continuous time video filters, designed for broadcast and professional luminance and chrominance antialias and reconstruction applications. They are fabricated using Micro Linear's 1.5 $\mu$ , 4 GHz BiCMOS process. The filter incorporates an input amplifier, programmable gain of 1x or 2x set by the GAIN pin, a fifth order lowpass filter, a third order allpass filter, and an output amplifier capable of driving 75 $\Omega$  to ground. The ML6425 provides sinx/x equalization.

The ML6424–1 is intended for application as luminance antialias processing, the ML6424–2 for chrominance antialias, the ML6425–1 for luma reconstruction, and the ML6425–2 for chroma reconstruction.

Input signals can be applied either through an AC coupling capacitor (MODE = High/Low) or directly to the input pin (MODE = float). With MODE = High, Y-Channel signal

can be applied to the input and the PULSE I/O pin generates a clamping pulse for the U/V channel. When MODE = Low, U/V channel signal can be applied to the input. In this case, the PULSE I/O pin can take the pulse signal generated from the PULSE I/O pin of the other chip in the Y-channel. In the case of direct coupling, RANGE should be adjusted according to the input signal range. When RANGE is low, the input signal range is 0.5V to 1.5V. When the input signal goes down to 0V, RANGE should be tied high. In this case, an offset is added to the input so that the filter can process the 0V DC level.

The output amplifier is designed to drive up to 20mA peak into a 75 $\Omega$  load, or 17mA peak into a 150 $\Omega$  load. Load resistance less than 75 $\Omega$  and/or output voltage above 1.5V into 75 $\Omega$  (2.5V into 150 $\Omega$ ) may cause signal distortion.

Good high frequency decoupling is required between each power supply pin and ground, otherwise oscillations and/or excessive crosstalk may occur.



Figure 1. YUV Filter with Sync on Y Input and Auto Clamp On





Figure 2. YUV Filter with External Sync for U/V





Figure 3. Y/C Filter

# **ML6424-1 RESPONSE CURVES**



Figure 4. Amplitude vs Frequency



Figure 6. Phase vs Linear Frequency



Figure 8. Group Delay vs Frequency



Figure 5. Amplitude vs Frequency



Figure 7. Deviation from Linear Phase

# **ML6424-2 RESPONSE CURVES**



Figure 9. Amplitude vs Frequency



Figure 11. Phase vs Linear Frequency



Figure 13. Group Delay vs Frequency



Figure 10. Amplitude vs Frequency



Figure 12. Deviation from Linear Phase

# **ML6425-1 RESPONSE CURVES**



Figure 14. Amplitude vs Frequency



Figure 16. Phase vs Frequency



Figure 18. Group Delay vs Frequency



Figure 15. Amplitude vs Frequency



Figure 17. Deviation from Linear Phase

## **ML6425-2 RESPONSE CURVES**



Figure 19. Amplitude vs Frequency



Figure 21. Phase vs Linear Frequency



Figure 23. Group Delay vs Frequency



Figure 20. Amplitude vs Frequency



Figure 22. Deviation from Linear vs Phase



Figure 24. Frequency vs R<sub>EXT</sub>

# **ML6425-2 RESPONSE CURVES**



TIME (500ns/div.)

Figure 25. Transient Response

# **ORDERING INFORMATION**

| PART NUMBER | FREQ | SIN X/X | TEMPERATURE RANGE | PACKAGE            |
|-------------|------|---------|-------------------|--------------------|
| ML6424-1    | 5.5  | NO      | 0°C to 70°C       | 16-Pin SOIC (S16W) |
| ML6424-2    | 2.75 | NO      | 0°C to 70°C       | 16-Pin SOIC (S16W) |
| ML6425-1    | 5.5  | YES     | 0°C to 70°C       | 16-Pin SOIC (S16W) |
| ML6425-2    | 2.75 | YES     | 0°C to 70°C       | 16-Pin SOIC (S16W) |



# Genlocking Sync Generator with Digital Audio Clock for NTSC, PAL & VGA

#### **GENERAL DESCRIPTION**

The ML6430 is a multi-standard single-chip BiCMOS video Genlock IC for NTSC, PAL and VGA. It is designed to provide a stable clock from an analog video signal, and to provide timing pulses for clamping, decoding, blanking and processing video signals. The ML6430 handles VCR glitches and variations created by head switching, tape dropouts, missing sync pulses, freeze frames, high speed playback and camcorder gyro errors. The ML6430 is designed for high noise immunity, insensitivity to varying signal amplitudes, overmodulated color carriers, and sync glitches. Advanced analog and digital clock synthesis techniques provide multi-standard and non-standard operation from a single crystal or external asynchronous clock source. Pin selectable preset modes allow operation for most video standards in simple stand-alone mode without the necessity of using the serial bus. For more demanding applications, a two wire serial control bus is available for full control of all of the ML6430 features.

The ML6430 is ideal for clock generation in MPEG encoders, high performance display timing, video editing, LCD projectors.

#### **FEATURES**

- Line locked scalable horizontal pixel clock for an arbitrary number of pixels per line
- Standard frequencies of 12.27, 13.5, 14.75MHz, or 4Fsc
- 1x and 2x clock outputs (54 and 27MHz, or 27 and 13.5MHz)
- Audio clocks: 32, 44.1, or 48kHz, locked to video
- On-chip sync separator, VCO and pulse generator
- Low clock jitter: Short Term: <200ps rms locked
- Line to line: <600ps rms (1.6ns peak-to-peak) locked
- Fast recovery from VCR head switch, stable for fast shuttle speeds and pause
- 5V ±10% single supply operation
- Single crystal or external frequency source
- PAL, NTSC or VGA operation
- 2 wire serial control bus, or selectable presets for stand alone operation
- RS170A compatible



# PIN CONFIGURATION



# **PIN DESCRIPTION**

| PIN | NAME                 | FUNCTION                                                                                                                | PIN   | NAME                                   | FUNCTION                                                                                                                                                                                    |
|-----|----------------------|-------------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | P2/S <sub>DATA</sub> | This is a dual function pin. If presets are enabled. Refer to Table 1. If presets are disabled, serial bus data input.  | 6     | CV <sub>IN</sub> /H <sub>SYNC</sub>    | Composite video input; video input in typical composite video applications, or Y input for YUV applications, or G input for RGB applications with sync on green. For typical VGA or other   |
| 2   | P3/S <sub>CLK</sub>  | This is a dual function pin. If presets are enabled. Refer to Table 1. If presets are disabled, serial bus clock input. |       |                                        | high performance display applications, this input may be supplied with a TTL level H <sub>SYNC</sub> signal and the vertical sync input supplied with a TTL level V <sub>SYNC</sub> signal. |
| 3   | SLEEP                | Hardware sleep mode: when low,                                                                                          | · · · | G) /                                   |                                                                                                                                                                                             |
|     |                      | disables entire chip for ultra-low power dissipation.                                                                   | 7     | CV <sub>REF</sub>                      | Reference voltage for internal sync<br>slicer. The external capacitor is driven<br>by a charge pump to follow the sync                                                                      |
| 4   | V <sub>CC</sub> S    | Analog supply pin for sync separator.                                                                                   |       |                                        | tip.                                                                                                                                                                                        |
| 5   | GND S                | Analog ground for sync separator.                                                                                       | 8     | V <sub>SYNC</sub>                      | Vertical input for non-composite sources. This input may be supplied                                                                                                                        |
|     |                      |                                                                                                                         |       |                                        | with a TTL level V <sub>SYNC</sub> signal. For composite inputs this pin is tied high or low.                                                                                               |
|     |                      |                                                                                                                         |       | ······································ | Analas avanla nin fan analas DLI                                                                                                                                                            |
|     |                      |                                                                                                                         | 9     | V <sub>CC</sub> A                      | Analog supply pin for analog PLL.                                                                                                                                                           |

# PIN DESCRIPTION (Continued)

| PIN | NAME                  | FUNCTION                                                                                                                                                                   | PIN  | NAME                    | FUNCTION                                                                                                                                                         |
|-----|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10  | GND A                 | Analog ground for analog PLL.                                                                                                                                              | 22   | V <sub>RESET</sub>      | Vertical reset; active low for one half line.                                                                                                                    |
| 11  | XTAL <sub>IN</sub>    | Crystal may be parallel tuned 3.58 MHz or 4.43MHz, or may be driven by an external oscillator at 4x these frequencies.                                                     | 23   | H <sub>RESET</sub>      | Horizontal reset; active low for one half pixel.                                                                                                                 |
| 12  | XTAL <sub>OUT</sub>   | Crystal drive pin. NC if using 4Fs                                                                                                                                         | 24   | V <sub>BLANK</sub>      | Vertical blanking, active low.                                                                                                                                   |
|     | X                     | external oscillator or clock.                                                                                                                                              | 25   | H <sub>BLANK</sub>      | Horizontal blanking, active low                                                                                                                                  |
| 13  | FREERUN               | Forces the PLL to run at a selected standard without syncing to a video signal. Accuracy is ±20ppm in FREERUN with ideal crystal, otherwise                                | 26   | C <sub>SYNC</sub>       | Composite sync output. May be either<br>the raw output of sync slicer, or<br>regenerated signal from internal pulse<br>generators. If raw slicer output is       |
|     |                       | locked to video source                                                                                                                                                     |      |                         | selected, then signals disappear when                                                                                                                            |
| 14  | NOSIGNAL              | Indicates video signal activity has not been detected at the composite input. If NOSIGNAL = low, this condition does not imply that lock has been                          |      |                         | input signal disappears. If regenerated output is selected, then signal is always present regardless of input conditions. Preset modes produce regenerated sync. |
|     |                       | established. The NOSIGNAL pin can<br>be tied to FREERUN to create a local<br>loop in which the genlock will not try<br>to lock until a signal is detected at the<br>input. | 27 B | <sub>CLAMP</sub> /BURST | This is a dual mode pin. User may select either a back porch clamp pulse or a burst gate pulse via the serial control bus. Preset is B <sub>CLAMP</sub> pulse.   |
| 15  | LOCKED                | Indicates when digital PLL is locked to incoming video signal.                                                                                                             | 28   | S <sub>CLAMP</sub>      | Sync clamp pulse occurs just after leading edge of sync. Duration is typically less than 50% of sync pulse                                                       |
| 16  | AUDIOCLK              | Digital audio clock output.<br>Programmable for 32kHz, 44.1kHz or<br>48kHz output.                                                                                         |      |                         | to avoid problems with equalizers in the vertical interval, active high.                                                                                         |
| 17  | בונו ה וה             | ·                                                                                                                                                                          | 29   | VCC D                   | Digital supply pin for digital PLL.                                                                                                                              |
| 17  | FIELD ID              | Field Flag: Odd = 1, Even = 0                                                                                                                                              | 30   | GND D                   | Digital ground pin for digital PLL.                                                                                                                              |
| 18  | 2X CLOCK              | 2X oversampled PIXEL CLOCK &<br>Output of Digital PLL. Nominal<br>frequency of 27MHz                                                                                       | 31   | PO                      | This is a three-state pin: low means serial bus is enabled, high or                                                                                              |
| 19  | 1X CLOCK/<br>4X CLOCK | 1X PIXEL CLOCK. Nominal frequency                                                                                                                                          |      |                         | unconnected (high Z) means presets are active. Refer to Table 1.                                                                                                 |
|     |                       | FREERUN with ideal crystal, otherwise locked to video source                                                                                                               | 32   | P1                      | This is a three state pin. Refer to Table 1. If presets are disabled pin is ignored.                                                                             |
| 20  | GND B                 | Digital ground for output driver buffers.                                                                                                                                  |      |                         |                                                                                                                                                                  |
| 21  | VCC B                 | Digital supply pin for output driver buffers.                                                                                                                              |      |                         |                                                                                                                                                                  |

# **PRESET PIN MODES**

| Р3 | P2 | P1  | PO  | STD  | CLOCK RATE   | CRYSTAL  |
|----|----|-----|-----|------|--------------|----------|
| 0  | 1  | 0   | 1   | NTSC | Square pixel | 3.58MHz  |
| 1  | 0  | 0   | 1   | NTSC | CCIR601      | 3.58MHz  |
| 1  | 1  | 0   | 1   | NTSC | 4Fs          | 3.58MHz  |
| 0  | 1  | 1   | 1 - | PAL  | Square pixel | 3.58MHz  |
| 1  | 0  | 1   | . 1 | PAL  | CCIR601      | 3.58MHz  |
| 1  | 1  | 1   | . 1 | PAL  | 4Fs          | 3.58MHz  |
| 0  | 1  | 0   | Z   | NTSC | Square pixel | 4.43MHz  |
| 1  | 0  | 0   | Z   | NTSC | CCIR601      | 4.43MHz  |
| 1, | 1  | 0   | Z   | NTSC | 4Fs          | 4.43MHz  |
| 0  | 1  | 1   | Z   | PAL  | Square pixel | 4.43MHz  |
| 1  | 0  | 1   | Z   | PAL  | CCIR601      | 4.43MHz  |
| 1  | 1  | 1   | Z   | PAL  | 4Fs          | 4.43MHz  |
| 0  | Z  | 0   | 1   | NTSC | Square pixel | 14.32MHz |
| Z  | 0  | 0   | 1   | NTSC | CCIR601      | 14.32MHz |
| Z  | Z  | 0   | 1   | NTSC | 4Fs          | 14.32MHz |
| 0  | Z  | 1   | 1   | PAL  | Square pixel | 14.32MHz |
| Z  | 0  | , 1 | 1.  | PAL  | CCIR601      | 14.32MHz |
| Z  | Z  | 1   | 1   | PAL  | 4Fs          | 14.32MHz |

| P3 | P2 | P1 | PO | STD  | CLOCK RATE          | CRYSTAL  |
|----|----|----|----|------|---------------------|----------|
| 0  | Z  | 0  | Z  | NTSC | Square pixel        | 17.72MHz |
| Z  | 0  | 0  | Z  | NTSC | CCIR601             | 17.72MHz |
| Z  | Z  | 0  | Z  | NTSC | 4Fs                 | 17.72MHz |
| 0  | Z  | 1  | Z  | PAL  | Square pixel        | 17.72MHz |
| Z  | 0  | 1  | Z  | PAL  | CCIR601             | 17.72MHz |
| Z  | Z  | 1  | Z  | PAL  | 4Fs                 | 17.72MHz |
| Z  | 1  | 0  | 1  | NTSC | Square pixel, VGA   | 3.58MHz  |
| 1  | Z  | 0  | 1  | NTSC | CCIR601,V GA        | 3.58MHz  |
| 0  | 0  | 0  | 1  | NTSC | 4Fs, VGA            | 3.58MHz  |
| Z  | 1  | 1  | 1  | PAL  | Square pixel, VGA   | 3.58MHz  |
| 1  | Z  | 1  | 1  | PAL  | CCIR601, VGA        | 3.58MHz  |
| 0  | 0  | 1  | 1  | PAL  | 4Fs, VGA            | 3.58MHz  |
| Z  | 1  | 0  | Z  | NTSC | Square pixel, VGA   | 4.43MHz  |
| 1  | Z  | 0  | z  | NTSC | CCIR601, VGA        | 4.43MHz  |
| 0  | 0  | 0  | Z  | NTSC | 4Fs, VGA            | 4.43MHz  |
| Z  | 1  | 1  | Z  | PAL  | Square pixel, VGA   | 4.43MHz  |
| 1  | Z  | 1  | Z  | PAL  | CCIR601, VGA        | 4.43MHz  |
| 0  | 0  | 1  | Z  | PAL  | 4Fs, VGA            | 4.43MHz  |
| Х  | Х  | Х  | 0  |      | Serial control mode | •        |
|    |    |    |    |      |                     |          |

 $Z = Floating input 0 = Low input 1 = High input X \approx Don't care$ 

Table 1. Preset Pin Modes

## 6

## **ABSOLUTE MAXIMUM RATINGS**

# **OPERATING CONDITIONS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Range       | 4.5V to 5.5V |
|--------------------|--------------|
| Temperature Range  |              |
| Thermal Resistance |              |
|                    |              |

| DC Supply Voltage (V <sub>CC</sub> A & V <sub>CC</sub> D) | 0.3V to 7V        |
|-----------------------------------------------------------|-------------------|
| Analog & Digital Inputs/Outputs0.3V to                    | $V_{CC} A + 0.3V$ |
| Input current per pin                                     | ±25mA             |
| Storage Temperature – 6                                   | 5°C to 150°C      |
| Junction Temperature                                      | 125°C             |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{CC}$  = 4.5 to 5.5V and  $T_A$  = 0° to 70°C,  $C_{IN}$  = 0.1 $\mu$ F,  $C_{REF}$  = 0.1 $\mu$ F (Note 1).

| PARAMETER                                           | CONDITIONS                          | MIN                   | TYP | MAX             | UNITS                                   |
|-----------------------------------------------------|-------------------------------------|-----------------------|-----|-----------------|-----------------------------------------|
| SUPPLY                                              |                                     |                       |     | <u>'</u>        | *************************************** |
| Supply Current (Analog and Digital)                 |                                     |                       | 80  | 120             | mA                                      |
| Analog Supply Current                               | $V_{CC} A = V_{CC} D = 4.5$         |                       | 35  |                 | mA                                      |
| Digital Supply Current                              | Max programmed clock rates          |                       | 45  |                 | mA                                      |
| DIGITAL INPUTS                                      |                                     |                       |     |                 |                                         |
| Low Level Input Voltage                             |                                     | 0                     |     | 0.8             | V                                       |
| High Level Input Voltage                            |                                     | V <sub>CC</sub> – 0.8 |     | V <sub>CC</sub> | V                                       |
| Low Level Input Current                             | $V_{IN} = 0V + 0.1V$                |                       |     | 1.0             | μА                                      |
| High Level Input Current                            | $V_{IN} = V_{CC} D - 0.1V$          |                       |     | 1.0             | μА                                      |
| Input Capacitance                                   |                                     |                       | 2   |                 | pF                                      |
| TTL INPUTS (H <sub>SYNC</sub> , V <sub>SYNC</sub> ) |                                     |                       |     |                 | •                                       |
| V <sub>IL</sub> Input Low Voltage                   |                                     |                       |     | 0.8             | V                                       |
| V <sub>IH</sub> Input High Voltage                  |                                     | 2.0                   |     |                 | V                                       |
| THREE STATE DIGITAL INPUTS                          |                                     |                       |     |                 |                                         |
| Low Level Output Voltage                            | low = 2mA                           | 0                     |     | 0.8             | V                                       |
| High Level Output Voltage                           | low = 100μA                         | V <sub>CC</sub> – 0.8 |     |                 | V                                       |
| Low Level Input Current                             | V <sub>IN</sub> = 0V                |                       | 50  | 150             | μА                                      |
| High Level Input Current                            | V <sub>IN</sub> = V <sub>CC</sub> D |                       | 50  | 150             | μА                                      |
| Input Capacitance                                   |                                     |                       | 2   |                 | pF                                      |
| DIGITAL OUTPUTS                                     |                                     |                       |     |                 |                                         |
| Low Level Output Voltage                            | low = 2mA                           | 0                     |     | 0.5             | V                                       |
| High Level Output Capacitance                       |                                     | V <sub>CC</sub> - 0.5 |     |                 | V                                       |
| C <sub>LOAD</sub> : Output Capacitance              |                                     |                       | 50  |                 | pF                                      |
| Output Disable Leakage                              |                                     |                       |     | 10              | μА                                      |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

## **GENLOCK PERFORMANCE SPECIFICATIONS**

Unless otherwise noted,  $V_{IN} = 1 \ V_{PP} \ NTSC$  test signal for composite inputs, or 100% color bars for component (Note 1).

| PARAMETER                                 | CONDITIONS                                           | MIN          | TYP | MAX  | UNITS    |
|-------------------------------------------|------------------------------------------------------|--------------|-----|------|----------|
| SYNC SEPARATION                           |                                                      | <del> </del> |     |      | <u> </u> |
| Min Sync Amplitude                        |                                                      |              | 80  | 135  | mV       |
| Max Sync Amplitude                        |                                                      | 2            |     |      | V        |
| Max Video Amplitude                       |                                                      | 3            |     |      | V        |
| Clamp timing error                        | NTC7 AC bounce signal (Note 2)                       |              |     | 10   | ns       |
| Clamp Recovery TIme                       | NTC7 DC bounce signal (Note 3)                       |              |     | 16   | ms       |
| CLOCK RECOVERY                            |                                                      |              |     |      |          |
| Short Term Output Jitter Rejection        | Input jitter = 50ns RMS                              |              | -15 |      | dB       |
| P-P Residual Output Clock Jitter          | Input jitter <1ns RMS                                |              | 600 | 2000 | ps       |
| Head Switch Recovery Time to 1ns Error    | 5μs step H change<br>on or before line 1             |              | 1.2 |      | ms       |
| Step Frequency Recovery Time to 1ns Error | 1% step H frequency change<br>on or before line 1    |              | 2.1 |      | ms       |
| Missing Sync Sensitivity                  | (Note 4)                                             |              | 1.0 |      | ns       |
| Sync Glitch Sensitivity                   | (Note 5)                                             |              | 1.0 |      | ns       |
| 4X Clock Duty Cycle                       | $C_{LOAD} = 50 \text{pf}, f_{CLK4X} < 60 \text{MHz}$ | 40           |     | 60   | %        |
| 2X Clock Duty Cycle                       | $C_{LOAD} = 50 \text{pf}, f_{CLK2X} < 30 \text{MHz}$ | 48           |     | 52   | %        |
| 1X Clock Duty Cycle                       | $C_{LOAD} = 50 \text{pf}, f_{CLK1X} < 15 \text{MHz}$ | 48           |     | 52   | %        |
| Clock Skew — 1X to 2X                     | C <sub>LOAD</sub> = 50pf, f <sub>CLK1X</sub> < 15MHz |              |     | 6    | ns       |
| Pulse Output Rise Time                    | C <sub>LOAD</sub> = 50pf                             | 2            |     | 10   | ns       |
| Pulse Output Fall Time                    | C <sub>LOAD</sub> = 50pf                             | 2            |     | 10   | ns       |
| Pulse Output Setup Time                   | C <sub>LOAD</sub> = 50pf                             | 20           |     |      | ns       |
| Pulse Output Hold Time                    | C <sub>LOAD</sub> = 50pf                             | 20           |     |      | ns       |

# **SERIAL BUS LOGIC**

| PARAMETER                                        | CONDITIONS                   | MIN                   | TYP | MAX             | UNITS |
|--------------------------------------------------|------------------------------|-----------------------|-----|-----------------|-------|
| INPUT                                            |                              |                       |     |                 |       |
| Low Level Input Voltage                          |                              | 0                     |     | 0.8             | V     |
| High Level Input Voltage                         |                              | V <sub>CC</sub> – 0.8 |     | V <sub>CC</sub> | V     |
| Low Level Input Current                          | V <sub>IN</sub> = 0V         |                       |     | 1.0             | μА    |
| High Level Input Current                         | $V_{IN} = V_{CC} D$          |                       |     | 1.0             | μА    |
| Input Impedance                                  | f <sub>CLK</sub> = 10MHz     |                       | 1   |                 | ΜΩ    |
| Input Capacitance (C <sub>IN</sub> )             |                              |                       | 2   |                 | pF    |
| SYSTEM TIMING                                    |                              |                       |     |                 |       |
| S <sub>CLK</sub> Frequency (f <sub>CLOCK</sub> ) |                              | 0                     |     | 5               | MHz   |
| Input Hysteresis (V <sub>HYS</sub> )             |                              | 0.2                   |     |                 | V     |
| Spike Suppression (t <sub>SPIKE</sub> )          | Max length for zero response |                       | 50  |                 | ns    |

# SERIAL BUS LOGIC (Continued)

| PARAMETER                                                               | CONDITIONS         | MIN         | TYP | MAX | UNITS |
|-------------------------------------------------------------------------|--------------------|-------------|-----|-----|-------|
| SYSTEM TIMING (Continued)                                               |                    |             |     |     |       |
| Wait Time From STOP& START<br>On S <sub>DATA</sub> (t <sub>WAIT</sub> ) |                    |             | 1.3 |     | ms    |
| Hold Time for START On S <sub>DATA</sub> (t <sub>HD/START</sub> )       |                    |             | 0.6 |     | ms    |
| Setup Time for START On S <sub>DATA</sub> (t <sub>SU/START</sub> )      |                    |             | 0.6 |     | ms    |
| Min LOW Time On S <sub>CLK</sub> (t <sub>LOW</sub> )                    |                    | 1.3         |     |     | ms    |
| Min HIGH Time On S <sub>CLK</sub> (t <sub>HI</sub> )                    |                    | 0.6         |     |     | ms    |
| Hold Time On S <sub>DATA</sub> (t <sub>HD/DATA</sub> )                  |                    |             | 5.0 |     | ms    |
| Setup Time On (t <sub>SU/DATA</sub> )                                   | Fast mode (Note 2) | 100         | -   |     | ns    |
|                                                                         | Slow mode (Note 2) | 250         |     |     | ns    |
| Rise Time for S <sub>CLK</sub> & S <sub>DATA</sub> (t <sub>LH</sub> )   |                    |             | 30  | 300 | ns    |
| Fall Time for S <sub>CLK</sub> & S <sub>DATA</sub> (t <sub>HL</sub> )   |                    | 30          | 300 | ns  |       |
| Setup Time for STOP On S <sub>DATA</sub> (t <sub>SU/STOP</sub> )        |                    | 1 1 1 1 1 1 | 0.6 |     | ms    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2: Parameter is Luma dependent.

Note 3: Reclock time after bounce.

Note 4: Net phase error for single isolated missing H pulse.

Note 5: Net phase error for glitch at sync level <50ns.

## **FUNCTIONAL DESCRIPTION**

#### SYNC SEPARATION

Sync Separation is accomplished using peak tracking analog amplifiers with a precision sync slicer. The closed tracking loop is equipped with timers to discriminate true sync pulses from noise glitches or chroma overshoots. The use of analog sync separation techniques removes a serious source of jitter present in most digital PLLs.

#### **DUAL PLLS**

The Genlock has the following properties:

- A stable, asynchronous crystal controlled oscillator provides the basic timing signals.
- A precision analog circuit uses the above timing signals to generate an arbitrarily phased output whose phase can be altered at pixel rate.
- A digital PLL loop monitors the error signal from a digital phase detector, and generates a pixel by pixel phase adjustment of the output.
- An intelligent state machine further enhances performance by monitoring errors and error history and adjusting the gains of the loop accordingly.
- A circuit automatically detects a VCR signal and increases loop gain for proper tracking and minimum jitter.

The digital PLL has five operating modes. In normal operation with a stable input the controller will settle to state 1. If errors are large and consistent, controller will move to state 5. If error conditions are correct, controller will sequentially decrease the state as the errors are reduced toward 0. If small but consistent errors persist while controller is in state 1, then controller may move to states 2 or 3 to help settle out errors more quickly. None of these changes will cause a reset of pixel count, or a discontinuity of output clocks. Operating modes are described in greater detail below.

- Normal: Gain is low, instantaneous phase gain is 1/32, giving a net short term jitter gain (output/input jitter) of about -30db. Full peak to peak jitter (including lower frequency jitter) from a white source is about -15db.
- Slow: Gain is increased by 4x, and settling time reduced by about the same. This mode is used as a transition mode during normal lock sequence, or as a modest speed up mode if errors are high.
- 3. Medium: Gain is increased by 8x, and settling time reduced by about the same. This mode is used as a transition mode during normal lock sequence, or as a speed up mode if errors are consistently high.
- Fast: Gain is increased by 16x. Adds frequency adjustments to mode 5 for fast settling during hot switches or pathological gyro errors in hand held camcorders.
- Phase: Only Gain is 16x for phase changes, 0 for frequency changes. Primarily used to quickly settle head switch phase errors without affecting loop frequency.

#### **PULSE OUTPUTS**

Pulse outputs are defined in Table 1. Note that the pulse widths and start times are chosen to the nearest clock edge, and indicated errors assume nominal clock operating frequency.

#### LOW POWER SLEEP MODES

SLEEP mode may be initiated either from the serial control bus, or from an external pin. In both cases the entire chip except the serial bus is shut down.

#### **CRYSTAL SELECTION**

The precision crystal source for the ML6430 can be supplied in one of four ways. An industry standard 3.58MHz parallel tuned NTSC color subcarrier crystal or a 4.43MHz parallel tuned PAL color subcarrier crystal may be used. Alternately, a 14.318MHz NTSC or 17.7MHz PAL, 4xFs oscillator source may be used. Regardless of the crystal used, the ML6430 can lock to PAL, NTSC, Beta or MII or YUV in either 625 or 525 standards.

#### PRESET PIN CONTROL

The ML6430 may be controlled via a set of four preset mode pins. These pins do not allow access to all the programmable features of the ML6430, but are intended to provide a simpler interface for most applications.

#### **SERIAL BUS OPERATION**

The serial bus control in the ML6430 has two levels of addressing: Device Addressing and Register Addressing.

**Device Addressing:** Figure 1 shows the physical waveforms generated in order to address the ML6430. There are six basic parts of the waveform:

- 1. Start Indication Clock Cycle 0
- 2. Device Address shifted in Clock Cycle 1 thru 8
- Device Address strobed and decoded Clock Cycle 9
- 4. Data Shifted in Clock Cycle 10 thru 17
- Data strobed into appropriate register Clock Cycle 18
- Stop indication Clock Cycle 19

**Register Addressing:** Figure 2 shows the register map of the ML6430. There are two basic parts of each received data byte: Address Nibble and Data Nibble

- 1. Address Nibble: The upper 4 bits of the data byte gives the register number in which to place the data.
- Data Nibble: The lower 4 bits of the data byte is the data to be placed in the currently addressed register nibble.



Figure 1. Definition of START & STOP on Serial Data Bus



Figure 2. Definition of DATA FORMAT on Serial Data Bus



Figure 3. Typical Serial Bus Command



#### **ADDITIONAL CONTROL REGISTERS**

**SLEEP:** Enables/disables sleep mode.

**CSR:** Composite sync register bit controls whether composite sync output is from the sync separator, (raw  $C_{SYNC}$ ) or from the internal pulse generator (regenerated  $C_{SYNC}$ ).

**Pulse Polarity Control:** The active state of output sync pulses, blanking pulses, or clamp pulses may be programmed to either 0 or 1 state by use of these bits.

**P0:** C<sub>SYNC</sub> pulse output is high active when 1, else low active.

P1: H<sub>BLANK</sub>, and V<sub>BLANK</sub> pulse outputs are high active when 1, else low active.

**P2:** S<sub>CLAMP</sub> and B<sub>CLAMP</sub> pulse outputs are high active when 1, else low active.

**BURST:** Controls the length of Burst Gate so pulse can be used for either burst gating in encoder applications or back porch clamping.

**RawClamp:** Controls the source of the S<sub>CLAMP</sub> (sync clamp) pulse. Pulse is timed relative to incoming sync edge, or regenerated sync edge.

**PALXTAL:** Controls the expected crystal frequency at the oscillator inputs. (0 = NTSC 3.58MHz) / (1 = pal 4.43MHz)

**Thresh1,Thresh0:** Selects the pixel error threshold at which relock is initiated. Values are:

0,0: 2.5 pixels

0,1: 2.5 pixels 1,0: 1.0 pixels

1,1: 4.0 pixels

**Noise Gating:** Enables a 3/4 line window to lockout any unwanted horizontal sync pulses

VGA: Produces non-interlaced progressive scan outputs.

**Div4:** Controls the prescaler in the M/N loop. High means that 4Fs external oscillator signals are expected, low assumes a PAL or NTSC Fs crystal will be used.

**VCR:** Controls the gain range and locking maneuvers of the digital loop. Provides better locking to the unpredictability of VCR headswitches and jitter.

**Blanking Width Control:** The number of blanked lines in the vertical interval is programmable to either 9 or 16.

**XTAL: External Crystal Control:** (0 = NTSC 3.58MHz) /(1 = PAL 4.43MHz) for both local crystal and external oscillator mode

**Audio Clock:** The ML6430 outputs a clock at 32kHz, 44.1kHz, or 48kHz. This clock is locked in frequency to the basic video clock regardless of the standard being used. With VCR head switches, the phase correction required to track the timing is removed from the audio clock by a patented circuit. This prevents the audio clock from being modulated by step changes in video timing.

**External 54MHz clock:** This mode permits injecting a 54MHz clock directly into the horizontal pixel counter via the SLEEP pin. All timing pulses are synchronous to the 54MHz clock.

**Serial Bus Control:** To place the ML6430 in serial mode, take P0 (Preset 0) to logical "0" or ground. The serial control system is written to by the external processor in 8-bit bytes. Each of these bytes is partitioned into an address (upper 4-bits of serial byte) and a data register (lower 4 bits of serial byte). In the following table, the Register heading refers to the 4-bit address, and Data Bit refers to a particular bit in the 4-bit register (Bit0 is LSB).

| REGISTER | DATA<br>BIT |              | DESCRIPTION                                             | VALUE RANGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | BIT CODE<br>RANGE      |
|----------|-------------|--------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| 0        | 0           | PulsePol 0   | C <sub>SYNC</sub> Pol Ctl                               | High Active-Low Active                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0–1                    |
| 0        | 1 .         | PulsePol 1   | H/V Blank Pol                                           | High Active-Low Active                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0–1                    |
| 0        | 2           | PulsePol 2   | S/B Clamp Pol                                           | High Active-Low Active                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0–1                    |
| 0        | 3           | Clk 4X       | Select 4X Clock                                         | Low 1X Clock = 13.5MHz<br>High 4X Clock = 54MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0–1                    |
| 1        | 0           | Pixel0       | Pix Counter Load Bit 0                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                        |
| 1        | 1           | Pixel1       | Pix Counter Load Bit 1                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                        |
| 1        | 2           | Pixel2       | Pix Counter Load Bit 2                                  | Numerical value taken as unsigned binary. Actual no. of pixels is:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                        |
| 1        | 3           | Pixel3       | Pix Counter Load Bit 3                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | nom = ~011 0000 0000.0 |
| 2        | 0           | Pixel4       | Pix Counter Load Bit 4                                  | $512 + \frac{P[10:0]}{2}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | max = 011 0011 0000.0  |
| 2        | 1           | Pixel5       | Pix Counter Load Bit 5                                  | Value restricted to Pixel [10:0] = nominal ±6%.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                        |
| 2        | 2           | Pixel6       | Pix Counter Load Bit 6                                  | 1024 > no. of pixels > 512                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | min = 010 1101 0000.0  |
| 2        | 3           | Pixel7       | Pix Counter Load Bit 7                                  | and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                        |
| 3        | 0           | Pixel8       | Pix Counter Load Bit 8                                  | $f_{NOM} \times 1.06 > f_{NEW} > f_{NOM} \times 0.94$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                        |
| 3        | 1           | Pixel9       | Pix Counter Load Bit 9                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                        |
| 3        | 2           | Pixel10      | Pix Counter Load Bit 10                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                        |
| 3        | 3           | Burst        | Burst Gate Enable                                       | Low = Back Porch Clamp<br>High = Burst Gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1 or 0                 |
| 4        | 0           | CSyncRaw     | (or C <sub>SYNC</sub> Regen)                            | Low = regenerated C <sub>SYNC</sub><br>High = raw C <sub>SYNC</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1 or 0                 |
| 4        | 1           | RawClamp     | (or Clamp Regen)                                        | Low = regenerated Clamp<br>High = raw Clamp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1 or 0                 |
| 4        | 2           | TTL Sync     | TTL horizontal + vertical<br>Sync Input                 | Low = sync separator active<br>High = TTL horiz + vert sync input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0 or 1                 |
| 4        | 3           | WideBlank    | (or Narrow)                                             | Low = narrow blanking<br>High = wide blanking                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1 or 0                 |
| 5        | 0           | HDelay0      | H Delay parameter allows                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                        |
| 5        | 1.          | HDelay1      | moving the entire                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 000000 to 111111:      |
| 5        | 2           | HDelay2      | constellation of output pulses relative to the incoming | Twos Complement 7-bit Horizontal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0000000 means –32p     |
| 5        | 3           | HDelay3      | H <sub>SYNC</sub> . Exception: Sync Tip                 | Delay parameter. Values:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | •                      |
| 6        | 0           | HDelay4      | clamp may be selected for delay or triggered from       | $-32 < Hdly < 31p, p = 1/F_{4XCLK}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1111111 means +32p     |
| 6        | 1           | HDelay5      | incoming sync depending on                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1000000 means 0p       |
| 6        | 2           | HDelay6      | application.                                            | The state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the s |                        |
| 6        | 3           | Noise Gating | 3/4 line lockout                                        | Low = noise gating on<br>High = noise gating off                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Set to 0               |

| REGISTER | DATA<br>BIT |                     | DESCRIPTION                                           | VALUE RANGE                                                | BIT CODE<br>RANGE |
|----------|-------------|---------------------|-------------------------------------------------------|------------------------------------------------------------|-------------------|
| 7        | 0           | Test 3              | For test mode only:<br>No user programmable features. |                                                            |                   |
| 7        | 1           | Test 1              | For test mode only:<br>No user programmable features. |                                                            |                   |
| 7        | 2           | Ext 54<br>Clock IN  |                                                       | Low = Pin 3 is SLEEPBAR<br>High = Pin 3 is Ext 54MHz Clock |                   |
| 7        | 3           | Test 4              | For test mode only:<br>No user programmable features. |                                                            |                   |
| 8        | 0           | FAud0               | AudioClk Freq Bit 0                                   | 00 = 48kHz, 01 = 44.1kHz, 10 = 32kHz                       |                   |
| 8        | 1           | FAud1               | AudioClk Freq Bit 1                                   |                                                            |                   |
| 8        | 2           | VCR                 | Enable VCR Mode                                       | High = Enabled, Low = Disabled                             |                   |
| 8        | 3           |                     |                                                       | (Unused Bit)                                               |                   |
| 9        | 0           | Thresh0             | Select 'Out of Lock' Threshold                        | 00 = 2.5 Pixels 10 = 1.0 Pixels                            |                   |
| 9        | 1           | Thresh1             |                                                       | 01 = 2.5 Pixels 11 = 4.0 Pixels                            |                   |
| 9        | 2           | VGA                 | Enable VGA Mode                                       | High = Enabled, Low = Disabled                             |                   |
| 9        | 3           | Div4                | Enable /4 on M/N Loop                                 | High = Enabled, Low = Disabled                             |                   |
| 10       | 0           | FStd0               | Freq Std Sel Bit 0                                    | 000 = NTSC SqPix 011 = PAL 601                             |                   |
| 10       | 1           | FStd1               | Freq Std Sel Bit 1                                    | 001 = PAL Sq Pix 100 = NTSC 4Fsc                           |                   |
| 10       | 2           | FStd2               | Freq Std Sel Bit 2                                    | 010 = NTSC 601 101 = PAL 4Fsc                              |                   |
| 10       | 3           | PALX <sub>TAL</sub> | Enable PAL Ref Freq                                   | High = Enabled, Low = Disabled                             |                   |

# **AUDIO CLOCK GENERATION**

| VIDEO STANDARD    | AUDIO RATE | AUDIO/PIXEL CLOCK RATIO     | AUDIO/FRAME RATE RATIO   |
|-------------------|------------|-----------------------------|--------------------------|
| CCIR601 NTSC      | 48kHz      | (96000 + 27M) × 13.5MHz     | (8008 + 5) × 29.97Hz     |
| CCIR601 NTSC      | 44.1kHz    | (88200 + 27M) × 13.5MHz     | (147147 + 100) × 29.97Hz |
| CCIR601 NTSC      | 32kHz      | (64000 + 27M) × 13.5MHz     | (16016 + 15) × 29.97Hz   |
| CCIR601 PAL       | 48kHz      | (96000 + 27M) × 13.5MHz     | (1920) × 25Hz            |
| CCIR601 PAL       | 44.1kHz    | (88200 + 27M) × 13.5MHz     | (1764) × 25Hz            |
| CCIR601 PAL       | 32kHz      | (64000 + 27M) × 13.5MHz     | (1280) × 25Hz            |
| NTSC Square Pixel | 48kHz      | (105600 + 27M) × 12.27MHz   | (8008 + 5) × 29.97Hz     |
| NTSC Square Pixel | 44.1kHz    | (97020 + 27M) × 12.27MHz    | (147147 + 100) × 29.97Hz |
| NTSC Square Pixel | 32kHz      | (70400 + 27M) × 12.27MHz    | (16016 + 15) × 29.97Hz   |
| PAL Square Pixel  | 48kHz      | (96000 + 29.5M) × 14.75MHz  | (1920) × 25Hz            |
| PAL Square Pixel  | 44.1kHz    | (88200 + 29.5M) × 14.75MHz  | (1764) × 25Hz            |
| PAL Square Pixel  | 32kHz      | (64000 + 29.5M) × 14.75MHz  | (1280) × 25Hz            |
| NTSC 4xFSC        | 48kHz      | (105600 + 31.5M) × 14.32MHz | (8008 + 5) × 29.97Hz     |
| NTSC 4xFSC        | 44.1kHz    | (92400 + 30M) × 14.32MHz    | (147147 + 100) × 29.97Hz |
| NTSC 4xFSC        | 32kHz      | (70400 + 31.5M) × 14.32MHz  | (16016 + 15) × 29.97Hz   |
| PAL 4xFSC         | 48kHz      | (76800 ÷ 28.37M) × 17.72MHz | (1920) × 25Hz            |
| PAL 4xFSC         | 44.1kHz    | (70560 ÷ 28.37M) × 17.72MHz | (1764) × 25Hz            |
| PAL 4xFSC         | 32kHz      | (51200 ÷ 28.37M) × 17.72MHz | (1280) × 25Hz            |



Figure 4. Field Rate Waveforms: NTSC 525



Figure 5. Field Rate Waveforms: PAL 625



Figure 6. Line Rate Waveforms

# NTSC AT SQUARE PIXEL RATE

| CVAAROL             | NIAAAF.                      | CCID COASTD | TVD     | LINUTE |
|---------------------|------------------------------|-------------|---------|--------|
| SYMBOL              | NAME:<br>DESCRIPTION         | CCIR 601STD | TYP     | UNITS  |
| N <sub>HA</sub>     | Clocks per H:<br>Active      | 640         | 648     | cycles |
| N <sub>H</sub>      | Clocks per H:<br>Whole Line  | 780         | 780     | cycles |
| N <sub>VA</sub>     | H per Frame:<br>Active       | 486         | 493,507 | lines  |
| N <sub>V</sub>      | H per Frame:<br>Whole Line   | 525         | 525     | lines  |
| N <sub>VBLKW</sub>  | Lines of Blanking:<br>Wide   | 16          | 15      | lines  |
| N <sub>VBLKN</sub>  | Lines of Blanking:<br>Narrow | 9           | 9       | lines  |
| t <sub>H</sub>      | H Line Time                  | 63.55       | 63.55   | μs     |
| $t_{\text{HS}}$     | H Sync Time                  | 0.0         | 0.0     | μs     |
| t <sub>HSW</sub>    | H Sync Width                 | 4.7         | 4.73    | μs     |
| t <sub>HRW</sub>    | H Reset Width                |             | 41      | μs     |
| t <sub>HEQW</sub>   | Equalizer Sync<br>Width      | 2.35        | 2.28    | μs     |
| t <sub>HSERRW</sub> | Serration Sync<br>Width      |             | 27.05   | μs     |
| t <sub>HSTC</sub>   | Sync Tip Clamp<br>Pulse      | 300         | 122     | ns     |
| t <sub>HSTCW</sub>  | Sync Tip Clamp<br>Width      | 1.5         | 1.47    | μs     |
| tHBPC               | BurstPulse                   | 300         | 326     | ns     |
| t <sub>HBPGW</sub>  | BurstWidth                   | 2.51        | 2.44    | μs     |
| t <sub>HBPCW</sub>  | B Clamp Width                | 4.0         | 3.91    | μs     |
| t <sub>HBLK</sub>   | H Blanking Pulse             | -1.5        | -1.39   | μs     |
| t <sub>HBLKW</sub>  | H Blanking Pulse<br>Width    | 10.9        | 10.76   | μs     |

# PAL AT SQUARE PIXEL RATE

| SYMBOL              | NAME:                        | CCIR 601STD | TYP      | UNITS  |
|---------------------|------------------------------|-------------|----------|--------|
|                     | DESCRIPTION                  |             |          |        |
| N <sub>HA</sub>     | Clocks per H:<br>Active      | 768         | 767      | cycles |
| N <sub>H</sub>      | Clocks per H:<br>Whole Line  | 944         | 944      | cycles |
| N <sub>VA</sub>     | H per Frame:<br>Active       |             | 609, 616 | lines  |
| N <sub>V</sub>      | H per Frame:<br>Whole Line   | 625         | 625      | lines  |
| N <sub>VBLKW</sub>  | Lines of Blanking:<br>Wide   |             | 15       | lines  |
| N <sub>VBLKN</sub>  | Lines of Blanking:<br>Narrow |             | 9        | lines  |
| t <sub>H</sub>      | H Line Time                  | 64.0        | 64.0     | μs     |
| t <sub>HS</sub>     | H Sync Time                  | 0.0         | 0.0      | μs     |
| t <sub>HSW</sub>    | H Sync Width                 | 4.7         | 4.68     | μs     |
| t <sub>HRW</sub>    | H Reset Width                |             | 34       | μs     |
| t <sub>HEQW</sub>   | Equalizer Sync<br>Width      | 2.35        | 2.31     | μs     |
| t <sub>HSERRW</sub> | Serration Sync<br>Width      | 27.3        | 27.32    | μs     |
| tHSTC               | Sync Tip Clamp<br>Pulse      | 300         | 102      | ns     |
| t <sub>HSTCW</sub>  | Sync Tip Clamp<br>Width      | 1.5         | 1.49     | μs     |
| tHBPC               | BurstPulse                   | 300         | 339      | ns     |
| t <sub>HBPGW</sub>  | BurstWidth                   | 2.43        | 2.44     | μs     |
| t <sub>HBPCW</sub>  | B Clamp Width                | 4.0         | 4.0      | μs     |
| t <sub>HBLK</sub>   | H Blanking Pulse             | -1.5        | -1.49    | μs     |
| t <sub>HBLKW</sub>  | H Blanking Pulse<br>Width    | 12.0        | 12.0     | μs     |

## **NTSC AT 4 X FS RATE**

#### **SYMBOL** NAME: CCIR 601STD TYP UNITS DESCRIPTION Clocks per H: 752 768 cycles $N_{HA}$ Active 910 cycles $N_{H}$ Clocks per H: 910 Whole Line $N_{VA}$ H per Frame: 486 493,507 lines Active $N_V$ H per Frame: 525 525 lines Whole Line Lines of Blanking: 16 15 lines N<sub>VBLKW</sub> Wide $N_{VBLKN}$ Lines of Blanking: 9 9 lines Narrow H Line Time 63.55 63.55 μs tΗ H Sync Time 0.0 0.0 μs $t_{HS}$ H Sync Width 4.7 4.68 μs $t_{HSW}$ H Reset Width 35 **t**HRW μs **Equalizer Sync** 2.35 2.30 μs **t**HEQW Width Serration Sync 27.05 27.02 μs **t**HSERRW Width Sync Tip Clamp 300 105 ns t<sub>HSTC</sub> Pulse Sync Tip Clamp 1.5 1.47 μs $t_{\mbox{\scriptsize HSTCW}}$ Width BurstPulse 300 349 ns **t**HBPC BurstWidth 2.51 2.51 μs **t**HBPGW B Clamp Width 4.0 3.98 μs **t**HBPCW H Blanking Pulse -1.5-1.54μs $t_{\mathsf{HBLK}}$ H Blanking Pulse 10.9 11.03 μs **t**HBLKW Width

## PAL AT 4 X FS RATE

| SYMBOL              | NAME:<br>DESCRIPTION         | CCIR 601STD | ТҮР      | UNITS  |
|---------------------|------------------------------|-------------|----------|--------|
| N <sub>HA</sub>     | Clocks per H:<br>Active      | 922         | 922      | cycles |
| N <sub>H</sub>      | Clocks per H:<br>Whole Line  | 1135.0064   | 1135     | cycles |
| N <sub>VA</sub>     | H per Frame:<br>Active       |             | 609, 616 | lines  |
| N <sub>V</sub>      | H per Frame:<br>Whole Line   | 625         | 625      | lines  |
| N <sub>VBLKW</sub>  | Lines of Blanking:<br>Wide   |             | 15       | lines  |
| N <sub>VBLKN</sub>  | Lines of Blanking:<br>Narrow |             | 9        | lines  |
| t <sub>H</sub>      | H Line Time                  | 64.0        | 64.0     | μs     |
| t <sub>HS</sub>     | H Sync Time                  | 0.0         | 0.0      | μs     |
| t <sub>HSW</sub>    | H Sync Width                 | 4.7         | 4.74     | μs     |
| t <sub>HRW</sub>    | H Reset Width                |             | 28       | μs     |
| t <sub>HEQW</sub>   | Equalizer Sync<br>Width      | 2.35        | 2.25     | μs     |
| t <sub>HSERRW</sub> | Serration Sync<br>Width      | 27.3        | 27.29    | μs     |
| t <sub>HSTC</sub>   | Sync Tip Clamp<br>Pulse      | 300         | 169      | ns     |
| t <sub>HSTCW</sub>  | Sync Tip Clamp<br>Width      | 1.5         | 1.58     | μs     |
| t <sub>HBPC</sub>   | BurstPulse                   | 300         | 225      | ns     |
| t <sub>HBPGW</sub>  | BurstWidth                   | 2.43        | 2.48     | μs     |
| t <sub>HBPCW</sub>  | B Clamp Width                | 4.0         | 4.06     | μs     |
| t <sub>HBLK</sub>   | H Blanking Pulse             | -1.5        | -1.52    | μs     |
| tHBLKW              | H Blanking Pulse<br>Width    | 12.0        | 12.12    | μs     |

# **PULSE OUTPUT TIMING**

## NTSC AT CCIR601 RATE

| SYMBOL              | NAME:<br>DESCRIPTION         | CCIR 601STD | TYP      | UNITS  |
|---------------------|------------------------------|-------------|----------|--------|
| N <sub>HA</sub>     | Clocks per H:<br>Active      | 720         | 709      | cycles |
| N <sub>H</sub>      | Clocks per H:<br>Whole Line  | 858         | 858      | cycles |
| N <sub>VA</sub>     | H per Frame:<br>Active       | 486         | 493, 507 | lines  |
| N <sub>V</sub>      | H per Frame:<br>Whole Line   | 525         | 525      | lines  |
| N <sub>VBLKW</sub>  | Lines of Blanking:<br>Wide   | 16          | 15       | lines  |
| N <sub>VBLKN</sub>  | Lines of Blanking:<br>Narrow | 9           | 9        | lines  |
| t <sub>H</sub>      | H Line Time                  | 63.55       | 63.55    | μs     |
| t <sub>HS</sub>     | H Sync Time                  | 0.0         | 0.0      | μs     |
| t <sub>HSW</sub>    | H Sync Width                 | 4.7         | 4.67     | μs     |
| t <sub>HRW</sub>    | H Reset Width                |             | 37       | μs     |
| t <sub>HEQW</sub>   | Equalizer Sync<br>Width      | 2.35        | 2.37     | μs     |
| t <sub>HSERRW</sub> | Serration Sync<br>Width      | 27.05       | 27.04    | μs     |
| t <sub>HSTC</sub>   | Sync Tip Clamp<br>Pulse      | 300         | 111      | ns     |
| t <sub>HSTCW</sub>  | Sync Tip Clamp<br>Width      | 1.5         | 1.48     | μs     |
| t <sub>HBPC</sub>   | BurstPulse                   | 300         | 370      | ns     |
| t <sub>HBPGW</sub>  | BurstWidth                   | 2.51        | 2.44     | μs     |
| t <sub>HBPCW</sub>  | B Clamp Width                | 4.0         | 4.10     | μs     |
| t <sub>HBLK</sub>   | H Blanking Pulse             | -1.5        | -1.55    | μs     |
| t <sub>HBLKW</sub>  | H Blanking Pulse<br>Width    | 10.9        | 11.03    | μs     |

## PAL AT CCIR601 RATE

| SYMBOL              | NAME:<br>DESCRIPTION         | CCIR 601STD | TYP      | UNITS  |
|---------------------|------------------------------|-------------|----------|--------|
| N <sub>HA</sub>     | Clocks per H:<br>Active      | 720         | 702      | cycles |
| N <sub>H</sub>      | Clocks per H:<br>Whole Line  | 864         | 864      | cycles |
| N <sub>VA</sub>     | H per Frame:<br>Active       |             | 609, 616 | lines  |
| N <sub>V</sub>      | H per Frame:<br>Whole Line   | 625         | 625      | lines  |
| N <sub>VBLKW</sub>  | Lines of Blanking:<br>Wide   |             | 15       | lines  |
| N <sub>VBLKN</sub>  | Lines of Blanking:<br>Narrow |             | 9        | lines  |
| t <sub>H</sub>      | H Line Time                  | 64.0        | 64.0     | μs     |
| t <sub>HS</sub>     | H Sync Time                  | 0.0         | 0.0      | μs     |
| t <sub>HSW</sub>    | H Sync Width                 | 4.7         | 4.67     | μs     |
| t <sub>HRW</sub>    | H Reset Width                |             | 37       | μs     |
| t <sub>HEQW</sub>   | Equalizer Sync<br>Width      | 2.35        | 2.30     | μs     |
| t <sub>HSERRW</sub> | Serration Sync<br>Width      | 27.30       | 27.33    | μs     |
| t <sub>HSTC</sub>   | Sync Tip Clamp<br>Pulse      | 300         | 111      | ns     |
| t <sub>HSTCW</sub>  | Sync Tip Clamp<br>Width      | 1.5         | 1.48     | μs     |
| t <sub>HBPC</sub>   | BurstPulse                   | 300         | 370      | ns     |
| t <sub>HBPGW</sub>  | BurstWidth                   | 2.43        | 2.44     | μs     |
| t <sub>HBPCW</sub>  | B Clamp Width                | 4.0         | 4.0      | μs     |
| t <sub>HBLK</sub>   | H Blanking Pulse             | -1.5        | -1.48    | μs     |
| t <sub>HBLKW</sub>  | H Blanking Pulse<br>Width    | 12.0        | 12.0     | μs     |



Note 1. For minimum  $V_{CC}$  bypassing, connect capacitors  $V_{CC}A$  only. ( $V_{CC}A$  to  $GND\ A$ )

Fig 7. Simple Functional Circuit

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE             |
|-------------|-------------------|---------------------|
| ML6430CH    | 0°C to 70°C       | 32-Pin TQFP (H32-7) |

## 7

# **Data Conversion**

# Section 7

| Selection Guide |                                                                           | 7-1   |
|-----------------|---------------------------------------------------------------------------|-------|
| ML2221          | Serial Peripheral Interface (SPI) 12-Bit Plus Sign A/D Converter with S/H | 7-3   |
| ML2223          | Asynchronous Serial Interface 12-Bit Plus Sign A/D Converter with S/H     | 7-19  |
| ML2252/59       | μP Compatible 8-Bit A/D Converters with 2- or 8-Channel Multiplexer       | 7-27  |
| ML2258          | $\mu P$ Compatible 8-Bit A/D Converter with 8-Channel Multiplexer         | 7-39  |
| ML2261          | $\mu P$ Compatible High-Speed 8-Bit A/D Converter with T/H (S/H)          | 7-49  |
| ML2264          | 4-Channel High-Speed 8-Bit A/D Converter with T/H (S/H)                   | 7-65  |
| ML2271          | $\mu P$ Compatible High-Speed 10-Bit A/D Converter with S/H               | 7-81  |
| ML2280/83       | Serial I/O 8-Bit A/D Converters                                           | 7-93  |
| ML2281/2/4/8    | Serial I/O 8-Bit A/D Converters with Multiplexer Options                  | 7-113 |
| ML2330          | Selectable Dual 3V/3.3V/5V 8-Bit DACs                                     | 7-137 |
| ML2340/50       | Single Supply, Programmable 8-Bit D/A Converters                          | 7-143 |
| ML2341/51       | Single Supply Programmable 8-Bit D/A Converters                           | 7-155 |
| ML2375/77       | DSP Analog I/O Peripheral                                                 | 7-167 |
|                 |                                                                           |       |





# Data Conversion Selection Guide

| PART<br>NUMBER | CONV.<br>TIME | MAX<br>FREQ<br>OF V <sub>IN</sub> | SAMPLE<br>TIME | INPUTS<br>(MUX) | NON<br>LINEARITY<br>(MAX)       | BUS<br>INTERFACE,<br>BITS | SUPPLY<br>VOLTAGE | SUPPLY<br>CURRENT | PIN<br>COUNT | ALTERNATE<br>SOURCES                       | FEATURES                                                      |
|----------------|---------------|-----------------------------------|----------------|-----------------|---------------------------------|---------------------------|-------------------|-------------------|--------------|--------------------------------------------|---------------------------------------------------------------|
| ML2252         | 6.6µs         | 51kHz                             | 0.39µs         | 2               | ±1/2, ±1LSB                     | Parallel                  | 5V                | 3mA               | 20           |                                            | Ratiometric output                                            |
| ML2258         | 6.6µs         | 51kHz                             | 0.39µs         | 8               | ±¹/2, ±1LSB                     | Parallel                  | 5V                | 3mA               | 20           | ADC0808,<br>ADC0809                        | Superior alternative<br>Superior alternative                  |
| ML2259         | 6.6µs         | 51kHz                             | 0.39µs         | 8               | ±1LSB                           | Parallel                  | 5V                | 3mA               | 28           |                                            | Ratiometric output                                            |
| ML2261         | 0.7μs         | 250kHz                            | 0.30μs         | 1               | ±¹/₂, ±1LSB                     | Parallel                  | 5V                | 15.5mA            | 20           | AD7820,<br>ADC0820,<br>ADC08061<br>TLC0820 | Superior alternative<br>Superior alternative                  |
| ML2264         | 0.7μs         | 250kHz                            |                | 4               | ±1/2, ±1LSB                     | Parallel                  | 5V                | 20mA              | 24           | ADC08064                                   | T & H or S & H modes                                          |
| ML2280         | 6.6µs         | 51kHz                             | 0.38μs         | 1               | ±1/2, ±1LSB                     | Serial                    | 5V                | 2.5mA             | 8            |                                            | No zero or full-scale adjustment required                     |
| ML2281         | 6.6µs         | 51kHz                             | 0.38µs         | 1               | ±1/2, ±1LSB                     | Serial                    | 5V                | 2.5mA             | 8            | ADC0831                                    | Superior alternative                                          |
| ML2282         | 6.6µs         | 51kHz                             | 0.38µs         | 2               | ±¹/2, ±1LSB                     | Serial                    | 5V                | 3.5mA             | 8            | ADC0832                                    | Superior alternative                                          |
| ML2283         | 6.6µs         | 51kHz                             | 0.38µs         | 4               | ±¹/2, ±1LSB                     | Serial                    | 5V                | 2.5mA             | 14           | ADC0833                                    | Superior alternative                                          |
| ML2284         | 6.6µs         | 51kHz                             | 0.38µs         | 4               | ±¹/2, ±1LSB                     | Serial                    | 5V                | 2.5mA             | 14           | ADC0834                                    | Superior alternative                                          |
| ML2288         | 6.6µs         | 51kHz                             | 0.38µs         | 8               | ±¹/2, ±1LSB                     | Serial                    | 5V                | 2.5mA             | 20           | ADC0830                                    | Superior alternative                                          |
| 10-Bit A       | \/D           |                                   |                |                 |                                 |                           |                   |                   |              |                                            |                                                               |
| PART<br>NUMBER | CONV.<br>TIME | MAX<br>FREQ<br>OF V <sub>IN</sub> | SAMPLE<br>TIME | INPUTS<br>(MUX) | NON<br>LINEARITY<br>(MAX)       | BUS<br>INTERFACE,<br>BITS | SUPPLY<br>VOLTAGE | SUPPLY<br>CURRENT | PIN<br>COUNT | ALTERNATE<br>SOURCES                       | FEATURES                                                      |
| ML2271         | 1.8µs         | 150kHz                            | 0.5µs          | 1               | ±1/2, ±1LSB                     | Parallel                  | . 5V              | 35mA              | 20           | ADC1061                                    | Latched 3-state output                                        |
| ML2375         | 2µs           |                                   |                | 4               | ±1 to ±1LSB                     | Parallel                  | 5V, 12V           | 11mA              | 28           |                                            | Two channel simultaneous S & H                                |
| ML2377         | 2µs           |                                   |                | 6               | ±1 to ±1LSB                     | Parallel                  | 5V, 12V           | 11mA              | 44           |                                            | Two channel simultaneous S & H                                |
| 12-Bit /       | 4/D +         | Sign                              |                |                 |                                 |                           |                   |                   |              |                                            |                                                               |
| PART<br>NUMBER | CONV.<br>TIME | MAX<br>FREQ<br>OF V <sub>IN</sub> | SAMPLE<br>TIME | INPUTS<br>(MUX) | NON<br>LINEARITY<br>(MAX)       | BUS<br>INTERFACE,<br>BITS | SUPPLY<br>VOLTAGE | SUPPLY<br>CURRENT | PIN<br>COUNT | ALTERNATE<br>SOURCES                       | FEATURES                                                      |
| ML2200         | 31.5µs        | 12kHz                             | 2.3μs          | 4               | ±3/4, ±1LSB                     | Parallel                  | ±5V               | 50mA              | 40           |                                            | Differential inputs.<br>16 bit timer & clock.<br>Limit alarm. |
| ML2208         | 31.5µs        | 12kHz                             | 2.3μs          | 8               | ±3/4, ±1LSB                     | Parallel                  | ±5V               | 50mA              | 40           |                                            | 16 bit timer & clock.<br>Limit alarm.                         |
| ML2221         | 44µs          | 8.5kHz                            | 3.2µs          | 1               | ±3/4, ±1LSB                     | Serial                    | ±5V               | 50mA              | 16, 20       |                                            | 4-wire interface to μP                                        |
| ML2223         | 44µs          | 8.5kHz                            | 3.2µs          | 1               | ±3/4, ±1LSB                     | Serial                    | ±5V               | 50mA              | 16, 20       |                                            | Async. RS 232 interface                                       |
|                |               | T                                 | T              |                 |                                 |                           | 1                 |                   |              |                                            |                                                               |
| ML2230         | 31.5µs        | 12kHz                             | 2.3µs          | 1               | $\pm \frac{3}{4}$ , $\pm 1$ LSB | Parallel                  | ±5V               | 50mA              | 24           |                                            | Outputs two 8-bit bytes                                       |



# **Data Conversion**

# **Selection Guide**

## 8-Bit D/A

| 8-BIT<br>D/A | SETTLING<br>TIME | SET-UP<br>TIME | OUTPUT<br>CURRENT | OUTPUT<br>VOLTAGE          | NON<br>LINEARITY<br>(MAX) | BUS<br>INTERFACE,<br>BITS | SUPPLY<br>VOLTAGE | SUPPLY<br>CURRENT | PIN<br>COUNT | FEATURES                                                                                        |
|--------------|------------------|----------------|-------------------|----------------------------|---------------------------|---------------------------|-------------------|-------------------|--------------|-------------------------------------------------------------------------------------------------|
| ML2330       | 10μs             | 1.3ns          | 2mA               | 20mV-4V<br>20mV-2V         | ±1 LSB                    | Serial                    | 3V,<br>3.3V, 5V   | 4mA               | 8            | Dual DAC. Low power.                                                                            |
| ML2340       | 5μs              | 45ns           | –10mA<br>+10mA    | V <sub>CC</sub><br>- 0.05V | ±1/4, ±1/2 LSB            | 8, μΡ                     | 5V, ±5V<br>12V    | 9.3mA             | 18           | Internal 2.50V reference.<br>11 bit resolution.<br>Programmable voltage<br>gain: ¹/4, ¹/2, 1, 2 |
| ML2341       | 5μs              | 50ns           | 5mA               | V <sub>CC</sub><br>- 0.05V | ±1/4, ±1/2 LSB            | 8, μΡ                     | 5V, ±5V<br>12V    | 5mA               | 20           | Internal 2.50V reference.<br>11 bit resolution.<br>Programmable voltage<br>gain: ¹/4, ¹/2, 1, 2 |
| ML2350       | 5μs              | 45ns           | 5mA               | V <sub>CC</sub><br>- 0.05V | ±1/4, ±1/2 LSB            | 8, μΡ                     | 5V, ±5V<br>12V    | 9.3mA             | 18           | Internal 2.50V reference.<br>11 bit resolution.<br>Programmable voltage<br>gain: ¹/4, ¹/2, 1, 2 |
| ML2351       | 5μs              | 50ns           | 5mA               | V <sub>CC</sub><br>- 0.05V | ±1/4, ±1/2 LSB            | 8, μΡ                     | 5V, ±5V<br>12V    | 5mA               | 20           | Internal 2.50V reference.<br>11 bit resolution.<br>Programmable voltage<br>gain: ¹/4, ¹/2, 1, 2 |
| ML2375       | 2μs              | 60ns           |                   | V <sub>CC</sub><br>- 0.25V | ±1/4, ±1/2 LSB            | 16, μΡ                    | 5V                | 11mA              | 28           | 16 bit timer & clock.<br>Limit alarm.                                                           |
| ML2377       | 2μs              | 60ns           |                   | V <sub>CC</sub><br>- 0.25V | ±1/4, ±1/2 LSB            | 16, μΡ                    | 5V                | 11mA              | 44           | 16 bit timer & clock.<br>Limit alarm.                                                           |

## 10-Bit D/A

| 8-BIT<br>D/A | SETTLING<br>TIME |      | OUTPUT<br>CURRENT | OUTPUT<br>VOLTAGE          | NON<br>LINEARITY<br>(MAX) | BUS<br>INTERFACE,<br>BITS | SUPPLY<br>VOLTAGE | SUPPLY<br>CURRENT | PIN<br>COUNT | FEATURES                              |
|--------------|------------------|------|-------------------|----------------------------|---------------------------|---------------------------|-------------------|-------------------|--------------|---------------------------------------|
| ML2375       | 2µs              | 60ns |                   | V <sub>CC</sub><br>- 0.25V | ±1/4, ±1/2 LSB            | 16, μΡ                    | 5V                | 11mA              | 28           | 16 bit timer & clock.<br>Limit alarm. |
| ML2377       | 2μs              | 60ns |                   | V <sub>CC</sub><br>- 0.25V | ±1/4, ±1/2 LSB            | 16, μΡ                    | 5V                | 11mA              | 44           | 16 bit timer & clock.<br>Limit alarm. |



# **ML2221**

# Serial Peripheral Interface (SPI) 12-Bit Plus Sign A/D Converter with S/H

## **GENERAL DESCRIPTION**

The ML2221 is a member of Micro Linear's 12-bit plus sign CMOS A/D converter family utilizing a self calibrating algorithmic SAR technique. All errors of the sample-and-hold are accounted for in the analog-to-digital converter's accuracy specification.

These A/D converters have a maximum nonlinearity error over temperature of  $\pm 0.009\%$  or  $\pm 0.012\%$  of minus full scale to plus full scale.

The serial interface is compatible with industry standard serial interfaces. The ML2221 has 4 modes of operation: gated serial data clock, gated chip select, chip select to initiate conversion with serial out data controlled by ML2221, and free run mode.

The serial interface allows either MSB or LSB first data with 2's complement output coding. For easy interface to microprocessors and shift registers the output data word is 16 bits.

#### **FEATURES**

- Nonlinearity error; ±3/4 LSB and ±1 LSB max
- Conversion time (including S/H acquisition); 44µs max
- Harmonic Distortion; 0.01%
- No missing codes
- Inputs withstand |7V| beyond supplies
- Bipolar –5V to 5V analog input range
- Controlled or free run operation
- Direct 4-wire interface to μP (MPU) with synchronous serial formats
- 0°C to 70°C temperature range
- 16-pin DIP

## **BLOCK DIAGRAM**

# PIN CONNECTION





# PIN DESCRIPTION

| PIN<br>NO. | NAME                   | FUNCTION                                                                                                                                                                                                                 | PIN<br>NO. | NAME     | FUNCTION                                                                                                                                      |
|------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | V <sub>IN</sub> +      | Positive Differential Analog Input; range = $V_{SS} \le V_{IN} + \le V_{CC}$ , $ (V_{IN}+) - (V_{IN}-)  \le V_{REF}$ .                                                                                                   | 11         | MSB      | Most Significant Bit is transmitted first if MSB is tied to V <sub>CC</sub> ; Least Significant Bit transmitted first if MSB is tied to DGND. |
| 2          | V <sub>IN</sub> -      | Negative Differential Analog Input;<br>range = $V_{SS} \le V_{IN} - \le V_{CC}$ ,<br>$ (V_{IN}^+) - (V_{IN}^-)  \le V_{REF}$ .                                                                                           | 12         | RESET    | Active Low Reset. The RESET period is set by the time constant                                                                                |
| 3          | $V_{REF}$              | Voltage Reference Input; referenced to analog ground.                                                                                                                                                                    |            |          | of the internal 50K pull up resistor<br>and an external capacitor. After<br>the RESET period the converter                                    |
| 4          | $V_{SS}$               | Negative Supply –5V $\pm$ 5%; decouple to AGND.                                                                                                                                                                          |            |          | will be ready for accepting requests or will automatically start                                                                              |
| 5          | SCLK <sub>IN/OUT</sub> | SCLK mode select SCLK <sub>IN/OUT</sub> = 5V; SCLK is an input serial CLK.                                                                                                                                               |            |          | conversions/transmissions based upon the mode.                                                                                                |
|            |                        | SCLK <sub>IN/OUT</sub> = 0V; SCLK is an output serial CLK.                                                                                                                                                               | 13         | CCLK÷    | Sets CCLK equal to internal clock if tied to 5V. If tied to 0V the internal clock equals CCLK/2.                                              |
| 6          | DGND                   | Digital Ground.                                                                                                                                                                                                          |            |          | With CCLK equal to the internal                                                                                                               |
| 7          | SCLK                   | Bi-Directional Serial Data Clock.<br>Serial data is transmitted by the<br>clock present at SCLK.                                                                                                                         |            |          | CLK the user can synchronize to all internal timing events, although CCLK duty cycle must be                                                  |
| 8          | DO                     | Data Out. Digital output which contains result of A/D conversion.                                                                                                                                                        |            |          | controlled to meet the minimum clock high and low times specified.                                                                            |
|            |                        | The serial data is clocked out on falling edges of SCLK.                                                                                                                                                                 | 14         | CCLK     | Clock Input. Internal clock can be generated by tying a crystal from this pin to DGND or applying a                                           |
| 9          | BUSY                   | Three-state active high BUSY status output, Normally low, Goes                                                                                                                                                           |            |          | clock directly to the pin.                                                                                                                    |
|            |                        | high to indicate that a conversion is in progress; de-asserted when                                                                                                                                                      | 15         | $V_{CC}$ | Positive Supply. +5V $\pm$ 5% decouple to AGND.                                                                                               |
|            |                        | conversion is complete and data is<br>available from the conversion just<br>completed. A pulldown resistor is<br>recommended on this pin.                                                                                | 16         | AGND     | Analog Ground 0 Volts. Common mode reference point of the internal differential circuitry.                                                    |
| 10         | <del>CS</del>          | Active Low Chip Select, starts a conversion and brings the BUSY and DO out of the three-state mode. CS is used in modes where conversion or transmission timing is controlled; held low in gated SCLK and FREERUN modes. |            |          |                                                                                                                                               |

# 7

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (V <sub>CC</sub> )                   |
|-----------------------------------------------------|
| Negative Supply Voltage (V <sub>SS</sub> )6.0V      |
| Voltage at Analog                                   |
| Inputs $V_{SS}$ – 7V to $V_{CC}$ + 7V               |
| Voltage at $V_{REF}$ $V_{SS}$ – 7V to $V_{CC}$ + 7V |
| Input Current per Digital Pin±10mA                  |
| Input Current at Analog Inputs ±20mA                |
| Storage Temperature Range –65°C to 150°C            |

| Package Dissapation at 25°C (Board Mount)<br>Lead Temperature (soldering 10 seconds) | 875mW |
|--------------------------------------------------------------------------------------|-------|
| Dual-In-Line Package (Molded)                                                        | 260°C |
| Dual-In-Line Package (Ceramic)                                                       | 300°C |

## **OPERATING CONDITIONS**

| Temperature Range                     | $T_{MIN} \le T_A \le T_{MAX}$ |
|---------------------------------------|-------------------------------|
| ML2221BCP, ML2221CCP                  | 0°C to 70°C                   |
| Supply Voltage (V <sub>CC</sub> )     |                               |
| Negative Supply Voltage               | $-4.5V_{DC}$ to $-6.0V_{DC}$  |
| Reference Voltage (V <sub>REF</sub> ) | V <sub>CC</sub>               |

# **ELECTRICAL CHARACTERISTICS**

The following specifications apply for  $V_{CC}$  = 5V ±5%,  $V_{SS}$  = -5V ±5%,  $V_{REF}$  = 4.75V,  $V_{IN}$ - = AGND,  $V_{IN}$ + = -4.75V to 4.75V,  $V_{A}$  =  $V_{MIN}$  to  $V_{MAX}$  unless otherwise specified.

| PARAMETER                                            | CONDITIONS                                               | MIN               | (NOTE 2)             | TYP<br>MAX        | UNITS                |
|------------------------------------------------------|----------------------------------------------------------|-------------------|----------------------|-------------------|----------------------|
| CONVERTER CHARACTERISTICS                            |                                                          |                   |                      |                   |                      |
| Linearity Error<br>ML2221BXX<br>ML2221CXX            | f <sub>CCLK</sub> = 0.1 to 5MHz (Note 3)                 |                   |                      | ±3/4<br>±1        | LSB<br>LSB           |
| Unadjusted Zero Error<br>ML2221BXX<br>ML2221CXX      | (Note 3)                                                 |                   |                      | ±3/4<br>±2        | LSB<br>LSB           |
| Unadjusted Positive and Negative<br>Full-Scale Error | (Note 3)                                                 |                   |                      | ±4                | LSB                  |
| Zero Error Temperature Coefficient                   |                                                          |                   | 0.5                  |                   | ppmFS/°C             |
| Gain Temperature Coefficient                         |                                                          |                   | 10                   |                   | ppmFS/°C             |
| Common Mode Rejection                                | (Note 4,5)                                               | 80                |                      |                   | dB                   |
| Analog Input Source Resistance                       | (Note 3)                                                 |                   |                      | 2                 | kΩ                   |
| Analog Input Range                                   | V <sub>IN</sub> + referred to V <sub>IN</sub> - (Note 4) | -V <sub>REF</sub> |                      | +V <sub>REF</sub> | V                    |
| Analog Input Leakage Current                         | (Note 3)                                                 |                   |                      | 100               | nA                   |
| Voltage Reference Input Source Impedance             | (Note 3)                                                 |                   |                      | 0.5               | kΩ                   |
| Reference Input Leakage Current                      | (Note 3)                                                 |                   |                      | 100               | nA                   |
| DIGITAL AND DC CHARACTERISTICS                       |                                                          |                   |                      |                   |                      |
| Power Supply Current ICC, VCC ISS, VSS               | (Note 3)                                                 |                   | 30<br>18             | 50<br>30          | mA<br>mA             |
| Power Supply Rejection VCC V <sub>SS</sub>           | (Note 6) DC DC to 25kHz DC DC to 25kHz                   |                   | 80<br>50<br>80<br>50 |                   | dB<br>dB<br>dB<br>dB |
| V <sub>ILCLK</sub> , Clock Input Low Voltage         | (Note 3)                                                 |                   |                      | 0.8               | V                    |

# **ML2221**

# **ELECTRICAL CHARACTERISTICS** (continued)

|                                                           | <u></u>                                     | I   |          |                 | T     |
|-----------------------------------------------------------|---------------------------------------------|-----|----------|-----------------|-------|
| PARAMETER                                                 | CONDITIONS                                  | MIN | (NOTE 2) | TYP<br>MAX      | UNITS |
| DIGITAL AND DC CHARACTERISTICS (Cont                      | tinued)                                     |     |          |                 |       |
| V <sub>ILCLK</sub> , Clock Input High Voltage             | (Note 3)                                    | 3.5 |          | V <sub>CC</sub> | V     |
| I <sub>L1</sub> , Input Leakage Current (CCLK)            | $AGND \le V_{IN} \le V_{CC}$ (Note 3)       |     |          | ±200            | μА    |
| V <sub>IL</sub> , Input Low Voltage                       | (Note 3)                                    |     |          | 0.8             | V     |
| V <sub>IH</sub> , Input High Voltage                      | (Note 3)                                    | 2.0 |          | V <sub>CC</sub> | V     |
| V <sub>OL</sub> , Output Low Voltage                      | I <sub>OL</sub> = 2.0mA (Note 3)            |     |          | 0.45            | V     |
| V <sub>OH</sub> , Output High Voltage                     | I <sub>OH</sub> = -400μA (Note 3)           | 2.4 |          |                 | V     |
| I <sub>L</sub> , Input Leakage Current (except CCLK)      | $DGND \le V_{IN} \le V_{CC} (Note 3)$       |     |          | ±10             | μА    |
| I <sub>HI-Z</sub> , Output Leakage Current                | $\overline{CS} \ge V_{IH} \text{ (Note 3)}$ |     |          | ±10             | μА    |
| C <sub>I</sub> , Input Capacitance (all digital inputs)   | (Note 4)                                    |     | 10       |                 | pF    |
| C <sub>O</sub> , Output Capacitance (all digital outputs) | (Note 4)                                    |     | 10       |                 | pF    |

# **ELECTRICAL CHARACTERISTICS** (continued)

| SYMBOL                   | PARAMETER                                              | CONDITIONS                                             |             | MIN  | TYP<br>(NOTE 2) | MAX | UNITS |
|--------------------------|--------------------------------------------------------|--------------------------------------------------------|-------------|------|-----------------|-----|-------|
| AC ELECTR                | ICAL CHARACTERISTICS (Note 7                           | )                                                      |             |      |                 |     |       |
| t <sub>C</sub>           | Conversion Time                                        | f <sub>CCLK</sub> = 5MHz (CCLK+ = "0")<br>(Notes 3, 8) |             | 44   |                 |     | μs    |
|                          | Sample and Hold Acquisition                            | f <sub>CCLK</sub> = 5MHz (CCLK+ = "0")<br>(Notes 3, 8) |             | 3.2  |                 |     | μs    |
| f <sub>CCLK0</sub>       | Clock Frequency                                        | Crystal (CCLK÷ = "0") (N                               | otes 4, 8)  | 3    |                 | 5   | MHz   |
|                          |                                                        | Driven (CCLK÷ = "0") (N                                | otes 4, 8)  | 0.1  |                 | 5   | MHz   |
| fcclk                    | Clock Duty Cycle                                       | Driven (Notes 4, 8)                                    |             | 40   |                 | 60  | %     |
| f <sub>CCLK0</sub>       | Clock Width                                            | Driven (CCLK÷ = "0")                                   | High        | 50   |                 |     | ns    |
|                          |                                                        | (Note 4, 8)                                            | Low         | 50   |                 |     | ns    |
| f <sub>CCLK1</sub>       | Clock Frequency                                        | Driven (CCLK÷ = "1") (N                                | lotes 3, 8) | 0.05 |                 | 2.5 | MHz   |
| f <sub>CCLK1</sub>       | Clock Width                                            | Driven (CCLK÷ = "1")                                   | High        | 150  |                 |     | ns    |
|                          |                                                        | (Note 4)                                               | Low         | 150  |                 |     | ns    |
| t <sub>CSB</sub>         | CS Low to BUSY Driven                                  | (Note 3)                                               |             |      |                 | 85  | ns    |
| t <sub>CSB</sub> HZ      | CS High to BUSY, Hi-Z                                  | (Note 3)                                               |             |      |                 | 85  | ns    |
| t <sub>SCLKB</sub> A     | SCLK High to BUSY                                      | Gated SCLK (Note 4)                                    |             |      |                 | 270 | ns    |
| t <sub>CCLKB</sub> D     | CCLK Low to BUSY, Deassert                             | (Note 4)                                               |             |      |                 | 160 | ns    |
| t <sub>SCLK</sub> , DO   | Serial Clock Low<br>to DO Valid/Hold                   | (Note 3)                                               |             |      |                 | 190 | ns    |
| t <sub>CS</sub> , DO     | CS Low to DO Driven                                    | (Note 3)                                               |             |      |                 | 85  | ns    |
| t <sub>CS, DO</sub> HZ   | CS High to DO Hi-Z                                     | (Note 3)                                               |             |      |                 | 85  | ns    |
| t <sub>CS</sub> , CCLK   | CS Low Setup Time to CCLK                              | Immediate Conversion Start (Note 3)                    |             | 0    |                 |     | ns    |
| t <sub>CS</sub> , sclk   | CS Low Setup to SCLK Low for<br>No-Delay Data Transmit | (Note 4)                                               |             |      |                 | 75  | ns    |
| t <sub>CCLK</sub> , sclk | CCLK to SCLK Output Delay                              | SCLK <sub>IN/OUT</sub> = "0" (Note                     | 4)          |      |                 | 225 | ns    |

Note 1: 0°C to 70°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.

Note 2: Typicals are parametric norm at 25°C.

Note 3: Parameter guaranteed and 100% production tested.

Note 4: Parameter Guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.

Note 5: Common mode rejection is the ratio of the change in zero error to the change in common mode input voltage.

Note 6: Power supply rejection is the ratio of the change in zero error to the change in power supply voltage.

Note 7: All parameters measured from 0.8V to 2.0V,  $C_L = 50pF$ .

Note 8: Maximum frequency is  $1/t_{CLK1}$  (high) +  $t_{CLK1}$  (low) + rise + fall times, wich must be  $\leq 2.5$  MHz.



Figure 1. High Impedance Test Circuits and Waveforms



Figure 2. CS, SCLK Sourced Mode



Figure 3. CS, SCLK External Mode



Figure 4. FREERUN Mode



Figure 5. Gated SCLK Mode

## 1.0 FUNCTIONAL DESCRIPTION

## 1.1 ALGORITHMIC A/D CONVERTER

Micro Linear's algorithmic converter uses a successive approximation technique. Most of today's successive approximation converters use a DAC to feedback the approximated signal, however this technique requires more circuitry than algorithmic converters. In addition the values of all of the resistors or capacitors in the DAC must be matched to within the accuracy of the converter. This is difficult beyond 10 bits unless trimming is used. An algorithmic converter uses less circuitry and is more easily trimmed. Micro Linear's algorithmic converter is implemented using a 2x amplifier, a sample/hold amplifier and a comparator as shown in Figure 6.

The input sample is first multiplied by two then compared to the reference voltage. If the 2x input voltage is greater than the reference, the MSB is a 1 and the reference voltage is subtracted from the 2x input voltage. The remainder is stored in the sample and hold. If the 2x input voltage is less than the reference, the MSB is a 0 and the 2x input voltage is stored in the sample and hold. This process repeats again, however now the sample and hold voltage is multiplied by 2.

The algorithm involves multiplication by 2, comparison, and possibly subtraction. Referring to Figure 6, the algorithm for the circuit can be described as follows:

$$\begin{array}{lll} \text{Step 1} & & \text{If } (2 \times V_{IN}) - V_{REF} \geq 0 \\ & & \text{then } MSB = 1 \\ & & (2 \times V_{IN}) - V_{REF} \rightarrow S/H \\ & & \text{else } MSB = 0 \\ & & (2 \times V_{IN}) \rightarrow S/H \\ \\ \text{Step 2} & & \text{If } (2 \times S/H) - V_{REF} \geq 0 \\ & & \text{then next bit = 1} \\ & & (2 \times S/H) - V_{REF} \rightarrow S/H \\ & & \text{else next bit = 0} \\ & & (2 \times S/H) \rightarrow S/H \\ \end{array}$$

Step 3 Repeat Step 2 until conversion complete.

Since the A/D converter handles bipolar inputs, negative inputs are handled slightly differently using the same principle.

#### 1.1.1 Self Calibration

In order to maintain integral and differential linearity in an algorithmic converter, two critical parameters need to be controlled, loop offsets and the gain of the loop. Loop offsets are automatically nulled before each conversion using auto-zeroing circuitry on both the sampling amplifier and the 2x amplifier. The gain of the loop is adjusted using self calibration.

Self calibrating the algorithmic converter, once the offsets have been nulled, is performed by measuring the 2x gain of the loop and adjusting it. The gain can be measured by converting the reference voltage at the input as well as the reference ( $V_{REF}/V_{REF}$ ), and examining the output code. Converting  $V_{REF}$  should yield plus full scale, since  $V_{REF}/V_{REF}$  should equal 1. If the gain of the loop is slightly less than 2, the resulting LSB of the conversion will be "0". If the magnitude bits of the resulting conversion are all "1s", the gain may be too great, therefore the gain is reduced to the point where the threshold of the LSB is reached.

Adjustment of the 2x gain is done with the binary weighted trim capacitor arrays connected to each of the 2C input capacitors. A small value of capacitance is either added to or subtracted from the 2C input caps until the gain of the loop is within 13-bit accuracy.

Self calibration is done at the factory. The calibration process is not available at the finished product level.



Figure 6. Self Calibrating A/D Converter

#### 1.1.2 Conversion Times

The following table lists the conversion times which include the sample and hold acquisition time.

| OPERATION MODE    | INTERNAL CLOCKS* |
|-------------------|------------------|
| CS, SCLK External | 124              |
| CS, SCLK Sourced  | 124              |
| FREERUN           | 110              |
| Gated SCLK        | 124              |

## 1.1.3 Sample and Hold Timing

Figure 7 shows the internal timing for the sample and hold circuitry. The relationship between the start of conversion and the input channel going into sample mode is fixed at 6 internal clocks\*, regardless of the start mode. Six internal clocks after the start of conversion the sample and hold is switched into the sample mode, placing two 9pF capacitors in parallel with the input pins; one on  $V_{IN}$ + and one on  $V_{IN}$ –. The sample switch is kept in the sample mode for 8 internal clocks (3.2 $\mu$ s at a 5MHz external clock, if CLK÷ = 0), then placed in the hold mode. During the next 2 internal clocks the charge on the sample and hold is transferred into the A/D, after which the  $V_{REF}$  pin is sampled for 8 internal clocks.

## 1.2 ANALOG INPUTS

## 1,2.1 Differential Inputs and Common Mode Rejection

The differential inputs of the ML2221 eliminate the effects of common mode input noise (60Hz for example), as  $V_{IN}^+$  and  $V_{IN}^-$  are sampled at the same time.

#### 1.2.2 Noise

The leads to the analog inputs should be kept as short as possible to minimize input noise. Noise as well as digital clocks can couple into the inputs and cause errors. Input filters can be used to reduce the effects of these sources.

## 1.2.3 Power Supply Decoupling

Low inductance tantalum capacitors of  $1\mu F$  or greater and  $0.01\mu F$  disc ceramic capacitors are recommended for bypassing  $V_{CC}$  as well as  $V_{SS}$  to AGND. These capacitors should be placed close to the  $V_{CC}$  and  $V_{SS}$  pins.

#### 1.3 CONVERTER CLOCK

The CCLK input can be driven with an external clock or a crystal referenced to DGND. The crystal must be parallel resonant with minimum capacitive loading. (i.e., no bypass caps should be used and leads should be kept short)

If driven with external clock and if the CCLK $\div$  pin is tied to V<sub>CC</sub>, the frequency must be between 50KHz to 2.5MHz with the requirement that clock LOW (t<sub>CCLKL</sub>) and clock HIGH (t<sub>CCLKH</sub>) durations must be more than 150ns. If the CCLK $\div$  pin is tied to ground then the frequency can be from 100KHz to 5.0MHz.

For crystal operation with the divide by two flip flop bypassed, and there is a 30 to 70% variation in duty cycle of the oscillator, the maximum crystal frequency is 2.0MHz to insure that the minimum clock high and low times are greater than 150 nsec.



Figure 7. Sample and Hold Timing

<sup>\*</sup> For a description of internal clocks see Clock section.

#### 1.4 RESET

The RESET pin has an internal 100K pullup resistor. Power supplies must be stable to within a  $\pm 5\%$  tolerance before the reset condition is removed.

The active low hardware reset can be performed by a capacitor value (usually  $>6\mu$ F) tied to the RESET pin or by driving it with the system reset signal.

## 1.5 DIGITAL INTERFACE

All four synchronous interface modes of operation are determined by CS during reset period as follows:

| Logic Level of CS During Reset | SCLK<br>Mode Select<br>(SCLK <sub>IN/OUT</sub> ) | Serial Interfac]e Mode |
|--------------------------------|--------------------------------------------------|------------------------|
| 0                              | 0                                                | FREERUN                |
| 0                              | 1                                                | Gated SCLK             |
| 1                              | 0                                                | CS, SCLK Sourced       |
| 1                              | 1                                                | CS, SCLK External      |

After the reset time, the SCLK<sub>IN/OUT</sub> pin can be changed to switch between either (FREERUN and Gated SCLK) or (CS, SCLK Sourced and CS, SCLK External).

The logic level of  $\overline{\text{CS}}$  will not change the mode of operation of the ML2221 once the mode of operation is programmed during the RESET period.

## 1.5.1 CS, SCLK External Mode

CS starts a conversion. The SCLK is continuously driven into the ML2221 and data from the previous conversion is shifted out at the SCLK rate starting at the first SCLK falling edge from the CS assertion. CS is normally kept low for all 16 bits of data, but can be brought back high after the desired number of bits have been shifted out. CS should be held low for a minimum of 124 internal clocks (see Figure 8) for the conversion to complete.

It takes 110 internal clocks to convert an analog signal into 13 bits of data plus 13 more clock periods to make data available. At a 5.0MHz clock and CCLK÷ = 0V, the maximum conversion rate is 49.6 microseconds or 124 internal converter clocks.

When  $\overline{CS}$  is asserted (LOW) a conversion begins and the DO output becomes active. The ML2221 is ready to shift out the data serially.

The BUSY output is in the high impedance state when the ML2221 is not selected. When CS input goes low, the BUSY output is driven high or low depending on if a conversion is in progress. Once a conversion begins, BUSY is held active for 123 internal converter clocks.

The DO output is high impedance when the ML2221 is not selected. When CS input goes low, it is driven with the first bit of data initially, and then begins to put out all subsequent data bits on each FALLING edges of the serial clock (SCLK). Data is always output in 16 bit format: if the LSB is output first, the data is sign extended after 13 bits; if the MSB is output first, the data is zero-filled after 13 bits. DO remains driven as long as CS remains low.

#### a. Serial Transmission < Conversion Time



NOTE: CONVERSION TIME EQUALS 124 INTERNAL CLOCK OR CCLK'S IF CCLK÷ = "1"

#### Notes

1. Use 10k pulldown resistor on BUSY pin to get "true" convert busy.

2. If  $\overline{\text{CS}}$  is brought high in the middle of a serial data transmission, the data transmission is aborted and the data is reloaded into the output shifter.

Figure 8. CS, SCLK External Mode



## 1.5.2 CS, SCLK Sourced Mode

Conversion is initiated by CS. In this mode, SCLK is sourced by the ML2221. At the end of the conversion, the device will provide a packet of 16 SCLKs to transmit the 16 bits data stream (see Figure 9). The data rate at which the data is being transmitted is (internal clock)/4. For example, when CCLK $\div$  = 1, CCLK = 256kHz, the data rate is 64Kbps.

CS should be held low during the entire conversion and the transmission sequence. The time required to convert an analog signal is 110 clocks, with additional 13 clocks to shift out the data. The total conversion time is therefore 123 clocks plus one bit delay. Data transmission will need 64 (16-bit x 4) internal clocks. Hence, the total clock cycles to complete one operation in this mode is 188 clocks. CS therefore should be held low for a minimum of 188 clocks.

Example: If CCLK = 5 Mhz, CCLK  $\div$  = 0, the maximum conversion time will be 75.2us. Therefore, the maximum frequency for CS is 13.3kHz.

In this mode, the data transmitted is always the current data.

#### b. Serial Transmission > Conversion Time



#### Notes:

- 1. Use 10K pulldown resistor on BUSY pin to get "TRUE" convert BUSY status.
- 2. If  $\overline{CS}$  is brought HIGH in the middle of a serial data transmission, the data transmission is aborted and the data is reloaded into the output shifter.



Figure 8. CS, SCLK External Mode

\*NUMBER OF INTERNAL CONVERTER CLOCKS OR C CLKS WITH C CLK+ = "1"

- Use 10K pulldown resistor on BUSY pin to get "TRUE" convert BUSY status.
- If  $\overline{CS}$  is brought HIGH in the middle of a serial data transmission, the data transmission is aborted and the data is reloaded into the output shifter.

Figure 9. CS, SCLK Sourced Mode



#### 1.5.3 FREERUN Mode

The FREERUN mode executes continuous back-to-back conversions at the rate of 110 internal converter clocks per conversion, and outputs 16 bits of data and 16 corresponding SCLKS at the rate of 4 internal converter clocks per bit (see Figure 10). The ML2221 immediately begins converting after reset and starts outputting data after the first conversion. A conversion rate of 44 microseconds can be achieved by using the maximum CCLK frequency.

In the FREERUN mode, SCLK can not be sourced externally. The SCLK provided internally by the device is equal to (internal clock)/4. Since the converter is performing continuous conversion, BUSY is therefore always asserted.

#### 1.5.4 Gated SCLK Mode

In this mode of operation, an external SCLK source must be used. This external SCLK should be a 16 clock

packet which will be used by the converter to send out the data and initiate the conversion simultaneously (see Figure 11).

The data transmitted by ML2221 is the data from the previous conversion (see Figure 11). Therefore, in order to ensure integrity of the first data byte, the first SCLK signal should be initiated after a minimum of 124 internal clocks after reset. After the reception of the first SCLK signal, the converter will start the conversion process which is 124 clock as mentioned. Therefore the minimum time required between initiation of conversion by the SCLK should be no less than 124 clocks. In the case of maximum CCLK at 5MHz, the minimum time interval between two packets of SCLK should be 49.6µs.

The BUSY output never floats and is asserted at the first SCLK and deasserted after 123 internal converter clocks. DO is always driven.



Note: DO is always driven.

Figure 10. FREERUN Mode

#### a. Serial Data Transmission < Conversion Time



\*NUMBER OF INTERNAL CONVERTER CLOCKS OR CCLKS WITH CCLK $\div$  = "1"

Note: Time from first SCLK1 to seventeenth SCLK1 must be greater than 124 internal converter clocks.

Figure 11. Gated SCLK Mode

## 1.6 DATA FORMAT

The MSB pin determines if the MSB or LSB data is transmitted first and in the following format. If more than 13 SCLK's occur.



## b. Serial Data Transmission > Conversion Time



Note: Time from first SCLK1 to seventeenth SCLK1 must be greater than 124 internal converter clocks.

Figure 11. Gated SCLK Mode

## **APPLICATIONS**



| START | MNEMONIC | INSTRUCTION                                                          |
|-------|----------|----------------------------------------------------------------------|
| START | BCLRn    | Bit 0 Port C goes low (CS goes low)                                  |
|       | LDA      | Load contents of SPI data register into Acc. ( $D_{OUT}$ MSBs)       |
|       | STA      | Start next SPI cycle                                                 |
|       | AND      | Clear 3 MSBs of first D <sub>OUT</sub> word                          |
|       | STA      | Store in memory location A (MSBs)                                    |
|       | TST      | Test status of SPIF                                                  |
|       | BPL      | Loop to previous instruction if not done with transfer               |
|       | BSETn    | Set B0 of Port C (CS goes high)                                      |
|       | LDA      | Load contents of SPI data register into Acc. (D <sub>OUT</sub> LSBs) |
|       | STA      | Store in memory location A + 1 (LSBs)                                |



Figure 12. Interfacing to 68HC05C4 with a Dedicated Serial Port



Figure 13. Adjusting Zero Error



Figure 14. 1 Mbps 8051 Interface



Figure 15. Optical Isolated 8088 Interface

## **ORDERING INFORMATION**

| PART NUMBER | LINEARITY<br>ERROR | TOTAL<br>UNADJUSTED ERROR | TEMPERATURE<br>RANGE | PACKAGE          |
|-------------|--------------------|---------------------------|----------------------|------------------|
| ML2221BCP   | ±3/4 LSB           | ±1-1/2                    | 0°C to 70°C          | Molded DIP (P16) |
| ML2221CCP   | ±1 LSB             | ±2-1/2                    | 0°C to 70°C          | Molded DIP (P16) |



## Asynchronous Serial Interface 12-Bit Plus Sign A/D Converter with S/H

## GENERAL DESCRIPTION

The ML2223 is a member of Micro Linear's 12-bit plus sign CMOS A/D converter family utilizing a self calibrating algorithmic SAR technique. All errors of the sample-and-hold are accounted for in the analog-to-digital converter's accuracy specification.

These A/D converters have a maximum nonlinearity error over temperature of  $\pm 0.009\%$  or  $\pm 0.012\%$  of full scale.

For easy interface to microprocessors, the ML2223 is designed to transmit data into RS-232 type ports.

The ML2223 operates in an asynchronous mode of operation. In this mode, the A/D continuously transmits 2 bytes in a 24-bit stream, inserting 8 idle bits between transmissions. When CURR input pin is tied high, transmission of the previous data begins immediately upon receiving a conversion start request. When CURR is low, transmission is started after a new conversion is completed.

The serial data clock can be generated by the ML2223 or it can be provided by an external source.

The serial interface provides LSB first data with 2's complement output coding.

## **FEATURES**

- RS-232 compatible asynchronous interface
- One-wire data transmission
- Continuous conversions
- Nonlinearity error

±3/4 LSB and ±1 LSB max

 Conversion time (including S/H acquisition)

45.6µs max

- Bipolar –5V to +5V analog input range with ±5V power supplies
- Harmonic distortionNo missing codes

0.01%

- Self calibrating maintains accuracy over time and temperature
- Inputs withstand I7VI beyond supplies
- 0°C to 70°C temperature range
- Standard 0.3" 16-pin DIP or 20-pin SOIC (wide)

## **BLOCK DIAGRAM**



## **PIN CONFIGURATION**

ML2223 20-Pin SOIC (\$20W)



## ML2223 16-Pin DIP (P16)



## PIN DESCRIPTION

| 20     | 16                                                                                                                                                      | NAME              | FUNCTION                                                                                                                                                                                         |            | 16<br>PIN | NAME     | FUNCTION                                                                                                                                                                 |  |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1      | 1                                                                                                                                                       | V <sub>IN</sub> + | Positive differential analog input;<br>range = $V_{SS} \le V_{IN} + \le V_{CC}$ ,<br>$ (V_{IN}+) - (V_{IN}-)  \le V_{REF}$ .                                                                     | 11         | 9         | BUSY     | Three-state active high BUSY status output. Normally low. Goes high to indicate that a conversion is in                                                                  |  |
| 2      | 2                                                                                                                                                       | V <sub>IN</sub> - | Negative differential analog input;<br>range = $V_{SS} \le V_{IN} - \le V_{CC}$ ,<br>$ (V_{IN}+) - (V_{IN}-)  \le V_{REF}$ .                                                                     |            |           |          | progress; de-asserted when conversion<br>is complete and data is available from<br>the conversion just completed. A<br>pulldown resistor is recommended on               |  |
| 3      | 3                                                                                                                                                       | $V_{REF}$         | Voltage reference input; referenced to analog ground.                                                                                                                                            | 12         | 10        | RESERVED | this pin.  This pin should be tied to ground.                                                                                                                            |  |
| 4      | 4                                                                                                                                                       | $V_{SS}$          | Negative supply $-5V \pm 5\%$ ; decouple to AGND.                                                                                                                                                |            |           | CURR     | Current or previous data mode pin. When this pin is tied high, the data                                                                                                  |  |
| 7      | 7 5 INSCLK SCLK mode select. This pin is select SCLK pin as an input output. When INSCLK is hig an input. When INSCLK is lig becomes an output pin. SCL |                   | SCLK mode select. This pin is used to select SCLK pin as an input or an output. When INSCLK is high, SCLK is an input. When INSCLK is low, SCLK becomes an output pin. SCLK will                 |            |           |          | will be transmitted at the start of a conversion (previous data mode). When CURR is tied low, the data when be transmitted at the completion the conversion.             |  |
|        |                                                                                                                                                         |                   | then provide a clock at 1/128 or 1/256 depending on how the CLKMODE pin is set-up.                                                                                                               | 14         | 12        | RESET    | Active low reset. The RESET period is<br>set by the time constant of the<br>internal 100K pull up resistor and an                                                        |  |
| 8<br>9 | 6<br>7                                                                                                                                                  | DGND<br>SCLK      | Digital ground.  Serial data transmit clock. The serial data will always be transmitted at the frequency of the clock present at this pin. The SCLK pin can be                                   |            |           |          | external capacitor. After the RESET period the converter will be ready fo accepting requests or will automatically start conversions/ transmissions based upon the mode. |  |
|        |                                                                                                                                                         |                   | programmed as an input or an output<br>by using the INSCLK pin (pin 5). When<br>the SCLK is used as an output pin. The<br>data rate will be the internal converter<br>clock divided by 128. When | 1 <i>7</i> | 13        | CLKMODE  | Clock mode pin. When CLKMODE pin = 1, the internal converter clock = CCLK. When CLKMODE pin is tied low, the internal converter clock = CCLK/2.                          |  |
| 10     | 8                                                                                                                                                       | D <sub>OUT</sub>  | CLKMODE = 1, SCLK = CCLK/128.<br>When CLKMODE = 0,<br>SCLK = CCLK/256.<br>Data out. Digital output which                                                                                         | 18         | 14        | CCLK     | Clock input. Internal clock can be generated by tying a crystal from this pin to DGND or applying a clock directly to the pin.                                           |  |
| , ,    |                                                                                                                                                         | 2001              | contains result of A/D conversion. The serial data is clocked out on falling edges of SCLK.                                                                                                      | 19         | 15        | $V_{CC}$ | Positive supply. $+5V \pm 5\%$ decouple to AGND.                                                                                                                         |  |
|        |                                                                                                                                                         |                   | euges of SCLK.                                                                                                                                                                                   | 20         | 16        | AGND     | Analog ground 0 volts. Common mode reference point of the internal differential circuitry.                                                                               |  |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (V <sub>CC</sub> ) | 6.0V                           |
|-----------------------------------|--------------------------------|
| Negative Supply Voltage (VSS)     | 6.0V                           |
| Voltage at Analog Inputs          | $V_{SS} - 7V$ to $V_{CC} + 7V$ |
| Voltage at V <sub>REF</sub>       | $V_{SS} - 7V$ to $V_{CC} + 7V$ |
| Input Current per Digital Pin     | ±10mA                          |
| Input Current at Analog Inputs    | ±20mA                          |
| Storage Temperature Range         | 65°C to 150°C                  |
|                                   |                                |

| Package Dissipation at 25°C (Board Mount) | 875mW |
|-------------------------------------------|-------|
| Lead Temperature (soldering 10 seconds)   |       |
| Dual-In-Line Package (Molded)             | 260°C |
| Dual-In-Line Package (Ceramic)            | 300°C |
|                                           |       |

## **OPERATING CONDITIONS**

(Note 2)

| Temperature Range                     | $T_{MIN} \le T_A \le T_{MAX}$            |
|---------------------------------------|------------------------------------------|
| ML2223BCP, ML2223CCP,                 |                                          |
| ML2223CCS                             | 0°C to 70°C                              |
| Supply Voltage (V <sub>CC</sub> )     | 4.5V <sub>DC</sub> to 6.0V <sub>DC</sub> |
| Negative Supply Voltage (VSS)         | $-4.5V_{DC}$ to $-6.0V_{DC}$             |
| Reference Voltage (V <sub>REF</sub> ) | V <sub>CC</sub>                          |

## **ELECTRICAL CHARACTERISTICS**

The following specifications apply for  $V_{CC}$  = +5V  $\pm$  5%,  $V_{SS}$  = -5V  $\pm$  5%,  $V_{REF}$  = +4.75V,  $V_{IN}$  = AGND,  $V_{IN}$  = -4.75V to +4.75V,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$  unless otherwise specified.

| PARAMETER                                                                                | NOTES | CONDITIONS                                      | MIN               | TYP<br>(NOTE 3) | MAX               | UNITS        |
|------------------------------------------------------------------------------------------|-------|-------------------------------------------------|-------------------|-----------------|-------------------|--------------|
| Converter Characteristics                                                                |       |                                                 |                   |                 |                   | <u> </u>     |
| Linearity Error<br>ML2223BXX<br>ML2223CXX                                                | 4     | f <sub>CCLK</sub> = 0.1 ≤ 5MHz                  |                   |                 | ±3/4<br>±1        | LSB<br>LSB   |
| Unadjusted Zero Error<br>ML2223BXX<br>ML2223CXX                                          | 4     |                                                 |                   |                 | ±3/4<br>±2        | LSB<br>LSB   |
| Unadjusted Positive and Negative<br>Full-Scale Error                                     | 4     |                                                 |                   |                 | ±4                | LSB          |
| Zero Error Temperature Coefficient                                                       |       |                                                 |                   | 0.5             |                   | ppmFS/<br>°C |
| Gain Temperature Coefficient                                                             |       |                                                 |                   | 10              |                   | ppmFS/<br>°C |
| Common Mode Rejection                                                                    | 5, 6  |                                                 | 80                |                 |                   | dB           |
| Analog Input Source Resistance                                                           | 4     |                                                 |                   |                 | 2                 | kΩ           |
| Analog Input Range                                                                       | 4     | V <sub>IN</sub> + Referred to V <sub>IN</sub> - | -V <sub>REF</sub> |                 | +V <sub>REF</sub> | V            |
| Analog Input Leakage Current                                                             | 4     |                                                 |                   |                 | 100               | nA           |
| Voltage Reference Input Source<br>Impedance                                              | 4     |                                                 |                   |                 | 0.5               | kΩ           |
| Reference Input Leakage Current                                                          | 4     |                                                 |                   |                 | 100               | nA           |
| Digital and DC Characteristics                                                           |       |                                                 |                   | -               |                   |              |
| Power Supply Current I <sub>CC</sub> , V <sub>CC</sub> I <sub>SS</sub> , V <sub>SS</sub> | 4     |                                                 |                   | 30<br>18        | 50<br>30          | mA<br>mA     |
| Power Supply Rejection V <sub>CC</sub>                                                   | 7     | DC<br>DC to 25kHz                               |                   | 80<br>50        |                   | dB<br>dB     |
| $V_{SS}$                                                                                 |       | DC DC to 25kHz                                  |                   | 80<br>50        |                   | dB<br>dB     |
| V <sub>ILCLK</sub> , Clock Input Low Voltage                                             | 4     |                                                 |                   |                 | 0.8               | V            |
| V <sub>IHCLK</sub> , Clock Input High Voltage                                            | 4     |                                                 | 3.5               |                 | VCC               | V            |
| I <sub>L1</sub> , Input Leakage Current (CCLK)                                           | 4     | $DGND \le V_{IN} \le V_{CC}$                    |                   |                 | ±200              | μА           |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                                                 | NOTES | CONDITIONS                               |        | MIN  | TYP<br>(NOTE 3) | MAX             | UNITS       |
|-----------------------------------------------------------|-------|------------------------------------------|--------|------|-----------------|-----------------|-------------|
| Digital and DC Characteristics (Continued)                |       |                                          |        |      |                 |                 | <del></del> |
| V <sub>IL</sub> , Input Low Voltage                       | 4     |                                          |        |      |                 | 0.8             | V           |
| V <sub>IH</sub> , Input High Voltage                      | 4     |                                          | ,      | 2.0  |                 | V <sub>CC</sub> | V           |
| V <sub>OL</sub> , Output Low Voltage                      | 4     | I <sub>OL</sub> = 2.0mA                  |        |      |                 | 0.45            | V           |
| V <sub>OH</sub> , Output High Voltage                     | 4     | $I_{OH} = -400 \mu A$                    |        | 2.4  |                 |                 | V           |
| I <sub>L</sub> , Input Leakage Current<br>(except CLK)    | 4     | DGND ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> |        |      |                 | ±10             | μА          |
| I <sub>HI-Z</sub> , Output Leakage Current                | 4     | $\overline{CS} \ge V_{IH}$               |        |      |                 | ±10             | μА          |
| C <sub>I</sub> , Input Capacitance (all digital outputs)  | 5     | 100                                      |        |      | 10              |                 | pF          |
| C <sub>O</sub> , Output Capacitance (all digital outputs) | 5     |                                          |        |      | 10              |                 | pF          |
| AC Electrical Characteristics (Note 8)                    |       |                                          |        |      |                 |                 |             |
| t <sub>C</sub> , Conversion Time                          | 4, 9  | f <sub>CCLK</sub> = 5MHz (CCLKMODE       | = "0") | 45.6 |                 |                 | μs          |
| f <sub>CCLK0</sub> , Clock Frequency                      | 5, 9  | Crystal (CCLKMODE = "0")                 |        | 0.3  |                 | 5               | MHz         |
|                                                           |       | Driven (CCLKMODE = "0")                  |        | 0.1  |                 | 5               | MHz         |
| f <sub>CCLK0</sub> , Clock Width                          | 5, 9  | Driven (CCLKMODE = "0")                  | High   | 50   |                 |                 | ns          |
|                                                           |       |                                          | Low    | 50   |                 |                 | ns          |
| f <sub>CCLK1</sub> , Clock Frequency                      | 5     | Driven (CCLKMODE = "1")                  |        | 0.05 |                 | 2.5             | MHz         |
| f <sub>CCLK1</sub> , Clock Width                          | 5     | Driven (CCLKMODE = "1")                  | High   | 150  |                 |                 | ns          |
|                                                           |       |                                          | Low    | 150  |                 |                 | ns          |
| t <sub>SCLK, DO</sub> , Serial Clock Low to DO Valid/Hold | 4     |                                          |        |      |                 | 190             | ns          |

Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: 0°C to 70°C and operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.

Note 3: Typicals are parametric norm at 25°C.

Note 4: Parameter guaranteed and 100% production tested.

Note 5: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.

Note 6: Common mode rejection is the ratio of the change in zero error to the change in common mode input range.

Note 7: Power supply rejection is the ratio of the change in zero error to the change in power supply voltage.

Note 8: All parameters measured from 0.8V to 2.0V, CL = 50pF.

Note 9: Maximum frequency is  $1/t_{CLK1}$  (high) +  $t_{CLK1}$  (low) + rise + fall times, which must be  $\leq 2.5 MHz$ .



Serial Clock to Data Out Delay



Figure 1. High Impedance Test Circuits and Waveforms

## 1.0 FUNCTIONAL DESCRIPTION

## 1.1 ALGORITHMIC A/D CONVERTER

Micro Linear's algorithmic converter uses a successive approximation technique. Most of today's successive approximation converters use a DAC to feedback the approximated signal, however this technique requires more circuitry than algorithmic converters. In addition the values of all of the resistors or capacitors in the DAC must be matched to within the accuracy of the converter. This is difficult beyond 10 bits unless trimming is used. An algorithmic converter uses less circuitry and is more easily trimmed. Micro Linear's algorithmic converter is implemented using a 2x amplifier, a sample/hold amplifier and a comparator as shown in Figure 2.

The input sample is first multiplied by two then compared to the reference voltage. If the 2x input voltage is greater than the reference, the MSB is a 1 and the reference voltage is subtracted from the 2x input voltage. The remainder is stored in the sample and hold. If the 2x input voltage is less than the reference, the MSB is a 0 and the 2x input voltage is stored in the sample and hold. This process repeats again, however now the sample and hold voltage is multiplied by 2.

The algorithm involves multiplication by 2, comparison, and possibly subtraction. Referring to Figure 2, the algorithm for the circuit can be described as follows:

Step 1 If 
$$(2 \times V_{IN}) - V_{REF} \ge 0$$
  
then MSB = 1  
 $(2 \times V_{IN}) - V_{REF} \rightarrow S/H$   
else MSB = 0  
 $(2 \times V_{IN}) \rightarrow S/H$   
Step 2 If  $(2 \times S/H) - V_{REF} \ge 0$   
then next bit = 1  
 $(2 \times S/H) - V_{REF} \rightarrow S/H$   
else next bit = 0  
 $(2 \times S/H) \rightarrow S/H$ 

Step 3 Repeat Step 2 until conversion complete.



Figure 2. Self Calibrating A/D Converter

Since the A/D converter handles bipolar inputs negative inputs are handled slightly differently using the same principle.

## 1.1.1 Self Calibration

In order to maintain integral and differential linearity in an algorithmic converter, two critical parameters need to be controlled, loop offsets and the gain of the loop. Loop offsets are automatically nulled before each conversion using auto-zeroing circuitry on both the sampling amplifier and the 2x amplifier. The gain of the loop is adjusted using self calibration.

Self calibrating the algorithmic converter, once the offsets have been nulled, is performed by measuring the 2x gain of the loop and adjusting it. The gain can be measured by converting the reference voltage at the input as well as the reference ( $V_{REF}/V_{REF}$ ), and examining the output code. Converting  $V_{REF}$  should yield plus full scale, since  $V_{REF}/V_{REF}$  should equal 1. If the gain of the loop is slightly less than 2, the resulting LSB of the conversion will be "0". If the magnitude bits of the resulting conversion are all "1s", the gain may be too great, therefore the gain is reduced to the point where the threshold of the LSB is reached.

Adjustment of the 2x gain is done with binary weighted trim capacitor arrays connected to each of the 2C input capacitors. A small value of capacitance is either added to or subtracted from the 2C input caps until the gain of the loop is within 13-bit accuracy.

The self calibration and trimming is performed in the factory at wafer sort. This procedure is not available as a finished product.

#### 1.1.2 Conversion Times

The following table lists the conversion times which include the sample and hold acquisition time.

| OPERATION MODE | INTERNAL CLOCKS* |
|----------------|------------------|
| FREERUN        | 113              |

## 1.1.3 Sample and Hold Timing

Figure 3 shows the internal timing for the sample and hold circuitry. The relationship between the start of conversion and the input channel going into sample mode is fixed at 6 internal clocks\*. Six internal clocks after the start of

conversion the sample and hold is switched into the sample mode, placing two 9pF capacitors in parallel with the input pins; one on  $V_{\rm IN^+}$  and one on  $V_{\rm IN^-}$ . The sample switch is kept in the sample mode for 8 internal clocks (3.2µs at a 5MHz external clock), then placed in the hold mode. During the next 2 internal clocks the charge on the sample and hold is transferred into the A/D, after which the  $V_{\rm REF}$  pin is sampled for 8 internal clocks.

\*For a description of internal clocks see Clock section.

#### 1.2 ANALOG INPUTS

## 1.2.1 Differential Inputs and Common Mode Rejection

The differential inputs of the ML2223 eliminate the effects of common mode input noise (60Hz for example), as  $V_{IN}$ + and  $V_{IN}$ - are sampled at the same time.

#### 1.2.2 Noise

The leads to the analog inputs should be kept as short as possible to minimize output noise. Noise as well as digital clocks can couple into the inputs and cause errors. Input filters can be used to reduce the effects of these sources.

## 1.2.3 Power Supply Decoupling

Low inductance tantalum capacitors of  $1\mu F$  or greater and  $0.01\mu F$  disc ceramic capacitors are recommended for bypassing  $V_{CC}$  as well as  $V_{SS}$  to AGND. These capacitors should be placed close to the  $V_{CC}$  and  $V_{SS}$  pins.

#### 1.3 CONVERTER CLOCK

The CCLK input can be driven with an external clock or a crystal referenced to DGND. The crystal must be parallel resonant with minimum capacitive loading. (i.e., no bypass caps should be used and leads should be kept short)

If driven with external clock and if the CLKMODE pin is tied to  $V_{CC}$ , the frequency must be between 50KHz to 2.5MHz with the requirement that clock LOW ( $t_{CCLKL}$ ) and clock HIGH ( $t_{CCLKH}$ ) durations must be more than 150ns. If the CCLKMODE pin is tied to ground then the frequency can be from 100KHz to 5.0MHz.

For crystal operation with the divide by two flip flop bypassed, and there is a 40 to 60% variation in duty cycle of the oscillator, the maximum crystal frequency is 2.5MHz to insure that the minimum clock high and low times are greater than 150 nsec.



Figure 3. Sample and Hold Timing

#### 1.4 RESET

The  $\overline{RESET}$  pin has an internal 100K pullup resistor. Power supplies must be stable to within a  $\pm 5\%$  tolerance before the reset condition is removed.

The active low hardware reset can be performed by a capacitor value (usually  $>6\mu F$ ) tied to the  $\overline{RESET}$  pin or by driving it with the system reset signal.

#### **1.5 SCLK**

The SCLK is used to clock out the data to the transmission line via the  $D_{OUT}$  pin. The SCLK can be supplied either externally or internally through the use of the INSCLK pin. Maximum SCLK frequency is 625kHz.

In applications where the internal SCLK is used, the SCLK is generated by dividing the internal clock by 128. For example, when 2.4576MHz crystal is used to generate CCLK, this will result in a 19.2Kbps data transmission rate (CLKMODE = 1). In the case where CLKMODE = 0, then the transmission rate will be 9.6Kbps.

#### 1.6 CONVERTER OPERATION

There are two basic types of operation. By programming the CURR pin to "1", the device will be operating in the "Previous Data Mode" and when CURR pin = "0", the device is in the "Current Data Mode."

The ML2223 performs continuous conversion. The conversion takes 110 clock periods and an additional 13 clock periods are required for the device to shift out the data. In the Current Data Mode, the data are transmitted after the conversion is completed. 24-bit time of the SCLK (transmit clock) is required to transmit the full data frame and an additional 8-bit time of idle is needed before the next conversion begins. A total of 32-bit time delay of the SCLK is therefore needed between conversions (see Figure 4).

In the Previous Data Mode, the data is transmitted at the start of the conversion (see Figure 5).

#### 1.7 DATA FORMAT

The converter data is output in two data byte frame. Each frame has one start bit and two stop bits and each data byte consists of 8 bits of data and one parity bit. The data is transmitted LSB first (see Figure 6).

The first data byte transmitted is the least significant byte with even parity and the second byte is the most significant byte with odd parity. Thus, the UART can identify the lower byte or the upper byte by observing the parity error flag in accordance to the parity check it has set-up.



Figure 4. Current Data Mode.



Figure 5. Previous Data Mode.





Figure 6. Data Format.

**APPLICATIONS** (For detailed applications information, see Application Note 41)



Figure 7. Remote Monitor System.

## **ORDERING INFORMATION**

| PART NUMBER                         | LINEARITY<br>ERROR | TOTAL<br>UNADJUSTED ERROR | TEMPERATURE<br>RANGE                      | PACKAGE                                                   |  |
|-------------------------------------|--------------------|---------------------------|-------------------------------------------|-----------------------------------------------------------|--|
| ML2223BCP<br>ML2223CCP<br>ML2223CCS | ±3/4 LSB<br>±1 LSB | ±1 1/2<br>±2 1/2          | 0°C to 70°C<br>0°C to 70°C<br>0°C to 70°C | Molded DIP (P16)<br>Molded DIP (P16)<br>Molded SOIC (S20) |  |



## μP Compatible 8-Bit A/D Converters with 2- or 8-Channel Multiplexer

## **GENERAL DESCRIPTION**

The ML2252 and ML2259 combine an 8-bit A/D converter, 2- or 8-channel analog multiplexer, and a microprocessor compatible 8-bit parallel interface and control logic in a single monolithic CMOS device.

Easy interface to microprocessors is provided by the latched and decoded multiplexer address inputs and a double buffered three-state data bus. These analog-to-digital converters allow the microprocessor to operate completely asynchronous to the converter clock.

The built in sample and hold function provides the ability to digitize a 5V, 50kHz sinewave to 8-bit accuracy. The differential comparator design provides low power supply sensitivity to DC and AC variations. The voltage reference can be externally set to any value between ground and  $V_{CC}$ , thus allowing a full conversion over a relatively small span. All parameters are guaranteed over temperature with a power supply voltage of 5V  $\pm 10\%$ .

The device is suitable for a wide range of applications from process and machine control to consumer, automotive, and telecommunication applications.

## **FEATURES**

- Conversion time (f<sub>CLK</sub> = 1.46MHz); 6.6µs
- Total unadjusted error; ±1/2LSB or ±1LSB
- No missing codes
- Sample and hold; 390ns acquisition
- Capable of digitizing a 5V, 50kHz sinewave
- 2- or 8-channel input multiplexer
- 0V to 5V analog input range with single 5V power supply
- Operates ratiometrically or with up to 5V voltage reference
- No zero or full scale adjust required
- Analog input protection; 25mA per input min
- Continuous conversion mode
- Low power dissipation; 15mW max
- TTL and CMOS compatible digital inputs and outputs

## ML2252 BLOCK DIAGRAM



## ML2259 BLOCK DIAGRAM



## PIN CONFIGURATION

ML2252 20-Pin DIP (P20)



ML2252 20-Pin PLCC (Q20) ADDRO START E 8 Ö DB3 [ 18 ALE OE [ 17 DB7 CLK [ 16 DB6 Vcc [ 15 DB5 +VREF 14 DB4 DB2 -VREF TOP VIEW

ML2259 28-Pin DIP(P28W)





## PIN DESCRIPTION

| Pin N  | umber  |            |                                                                                                                                                                                                                                                      |
|--------|--------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ML2252 | ML2259 | Name       | Function                                                                                                                                                                                                                                             |
|        | 1      | CH3        | Analog input 3.                                                                                                                                                                                                                                      |
|        | 2      | CH4        | Analog input 4.                                                                                                                                                                                                                                      |
|        | 3      | CH5        | Analog input 5.                                                                                                                                                                                                                                      |
|        | 4      | CH6        | Analog input 6.                                                                                                                                                                                                                                      |
|        | 5      | CH7        | Analog input 7.                                                                                                                                                                                                                                      |
| 2      | 6      | START      | Start of conversion. Active high digital input pulse initiates conversion.                                                                                                                                                                           |
| 3      | 7      | EOC        | End of conversion. This output goes low after a START pulse occurs, stays low for the entire A/D conversion, and goes high after conversion is completed. Data on DB0-DB7 is valid on rising edge of EOC and stays valid until next EOC rising edge. |
| 4      | 8      | DB3        | Data output 3.                                                                                                                                                                                                                                       |
| 5      | 9      | OE         | Output enable input. When $OE = 0$ , $DB0-DB7$ are in high impedance state; $OE = 1$ , $DB0-DB7$ are active outputs.                                                                                                                                 |
| 6      | 10     | CLK        | Clock. Clock input provides timing for A/D converter, S/H, and digital interface.                                                                                                                                                                    |
| 7      | 11     | $V_{CC}$   | Positive supply. 5V ±10%.                                                                                                                                                                                                                            |
| 8      | 12     | $+V_{REF}$ | Positive reference voltage.                                                                                                                                                                                                                          |
| 9      | 13     | GND        | Ground. 0V, all analog and digital inputs or outputs are referenced to this point.                                                                                                                                                                   |
| 10     | 14     | DB1        | Data output 1.                                                                                                                                                                                                                                       |
| 11     | 15     | DB2        | Data output 2.                                                                                                                                                                                                                                       |
| 12     | 16     | $-V_{REF}$ | Negative reference voltage.                                                                                                                                                                                                                          |
| 13     | 17     | DB0        | Data output 0.                                                                                                                                                                                                                                       |
| 14     | 18     | DB4        | Data output 4.                                                                                                                                                                                                                                       |
| 15     | 19     | DB5        | Data output 5.                                                                                                                                                                                                                                       |
| 16     | 20     | DB6        | Data output 6.                                                                                                                                                                                                                                       |
| 17     | 21     | DB7        | Data output 7.                                                                                                                                                                                                                                       |
| 18     | 22     | ALE        | Address latch enable. Input to latch in the digital address (ADDR2-0) on the rising edge of the multiplexer.                                                                                                                                         |
|        | 23     | ADDR2      | Address input 2 to multiplexer. Digital input for selecting analog input.                                                                                                                                                                            |
|        | 24     | ADDR1      | Address input 1 to multiplexer. Digital input for selecting analog input.                                                                                                                                                                            |
| 19     | 25     | ADDR0      | Address input 0 to multiplexer. Digital input for selecting analog input.                                                                                                                                                                            |
| 20     | 26     | CH0        | Analog input 0.                                                                                                                                                                                                                                      |
| 1      | 27     | CH1        | Analog input 1.                                                                                                                                                                                                                                      |
|        | 28     | CH2        | Analog input 2.                                                                                                                                                                                                                                      |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage, VCC               | 6.5V                         |
|-----------------------------------|------------------------------|
| Logic Inputs                      | 0.3V to V <sub>CC</sub> 0.3V |
| Analog Inputs                     | 0.3V to V <sub>CC</sub> 0.3V |
| Input Current per Pin             | ±25mA                        |
| Storage Temperature               | 65°C to 150°C                |
| Lead Temperature (Soldering 10 se | ec.) 260°C                   |

| Thermal Resistance (θ <sub>IA</sub> ) |        |
|---------------------------------------|--------|
| 20-Pin PDIP                           | 67°C/W |
| 20-Pin PLCC                           | 78°C/W |
| 28 Pin PDIP                           | 48°C/W |
| 28-Pin PLCC                           |        |

## **OPERATING CONDITIONS**

| Supply Voltage, VCC |   | 4.5V to 6.3V  |
|---------------------|---|---------------|
| Temperature Range   | · | . 0°C to 70°C |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{CC}$  = + $V_{REF}$  = 5V ±10%, - $V_{REF}$  = GND,  $f_{CLK}$  = 1.46MHz,  $T_A$  = Operating temperature range (Note 1)

|                                                            |                                                                   | ML2252B, ML2259B  |       |                       | ML2252C, ML2259C  |       |                       |       |
|------------------------------------------------------------|-------------------------------------------------------------------|-------------------|-------|-----------------------|-------------------|-------|-----------------------|-------|
| PARAMETER                                                  | CONDITIONS                                                        | MIN               | TYP   | MAX                   | MIN               | TYP   | MAX                   | UNITS |
| Converter and Multiplexer                                  | Characteristics                                                   |                   |       |                       |                   |       |                       |       |
| Total Unadjusted Error                                     | $V_{REF} = V_{CC_r}$ (Note 2)                                     |                   |       | ±1/2                  |                   |       | ±1                    | LSB   |
| +V <sub>REF</sub> Voltage Range                            |                                                                   | -V <sub>REF</sub> |       | V <sub>CC</sub> + 0.1 | -V <sub>REF</sub> |       | V <sub>CC</sub> + 0.1 | V     |
| –V <sub>REF</sub> Voltage Range                            | ,                                                                 | GND - 0.1         |       | +V <sub>REF</sub>     | GND - 0.1         |       | +V <sub>REF</sub>     | V     |
| Reference Input Resistance                                 |                                                                   | 14                | 20    | 35                    | 14                | 20    | 28                    | kΩ    |
| Analog Input Range                                         | (Note 3)                                                          | GND - 0.1         |       | V <sub>CC</sub> + 0.1 | GND - 0.1         |       | V <sub>CC</sub> + 0.1 | V     |
| Power Supply Sensitivity                                   | DC, $V_{CC} = 5V \pm 10\%$                                        |                   | ±1/32 | ±1/4                  |                   | ±1/32 | ±1/4                  | LSB   |
|                                                            | 100mVp-p, 100kHz<br>Sine on V <sub>CC</sub> , V <sub>IN</sub> = 0 |                   | ±1/16 |                       |                   | ±1/16 |                       | LSB   |
| I <sub>OFF</sub> , Off Channel Leakage<br>Current (Note 9) | On Channel = V <sub>CC</sub> (Note 4)<br>Off Channel = 0V         | -1                |       |                       | <u>-1</u>         |       |                       | μА    |
|                                                            | On Channel = 0V, (Note 4)<br>Off Channel = V <sub>CC</sub>        |                   |       | 1                     |                   |       | 1                     | μА    |
| I <sub>ON</sub> , On Channel Leakage<br>Current (Note 9)   | On Channel = 0V, (Note 4)<br>Off Channel = V <sub>CC</sub>        | -1                | -     |                       | -1                |       |                       | μА    |
|                                                            | On Channel = V <sub>CC</sub> , (Note 4)<br>Off Channel = 0V       |                   | -     | 1                     |                   |       | 1                     | μА    |

| SYMBOL              | PARAMETER                  | CONDITIONS              | MIN | TYP | MAX | UNITS |
|---------------------|----------------------------|-------------------------|-----|-----|-----|-------|
| Digital and         | DC                         |                         |     |     |     |       |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage  |                         | 2.0 |     |     | V     |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage  |                         |     |     | 0.8 | V     |
| I <sub>IN(1)</sub>  | Logical "1" Input Current  | $V_{IN} = V_{CC}$       |     |     | 1   | μА    |
| I <sub>IN(0)</sub>  | Logical "0" Input Current  | V <sub>IN</sub> = 0V    | -1  | -   |     | μА    |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage | I <sub>OUT</sub> = -2mA | 4.0 |     |     | V     |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage | I <sub>OUT</sub> = 2mA  |     |     | 0.4 | V     |
| lout                | Three-State Output Current | V <sub>OUT</sub> = 0V   | -1  |     |     | μА    |
|                     |                            | $V_{OUT} = V_{CC}$      |     |     | 1   | μА    |
| Icc                 | Supply Current             |                         |     | 1.5 | 3   | mA    |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL                    | PARAMETER                                                                                                                                                                   | CONDITIONS                                                                                                                                                                                                                                                                          | MIN | TYP | MAX         | UNITS              |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------------|--------------------|
| AC and Dyr                | namic Performance Characteristic                                                                                                                                            | s (Note 5)                                                                                                                                                                                                                                                                          |     |     |             |                    |
| t <sub>ACQ</sub>          | Sample and Hold Acquisition                                                                                                                                                 |                                                                                                                                                                                                                                                                                     |     | 1/2 |             | 1/f <sub>CLK</sub> |
| f <sub>CLK</sub>          | Clock Frequency                                                                                                                                                             |                                                                                                                                                                                                                                                                                     | 10  |     | 1460        | kHz                |
| t <sub>C</sub>            | Conversion Time                                                                                                                                                             |                                                                                                                                                                                                                                                                                     |     | 8.5 | 8.5 + 250ns | 1/f <sub>CLK</sub> |
| SNR Signal to Noise Ratio |                                                                                                                                                                             | $V_{IN} = 51 \text{kHz}$ , 5V sine.<br>$f_{CLK} = 1.46 \text{MHz}$<br>$(f_{SAMPLING} \cong 150 \text{kHz})$ . Noise is sum of all nonfundamental components up to 1/2 of $f_{SAMPLING}$                                                                                             |     | 47  |             | dB                 |
| THD                       | Total Harmonic Distortion $V_{IN} = 51kHz, 5V \text{ sine.}$ $f_{CLK} = 1.46MHz$ $(f_{SAMPLING} \cong 150kHz).$ $THD is sum 2, 3, 4, 5 harmonics$ $relative to fundamental$ |                                                                                                                                                                                                                                                                                     |     | -60 |             | dB                 |
| IMD                       | Intermodulation Distortion                                                                                                                                                  | $V_{IN} = f_A + f_B$ , $f_A = 49$ kHz, 2.5V sine.<br>$f_B = 47.8$ kHz, 2.5V sine,<br>$f_{CLK} = 1.46$ MHz<br>$(f_{SAMPLING} \cong 150$ kHz). IMD is $(f_A + f_B)$ ,<br>$(f_A - f_B)$ , $(2f_A + f_B)$ , $(2f_A - f_B)$ , $(f_A + 2f_B)$ ,<br>$(f_A - 2f_B)$ relative to fundamental |     | -60 |             | dB                 |
| FR                        | Frequency Response                                                                                                                                                          | V <sub>IN</sub> = 0 to 50kHz. 5V sine relative to 1kHz                                                                                                                                                                                                                              |     | 0.1 |             | dB                 |
| t <sub>DC</sub>           | Clock Duty Cycle                                                                                                                                                            | (Note 6)                                                                                                                                                                                                                                                                            | 40  |     | 60          | %                  |
| t <sub>EOC</sub>          | End of Conversion Delay                                                                                                                                                     |                                                                                                                                                                                                                                                                                     |     | 1/2 | 1/2 + 250ns | 1/f <sub>CLK</sub> |
| t <sub>WS</sub>           | Start Pulse Width                                                                                                                                                           |                                                                                                                                                                                                                                                                                     | 50  |     |             | ns                 |
| t <sub>SS</sub>           | Start Pulse Setup Time                                                                                                                                                      | Synchronous only, (Note 7)                                                                                                                                                                                                                                                          | 40  |     |             | ns                 |
| t <sub>WALE</sub>         | Address Latch Enable<br>Pulse Width                                                                                                                                         |                                                                                                                                                                                                                                                                                     | 50  |     |             | ns                 |
| ts                        | Address Setup                                                                                                                                                               |                                                                                                                                                                                                                                                                                     | 0   |     |             | ns                 |
| t <sub>H</sub>            | Address Hold                                                                                                                                                                |                                                                                                                                                                                                                                                                                     | 50  |     |             | ns                 |
| t <sub>H1, H0</sub>       | Output Enable for DB0-DB7                                                                                                                                                   | Figure 1, C <sub>L</sub> = 50pF                                                                                                                                                                                                                                                     |     |     | 100         | ns                 |
|                           |                                                                                                                                                                             | Figure 1, C <sub>L</sub> = 10pF                                                                                                                                                                                                                                                     |     |     | 50          | ns                 |
| t <sub>1H, 0H</sub>       | Output Disable for DB0-DB7                                                                                                                                                  | Figure 1, C <sub>L</sub> = 50pF                                                                                                                                                                                                                                                     |     |     | 100         | ns                 |
|                           |                                                                                                                                                                             | Figure 1, C <sub>L</sub> = 10pF                                                                                                                                                                                                                                                     |     |     | 50          | ns                 |
| C <sub>IN</sub>           | Capacitance of Logic Input                                                                                                                                                  |                                                                                                                                                                                                                                                                                     |     | 5   |             | pF                 |
| C <sub>OUT</sub>          | Capacitance of Logic Outputs                                                                                                                                                |                                                                                                                                                                                                                                                                                     |     | 10  |             | pF                 |

- Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.
- Note 2: Total unadjusted error includes offset, full scale, linearity, multiplexer and sample and hold errors.
- Note 3: For  $-V_{REF} \ge V_{IN}$  (+) the digital output code will be 0000 0000. Two on-chip diodes are tied to each analog input which will forward conduct for analog input voltages one diode drop below ground or one diode drop greater than the  $V_{CC}$  supply. Be careful, during testing at low  $V_{CC}$  levels (4.5V), as high level analog inputs (5V) can cause this input diode to conduct especially at elevated temperatures, and cause errors for analog inputs near full scale. The spec allow 100mV forward bias of either diode. This means that as long as the analog  $V_{IN}$  or  $V_{REF}$  does not exceed the supply voltage by more than 100mV, the output code will be correct. To achieve an absolute  $0V_{DC}$  to  $5V_{DC}$  input voltage range will therefore require a minimum supply voltage of 4.900V $_{DC}$  over temperature variations, initial tolerance and loading.
- Note 4: Leakage current is measured with the clock not switching.
- Note 5: C<sub>L</sub> = 50pF, timing measured at 50% point.
- Note 6: A 40% to 60% clock duty cycle range insures proper operation at all clock frequencies. In the case that an available clock has a duty cycle outside of these limits, the minimum time the clock is high or the minimum time the clock is low must be at least 40ns. The maximum time the clock can be high or low is 60µs.
- Note 7: The conversion start setup time requirement only needs to be satisfied if a conversion must be synchronized to a given clock rising edge. If the setup time is not met, start conversion will have an uncertainty of one clock pulse.



Figure 1. High Impedance Test Circuits and Waveforms

## **TYPICAL PERFORMANCE CURVES**



Figure 2. Linearity Error vs f<sub>CLK</sub>

## TYPICAL PERFORMANCE CURVES (Continued)



Figure 3. Linearity Error vs V<sub>REF</sub> Voltage



Figure 4. Unadjusted Offset Error vs V<sub>REF</sub> Voltage

## 1.0 FUNCTIONAL DESCRIPTION

## 1.1 MULTIPLEXER ADDRESSING

The ML2252 and ML2259 contain a single ended analog multiplexer. A particular input channel is selected by using the address decoder. The relationship between the address inputs, ADDR0–ADDR2, and the analog input selected is shown in Table 1. The address inputs are latched into the decoder on the rising edge of the address latch signal ALE.

#### ML2252

| SELECTED<br>ANALOG CHANNEL | ADDRESS<br>INPUT |
|----------------------------|------------------|
| CH0                        | 0                |
| CH1                        | 1                |

## ML2259

| SELECTED       | ΑE    | DDRESS INP | UT    |
|----------------|-------|------------|-------|
| ANALOG CHANNEL | ADDR2 | ADDR1      | ADDR0 |
| CH0            | 0     | 0          | 0     |
| CH1            | 0     | 0          | 1     |
| CH2            | 0     | 1          | 0     |
| CH3            | 0     | 1          | 1     |
| CH4            | .1    | 0          | 0     |
| CH5            | 1     | 0          | 1     |
| CH6            | 1     | 1          | 0     |
| CH7            | 1     | 1.         | 1     |

Table 1. Multiplexer Address Decoding

#### 1.2 A/D CONVERTER

The A/D converter uses successive approximation to perform the conversion. The converter is composed of the successive approximation register, the DAC and the comparator.

The DAC generates the precise levels that determine the linearity and accuracy of the conversion. The DAC is composed of a capacitor upper array and a resistor lower array. The capacitor upper array generates the 4 MSB decision levels while the series resistor lower array generates the 4 LSB decision levels. A switch decoder tree is used to decode the proper level from both arrays.

The capacitor/resistor array offers fast conversion, superior linearity and accuracy since matching is only required between  $2^4 = 16$  elements (as opposed to  $2^8 = 256$  elements in conventional designs). And since the levels are based on the ratio of capacitors to capacitors and resistors to resistors, the accuracy and long term stability of the converter is improved. This also guarantees monotonicity and no missing codes, as well as eliminating any linearity temperature or power supply dependence.

The successive approximation register is a digital block used to store the bit decisions from the conversion.

The comparator design is unique in that it is fully differential and auto zeroed. The fully differential architecture provides excellent noise immunity, excellent power supply rejection, and wide common mode range. The comparator is auto zeroed at the start of each conversion in order to remove any DC offset and full scale gain error, thus improving accuracy and linearity.

Another advantage of the capacitor array approach used in the ML2252 and ML2259 is the inherent sample-and-hold function. This true S/H allows an accurate conversion to be done on the input even if the analog signal is not stable. Linearity and accuracy are maintained for analog signals up to 1/2 the sampling frequency. As a result, input signals up to 50kHz can be converted without degradation in linearity or accuracy.

The sequence of events during a conversion is shown in figure 5. The rising edge of a START pulse resets the internal registers and initiates a conversion on the next rising edge of CLK providing that (tss) start pulse setup time is satisfied. If this setup time is not met, start conversion will have an uncertainty of one clock pulse. The input is then sampled for the next half CLK period until EOC goes low. EOC goes low on the falling edge of the next CLK pulse indicating that the conversion is now beginning. The actual conversion now takes place for the next eight CLK pulses, one bit for each CLK pulse. After the conversion is done, the data is updated on DB0-DB7 and EOC goes high on the rising edge of the 9th CLK pulse, indicating that the conversion has been completed and data is valid on DB0-DB7. The data will stay valid on DB0-DB7 until the next conversion updates the data word on the next rising edge of EOC.

A conversion can be interrupted and restarted at any time by a new START pulse.

## 1.3 ANALOG INPUTS AND SAMPLE/HOLD

The ML2252 and ML2259 have a true sample-and-hold circuit which samples both the selected input and ground simultaneously. These analog to digital converters can reject AC common mode signals from DC–50kHz as well as maintain linearity for signals from DC–50kHz.

The plot in Figure 6 shows a 2048 point FFT of the ML2259 converting a 50kHz, 0 to 5V, low distortion sine wave input. The ML2252 and ML2259 sample and digitize, at their specified accuracy, dynamic input signals with frequency components up to the Nyquist frequency (one-half the sampling rate). The output spectra yields precise measurements of input signal level, harmonic components, and signal to noise ratio up to the 8-bit level. The near ideal signal to noise ratio is maintained independent of increasing analog input frequencies to 50kHz.

The signal at the analog input is sampled during the interval when the sampling switch is open prior to conversion start. The sampling window (S/H acquisition time) is one half CLK period long and occurs one half CLK period after START goes low. When the sampling switch closes at the start of the S/H acquisition time, 8pF of capacitance is thrown onto the analog input. One half CLK period later, the sampling switch opens, the signal present at analog input is stored and conversion starts. Since any error on the analog input at the end of the S/H acquisition time will cause additional conversion error, care should be taken to insure adequate settling and charging time from the source. If more charging or settling time is needed to reduce these analog input errors, a longer CLK period can be used.

Each analog input has dual diodes to the supply rails, and a minimum of ±25mA (±100mA typically) can be injected into each analog input without causing latchup.



Figure 5. Timing Diagram



## 7

#### 1.4 REFERENCE

The voltage applied to the  $+V_{REF}$  and  $-V_{REF}$  inputs defines the voltage span of the analog input (the difference between  $V_{INMAX}$  and  $V_{INMIN}$ ) over which the 256 possible output codes apply. The devices can be used in either ratiometric applications or in systems requiring absolute accuracy. The reference pins must be connected to a voltage source capable of driving the reference input resistance, typically 20k.

In a ratiometric system, the analog input voltage is proportional to the voltage used for the A/D reference. This voltage is typically the system power supply, so the +V\_REF pin can be tied to V\_CC and -V\_REF tied to GND. This technique relaxes the stability requirements of the system reference as the analog input and A/D reference move together maintaining the same output code for a given input condition.

For absolute accuracy, where the analog input varies between specific voltage limits, the reference pins can be biased with a time and temperature stable voltage source.

 $+V_{REF}$  and  $-V_{REF}$  can be at any voltage between  $V_{CC}$  and GND. In addition, the difference between  $+V_{REF}$  and  $-V_{REF}$  can be set to small values for conversions over smaller voltage ranges. Particular care must be taken with regard to noise pickup, circuit layout ond system error voltage sources when operating with a reduced span due to the increased sensitivity converter.

#### 1.5 POWER SUPPLY AND REFERENCE DECOUPLING

A 10 $\mu$ F electrolytic capacitor is recommended to bypass  $V_{CC}$  to GND, using as short a lead length as possible. In addition, with clock frequencies above 1MHz, a 0.1 $\mu$ F ceramic disc capacitor should be used to bypass  $V_{CC}$  to GND.

If REF+ and REF- inputs are driven by long lines, they should be bypassed by  $0.1\mu$ F ceramic disc capacitors at the reference input pins (pins 12, 16).

## 1.6 DYNAMIC PERFORMANCE

## Signal-to-Noise Ratio

Signal-to-noise ratio (SNR) is the measured signal to noise at the output of the converter. The signal is the rms magnitude of the fundamental. Noise is the rms sum of all the nonfundamental signals up to half the sampling frequency. SNR is dependent on the number of quantization levels used in the digitization process; the more levels, the smaller the quantization noise. The theoretical SNR for a sine wave is given by

$$SNR = (6.02N + 1.76)dB$$

where N is the number of bits. Thus for ideal 8-bit converter, SNR = 49.92dB.

#### **Harmonic Distortion**

Harmonic distortion is the ratio of the rms sum of harmonics to the fundamental. Total harmonic distortion (THD) of the ML2252 and ML2259 are defined as

$$20\log\frac{({V_2}^2+{V_3}^2+{V_4}^2+{V_5}^2)^{1/2}}{V_1}$$

where  $V_1$  is the rms amplitude of the fundamental and  $V_2$ ,  $V_3$ ,  $V_4$ ,  $V_5$  are the rms amplitudes of the individual harmonics.



Figure 6. Output Spectrum

#### Intermodulation Distortion

With inputs consisting of sine waves at two frequencies,  $f_A$  and  $f_B$ , any active device with nonlinearities will create distortion products, of order (m+n), at sum and difference frequencies of  $mf_A+nf_B$ , where m,n=0,1,2,3,.... Intermodulation terms are those for which m or n is not equal to zero. The (IMD) intermodulation distortion specification includes the second order terms  $(f_A+f_B)$  and  $(f_A-f_B)$  and the third order terms  $(2f_A+f_B)$ ,  $(2f_A-f_B)$ ,  $(f_A+2f_B)$  and  $(f_A-2f_B)$  only.

## 1.7 DIGITAL INTERFACE

The analog inputs are selected by the digital addresses, ADDR0–ADDR2, and latched on the rising edge of ALE. This is described in the Multiplexer Addressing section.

A conversion is initiated by the rising edge of a START pulse. As long as this pulse is high, the internal logic is reset.

The sampling interval starts with the following CLK rising edge after a START falling edge and ends on the falling edge of CLK. The conversion starts and EOC goes low. The sampling clock is at least one half CLK period wide. Each bit conversion in the successive approximation process takes 1 CLK period. On the rising edge of the ninth CLK pulse, the digital output of the conversion is updated on the outputs DBO–DB7 and EOC goes high indicating the conversion is done and data on DBO–DB7 is valid.

One feature of the ML2252 and ML2259 is that the data is double buffered. This means that the outputs DB0–DB7 will stay valid until updated at the end of the next conversion and will not become invalid when the next conversion starts. This facilitates interfacing with external logic of  $\mu P.$ 

The signal OE drives the data bus, DB0–DB7, into the high impedance state when held low. This allows the ML2252 and ML2259 to be tied directly to a  $\mu P$  system bus without any latches or buffers.

## 1.7.1 Restart During Conversion

If the A/D is restarted (start goes low and returns high) during a convesion, the converter is reset and a new conversion is started. The output data latch is not updated if the conversion in process is not allowed to be completed. EOC will remain low and the output data latch is not updated.

#### 1.7.2 Continuous Conversions

In the free-running, continuous conversion mode, the start input is tied to the (figure 7) EOC output. An initialization pulse, following power-up, of mementarily forcing a logic high level is required to guarantee operation.



Figure 7. Continuous Conversion Mode

## 2.0 TYPICAL APPLICATIONS



Figure 8. Protecting the Input



Figure 9. Operating with Ratiometric Transducers 15% of  $V_{CC} \le V_{XDR} \le 85\%$  of  $V_{CC}$ 

## **ORDERING INFORMATION**

| TOTAL PART NUMBER UNADJUSTED ERRO                |                    | TEMPERATURE<br>RANGE                                     | PACKAGE                                                                        |
|--------------------------------------------------|--------------------|----------------------------------------------------------|--------------------------------------------------------------------------------|
| Two Analog Inputs, 2                             | O-Pin Package      |                                                          |                                                                                |
| ML2252BCP<br>ML2252BCQ<br>ML2252CCP<br>ML2252CCQ | ±1/2 LSB<br>±1 LSB | 0°C to 70°C<br>0°C to 70°C<br>0°C to 70°C<br>0°C to 70°C | Molded DIP (P20)<br>Molded PLCC (Q20)<br>Molded DIP (P20)<br>Molded PLCC (Q20) |
| Eight Analog Inputs,                             | 28-Pin Package     |                                                          |                                                                                |
| ML2259BCP<br>ML2259BCQ<br>ML2259CCP              | ±1/2 LSB           | 0°C to 70°C<br>0°C to 70°C<br>0°C to 70°C                | Molded DIP (Q28)<br>Molded PLCC (Q28)<br>Molded DIP (P28W)                     |
| ML2259CCP<br>ML2259CCQ                           | ±1 LSB             | 0°C to 70°C                                              | Molded PLCC (Q28)                                                              |



# **μP Compatible 8-Bit A/D Converter** with 8-Channel Multiplexer

## **GENERAL DESCRIPTION**

The ML2258 combines an 8-bit A/D converter, 8-channel analog multiplexer, and a microprocessor compatible 8-bit parallel interface and control logic in a single monolithic device.

Easy interface to microprocessors is provided by the latched and decoded multiplexer address inputs and latched three-state outputs.

The device is suitable for a wide range of applications from process and machine control to consumer, automotive, and telecommunication applications.

The ML2258 is an enhanced, pin-compatible, second source for the industry standard ADC0808/ADC0809. The ML2258 enhancements are faster conversion time, true sample and hold function, superior power supply rejection, wider reference range, and a double buffered data bus as well as faster digital timing. All parameters are guaranteed over temperature with a power supply voltage of 5V ±10%.

## **FEATURES**

■ Conversion time

6.6us

Total unadjusted error

±1/2LSB or ±1LSB

■ No missing codes

■ Sample and hold

390ns acquisition

- Capable of digitizing a 5V, 50kHz sine wave
- 8-input multiplexer
- 0V to 5V analog input range with single 5V power supply
- Operates ratiometrically or with up to 5V voltage reference
- No zero-or full-scale adjust required

Analog input protection

25mA per input min

■ Low power dissipation

3mA max

- TTL and CMOS compatible digital inputs and outputs
- Standard 28-pin DIP or surface mount PCC
- Superior pin compatible replacement for ADC0808 and ADC0809

## **BLOCK DIAGRAM**



## **PIN CONFIGURATION**

ML2258 28-Pin DIP (P28) IN3 ☐ IN2 ☐ IN1 IN4 IN5 26 NO 25 ADDR0 IN6 IN7 24 ADDR1 START [ 23 ADDR2 ALE EOC [ DB3 DB7 DB6 OE 🗌 CLK 🔲 10 DB5 Vcc 🗆 11 DB4 +VREF | 12 DBO GND [ -VREF DB1 14 15 DB2 **TOP VIEW** 



| D | 1   | ID | FC  | CD  | IPT  | IO | N |
|---|-----|----|-----|-----|------|----|---|
| r | 117 |    | ,,, | v.r | 16 1 |    |   |

| PIN# | NAME              | FUNCTION                                                                          | PIN# | NAME       | FUNCTION                                                                     |
|------|-------------------|-----------------------------------------------------------------------------------|------|------------|------------------------------------------------------------------------------|
| 1    | IN3               | Analog input 3.                                                                   | 13   | GND        | Ground. 0V, all analog and digital                                           |
| 2    | IN4               | Analog input 4.                                                                   |      |            | inputs or outputs are reference to this point.                               |
| 3    | IN5               | Analog input 5.                                                                   | 14   | DB1        | Data output 1.                                                               |
| 4    | IN6               | Analog input 6.                                                                   | 15   | DB2        | Data output 2.                                                               |
| 5    | IN7               | Analog input 7.                                                                   | 16   | $-V_{REF}$ | Negative reference voltage.                                                  |
| 6    | START             | Start of conversion. Active high digital input pulse initiates conversion.        | 17   | DB0        | Data output 0.                                                               |
| 7    | EOC               | End of conversion. This output goes                                               | 18   | DB4        | Data output 4.                                                               |
| •    | 200               | low after a START pulse occurs, stays                                             | 19   | DB5        | Data output 5.                                                               |
|      |                   | low for the entire A/D conversion, and goes high after conversion is              | 20   | DB6        | Data output 6.                                                               |
|      |                   | completed. Data on DB0-DB7 is valid                                               | 21   | DB7        | Data output 7.                                                               |
|      |                   | on rising edge of EOC and stays valid until next EOC rising edge.                 | 22   | ALE        | Address latch enable. Input to latch in the digital address (ADDR2-0) on the |
| 8    | DB3               | Data output 3.                                                                    |      |            | rising edge of the multiplexer.                                              |
| 9    | OE                | Output enable input. When OE = 0,<br>DB0-DB7 are in high impedance                | 23   | ADDR0      | Address input 0 to multiplexer. Digita input for selecting analog input.     |
|      |                   | state; OE = 1, DB0–DB7 are active outputs.                                        | 24   | ADDR1      | Address input 1 to multiplexer. Digita input for selecting analog input.     |
| 10   | CLK               | Clock. Clock input provides timing for A/D converter, S/H, and digital interface. | 25   | ADDR2      | Address input 2 to multiplexer. Digita input for selecting analog input.     |
| 11   | $V_{CC}$          | Positive supply. $5V \pm 10\%$ .                                                  | 26   | IN0        | Analog input 0.                                                              |
| 12   | +V <sub>REF</sub> | Positive reference voltage.                                                       | 27   | IN1        | Analog input 1.                                                              |
|      | KEI               |                                                                                   | 28   | IN2        | Analog input 2.                                                              |

## **ABSOLUTE MAXIMUM RATINGS**

(Note 1)

| Supply Voltage, V <sub>CC</sub>            |
|--------------------------------------------|
| Voltage                                    |
| Logic Inputs–0.3V to V <sub>CC</sub> +0.3V |
| Analog Inputs0.3V to V <sub>CC</sub> +0.3V |
| Input Current per Pin (Note 2) ±25mA       |
| Storage Temperature65°C to +150°C          |
| Package Dissipation                        |
| at $T_A = 25$ °C (Board Mount)             |
| Lead Temperature (Soldering 10 sec.)       |
| Dual-In-Line Package (Plastic)             |

| Molded Chip Carrier Package |       |
|-----------------------------|-------|
| Vapor Phase (60 sec.)       | 215°C |
| Infrared (15 sec.)          | 220°C |

## **OPERATING CONDITIONS**

| Supply Voltage, V <sub>CC</sub> | 4.5V <sub>DC</sub> to 6.3V <sub>DC</sub> |
|---------------------------------|------------------------------------------|
|                                 | $\dots T_{MIN} \le T_A \le T_{MAX}$      |
| ML2258BIP, ML2258BIQ,           | ML2258CIP,                               |
| ML2258CIQ                       | 40°C to +85°C                            |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = +V_{REF} = 5V \pm 10\%$ ,  $-V_{REF} = GND$  and  $f_{CLK} = 10.24MHz$ 

|                                                            | NOTES | CONDITIONS                                          | ML2258B           |                 |                       | ML2258C           |                 |                       |       |
|------------------------------------------------------------|-------|-----------------------------------------------------|-------------------|-----------------|-----------------------|-------------------|-----------------|-----------------------|-------|
| PARAMETER                                                  |       |                                                     | MIN               | TYP<br>(NOTE 4) | MAX                   | MIN               | TYP<br>(NOTE 4) | MAX                   | UNITS |
| Converter and Multiplexer                                  |       |                                                     |                   |                 |                       |                   |                 |                       |       |
| Total Unadjusted Error                                     | 5, 7  | $V_{REF} = V_{CC}$                                  |                   |                 | ±1/2                  |                   |                 | ±1                    | LSB   |
| +V <sub>REF</sub> Voltage Range                            | 6     |                                                     | -V <sub>REF</sub> |                 | V <sub>CC</sub> + 0.1 | -V <sub>REF</sub> |                 | V <sub>CC</sub> + 0.1 | V     |
| -V <sub>REF</sub> Voltage Range                            | 6     |                                                     | GND - 0.1         |                 | +V <sub>REF</sub>     | GND - 0.1         |                 | +V <sub>REF</sub>     | V     |
| Reference Input Resistance                                 | 5     |                                                     | 14                | 20              | 28                    | 14                | 20              | 28                    | kΩ    |
| Analog Input Range                                         | 5, 8  |                                                     | GND - 0.1         |                 | V <sub>CC</sub> + 0.1 | GND - 0.1         |                 | V <sub>CC</sub> + 0.1 | V     |
| Power Supply Sensitivity                                   | 6     | DC, $V_{CC} = 5V \pm 10\%$                          |                   | ±1/32           | ±1/4                  |                   | ±1/32           | ±1/4                  | LSB   |
|                                                            |       | 100mVp-p, 100kHz<br>sine on $V_{CC}$ , $V_{IN} = 0$ |                   | ±1/16           |                       |                   | ±1/16           |                       | LSB   |
| I <sub>OFF</sub> , Off Channel Leakage<br>Current (Note 9) | 5, 9  | On Channel = V <sub>CC</sub><br>Off Channel = 0V    | -1                | -               |                       | -1                |                 |                       | μА    |
|                                                            |       | On Channel = 0V<br>Off Channel = V <sub>CC</sub>    |                   |                 | 1                     |                   |                 | 1                     | μА    |
| I <sub>ON</sub> , On Channel Leakage<br>Current (Note 9)   | 5, 9  | On Channel = 0V<br>Off Channel = V <sub>CC</sub>    | -1                |                 |                       | -1                |                 |                       | μА    |
|                                                            |       | On Channel = V <sub>CC</sub><br>Off Channel = 0V    |                   |                 | 1                     |                   |                 | 1                     | μА    |
| Digital and DC                                             |       |                                                     |                   | L               |                       | <u> </u>          |                 |                       |       |
| V <sub>IN(1)</sub> , Logical "1" Input<br>Voltage          | 5     |                                                     | 2.0               |                 |                       | 2.0               |                 |                       | V     |
| V <sub>IN(0)</sub> , Logical "0" Input<br>Voltage          | 5     |                                                     |                   |                 | 0.8                   |                   |                 | 0.8                   | V     |
| I <sub>IN(1)</sub> , Logical "1" Input<br>Current          | 5     | $V_{IN} = V_{CC}$                                   |                   |                 | 1                     |                   |                 | 1                     | μА    |
| I <sub>IN(0)</sub> , Logical "0" Input<br>Current          | 5     | V <sub>IN</sub> = 0V                                | -1                |                 |                       | -1                |                 |                       | μА    |
| V <sub>OUT(1)</sub> , Logical "1"<br>Output Voltage        | 5     | I <sub>OUT</sub> = -2mA                             | 4.0               |                 |                       | 4.0               |                 |                       | V     |
| V <sub>OUT(0)</sub> , Logical "0"<br>Output Voltage        | 5     | I <sub>OUT</sub> = 2mA                              |                   |                 | 0.4                   |                   |                 | 0.4                   | V     |
| I <sub>OUT</sub> , Three-State Output                      | 5     | V <sub>OUT</sub> = 0V                               | -1                |                 |                       | -1                |                 |                       | μА    |
| Current                                                    |       | V <sub>OUT</sub> = V <sub>CC</sub>                  |                   |                 | 1                     |                   |                 | 1                     | μΑ    |
| I <sub>CC</sub> , Supply Current                           | 5     |                                                     |                   | 1.5             | 3                     |                   | 1.5             | - 3                   | mA    |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL              | PARAMETER                          | NOTES      | CONDITIONS                                                                                                                                                                                                                                                                                     | MIN | TYP<br>(NOTE 4) | MAX        | UNITS              |
|---------------------|------------------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------|------------|--------------------|
| AC and D            | Dynamic Performance Characteristic | s (Note 10 | ))                                                                                                                                                                                                                                                                                             |     |                 |            |                    |
| t <sub>ACQ</sub>    | Sample and Hold Acquisition        |            |                                                                                                                                                                                                                                                                                                |     | 4               |            | 1/f <sub>CLK</sub> |
| f <sub>CLK</sub>    | Clock Frequency                    | 5          |                                                                                                                                                                                                                                                                                                | 100 |                 | 10240      | kHz                |
| t <sub>C</sub>      | Conversion Time                    | 5          |                                                                                                                                                                                                                                                                                                |     | 67              | 67 + 250ns | 1/f <sub>CLK</sub> |
| SNR                 | Signal to Noise Ratio              |            | $V_{IN} = 51 kHz$ , 5V sine.<br>$f_{CLK} = 10.24 MHz$<br>$(f_{SAMPLING} \cong 150 kHz)$ . Noise is sum<br>of all nonfundamental components<br>up to 1/2 of $f_{SAMPLING}$                                                                                                                      |     | 47              |            | dB                 |
| THD                 | Total Harmonic Distortion          |            | $V_{IN} = 51 kHz$ , 5V sine.<br>$f_{CLK} = 10.24 MHz$<br>( $f_{SAMPLING} \cong 150 kHz$ ). THD is sum<br>of 2, 3, 4, 5 harmonics relative to<br>fundamental                                                                                                                                    |     | -60             |            | dB                 |
| IMD                 | Intermodulation Distortion         |            | $V_{IN} = f_A + f_B$ . $f_A = 49kHz$ , 2.5V sine. $f_B = 47.8kHz$ , 2.5V sine, $f_{CLK} = 10.24kHz$ ( $f_{SAMPLING} \cong 150kHz$ ). $f_{A} = f_{B}$ ), $f_{A} = f_{B}$ ), $f_{A} = f_{B}$ ), $f_{A} = f_{B}$ , $f_{A} = f_{B}$ ), $f_{A} = f_{B}$ , $f_{A} = f_{B}$ ) relative to fundamental |     | -60             |            | dB                 |
| FR                  | Frequency Response                 |            | $V_{IN} = 0$ to 50kHz. 5V sine relative to 1kHz                                                                                                                                                                                                                                                |     | 0.1             |            | dB                 |
| t <sub>DC</sub>     | Clock Duty Cycle                   | 6, 11      |                                                                                                                                                                                                                                                                                                | 40  |                 | 60         | %                  |
| t <sub>EOC</sub>    | End of Conversion Delay            | 5          |                                                                                                                                                                                                                                                                                                |     | 8               | 8 + 250ns  | 1/f <sub>CLK</sub> |
| t <sub>WS</sub>     | Start Pulse Width                  | 5          |                                                                                                                                                                                                                                                                                                | 50  |                 |            | ns                 |
| t <sub>SS</sub>     | Start Pulse Setup Time             | 6, 12      | Synchronous only                                                                                                                                                                                                                                                                               | 40  |                 |            | ns                 |
| t <sub>WALE</sub>   | Address Latch Enable Pulse Width   | 5          |                                                                                                                                                                                                                                                                                                | 50  |                 |            | ns                 |
| t <sub>S</sub>      | Address Setup                      | 5          |                                                                                                                                                                                                                                                                                                | 0   |                 |            | ns                 |
| t <sub>H</sub>      | Address Hold                       | 5          |                                                                                                                                                                                                                                                                                                | 50  |                 |            | ns                 |
| t <sub>H1, H0</sub> | Output Enable for DB0-DB7          | 6          | Figure 1, C <sub>L</sub> = 50pF                                                                                                                                                                                                                                                                |     |                 | 100        | ns                 |
|                     |                                    | 6          | Figure 1, C <sub>L</sub> = 10pF                                                                                                                                                                                                                                                                |     |                 | 50         | ns                 |
| t <sub>1H, 0H</sub> | Output Disable for DB0–DB7         | 6          | Figure 1, C <sub>L</sub> = 50pF                                                                                                                                                                                                                                                                |     |                 | 200        | ns                 |
|                     |                                    | 6          | Figure 1, C <sub>L</sub> = 10pF                                                                                                                                                                                                                                                                |     |                 | 100        | ns                 |
| C <sub>IN</sub>     | Capacitance of Logic Input         |            |                                                                                                                                                                                                                                                                                                |     | 5               |            | pF                 |
| C <sub>OUT</sub>    | Capacitance of Logic Outputs       |            | ·                                                                                                                                                                                                                                                                                              |     | 10              |            | pF                 |

- Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with
- Note 2: When the input voltage (V<sub>IN</sub>) at any pin exceeds the power supply rails (V<sub>IN</sub> < V- or V<sub>IN</sub> > V+) the absolute value of current at that pin should be limited to 25mA or less.
- -40°C to +85°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-Note 3: case test conditions.
- Note 4: Typicals are parametric norm at 25°C.
- Parameter guaranteed and 100% production tested. Note 5:
- Note 6: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation. Note 7: Total unadjusted error includes offset, full scale, linearity, multiplexer and sample and hold errors.
- For –V<sub>REF</sub> ≥ V<sub>IN</sub> (+) the digital output code will be 0000 0000. Two on-chip diodes are tied to each analog input which will forward conduct for analog input voltages one diode drop below ground or one diode drop greater than the  $V_{CC}$  supply. Be careful, during testing at low  $V_{CC}$  levels (4.5V), as high level analog inputs (5V) can cause this input diode to conduct — especially at elevated temperatures, and cause errors for analog inputs near full scale. The spec allow 100mV forward bias of either diode. This means that as long as the analog V<sub>IN</sub> or V<sub>REF</sub> does not exceed the supply voltage by more than 100mV, the output code will be correct. To achieve an absolute 0VDC to 5VDC input voltage range will therefore require a minimum supply voltage of 4.900VDC over temperature variations, initial tolerance and loading.
- Note 9: Leakage current is measured with the clock not switching.
- Note 10: C<sub>L</sub> = 50pF, timing measured at 50% point.
- Note 11: A 40% to 60% clock duty cycle range insures proper operation at all clock frequencies. In the case that an available clock has a duty cycle outside of these limits, the minimum time the clock is high or the minimum time the clock is low must be at least 40ns. The maximum time the clock can be high or low is 60µs.
- Note 12: The conversion start setup time requirement only needs to be satisfied if a conversion must be synchronized to a given clock rising edge. If the setup time is not met, start conversion will have an uncertainty of one clock pulse.



Figure 1. High Impedance Test Circuits and Waveforms

## **TYPICAL PERFORMANCE CURVES**



Figure 2. Linearity Error vs f<sub>CLK</sub>

## TYPICAL PERFORMANCE CURVES (Continued)



Figure 3. Linearity Error vs V<sub>REF</sub> Voltage



Figure 4. Unadjusted Offset Error vs V<sub>REF</sub> Voltage

### 1.0 FUNCTIONAL DESCRIPTION

### 1.1 MULTIPLEXER ADDRESSING

The ML2258 contains an 8-channel single ended analog multiplexer. A particular input channel is selected by using the address decoder. The relationship between the address inputs, ADDR0-ADDR2, and the analog input selected is shown in Table 1. The address inputs are latched into the decoder on the rising edge of the address latch signal ALE.

| SELECTED       | ADDRESS INPUT |       |       |  |  |  |
|----------------|---------------|-------|-------|--|--|--|
| ANALOG CHANNEL | ADDR2         | ADDR1 | ADDR0 |  |  |  |
| IN0            | 0             | 0     | 0     |  |  |  |
| IN1            | 0             | 0     | 1     |  |  |  |
| IN2            | 0             | 1     | 0     |  |  |  |
| IN3            | 0             | 1     | 1     |  |  |  |
| IN4            | 1             | 0     | 0     |  |  |  |
| IN5            | 1             | 0     | 1     |  |  |  |
| IN6            | 1             | 1 1   | 0     |  |  |  |
| IN7            | 1             | 1     | 1     |  |  |  |

Table 1. Multiplexer Address Decoding

### 1.2 A/D CONVERTER

The A/D converter uses successive approximation to perform the conversion. The converter is composed of the successive approximation register, the DAC and the comparator.

The DAC generates the precise levels that determine the linearity and accuracy of the conversion. The DAC is composed of a capacitor upper array and a resistor lower array. The capacitor upper array generates the 4 MSB decision levels while the series resistor lower array generates the 4 LSB decision levels. A switch decoder tree is used to decode the proper level from both arrays.

The capacitor/resistor array offers fast conversion, superior linearity and accuracy since matching is only required between  $2^4 = 16$  elements (as opposed to  $2^8 = 256$ elements in conventional designs). And since the levels are based on the ratio of capacitors to capacitors and resistors to resistors, the accuracy and long term stability of the converter is improved. This also guarantees monotonicity and no missing codes, as well as eliminating any linearity temperature or power supply dependence.

The successive approximation register is a digital block used to store the bit decisions from the conversion.

The comparator design is unique in that it is fully differential and auto-zeroed. The fully differential architecture provides excellent noise immunity, excellent power supply rejection, and wide common mode range. The comparator is auto zeroed at the start of each conversion in order to remove any DC offset and full scale gain error, thus improving accuracy and linearity.

Another advantage of the capacitor array approach used in the ML2258 over conventional designs is the inherent sample and hold function. This true S/H allows an accurate conversion to be done on the input even if the analog signal is not stable. Linearity and accuracy are maintained for analog signals up to 1/2 the sampling frequency. As a result, input signals up to 75kHz can be converted without degradation in linearity or accuracy.

The sequence of events during a conversion is shown in figure 5. The rising edge of a START pulse resets the internal registers and the falling edge initiates a conversion on the next rising edge of CLK. Four CLK pulses later, sampling of the analog input begins. The input is then sampled for the next four CLK periods until EOC goes low. EOC goes low on the rising edge of the 8th CLK pulse indicating that the conversion is now beginning. The actual conversion now takes place for the next 56 CLK pulses, one bit for each 7 CLK pulses. After the conversion is done, the data is updated on DB0-DB7 and EOC goes high on the rising edge of the 67th CLK pulse, indicating that the conversion has been completed and data is valid on DB0-DB7. The data will stay



valid on DB0–DB7 until the next conversion updates the data word on the next rising edge of EOC.

A conversion can be interrupted and restarted at any time by a new START pulse.

### 1.3 ANALOG INPUTS AND SAMPLE/HOLD

The ML2258 has a true sample and hold circuit which samples both the selected input and ground simultaneously. This simultaneous sampling with a true S/H will give common mode rejection and AC linearity performance that is superior to devices where the two input terminals are not sampled at the same instant and where true sample and hold capability does not exist. Thus, the ML2258 can reject AC common mode signals from DC–50kHz as well as maintain linearity for signals from DC–50kHz.

The plot below (figure 6) shows a 2048 point FFT of the ML2258 converting a 50kHz, 0 to 5V, low distortion sine wave input. The ML2258 samples and digitizes, at its specified accuracy, dynamic input signals with frequency components up to the Nyquist frequency (one-half the sampling rate). The output spectra yields precise measurements of input signal level, harmonic components, and signal to noise ratio up to the 8-bit level. The near-ideal signal to noise ratio is maintained independent of increasing analog input frequencies to 50kHz.

The signal at the analog input is sampled during the interval when the sampling switch is open prior to conversion start. The sampling window (S/H acquisition time) is 4 CLK periods long and occurs 4 CLK periods after START goes low. When the sampling switch closes at the start of the S/H acquisition time, 8pF of capacitance is thrown onto the analog input. 4 CLK periods later, the sampling switch opens, the signal present at analog input is stored and conversion starts. Since any error on the analog input at the end of the S/H acquisition time will cause additional conversion error, care should be taken to insure adequate settling and charging time from the

source. If more charging or settling time is needed to reduce these analog input errors, a longer CLK period can be used.

The ML2258 has improved latchup immunity. Each analog input has dual diodes to the supply rails, and a minimum of  $\pm 25$ mA ( $\pm 100$ mA typically) can be injected into each analog input without causing latchup.

### 1.4 REFERENCE

The voltage applied to the  $+V_{REF}$  and  $-V_{REF}$  inputs defines the voltage span of the analog input (the difference between  $V_{INMAX}$  and  $V_{INMIN}$ ) over which the 256 possible output codes apply. The devices can be used in either ratiometric applications or in systems requiring absolute accuracy. The reference pins must be connected to a voltage source capable of driving the reference input resistance, typically  $20k\Omega$ .

In a ratiometric system, the analog input voltage is proportional to the voltage used for the A/D reference. This voltage is typically the system power supply, so the  $+\mbox{V}_{REF}$  pin can be tied to  $\mbox{V}_{CC}$  and  $-\mbox{V}_{REF}$  tied to GND. This technique relaxes the stability requirements of the system reference as the analog input and A/D reference move together maintaining the same output code for a given input condition.

For absolute accuracy, where the analog input varies between specific voltage limits, the reference pins can be biased with a time and temperature stable voltage source.

In contrast to the ADC0808 and ADC0809, the ML2258  $-V_{REF}$  and  $+V_{REF}$  reference values do not have to be symmetric around one half of the supply.  $+V_{REF}$  and  $-V_{REF}$  can be at any voltage between  $V_{CC}$  and GND. In addition, the difference between  $+V_{REF}$  and  $-V_{REF}$  can be set to small values for conversions over smaller voltage ranges. Particular care must be taken with regard to noise pickup, circuit layout and system error voltage sources when operating with a reduced span due to the increased sensitivity of the converter.



Figure 6. Output Spectrum



### 1.5 POWER SUPPLY AND REFERENCE DECOUPLING

A 10 $\mu$ F electrolytic capacitor is recommended to bypass  $V_{CC}$  to GND, using as short a lead length as possible. In addition, with clock frequencies above 1MHz, a 0.1 $\mu$ F ceramic disc capacitor should be used to bypass  $V_{CC}$  to GND.

If REF+ and REF- inputs are driven by long lines, they should be bypassed by  $0.1\mu F$  Ceramic disc capacitors at the reference pins (pins 12, 16).

# 1.6 DYNAMIC PERFORMANCE Signal-to-Noise Ratio

Signal-to-noise ratio (SNR) is the measured signal to noise at the output of the converter. The signal is the rms magnitude of the fundamental. Noise is the rms sum of all the nonfundamental signals up to half the sampling frequency. SNR is dependent on the number of quantization levels used in the digitization process; the more levels, the smaller the quantization noise. The theoretical SNR for a sine wave is given by

$$SNR = (6.02N + 1.76)dB$$

where N is the number of bits. Thus for ideal 8-bit converter, SNR = 49.92dB.

#### Harmonic Distortion

Harmonic distortion is the ratio of the rms sum of harmonics to the fundamental. Total harmonic distortion (THD) of the ML2258 is defined as

THD = 
$$20 \log \frac{\left(V_2^2 + V_3^2 + V_4^2 + V_5^2\right)^{1/2}}{V_1}$$

where  $V_1$  is the rms amplitude of the fundamental and  $V_2$ ,  $V_3$ ,  $V_4$ ,  $V_5$  are the rms amplitudes of the individual harmonics.

### Intermodulation Distortion

With inputs consisting of sine waves at two frequencies,  $f_A$  and  $f_B$ , any active device with nonlinearities will create distortion products, of order (m+n), at sum and difference frequencies of  $mf_A + nf_B$ , where m, n = 0, 1, 2, 3,.... Intermodulation terms are those for which m or n is not equal to zero. The ML2258 (IMD) intermodulation distortion specification includes the second order terms  $(f_A + f_B)$  and  $(f_A - f_B)$  and the third order terms  $(2f_A + f_B)$ ,  $(2f_A - f_B)$ ,  $(f_A + 2f_B)$  and  $(f_A - 2f_B)$  only.

### 1.7 DIGITAL INTERFACE

The analog inputs are selected by the digital addresses, ADDR0–ADDR2, and latched on the rising edge of ALE. This is described in the Multiplexer Addressing section.

A conversion is initiated by the rising edge of a START pulse. As long as this pulse is high, the internal logic is reset.

The sampling interval starts with the 4th CLK rising edge after a START falling edge and ends on the 8th rising edge of CLK, 4 CLK periods later. On the rising edge of the 8th CLK pulse, the conversion starts and EOC goes low.

Each bit conversion in the successive approximation process takes 7 CLK periods. On the rising edge of the 64th CLK pulse, the digital output of the conversion is updated on the outputs DB0–DB7. On the rising edge of the 65th CLK pulse, EOC goes high indicating the conversion is done and data on DB0–DB7 is valid.

One feature of the ML2258 over conventional devices is that the data is double-buffered. This means that the outputs DB0–DB7 will stay valid until updated at the end of the next conversion and will not become invalid when the next conversion starts. This facilitates interfacing with external logic of  $\mu P$ .

The signal OE drives the data bus, DB0–DB7, into a high impedance state when held low. This allows the ML2258 to be tied directly to a  $\mu P$  system bus without any latches or buffers.

### 2.0 TYPICAL APPLICATIONS





Figure 7. Protecting the Input from Overvoltage

Figure 8. Operating with Ratiometric Transducers 15% of  $V_{CC} \le V_{XDR} \le 85\%$  of  $V_{CC}$ 



Figure 9. Continuous Conversion Mode

### **ORDERING INFORMATION**

| PART NUMBER | ALTERNATE<br>PART NUMBER | TOTAL<br>UNADJUSTED ERROR | TEMPERATURE<br>RANGE | PACKAGE           |
|-------------|--------------------------|---------------------------|----------------------|-------------------|
| ML2258BIP   | ADC0808CCN               | ±1/2LSB                   | -40°C to 85°C        | Molded DIP (P28N) |
| ML2258BIQ   | ADC0808CCV               |                           | -40°C to 85°C        | Molded PCC (Q28)  |
| ML2258CIP   | ADC0809CCN               | ±1LSB                     | -40°C to 85°C        | Molded DIP (P28N) |
| ML2258CIQ   | ADC0809CCV               |                           | -40°C to 85°C        | Molded PCC (Q28)  |



# $\mu$ P Compatible High-Speed 8-Bit A/D Converter with T/H (S/H)

### **GENERAL DESCRIPTION**

The ML2261 is a high-speed,  $\mu P$  compatible 8-bit A/D converter with a conversion time of 670ns over the operating temperature range and supply voltage tolerance. The ML2261 operates from a single 5V supply and has an analog input range from GND to  $V_{CC}$ .

The ML2261 has two different pin selectable modes. The T/H mode has an internal track and hold. The S/H mode has a true internal sample and hold and can digitize 0 to 5V sinusoidal signals as high as 500kHz. Timing is compatible with the AD7821.

The ML2261 digital interface has been designed so that the device appears as a memory location or I/O port to a  $\mu$ P.

The ML2261 is an enhanced, pin compatible second source for the industry standard ADC0820 and AD7820. The ML2261 enhancements are faster conversion time, parameters guaranteed over the supply tolerance and temperature range, improved digital interface timing, superior power supply rejection, and better latchup immunity on analog inputs.

### **FEATURES**

- Conversion time, WR-RD mode over temperature and supply voltage tolerance
- Total unadjusted error ......  $\pm 1/2$  LSB or  $\pm 1$  LSB
- Digitizes a 5V, 250kHz sine wave to 8-bit accuracy
- No missing codes
- 0V to 5V analog input range with single 5V power supply
- No zero or full scale adjust required
- Analog input protection .................................. 25mA min
- Operates ratiometrically or with up to 5V voltage reference
- No external clock required
- **Easy** interface to  $\mu$ P, or operates stand alone
- Power-on reset circuitry
- Low power ...... 75mW
- Standard 20-pin DIP or surface mount PCC
- Superior pin compatible replacement for ADC0820 and AD7820

### **BLOCK DIAGRAM**

#### GND SH/TH FLASH -o OFL A/D DECODE O DR7 LOCIC -O DB6 +VRE LATCH -O DB5 4-BIT & THREE D/A -O DR4 HÕLD -O DB3 OUTPUT -O DB2 -O DB1 4-BIT 16 -O DB0 A/D (LSB) -VREF TIMING O INT & CONTROL SH/TH MODE CS WR/RDY RD

### PIN CONNECTIONS



### PIN DESCRIPTION

| PIN NO. | NAME                | FUNCTION                                                                                                                                           | PIN NO. | NAME                       | FUNCTION                                                                                                                                                                                                           |
|---------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | V <sub>IN</sub>     | Analog input.                                                                                                                                      | 10      | GND                        | Ground.                                                                                                                                                                                                            |
| 2       | DB0                 | Data output — bit 0 (LSB).                                                                                                                         | 11      | -V <sub>REF</sub>          | Negative reference voltage for A/D converter.                                                                                                                                                                      |
| 3       | DB1                 | Data output — bit 1.                                                                                                                               | 40      |                            |                                                                                                                                                                                                                    |
| 4       | DB2                 | Data output — bit 2.                                                                                                                               | 12      | +V <sub>REF</sub>          | Positive reference voltage for A/D converter.                                                                                                                                                                      |
| 5<br>6  | DB3<br>WR/RDY       | Data output — bit 3.  Write input or ready output. In WR-RD mode, this pin is WR                                                                   | 13      | <del>CS</del>              | Chip select input. This pin must be held low for the device to perform a conversion.                                                                                                                               |
|         |                     | input. In RD mode, this pin is<br>RDY open drain output. See<br>Digital Interface section.                                                         | 14      | DB4                        | Data output — bit 4.                                                                                                                                                                                               |
|         |                     |                                                                                                                                                    | 15      | DB5                        | Data output — bit 5.                                                                                                                                                                                               |
| 7       | 7 MODE              | Mode select input.                                                                                                                                 | 16      | DB6                        | Data output — bit 6.                                                                                                                                                                                               |
|         | MODE = GND: RD mode | 17                                                                                                                                                 | DB7     | Data output — bit 7 (MSB). |                                                                                                                                                                                                                    |
|         |                     | MODE = V <sub>CC</sub> : WR-RD mode<br>Pin has internal current source<br>pulldown to GND.                                                         | 18      | OFL                        | Overflow output. This output goes low at end of conversion                                                                                                                                                         |
| 8       | RD                  | Read input. In RD mode, this pin initiates a conversion. In WR-RD mode, this pin latches data into output latches. See Digital Interface section.  | 19      | SH/TH                      | if V <sub>IN</sub> is greater than<br>+V <sub>REF</sub> - ½LSB.<br>S/H, <u>T/</u> H mode select. When<br>SH/TH = V <sub>CC</sub> , the device is in<br>sample and hold mode. When<br>SH/TH = GND, the device is in |
| 9       | INT                 | Interrupt output. This output signals the end of a conversion and indicates that data is valid on the data outputs. See Digital Interface section. | 20      | $V_{CC}$                   | track and hold mode. Pin has internal pulldown current source to GND.  Positive supply. $\pm$ 5%.                                                                                                                  |

# ABSOLUTE MAXIMUM RATINGS (Note 1)

| Supply Voltage, V <sub>CC</sub> 6.5V         |
|----------------------------------------------|
| Voltage                                      |
| Logic Inputs0.3V to V <sub>CC</sub> + 0.3V   |
| Analog Inputs0.3V to V <sub>CC</sub> + 0.3V  |
| Input Current per Pin (Note 2) ±25mA         |
| Storage Temperature65°C to +150°C            |
| Package Dissipation                          |
| at T <sub>A</sub> = 25°C (Board Mount) 875mW |
| Lead Temperature (Soldering 10 sec.)         |
| Dual-In-Line Package (Plastic) 260°C         |
| Dual-In-Line Package (Ceramic) 300°C         |
| Molded Chip Carrier Package                  |
| Vapor Phase (60 sec.)                        |
| Infrared (15 sec.)                           |

### **OPERATING CONDITIONS**

| Supply Voltage, V <sub>CC</sub> | . 4.5V <sub>DC</sub> to 6.0V <sub>DC</sub> |
|---------------------------------|--------------------------------------------|
| Temperature Range (Note 3)      | $T_{MIN} \le T_A \le T_{MAX}$              |
| ML2261BCQ, ML2261CCQ            |                                            |
| ML2261RCP ML2261CCP             | 0°C to +70°C                               |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC}$  = + $V_{REF}$  = 5V  $\pm$  5%, and - $V_{REF}$  = GND

|                                                     |       |                                                | ML2261XCX                      |                      |                 | ML2261XIX            |                      |                 |                      |            |
|-----------------------------------------------------|-------|------------------------------------------------|--------------------------------|----------------------|-----------------|----------------------|----------------------|-----------------|----------------------|------------|
| PARAMETER                                           | NOTES | CO                                             | NDITIONS                       | MIN                  | TYP<br>(Note 4) | MAX                  | MIN                  | TYP<br>(Note 4) | MAX                  | UNITS      |
| Converter                                           |       |                                                |                                |                      |                 |                      | •••                  |                 |                      |            |
| Total Unadjusted Error<br>ML2261BXX<br>ML2261CXX    | 5, 7  | V <sub>REF</sub> = V <sub>CC</sub>             |                                |                      |                 | ±1/2<br>±1           |                      |                 | ±1/2<br>±1           | LSB<br>LSB |
| +V <sub>REF</sub> Voltage Range                     | 6     |                                                |                                | -V <sub>REF</sub>    |                 | V <sub>CC</sub> +0.1 | -V <sub>REF</sub>    |                 | V <sub>CC</sub> +0.1 | V          |
| -V <sub>REF</sub> Voltage Range                     | 6     |                                                |                                | GND-0.1              |                 | +V <sub>REF</sub>    | GND-0.1              |                 | +V <sub>REF</sub>    | V          |
| Reference Input<br>Resistance                       | 5     |                                                |                                | 1                    | 2               | 3                    | 1                    | 2               | 3                    | kΩ         |
| Analog Input Range                                  | 5, 8  |                                                | ·                              | GND-0.1              |                 | V <sub>CC</sub> +0.1 | GND-0.1              |                 | V <sub>CC</sub> +0.1 | V          |
| Power Supply Sensitivity                            | 5     | DC<br>V <sub>CC</sub> = 5V ±                   | = 5%, V <sub>REF</sub> = 4.75V |                      | ±1/32           | ±1/4                 |                      | ±1/32           | ±1/4                 | LSB        |
|                                                     |       | 100mVp-p<br>100kHz sine<br>V <sub>IN</sub> = 0 | e on V <sub>CC</sub> ,         |                      | ±1/16           |                      |                      | ±1/16           |                      | LSB        |
| Analog Input Leakage<br>Current                     | 5, 9  | Converter I                                    | dle                            | -1                   |                 | +1                   | -1                   |                 | +1                   | μΑ         |
| Analog Input Capacitance                            |       | During Acc                                     | uisition Period                |                      | 45              |                      |                      | 45              |                      | pF         |
| Digital and DC                                      |       |                                                |                                |                      |                 |                      |                      |                 |                      |            |
| V <sub>IN(1)</sub> , Logical "1" Input              | 5     | WR, RD, CS                                     |                                | 2.0                  |                 |                      | 2.0                  | -               |                      | V          |
| Voltage                                             |       | MODE, SH                                       | /TH                            | V <sub>CC</sub> -0.5 |                 |                      | V <sub>CC</sub> -0.5 |                 |                      | V          |
| V <sub>IN(0)</sub> , Logical "0" Input              | 5     | WR, RD, CS                                     |                                |                      |                 | 0.8                  |                      |                 | 0.8                  | V          |
| Voltage                                             |       | MODE, SH                                       | /TH                            |                      |                 | 0.5                  |                      |                 | 0.5                  | V          |
| I <sub>IN(1)</sub> , Logical "1"                    | 5     | V <sub>IH</sub> = V <sub>CC</sub>              | WR, RD, CS                     |                      |                 | 1                    |                      |                 | 1                    | μΑ         |
| Input Current                                       |       | VIH VCC                                        | MODE, SH/TH                    | 15                   | 50              | 150                  | 15                   | 50              | 150                  | μΑ         |
| I <sub>IN(0)</sub> , Logical "0"                    | 5     | V <sub>IL</sub> = GND                          | WR, RD, CS                     | -1                   |                 |                      | -1                   |                 |                      | μΑ         |
| Input Current                                       |       | TIE CITE                                       | MODE, SH/TH                    | -20                  |                 |                      | -20                  |                 |                      | μΑ         |
| V <sub>OUT(1)</sub> , Logical "1"<br>Output Voltage | 5     | I <sub>OUT</sub> = -2m                         | Α                              | 4.0                  |                 |                      | 4.0                  |                 |                      | V          |
| V <sub>OUT(0)</sub> , Logical "0"<br>Output Voltage | 5     | I <sub>OUT</sub> = 2mA                         | <b>\</b>                       |                      |                 | 0.4                  |                      |                 | 0.4                  | V          |
| I <sub>OUT</sub> , Three-State Output               | 5     | V <sub>OUT</sub> = 0V                          |                                | -1                   |                 |                      | -1                   |                 |                      | μΑ         |
| Current                                             | 5     | V <sub>OUT</sub> = V <sub>CO</sub>             | 3                              |                      |                 | 1                    |                      |                 | 1                    | μΑ         |
| C <sub>OUT</sub> , Logic Output<br>Capacitance      |       |                                                |                                |                      | . 5             |                      |                      | 5               |                      | pF         |
| C <sub>IN</sub> , Logic Input<br>Capacitance        |       |                                                |                                |                      | 5               |                      |                      | 5               |                      | pF         |
| I <sub>CC</sub> Supply Current                      | 5     | CS = WR =                                      |                                |                      | 8               | 14                   |                      | 8               | 15.5                 | mA         |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC}$  = + $V_{REF}$  = 5V  $\pm$  5%, - $V_{REF}$  = GND, and timing measured at 1.4V,  $C_L$  = 100pF.

|                                                                                                            | NOTES CONDITIONS |                                                                                                                                                                                            | ML2261XCX                                                                       |                 |      | ML2261XIX |                 |       |       |               |
|------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------|------|-----------|-----------------|-------|-------|---------------|
| PARAMETER                                                                                                  |                  |                                                                                                                                                                                            | MIN                                                                             | TYP<br>(Note 4) | MAX  | MIN       | TYP<br>(Note 4) | MAX   | UNITS |               |
| AC and Dynamic Performan                                                                                   | ce (Note         | 9)                                                                                                                                                                                         |                                                                                 |                 |      |           |                 |       |       |               |
| t <sub>CRD</sub> , Conversion Time,<br>Read Mode                                                           | - 5              | RD to INT, MC                                                                                                                                                                              | DDE = 0V                                                                        |                 |      | 1060      |                 |       | 1100  | ns            |
| t <sub>CWR-RD</sub> , Conversion Time,<br>Write-Read Mode                                                  | 5, 9             | tage to INT,                                                                                                                                                                               | SH/TH=V <sub>CC</sub>                                                           |                 | 650  | 700       |                 | 690   | 740   | ns            |
|                                                                                                            |                  | $t_{RD} < t_{INT},$<br>MODE = $V_{CC}$                                                                                                                                                     | SH/TH=GND                                                                       |                 |      | 850       |                 |       | 920   | ns            |
| SNR, Signal to Noise Ratio                                                                                 | ,                | V <sub>IN</sub> = 5V, 250kHz<br>Noise is sum of all<br>nonfundamental<br>components<br>from 0–500kHz.<br>SH/TH = V <sub>CC</sub> , MODE = V <sub>CC</sub><br>f <sub>SAMPLING</sub> = 1 MHz |                                                                                 |                 | 48   |           |                 | 48    |       | dB            |
| HD, Harmonic Distortion                                                                                    |                  | $V_{\text{IN}}$ = 5V, 250kHz<br>THD is sum of 2–5th<br>harmonics relative to<br>fundamental.<br>SH/TH = V <sub>CC</sub> , MODE = V <sub>CC</sub><br>$f_{\text{SAMPLING}}$ = 1 MHz          |                                                                                 |                 | -63  |           |                 | -63   |       | dB            |
| IMD, Intermodulation<br>Distortion                                                                         |                  | fa = 2.5V, 250kH<br>fb = 2.5V, 248kH<br>IMB is (fa + fb),<br>(2fa + fb), (2fa -<br>(fa + 2fb), or (fa<br>relative to func<br>$SH/\overline{TH} = V_{CC}$ ,<br>$f_{SAMPLING} = 1$ N         | Hz<br>. (fa – fb),<br>- fb),<br>1 – 2fb)<br>lamental.<br>MODE = V <sub>CC</sub> |                 | -60  |           |                 | -60   |       | dB            |
| FR, Frequency Response                                                                                     |                  | $V_{IN}$ = 5V, 0–250<br>Relative to 1kH<br>SH/TH = $V_{CC}$ , $I_{SAMPLING}$ = 1 N                                                                                                         | kHz<br>z<br>MODE = V <sub>CC</sub>                                              |                 | ±0.1 | i         |                 | ±0.1  |       | dB            |
| SR, Slew Rate Tracking                                                                                     | 6                | SH/TH = V <sub>CC</sub>                                                                                                                                                                    |                                                                                 |                 |      | 4.0       |                 |       | 4.0   | V/μs          |
|                                                                                                            |                  | SH/TH = GND                                                                                                                                                                                |                                                                                 |                 |      | .25       |                 |       | .25   | V/ <b>μ</b> s |
| AC Performance Read Mode                                                                                   | (Pin 7           | = OV), Figure 2                                                                                                                                                                            |                                                                                 |                 |      |           |                 | , , , |       |               |
| t <sub>RDY</sub> , CS to RDY Delay                                                                         | 5                |                                                                                                                                                                                            |                                                                                 | 0               |      | 65        | 0               |       | 70    | ns            |
| t <sub>RDD</sub> , RD Low to<br>RDY Delay                                                                  | 5, 10            | Figure 1                                                                                                                                                                                   |                                                                                 |                 |      | 1060      |                 |       | 1100  | ns            |
| t <sub>CSS</sub> , $\overline{\text{CS}}$ to $\overline{\text{RD}}$ , $\overline{\text{WR}}$<br>Setup Time | 5                |                                                                                                                                                                                            |                                                                                 | 0               |      |           | 0               |       |       | ns            |
| $\overline{t_{CSH}}$ , $\overline{CS}$ to $\overline{RD}$ , $\overline{WR}$<br>Hold Time                   | 5                |                                                                                                                                                                                            |                                                                                 | 0               |      |           | 0               |       |       | ns            |
| t <sub>CRD</sub> , Conversion Time —<br>RD Low to INT Low                                                  | 5, 10            |                                                                                                                                                                                            |                                                                                 |                 |      | 1060      |                 |       | 1100  | ns            |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC}$  = + $V_{REF}$  = 5V  $\pm$  5%, - $V_{REF}$  = GND, and timing measured at 1.4V,  $C_L$  = 100pF

|                                                                                                            |        |                                                | ML2261XCX            |                 |                      | ML2261XIX            |                 |                      |       |
|------------------------------------------------------------------------------------------------------------|--------|------------------------------------------------|----------------------|-----------------|----------------------|----------------------|-----------------|----------------------|-------|
| PARAMETER                                                                                                  | NOTES  | CONDITIONS                                     | MIN                  | TYP<br>(Note 4) | MAX                  | MIN                  | TYP<br>(Note 4) | MAX                  | UNITS |
| AC Performance Read Mode                                                                                   | (Pin 7 | = <b>0V</b> ), <b>Figure 2</b> (Continued)     |                      |                 |                      |                      |                 |                      |       |
| t <sub>ACC0</sub> , Data Access Time<br>RD to Data Valid                                                   | 5      |                                                | t <sub>CRD</sub>     |                 | t <sub>CRD</sub> +30 | t <sub>CRD</sub>     |                 | t <sub>CRD</sub> +30 | ns    |
| t <sub>RDPW</sub> , RD Pulse Width                                                                         | 5      |                                                | t <sub>CRD</sub> +30 |                 |                      | t <sub>CRD</sub> +30 |                 |                      | ns    |
| t <sub>INTH</sub> , RD to INT Delay                                                                        | 5, 10  |                                                | 0                    |                 | 65                   | 0                    | ·               | 70                   | ns    |
| t <sub>DH</sub> , Data Hold Time —<br>RD Rising Edge to Data<br>High Impedance State                       | 6, 10  | Figure 1                                       | 0                    |                 | 50                   | 0                    |                 | 60                   | ns    |
| t <sub>P</sub> , Delay Time Between<br>Conversions — INT Low                                               | 5, 10  | Sample & Hold Mode,<br>SH/TH = V <sub>CC</sub> | 300                  |                 |                      | 325                  |                 |                      | ns    |
| to RD Low                                                                                                  |        | Track & Hold Mode,<br>SH/TH = GND              | 240                  |                 |                      | 260                  |                 |                      | ns    |
| AC Performance Write-Read                                                                                  | Mode ( | Pin 7 = 5V), Figures 3 and 4                   |                      |                 |                      |                      |                 |                      |       |
| t <sub>CSS</sub> , $\overline{\text{CS}}$ to $\overline{\text{RD}}$ , $\overline{\text{WR}}$<br>Setup Time | 5      |                                                | 0                    |                 |                      | 0                    |                 |                      | ns    |
| $t_{CSH}$ , $\overline{CS}$ to $\overline{RD}$ , $\overline{WR}$<br>Hold Time                              | 5      |                                                | 0                    |                 |                      | 0                    |                 |                      | ns    |
| t <sub>WR</sub> , WR Pulse Width                                                                           | 5      | SH/TH = V <sub>CC</sub>                        | 170                  |                 | 50K                  | 180                  |                 | 50K                  | ns    |
| twe, we ruise width                                                                                        | 6      | SH/TH = GND                                    | 320                  |                 | 50K                  | 360                  |                 | 50K                  | ns    |
| t <sub>RD</sub> , Read Time — WR<br>High to RD Low Delay                                                   | 5      | $t_{RD} < t_{INTL}$                            | 275                  |                 |                      | 290                  |                 |                      | ns    |
| t <sub>RI</sub> , RD to INT Delay                                                                          | 5, 10  | $t_{RD} < t_{INTL}$                            | 0                    |                 | 255                  | 0                    |                 | 270                  | ns    |
| t <sub>ACC1</sub> , Data Access Time<br>— RD Low to Data Valid                                             | 5      | $t_{RD} < t_{INTL}$                            | 0                    |                 | 260                  | 0                    |                 | 280                  | ns    |
| t <sub>CWR-RD</sub> , Conversion Time<br>— WR Falling Edge to                                              | 5,9,10 | $t_{RD} < t_{INTL} SH/\overline{TH} = V_{CC}$  |                      | 650             | 700                  |                      | 690             | 740                  | ns    |
| INT Low                                                                                                    | 6,9,10 | $t_{RD} < t_{INTL}$ , SH/TH = GND              |                      |                 | 850                  |                      |                 | 920                  | ns    |
| t <sub>INTL</sub> , Internal Comparison<br>Time — WR Rising Edge<br>to INT Low                             | 5, 10  | $t_{RD} > t_{INTL}$                            |                      |                 | 650                  | -1.                  |                 | 670                  | ns    |
| t <sub>ACC2</sub> , Data Access Time<br>— RD to Data Valid                                                 | 5      | $t_{RD} > t_{INTL}$                            | 0                    |                 | 50                   | 0                    |                 | 60                   | ns    |
| t <sub>DH</sub> , Data Hold Time —<br>RD Rising Edge to Data<br>High Impedance State                       | 6, 10  | Figure 1                                       | 0                    |                 | 50                   | 0                    |                 | 60                   | ns    |
| $t_{INTH}$ , $\overline{RD}$ 1 to $\overline{INT}$ 1 Delay                                                 | 5, 10  |                                                | 0                    |                 | 65                   | 0                    |                 | 70                   | ns    |
| t <sub>P</sub> , Delay Time Between<br>Conversions — INT Low                                               | 5, 10  | Sample & Hold Mode,<br>SH/TH = V <sub>CC</sub> | 300                  |                 |                      | 325                  | -               |                      | ns    |
| to WR Low                                                                                                  |        | Track & Hold Mode,<br>SH/TH = GND              | 240                  |                 |                      | 260                  |                 |                      | ns    |
| t <sub>IHWR</sub> , WRt to INTt Delay                                                                      | 5, 10  | Standalone Mode                                | 0                    |                 | 100                  | 0                    |                 | 110                  | ns    |
| t <sub>ID</sub> , INT↓ to Data<br>Valid Delay                                                              | 5, 10  | Standalone Mode                                | 0                    |                 | 20                   | 0                    |                 | 30                   | ns    |

- Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.
- Note 2: When the voltage at any pin exceeds the power supply rails (V<sub>IN</sub> < GND or V<sub>IN</sub> > V<sub>CC</sub>) the absolute value of current at that pin should be limited to 25mA or less.
- Note 3: 0°C to 70°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.
- Note 4: Typicals are parametric norm at 25°C.
- Note 5: Parameter guaranteed and 100% production tested.
- Note 6: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.
- Note 7: Total unadjusted error includes offset, full scale, linearity, and sample and hold errors. Total unadjusted error is tested at the minimum specified times for WR, RD, tgr, and te. For example, for the ML2261XCX in the sample and hold mode, WR/RD mode: twR = 170ns, tgD = 275ns with a frequency of 1 000MHz (cycle time of 100ns).
- Note 8: For −V<sub>REF</sub> ≥ V<sub>IN</sub> the digital output code will be 0000 0000. Two on-chip diodes are tied to the analog input which will forward conduct for analog input voltages one diode drop below ground or one diode drop greater than the V<sub>CC</sub> supply. Be careful, during testing at low V<sub>CC</sub> levels (4.5V), as high level analog inputs (5V) can cause this input diode to conduct especially at elevated temperatures, and cause errors for analog inputs near full scale. This spec allows 100mV forward bias of either diode. This means that as long as the analog V<sub>IN</sub> or V<sub>REF</sub> does not exceed the supply voltage by more than 100mV, the output code will be correct. To achieve an absolute 0V<sub>DC</sub> to 5V<sub>DC</sub> input range will therefore require a minimum supply voltage of 4.900V<sub>DC</sub> over temperature variations, initial tolerance and loading.
- Note 9: Conversion time, write-read mode =  $t_{WR} + t_{RD} + t_{RI}$ .
- Note 10: Defined from the time an input crosses 0.8V or 2.4V.



Figure 1. High Impedance Test Circuits and Waveforms



\* IN SAMPLE & HOLD MODE A PULL UP RESISTOR ON RDY SHOULD NOT BE USED UNLESS CSI IS  $\geq 20 \text{ns}$  Before RDI.

Figure 2. RD Mode Timing



Figure 3. WR-RD Mode Timing  $(t_{RD} > t_{INTL})$ 



Figure 4. WR-RD Mode Timing  $(t_{RD} < t_{INTL})$ 



Figure 5. WR-RD Mode Stand-Alone Timing  $\overline{CS} = \overline{RD} = 0$ 

### 1.0 FUNCTIONAL DESCRIPTION

The ML2261 uses a two stage flash technique for A/D conversion. This technique first performs a 4 bit flash conversion on  $V_{\rm IN}$  to determine the 4 MSB's. These 4 MSB's are then cycled through an internal DAC to recreate the analog input. This reconstructed analog input signal from the DAC is then subtracted from the input, and the difference voltage is converted by a second 4 bit flash conversion, providing the 4 LSB's of the output data word. An additional overrange function detects if  $V_{\rm IN}$  is greater than  $+V_{\rm REF}$  – 1/2LSB.

#### 1.1 ANALOG INPUT

The analog input on the ML2261 behaves differently from inputs on conventional converters. The analog input current requirements change while the conversion is in progress, and the amount of input current depends on what cycle the converter is in.

The equivalent input circuit for the converter is shown in Figure 6. When the conversion starts in the T/H mode (WRI in the WR-RD mode or RDI in the RD mode) S1, S4 and S6 close and S3 opens. This period is known as the acquisition period where the MSB flash converter tracks the input signal and the LSB flash converter samples it. During this period, VIN is connected to the 16 MSB and 15 LSB comparators. Thus 38 pF of input capacitance must be charged up through the combined RON resistance of the internal analog switches plus any external source resistance, Rs. In addition, there is a stray capacitance of approximately 11 pF that needs to be charged through the external source resistance Rs. This period ends in the WR-RD mode when WRt or by an internal timer in the RD mode. At this point S1 and S4 open and the analog input at V<sub>IN</sub> is no longer being sampled; thus during this time the analog voltage on V<sub>IN</sub> does not affect converter performance.



Figure 6. Converter Equivalent Input Circuit

As shown above, the critical period for charging up the analog input occurs when the MSB and LSB comparators are sampling the input, known as the acquisition period. The source of the external signal on V<sub>IN</sub> must adequately charge up the analog voltage during the acquisition period. To do this, the input must settle within the required analog accuracy tolerance at least 50ns before the end of the acquisition period so that the MSB comparators have adequate time to make the correct decision. If more time is needed due to finite charging or settling time of the external source, the WR low period can be extended in WR-RD mode. In RD mode, since the acquisition time is fixed by internal delays, the burden is on the external source to charge up and settle the input adequately.

When the ML2261 operates in the S/H mode (pin 19 =  $V_{CC}$ ) both the MSB and the LSB flash converter perform a true sample and hold operation during the acquisition or sampling period. This period starts after the falling edge of INT and ends with the falling edge of WR in the WR-RD mode or the falling edge of RD in the RD mode. The duration of this period is user controlled and must satisfy a minimum of  $t_P$ .

During this period S1, S3, S4 and S6 close, therefore 46 pF of input capacitance must be charged up in addition to the 11 pF of stray capacitance.

### 1.2 TRACK AND HOLD vs. SAMPLE AND HOLD

The MSB Flash Converter of the ML2261 in T/H mode has a track and hold mechanism for sampling the input. The input is attached to the MSB comparators directly in the MSB compare cycle, or acquisition period. When the MSB compare cycle ends, the state of the MSB comparators is latched. The LSB Flash Converter always performs a S/H operation. Thus, the analog input signal can be changing during the MSB compare cycle, or acquisition period, and the MSB comparators will be tracking it as long as the slew rate of the analog input is slow enough so that the MSB comparators can respond. The ML2261 can track and hold signals with slew rates as high as .25V/µs (16kHz @ 5 volts) without sacrificing conversion accuracy.

The ML2261 in S/H mode does not have the slew rate limitation of the T/H mode since an internal sample and hold acquires the analog signal, holds it internally, and then performs a conversion. Since this is a true sample and hold function, the S/H mode can theoretically digitize signals of frequencies much higher than the T/H mode. The ML2261 in S/H mode can digitize signals of frequencies as high as 250kHz @ 5V (slew rates as high as 4V/µs) without sacrificing conversion accuracy. In most applications, the S/H mode is more desirable than T/H mode because of the better dynamic performance.

### 1.2.1 CONVERTER — T/H MODE

The operating sequence for the WR-RD mode is illustrated in Figure 7a. Initially, the internal comparators are auto-zeroed while WR is high. A conversion is initiated by the falling edge of WR. While WR is low, the MSB comparators are tracking the analog input and comparing this voltage against voltages from the internal resistor ladder. At the same time, the input is being acquired or sampled by LSB comparators. On the rising edge of WR, the MSB comparator results are latched, and the LSB acquisition time is ended by closing the sampling switch to the LSB comparators. While WR is high, the LSB comparators then compare the residual input voltage against internal voltages from the resistor ladder to determine the 4 LSB's. When the LSB comparison or conversion is complete, INT goes low and latches the conversion result into the output latches. Then, the comparators are auto-zeroed while WR is high before another conversion can start.

The operating sequence for RD mode, is similar to that described above for the WR-RD mode, except the conversion is initiated by the falling edge of RD, and the MSB and LSB conversions are generated by internal clock edges that are generated while RD is low.

### 1.2.2 CONVERTER — S/H MODE

The operating sequence for S/H mode is illustrated in Figure 7b. Notice that it is similar to T/H mode described above except this mode has a true sample and hold function. The falling edge of INT closes the sampling switch and starts the acquisition period where the analog input is sampled at the same time all comparators are auto-zeroed. The falling edge of WR opens the internal sampling switch, ends the acquisition period, and starts the conversion on the internally sample and held signal. The MSB comparators make their decisions while WR is low. On the rising edge of WR, the MSB comparator results are latched. The LSB comparators make their decision when WR is high. When the LSB comparison or conversion is complete, INT goes low and latches the conversion result into the output buffers. Then, the acquisition period begins again and the converter is ready for the next conversion.

The operating sequence for the RD mode is the same as the WR-RD mode, except the conversion is initiated by the falling edge of  $\overline{\text{RD}}$ , and the MSB and LSB conversions are generated by internal clock edges that are generated while  $\overline{\text{RD}}$  is low.

### a). T/H Mode



### b). S/H Mode



Figure 7. Operating Sequence (WR-RD Mode)



### 1.3 REFERENCE

The +V<sub>REF</sub> and  $-V_{REF}$  inputs are the reference voltages that determine the full scale and zero input voltages, respectively, for the A/D converter. Thus, +V<sub>REF</sub> defines the analog input which produces a full scale output and  $-V_{REF}$  defines the analog input which produces an output code of all zeroes. The transfer function for the A/D converter is shown in Figure 8.

+V<sub>REF</sub> and -V<sub>REF</sub> can be set to any voltage between GND and V<sub>CC</sub>. This means that the reference voltages can be offset from GND and the difference between +V<sub>REF</sub>+ and -V<sub>REF</sub>- can be made small to increase the resolution of the conversion. Note that the total unadjusted error increases when [+V<sub>REF</sub> - (-V<sub>REF</sub>)] decreases.



Figure 8. A/D Transfer Characteristic

#### 1.4 POWER SUPPLY AND REFERENCE DECOUPLING

A 0.1  $\mu F$  ceramic disc capacitor is recommended to bypass  $V_{CC}$  to GND, using as short a lead length as possible.

If REF+ and REF- inputs are driven by long lines, they should be bypassed by  $0.1\mu$ F ceramic disc capacitors at the reference input pins.

### 1.5 DYNAMIC PERFORMANCE

### 1.5.1 SINUSOIDAL INPUTS

Since the ML2261 has an internal sample and hold, the device can digitize high frequency sinusoids with little or no signal degradations. Using the Nyquist criteria, the highest frequency input to the converter could theoretically be 1/2 the sampling rate ( $f_s$ ). Any frequency components above  $f_s$ /2 will be aliased below  $f_s$ /2. In most applications, these aliased components cause unacceptable distortion and must be filtered out of the input. If the input frequency is too close to  $f_s$ /2, then the requirements on the anti-alias filter become difficult

to impossible to realize with standard component and tolerances. In most practical applications, the highest input frequency has to be limited to 1/3 to 1/4 of  $f_{max}$  in order to relax the filtering requirements enough to make a realizable anti-alias filter.

The maximum sampling rate ( $f_{max}$ ) for the ML2261 in the WR-RD mode, ( $t_{RD} < t_{INTL}$ ) can be calculated as follows:

$$f_{\text{max}} = \frac{1}{t_{\text{WR}} + t_{\text{RD}} + t_{\text{RI}} + t_{\text{P}}}$$
$$f_{\text{max}} = \frac{1}{170\text{ns} + 275\text{ns} + 255\text{ns} + 300\text{ns}}$$

 $f_{max} = 1.00 \text{ MHz}$ 

tWR = Write Pulse Width

t<sub>RD</sub> = Delay Time between WR and RD Pulses

 $t_{RI} = \overline{RD}$  to  $\overline{INT}$  Delay

t<sub>P</sub> = Delay Time between Conversions

This permits a maximum sampling rate of 1MHz for the ML2261. The dynamic performance specifications (SNR, HD, IMD, and FR) for the ML2261 are all specified at 250kHz, which is approximately 1/4 of the sampling rate, f<sub>s</sub>.

In applications where aliased frequency components are acceptable and filtering of the input signal is not needed or where a filter with a steep amplitude response is available, the user can apply an input sinusoid higher than 250kHz to the device. Note, however, that as the input frequency increases above 500kHz, dynamic performance degradation will occur due to the finite bandwidth of the internal sample and hold.

The Figure 9 plots are 4096 point FFT's of the ML2261 converting a 257kHz and a 491kHz, 0 to 4.5V, low distortion sine wave input. The ML2261 samples and digitizes at its specified accuracy, dynamic input signals with frequency components up to the Nyquist frequency (one-half the sampling rate). The output spectra yields precise measurements of the input signal level, harmonic components, and signal to noise ratio up to the 8-bit level. The near ideal signal to noise ratio is maintained independent of increasing analog input frequencies to 500kHz.

### 1.5.2 SIGNAL-TO-NOISE RATIO

Signal-to-noise ratio (SNR) is the measured signal to noise at the output of the converter. The signal is the rms magnitude of the fundamental. Noise is the rms sum of all the nonfundamental signals up to half the sampling frequency. SNR is dependent on the number of quantization levels used in the digitization process; the more the levels, the smaller the quantization noise. The theoretical SNR for a sine wave is given by

$$SNR = (6.02N + 1.76) dB$$

where N is the number of bits. Thus for ideal 8-bit converter, SNR = 49.92 dB.







- a) Ouput Spectrum with  $f_{IN} = 257kHz$ ,  $f_S = 1MHz$
- b) Output Spectrum with  $f_{IN}$  = 491kHz,  $f_S$  = 1MHz

Figure 9. Dynamic Performance, Sample and Hold Mode

### 1.5.3 HARMONIC DISTORTION

Harmonic distortion is the ratio of the rms sum of harmonics to the fundamental. Total harmonic distortion (THD) of the ML2261 is defined as

$$20 \log \frac{(V_2^2 + V_3^2 + V_4^2 + V_5^2)^{1/2}}{V_1}$$

where  $V_1$  is the rms amplitude of the fundamental and  $V_2$ ,  $V_3$ ,  $V_4$ ,  $V_5$  are the rms amplitudes of the individual harmonics

### 1.5.4 INTERMODULATION DISTORTION

With inputs consisting of sine waves at two frequencies,  $f_A$  and  $f_B$ , any active device with nonlinearities will create distortion products, of order (m + n), at sum and difference frequencies of  $mf_A + nf_B$ , where m, n = 0, 1, 2, 3 . . . Intermodulation terms are those for which m or n is not equal to zero. The (IMD) intermodulation distortion specification includes the second order terms  $(f_A + f_B)$  and  $(f_A - f_B)$  and the third order terms  $(2f_A + f_B)$ ,  $(2f_A - f_B)$ ,  $(f_A + 2f_B)$ , and  $(f_A - 2f_B)$  only.

### 1.6 DIGITAL INTERFACE

The ML2261 has two basic interface modes, RD and WR-RD, which are selected by the MODE input pin.

### 1.6.1 RD MODE

In the RD mode, the  $\overline{\text{WR}}/\text{RDY}$  pin is configured as the RDY output. The read mode performs a conversion with a single  $\overline{\text{RD}}$  pulse. This allows the  $\mu\text{P}$  to start a conversion, wait, and then read data with a single read instruction.

The timing for the RD mode is shown in Figure 2. To do a conversion, CS must be low to select the device. After CS goes low, the RDY output goes low indicating that the device is ready to do a conversion. The conversion starts on the falling edge of RD. While RD is low, the MSB and LSB decisions are made with internally generated clock edges. When the conversion is complete, RDY goes high and INT goes low signaling the end of the conversion. After INT goes low, the data outputs go from high impedance to active state with valid output data. Data stays valid until either RD or CS goes high. When either signal goes high, the output data lines return to the high impedance state and INT returns high. A pull up resistor on RDY in the sample and hold mode will cause clock injection, degrading the total unadjusted error, unless CS $\downarrow$  is  $\geq$  20ns before RD↓.

### 1.6.2 WR-RD MODE

In the WR-RD mode, the  $\overline{WR}/RDY$  pin is configured as the  $\overline{WR}$  input. In this mode,  $\overline{WR}$  initiates the conversion and  $\overline{RD}$  controls reading the output data. This can be done in several ways, described below.

# 1.6.3 WR-RD MODE — USING INTERNAL DELAY $(t_{RD} > t_{INTL})$

The timing is shown in Figure 3. To do a conversion, CS must be low to select the device. Then, WR falling edge triggers the conversion. While WR is low, the MSB comparison is made. When WR returns high the LSB decision is made. After some internal delay, INT goes low indicating end of conversion. Valid data will appear on DB0–7 when RD is pulled low. INT is then reset by the rising edge of either CS or RD.

## 1.6.4 WR-RD MODE — READING BEFORE DELAY $(t_{RD} < t_{INTL})$

The internally generated delay for the LSB decision when  $t_{RD} > t_{INTL}$  is longer than necessary due to circuit design tolerances of  $t_{INTL}$  delay. If desired, a faster conversion will result without loss of accuracy by bringing RD low within the minimum time specified for  $t_{RD}$ . The timing diagram for this mode is shown in Figure 4. WR is the same as when  $t_{RD} > t_{INTL}$ . But in this case, RD is brought low  $t_{RD}$  ns after WR rising edge and before INT. INT goes low indicating an end of conversion after the falling edge of RD and is reset on the rising edge of RD or CS. When RD is brought low before INT goes low the data bus always remains in the high-impedance state until INTI.

### 1.6.5 WR-RD MODE — STAND ALONE OPERATION

Stand alone operation can be implemented by tying  $\overline{\text{CS}}$  and  $\overline{\text{RD}}$  low as shown in Figure 5. WR initiates a conversion as before. When  $\overline{\text{WR}}$  is low, the MSB comparison is made. When,  $\overline{\text{WR}}$  goes high, the LSB comparison is made. Since  $\overline{\text{RD}}$  is already low, the output data will appear automatically at end of conversion. Since  $\overline{\text{RD}}$  is always low,  $\overline{\text{INT}}$  is reset on rising edge of  $\overline{\text{WR}}$  and goes low at end of conversion.

### 1.6.6 POWER-ON RESET

When power is first applied, <u>an internal power-on reset</u> and timer circuit inhibits the  $\overline{CS}$  input and resets the internal circuitry to prevent the ML2261 from starting in an <u>unknown</u> state. During this period of approximately  $3\mu$ , INT remains high and the data bus is in the high-impedance state.

### 7

### 2.0 TYPICAL APPLICATIONS



\* NO PROTECTION IS REQUIRED IF INPUT CURRENT < 25 mA

Figure 10. Protecting the Input



Figure 11. Using V<sub>CC</sub> as Reference for Ratiometric Operation



Figure 12. Using External Reference of D/A



Figure 13. 68000 Type Interface to ML2261



Figure 14. 9-Bit Resolution



### 2.0 TYPICAL APPLICATIONS (Continued)





Figure 15. ±2.5V Analog Input Range

Figure 16. Simultaneous Sampling of Two Variables



Figure 17. TMS320 Interface with D/A Output



Figure 18. 8051 Interface to ML2261

### TYPICAL APPLICATIONS (Continued)



Figure 19. Operating with a Ratiometric Analog Signal of 15% of  $V_{CC}$  to 85% of  $V_{CC}\,$ 

### **ORDERING INFORMATION**

| PART NUMBER | TOTAL<br>UNADJUSTED ERROR | TEMPERATURE RANGE | PACKAGE          |  |
|-------------|---------------------------|-------------------|------------------|--|
| ML2261BCP   | ±1/2 LSB                  | 0°C to 70°C       | Molded DIP (P20) |  |
| ML2261BCQ   |                           | 0°C to 70°C       | Molded PCC (Q20) |  |
| ML2261CCP   | ±1 LSB                    | 0°C to 70°C       | Molded DIP (P20) |  |
| ML2261CCQ   |                           | 0°C to 70°C       | Molded PCC (Q20) |  |



# 4-Channel High-Speed 8-Bit A/D Converter with T/H (S/H)

### **GENERAL DESCRIPTION**

The ML2264 is a high-speed,  $\mu P$  compatible, 4-channel 8-bit A/D converter with a conversion time of 680ns over the operating temperature range and supply voltage tolerance. The ML2264 operates from a single 5V supply and has an analog input range from GND to  $V_{CC}$ .

The ML2264 has two different pin selectable modes. The T/H mode has an internal track and hold. The S/H mode has a true internal sample and hold and can digitize 0 to 5V sinusoidal signals as high as 500kHz.

The ML2264 digital interface has been designed so that the device appears as a memory location or I/O port to a  $\mu$ P. Analog input channels are selected by the latched and decoded multiplexer address inputs.

The ML2264 is an enhanced, pin compatible second source for the industry standard AD7824. The ML2264 enhancements are faster conversion time, parameters guaranteed over the supply tolerance and temperature range, improved digital interface timing, superior power supply rejection, and better latchup immunity on analog inputs.

### **FEATURES**

- Conversion time, WR-RD mode over temperature and supply voltage tolerance
- Total unadjusted error ...... ±1/2 LSB or ±1 LSB
- Capable of digitizing a 5V, 250kHz sine wave
- 4-analog input channels
- No missing codes
- 0V to 5V analog input range with single 5V power supply
- No zero or full scale adjust required
- Operates ratiometrically or with up to 5V voltage reference
- No external clock required
- Power-on reset circuitry
- Low power ......100mW
- Narrow 24-pin DIP, SOIC, or SSOP
- Superior pin compatible replacement for AD7824

### **BLOCK DIAGRAM**

#### CND SH/TH +VREF 4-BIT FLASH A/D (MSB) O DB7 AIN 1 O DECODE O DR6 LOGIC, A IN 2 O-4-CH ODB5 +V<sub>REF</sub> LATCH MUX 4-BIT A IN 3 0-ODB4 SAMPLE D/A THREE -VREF A IN 4 O -O DB3 STATE HOLD OUTPUT +V<sub>REF</sub> ODB2 BUFFER 16 O DR1 4-BIT FLASH O DB0 A/D (LSB) ADDRESS TIMING LATCH DECODE CONTROL CS WR/RDY RD SH/TH MODE A0 A1

### PIN CONNECTIONS



### PIN DESCRIPTION

| PIN# | NAME              | FUNCTION                                                                                                                                           | PIN# | NAME            | FUNCTION                                                                                                                                                           |
|------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | A IN 4            | Analog input 4.                                                                                                                                    | 15   | WR/RDY          | Write input or ready output. In WR-RD                                                                                                                              |
| 2    | A IN 3            | Analog input 3.                                                                                                                                    |      |                 | mode, this pin is WR input. In RD mode, this pin is RDY open drain                                                                                                 |
| 3    | A IN 2            | Analog input 2.                                                                                                                                    |      |                 | output. See Digital Interface section.                                                                                                                             |
| 4    | A IN 1            | Analog input 1.                                                                                                                                    | 16   | <del>CS</del>   | Chip select input. This pin must be                                                                                                                                |
| 5    | MODE              | Mode select input.  MODE = GND: RD mode                                                                                                            |      |                 | held low for the device to perform a conversion.                                                                                                                   |
|      |                   | $MODE = V_{CC}$ : WR-RD mode                                                                                                                       | 17   | DB4             | Data output — bit 4.                                                                                                                                               |
|      |                   | Pin has internal current source pulldown to GND.                                                                                                   | 18   | DB5             | Data output — bit 5.                                                                                                                                               |
| 6    | DB0               | Data output — bit 0 (LSB).                                                                                                                         | 19   | DB6             | Data output — bit 6.                                                                                                                                               |
| 7    | DB1               | Data output — bit 1.                                                                                                                               | 20   | DB7             | Data output — bit 7 (MSB).                                                                                                                                         |
| 8    | DB2               | Data output — bit 2.                                                                                                                               | 21   | A1              | Digital address input 1 that selects                                                                                                                               |
| 8    | DB3               | Data output — bit 3.                                                                                                                               |      |                 | analog input channel. See multiplexer addressing section.                                                                                                          |
| 10   | RD                | Read input. In RD mode, this pin initiates a conversion. In WR-RD mode, this pin latches data into output                                          | 22   | A0              | Digital address input 0 that selects analog input channel. See multiplexer addressing section.                                                                     |
|      |                   | latches. See Digital Interface section.                                                                                                            | 23   | SH/TH           | S/H, T/H mode select. When SH/ $\overline{\text{TH}}$ =                                                                                                            |
| 11   | INT               | Interrupt output. This output signals the end of a conversion and indicates that data is valid on the data outputs. See Digital Interface section. |      |                 | V <sub>CC</sub> , the device is in sample and hold<br>mode. When SH/TH = GND, the<br>device is in track and hold mode. Pin<br>has internal pulldown current source |
| 12   | GND               | Ground.                                                                                                                                            |      |                 | to GND.                                                                                                                                                            |
| 13   | $-V_{REF}$        | Negative reference voltage for A/D converter.                                                                                                      | 24   | V <sub>CC</sub> | Positive supply. $+5$ volts $\pm$ 5%.                                                                                                                              |
| 14   | +V <sub>REF</sub> | Positive reference voltage for A/D converter.                                                                                                      |      |                 |                                                                                                                                                                    |
|      |                   |                                                                                                                                                    |      |                 |                                                                                                                                                                    |

### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage, V <sub>CC</sub>              |
|----------------------------------------------|
| Logic Inputs $-0.3V$ to $V_{CC} + 0.3V$      |
|                                              |
| Analog Inputs–0.3V to $V_{CC}$ + 0.3V        |
| Input Current per Pin (Note 2) ±25mA         |
| Storage Temperature –65°C to +150°C          |
| Package Dissipation                          |
| at T <sub>A</sub> = 25°C (Board Mount) 875mW |
| Lead Temperature (Soldering 10 sec.)         |
| Dual-In-Line Package (Plastic)260°C          |
| Dual-In-Line Package (Ceramic)300°C          |
| SOIC                                         |
| Vapor Phase (60 sec.) 215°C                  |
| Infrared (15 sec.)                           |

### **OPERATING CONDITIONS**

| Supply Voltage, V <sub>CC</sub> | 4.5V <sub>DC</sub> to 6.0V <sub>DC</sub> |
|---------------------------------|------------------------------------------|
| Temperature Range (Note 3).     | $\dots T_{MIN} \le T_A \le T_{MAX}$      |
| ML2264CCS                       |                                          |
| ML2264CCP                       |                                          |
| ML2264CCR                       | 0°C to +70°C                             |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = +V_{REF} = 5V \pm 5\%$ , and  $-V_{REF} = GND$  (Note 1)

|                                                |       | CONDITIONS                                                   |                                            | ML2264XCX            |                 |                      |       |
|------------------------------------------------|-------|--------------------------------------------------------------|--------------------------------------------|----------------------|-----------------|----------------------|-------|
| PARAMETER                                      | NOTES |                                                              |                                            | MIN                  | TYP<br>(NOTE 3) | MAX                  | UNITS |
| Converter                                      |       |                                                              |                                            |                      |                 |                      |       |
| Total Unadjusted Error<br>ML2264CXX            | 4, 6  | -                                                            |                                            |                      |                 | ±1                   | LSB   |
| Integral Linearity Error<br>ML2264CXX          | 4, 6  |                                                              |                                            |                      |                 | ±1                   | LSB   |
| Differential Linearity Error<br>ML2264CXX      | 4     |                                                              |                                            | -                    |                 | ±1                   | LSB   |
| Full Scale Error<br>ML2264CXX                  | 4     |                                                              |                                            |                      |                 | ±1                   | LSB   |
| Zero Scale Error<br>ML2264CXX                  | 4     |                                                              |                                            |                      |                 | ±1                   | LSB   |
| Channel to Channel Mismatch                    | 4     |                                                              |                                            |                      |                 | ±1/4                 | LSB   |
| +V <sub>REF</sub> Voltage Range                | 5     |                                                              |                                            | -V <sub>REF</sub>    | -               | V <sub>CC</sub> +0.1 | V     |
| -V <sub>REF</sub> Voltage Range                | 5     |                                                              |                                            | GND-0.1              |                 | +V <sub>REF</sub>    | V     |
| Reference Input Resistance                     | 4     |                                                              |                                            | 1                    | 2.5             | 4                    | kΩ    |
| Analog Input Range                             | 4, 7  |                                                              |                                            | GND-0.1              |                 | V <sub>CC</sub> +0.1 | V     |
| Power Supply Sensitivity                       | 4     | DC<br>V <sub>CC</sub> =5V ± 5%, V <sub>REF</sub> =           | = 4.50V                                    |                      | ±1/32           | ±1/4                 | LSB   |
|                                                |       | 100mVp-p<br>100kHz sine on V <sub>CC</sub> ,                 | V <sub>IN</sub> = 0                        |                      | ±1/16           |                      | LSB   |
| Analog Input Leakage Current,<br>OFF Channel   | 4     | ON Channel = V <sub>CC</sub><br>OFF Channel = 0V             |                                            | -1                   |                 |                      | μА    |
|                                                |       | ON Channel = 0V<br>OFF Channel = V <sub>CC</sub>             |                                            |                      |                 | 1                    | μА    |
| Analog Input Leakage Current,<br>ON Channel    | 4     | ON Channel = 0V<br>OFF Channel = V <sub>CC</sub>             |                                            | -1                   |                 |                      | μА    |
|                                                |       | ON Channel = V <sub>CC</sub><br>OFF Channel = 0V             |                                            |                      |                 | 1                    | μА    |
| Analog Input Capacitance                       |       | During Acquisition Period                                    |                                            |                      | 45              |                      | pF    |
| Digital and DC                                 |       |                                                              |                                            |                      |                 |                      |       |
| V <sub>IN(1)</sub> , Logical "1" Input Voltage | 4     | $\overline{WR}$ , $\overline{RD}$ , $\overline{CS}$ , A0, A1 |                                            | 2.0                  |                 |                      | V     |
|                                                |       | MODE, SH/TH                                                  |                                            | V <sub>CC</sub> -0.5 |                 |                      | V     |
| V <sub>IN(0)</sub> , Logical "0" Input Voltage | 4     | WR, RD, CS, A0, A1                                           |                                            |                      |                 | 0.8                  | V     |
|                                                |       | MODE, SH/TH                                                  | · ·                                        |                      |                 | 0.5                  | V     |
| I <sub>IN(1)</sub> , Logical "1" Input Current | 4     | V <sub>IH</sub> = V <sub>CC</sub>                            | <u>WR</u> , <u>RD</u> , <u>CS</u> , A0, A1 | 1                    |                 | 1                    | μА    |
|                                                | 1     |                                                              | MODE, SH/TH                                | 15                   | 50              | 150                  | μА    |
| I <sub>IN(0)</sub> , Logical "0" Input Current | 4     | V <sub>IL</sub> = GND                                        | WR, RD, CS                                 | -1                   |                 |                      | μА    |
|                                                |       |                                                              | MODE, SH/TH                                | -20                  |                 | 1                    | μА    |

### **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified,  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = +V_{REF} = 5V \pm 5\%$ , and  $-V_{REF} = GND$ , and timing measured at 1.4V,  $C_L = 100$ pF. (Note 1)

|                                                           |         |                                                                                                                                                                                                                                             | ML2264XCX               |     |                 |      |          |
|-----------------------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|-----------------|------|----------|
| PARAMETER                                                 | NOTES   | CONDITIONS                                                                                                                                                                                                                                  |                         | MIN | TYP<br>(NOTE 3) | MAX  | UNITS    |
| Digital and DC (Continued)                                |         |                                                                                                                                                                                                                                             |                         |     | <u>'</u>        |      | <u> </u> |
| V <sub>OUT(1)</sub> , Logical "1"<br>Output Voltage       | 4       | I <sub>OUT</sub> = -2mA                                                                                                                                                                                                                     |                         | 4.0 |                 |      | V        |
| V <sub>OUT(0)</sub> , Logical "0"<br>Output Voltage       | 4       | I <sub>OUT</sub> = 2mA                                                                                                                                                                                                                      |                         |     |                 | 0.4  | V        |
| I <sub>OUT</sub> , Three-State Output                     | 4       | 4 V <sub>OUT</sub> = 0V                                                                                                                                                                                                                     |                         | -1  |                 |      | μА       |
| Current                                                   |         | $V_{OUT} = V_{CC}$                                                                                                                                                                                                                          |                         |     |                 | :    | - 1μΑ    |
| C <sub>OUT</sub> , Logic Output<br>Capacitance            |         |                                                                                                                                                                                                                                             |                         |     | 5               |      | pF       |
| C <sub>IN</sub> , Logic Input<br>Capacitance              |         | -                                                                                                                                                                                                                                           |                         |     | 5               |      | pF       |
| I <sub>CC</sub> , Supply Current                          | 4       | $\overline{CS} = \overline{WR} = \overline{RD} = "1",$<br>No Output Load                                                                                                                                                                    |                         |     |                 | 18   | mA       |
| AC and Dynamic Performance (N                             | lote 9) |                                                                                                                                                                                                                                             |                         |     | <u> </u>        |      |          |
| t <sub>CRD</sub> , Conversion Time,<br>Read Mode          | 4       | $\overline{RD}$ to $\overline{INT}$ , MODE = 0                                                                                                                                                                                              | V                       |     | -               | 1020 | ns       |
| t <sub>CWR-RD</sub> , Conversion Time,<br>Write-Read Mode | 4, 8    | WR Falling<br>Edge to INT,                                                                                                                                                                                                                  | SH/TH = V <sub>CC</sub> |     |                 | 700  | ns       |
|                                                           |         | $t_{RD} < t_{INT}$ ,<br>MODE = $V_{CC}$                                                                                                                                                                                                     | SH/TH = GND             |     |                 | 830  | ns       |
| SNR, Signal to Noise Ratio                                |         | V <sub>IN</sub> = 5V, 250kHz<br>Noise is sum of all nonfundamental<br>components from 0–500kHz.<br>SH/TH = V <sub>CC</sub> , MODE = V <sub>CC</sub><br>f <sub>SAMPLING</sub> = 1.0 MHz                                                      |                         | :   | 48              |      | dB       |
| HD, Harmonic Distortion                                   |         | V <sub>IN</sub> = 5V, 250kHz<br>THD is sum of 2–5th harmonics relative to<br>fundamental.<br>SH/TH = V <sub>CC</sub> , MODE = V <sub>CC</sub><br>f <sub>SAMPLING</sub> = 1.0 MHz                                                            |                         |     | -63             |      | dB       |
| IMD, Intermodulation Distortion                           |         | fa = 2.5V, 250kHz<br>fb = 2.5V, 248kHz<br>IMB is (fa + fb), (fa – fb), (2fa + fb), (2fa – fb),<br>(fa + 2fb), or (fa – 2fb) relative to fundamental.<br>SH/TH = V <sub>CC</sub> , MODE = V <sub>CC</sub><br>f <sub>SAMPLING</sub> = 1.0 MHz |                         |     | -60             |      | dB       |
| FR, Frequency Response                                    |         | $V_{IN} = 5V$ , 0–250kHz Relative to 1kHz<br>SH/TH = $V_{CC}$ , MODE = $V_{CC}$<br>$f_{SAMPLING} = 1.0$ MHz                                                                                                                                 |                         | ·   | ±0.1            |      | dB       |
| SR, Slew Rate Tracking                                    | 5       | SH/TH = V <sub>CC</sub>                                                                                                                                                                                                                     | -                       |     |                 | 4.0  | V/µs     |
|                                                           |         | SH/TH = GND                                                                                                                                                                                                                                 |                         |     |                 | 0.25 | V/µs     |
| t <sub>AS</sub> , Multiplexer Address<br>Setup Time       | 4       | SH/TH = GND, Figure 1<br>(Track & Hold Operation)                                                                                                                                                                                           |                         | 0   | ,               |      | ns       |

### **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified,  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = +V_{REF} = 5V \pm 5\%$ , and  $-V_{REF} = GND$ , and timing measured at 1.4V,  $C_L = 100 pF$ . (Note 1)

|                                                                                        |                  |                                                                 | ^                    | ML2264XCX       |                      |       |
|----------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------|----------------------|-----------------|----------------------|-------|
| PARAMETER                                                                              | NOTES            | CONDITIONS                                                      | MIN                  | TYP<br>(NOTE 3) | MAX                  | UNITS |
| AC and Dynamic Performance (N                                                          | lote 9) (Co      | ontinued)                                                       | 1 144                |                 |                      |       |
| t <sub>AH</sub> , Multiplexer Λddress<br>Hold Time                                     | 4                | SH/TH = GND, Figure 1<br>(Track & Hold Operation)               | 60                   |                 |                      | ns    |
| t <sub>AS</sub> , Multiplexer Address<br>Setup Time                                    | 4                | SH/TH = V <sub>CC</sub> , Figure 2<br>(Sample & Hold Operation) | 225                  |                 |                      | ns    |
| t <sub>AH</sub> , Multiplexer Address<br>Hold Time                                     | 4                | SH/TH = V <sub>CC</sub> , Figure 2<br>(Sample & Hold Operation) | 60                   |                 |                      | ns    |
| AC Performance Read Mode (Pin                                                          | 5 = <b>0V</b> ), | Figure 4                                                        |                      |                 |                      |       |
| t <sub>RDY</sub> , $\overline{CS}$ to RDY Delay                                        | 4                |                                                                 | 0                    |                 | 60                   | ns    |
| t <sub>RDD</sub> , RD Low to RDY Delay                                                 | 4, 9             | Figure 3                                                        |                      |                 | 1020                 | ns    |
| $\overline{t_{CSS}}$ , $\overline{CS}$ to $\overline{RD}$ , $\overline{WR}$ Setup Time | 4                |                                                                 | 0                    |                 |                      | ns    |
| $t_{CSH}$ , $\overline{CS}$ to $\overline{RD}$ , $\overline{WR}$ Hold Time             | 4                | *11                                                             | 0                    |                 |                      | ns    |
| t <sub>CRD</sub> , Conversion Time —<br>RD Low to INT low                              | 4, 9             |                                                                 |                      |                 | 1020                 | ns    |
| t <sub>ACC0</sub> , Data Access Time<br>RD to Data Valid                               | 4                |                                                                 | t <sub>CRD</sub> -10 |                 | t <sub>CRD</sub> +20 | ns    |
| t <sub>RDPW</sub> , RD Pulse Width                                                     | 4                | •                                                               | t <sub>CRD</sub> +30 | -               |                      | ns    |
| t <sub>INTH</sub> , RD to INT Delay                                                    | 4, 9             |                                                                 | 0                    |                 | 65                   | ns    |
| t <sub>DH</sub> , Data Hold Time —<br>RD Rising Edge to Data<br>High Impedance State   | 5, 9             | Figure 3                                                        | 0                    |                 | 50                   | ns    |
| t <sub>P</sub> , Delay Time Between<br>Conversions INT Low                             | 4, 9             | Sample & Hold Mode,<br>SH/TH = V <sub>CC</sub>                  | 300                  |                 |                      | ns    |
| to RD Low                                                                              |                  | Track & Hold Mode,<br>SH/TH = GND                               | 240                  |                 |                      | ns    |
| AC Performance Write-Read Mo                                                           | de (Pin 5 :      | = 5V), Figures 5 and 6                                          |                      |                 |                      |       |
| $t_{CSS}$ , $\overline{CS}$ to $\overline{RD}$ , $\overline{WR}$ Setup Time            | 4                |                                                                 | 0                    |                 |                      | ns    |
| $t_{CSH}$ , $\overline{CS}$ to $\overline{RD}$ , $\overline{WR}$ Hold Time             | 4                |                                                                 | 0                    |                 |                      | ns    |
| t <sub>WR</sub> , WR Pulse Width                                                       | 4                | SH/TH = V <sub>CC</sub>                                         | 190                  |                 | 50K                  | ns    |
|                                                                                        | - 5              | SH/TH = GND                                                     | 320                  |                 | 50K                  | ns    |
| t <sub>RD</sub> , Read Time — WR<br>High to RD Low Delay                               | 4                | t <sub>RD</sub> < t <sub>INTL</sub>                             | 275                  |                 |                      | ns    |
| t <sub>RI</sub> , RD to INT Delay                                                      | 4, 9             | t <sub>RD</sub> < t <sub>INTL</sub>                             | 0                    |                 | 235                  | ns    |
| t <sub>ACC1</sub> , Data Access Time  — RD Low to Data Valid                           | 4                | t <sub>RD</sub> < t <sub>INTL</sub>                             | 0                    |                 | 240                  | ns    |
| t <sub>CWR-RD</sub> , Conversion Time                                                  | 4, 8, 9          | $t_{RD} < t_{INTL}$ , SH/TH = $V_{CC}$                          |                      |                 | 700                  | ns    |
| — WR Falling Edge to INT Low                                                           | 5, 8, 9          | $t_{RD} < t_{INTL}$ , SH/TH = GND                               |                      |                 | 830                  | ns    |

### **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified,  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = +V_{REF} = 5V \pm 5\%$ , and  $-V_{REF} = GND$ , and timing measured at 1.4V,  $C_1 = 100$ pF. (Note 1)

|                                                                                      |             |                                                |     | ML2264XCX       |     |       |
|--------------------------------------------------------------------------------------|-------------|------------------------------------------------|-----|-----------------|-----|-------|
| PARAMETER                                                                            | NOTES       | CONDITIONS                                     | MIN | TYP<br>(NOTE 3) | MAX | UNITS |
| AC Performance Write-Read Mo                                                         | de (Pin 5 : | = 5V) Figures 5 and 6 (Continued)              |     |                 |     |       |
| t <sub>INTL</sub> , Internal Comparison Time — WR Rising Edge to INT Low             | 4, 9        | $t_{RD} > t_{INTL}$                            |     |                 | 620 | ns    |
| t <sub>ACC2</sub> , Data Access Time<br>— RD to Data Valid                           | 4           | t <sub>RD</sub> > t <sub>INTL</sub>            | 0   |                 | 50  | ns    |
| t <sub>DH</sub> , Data Hold Time —<br>RD Rising Edge to Data<br>High Impedance State | 5, 9        | Figure 3                                       | 0   |                 | 50  | ns    |
| t <sub>INTH</sub> , RD↑ to INT↑ Delay                                                | 4, 9        |                                                | 0   |                 | 65  | ns    |
| t <sub>P</sub> , Delay Time Between<br>Conversions — INT Low                         | 4, 9        | Sample & Hold Mode,<br>SH/TH = V <sub>CC</sub> | 300 |                 |     | ns    |
| to WR Low                                                                            |             | Track & Hold Mode,<br>SH/TH = GND              | 240 |                 |     | ns    |
| t <sub>IHWR</sub> , WR↑ to INT↑ Delay                                                | 4, 9        | Standalone Mode                                | 0   |                 | 90  | ns    |
| t <sub>ID</sub> , <del>INT</del> ↓ to Data Valid Delay                               | 4, 9        | Standalone Mode                                | 0   |                 | 20  | ns    |

- Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.
- Note 2: When the voltage at any pin exceeds the power supply rails  $(V_{IN} < GND \text{ or } V_{IN} > V_{CC})$  the absolute value of current at that pin should be limited to 25mA or less.
- Note 3: Typicals are parametric norm at 25°C.
- Note 4: Parameter guaranteed and 100% production tested.
- Note 5: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.
- Note 6: Total unadjusted error includes offset, full scale, linearity, sample and hold, and multiplexer errors. Total unadjusted error is tested at the minimum specified times for WR, RD, t<sub>R1</sub>, and t<sub>P</sub>. For example, for the ML2264XCX in the sample and hold mode, WR/RD mode: t<sub>WR</sub> = 190ns, t<sub>RD</sub> = 275ns with a frequency of 1.000MHz (cycle time of 1000ns).
- Note 7: For −V<sub>REF</sub> ≥ V<sub>IN</sub> the digital output code will be 0000 0000. Two on-chip diodes are tied to the analog input which will forward conduct for analog input voltages one diode drop below ground or one diode drop greater than the V<sub>CC</sub> supply. Be careful, during testing at low V<sub>CC</sub> levels (4.5V), as high level analog inputs (5V) can cause this input diode to conduct especially at elevated temperatures, and cause errors for analog inputs near full scale. The spec allows 100mV forward bias of either diode. This means that as long as the analog V<sub>IN</sub> or V<sub>REF</sub> does not exceed the supply voltage by more than 100mV, the output code will be correct. To achieve an absolute 0V<sub>DC</sub> to 5V<sub>DC</sub> input voltage range will therefore require a minimum supply voltage of 4.900V<sub>DC</sub> over temperature variations, initial tolerance and loading.
- Note 8: Conversion time, write-read mode =  $t_{WR} + t_{RD} + t_{RI}$ .
- Note 9: Defined from the time an output crosses 0.8V or 2.4V.



Figure 1. Analog Multiplexer Address Timing for Track & Hold Mode (Pin 23 = GND)



Figure 2. Analog Multiplexer Address Timing for Sample & Hold Mode (Pin 23 = V<sub>CC</sub>)



Figure 3. High Impedance Test Circuits and Waveforms



\*In SAMPLE & HOLD mode a pull up resistor on RDY should not be used unless CS $\downarrow$  is  $\geq$  20ns before RD $\downarrow$ .

Figure 4. RD Mode Timing



Figure 6. WR-RD Mode Timing  $(t_{RD} < t_{INTL})$ 



Figure 5. WR-RD Mode Timing  $(t_{RD} > t_{INTL})$ 



Figure 7. WR-RD Mode Stand-Alone Timing  $\overline{CS} = \overline{RD} = 0$ 

### 1.0 FUNCTIONAL DESCRIPTION

The ML2264 uses a two stage flash technique for A/D conversion. This technique first performs a 4 bit flash conversion on  $V_{\rm IN}$  to determine the 4 MSB's. These 4 MSB's are then cycled through an internal DAC to recreate the analog input. This reconstructed analog input signal from the DAC is then subtracted from the input, and the difference voltage is converted by a second 4 bit flash conversion, providing the 4 LSB's of the output data word.

#### 1.1 MULTIPLEXER ADDRESSING

The ML2264 contains a 4-channel single ended analog multiplexer. A particular input channel is selected by using the address inputs A0 and A1. The relationship between the address inputs, A0 and A1, and the analog input selected is shown in Table 1.

| Selected       | Address Input |    |  |  |  |
|----------------|---------------|----|--|--|--|
| Analog Channel | A0            | A1 |  |  |  |
| A IN 1         | 0             | 0  |  |  |  |
| A IN 2         | 1             | 0  |  |  |  |
| AIN 3          | 0             | 1  |  |  |  |
| A IN 4         | 1             | 1  |  |  |  |

Table 1. Multiplexer Address Decoding

The address inputs are latched into the ML2264 on the falling edge of the  $\overline{\text{RD}}$ ,  $\overline{\text{WR}}$ , or  $\overline{\text{CS}}$  depending on the state of pins SH/ $\overline{\text{TH}}$  and mode as shown in Table 2.

| Address Latching<br>Signal | Mode            | Operation Mode  |
|----------------------------|-----------------|-----------------|
| RD↓                        | GND             | GND             |
| WR↓                        | V <sub>CC</sub> | GND             |
| CS↓                        | GND             | Vcc             |
| <u>CS</u> ↓                | V <sub>CC</sub> | V <sub>CC</sub> |

Table 2.

In the Sample & Hold mode of operation  $\overline{CS}$  is used as the address latch enable, allowing for continuous conversions without addressing a given analog input for each conversion.

The Track & Hold mode of operation requires an analog input to be addressed and latched for each conversion that the ML2264 performs.

### 1.2 ANALOG INPUTS

The analog input on the ML2264 behaves differently than inputs on conventional converters. The analog input current requirements change while the conversion is in progress, and the amount of input current depends on what cycle the converter is in.

The equivalent input circuit for the converter is shown in Figure 8. When the conversion starts in the T/H mode  $(\overline{WR}\downarrow \text{ in the WR-RD mode or } \overline{RD}\downarrow \text{ in the RD mode}) S1,$ S4 and S6 close and S3 opens. This period is known as the acquisition period where the MSB flash converter tracks the input signal and the LSB flash converter samples it. During this period, V<sub>IN</sub> is connected to the 16 MSB and 15 LSB comparators. Thus 38pF of input capacitance must be charged up through the combined RON resistance of the internal analog switches plus any external source resistance, R<sub>S</sub>. In addition, there is a stray capacitance of approximately 11pF that needs to be charged through the external source resistance Rs. This period ends in the WR-RD mode when WRT or by an internal timer in the RD mode. At this point S1 and S4 open and the analog input at V<sub>IN</sub> is no longer being sampled; thus during this time the analog voltage on VIN does not affect converter performance.

As shown above, the critical period for charging up the analog input occurs when the MSB and LSB comparators are sampling the input, known as the acquisition period. The source of the external signal on  $V_{\rm IN}$  must adequately charge up the analog voltage during the acquisition period. To do this, the input must settle within the required analog accuracy tolerance at least 50ns before the end of the acquisition period so that the MSB comparators have adequate time to make the correct decision. If more time is needed due to finite charging or settling time of the external source, the  $\overline{\rm WR}$  low period can be extended in WR-RD mode. In RD mode, since the acquisition time is fixed by internal delays, the burden is on the external source to charge up and settle the input adequately.

When the ML2264 operates in the S/H mode (pin 23 =  $V_{CC}$ ) both the MSB and the LSB flash converter perform a true sample and hold operation during the acquisition or sampling period. This period starts after the falling edge of  $\overline{INT}$  and ends with the falling edge of  $\overline{WR}$  in the WR-RD mode or the falling edge of  $\overline{RD}$  in the RD mode. The duration of this period is user controlled and must satisfy a minimum of  $t_P$ .

During this period S1, S3, S4 and S6 close, therefore 46pF of input capacitance must be charged up in addition to the 11pF of stray capacitance.

### 1.3 TRACK AND HOLD vs. SAMPLE AND HOLD

The MSB Flash Converter of the ML2264 in T/H mode has a track and hold mechanism for sampling the input. The input is attached to the MSB comparators directly in the MSB compare cycle, or acquisition period. When the MSB compare cycle ends, the state of the MSB comparators is latched. The LSB Flash Converter always performs a S/H operation. Thus, the analog input signal can be changing during the MSB compare cycle, or acquisition period, and

the MSB comparators will be tracking it as long as the slew rate of the analog input is slow enough so that the MSB comparators can respond. The ML2264 can track and hold signals with slew rates as high as  $0.25 \text{V/}\mu\text{s}$  (16kHz @ 5 volts) without sacrificing conversion accuracy.

The ML2264 in S/H mode does not have the slew rate limitation of the T/H mode since an internal sample and hold acquires the analog signal, holds it internally, and then performs a conversion. Since this is a true sample and hold function, the S/H mode can theoretically digitize signals of frequencies much higher than the T/H mode. The ML2264 in S/H mode can digitize signals of frequencies as high as 250kHz @ 5V (slew rates as high as 4V/µs) without sacrificing conversion accuracy. In most applications, the S/H mode is more desirable than T/H mode because of the better dynamic performance.

### 1.3.1 Converter — T/H Mode

The operating sequence for the WR-RD mode is illustrated in Figure 9a. Initially, the internal comparators are autozeroed while WR is high. A conversion is initiated by the falling edge of WR. While WR is low, the MSB comparators are tracking the analog input and comparing this voltage against voltages from the internal resistor ladder. At the same time, the input is being acquired or sampled by LSB comparators. On the rising edge of WR, the MSB comparator results are latched, and the LSB acquisition time is ended by closing the sampling switch to the LSB comparators. While  $\overline{WR}$  is high, the LSB comparators then compare the residual input voltage against internal voltages from the resistor ladder to determine the 4 LSB's. When the LSB comparison or conversion is complete, INT goes low and latches the conversion result into the output latches. Then, the comparators are auto-zeroed while WR is high before another conversion can start.

The operating sequence for RD mode, is similar to that described above for the WR-RD mode, except the conversion is initiated by the falling edge of RD, and the MSB and LSB conversions are generated by internal clock edges that are generated while RD is low.



Figure 8. Converter Equivalent Input Circuit

### 1.3.2 Converter - S/H Mode

The operating sequence for S/H mode is illustrated in Figure 9b. Notice that it is similar to T/H mode described above except this mode has a true sample and hold function. The falling edge of INT closes the sampling switch and starts the acquisition period where the analog input is sampled at the same time all comparators are auto-zeroed. The falling edge of WR opens the internal sampling switch, ends the acquisition period, and starts the conversion on the internally sample and held signal. The MSB comparators make their decisions while  $\overline{WR}$  is low. On the rising edge of WR, the MSB comparator results are latched. The LSB comparators make their decision when  $\overline{\mbox{WR}}$  is high. When the LSB comparison or conversion is complete, INT goes low and latches the conversion result into the output buffers. Then, the acquisition period begins again and the converter is ready for the next conversion.

The operating sequence for the RD mode is the same as the WR-RD mode, except the conversion is initiated by the falling edge of  $\overline{\text{RD}}$ , and the MSB and LSB conversions are generated by internal clock edges that are generated while  $\overline{\text{RD}}$  is low.

#### (a) S/H Mode WR ACQUISITION OR SAMPLING COMPARATORS COMPARATORS PERIOD. ALL DECIDING. DECIDING. COMPARATORS AUTOZEROED. CONVERSION **RD** BROUGHT LOW MSB STARTS. COMPARATOR LATCHES LSB VIN SAMPLING RESULTS ARE COMPARATOR ENDS, HOLD LATCHED. **RESULTS AND** TIME STARTS BRINGS INT LOW. (a) T/H Mode $\overline{WR}$ ACQUISITION COMPARATORS PERIOD. MSB **COMPARATORS** AUTOZEROED. COMPARATORS DECIDING. ARE TRACKING VIN. LSB COMPARATORS A ARE SAMPLING CONVERSION VIN SAMPLING **RD** BROUGHT LOW STARTS. ENDS. MSB LATCHES LSB COMPARATOR COMPARATOR

Figure 9. Operating Sequence (WR-RD Mode)

RESULTS ARE

LATCHED.

RESULTS AND

BRINGS INT LOW.

### 1.4 REFERENCE

The  $+V_{REF}$  and  $-V_{REF}$  inputs are the reference voltages that determine the full scale and zero input voltages, respectively, for the A/D converter. Thus,  $+V_{REF}$  defines the analog input which produces a full scale output and  $-V_{REF}$  defines the analog input which produces an output code of all zeroes. The transfer function for the A/D converter is shown in Figure 10.

+V<sub>REF</sub> and -V<sub>REF</sub> can be set to any voltage between GND and V<sub>CC</sub>. This means that the reference voltages can be offset from GND and the difference between +V<sub>REF</sub>+ and -V<sub>REF</sub>- can be made small to increase the resolution of the conversion. Note that the total unadjusted error increases when [+V<sub>REF</sub> - (-V<sub>REF</sub>)] decreases.

### 1.5 POWER SUPPLY AND REFERENCE DECOUPLING

A  $0.1\mu F$  ceramic disc capacitor is recommended to bypass  $V_{CC}$  to GND, using as short a lead length as possible.

If REF+ and REF- inputs are driven by long lines, they should be bypassed by  $0.1\mu F$  ceramic disc capacitors at the reference input pins.



Figure 10. A/D Transfer Characteristic

### 1.6 DYNAMIC PERFORMANCE

### 1.6.1 Sinusoidal Inputs

Since the ML2264 has an internal sample and hold, the device can digitize high frequency sinusoids with little or no signal degradations. Using the Nyquist criteria, the highest frequency input to the converter could theoretically be 1/2 the sampling rate (fs). Any frequency components above fs/2 will be aliased below fs/2. In most applications, these aliased components cause unacceptable distortion and must be filtered out of the input. If the input frequency is too close to fs/2, then the requirements on the anti-alias filter become difficult to impossible to realize with standard component and tolerances. In most practical applications, the highest input frequency has to be limited to 1/3 to 1/4 of fMAX in order to relax the filtering requirements enough to make a realizable anti-alias filter.

The maximum sampling rate ( $f_{max}$ ) for the ML2264 in the WR-RD mode, ( $t_{RD} < t_{INTL}$ ) can be calculated as follows:

$$f_{max} = \frac{1}{t_{WR} + t_{RD} + t_{RI} + t_{P}}$$
$$f_{max} = \frac{1}{190 \text{ns} + 275 \text{ns} + 235 \text{ns} + 300 \text{ns}}$$

 $f_{max} = 1.000 \text{ MHz}$ 

twe = Write Pulse Width

 $t_{RD}$  = Delay Time between  $\overline{WR}$  and  $\overline{RD}$  Pulses

 $t_{RI} = \overline{RD}$  to  $\overline{INT}$  Delay

t<sub>P</sub> = Delay Time between Conversions

This permits a maximum sampling rate of 1MHz for the ML2264. The dynamic performance specifications (SNR, HD, IMD, and FR) for the ML2264 are all specified at 250kHz, which is approximately 1/4 of the sampling rate, f<sub>S</sub>.

In applications where aliased frequency components are acceptable and filtering of the input signal is not needed, or where a filter with a steep amplitude response is available, the user can apply an input sinusoid higher than 250kHz to the device. Note, however, that as the input frequency increases above 500kHz, dynamic performance degradation will occur due to the finite bandwidth of the internal sample and hold.

The Figure 11 plots are 4096 point FFT's of the ML2264 converting a 257kHz and a 491kHz, 0 to 4.5V, low distortion sine wave input. The ML2264 samples and digitizes at its specified accuracy, dynamic input signals with frequency components up to the Nyquist frequency (one-half the sampling rate). The output spectra yields precise measure-ments of the input signal level, harmonic components, and signal to noise ratio up to the 8-bit level. The near ideal signal to noise ratio is maintained independent of increasing analog input frequencies to 500kHz.

### 1.6.2 Signal-To-Noise Ratio

Signal-to-noise ratio (SNR) is the measured signal to noise at the output of the converter. The signal is the rms magnitude of the fundamental. Noise is the rms sum of all the nonfundamental signals up to half the sampling frequency. SNR is dependent on the number of quantization levels used in the digitization process; the more the levels, the smaller the quantization noise. The theoretical SNR for a sine wave is given by

$$SNR = (6.02N + 1.76) dB$$

where N is the number of bits. Thus for ideal 8-bit converter, SNR = 49.92 dB.

### 1.6.3 HARMONIC DISTORTION

Harmonic distortion is the ratio of the rms sum of harmonics to the fundamental. Total harmonic distortion (THD) of the ML2264 is defined as



a) Output Spectrum with  $f_{IN} = 257kHz$ ,  $f_S = 1MHz$ 



b) Output Spectrum with  $f_{IN} = 491kHz$ ,  $f_S = 1MHz$ 

Figure 11. Dynamic Performance, Sample and Hold Mode

$$20\log\frac{({V_2}^2+{V_3}^2+{V_4}^2+{V_5}^2)^{1/2}}{V_1}$$

where  $V_1$  is the rms amplitude of the fundamental and  $V_2$ ,  $V_3$ ,  $V_4$ ,  $V_5$  are the rms amplitudes of the individual harmonics.

### 1.6.2 Signal-To-Noise Ratio

Signal-to-noise ratio (SNR) is the measured signal to noise at the output of the converter. The signal is the rms magnitude of the fundamental. Noise is the rms sum of all the nonfundamental signals up to half the sampling frequency. SNR is dependent on the number of quantization levels used in the digitization process; the more the levels, the smaller the quantization noise. The theoretical SNR for a sine wave is given by

$$SNR = (6.02N + 1.76) dB$$

where N is the number of bits. Thus for ideal 8-bit converter, SNR = 49.92 dB.

#### 1.6.3 HARMONIC DISTORTION

Harmonic distortion is the ratio of the rms sum of harmonics to the fundamental. Total harmonic distortion (THD) of the ML2264 is defined as

$$20\log\frac{({V_2}^2+{V_3}^2+{V_4}^2+{V_5}^2)\sqrt[4]{2}}{V_1}$$

where  $V_1$  is the rms amplitude of the fundamental and  $V_2$ ,  $V_3$ ,  $V_4$ ,  $V_5$  are the rms amplitudes of the individual harmonics.

### 1.6.4 Intermodulation Distortion

With inputs consisting of sine waves at two frequencies,  $f_A$  and  $f_B$ , any active device with nonlinearities will create distortion products, of order (m+n), at sum and difference frequencies of  $mf_A+nf_B$ , where  $m,n=0,1,2,3\dots$  Intermodulation terms are those for which m or n is not equal to zero. The (IMD) intermodulation distortion specification includes the second order terms  $(f_A+f_B)$  and  $f_A-f_B$ ) and the third order terms  $(2f_A+f_B)$ ,  $(2f_A-f_B)$ ,  $(f_A+2f_B)$ , and  $(f_A-2f_B)$  only.

#### 1.7 DIGITAL INTERFACE

The ML2264 has two basic interface modes, RD and WR-RD, which are selected by the MODE input pin.

### 1.7.1 RD Mode

In the RD mode,  $\overline{WR}/RDY$  pin is configured as the RDY output. The read mode performs a conversion with a single  $\overline{RD}$  pulse. This allows the  $\mu P$  to start a conversion, wait, and then read data with a single read instruction.

The timing for the RD mode is shown in Figure 4. To do a conversion,  $\overline{CS}$  must be low to select the device. After  $\overline{CS}$  goes low, the RDY output goes low indicating that the device is ready to do a conversion. The conversion starts

on the falling edge of  $\overline{RD}$ . While  $\overline{RD}$  is low, the MSB and LSB decisions are made with internally generated clock edges. When the conversion is complete, RDY goes high and  $\overline{INT}$  goes low signaling the end of the conversion. After  $\overline{INT}$  goes low, the data outputs go from high impedance to active state with valid output data. Data stays valid until either  $\overline{RD}$  or  $\overline{CS}$  goes high. When either signal goes high, the output data lines return to the high impedance state and  $\overline{INT}$  returns high.

### 1.7.2 WR-RD Mode

In the WR-RD mode, the  $\overline{WR}$ /RDY pin is configured as the  $\overline{WR}$  input. In this mode,  $\overline{WR}$  initiates the conversion and  $\overline{RD}$  controls reading the output data. This can be done in several ways, described below.

## 1.7.3 WR-RD Mode — Using Internal Delay (t<sub>RD</sub> > t<sub>INTL</sub>)

The timing is shown in Figure 5. To do a conversion,  $\overline{CS}$  must be low to select the device. Then,  $\overline{WR}$  falling edge triggers the conversion. While  $\overline{WR}$  is low, the MSB comparison is made. When  $\overline{WR}$  returns high the LSB decision is made. After some internal delay,  $\overline{INT}$  goes low indicating end of conversion. Valid data will appear on DB0–7 when  $\overline{RD}$  is pulled low.  $\overline{INT}$  is then reset by the rising edge of either  $\overline{CS}$  or  $\overline{RD}$ .

# 1.7.4 WR-RD Mode — Reading Before Delay $(t_{RD} < t_{INTL})$

The internally generated delay for the LSB decision when  $t_{RD} > t_{INTL}$  is longer than necessary due to circuit design tolerances of  $t_{INTL}$  delay. If desired, a faster conversion will result without loss of accuracy by bringing  $\overline{RD}$  low within the minimum time specified for  $t_{RD}$ . The timing diagram for this mode is shown in Figure 6.  $\overline{WR}$  is the same as when  $t_{RD} > t_{INTL}$ . But in this case,  $\overline{RD}$  is brought low  $t_{RD}$  ns after WR rising edge and before  $\overline{INT}$ .  $\overline{INT}$  goes low indicating an end of conversion after the falling edge of  $\overline{RD}$  and is reset on the rising edge of  $\overline{RD}$  or  $\overline{CS}$ . When  $\overline{RD}$  is brought low before  $\overline{INT}$  goes low the data bus always remains in the high-impedance state until  $\overline{INT} \downarrow$ .

### 1.7.5 WR-RD Mode — Stand Alone Operation

Stand alone operation can be implemented by tying  $\overline{CS}$  and  $\overline{RD}$  low as shown in Figure 7.  $\overline{WR}$  initiates a conversion as before. When  $\overline{WR}$  is low, the MSB comparison is made. When,  $\overline{WR}$  goes high, the LSB comparison is made. Since  $\overline{RD}$  is already low, the output data will appear automatically at end of conversion. Since  $\overline{RD}$  is always low,  $\overline{INT}$  is reset on rising edge of  $\overline{WR}$  and goes low at end of conversion.

### 1.7.6 Power-On Reset

When power is first applied, an internal power-on reset and timer circuit inhibits the  $\overline{CS}$  input and resets the internal circuitry to prevent the ML2264 from starting in an unknown state. During this period of approximately  $3\mu s$ ,  $\overline{INT}$  remains high and the data bus is in the high-impedance state.

### 2.0 TYPICAL APPLICATIONS



NO PROTECTION REQUIRED IF INPUT CURRENT <25m

Figure 12. Protecting the Input



Figure 15. 68000 Type Interface to ML2264



Figure 13. Using V<sub>CC</sub> as Reference for Ratiometric Operation



Figure 16. ±2.5V Analog Input Range



Figure 14. Using External Reference of D/A



Figure 17. 8051 Interface to ML2264

### 2.0 TYPICAL APPLICATIONS (Continued)



Figure 18. TMS320 Interface with D/A Output



Figure 19. Operating with a Ratiometric Analog Signal of 15% of  $V_{CC}$  to 85% of  $V_{CC}$ 

### **ORDERING INFORMATION**

| PART NUMBER | TOTAL<br>UNADJUSTED ERROR | TEMPERATURE<br>RANGE | PACKAGE           |
|-------------|---------------------------|----------------------|-------------------|
| ML2264CCP   | ±1 LSB                    | 0°C to +70°C         | Molded DIP (P24)  |
| ML2264CCS   |                           | 0°C to +70°C         | Molded SOIC (S24) |
| ML2264CCR   |                           | 0°C to +70°C         | Molded SSOP (R24) |



# **μP Compatible High-Speed 10-Bit A/D Converter with S/H**

### **GENERAL DESCRIPTION**

The ML2271 is a high speed,  $\mu P$  compatible 10-bit A/D converter. A three step flash technique is used to achieve a conversion time of 1.65 $\mu s$ .\* The ML2271 operates from a single 5V supply and has an analog input range from GND to  $V_{CC}$ .

The ML2271 has a true internal sample and hold and can digitize sinusoid signals as high as 150kHz without conversion errors.

The ML2271 digital interface has been designed so that the device appears as a memory location or I/O port to a  $\mu$ P, eliminating the need for external interfacing logic. The data outputs are latched and have three state control, allowing direct connection to a  $\mu$ P bus or I/O port. The addition of an internal timing generator also allows the device to easily operate in stand alone applications.

The ML2271 is pin and function compatible with the ADC1061.

\* For higher speed and higher accuracy versions, contact the factory

#### **FEATURES**

- Conversion time over temperature and supply voltage tolerance 1.8µs\*
   Linearity error ±1LSB\*
   Full scale error ±1LSB\*
   Zero error ±1LSB\*
- Capable of digitizing a 5V, 150kHz sine wave
- No missing codes
- 0V to 5V analog input range with single 5V power supply
- Analog input protection 25mA min
- Operates ratiometrically or with up to 5V voltage reference
- No external clock required
- $\blacksquare$  Easy interface to  $\mu P$ , or operates stand-alone
- Latched, 3-state data outputs
- Power-on reset circuitry
- Low power 175mW max
- Standard 20-pin DIP or surface mount SOIC
- 0°C to 70°C, -40°C to +85°C operating temperature range



# **PIN CONFIGURATION**



#### 20-Pin SOIC D V<sub>CC</sub> III 1 20 III DB0 INT III 2 19 III DB1 WR III 3 18 III DB2 RD III 4 17 III DB3 CS III 5 16 III DB4 A VCC III 6 15 III DB5 14 III DB6 -VREF □ 7 13 III DB7 VIN III 8 12 III DB8 +VREF III 9 GND III 10 11 III DB9 TOP VIEW

# PIN DESCRIPTION

| PIN# | NAME              | FUNCTION                                                                      | PIN#       | NAME              | FUNCTION                                            |
|------|-------------------|-------------------------------------------------------------------------------|------------|-------------------|-----------------------------------------------------|
| 1    | D V <sub>CC</sub> | Digital supply. $+5V \pm 5\%$ .<br>Connect to A V <sub>CC</sub> .             | 7          | -V <sub>REF</sub> | Negative reference input voltage for A/D converter. |
| 2    | ĪNT               | Interrupt output. This output signals                                         | 8          | $V_{IN}$          | Analog input.                                       |
|      |                   | the end of a conversion and indicates that data is valid on the data outputs. | 9          | +V <sub>REF</sub> | Positive reference input voltage for A/D converter. |
|      |                   | See Digital Interface section.                                                | 10         | GND               | Ground.                                             |
| 3    | WR                | Write input. Input which initiates a conversion. See Digital Interface        | 11         | DB9               | Data output — bit 9 (MSB)                           |
|      |                   | section.                                                                      | 12         | DB8               | Data output — bit 8                                 |
| 4    | RD                | Read input. This input latches data                                           | 13         | DB7               | Data output — bit 7                                 |
|      |                   | into the output latches. See Digital                                          | 14         | DB6               | Data output — bit 6                                 |
| _    | -                 | Interface section.                                                            | 15         | DB5               | Data output — bit 5                                 |
| 5    | CS                | Chip select input. This input must be held low during WR and RD for the       | 16         | DB4               | Data output — bit 4                                 |
|      |                   | device to perform a conversion.                                               | 1 <i>7</i> | DB3               | Data output — bit 3                                 |
| 6    | $AV_{CC}$         | Analog supply. +5V ±5%. Connect to                                            | 18         | DB2               | Data output — bit 2                                 |
|      |                   | D V <sub>CC</sub> .                                                           | 19         | DB1               | Data output — bit 1                                 |
|      |                   |                                                                               | 20         | DB0               | Data output — bit 0 (LSB)                           |

# 7

# **ABSOLUTE MAXIMUM RATINGS**

| (Note 1)                                                   |
|------------------------------------------------------------|
| Supply Voltage, A V <sub>CC</sub> , D V <sub>CC</sub> 6.5V |
| Voltage                                                    |
| Logic Inputs–0.3V to V <sub>CC</sub> + 0.3V                |
| Analog Inputs $-0.3V$ to $V_{CC} + 0.3$                    |
| Input Current per Pin (Note 2) ±25mA                       |
| Storage Temperature –65°C to +150°C                        |
| Package Dissipation                                        |
| at $T_A = 25$ °C (Board Mount) 875mW                       |
| Lead Temperature (Soldering 10 sec.)                       |
| Dual-In-Line Package (Molded) 260°C                        |
| Molded Small Outline IC Package                            |
| Vapor Phase (60 sec.)                                      |
| Infrared (15 sec.) 220°C                                   |

# **OPERATING CONDITIONS**

| Temperature Range (Note 3) | $\dots T_{MIN} \le T_A \le T_{MAX}$ |
|----------------------------|-------------------------------------|
| ML2271CCS                  | 0°C to +70°C                        |
| ML2271CCP                  | 0°C to +70°C                        |
| ML2271CIS                  | 40°C to +85°C                       |
| ML2271CIP                  | 40°C to +85°C                       |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A = T_{MIN}$  to  $T_{MAX}$ , D  $V_{CC} = A V_{CC} = +V_{REF} = 5V \pm 5\%$ , and  $-V_{REF} = GND$ 

|                                           | CONDITIONS                                                                        | ML2271CCX         |                 |                      | ML2271CIX         |                 |                      |       |
|-------------------------------------------|-----------------------------------------------------------------------------------|-------------------|-----------------|----------------------|-------------------|-----------------|----------------------|-------|
| PARAMETER                                 |                                                                                   | MIN               | TYP<br>(Note 4) | MAX                  | MIN               | TYP<br>(Note 4) | MAX                  | UNITS |
| Converter                                 |                                                                                   |                   |                 |                      |                   |                 |                      |       |
| Integral Linearity Error<br>ML2271CXX     | $V_{REF} = V_{CC}$ (Notes 5,7)                                                    |                   |                 | ±1                   |                   |                 | ±1.5                 | LSB   |
| Differential Linearity Error<br>ML2271CXX | $V_{REF} = V_{CC}$ (Note 5)                                                       |                   |                 | ±1                   | -                 | -               | ±1                   | LSB   |
| Full Scale Error<br>ML2271CXX             | (Note 5)                                                                          |                   |                 | ±1                   |                   |                 | ±1                   | LSB   |
| Zero Scale Error<br>ML2271CXX             | (Note 5)                                                                          |                   |                 | ±1                   |                   | -               | ±1                   | LSB   |
| Total Unadjusted Error<br>ML2271CXX       | (Note 5)                                                                          |                   |                 | ±1.5                 |                   |                 | ±2.0                 | LSB   |
| +V <sub>REF</sub> Voltage Range           | (Note 6)                                                                          | -V <sub>REF</sub> |                 | V <sub>CC</sub> +0.1 | -V <sub>REF</sub> |                 | V <sub>CC</sub> +0.1 | V     |
| –V <sub>REF</sub> Voltage Range           | (Note 6)                                                                          | GND-0.1           |                 | +V <sub>REF</sub>    | GND-0.1           |                 | +V <sub>REF</sub>    | V     |
| Reference Input Resistance                | (Note 5)                                                                          | 0.9               | 1.3             | 1.7                  | 0.9               | 1.3             | 1.7                  | kΩ    |
| Analog Input Range                        | (Notes 5,8)                                                                       | -V <sub>REF</sub> |                 | +V <sub>REF</sub>    | -V <sub>REF</sub> |                 | +V <sub>REF</sub>    | V     |
| Power Supply Sensitivity                  | DC $V_{CC} = 5V \pm 5\%$ , $V_{REF} = 4.75V$ (Note 5)                             |                   | ±1/32           | ±1/4                 |                   | ±1/32           | ±1/4                 | LSB   |
|                                           | $100 \text{mV}_{P-P}$ , $100 \text{kHz}$ sine on $V_{CC}$ , $V_{IN} = 0$ (Note 5) |                   | ±1/16           |                      |                   | ±1/16           |                      | LSB   |
| Analog Input Leakage Current              | Converter Idle (Notes 5,9)                                                        | -2                |                 | +2                   | -2                |                 | +2                   | μА    |
| Analog Input Capacitance                  | During Acquisition Period                                                         |                   | 25              |                      |                   | 25              |                      | pF    |

# **ELECTRICAL CHARACTERISTICS** (continued)

Unless otherwise specified,  $T_A = T_{MIN}$  to  $T_{MAX}$ , D  $V_{CC} = A V_{CC} = +V_{REF} = 5V \pm 5\%$ , and  $-V_{REF} = GND$ 

|                                                          |                                                                                                                                                         |     | ML2271CC        | X    |     | ML2271CI        | X   |       |
|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------|------|-----|-----------------|-----|-------|
| PARAMETER                                                | CONDITIONS                                                                                                                                              | MIN | TYP<br>(Note 4) | MAX  | MIN | TYP<br>(Note 4) | MAX | UNITS |
| Digital and DC                                           |                                                                                                                                                         |     |                 |      |     | <u></u>         |     |       |
| V <sub>IN(1)</sub> , Logical "1"<br>Input Voltage        | (Note 5)                                                                                                                                                | 2.0 |                 |      | 2.0 |                 |     | V     |
| V <sub>IN(0)</sub> , Logical "0"<br>Input Voltage        | (Note 5)                                                                                                                                                |     |                 | 0.8  |     |                 | 0.8 | V     |
| I <sub>IN(1)</sub> , Logical "1"<br>Input Current        | $V_{IN} = V_{CC}$ (Note 5)                                                                                                                              |     |                 | 1    |     |                 | 1   | μА    |
| I <sub>IN(0)</sub> , Logical "0"<br>Input Current        | V <sub>IN</sub> = 0V (Note 5)                                                                                                                           | -1  |                 |      | -1  |                 |     | μА    |
| V <sub>OUT(1)</sub> , Logical "1"<br>Output Voltage      | $I_{OUT} = -2mA$ (Note 5)                                                                                                                               | 4.0 |                 |      | 4.0 |                 |     | V     |
| V <sub>OUT(0)</sub> , Logical "0"<br>Output Voltage      | I <sub>OUT</sub> = 2mA (Note 5)                                                                                                                         |     |                 | 0.4  |     |                 | 0.4 | V     |
| I <sub>OUT</sub> , Three-State                           | V <sub>OUT</sub> = 0V (Note 5)                                                                                                                          | -1  |                 |      | -1  |                 |     | μА    |
| Output Current                                           | V <sub>OUT</sub> = V <sub>CC</sub> (Note 5)                                                                                                             |     |                 | 1    |     |                 | 1   | μА    |
| C <sub>OUT</sub> , Logic<br>Output Capacitance           |                                                                                                                                                         |     | 5               |      |     | 5               |     | pF    |
| C <sub>IN</sub> , Logic Input Capacitance                |                                                                                                                                                         |     | 5               |      |     | 5               |     | pF    |
| I <sub>CC</sub> , Supply Current,<br>Analog Plus Digital | $\overline{CS} = \overline{WR} = \overline{RD} = 0$<br>No Output Load (Note 5)                                                                          |     |                 | 32   |     |                 | 35  | mA    |
| AC and Dynamic Performanc                                | e (Note 9)                                                                                                                                              |     |                 |      |     |                 |     |       |
| t <sub>CONV</sub> , Conversion Time,<br>Interrupt Mode   | Figure 2 t <sub>WR</sub> = 250ns<br>(Note 6)                                                                                                            |     |                 | 1.65 | :   |                 | 1.8 | μs    |
| t <sub>CWRD</sub> , Conversion Time,<br>Write-Read Mode  | Figure 3 (Note 5)                                                                                                                                       |     |                 | 1.9  |     |                 | 2.0 | μs    |
| t <sub>CRD</sub> , Conversion Time,<br>Write-Read Mode   | Figure 4<br>(Note 6)                                                                                                                                    |     |                 | 1.9  |     |                 | 2.0 | μs    |
| SNR, Signal to Noise Ratio                               | V <sub>IN</sub> = 5V, 150kHz Noise is sum<br>of all nonfundamental<br>components from 0–300kHz.<br>f <sub>SAMPLING</sub> = 600kHz                       |     | 60              |      |     | 60              |     | dB    |
| HD, Harmonic Distortion                                  | V <sub>IN</sub> = 5V, 150kHz<br>THD is sum of 2–5th harmonics<br>or aliases relative to fundamental.<br>f <sub>SAMPLING</sub> = 600kHz                  |     | -60             |      |     | -60             |     | dB    |
| IMD, Intermodulation<br>Distortion                       | $ fa = 2.5V, 150kHz \\ fb = 2.5V, 148kHz \\ IMB is (fa + fb), (fa - fb), \\ (2fa + fb), (2fa - fb), relative to \\ fundamental. f_{SAMPLING} = 600kHz $ |     | -60             |      |     | -60             |     | dB    |
| FR, Frequency Response                                   | V <sub>IN</sub> = 5V, 0–150kHz<br>Relative to 1kHz<br>f <sub>SAMPLING</sub> = 600kHz                                                                    |     | ±0.1            |      |     | ±0.1            |     | dB    |
| SR, Slew Rate Tracking                                   |                                                                                                                                                         |     | 2.36            |      |     | 2.36            |     | V/µs  |

# **ELECTRICAL CHARACTERISTICS** (continued)

Unless otherwise specified,  $T_A = T_{MIN}$  to  $T_{MAX}$ , D  $V_{CC} = A V_{CC} = +V_{REF} = 5V \pm 5\%$ , and  $-V_{REF} = GND$ 

|                                                                                                            |                      |     | ML2271CCX       |      |     | ML2271CI        | <b>(</b> ) |       |
|------------------------------------------------------------------------------------------------------------|----------------------|-----|-----------------|------|-----|-----------------|------------|-------|
| PARAMETER                                                                                                  | CONDITIONS           | MIN | TYP<br>(Note 4) | MAX  | MIN | TYP<br>(Note 4) | MAX        | UNITS |
| AC Performance, Figures 2, 3                                                                               | 3, 4, and 5          |     |                 |      |     |                 |            |       |
| t <sub>CSS</sub> , $\overline{\text{CS}}$ to $\overline{\text{RD}}$ , $\overline{\text{WR}}$<br>Setup Time | (Note 5)             | 0   |                 |      | 0   |                 |            | ns    |
| t <sub>CSH</sub> , $\overline{\text{CS}}$ to $\overline{\text{RD}}$ , $\overline{\text{WR}}$<br>Hold Time  | (Note 5)             | 0   |                 |      | 0   |                 | ,          | ns    |
| t <sub>WR</sub> , WR Pulse Width                                                                           | (Note 5)             | 250 |                 | 50K  | 250 |                 | 50K        | ns    |
| t <sub>ACC2</sub> , WR to Data Valid                                                                       | (Note 5)             |     |                 | 2.05 |     |                 | 2.05       | μs    |
| t <sub>RD</sub> , Read Pulse Width                                                                         | (Note 5)             | 100 |                 |      | 100 |                 |            | ns    |
| t <sub>WRL</sub> , WR↑ to RD↓                                                                              | (Note 6)             | 0   |                 |      | 0   |                 |            | ns    |
| t <sub>INTH</sub> , RD↑ to INT↑                                                                            | (Note 5)             | 10  |                 | 55   | 10  |                 | 55         | ns    |
| t <sub>ACC1</sub> , Data Access Time,<br>RD↓ to Data Valid                                                 | (Note 5)             | 0   |                 | 55   | 0   |                 | 55         | ns    |
| t <sub>ID</sub> , Data Access Time,<br>INT↓ to Data Valid                                                  | (Note 5)             | 0   |                 | 50   | 0   |                 | 50         | ns    |
| t <sub>1H</sub> , t <sub>0H</sub> , RD↑ to Data High<br>Impedance State                                    | Figure 1<br>(Note 5) | 10  |                 | 50   | 10  |                 | 60         | ns    |
| t <sub>P</sub> , Delay From End of<br>Conversion to<br>Next Conversion                                     | (Note 6)             |     |                 | 20   |     |                 | 20         | ns    |
| t <sub>IC</sub> , INT↓ to Start of Next<br>Conversion                                                      | (Note 5)             | 500 |                 |      | 500 |                 |            | ns    |

- Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.
- Note 2: When the voltage at any pin exceeds the power supply rails  $(V_{IN} < \text{or GND or } V_{IN} > V_{CC})$  the absolute value of current at that pin should be limited to 25mA or less. Note 3:  $0^{\circ}\text{C}$  to  $+70^{\circ}\text{C}$  and  $-40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$  operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by
- correlation with worst-case test conditions.
- Note 4: Typicals are parametric norm at 25°C. Parameter guaranteed and 100% production tested.
- Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.
- Total unadjusted error includes offset, full scale, linearity, and sample and hold errors.
- For  $-V_{RFF} \ge V_{IN}$  the digital output code will be 0000 0000. Two on-chip diodes are tied to the analog input which will forward conduct for analog input voltages one diode drop below ground or one diode drop greater than the  $V_{CC}$  supply. Be careful, during testing at low  $V_{CC}$  levels (4.5V), as high level analog inputs (5V) can cause this input diode to conduct especially at elevated temperatures, and cause errors for analog inputs near full scale. The spec allows 100mV forward bias of either diode. This means that as long as the analog V<sub>IN</sub> or V<sub>REF</sub> does not exceed the supply voltage by more than 100mV, the output code will be correct. To achieve an absolute  $0V_{DC}$  to  $5V_{DC}$  input voltage range will therefore require a minimum supply voltage of 4.900 $V_{DC}$  over temperature variations, initial tolerance and loading.



Figure 1. High Impedance Test Circuits and Waveforms

Figure 2. Interrupt Mode Timing



Figure 3. WR-RD Mode Timing



Figure 4. RD Mode Timing

## 1.0 FUNCTIONAL DESCRIPTION

The ML2271 uses a three step flash technique for A/D conversion. This technique first performs a 3 bit flash conversion on  $V_{\rm IN}$  to determine the 3 most significant bits (MSB decision). These 3 MSB's are then cycled through an internal DAC to recreate the analog input. This reconstructed analog input signal from the DAC is then subtracted from the input, and the difference voltage is converted by a second 3 bit flash conversion providing the next 3 significant bits, called intermediate significant bits (ISB decision). This procedure is then performed again to provide the final 4 least significant bits (LSB decision).

The ML2271 has a true internal sample and hold. The internal operating sequence is shown in Figure 5. The falling edge of  $\overline{WR}$  opens the S/H sampling switch, ends the acquisition time for the analog input, and starts the conversion on the internally sample and held signal. Then the MSB, ISB, and LSB decisions are made.  $\overline{INT}$  goes low at end of conversion and  $\overline{RD}$  controls the data outputs. This falling edge of  $\overline{INT}$  also closes the sampling switch and starts the acquisition period for the next conversion.



Figure 5. Operating Sequence

#### 1.1 ANALOG INPUT

The analog input on the ML2271 behaves differently than inputs on conventional converters. The analog input current requirements change while the conversion is in progress, and the amount of input current depends on what cycle the converter is in.

The input circuit for the converter is shown in Figure 6A with the equivalent input circuit shown in Figure 6B. The acquisition period for the S/H starts on  $\overline{\text{INT}}$  falling edge and ends on  $\overline{\text{WR}}$  falling edge.

The critical period for charging up the analog input occurs during the acquisition period and the source of the external signal on  $V_{IN}$  must adequately charge up the analog voltage during this time. To do this, the input must settle within the required analog accuracy tolerance 100ns before the end of the acquisition period so that the sampling capacitors have adequate time to store the input signal. If more time is needed due to finite charging or settling time of the external source, the  $\overline{WR}$  high period can be extended as long as is required.

#### 1.2 SAMPLE AND HOLD

The ML2271 does not have the limitation of an equivalent circuit implemented with a track/hold. An internal sample and hold acquires the analog signal, holds it internally, and then a conversion is performed on the sample and held signal. Since this is a true sample and hold function, the ML2271 can sample and hold signals with frequencies as high as 150kHz @ 5V (slew rates as high as 2.36V/µs) without sacrificing conversion accuracy.

### 1.3 REFERENCE

The  $+V_{REF}$  and  $-V_{REF}$  inputs are the reference voltages that determine the full scale and zero input voltages, respectively, for the A/D converter. Thus,  $+V_{REF}$  defines the analog input which produces a full scale output and  $-V_{REF}$  defines the analog input which produces an output code of all zeroes. The transfer function for the A/D converter is shown in Figure 7.

+V<sub>REF</sub> and -V<sub>REF</sub> can be set to any voltage between GND and V<sub>CC</sub>. This means that the reference voltages can be offset from GND and the difference between +V<sub>REF</sub> and -V<sub>REF</sub> can be made small to increase the resolution of the conversion. Note that the linearity error increases when [+V<sub>REF</sub> - (-V<sub>REF</sub>)] decreases.



Figure 6A. Converter Input Circuit



Figure 6B. Converter Equivalent Input Circuit



Figure 7. A/D Transfer Characteristic

#### 1.4 POWER SUPPLY AND REFERENCE DECOUPLING

 $0.1\mu F$  in parallel with  $0.01\mu F$  ceramic disc capacitors are recommended to bypass A  $V_{CC}$  to GND, as well as D  $V_{CC}$  to GND, using the shortest lead lengths possible.

If  $+V_{REF}$  and  $-V_{REF}$  inputs are driven by long lines, they should be bypassed by  $0.1\mu F$  in parallel with  $0.01\mu F$  ceramic disc capacitors at the reference input pins.

#### 1.5 DYNAMIC PERFORMANCE

## 1.5.1 Sinusoidal Inputs

Since the ML2271 has an internal sample and hold, the device can digitize high frequency sinusoids with little or no signal degradations. Using the Nyquist criteria, the highest frequency input to the converter could theoretically by 1/2 the sampling rate (f<sub>S</sub>). Any frequency components above f<sub>S</sub>/2 will be aliased below f<sub>S</sub>/2. In most applications, these aliased components cause unacceptable distortion and must be filtered out of the input. If the input frequency is too close to f<sub>S</sub>/2, then the requirements on the antialias filter become difficult or impossible to realize with standard component and tolerances. In most practical applications, the highest input frequency has to be limited to 1/3 to 1/4 of f<sub>S</sub> in order to relax the filtering requirements enough to make a realizable antialias filter.

The maximum sampling rate (f<sub>MAX</sub>) for the ML2271 can be calculated as follows:

$$f_{MAX} = \frac{1}{t_{CONT} + t_{P}}$$

$$f_{MAX} = \frac{1}{1.45\mu s + 0.300\mu s}$$

 $f_{MAX} = 570kHz$ 

twR = Write Pulse Width

twRD = Write to Data Delay

t<sub>P</sub> = Delay Time Between Conversions

Note that the dynamic performance specifications (SNR, HD, IMD and FR) for the ML2271 are all specified at 150kHz, which is less than 1/3 of the sampling rate, fg. This allows adequate margin between the input frequency and the aliased components to allow antialias filtering if needed.

In applications where aliased frequency components are acceptable and filtering of the input signal is not needed, the user can apply an input sinusoid higher than 150kHz to the device. Note, however, that as the input frequency increases above 150kHz, dynamic performance degradation will occur due to the finite bandwidth of the internal sample and hold.

#### 1.5.2 Signal-to-Noise Ratio

Signal-to-noise ratio (SNR) is the measured signal to noise at the output of the converter. The signal is the rms magnitude of the fundamental. Noise is the rms sum of all the nonfundamental signals up to half the sampling

frequency. SNR is dependent on the number of quantization levels used in the digitization process; the more the levels, the smaller the quantization noise. The theoretical SNR for a sine wave is given by

$$SNR = (6.02N + 1.76) dB$$

where N is the number of bits. Thus for ideal 10-bit converter, SNR = 61.96 dB.

#### 1.5.3 Harmonic Distortion

Harmonic distortion is the ratio of the rms sum of harmonics to the fundamental. Total harmonic distortion (THD) of the ML2271 is defined as

$$20\log\frac{(V_2^2+V_3^2+V_4^2+V_5^2)^{1/2}}{V_1}$$

where  $V_1$  is the rms amplitude of the fundamental and  $V_2$ ,  $V_3$ ,  $V_4$ ,  $V_5$  are the rms amplitudes of the individual harmonics.

#### 1.5.4 Intermodulation Distortion

With inputs consisting of sine waves at two frequencies,  $f_A$  and  $f_B$ , any active device with nonlinearities will create distortion products, of order (m+n), at sum and difference frequencies of  $mf_A+nf_B$ , where  $m,\,n=0,\,1,\,2,\,3\ldots$  Intermodulation terms are those for which m or n is not equal to zero. The (IMD) intermodulation distortion specification includes the second order terms  $(f_A+f_B)$  and  $(f_A-f_B)$  and the third order terms  $(2f_A+f_B)$ ,  $(2f_A-f_B)$ , and  $(f_A-2f_B)$  only.

#### 1.6 DIGITAL INTERFACE

Depending on the way the external signals are applied to the ML2271, the timing of the conversion and resultant digital interface can be configured in three different modes

While the operation for each mode is described below, there are some general rules that dictate the general relationships between  $\overline{CS}$ ,  $\overline{WR}$ ,  $\overline{RD}$ ,  $\overline{INT}$ , and DB0–DB9. The falling edge of  $\overline{WR}$  terminates the acquisition period and initiates a conversion.  $\overline{INT}$  is forced low when a conversion is internally completed.  $\overline{INT}$  is reset high by the  $\overline{RD}$  rising edge. DB0–DB9 is in the high impedance state except when both  $\overline{RD}$  and  $\overline{INT}$  are low.  $\overline{RD}$  low period does not affect the internal conversion but only determines when the digital signals DB0–DB9 are active; thus,  $\overline{RD}$  can occur anytime.  $\overline{CS}$  is used to select the device and needs to be low only while  $\overline{WR}$  is low or when  $\overline{RD}$  is low.

#### 1.6.1 Interrupt Mode

Timing for the Interrupt Mode is shown in Figure 2. To do a conversion,  $\overline{\text{CS}}$  must be low to select the device.  $\overline{\text{INT}}$  falling edge starts the acquisition period. The falling edge of  $\overline{\text{WR}}$  ends the acquisition period and the MSB comparison is made. Then, the (Intermediate Significant

Bits) ISB and LSB decisions are made with internal timing signals. After the conversion is complete,  $\overline{\text{INT}}$  goes low indicating end of conversion. When  $\overline{\text{RD}}$  goes low, DBO–DB9 goes from high impedance to the active state with the digital result of the conversion.  $\overline{\text{INT}}$  is rest high and DBO–DB9 is reset to high impedance on the rising edge of  $\overline{\text{RD}}$ .

Interrupt Operation is intended to be used in interrupt driven systems or applications where INT signals the transfer of data.

#### 1.6.2 Write-Read Mode

Write-Read Operation is the same as Interrupt Operation except that  $\overline{RD}$  is brought low before the internal conversion is completed (before  $\overline{INT}$  goes low).

Timing for Write-Read Operation is shown in Figure 3. To perform a conversion,  $\overline{CS}$  must be low to select the device.  $\overline{INT}$  falling edge starts the acquisition period. The falling edge of  $\overline{WR}$  ends the acquisition period and the MSB decision is made. Then, the ISB and LSB decisions are made by internal timing signals. In this mode,  $\overline{RD}$  is brought low before the internal conversion is completed. When the internal conversion is completed,  $\overline{INT}$  will be forced low and data will appear on DBO–DB9 as long as  $\overline{RD}$  is still low.  $\overline{INT}$  is reset high and DBO–DB9 is reset to high impedance on the rising edge of  $\overline{RD}$ .

Write-Read Operation is intended for applications where RD controls the transfer of data to a microprocessor.

#### 1.6.3 Read Mode

Read Mode Operation is implemented by tying  $\overline{RD}$  to  $\overline{WR}$  and keeping  $\overline{RD}$  and  $\overline{WR}$  low long enough so that the conversion time is totally determined by the internal timing signals.

Timing for the Read Mode is shown in Figure 4. To do a conversion,  $\overline{CS}$  must be low to select the device. The  $\overline{RD}$  and  $\overline{WR}$  falling edge starts the conversion.  $\overline{RD}$  and  $\overline{WR}$  is held low for the entire internal conversion. Thus, the MSB, ISB, and LSB comparisons along with the end of the acquisition period are made by internally generated timing signals. After the conversion is complete,  $\overline{INT}$  goes low. Since  $\overline{RD}$  is fixed low, DB0–DB9 will go from high impedance to active state as soon as  $\overline{INT}$  goes low.  $\overline{INT}$  is reset high and DB0–DB9 is reset to high impedance on rising edge of  $\overline{WR}$  and  $\overline{RD}$ .

Read Mode Operation allows a conversion to be done with the device's own internal timing and thus, no eternal timing is needed.

#### 1.6.4 Power-On Reset

When power is first applied, an internal power-on reset and timer circuit inhibits the  $\overline{CS}$  input and resets the internal circuitry to prevent the ML2271 from starting in an unknown state. During this period of approximately 5µs,  $\overline{INT}$  remains high and the data bus is in the high-impedance state.

# 2.0 TYPICAL APPLICATIONS



-V<sub>REF</sub> GND - SND 
 $0 \le V_{IN} \le V_{CC} \circ$ 

\*PROTECTION IS REQUIRED IF INPUT CURRENT > 25mA

Figure 8. Protecting the Input

Figure 9. Using V<sub>CC</sub> as Reference for Ratiometric Operation

VIN ML2271

**O**5V



Figure 10. Using External Reference of D/A



Figure 11. 68000 Type Interface to ML2271



Figure 12. ±2.5V Analog Input Range

# 2.0 TYPICAL APPLICATIONS (Continued)



Figure 13. Simultaneous Sampling of Two Variables



Figure 14. TMS320 Interface with D/A Output



Figure 15. Operating with a Ratiometric Analog Signal of 15% of  $V_{CC}$  to 85% of  $V_{CC}$ 

# ML2271

# **ORDERING INFORMATION**

| PART NUMBER | LINEARITY ERROR | TEMPERATURE RANGE | PACKAGE           |
|-------------|-----------------|-------------------|-------------------|
| ML2271CIP   | ±1 LSB          | -40°C TO +85°C    | MOLDED DIP (P20)  |
| ML2271CIS   |                 | -40°C TO +85°C    | MOLDED SOIC (S20) |
| ML2271CCP   | ±1 LSB          | 0°C TO +70°C      | MOLDED DIP (P20)  |
| ML2271CCS   |                 | 0°C TO +70°C      | MOLDED SOIC (S20) |



# ML2280, ML2283

# Serial I/O 8-Bit A/D Converters

## **GENERAL DESCRIPTION**

The ML2280 and ML2283 are 8-bit successive approximation A/D converters with serial I/O and configurable input multiplexers with up to 4 input channels.

All errors of the sample-and-hold incorporated on the ML2280 and ML2283 are accounted for in the analog-to-digital converters accuracy specification.

The voltage reference can be externally set to any value between GND and  $V_{CC}$ , thus allowing a full conversion over a relatively small voltage span if desired.

The ML2283 is an enhanced double polysilicon, CMOS, pin-compatible second source for the ADC0833 A/D converter. All parameters are guaranteed over temperature with a power supply voltage of  $5V \pm 10\%$ .

## **FEATURES**

- Conversion time: 6μs
- ML2280 capable of digitizing a 5V, 40kHz sine wave
- Total unadjusted error with external reference: ±1/2LSB or ±1LSB
- Sample-and-hold: 375ns acquisition
- 0 to 5V analog input range with single 5V power supply
- 2.5V reference provides 0 to 5V analog input range
- No zero- or full-scale adjust required
- Low power: 12.5mW MAX
- Analog input protection: 25mA (min) per input
- Differential analog voltage inputs (ML2280)
- Programmable multiplexer with differential or single ended analog inputs (ML2283)
- 0.3" width 8- or 14-pin DIP, or 8-Pin SOIC (ML2280)
- Superior pin-compatible replacement for ADC0833

#### **BLOCK DIAGRAM**



# **PIN CONFIGURATION**





ML2280



| PIN | DES | CRI | PTI | 10 | V |
|-----|-----|-----|-----|----|---|
|     | ULU |     |     |    | 4 |

| NAME                                         | FUNCTION                                                                                                                                                         | NAME | FUNCTION                                                                                                                                                                                                                           |
|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $V_{CC}$                                     | Positive supply. 5V ± 10%                                                                                                                                        | SARS | Successive approximation register status.                                                                                                                                                                                          |
| DGND                                         | Digital ground. 0 volts. All digital inputs and outputs are referenced to this point.                                                                            |      | Digital output which indicates that a conversion is in progress. When SARS goes to 1, the sampling window is closed and                                                                                                            |
| AGND                                         | Analog ground. The negative reference voltage for A/D converter.                                                                                                 |      | conversion begins. When SARS goes to 0, conversion is completed. When $\overline{CS} = 1$ , SARS                                                                                                                                   |
| GND                                          | Combined analog and digital ground.                                                                                                                              |      | is in high impedance state.                                                                                                                                                                                                        |
| CH0,<br>V <sub>IN</sub> +, V <sub>IN</sub> - | Analog inputs. Digitally selected to be single ended $(V_{IN})$ or; $V_{IN}+$ or $V_{IN}-$ of a differential input. Analog range = $GND \le V_{IN} \le V_{CC}$ . | CLK  | Clock. Digital input which clocks data in on DI on rising edges and out on DO on falling edges. Also used to generate clocks for A/D conversion.                                                                                   |
| V <sub>REF/2</sub>                           | Reference. The analog input range is twice the positive reference voltage value applied to this pin.                                                             | DI   | Data input. Digital input which contains serial data to program the MUX and channel assignments.                                                                                                                                   |
| V+                                           | Input to the Shunt Regulator.                                                                                                                                    |      |                                                                                                                                                                                                                                    |
| DO                                           | Data out. Digital output which contains result of A/D conversion. The serial data is clocked out on falling edges of CLK.                                        | CS   | Chip select. Selects the chip for multiplexer and channel assignment and A/D conversion. When $\overline{CS} = 1$ , all digital outputs are in high impedance state. When $\overline{CS} = 0$ , normal A/D conversion takes place. |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Current into V+                 | 15mA                  |
|---------------------------------|-----------------------|
| Supply Voltage, V <sub>CC</sub> | 6.5V                  |
| Voltage                         |                       |
| Logic Inputs                    | $-7$ to $V_{CC} + 7V$ |
| Analog Inputs0.3                | V to $V_{CC} + 0.3V$  |
| Input Current per Pin (Note 1)  | ±25mA                 |
| Storage Temperature             | -65°C to 150°C        |
| Package Dissipation             |                       |
| at T. = 25°C (Board Mount)      | 800mW/                |

| Lead Temperature (Soldering 10 sec.) |       |
|--------------------------------------|-------|
| Dual-In-Line Package (Molded)        | 260°C |
| Dual-In-Line Package (Ceramic)       | 300°C |

# **OPERATING CONDITIONS**

| Supply Voltage, V <sub>CC</sub> | 4.5V <sub>DC</sub> to 6.3V <sub>DC</sub> |
|---------------------------------|------------------------------------------|
| Temperature Range (Note 2)      | $\dots$ $T_{MIN} \le T_A \le T_{MAX}$    |
| ML2280 BIP, ML2283 BIP          | 40°C to 85°C                             |
| ML2280 CIP, ML2283 CIP          |                                          |
| ML2280 BCP, ML2283 BCP.         | 0°C to 70°C                              |
| ML2280 CCP, ML2283 CCP          |                                          |
|                                 |                                          |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = 5V \pm 10\%$ ,  $f_{CLK} = 1.333MHz$ , and  $V_{REF/2} = 2.5V$ .

|                |                                                                                    |                                                                        |              | ML228XB |                          |              |        |                          |            |
|----------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------|--------------|---------|--------------------------|--------------|--------|--------------------------|------------|
|                |                                                                                    | *                                                                      |              | TYP     |                          |              | TYP    |                          |            |
| SYMBOL         | PARAMETER                                                                          | CONDITIONS                                                             | MIN          | NOTE 3  | MAX                      | MIN          | NOTE 3 | MAX                      | UNITS      |
| ONVERTE        | R AND MULTIPLEXE                                                                   | R CHARACTERISTICS                                                      |              |         |                          |              |        |                          |            |
|                | Total Unadjusted<br>Error                                                          | $V_{REF/2} = 2.5V$<br>$V_{REF/2}$ not connected<br>(Notes 4, 6)        |              |         | ±1/2<br>±2               | -            |        | ±1<br>±2                 | LSB<br>LSB |
|                | Reference Input<br>Resistance                                                      | (Note 4)                                                               | 10           | 15      | 20                       | 10           | 15     | 20                       | kΩ         |
|                | Common-Mode<br>Input Range                                                         | (Notes 4, 7)                                                           | GND<br>-0.05 |         | V <sub>CC</sub><br>+0.05 | GND<br>-0.05 |        | V <sub>CC</sub><br>+0.05 | V          |
|                | DC Common-Mode<br>Error                                                            | Common mode voltage<br>voltage GND to V <sub>CC/2</sub><br>(Note 5)    |              | ±1/16   | ±1/4                     |              | ±1/16  | ±1/4                     | LSB        |
|                | AC Common-Mode<br>Error                                                            | Common mode voltage<br>GND to V <sub>CC</sub> ,<br>0 to 50kHz (Note 5) |              |         | ±1/4                     |              |        | ±1/4                     | LSB        |
|                | DC Power Supply<br>Sensitivity                                                     | $V_{CC} = 5V \pm 10\%$ $V_{REF} \le V_{CC} + 0.1V$ (Note 5)            |              | ±1/32   | ±1/4                     |              | ±1/32  | ±1/4                     | LSB        |
|                | AC Power Supply<br>Sensitivity                                                     | 100mV <sub>P-P</sub> , 25kHz sine<br>on V <sub>CC</sub> (Note 5)       |              |         | ±1/4                     |              |        | ±1/4                     | LSB        |
|                | Change in Zero<br>Error from V <sub>CC</sub> =5V<br>to Internal Zener<br>Operation | 15mA into V+<br>$V_{CC}$ = N.C.<br>$V_{REF/2}$ = 2.5V (Note 5)         |              | ±1/2    |                          |              | ±1/2   |                          | LSB        |
| V <sub>Z</sub> | Internal Diode<br>Regulated Break-<br>down (at V+)                                 | 15mA into V+                                                           |              | 6.9     |                          |              | 6.9    |                          | V          |
| V+             | Input Resistance                                                                   | (Note 4)                                                               | 20           | 35      |                          | 20           | 35     |                          | kΩ         |

# **ELECTRICAL CHARACTERISTICS** (Continued)

|                  |                                |                                                                  |           | ML228XB       |     | ML228XC |               |     |       |
|------------------|--------------------------------|------------------------------------------------------------------|-----------|---------------|-----|---------|---------------|-----|-------|
| SYMBOL           | PARAMETER                      | CONDITIONS                                                       | MIN       | TYP<br>NOTE 3 | MAX | MIN     | TYP<br>NOTE 3 | MAX | UNITS |
| CONVERTE         | R AND MULTIPLEXE               | R CHARACTERISTICS (Co                                            | ontinued) | -             |     |         |               |     |       |
| I <sub>OFF</sub> | Off Channel<br>Leakage Current | On channel = V <sub>CC</sub><br>Off channel = 0V<br>(Notes 4, 8) | -1        |               |     | -1      | -             |     | μА    |
|                  |                                | On channel = 0V<br>Off channel = V <sub>CC</sub><br>(Notes 4, 8) |           | *             | +1  |         |               | +1  | μΑ    |
| I <sub>ON</sub>  | On Channel<br>Leakage Current  | On channel = 0V<br>Off channel = V <sub>CC</sub><br>(Notes 4, 8) | -1        |               |     | -1      |               |     | μΑ    |
|                  |                                | On channel = V <sub>CC</sub><br>Off channel = 0V<br>(Notes 4, 8) |           |               | +1  |         |               | +1  | μА    |

| SYMBOL              | PARAMETER                  | CONDITIONS                                                           | MIN  | TYP<br>NOTE 3 | MAX | UNITS    |
|---------------------|----------------------------|----------------------------------------------------------------------|------|---------------|-----|----------|
| DIGITAL A           | ND DC CHARACTERISTICS      |                                                                      |      |               |     |          |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage  | (Note 4)                                                             | 2.0  |               |     | V        |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage  | (Note 4)                                                             |      |               | 0.8 | V        |
| I <sub>IN(1)</sub>  | Logical "1" Input Current  | V <sub>IN</sub> = V <sub>CC</sub> (Note 4)                           |      |               | 1.  | μА       |
| I <sub>IN(0)</sub>  | Logical "0" Input Current  | V <sub>IN</sub> = 0V (Note 4)                                        | -1   |               |     | μА       |
| V <sub>OUT(1</sub>  | Logical "1" Output Voltage | $I_{OUT} = -2mA \text{ (Note 4)}$                                    | 4.0  |               |     | V        |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage | I <sub>OUT</sub> = 2mA (Note 4)                                      |      |               | 0.4 | V        |
| lout                | HI-Z Output Current        | V <sub>OUT</sub> = 0V (Note 4)<br>V <sub>OUT</sub> = V <sub>CC</sub> | -1   |               | 1   | μA<br>μA |
| I <sub>SOURCE</sub> | Output Source Current      | V <sub>OUT</sub> = 0V (Note 4)                                       | -6.5 |               |     | mA       |
| I <sub>SINK</sub>   | Output Sink Current        | V <sub>OUT</sub> = V <sub>CC</sub> (Note 4)                          |      |               | 8.0 | mA       |
| Icc                 | Supply Current             | (Note 4)                                                             |      | 1.3           | 2.5 | mA       |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL                                 | PARAMETER                                                 | CONDITIONS                                                                                                                                                                                                                                                                                                            | MIN | TYP<br>NOTE 3 | MAX        | UNITS              |
|----------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------|------------|--------------------|
| C ELECTR                               | ICAL CHARACTERISTICS                                      |                                                                                                                                                                                                                                                                                                                       |     | -             |            |                    |
| f <sub>CLK</sub>                       | Clock Frequency                                           | (Note 4)                                                                                                                                                                                                                                                                                                              | 10  |               | 1333       | kHz                |
| t <sub>ACQ</sub>                       | Sample-and-Hold Acquisition                               |                                                                                                                                                                                                                                                                                                                       |     | 1/2           |            | 1/f <sub>CLK</sub> |
| t <sub>C</sub>                         | Conversion Time                                           | Not including MUX adddressing time                                                                                                                                                                                                                                                                                    |     | 8             |            | 1/f <sub>CLK</sub> |
| SNR                                    | Signal to Noise Ratio<br>ML2280                           | $V_{IN} = 40 kHz$ , 5V sine. $f_{CLK} = 1.333 MHz$<br>( $f_{SAMPLING} \cong 120 kHz$ ). Noise is sum of all nonfundamental components up to 1/2 of $f_{SAMPLING}$ (Note 11)                                                                                                                                           |     | 47            |            | dB                 |
| THD                                    | Total Harmonic Distortion<br>ML2280                       | $V_{IN} = 40 \text{kHz}$ , 5V sine. $f_{CLK} = 1.333 \text{MHz}$ ( $f_{SAMPLING} \cong 120 \text{kHz}$ ). THD is sum of 2, 3, 4, 5 harmonics relative to fundamental (Note 11)                                                                                                                                        |     | -60           |            | dB                 |
| IMD                                    | Intermodulation Distortion<br>ML2280                      | $\begin{split} &V_{IN} = f_A + f_B,  f_A = 40 kHz,  2.5 V  sine. \\ &f_B = 39.8 kHz,  2.5 V  sine,  f_{CLK} = 1.333 MHz \\ &(f_{SAMPLING} \cong 120 kHz).  IMD  is  (f_A + f_B), \\ &(f_A - f_B),  (2f_A + f_B),  (2f_A - f_B),  (f_A + 2f_B), \\ &(f_A - 2f_B)   relative  to  fundamental   (Note  11) \end{split}$ |     | -60           |            | dB                 |
|                                        | Clock Duty Cycle                                          | (Notes 4, 9)                                                                                                                                                                                                                                                                                                          | 40  |               | 60         | %                  |
| t <sub>SET-UP</sub>                    | CS Falling Edge or Data Input<br>Valid to CLK Rising Edge | (Note 4)                                                                                                                                                                                                                                                                                                              | 130 |               |            | ns                 |
| t <sub>HOLD</sub>                      | Data Input Valid after<br>CLK Rising Edge                 | (Note 4)                                                                                                                                                                                                                                                                                                              | 80  |               |            | ns                 |
| t <sub>PD1</sub> ,<br>t <sub>PD0</sub> | CLK Falling Edge to Output<br>Data Valid                  | C <sub>L</sub> = 100pF (Note 4 & 10)<br>Data MSB first<br>Data LSB first                                                                                                                                                                                                                                              |     | 90<br>50      | 200<br>110 | ns<br>ns           |
| t <sub>1H</sub> ,<br>t <sub>0H</sub>   | Rising Edge of CS to Data<br>Output and SARS Hi-Z         | $C_L = 10 \text{pF}$ , $R_L = 10 \text{k}\Omega$ (see high impedance test circuits) (Note 5)                                                                                                                                                                                                                          |     | 40            | 90         | ns                 |
|                                        |                                                           | $C_L = 100 \text{pF}, R_L = 2 \text{k}\Omega \text{ (Note 5)}$                                                                                                                                                                                                                                                        |     | 80            | 160        | ns                 |
| C <sub>IN</sub>                        | Capacitance of Logic Input                                |                                                                                                                                                                                                                                                                                                                       | *   | 5             |            | pF                 |
| C <sub>OUT</sub>                       | Capacitance of Logic Outputs                              |                                                                                                                                                                                                                                                                                                                       |     | 5             |            | pF                 |

- Note 1: When the input voltage (V<sub>IN</sub>) at any pin exceeds the power supply rails (V<sub>IN</sub> < GND < or V<sub>IN</sub> > V<sub>CC</sub>) the absolute value of current at that pin should be limited to 25mA or less.
- Note 2: 0°C to 70°C and -40°C to 85°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.
- Note 3: Typicals are parametric norm at 25°C.
- Note 4: Parameter guaranteed and 100% tested.
- Note 5: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.
- Note 6: Total unadjusted error includes offset, full-scale, linearity, multiplexer and sample-and-hold errors.
- Note 7: For V<sub>IN</sub> > V<sub>IN</sub>+ the digital output code will be 0000 0000. Two on-chip diodes are tied to each analog input (see Block Diagram) which will forward conduct for analog input voltages one diode drop below ground or one diode drop greater than the V<sub>CC</sub> supply. Be careful, during testing at low V<sub>CC</sub> levels (4.5V), as high level analog inputs (5V) can cause this input diode to conduct—especially at elevated temperatures, and cause errors for analog inputs near full-scale. The spec allows 50mV forward bias of either diode. This means that as long as the analog V<sub>IN</sub> or V<sub>REF</sub> does not exceed the supply voltage by more than 50mV, the output code will be correct. To achieve an absolute 0V to 5V input voltage range will therefore require a minimum supply voltage of 4.950V<sub>DC</sub> over temperature variations, initial tolerance and loading.
- Note 8: Leakage current is measured with the clock not switching.
- Note 9: A 40% to 60% clock duty cycle range insures proper operation at all clock frequencies. In the case that an available clock has a duty cycle outside of these limits, the minimum time the clock is high or the minimum time the clock is low must be at least 300ns. The maximum time the clock can be high or low is 60µs.
- Note 10: Since data, MSB first, is the output of the comparator used in the successive approximation loop, an additional delay is built in (see Block Diagram) to allow for comparator response time..
- Note 11: Because of multiplexer addressing, test conditions for the ML2283 is V<sub>IN</sub> = 30kHz, 5V sine (f<sub>SAMPLING</sub> ≈ 89kHz)



Figure 1. High Impedance Test Circuits and Waveforms





Figure 2. Timing Diagrams





Figure 2. Timing Diagrams (Continued)



Figure 3. Linearity Error vs f<sub>CLK</sub>



Figure 4. Linearity Error vs V<sub>REF</sub> Voltage



Figure 5. Unadjusted Offset Error vs V<sub>REF</sub> Voltage



Figure 6. ML2288 Functional Block Diagram

# **FUNCTIONAL DESCRIPTION**

#### **MULTIPLEXER ADDRESSING**

The design of these converters utilizes a sample data comparator structure which provides for a differential analog input to be converted by a successive approximation routine.

The actual voltage converted is always the difference between an assigned "+" input terminal and a "-" input terminal. The polarity of each input terminal of the pair being converted indicates which line the converter expects to be the most positive. If the assigned "+" input is less than the "-" input, the converter responds with an all zeros output code.

A unique input multiplexing scheme has been utilized to provide multiple analog channels with software configurable single ended, differential, or pseudo differential options.

A particular input configuration is assigned during the MUX addressing sequence, prior to the start of a conversion. The MUX address selects which of the analog inputs are to be enabled and whether this input is single ended or differential. In the differential case, it also assigns the polarity of the analog channels. Differential inputs are restricted to adjacent channel pairs. For example, channel 0 and channel 1 may be selected as a different pair but channel 0 or channel 1 cannot act differentially with any other channel. In addition to selecting the differential mode, the sign may also be selected. Channel 0 may be selected as the positive input and channel 1 as the negative input or vice versa. This programmability is illustrated by the MUX addressing codes shown in Table 1.

The MUX address is shifted into the converter via the DI input. Since the ML2280 contains only one differential input channel with a fixed polarity assignment, it does not require addressing.

Since the input configuration is under software control, it can be modified, as required, at each conversion. A channel can be treated as a single-ended, ground referenced input for one conversion; then it can be reconfigured as part of a differential channel for another conversion. Figure 7 illustrates these different input modes.

### **DIGITAL INTERFACE**

The block diagram and timing diagrams in Figures 2-5 illustrate how a conversion sequence is performed.

A conversion is initiated when  $\overline{CS}$  is pulsed low. This line must me held low for the entire conversion. The converter is now waiting for a start bit and its MUX assignment word.

A clock is applied to the CLK input. On each rising edge of the clock, the data on DI is clocked into the MUX address shift register. The start bit is the first logic "1" that appears on the DI input (all leading edge zeros are ignored). After the start bit, the device clocks in the next 2 to 4 bits for the MUX assignment word.

#### SINGLE-ENDED MUX MODE

| М    | MUX ADDRESS |        |   | CHAN | NEL# |   |
|------|-------------|--------|---|------|------|---|
| SGL/ | ODD/        | SELECT |   |      |      |   |
| DIF  | SIGN        | 1      | 0 | 1    | 2    | 3 |
| 1    | 0           | 0      | + |      |      |   |
| 1    | 0           | 1      |   |      | +    |   |
| 1    | 1           | 0      |   | +    |      |   |
| 1    | 1           | 1      |   |      |      | + |

COM is internally tied to AGND

#### **DIFFERENTIAL MUX MODE**

| M    | MUX ADDRESS |        |   | CHAN | NEL# |   |
|------|-------------|--------|---|------|------|---|
| SGL/ | ODD/        | SELECT |   |      |      |   |
| DIF  | SIGN        | 1      | 0 | 1    | 2    | 3 |
| 0    | 0           | 0      | + | _    |      |   |
| 0    | 0           | 1      |   |      | +    | - |
| 0    | 1           | 0      | _ | +    |      |   |
| 0    | 1           | 1      |   |      | -    | + |

Table 1. ML2283 MUX Addressing 4 Single-Ended or 2 Differential Channel



## **Mixed Mode**



Figure 7. Analog Input Multiplexer Functional Options for ML2288

When the start bit has been shifted into the start location of the MUX register, the input channel has been assigned and a conversion is about to begin. An interval of 1/2 clock period is used for sample & hold settling through the selected MUX channels. The SAR status output goes high at this time to signal that a conversion is now in progress and the DI input is ignored.

The DO output comes out of High impedance and provides a leading zero for this one clock period.

When the conversion begins, the output of the comparator, which indicates whether the analog input is greater than or less than each successive voltage from the internal DAC, appears at the DO output on each falling edge of the clock. This data is the result of the conversion being shifted out (with MSB coming first) and can be read by external logic or µP immediately.

After 8 clock periods, the conversion is completed. The SAR status line returns low to indicate this 1/2 clock cycle later.

The serial data is always shifted out MSB first during the conversion. After the conversion has been completed, the data can be shifted out a second time with LSB first. The 2280 data is shifted out only once, MSB first.

All internal registers are cleared when the  $\overline{CS}$  input is high. If another conversion is desired,  $\overline{CS}$  must make a high to low transition followed by address information.

The DI input and DO output can be tied together and controlled through a bidirectional  $\mu P$  I/O bit with one connection. This is possible because the DI input is only latched in during the MUX addressing interval while the DO output is still in the high impedance state.

#### REFERENCE

The ML2280 and ML2283 are intended primarily for use in circuits requiring absolute accuracy. In this type of system, the analog inputs vary between very specific voltage limits and the reference voltage for the A/D converter must remain stable with time and temperature. For ratiometric applications, see the ML2281 and ML2284 which have a  $V_{REF}$  input that can be tied to  $V_{CC}$ .

The voltage applied to the  $V_{REF/2}$  pin defines the voltage span of the analog input (the difference between VIN+ and VI<sub>N-</sub>) over which the 256 possible output codes apply. A full-scale conversion (an all 1s output code) will result when the voltage difference between a selected "+"input and "-" input is approximately twice the voltage at the  $V_{REF/2}$  pin. This internal gain of 2 from the applied reference to the full-scale input voltage allows biasing a low voltage reference diode from the  $5V_{DC}$  converter supply. To accommodate a 5V input span, only a 2.5V reference is required. The output code changes in accordance with the following equation:

Output Code = 
$$256 \left( \frac{V_{IN}(+) - V_{IN}(-)}{2(V_{REF/2})} \right)$$

where the output code is the decimal equivalent of the 8-bit binary output (ranging from 0 to 255) and the term  $V_{REF/2}$  is the voltage to ground.

The  $V_{REF/2}$  pin is the center point of a two resistor divider (each resistor is  $10k\Omega$ ) connected from  $V_{CC}$  to ground. Total ladder input resistance is the parallel combination of these two equal resist. As show in Figure 8, a reference diode requiring an external biasing resistor if its current requirements meet the indicated level.

The minimum value of  $V_{REF/2}$  can be quite small (See Typical Performance Curves) to allow direct conversions of transducer outputs providing less than a 5V output span. Particular care must be taken with regard to noise pickup, circuit layout and system error voltage sources when operating with a reduced span due to the increased sensitivity of the converter (1LSB equals  $V_{REF/256}$ ).



Figure 8. Reference Biasing

## ANALOG INPUTS AND SAMPLE/HOLD

An important feature of the ML2280 and ML2283 is that they can be located at the source of the analog signal and then communicate with a controlling  $\mu P$  with just a few wires. This avoids bussing the analog inputs long distances and thus reduces noise pickup on these analog lines. However, in some cases, the analog inputs have a large common mode voltage or even some noise present along with the valid analog signal.

The differential input of these converters reduces the effects of common mode input noise. Thus, if a common mode voltage is present on both "+" and "-" inputs, such as 60Hz, the converter will reject this common mode voltage since it only converts the difference between "+" and "-" inputs.

The ML2280 and ML2283 have a true sample and hold circuit which samples both "+" and "-" inputs simultaneously. This simultaneous sampling with a true S/H will give common mode rejection and AC linearity performance that is superior to devices where the two input terminals are not sampled at the same instant and where true sample and hold capability does not exist. Thus, these A/D converters can reject AC common mode signals from DC-50kHz as well as maintain linearity for signals from DC-50kHz

The signal at the analog input is sampled during the interval when the sampling switch is closed prior to conversion start. The sampling window (S/H acquisition time) is 1/2 CLK period wide and occurs 1/2 CLK period before DO goes from high impedance to active low state. When the sampling switch closes at the start of the S/H acquisition time, 8pF of capacitance is thrown onto the analog input. 1/2 CLK period later, the sampling switch is opened and the signal present at the analog input is stored. Any error on the analog input at the end of the S/H acquisition time will cause additional conversion error. Care should be taken to allow adequate charging or settling time from the source. If more charging or settling time is needed to reduce these analog input errors, a longer CLK period can be used.

For latchup immunity each analog input has dual diodes to the supply rails, and a minimum of  $\pm 25$ mA ( $\pm 100$ mA typically) can be injected into each analog input without causing latchup.

#### ZERO ERROR ADJUSTMENT

The zero of the A/D does not require adjustment. If the minimum analog input voltage value,  $V_{\rm IN\ MIN}$  is not ground, a zero offset can be done. The converter can be made to output 00000000 digital code for this minimum input voltage by biasing any  $V_{\rm IN}$ —input at this  $V_{\rm IN\ MIN}$  value. This utilizes the differential mode operation of the A/D.

The zero error of the A/D converter relates to the location of the first riser of the transfer function and can be measured by grounding the  $V_{IN^-}$  input and applying a small magnitude positive voltage to the  $V_{IN^+}$  input. Zero error is the difference between the actual DC input voltage which is necessary to just cause an output digital code transition from 00000000 to 00000001 and the ideal 1/2 LSB value (1/2 LSB = 9.8mV for  $V_{RFF} = 5.000V_{DC}$ ).

#### **FULL-SCALE ADJUSTMENT**

The full-scale adjustment can be made by applying a differential input voltage which is 1-1/2 LSB down from the desired analog full-scale voltage range and then adjusting the magnitude of the  $V_{REF}$  input or  $V_{CC}$  for a digital output code which is just changing from 11111110 to 111111111.

# ADJUSTMENT FOR AN ARBITRARY ANALOG INPUT VOLTAGE RANGE

If the analog zero voltage of the A/D is shifted away from ground (for example, to accommodate an analog input signal which does not go to ground), this new zero reference should be properly adjusted first. A V<sub>IN</sub>+ voltage which equals this desired zero reference plus 1/2 LSB (where the LSB is calculated for the desired analog span, 1 LSB = analog span/256) is applied to selected "+" input and the zero reference voltage at the corresponding "-" input should then be adjusted to just obtain the 00000000 to 00000001 code transition.

The full-scale adjustment should be made by forcing a voltage to the  $V_{IN}+$  input which is given be:

$$V_{IN}$$
 + fs adjust =  $V_{MAX} - 1.5 \times \left[ \frac{(V_{MAX} - V_{MIN})}{256} \right]$ 

where  $V_{MAX}$  = high end of the analog input range  $V_{MIN}$  = low end (offset zero) of the analog range The  $V_{REF}$  or  $V_{CC}$  voltage is then adjusted to provide a code change from 111111110 to 111111111.

#### **SHUNT REGULATOR**

A unique feature of the ML2283 is the inclusion of a shunt regulator connected from V+ terminal to ground which also connects to the  $V_{CC}$  terminal (which is the actual converter supply) through a silicon diode as shown in Figure 8. When the regulator is turned on, the V+ voltage is clamped at  $11V_{BE}$  set by the internal resistor ratio. The typical I-V of the shunt regulator is shown in Figure 9.

It should be noted that before V+ voltage is high enough to turn on the shunt regulator (which occurs at about 5.5V),  $35k\Omega$  resistance is observed between V+ and GND. When the shunt regulator is not used, V+ pin should be either left floating or tied to GND. The temperature coefficient of the regulator is -22mV/°C.



Figure 9. Shunt Regulator



Figure 10. I-V Characteristic of the Shunt Regulator

# **APPLICATIONS**



8051 Interface and Controlling Software

|         | MNEMON                            | NIC                                  | INSTRUCTION                                                                                                               |
|---------|-----------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| START:  | ANL<br>MOV<br>MOV                 | P1, #0F7H<br>B, #5<br>A, #ADDR       | ;SELECT A/D (CS = 0)<br>;BIT COUNTER ← 5<br>;A ← MUX BIT                                                                  |
| LOOP 1: | rrc<br>JC                         | A<br>ONE                             | ;CY ← ADDRESS BIT<br>;TEST BIT<br>;BIT = 0                                                                                |
| ZERO:   | ANL<br>SJMP                       | P1, #0FEH<br>CONT                    | ;DI ← 0<br>;CONTINUE<br>;BIT = 1                                                                                          |
| ONE:    | ORL                               | P1, #1                               | ;D1 ← 1                                                                                                                   |
| CONT:   | ACALL<br>DJNZ<br>ACALL<br>MOV     | PULSE<br>B, LOOP 1<br>PULSE<br>B, #8 | ;PULSE SK $0 \rightarrow 1 \rightarrow 0$<br>;CONTINUF UNTIL DONE<br>;EXTRA CLOCK FOR SYNC<br>;BIT COUNTER $\leftarrow 8$ |
| LOOP 2: | ACALL<br>MOV<br>RRC<br>RRC<br>MOV | PULSE<br>A, P1<br>A<br>A<br>A, C     | ;PULSE SK $0 \rightarrow 1 \rightarrow 0$<br>;CY $\leftarrow$ DO<br>;A $\leftarrow$ RESULT                                |
|         | RLC<br>MOV<br>DJNZ                | A<br>C, A<br>B, LOOP 2               | ;A(0) BIT ← AND SHIFT<br>;C ← RESULT<br>;CONTINUE UNTIL DONE                                                              |
| RETI    |                                   |                                      | ;PULSE SUBROUTINE                                                                                                         |
| PULSE:  | ORL<br>NOP<br>ANL<br>RET          | P1, #04<br>P1, #0FBH                 | ;SK ← 1<br>;DELAY<br>;SK ← 0                                                                                              |



ML2283 "Stand-Alone" or Evaluation Circuit



**Low-Cost Remote Temperature Sensor** 

**Protecting the Input** 





**Operating with Ratiometric Transducers** 

# 7



Span Adjust:  $0V \le V_{IN} \le 3V$ 



Zero-Shift and Span Adjust:  $2V \le V_{IN} \le 5V$ 



Digital Load Cell



Sampling Rate 111kHz, Data Rate 1.33MHz



Interfacing ML2280 to TMS320 Series

# **ORDERING INFORMATION**

| PART NUMBER                                      | ALTERNATE<br>PART NUMBER | TOTAL<br>UNADJUSTED ERROR | TEMPERATURE<br>RANGE                                          | PACKAGE                                                                    |
|--------------------------------------------------|--------------------------|---------------------------|---------------------------------------------------------------|----------------------------------------------------------------------------|
| SINGLE ANALOG INPUT                              | , 8-PIN PACKAGE          |                           |                                                               |                                                                            |
| ML2280BIP<br>ML2280BIS<br>ML2280BCP<br>ML2280BCS |                          | ±1/2 LSB                  | -40°C to 85°C<br>-40°C to 85°C<br>0°C to 70°C<br>0°C to 70°C  | 8-Pin DIP (P08)<br>8-Pin SOIC (S08)<br>8-Pin DIP (P08)<br>8-Pin SOIC (S08) |
| ML2280CIP ML2280CIS ML2280CCP ML2280CCS          |                          | ±1 LSB                    | -40°C to 85°C<br>-40°C to 85°CQ<br>0°C to 70°C<br>0°C to 70°C | 8-Pin DIP (P08)<br>8-Pin SOIC (S08)<br>8-Pin DIP (P08)<br>8-Pin SOIC (S08) |
| TWO ANALOG INPUTS,                               | 14-PIN PACKAGE           |                           |                                                               |                                                                            |
| ML2283BIP<br>ML2283BCP                           | ADC0833CCN<br>ADC0833BCN | ±1/2 LSB                  | -40°C to 85°C<br>0°C to 70°C                                  | 14-Pin DIP (P014<br>14-Pin DIP (P014                                       |
| ML2283CIP<br>ML2283CCP                           | ADC0833BCN<br>ADC0833CCN | ±1 LSB                    | -40°C to 85°C<br>0°C to 70°C                                  | 14-Pin DIP (S014<br>14-Pin DIP (P014                                       |



# ML2281, ML2282, ML2284, ML2288

# Serial I/O 8-Bit A/D Converters with Multiplexer Options

#### GENERAL DESCRIPTION

The ML2281 family are 8-bit successive approximation A/D converters with serial I/O and configurable input multiplexers with up to 8 input channels.

All errors of the sample-and-hold, incorporated on the ML2281 family are accounted for in the analog-to-digital converters accuracy specification.

The voltage reference can be externally set to any value between GND and  $V_{CC}$ , thus allowing a full conversion over a relatively small voltage span if desired.

The ML2281 family is an enhanced double polysilicon CMOS pin compatible second source for the ADC0831, ADC0832, ADC0834, and ADC0838 A/D converters. The ML2281 series enhancements are faster conversion time, true sample-and-hold function, superior power supply rejection, improved AC common mode rejection, faster digital timing, and lower power dissipation. All parameters are guaranteed over temperature with a power supply voltage of  $5V \pm 10\%$ .

## **FEATURES**

- Conversion time: 6µs
- Total unadjusted error: ±1/2LSB or ±1LSB
- Sample-and-hold: 375ns acquisition
- 2, 4 or 8-input multiplexer options
- 0 to 5V analog input range with single 5V power supply
- Operates ratiometrically or with up to 5V voltage reference
- No zero or full-scale adjust required
- ML2281 capable of digitizing a 5V, 40kHz sine wave
- Low power: 12.5mW MAX
- Superior pin compatible replacement for ADC0831, ADC0832, ADC0834, and ADC0838
- Analog input protection: 25mA (min) per input
- Now in 8-Pin SOIC Package (ML2281, ML2282)

#### **BLOCK DIAGRAM**



ML2288 (8-Channel SE or 4-Channel Diff Multiplexer) ML2284 (4-Channel SE or 2-Channel Diff Multiplexer) ML2284 (2-Channel SE or 1-Channel Diff Multiplexer)



# PIN CONFIGURATION

ML2281 Single Differential Input 8-Pin DIP



ML2282 2-Channel MUX 8-Pin DIP



ML2281 8-Pin SOIC



ML2282 8-Pin SOIC



ML2284 14-Pin SOIC



ML2284 4-Channel MUX 14-Pin DIP



ML2288 8-Channel MUX 20-Pin PCC



ML2288 8-Channel MUX 20-Pin DIP



# PIN DESCRIPTION

| NAME                                           | FUNCTION                                                                                                                                                                                                                                                                                               | NAME      | FUNCTION                                                                                                                                                                                                                                          |
|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $V_{CC}$                                       | Positive supply. 5V ± 10%                                                                                                                                                                                                                                                                              | DO        | Data out. Digital output which contains result                                                                                                                                                                                                    |
| DGND                                           | Digital ground. 0 volts. All digital inputs and outputs are referenced to this point.                                                                                                                                                                                                                  |           | of A/D conversion. The serial data is clocked out on falling edges of CLK.                                                                                                                                                                        |
| AGND                                           | Analog ground. The negative reference voltage for A/D converter.                                                                                                                                                                                                                                       | SARS      | Successive approximation register status.  Digital output which indicates that a conversion is in progress. When SARS goes                                                                                                                        |
| CH0-7,<br>V <sub>IN</sub> +, V <sub>IN</sub> - | Analog inputs. Digitally selected to be single ended $(V_{IN})$ or; $V_{IN}+$ or $V_{IN}-$ of a differential input. Analog range = $GND \le V_{IN} \le V_{CC}$ .                                                                                                                                       |           | to 1, the sampling window is closed and conversion begins. When SARS goes to 0, conversion is completed. When $\overline{CS} = 1$ , SARS is in high impedance state.                                                                              |
| СОМ                                            | Common reference point for analog inputs. A/D conversion is performed on voltage difference between analog input and this common reference point if single-end conversion is specified.                                                                                                                | CLK       | Clock. Digital input which clocks data in on DI on rising edges and out on DO on falling edges. Also used to generate clocks for A/D conversion.                                                                                                  |
| $V_{REF}$                                      | Reference. The positive reference voltage for A/D converter.                                                                                                                                                                                                                                           | DI        | Data input. Digital input which contains serial data to program the MUX and channel                                                                                                                                                               |
| SE                                             | Shift enable. Input controls whether LSB first bit stream is shifted out on serial output DO. If $\overline{SE} = 1$ , MSB first is shifted out only. If $\overline{SE} = 0$ , an MSB first bit stream is shifted out, then a second bit stream with LSB first is shifted out after end of conversion. | <u>CS</u> | assignments.  Chip select. Selects the chip for multiplexer and channel assignment and A/D conversion. When $\overline{CS} = 1$ , all digital outputs are in high impedance state. When $\overline{CS} = 0$ , normal A./D conversion takes place. |
| V+                                             | Input to the Shunt Regulator.                                                                                                                                                                                                                                                                          |           | zam zazan tanea prace.                                                                                                                                                                                                                            |

# ML2281, ML2282, ML2284, ML2288

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Current into V+                    | 15mA                          |
|------------------------------------|-------------------------------|
|                                    | 6.5V                          |
| Voltage                            |                               |
| Logic Inputs                       | 7 to V <sub>CC</sub> +7V      |
| Analog Inputs                      | 0.3V to V <sub>CC</sub> +0.3V |
| Input Current per Pin (Note        | 1) ±25mA                      |
| Storage Temperature                | –65°C to 150°C                |
| Package Dissipation                |                               |
| at $T_A = 25^{\circ}C$ (Board Mour | nt) 800mW                     |

| Lead Temperature (Soldering 10 sec.) |       |
|--------------------------------------|-------|
| Dual-In-Line Package (Molded)        | 260°C |
| Dual-In-Line Package (Ceramic)       | 300°C |
| Molded Chip Carrier Package          |       |
| Vapor Phase (60 sec.)                | 215°C |
| Infrared (15 sec.)                   | 220°C |

# **OPERATING CONDITIONS**

| Supply Voltage, V <sub>CC</sub> | 4.5V <sub>DC</sub> to 6.3V <sub>DC</sub> |
|---------------------------------|------------------------------------------|
| Temperature Range (Note 2)      | $\dots$ $T_{MIN} \le T_A \le T_{MAX}$    |
| ML2281/2/4/8 BIX                | 40°C to 85°C                             |
| ML2281/2/4/8 CIX                |                                          |
| ML2281/2/4/8 BCX                | 0°C to 70°C                              |
| ML2281/2/4/8 CCX                |                                          |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = V_{REF} = 5V \pm 10\%$ , and  $f_{CLK} = 1.333MHz$ .

| SYMBOL  | PARAMETER                                                                          | CONDITIONS                                                               | ML228XB      |               |                          | ML228XC      |               |                          |       |
|---------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------|---------------|--------------------------|--------------|---------------|--------------------------|-------|
|         |                                                                                    |                                                                          | MIN          | TYP<br>NOTE 3 | MAX                      | MIN          | TYP<br>NOTE 3 | MAX                      | UNITS |
| ONVERTE | R AND MULTIPLEXE                                                                   | R CHARACTERISTICS                                                        |              |               |                          |              |               |                          |       |
|         | Total Unadjusted<br>Error                                                          | $V_{REF} = V_{CC} $ (Notes 4, 6)                                         |              |               | ±1/2                     |              |               | ±1                       | LSB   |
|         | Reference Input<br>Resistance                                                      | (Notes 4, 7)                                                             | 10           | 15            | 20                       | 10           | 15            | 20                       | kΩ    |
|         | Common-Mode<br>Input Range                                                         | (Notes 4, 8)                                                             | GND<br>-0.05 |               | V <sub>CC</sub><br>+0.05 | GND<br>-0.05 |               | V <sub>CC</sub><br>+0.05 | V     |
|         | DC Common-Mode<br>Error                                                            | Common mode voltage<br>voltage GND to V <sub>CC/2</sub><br>(Note 5)      |              | ±1/16         | ±1/4                     |              | ±1/16         | ±1/4                     | LSB   |
|         | AC Common-Mode<br>Error                                                            | Common mode voltage<br>GND to V <sub>CC/2</sub> ,<br>0 to 50kHz (Note 5) |              |               | ±1/4                     |              |               | ±1/4                     | LSB   |
|         | DC Power Supply<br>Sensitivity                                                     | $V_{CC} = 5V \pm 10\%$<br>$V_{REF} \le V_{CC} + 0.1V$<br>(Note 5)        |              | ±1/32         | ±1/4                     |              | ±1/32         | ±1/4                     | LSB   |
|         | AC Power Supply<br>Sensitivity                                                     | 100mV <sub>P-P</sub> , 25kHz sine<br>on V <sub>CC</sub> (Note 5)         |              |               | ±1/4                     |              |               | ±1/4                     | LSB   |
|         | Change in Zero<br>Error from V <sub>CC</sub> =5V<br>to Internal Zener<br>Operation | 15mA into V+<br>V <sub>CC</sub> = N.C. V <sub>REF</sub> = 5V<br>(Note 5) |              | ±1/2          |                          |              | ±1/2          |                          | LSB   |
| Vz      | Internal Diode<br>Regulated Break-<br>down (at V+)                                 | 15mA into V+                                                             |              | 6.9           |                          |              | 6.9           |                          | V     |
| V+      | Input Resistance                                                                   | (Note 4)                                                                 | 20           | 35            |                          | 20           | 35            |                          | kΩ    |

# **ELECTRICAL CHARACTERISTICS** (Continued)

|                     |                                | -                                                                | ML228XB |               |     |      |               |     |          |
|---------------------|--------------------------------|------------------------------------------------------------------|---------|---------------|-----|------|---------------|-----|----------|
| SYMBOL PARAMETER    |                                | CONDITIONS                                                       | MIN     | TYP<br>NOTE 3 | MAX | MIN  | TYP<br>NOTE 3 | MAX | UNITS    |
| CONVERTE            | R AND MULTIPLEXE               | R CHARACTERISTICS (CC                                            | NTINUE  | ))            |     |      |               |     |          |
| l <sub>OFF</sub>    | Off Channel<br>Leakage Current | On channel = V <sub>CC</sub> Off channel = 0V (Notes 4, 9)       | -1      |               |     | -1   |               |     | μА       |
|                     |                                | On channel = 0V<br>Off channel = V <sub>CC</sub><br>(Notes 4, 9) |         |               | +1  |      |               | +1  | μА       |
| I <sub>ON</sub>     | On Channel<br>Leakage Current  | On channel = 0V<br>Off channel = V <sub>CC</sub><br>(Notes 4, 9) | -1      |               |     | -1   |               |     | μА       |
|                     |                                | On channel = V <sub>CC</sub> Off channel = 0V (Notes 4, 9)       |         |               | +1  |      |               | +1  | μА       |
| DIGITAL A           | ND DC CHARACTER                | ISTICS                                                           |         |               |     | k    |               |     |          |
| V <sub>IN(1)</sub>  | Logical "1"<br>Input Voltage   | (Note 4)                                                         | 2.0     |               |     | 2.0  |               | ,   | V        |
| V <sub>IN(0)</sub>  | Logical "0"<br>Input Voltage   | (Note 4)                                                         |         | -             | 0.8 |      |               | 0.8 | V        |
| I <sub>IN(1)</sub>  | Logical "1" Input<br>Current   | $V_{IN} = V_{CC}$ (Note 4)                                       |         |               | 1   |      |               | 1   | μА       |
| I <sub>IN(0)</sub>  | Logical "0" Input<br>Current   | V <sub>IN</sub> = 0V (Note 4)                                    | -1      |               |     | -1   |               | · . | μА       |
| V <sub>OUT(1)</sub> | Logical "1"<br>Output Voltage  | $I_{OUT} = -2mA \text{ (Note 4)}$                                | 4.0     |               |     | 4.0  |               |     | V        |
| V <sub>OUT(0)</sub> | Logical "0"<br>Output Voltage  | I <sub>OUT</sub> = 2mA (Note 4)                                  | -       |               | 0.4 |      |               | 0.4 | V        |
| Гоит                | HI-Z Output<br>Current         | $V_{OUT} = 0V \text{ (Note 4)}$<br>$V_{OUT} = V_{CC}$            | -1      |               | 1   | -1   |               | 1   | μA<br>μA |
| Isource             | Output Source<br>Current       | V <sub>OUT</sub> = 0V (Note 4)                                   | -6.5    |               |     | -6.5 |               |     | mA       |
| I <sub>SINK</sub>   | Output Sink Current            | $V_{OUT} = V_{CC}$ (Note 4)                                      |         |               | 8.0 | 1.   |               | 8.0 | mA       |
| I <sub>CC</sub>     | Supply Current                 | ML2281, ML2284<br>ML2288 (Note 4)                                |         | 1.3           | 2.5 |      | 1.3           | 2.5 | mA       |
|                     |                                | ML2282 Includes ladder<br>Current (Note 4)                       |         | 1.8           | 3.5 |      | 1.8           | 3.5 | mA       |

# ML2281, ML2282, ML2284, ML2288

#### **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL                                 | PARAMETER                                                 | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                        | MIN | TYP<br>NOTE 3 | MAX        | LIMIT<br>UNITS     |
|----------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------|------------|--------------------|
| C ELECTR                               | ICAL CHARACTERISTICS                                      |                                                                                                                                                                                                                                                                                                                                                                                   |     |               |            |                    |
| f <sub>CLK</sub>                       | Clock Frequency                                           | (Note 4)                                                                                                                                                                                                                                                                                                                                                                          | 10  |               | 1.333      | kHz                |
| t <sub>ACQ</sub>                       | Sample-and-Hold Acquisition                               |                                                                                                                                                                                                                                                                                                                                                                                   |     | 1/2           |            | 1/f <sub>CLK</sub> |
| t <sub>C</sub>                         | Conversion Time                                           | Not including MUX adddressing time                                                                                                                                                                                                                                                                                                                                                |     | 8             |            | 1/f <sub>CLK</sub> |
| SNR                                    | Signal to Noise Ratio<br>ML2281                           | $V_{IN} = 40 \text{kHz}$ , 5V sine. $f_{CLK} = 1.333 \text{MHz}$<br>( $f_{SAMPLING} \approx 120 \text{kHz}$ ). Noise is sum of all nonfundamental components up to 1/2 of $f_{SAMPLING}$ (Note 11)                                                                                                                                                                                |     | 47            |            | dB                 |
| THD                                    | Total Harmonic Distortion<br>ML2281                       | $V_{IN} = 40 \text{kHz}$ , 5V sine. $f_{CLK} = 1.333 \text{MHz}$<br>( $f_{SAMPLING} \approx 120 \text{kHz}$ ). THD is sum of 2, 3, 4, 5 harmonics relative to fundamental (Note 11)                                                                                                                                                                                               |     | -60           |            | dB                 |
| IMD                                    | Intermodulation Distortion<br>ML2281                      | $\begin{split} &V_{IN} = f_A + f_B,  f_A = 40 \text{kHz},  2.5 \text{V sine}. \\ &f_B = 39.8 \text{kHz},  2.5 \text{V sine},  f_{CLK} = 1.333 \text{MHz} \\ &(f_{SAMPLING} \approx 120 \text{kHz}).  \text{IMD}   \text{is}   (f_A + f_B), \\ &(f_A - f_B),  (2f_A + f_B),  (2f_A - f_B),  (f_A + 2f_B), \\ &(f_A - 2f_B)   \text{relative to fundamental (Note 11)} \end{split}$ |     | -60           |            | dB                 |
|                                        | Clock Duty Cycle                                          | (Notes 4, 10)                                                                                                                                                                                                                                                                                                                                                                     | 40  |               | 60         | %                  |
| t <sub>SET-UP</sub>                    | CS Falling Edge or Data Input<br>Valid to CLK Rising Edge | (Note 4)                                                                                                                                                                                                                                                                                                                                                                          | 130 |               |            | ns                 |
| t <sub>HOLD</sub>                      | Data Input Valid after<br>CLK Rising Edge                 | (Note 4)                                                                                                                                                                                                                                                                                                                                                                          | 80  |               |            | ns                 |
| t <sub>PD1</sub> ,<br>t <sub>PD0</sub> | CLK Falling Edge to Output<br>Data Valid                  | C <sub>L</sub> = 100pF (Note 4 & 12)<br>Data MSB first<br>Data LSB first                                                                                                                                                                                                                                                                                                          |     | 90<br>50      | 200<br>110 | ns<br>ns           |
| t <sub>1H</sub> ,<br>t <sub>0H</sub>   | Rising Edge of CS to Data<br>Output and SARS Hi-Z         | C <sub>L</sub> = 10pF, R <sub>L</sub> = 10k (see high impedance test circuits) (Note 5)                                                                                                                                                                                                                                                                                           |     | 40            | 90         | ns                 |
|                                        |                                                           | C <sub>L</sub> = 100pF, R <sub>L</sub> = 2k (Note 4)                                                                                                                                                                                                                                                                                                                              |     | 80            | 160        | ns                 |
| C <sub>IN</sub>                        | Capacitance of Logic Input                                |                                                                                                                                                                                                                                                                                                                                                                                   |     | 5             |            | pF                 |
| C <sub>OUT</sub>                       | Capacitance of Logic Outputs                              |                                                                                                                                                                                                                                                                                                                                                                                   |     | 5             |            | pF                 |

- Note 1: When the input voltage (V<sub>IN</sub>) at any pin exceeds the power supply rails (V<sub>IN</sub> < GND or V<sub>IN</sub> > V<sub>CC</sub>) the absolute value of current at that pin should be limited to 25mA or less.
- Note 2: 0°C to 70°C and -40°C to +85°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions
- Note 3: Typicals are parametric norm at 25°C.
- Note 4: Parameter guaranteed and 100% production tested.
- Note 5: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.
- Note 6: Total unadjusted error includes offset, full-scale, linearity, multiplexer and sample-and-hold errors.
- Note 7: Cannot be tested for ML2282.
- Note 8: For V<sub>IN</sub>→ ≥ V<sub>IN</sub>+ the digital output code will be 0000 0000. Two on-chip diodes are tied to each analog input (see Block Diagram) which will forward conduct for analog input voltages one diode drop below ground or one diode drop greater than the V<sub>CC</sub> supply. Be careful, during testing at low V<sub>CC</sub> levels (4.5V), as high level analog inputs (5V) can cause this input diode to conduct—especially at elevated temperatures, and cause errors for analog inputs near full-scale. The spec allows 50mV forward bias of either diode. This means that as long as the analog V<sub>IN</sub> or V<sub>REF</sub> does not exceed the supply voltage by more than 50mV, the output code will be correct. To achieve an absolute 0V to 5V input voltage range will therefore require a minimum supply voltage of 4.950V<sub>DC</sub> over temperature variations, initial tolerance and loading.
- Note 9: Leakage current is measured with the clock not switching.
- Note 10: A 40% to 60% clock duty cycle range insures proper operation at all clock frequencies. In the case that an available clock has a duty cycle outside of these limits, the minimum time the clock is high or the minimum time the clock is low must be at least 300ns. The maximum time the clock can be high or low is 60µs.
- Note 11: Because of multiplexer addressing, test conditions for the ML2282 would be  $V_{IN} = 34kHz$ , 5V sine ( $f_{SAMPLING} \approx 102kHz$ ); ML2284  $V_{IN} = 32kHz$ , 5V sine ( $f_{SAMPLING} \approx 95kHz$ ); ML2288  $V_{IN} = 30kHz$ , 5V sine ( $f_{SAMPLING} \approx 89kHz$ ).
- Note 12: Since data, MSB first, is the output of the comparator used in the successive approximation loop, an additional delay is built in (see Block Diagram) to allow for comparator response time.





Figure 1. High Impedance Test Circuits and Waveforms



#### **ML2281 Start Conversion Timing**



Figure 2. Timing Diagrams

## ML2281 Timing



#### ML2282 Timing



## ML2284 Timing



Figure 2. Timing Diagrams (Continued)



Figure 2. Timing Diagrams (Continued)



Figure 3. Linearity Error vs f<sub>CLK</sub>



Figure 4. Linearity Error vs V<sub>REF</sub> Voltage



Figure 5. Unadjusted Offset Error vs V<sub>REF</sub> Voltage



\*SOME OF THESE FUNCTIONS/PINS ARE NOT AVAILABLE WITH OTHER OPTIONS.

NOTE 1: FOR THE ML2284 DI IS INPUT DIRECTLY TO THE D INPUT OF SELECT 1. SELECT 0 IS FORCED TO A "1". FOR THE ML2282, DI IS INPUT DIRECTLY TO THE D INPUT OF ODD/SIGN. SELECT 0 IS FORCED TO A "1" AND SELECT 1 IS FORCED TO A "0".

Figure 6. ML2288 Functional Block Diagram

## **FUNCTIONAL DESCRIPTION**

#### MULTIPLEXER ADDRESSING

The design of these converters utilizes a sample data comparator structure which provides for a differential analog input to be converted by a successive approximation routine.

The actual voltage converted is always the difference between an assigned "+" input terminal and a "-" input terminal. The polarity of each input terminal of the pair being converted indicates which line the converter expects to be the most positive. If the assigned "+" input is less than the "-" input, the converter responds with an all zeros output code.

A unique input multiplexing scheme has been utilized to provide multiple analog channels with software configurable single ended, differential, or pseudo differential options. The pseudo differential option will convert the difference between the voltage at any analog input and a common terminal. One converter package can now accommodate ground referenced inputs and true differential inputs as well as signals with some arbitrary reference voltage.

A particular input configuration is assigned during the MUX addressing sequence, prior to the start of a conversion. The MUX address selects which of the analog inputs are to be enabled and whether this input is single ended or differential. In the differential case, it also assigns the polarity of the analog channels. Differential inputs are restricted to adjacent channel pairs. For example, channel 0 and channel 1 may be selected as a different pair but channel 0 or channel 1 cannot act differentially with any other channel. In addition to selecting the differential mode, the sign may also be selected. Channel 0 may be selected as the positive input and channel 1 as the negative input or vice versa. This programmability is illustrated by the MUX addressing codes shown in Tables 1, 2, and 3.

The MUX address is shifted into the converter via the DI input. Since the ML2281 contains only one differential input channel with a fixed polarity assignment, it does not require addressing.

The common input line on the ML2288 can be used as a pseudo differential input. In this mode, the voltage on the COM pin is treated as the "-" input for any of the other input channels. This voltage does not have to be analog ground; it can be any reference potential which is common to all of the inputs. This feature is most useful in single supply applications where the analog circuitry may be biased at a potential other than ground and the output signals are all referred to this potential.

Since the input configuration is under software control, it can be modified, as required, at each conversion. A channel can be treated as a single-ended, ground referenced input for one conversion; then it can be reconfigured as part of a differential channel for another conversion. Figure 7 illustrates these different input modes.

#### SINGLE-ENDED MUX MODE

| М    | MUX ADDRESS |     |     |   | ALC | )G S | INC | LE-I | ND | ED ( | CHA | NNEL# |
|------|-------------|-----|-----|---|-----|------|-----|------|----|------|-----|-------|
| SGL/ | ODD/        | SEL | ECT |   |     |      |     |      |    |      |     |       |
| DIF  | SIGN        | 1   | 0   | 0 | 1   | 2    | 3   | 4    | 5  | 6    | 7   | СОМ   |
| 1    | 0           | 0   | 0   | + |     |      |     |      |    |      |     | _     |
| 1    | 0           | 0   | 1   |   |     | +    |     |      |    |      |     | -     |
| 1    | 0           | 1   | 0   |   |     |      |     | +    |    |      |     | _     |
| 1    | 0           | 1   | 1   |   |     |      |     |      |    | +    |     | _     |
| 1    | 1           | 0   | 0   |   | +   |      |     |      |    |      |     | -     |
| 1    | 1           | 0   | 1   |   |     |      | +   |      |    | -    |     | _     |
| 1    | 1 .         | 1   | 0   |   |     |      |     |      | +  |      |     | _     |
| 1    | 1           | 1   | 1   |   |     |      |     |      |    |      | +   |       |

#### **DIFFERENTIAL MUX MODE**

| М    | MUX ADDRESS |     |     |   |   |   |   | FFER<br>L-PA |   | AL |   |
|------|-------------|-----|-----|---|---|---|---|--------------|---|----|---|
| SGL/ | ODD/        | SEL | ECT | ( | ) | 1 |   | 2            | 2 | 3  | } |
| DIF  | SIGN        | 1   | 0   | 0 | 1 | 2 | 3 | 4            | 5 | 6  | 7 |
| 0    | 0           | 0   | 0   | + | _ |   |   |              |   |    |   |
| 0    | 0           | 0   | 1   |   |   | + | - |              |   |    |   |
| 0    | 0           | 1   | 0   |   |   |   |   | +            | - |    |   |
| 0    | 0           | 1   | 1   |   |   |   |   |              |   | +  | - |
| 0    | 1           | 0   | 0   | _ | + |   |   |              |   |    |   |
| 0    | 1           | 0   | 1   |   |   | _ | + |              |   |    |   |
| 0    | 1           | 1   | 0   |   |   |   |   | _            | + |    |   |
| 0    | 1           | 1   | 1   |   |   |   |   |              |   | _  | + |

Table 1. ML2288 MUX Addressing 8 Single-Ended or 4 Differential Channels

#### SINGLE-ENDED MUX MODE

| M    | MUX ADDRESS |        |   | CHAN | NEL# |            |
|------|-------------|--------|---|------|------|------------|
| SGL/ | ODD/        | SELECT |   |      |      |            |
| DIF  | SIGN        | 1      | 0 | 1    | 2    | 3          |
| 1    | 0           | 0      | + |      |      |            |
| 1    | 0           | 1      |   |      | +    |            |
| 1    | 1           | 0      |   | +    |      |            |
| 1    | 1           | 1      |   |      |      | +          |
|      | *           | •      |   | COLL |      | - dan ACND |

COM is internally tied to AGND

#### **DIFFERENTIAL MUX MODE**

| М           | MUX ADDRESS  |             |   | CHAN | NEL# |   |
|-------------|--------------|-------------|---|------|------|---|
| SGL/<br>DIF | ODD/<br>SIGN | SELECT<br>1 | 0 | 1    | 2    | 3 |
| 0           | 0            | 0           | + | _    |      |   |
| 0           | 0            | 1           |   |      | +    | - |
| 0           | 1            | 0           | _ | +    |      |   |
| 0           | 1            | 1           |   |      | _    | + |

Table 2. ML2284 MUX Addressing 4 Single-Ended or 2 Differential Channel

#### SINGLE-ENDED MUX MODE

| MUX A   | DDRESS   | CHAN | INEL# |
|---------|----------|------|-------|
| SGL/DIF | ODD/SIGN | 0    | 1     |
| 1       | 0        | +    |       |
| 1       | 1        |      | +     |

#### **DIFFERENTIAL MUX MODE**

| MUX A   | DDRESS   | CHAN | NEL# |
|---------|----------|------|------|
| SGL/DIF | ODD/SIGN | 0    | 1    |
| 0       | 0        | +    | _    |
| 0       | 1        | _    | +    |

Table 3. ML2282 MUX Addressing 2 Single-Ended or 1 Differential Channel





Figure 7. Analog Input Multiplexer Functional Options for ML2288

#### DIGITAL INTERFACE

The block diagram and timing diagrams in Figures 2-5 illustrate how a conversion sequence is performed.

A conversion is initiated when  $\overline{CS}$  is pulsed low. This line must me held low for the entire conversion. The converter is now waiting for a start bit and its MUX assignment word.

A clock is applied to the CLK input. On each rising edge of the clock, the data on DI is clocked into the MUX address shift register. The start bit is the first logic "1" that appears on the DI input (all leading edge zeros are ignored). After the start bit, the device clocks in the next 2 to 4 bits for the MUX assignment word.

When the start bit has been shifted into the start location of the MUX register, the input channel has been assigned and a conversion is about to begin. An interval of 1/2 clock period is used for sample & hold settling through the selected MUX channels. The SAR status output goes high at this time to signal that a conversion is now in progress and the DI input is ignored.

The DO output comes out of High impedance and provides a leading zero for this one clock period.

When the conversion begins, the output of the comparator, which indicates whether the analog input is greater than or less than each successive voltage from the internal DAC, appears at the DO output on each falling edge of the clock. This data is the result of the conversion being shifted out (with MSB coming first) and can be read by external logic or  $\mu P$  immediately.

After 8 clock periods, the conversion is completed. The SAR status line returns low to indicate this 1/2 clock cycle later.

The serial data is always shifted out MSB first during the conversion. After the conversion has been completed, the data can be shifted out a second time with LSB first, depending on level of  $\overline{SE}$  input. For the case of ML2288, if  $\overline{SE} = 1$ , the data is shifted out MSB first during the conversion only. If  $\overline{SE}$  is brought low before the end of conversion (which is signalled by the high to low transition of SARS), the data is shifted out again immediately after the end of conversion; this time LSB first. If  $\overline{SE}$  is brought low after end of conversion, the LSB first data is shifted out on falling edges of clock after  $\overline{SE}$  goes low. For ML2282 and 2284,  $\overline{SE}$  is internally tied low, so data is shifted out MSB first, then shifted out a second time LSB first at end of conversion. For ML2281,  $\overline{SE}$  is internally tied high, so data is shifted out only once MSB first.

All internal registers are cleared when the  $\overline{CS}$  input is high. If another conversion is desired,  $\overline{CS}$  must make a high to low transition followed by address information.

The DI input and DO output can be tied together and controlled through a bidirectional  $\mu P$  I/O bit with one connection. This is possible because the DI input is only latched in during the MUX addressing interval while the DO output is still in the high impedance state.

# ML2281, ML2282, ML2284, ML2288

#### REFERENCE

The voltage applied to the reference input to these converters defines the voltage span of the analog input (the difference between  $V_{\rm IN\ MAX}$  and  $V_{\rm IN\ MIN})$  over which the 256 possible output codes apply. The devices can be used in either ratiometric applications or in systems requiring absolute accuracy. The reference pin must be connected

to a voltage source capable of driving the reference input resistance, typically 10k. This pin is the top of a resistor divider string used for the successive approximation conversion.

In a ratiometric system, the analog input voltage is proportional to the voltage used for the A/D reference. This voltage is typically the system power supply, so the  $V_{REF}$  pin can be tied to  $V_{CC}$ . This technique relaxes the stability requirements of the system reference as the analog input and A/D reference move together maintaining the same output code for a given input condition.

For absolute accuracy, where the analog input varies between specific voltage limits, the reference pin can be biased with a time and temperature stable voltage source.

The maximum value of the reference is limited to the  $V_{CC}$  supply voltage. The minimum value, however, can be quire small to allow direct conversion of inputs with less than 5V of voltage span. Particular care must be taken with regard to noise pickup, circuit layout and system error voltage sources when operating with a reduced span due to the increased sensitivity of the converter.

#### ANALOG INPUTS AND SAMPLE/HOLD

An important feature of the ML2281 family of devices is that they can be located at the source of the analog signal and then communicate with a controlling  $\mu P$  with just a few wires. This avoids bussing the analog inputs long distances and thus reduces noise pickup on these analog lines. However, in some cases, the analog inputs have a large common mode voltage or even some noise present along with the valid analog signal.

The differential input of these converters reduces the effects of common mode input noise. Thus, if a common mode voltage is present on both "+" and "-" inputs, such as 60Hz, the converter will reject this common mode voltage since it only converts the difference between "+" and "-" inputs.

The ML2281 family have a true sample and hold circuit which samples both "+" and "-" inputs simultaneously. This simultaneous sampling with a true S/H will give common mode rejection and AC linearity performance that is superior to devices where the two input terminals are not sampled at the same instant and where true sample and hold capability does not exist. Thus, the ML2281 family of devices can reject AC common mode signals from DC-50kHz as well as maintain linearity for signals from DC-50kHz.

The signal at the analog input is sampled during the interval when the sampling switch is closed prior to conversion start. The sampling window (S/H acquisition time) is 1/2 CLK period wide and occurs 1/2 CLK period before DO goes from high impedance to active low state. When the sampling switch closes at the start of the S/H acquisition time, 8pF of capacitance is thrown onto the analog input. 1/2 CLK period later, the sampling switch is opened and the signal present at the analog input is stored. Any error on the analog input at the end of the S/H acquisition time will cause additional conversion error. Care should be taken to allow adequate charging or settling time from the source. If more charging or settling time is needed to reduce these analog input errors, a longer CLK period can be used.

The ML2281X family has improved latchup immunity. Each analog input has dual diodes to the supply rails, and a minimum of ±25mA (±100mA typically) can be injected into each analog input without causing latchup.

#### DYNAMIC PERFORMANCE

#### Signal-to-Noise-Ratio

Signal-to-noise ration (SNR) is the measured signal-to-noise at the output of the converter. The signal is the RMS magnitude of the fundamental. Noise is the RMS sum of all the nonfundamental signals up to half the sampling frequency. SNR is dependent on the number of quantization levels used in the digitization process; the more levels, the smaller the quantization noise. The theoretical SNR for a sine wave is given by

$$SNR = (6.02N + 1.76)dB$$

where N is the number of bits. Thus for ideal 8-bit converter, SNR = 49.92dB.

#### **Harmonic Distortion**

Harmonic distortion is the ratio of the RMS sum of harmonics to the fundamental. Total harmonic distortion (THD) of the ML2281 Series is defined as

THD = 
$$20 \log \frac{\left(V_2^2 + V_3^2 + V_4^2 + V_5^2\right)}{V_1}$$

where  $V_1$  is the RMS amplitude of the fundamental and  $V_2$ ,  $V_3$ ,  $V_4$ ,  $V_5$  are the RMS amplitudes of the individual harmonics.

#### Intermodulation Distortion

With inputs consisting of sine waves at two frequencies,  $f_A$  and  $f_B$ , any active device with nonlinearities will create distortion products, of order (m+n), at sum and difference frequencies of  $mf_A+nf_B$ , where m,n=0,1,2,3... Intermodulation terms are those for which m or n is not equal to zero. The (IMD) intermodulation distortion specification includes the second order terms  $(f_A+f_B)$  and  $(f_A-f_B)$  and the third order terms  $(2f_A+f_B)$ ,  $(2f_A-f_B)$ ,  $(f_A+2f_B)$  and  $(f_A-2f_B)$  only.

#### ZERO ERROR ADJUSTMENT

The zero of the A/D does not require adjustment. If the minimum analog input voltage value,  $V_{IN\ MIN}$  is not ground, a zero offset can be done. The converter can be made to output 000000000 digital code for this minimum input voltage by biasing any  $V_{IN}$ — input at this  $V_{IN\ MIN}$  value. This utilizes the differential mode operation of the A/D.

The zero error of the A/D converter relates to the location of the first riser of the transfer function and can be measured by grounding the  $V_{IN}$ — input and applying a small magnitude positive voltage to the  $V_{IN}$ + input. Zero error is the difference between the actual DC input voltage which is necessary to just cause an output digital code transition from 00000000 to 00000001 and the ideal 1/2 LSB value (1/2 LSB = 9.8mV for  $V_{RFF}$  =  $5.000V_{DC}$ ).

#### **FULL-SCALE ADJUSTMENT**

The full-scale adjustment can be made by applying a differential input voltage which is 1-1/2 LSB down from the desired analog full-scale voltage range and then adjusting the magnitude of the  $V_{\rm REF}$  input or  $V_{\rm CC}$  for a digital output code which is just changing from 11111110 to 111111111.

# ADJUSTMENT FOR AN ARBITRARY ANALOG INPUT VOLTAGE RANGE

If the analog zero voltage of the A/D is shifted away from ground (for example, to accommodate an analog input signal which does not go to ground), this new zero reference should be properly adjusted first. A V<sub>IN</sub>+ voltage which equals this desired zero reference plus 1/2 LSB

(where the LSB is calculated for the desired analog span, 1 LSB = analog span/256) is applied to selected "+" input and the zero reference voltage at the corresponding "-" input should then be adjusted to just obtain the 00000000 to 00000001 code transition.

The full-scale adjustment should be made by forcing a voltage to the  $V_{IN}$ + input which is given be:

$$V_{IN}$$
 + fs adjust =  $V_{MAX} - 1.5 \times \left[ \frac{(V_{MAX} - V_{MIN})}{256} \right]$ 

where  $V_{MAX}$  = high end of the analog input range  $V_{MIN}$  = low end (offset zero) of the analog range The  $V_{REF}$  or  $V_{CC}$  voltage is then adjusted to provide a code change from 111111110 to 111111111.

#### **SHUNT REGULATOR**

A unique feature of ML2288 and ML2284 is the inclusion of a shunt regulator connected from V+ terminal to ground which also connects to the  $V_{CC}$  terminal (which is the actual converter supply) through a silicon diode as shown in Figure 8. When the regulator is turned on, the V+ voltage is clamped at  $11V_{BE}$  set by the internal resistor ratio. The typical I-V of the shunt regulator is shown in Figure 9. It should be noted that before V+ voltage is high enough to turn on the shunt regulator (which occurs at about 5.5V),  $35k\Omega$  resistance is observed between V+ and GND. When the shunt regulator is not used, V+ pin should be either left floating or tied to GND. The temperature coefficient of the regulator is  $-22mV/^{\circ}C$ .



Figure 8. Shunt Regulator



Figure 9. I-V Characteristic of the Shunt Regulator

# **APPLICATIONS**



8051 Interface and Controlling Software

|         | MNEMONIC                                                |                                       | INSTRUCTION                                                                                                               |
|---------|---------------------------------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| START   | ANL<br>MOV<br>MOV                                       | P1, #0F7H<br>B, #5<br>A, #ADDR        | ;SELECT A/D (CS = 0)<br>;BIT COUNTER ← 5<br>;A ← MUX BIT                                                                  |
| LOOP 1: | RRC<br>JC                                               | A<br>ONE                              | ;CY ← ADDRESS BIT<br>;TEST BIT<br>;BIT = 0                                                                                |
| ZERO:   | anl<br>Sjmp                                             | P1, #0FEH<br>CONT                     | ;DI ← 0<br>;CONTINUE<br>;BIT = 1                                                                                          |
| ONE:    | ORL                                                     | P1, #1                                | ;D1 ← 1                                                                                                                   |
| CONT:   | ACALL<br>DJNZ<br>ACALL<br>MOV                           | PULSE<br>B, LOOP 1<br>PULSE<br>B, #8  | ;PULSE SK $0 \rightarrow 1 \rightarrow 0$<br>;CONTINUE UNTIL DONE<br>;EXTRA CLOCK FOR SYNC<br>;BIT COUNTER $\leftarrow 8$ |
| LOOP 2: | ACALL<br>MOV<br>RRC<br>RRC<br>MOV<br>RLC<br>MOV<br>DJNZ | PULSE A, P1 A A A, C A C, A B, LOOP 2 | ;PULSE SK 0 → 1 → 0<br>;CY ← DO<br>;A ← RESULT<br>;A(0) BIT ← AND SHIFT<br>;C ← RESULT<br>;CONTINUE UNTIL DONE            |
| RETI    |                                                         |                                       | ;PULSE SUBROUTINE                                                                                                         |
| PULSE:  | ORL<br>NOP<br>ANL<br>RET                                | P1, #04<br>P1, #0FBH                  | ;SK ← 1<br>;DELAY<br>;SK ← 0                                                                                              |



ML2288 "Stand-Alone" or Evaluation Circuit



**Low-Cost Remote Temperature Sensor** 



- USES ONE MORE WIRE THAN LOAD CELL ITSELF
- TWO MINI-DIPs COULD BE MOUNTED INSIDE LOAD CELL FOR DIGITAL OUTPUT TRANSDUCER
- ELECTRONIC OFFSET AND GAIN TRIMS RELAX MECHANICAL SPECS FOR GAUGE FACTOR AND OFFSET
- LOW LEVEL CELL OUTPUT IS CONVERTED IMMEDIATELY FOR HIGH NOISE IMMUNITY

Zero-Shift and Span Adjust:  $2V \le V_{IN} \le 5V$ 

**Digital Load Cell** 



Convert 8 Thermocouples with only One Cold-Junction Compensator



CONTROLLER PERFORMS A ROUTINE TO DETERMINE WHICH INPUT POLARITY PROVIDES A NON-ZERO OUTPUT CODE. THIS INFORMATION PROVIDES THE EXTRA BITS.

VCC
(5V<sub>DC</sub>)

OP

OP

AMP 600Ω

V<sub>IN</sub> (+)

VCC

15V<sub>DC</sub>

10μF

DIODE CLAMPING IS NOT NEEDED

IF CURRENT IS LIMITED TO 25mA

**Obtaining 9-Bit Resolution** 

**Protecting the Input** 



Digitizing a Current Flow



**Operating with Ratiometric Transducers** 

Span Adjust:  $0V \le V_{IN} \le 3V$ 

≨2kΩ

#### 7

# **APPLICATIONS** (Continued)



4mA-20mA Current Loop Converter



**Isolated Data Converter** 



Sampling Rate 111kHz, Data Rate 1.33MHz



Interfacing ML2281 to TMS320 Series

# **ORDERING INFORMATION**

| PART NUMBER         | ALTERNATE<br>PART NUMBER | TOTAL<br>UNADJUSTED ERROR | TEMPERATURE<br>RANGE | PACKAGE            |
|---------------------|--------------------------|---------------------------|----------------------|--------------------|
| INGLE ANALOG INPUT, | 8-PIN PACKAGE            |                           |                      |                    |
| ML2281BIP           | ADC0831CCN               | ±1/2 LSB                  | -40°C to 85°C        | Plastic DIP (P08)  |
| ML2281BCP           | ADC0831BCN               |                           | 0°C to 70°C          | Molded DIP (P08)   |
| ML2281BCS           |                          |                           | 0°C to 70°C          | Plastic SOIC (S08) |
| ML2281CIP           | ADC0831BCN               | ±1 LSB                    | –40°C to 85°C        | Plastic DIP (P08)  |
| ML2281CCP           | ADC0831CCN               |                           | 0°C to 70°C          | Molded DIP (P08)   |
| ML2281CCS           | —                        |                           | 0°C to 70°C          | Plastic SOIC (S08) |
| WO ANALOG INPUTS, 8 | B-PIN PACKAGE            |                           |                      |                    |
| ML2282BIP           | ADC0832CCN               | ±1/2 LSB                  | -40°C to 85°C        | Plastic DIP (P08)  |
| ML2282BCP           | ADC0832BCN               |                           | 0°C to 70°C          | Molded DIP (P08)   |
| ML2282BCS           | —                        |                           | 0°C to 70°C          | Plastic SOIC (S08) |
| ML2282CIP           | ADC0832BCN               | ±1 LSB                    | -40°C to 85°C        | Plastic DIP (P08)  |
| ML2282CCP           | ADC0832CCN               |                           | 0°C to 70°C          | Molded DIP (P08)   |
| ML2282CCS           | —                        |                           | 0°C to 70°C          | Plastic SOIC (S08) |
| OUR ANALOG INPUTS,  | 14-PIN PACKAGE           |                           |                      |                    |
| ML2284BIP           | ADC0834CCN               | ±1/2 LSB                  | -40°C to 85°C        | Plastic DIP (P14)  |
| ML2284BCP           | ADC0834BCN               |                           | 0°C to 70°C          | Molded DIP (P14)   |
| ML2284BCS           | —                        |                           | 0°C to 70°C          | Plastic SOIC (S14) |
| ML2284CIP           | ADC0834BCN               | ±1 LSB                    | -40°C to 85°C        | Plastic DIP (P14)  |
| ML2284CCP           | ADC0834CCN               |                           | 0°C to 70°C          | Molded DIP (P14)   |
| ML2284CCS           | —                        |                           | 0°C to 70°C          | Plastic SOIC (S14) |
| IGHT ANALOG INPUTS  | , 20-PIN PACKAGE         |                           |                      |                    |
| ML2288BIP           | ADC0838CCN               | ±1/2 LSB                  | -40°C to 85°C        | Plastic DIP (P20)  |
| ML2288BCP           | ADC0838BCN               |                           | 0°C to 70°C          | Molded DIP (P20)   |
| ML2288BCQ           | ADC0838BCV               |                           | 0°C to 70°C          | Molded PCC (Q20    |
| ML2288CIP           | ADC0838CCN               | ±1 LSB                    | -40°C to 85°C        | Plastic DIP (P20)  |
| ML2288CCP           | ADC0838CCN               |                           | 0°C to 70°C          | Molded DIP (P20)   |
| ML2288CCQ           | ADC0838CCV               |                           | 0°C to 70°C          | Molded PCC (Q20    |



# Selectable Dual 3V/3.3V/5V 8-Bit DACs

#### GENERAL DESCRIPTION

The ML2330 Selectable Dual 3V/3.3V/5V 8-bit DACs are dual voltage output digital-to-analog converters which can be independently programmed, or powered down to conserve power. The devices are intended for use in portable or low power 3V systems where space is critical.

Programming access to the DACs is provided over a high speed (10Mb/s), 3-wire serial interface which is compatible to the SPITM and Microwire<sup>TM</sup> data formats. In addition to independent programming of the DAC output voltages, each device may be powered down, independent of the other DAC, to conserve power. Each DAC draws 2mA maximum quiescent current when operating, and typically less than 1µA when powered down.

The device comes in an 8-pin SOIC package and in a special Extended Commercial temperature range (-20°C to 70°C) or Industrial temperture range (-40°C to 85°C).

#### **FEATURES**

- $3V \pm 10\%$ ,  $3.3 \pm 10\%$  or  $5V \pm 10\%$  operation
- Low supply current (3.5mA max)
- Individual and full power down (down to 1µA)
- 10Mb/s three-wire serial interface, compatible to SPI and Microwire
- 8-pin SOIC package
- Available in Extended Commercial temperature range (-20°C to 70°C) and Industrial temperture range (-40°C to 85°C)
- Guaranteed monotonicity

## **BLOCK DIAGRAM**



# **PIN CONFIGURATION**

ML2330



# PIN DESCRIPTION

| PIN | NAME             | FUNCTION        |
|-----|------------------|-----------------|
| 1   | D <sub>IN</sub>  | Data In         |
| 2   | S <sub>CLK</sub> | Serial Clock    |
| 3   | CS               | Chip Select     |
| 4   | $D_OUT$          | Data Out        |
| 5   | GND              | Ground          |
| 6   | OUT B            | Output of DAC B |
| 7   | OUT A            | Output of DAC A |
| 8   | $V_{CC}$         | Positive Supply |

# **ABSOLUTE MAXIMUM RATINGS**

## **OPERATING CONDITIONS**

| Supply Voltage (V <sub>CC</sub> )            | 6.0V                       |
|----------------------------------------------|----------------------------|
| GND                                          | $-0.3V$ to $V_{CC} + 0.3V$ |
| Logic Inputs                                 | $-0.3V$ to $V_{CC} + 0.3V$ |
| Input Current per Pin                        | ±25mA                      |
| Storage Temperature                          | 65°C to 150°C              |
| Package Dissipation at T <sub>A</sub> = 25°C | 750mW                      |
| Lead Temperature (Soldering 10 sec.)         |                            |
| SOIC                                         | 150°C                      |
|                                              |                            |

| Supply Voltage (V <sub>CC</sub> ) |               |
|-----------------------------------|---------------|
| ML2330ES-2                        | 3V ± 10%      |
| ML2330ES-3                        | 3.3V ± 10%    |
| ML2330ES-5                        | 5V ± 10%      |
| Temperature Range                 |               |
| ML2330ES                          | –20°C to 70°C |
| ML2330IS                          | –40°C to 85°C |
|                                   |               |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC}$  = Operating Supply Voltage Range,  $f_{CLK}$  = 10MHz  $R_L$  = 1k $\Omega$ , ( $R_L$  = 2k $\Omega$  for  $V_{CC}$  = 5V),  $C_L$  = 100pF (Note 1)

| PARAMETER                    | SYMBOL          | CONDITIONS                               |                      | MIN | TYP | MAX  | UNITS |
|------------------------------|-----------------|------------------------------------------|----------------------|-----|-----|------|-------|
| Converter                    |                 |                                          |                      |     |     |      |       |
| Resolution                   |                 |                                          |                      |     |     |      | bits  |
| Integral Linearity Error     | ILE             |                                          |                      |     |     | ±1.5 | LSB   |
| Differential Linearity Error | DLE             |                                          |                      |     |     | ±1   | LSB   |
| Offset Error                 |                 | $V_{CC} = 3.3 \text{V or } 3.0 \text{V}$ | E Suffix             | 10  | 20  | 30   | mV    |
|                              |                 |                                          | I Suffix             | 5   | 20  | 35   | mV    |
|                              |                 | $V_{CC} = 5V$                            | E Suffix             | 15  | 25  | 35   | mV    |
|                              |                 |                                          | I Suffix             | 10  | 25  | 40   | mV    |
| Gain Error                   |                 |                                          |                      |     |     | ±5   | %FS   |
| Analog Output                |                 |                                          |                      |     |     |      |       |
| Output Drive Current         | IOUTPP          | Full scale output                        |                      |     |     | 2    | mA    |
| Power Supply Rejection Ratio | PSRR            | @00 & FF                                 | -                    |     | 40  |      | dB    |
| Digital and DC               |                 |                                          |                      |     |     |      |       |
| Logic Input Low              | V <sub>IL</sub> | V <sub>CC</sub> = 3V, 3.3V, or 5V        |                      |     |     | 0.8  | V     |
| Logic Input High             | V <sub>IH</sub> | $V_{CC} = 3V \text{ or } 3.3V$           |                      | 2.0 |     |      | V     |
|                              |                 | $V_{CC} = 5V$                            |                      | 2.8 |     |      | V     |
| Logic Input Low Current      | l <sub>IL</sub> | V <sub>IN</sub> = GND                    |                      | -1  |     |      | μА    |
| Logic Input High Current     | I <sub>IH</sub> | $V_{IN} = V_{CC}$                        |                      |     |     | 1    | μА    |
| Logic Output Low             | V <sub>OL</sub> | I = 3.2mA                                |                      |     |     | 0.4  | V     |
| Logic Output High            | V <sub>OH</sub> | I = 0.4mA                                |                      | 2.4 |     |      | V     |
| Supply Current               | lcc             | R <sub>L</sub> = ∞                       |                      | -   | 2.5 | 3.5  | mA    |
| Power Down Current           |                 | All digital inputs at                    | V <sub>CC</sub> = 3V |     |     | 3    | μА    |
|                              |                 | static 0V or V <sub>CC</sub>             | V <sub>CC</sub> = 5V |     |     | 5    | μА    |
| AC Performance               |                 |                                          |                      | 1   |     |      |       |
| Settling Time                | t <sub>S</sub>  | ±1/2 LSB                                 |                      |     | 5   | 10   | μs    |
| Slew Rate                    |                 |                                          |                      |     | 1.4 |      | V/µs  |
| Crosstalk                    |                 |                                          |                      |     |     |      | dB    |

Note 1: Limits are guaratneed by 100% testing, sampling or correlation with worst case test conditions.



# TIMING CHARACTERISTICS (Serial Interface)

 $V_{CC}$  = Operating Supply Voltage Range,  $C_L$  = 50pF,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted

| PARAMETER                                              | SYMBOL           | CONDITIONS                   | MIN | TYP | MAX | UNITS |
|--------------------------------------------------------|------------------|------------------------------|-----|-----|-----|-------|
| Converter                                              |                  |                              |     |     |     |       |
| CS Fall to S <sub>CLK</sub><br>Setup Time              | t <sub>CSS</sub> |                              | 20  |     |     | ns    |
| S <sub>CLK</sub> Rise to CS<br>Rise Hold Time          | t <sub>CSH</sub> |                              | 50  |     |     | ns    |
| D <sub>IN</sub> to S <sub>CLK</sub><br>Rise Setup Time | t <sub>DS</sub>  |                              | 20  |     |     | ns    |
| D <sub>IN</sub> to S <sub>CLK</sub><br>Rise Hold Time  | t <sub>DH</sub>  |                              | 20  |     |     | ns    |
| S <sub>CLK</sub> Frequency                             | f <sub>CLK</sub> |                              |     | 10  |     | MHz   |
| S <sub>CLK</sub> Duty Cycle                            |                  |                              | 40  |     | 60  | %     |
| S <sub>CLK</sub> to D <sub>OUT</sub> Valid             | t <sub>DO</sub>  | V <sub>CC</sub> = 3.3V or 5V |     | 30  | 60  | ns    |
|                                                        |                  | V <sub>CC</sub> = 3V         |     | 45  | 90  | ns    |





Figure 1a. Connections for Microwire.

Figure 1b. Connections for SPI.



Figure 1c. Interface Timing



Figure 2. Detail Interface Timing

### **FUNCTIONAL DESCRIPTION**

#### **SERIAL INTERFACE**

The ML2330 communicates with microprocessors through a synchronous, full-duplex, 3-wire interface (figure 1A & B). At power on, the control registers are cleared and both DACs have high impedance outputs. Data timing shown in Figure 1C is sent MSB-first and can be transmitted in one 4-bit and one 8-bit packet or in one 12-bit word. If a 16-bit control word is used, the first four bits are ignored. The serial clock ( $S_{CLK}$ ) synchronizes the data transfer. Data is transmitted and received simultaneously. Figure 2 shows detailed serial interface timing. Note that the clock should be low between updates.  $D_{OUT}$  does not go into a high impedance state if the clock idles or  $\overline{CS}$  is high.

Serial data is clocked into the data registers in MSB-first format, with the address and configuration information preceding the actual DAC data. Data is sampled on the  $S_{CLK}$ 's rising edge while  $\overline{CS}$  is low. Data at  $D_{OUT}$  is clocked out 12.5 clock cycles later, on the  $S_{CLK}$ 's falling edge.

Chip Select  $\overline{\text{(CS)}}$  must be low to enable the read or write operation. If  $\overline{\text{CS}}$  is high, the interface is disabled and  $D_{\text{OUT}}$  remains unchanged.  $\overline{\text{CS}}$  must go low at least 10ns before the first clock pulse to properly clock in the first bit. With  $\overline{\text{CS}}$  low, data is clocked into the ML2330's internal shift register on the rising edge of the external serial clock.  $S_{\text{CLK}}$  can be driven at rates up to 10MHz.

# SERIAL INPUT DATA FORMAT AND CONFIGURATION CODES

The 12-bit serial input format shown in Figure 3 comprises two DAC address bits (A1, A0), two power down control bits (P1, P0) and eight bits of data (D7...D0).

Figure 3. Serial Input Format

The 4-bit address/control code configures the DAC as shown in Table 1.

| A1 | A0 | Function                          |
|----|----|-----------------------------------|
| 0  | 0  | No operation                      |
| 0  | 1  | Select control bits and DAC A     |
| 1  | 0  | Select control bits and DAC B     |
| 1  | 1  | Select control bits and both DACs |

**Table 1.1 Address Selection** 

| P1 | PO | Function               |
|----|----|------------------------|
| 0  | 0  | Normal                 |
| 0  | 1  | Power down DAC A       |
| 1  | 0  | Power down DAC B       |
| 1  | 1  | Power down entire chip |

**Table 1.2 Power Down Selection** 

#### DAC OPERATION

The DACs are implemented using an array of equal current sources that are decoded linearly for the four most significant bits to improve differential linearity and to reduce output glitch around major carries. A voltage difference between on-board bandgap reference voltage and GND is converted to a reference current using an internal resistor to set up the appropriate current level in the DACs. The DACs output current is then converted to a voltage output by an output buffer and a resistive network. The matching among the on-chip resistors preserves the gain accuracy between these conversions.

#### **VOLTAGE REFERENCE**

A bandgap voltage reference is incorporated on the ML2330. It is trimmed for zero temperature coefficient at 25°C to minimize output voltage drift over the specified operating temperature range.

#### **OUTPUT BUFFER AND GAIN SETTING**

The output buffer converts the DAC output current to a voltage output using a resistive network. The outputs can swing from GND +0.02V to either 2.02V (3V) or 4.02V (5V). The DAC transfer function is:

$$V_{OUT} = \frac{K \times DATA}{256} + 0.02$$

where K = 2 if  $V_{CC} = 3V$  and K = 4 if  $V_{CC} = 5V$ 

In the 3V operation, the amplifier outputs will settle to 1/2LSB in 10 $\mu$ s when loads are greater than 1k $\Omega$  (2k $\Omega$  for 5V operation) and capacitive loads smaller than 100pF.

#### **GAIN ERROR**

The graph below shows how gain error varies with temperature when  $V_{CC} = 3.3V$ .



#### **POWER DOWN MODE**

There are three power-down modes in the ML2330. By clearing the control bits P1-P0 (Table 3.2), the entire chip will be powered down with a supply current less than 5µA. Individual DACs can also be powered down to save power (1.75mA per DAC).

# **ORDERING INFORMATION**

| PART NUMBER | v <sub>cc</sub> | TEMPERATURE RANGE | PACKAGE          |
|-------------|-----------------|-------------------|------------------|
| ML2330ES-2  | 3V              | –20°C to 70°C     | 8-Pin SOIC (S08) |
| ML2330ES-3  | 3.3V            | –20°C to 70°C     | 8-Pin SOIC (S08) |
| ML2330ES-5  | 5V              | −20°C to 70°C     | 8-Pin SOIC (S08) |
| ML2330IS-2  | 3V              | -40°C to 85°C     | 8-Pin SOIC (S08) |
| ML2330IS-3  | 3.3V            | -40°C to 85°C     | 8-Pin SOIC (S08) |
| ML2330IS-5  | 5V              | -40°C to 85°C     | 8-Pin SOIC (S08) |



# ML2340, ML2350

# Single Supply, Programmable 8-Bit D/A Converters

#### GENERAL DESCRIPTION

The ML2340 and ML2350 are CMOS voltage output, 8-bit D/A converters with an internal voltage reference and a  $\mu P$  interface. These devices are designed to be powered by a single supply, although they can be powered from dual power supplies. The output voltage swings above zero scale (V<sub>ZS</sub>) in the unipolar mode or around zero scale (V<sub>ZS</sub>) in the bipolar mode, both with programmable gain. V<sub>ZS</sub> can be set to any voltage from AGND to 2.25V below V<sub>CC</sub>. The digital and analog grounds, DGND and AGND, are totally independent of each other. DGND can be set to any voltage from AGND to 4.5V below V<sub>CC</sub> for easy interfacing to standard TTL and CMOS logic families.

The high level of integration and versatility of the ML2340 and ML2350 makes them ideal for a wide range of applications in hard disk drives, automotive, telecom, and a variety of general purpose industrial uses. One specific intended application is controlling a hard disk voice coil.

The internal reference of the ML2340 provides a 2.25V or 4.50V output for use with A/D converters that use a single  $5V \pm 10\%$  power supply, while the ML2350 provide a 2.50V or 5.00V reference output.

#### **FEATURES**

- Programmable output voltage gain settings of 2, 1, 1/2, 1/4 provide 8-, 9-, 10-, or 11-bit effective resolution around zero
- AGND to V<sub>CC</sub> output voltage swing
- Bipolar or unipolar output voltage
- 4.5V to 13.2V single supply or ±2.25V to ±6.5V dual-supply operation
- Transparent latch allows microprocessor interface with 30ns setup time
- Data flow-through mode
- Nonlinearity ......  $\pm \frac{1}{4}$  LSB or  $\pm \frac{1}{2}$  LSB
- Output voltage settling time over temperature and supply voltage tolerance
  Within 1V of V<sub>CC</sub> and AGND.......2.5µs max
  Within 100mV of V<sub>CC</sub> and AGND.............5µs max
- TTL and CMOS compatible digital inputs
- Low supply current (5V supply) ...... 5mA max
- 18-pin DIP or surface mount SOIC

#### **BLOCK DIAGRAM**



# PIN CONNECTIONS





ML2340 ML2350 18-Pin SOIC (S18W)



# PIN DESCRIPTION

| PIN | NAME      | FUNCTION                                                                                               | PIN | NAME                 | FUNCTION                                                                                                                    |
|-----|-----------|--------------------------------------------------------------------------------------------------------|-----|----------------------|-----------------------------------------------------------------------------------------------------------------------------|
| 1   | $V_{CC}$  | Positive supply.                                                                                       | 8   | DB2                  | Data input — Bit 2.                                                                                                         |
| 2   | $V_{OUT}$ | Voltage output of the D/A converter. VOLT is referenced to V75.                                        | 9   | DB3                  | Data input — Bit 3.                                                                                                         |
| 2   | M         |                                                                                                        | 10  | DB4                  | Data input — Bit 4.                                                                                                         |
| 3   | $V_{ZS}$  | Zero Scale Voltage. $V_{OUT}$ is referenced to $V_{7S}$ , $V_{7S}$ is normally tied to AGND            | 11  | DB5                  | Data input — Bit 5.                                                                                                         |
|     |           | in the unipolar mode or to mid-supply in the bipolar mode. When the device                             | 12  | DB6                  | Data input — Bit 6.                                                                                                         |
|     |           | is operated from a single power                                                                        | 13  | DB7                  | Data input — Bit 7 (MSB).                                                                                                   |
|     |           | supply, V <sub>ZS</sub> has a maximum current requirement of –300μA in the bipolar                     | 14  | XFER                 | Transfer enable input. The data is                                                                                          |
|     |           | mode.                                                                                                  |     |                      | transferred into the transparent latch at the high level of XFER.                                                           |
| 4   | AGND      | Analog ground.                                                                                         | 15  | GAIN 0               | Digital gain setting input 0.                                                                                               |
| 5   | DGND      | Digital ground. This is the ground reference level for all digital inputs.                             | 16  | GAIN 1               | Digital gain setting input 1.                                                                                               |
|     |           | The range is AGND $\leq$ DGND $\leq$ V <sub>CC</sub> $-$ 4.5V. DGND is normally tied to system ground. | 17  | V <sub>REF</sub> OUT | Voltage reference output. $V_{REF\ OUT}$ is referenced to AGND. $V_{REF\ OUT}$ is set to 2.5V and 5.0V in a low-voltage and |
| 6   | DB0       | Data input — Bit 0 (LSB).                                                                              |     |                      | high-voltage operation, respectively for the ML2350; 2.25V and 4.5V for                                                     |
| 7   | DB1       | Data input — Bit 1.                                                                                    |     |                      | the ML2340.                                                                                                                 |
|     |           |                                                                                                        | 18  | V <sub>REF IN</sub>  | Voltage reference input. $V_{REF\ IN}$ is referenced to AGND.                                                               |

# 7

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage $V_{CC}$ with Respect to AGND 14.2V               |
|------------------------------------------------------------------|
| DGND0.3V to V <sub>CC</sub> + 0.3V                               |
| $V_{ZS}$ , $V_{REF\ IN}$ 0.3V to $V_{CC}$ + 0.3V                 |
| Logic Inputs0.3V to $V_{CC}$ + 0.3V                              |
| Input Current per Pin±25mA                                       |
| Storage Temperature –65°C to +150°C                              |
| Package Dissipation at T <sub>A</sub> = 25°C (Board Mount) 875mW |
| Lead Temperature (Soldering 10 sec.)                             |
| Dual-In-Line Package (Molded) 260°C                              |
| Dual-In-Line Package (Ceramic) 300°C                             |
| Molded Small Outline IC Package                                  |
| Vapor Phase (60 sec.)215°C                                       |
| Infrared (15 sec.)                                               |
|                                                                  |

# **OPERATING CONDITIONS**

| Supply Voltage, V <sub>CC</sub> | 4.5V <sub>DC</sub> to 13.2V <sub>DC</sub> |
|---------------------------------|-------------------------------------------|
| Temperature Range               |                                           |
| ML2350BIJ                       | 40°C to +85°C                             |
| ML2340BCP, ML2340CCP            |                                           |
| ML2350BCP, ML2350CCP            |                                           |
| ML2340BCS, ML2340CCS            |                                           |
| ML2350BCS, ML2350CCS            | 0°C to +70°C                              |
|                                 |                                           |
|                                 |                                           |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  = Operating temperature range,  $V_{CC}$  – AGND = 5V  $\pm 10\%$  and 12V  $\pm 10\%$ ,  $V_{REF\ IN}$  for ML2340 = 2.25V and 4.50V, for ML2350  $V_{REF\ IN}$  = 2.50V and 5.00V,  $V_{OUT}$  load is  $R_L$  = 1k $\Omega$  and  $C_L$  = 100pF,  $V_{REF}$  load is  $R_L$  = 1k $\Omega$  and  $R_L$  = 100pF and input control signals with  $R_L$  = 1k $\Omega$  (Note 1)

|                                                                              |       |                                                                  | ML2340XCX, ML2350XCX |      |                              |           | x    |                              |            |
|------------------------------------------------------------------------------|-------|------------------------------------------------------------------|----------------------|------|------------------------------|-----------|------|------------------------------|------------|
| PARAMETER                                                                    | NOTES | CONDITIONS                                                       | MIN                  | TYP  | MAX                          | MIN       | TYP  | MAX                          | UNITS      |
| Converter and Programmable Gain Amplifier                                    |       |                                                                  |                      |      |                              |           |      |                              |            |
| Converter Resolution                                                         |       |                                                                  | 8                    |      |                              | 8         |      |                              | Bits       |
| Integral Linearity Error<br>ML2340BXX, ML2350BXX<br>ML2340CXX, ML2350CXX     | 1     | GAIN = 2, 1, $\frac{1}{2}$ , or $\frac{1}{4}$                    |                      | :    | ±1/4<br>±1/2                 |           |      | ±1/4<br>±1/2                 | LSB<br>LSB |
| Differential Linearity Error<br>ML2340BXX, ML2350BXX<br>ML2340CXX, ML2350CXX |       | GAIN = 2, 1, $\frac{1}{2}$ , or $\frac{1}{4}$                    |                      |      | ±1/4<br>±1/2                 |           |      | ±1/4<br>±1/2                 | LSB<br>LSB |
| Mode Select<br>Unipolar Output<br>Bipolar Output                             |       | V <sub>ZS</sub> with respect to AGND                             | 0<br>1.50            |      | 1.0<br>V <sub>CC</sub> –2.25 | 0<br>1.50 |      | 1.0<br>V <sub>CC</sub> –2.25 | V          |
| Offset Error<br>Unipolar Mode                                                |       | Figure 1<br>GAIN = $\frac{1}{4}$ , $\frac{1}{2}$ , 1<br>GAIN = 2 |                      |      | ±10<br>±20                   |           |      | ±12<br>±24                   | mV<br>mV   |
| Bipolar Mode                                                                 |       | Figure 1 GAIN = $\frac{1}{4}$ , $\frac{1}{2}$ , 1, 2             |                      |      | ±10 plus<br>±2½ LSB          |           |      | ±10 plus<br>±2½ LSB          | mV         |
| Gain Error<br>Unipolar Mode                                                  |       | Figure 1<br>GAIN = 1/4, 1/2, 1, 2                                |                      | ±0.5 | ±2                           |           | ±0.5 | ±2.5                         | %FS        |
| Bipolar Mode                                                                 |       | GAIN = 1/4, 1/2, 1, 2                                            |                      | ±0.5 | ±2                           |           | ±0.5 | ±2.5                         | %FS        |

# **ELECTRICAL CHARACTERISTICS** (Continued)

|                                                      |       | S CONDITIONS                            |                                         | ML2340XCX, ML2350XCX |             |                       | - ^              |      |                                 |                                         |
|------------------------------------------------------|-------|-----------------------------------------|-----------------------------------------|----------------------|-------------|-----------------------|------------------|------|---------------------------------|-----------------------------------------|
| PARAMETER                                            | NOTES |                                         |                                         | MIN                  | TYP         | MAX                   | MIN              | TYP  | MAX                             | UNITS                                   |
| Reference                                            |       |                                         | · · · · · · · · · · · · · · · · · · ·   |                      |             | <u> </u>              |                  |      |                                 | *************************************** |
| V <sub>REF OUT</sub> Voltage<br>ML2340BXX            |       | V <sub>CC</sub> ≤ 7.0V                  | $T_A = 25$ °C<br>$T_{MIN}$ to $T_{MAX}$ | 2.23<br>2.22         | 2.25        | 2.27<br>2.28          | 2.23<br>2.18     | 2.25 | 2.27<br>2.32                    | V                                       |
|                                                      |       | V <sub>CC</sub> ≥ 8.0V                  | $T_A = 25$ °C<br>$T_{MIN}$ to $T_{MAX}$ | 4.48<br>4.46         | 4.50        | 4.52<br>4.54          | 4.48<br>4.43     | 4.50 | 4.52<br>4.57                    | V                                       |
| ML2340CXX                                            |       | V <sub>CC</sub> ≤ 7.0V                  | $T_A = 25$ °C<br>$T_{MIN}$ to $T_{MAX}$ | 2.22<br>2.20         | 2.25        | 2.29<br>2.30          | 2.22<br>2.18     | 2.25 | 2.28<br>2.32                    | V                                       |
|                                                      |       | V <sub>CC</sub> ≥ 8.0V                  | $T_A = 25$ °C<br>$T_{MIN}$ to $T_{MAX}$ | 4.45<br>4.40         | 4.50        | 4.55<br>4.60          | 4.45<br>4.35     | 4.50 | 4.55<br>4.65                    | V<br>V                                  |
| ML2350BXX                                            |       | V <sub>CC</sub> ≤ 7.0V                  | $T_A = 25$ °C<br>$T_{MIN}$ to $T_{MAX}$ | 2.48<br>2.47         | 2.50        | 2.52<br>2.53          | 2.48<br>2.43     | 2.50 | 2.52<br>2.57                    | V                                       |
|                                                      |       | V <sub>CC</sub> ≥ 8.0V                  | $T_A = 25$ °C<br>$T_{MIN}$ to $T_{MAX}$ | 4.98<br>4.96         | 5.00        | 5.02<br>5.04          | 4.98<br>4.90     | 5.00 | 5.02<br>5.10                    | V<br>V                                  |
| ML2350CXX                                            |       | V <sub>CC</sub> ≤ 7.0V                  | $T_A = 25$ °C $T_{MIN}$ to $T_{MAX}$    | 2.45<br>2.44         | 2.50        | 2.55<br>2.58          | 2.46<br>2.42     | 2.50 | 2.55<br>2.59                    | V                                       |
|                                                      |       | V <sub>CC</sub> ≥ 8.0V                  | $T_A = 25$ °C $T_{MIN}$ to $T_{MAX}$    | 4.95<br>4.90         | 5.00        | 5.05<br>5.10          | 4.95<br>4.85     | 5.00 | 5.05<br>5.15                    | V                                       |
| Temperature Coefficient V <sub>REF-OUT</sub>         |       |                                         |                                         |                      | 50          |                       |                  | 50   |                                 | ppm/°C                                  |
| V <sub>REF</sub> Output Current                      |       |                                         |                                         | 0.75                 |             | 5                     | 0.75             |      | 5                               | mA                                      |
| V <sub>REF OUT</sub> Power Supply<br>Rejection Ratio |       | 100mV <sub>P_P</sub> , 1<br>Sinewave on |                                         | -40                  | <b>-6</b> 0 |                       | 40               | -60  |                                 | dB                                      |
| V <sub>REF IN</sub> and V <sub>ZS</sub>              |       |                                         |                                         |                      |             |                       |                  |      |                                 |                                         |
| V <sub>REF IN</sub> Input Range                      |       | $V_{CC} \le 8.75V$ $V_{CC} \ge 8.75V$   |                                         | AGND+2<br>AGND+2     |             |                       | AGND+2<br>AGND+2 |      | V <sub>CC</sub> -1.75<br>AGND+7 | V<br>V                                  |
| V <sub>REF IN</sub> DC Input<br>Resistance           |       |                                         |                                         | 10                   |             |                       | 10               |      |                                 | МΩ                                      |
| V <sub>ZS</sub> Voltage Range                        | 2     | V <sub>CC</sub> ≤ 7.0V                  |                                         | AGND                 |             | V <sub>CC</sub> -2.25 | AGND             |      | V <sub>CC</sub> -2.25           | V                                       |
| Analog Output                                        |       |                                         |                                         |                      |             |                       |                  |      |                                 |                                         |
| V <sub>OUT</sub> Output Swing<br>Unipolar Mode       | 2     | $R_L = 100k\Omega$                      |                                         | AGND+<br>0.01        |             | V <sub>CC</sub> -0.5  | AGND+<br>0.01    |      | V <sub>CC</sub> -0.5            | ٧                                       |
|                                                      |       | $R_L = 1k\Omega$                        |                                         | AGND+<br>1.0         |             | V <sub>CC</sub> -1.0  | AGND+<br>1.0     |      | V <sub>CC</sub> -1.0            | V                                       |
| Bipolar Mode                                         |       | $R_L = 100k\Omega$                      |                                         | AGND+<br>0.1         |             | V <sub>CC</sub> -0.1  | AGND+<br>0.1     |      | V <sub>CC</sub> -0.1            | V                                       |
|                                                      |       | $R_L = 1k\Omega$                        |                                         | AGND +<br>1.0        |             | V <sub>CC</sub> -1.0  | AGND +<br>1.0    |      | V <sub>CC</sub> -1.0            | V                                       |
| V <sub>OUT</sub> Output Current                      |       | AGND+1V<                                | V <sub>OUT</sub> <v<sub>CC-1V</v<sub>   | -10                  |             | +10                   | -10              |      | +10                             | mA                                      |
| Power Supply<br>Rejection Ratio                      |       | 100mV <sub>P_P</sub> , 1<br>sinewave on |                                         |                      | -60         |                       |                  | -60  |                                 | dB                                      |

### **ELECTRICAL CHARACTERISTICS** (Continued)

|                                                                                                                                                              |       |                                                                                | ML2340 | XCX, ML2 | 2350XCX              |         | х   |                      |                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------------------------------------------------------------|--------|----------|----------------------|---------|-----|----------------------|----------------|
| PARAMETER                                                                                                                                                    | NOTES | CONDITIONS                                                                     | MIN    | TYP MAX  |                      | MIN TYP |     | MAX                  | UNITS          |
| Digital and DC                                                                                                                                               |       |                                                                                |        |          |                      |         |     |                      |                |
| V <sub>IN(0)</sub> Logical "0"<br>Input Voltage                                                                                                              |       |                                                                                |        |          | 0.8                  |         |     | 0.8                  | V              |
| V <sub>IN(1)</sub> Logical "1"<br>Input Voltage                                                                                                              |       |                                                                                | 2.0    |          |                      | 2.0     |     |                      | V              |
| I <sub>IN(0)</sub> Logical "0"<br>Input Current                                                                                                              |       | V <sub>IN</sub> = DGND                                                         | -1     |          |                      | -1      |     |                      | μА             |
| I <sub>IN(1)</sub> Logical "1"<br>Input Current                                                                                                              |       | $V_{IN} = V_{CC}$                                                              |        |          | 1                    |         |     | 1                    | μА             |
| Supply Current, Bipolar Mode I <sub>CC</sub> , V <sub>CC</sub> Current I <sub>AGND</sub> , Analog Ground Current I <sub>VZS</sub> , V <sub>ZS</sub> Current  |       | V <sub>CC</sub> = 5V ± 10%                                                     |        | -90      | 5.3<br>-5.0<br>-300  |         | -90 | 5.3<br>-5.0<br>-300  | mA<br>mA<br>μA |
| I <sub>CC</sub> , V <sub>CC</sub> Current I <sub>AGND</sub> , Analog Ground Current I <sub>VZS</sub> , V <sub>ZS</sub> Current                               |       | $V_{CC} = 12V \pm 10\%$                                                        |        | -90      | 9.3<br>-9.0<br>-300  |         | -90 | 9.3<br>-9.0<br>-300  | mA<br>mA<br>μA |
| Supply Current, Unipolar Mode I <sub>CC</sub> , V <sub>CC</sub> Current I <sub>AGND</sub> , Analog Ground Current I <sub>VZS</sub> , V <sub>ZS</sub> Current | 3     | V <sub>CC</sub> = 5V ± 10%                                                     |        |          | 6.0<br>-4.3<br>-1.7  |         |     | 6.0<br>-4.3<br>-1.7  | mA<br>mA<br>mA |
| I <sub>CC</sub> , V <sub>CC</sub> Current<br>I <sub>AGND</sub> ,<br>Analog Ground Current<br>I <sub>VZS</sub> , V <sub>ZS</sub> Current                      | 3     | V <sub>CC</sub> = 12V ±10%                                                     |        |          | 11.0<br>-7.3<br>-3.7 |         |     | 11.0<br>-7.3<br>-3.7 | mA<br>mA<br>mA |
| AC Performance                                                                                                                                               |       |                                                                                |        |          |                      |         |     |                      |                |
| Settling Time<br>t <sub>S1</sub>                                                                                                                             |       | Figure 2,<br>Output Step of AGND + 1V<br>to $V_{CC}$ – 1V, $R_L$ = 1k $\Omega$ |        | 1.2      | 2.5                  |         | 1.2 | 3.0                  | μs             |
| $t_{S2}$                                                                                                                                                     |       | Output Step of AGND + 100mV to $V_{CC}$ – 100mV, $R_L$ = 100k $\Omega$         |        | 2.5      | 5                    |         | 2.5 | 6                    | μs             |
| $t_{S3}$                                                                                                                                                     |       | Output Step of ±1LSB                                                           |        |          | 1                    |         |     | 1                    | μs             |
| t <sub>S4</sub> , Gain Change                                                                                                                                |       | Change of Any Gain Setting                                                     |        | 1.1      | 2.5                  |         | 1.1 |                      | μs             |
| t <sub>XFER</sub> , XFER Pulse Width                                                                                                                         |       | Figure 3                                                                       | 60     |          |                      | 60      |     |                      | ns             |
| t <sub>DBS</sub> , DB0–DB7<br>Setup Time                                                                                                                     |       | Figure 3                                                                       | 40     |          |                      | 45      |     |                      | ns             |
| t <sub>DBH</sub> , DB0–DB7<br>Hold Time                                                                                                                      |       | Figure 3                                                                       | 0      |          |                      | 0       |     |                      | ns             |
| t <sub>RESET</sub> , Power-On<br>Reset Time                                                                                                                  |       |                                                                                |        |          | 16                   |         |     | 16                   | μs             |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2: Supply current and analog ground current are specified with the digital inputs stable and no load on V<sub>OUT</sub>.

Note 3: In unipolar operation with V<sub>ZS</sub> and AGND tied together, digital codes that represent an analog value of less than 100mV from AGND should be avoided.



Figure 1. Gain and Offset Error



Figure 2. Settling Time



Figure 3. Single Buffered Mode

## 1.0 FUNCTIONAL DESCRIPTION

#### 1.1 D/A CONVERTER

The D/A converter is implemented using an array of equal current sources that are decoded semi-linearly for the four most significant bits to improve differential linearity and to reduce output glitch around major carries. See Figure 4.

The input voltage reference of the D/A converter is the difference between V<sub>REF IN</sub> and AGND. This difference voltage is converted to a reference current using an internal resistor to set up the appropriate current level in

the D/A converter. The D/A converter output current is then converted to a voltage output by an output buffer and a resistive network. The matching among the on-chip resistors preserves the gain accuracy between these conversions.

The D/A converter can be used in a multiplying mode by modulating the reference input within the specified  $V_{RFF\ IN}$  range.



Figure 4. D/A Converter Implementation

#### 1.2 SINGLE-SUPPLY vs. DUAL-SUPPLY OPERATION

ML2340 and ML2350 can be powered from a single supply ranging from 4.5V to 13.2V or dual supplies ranging from  $\pm 2.25V$  to  $\pm 6.6V$ .

The internal digital and analog circuitry is powered between V<sub>CC</sub> and AGND. The range of DGND is AGND  $\leq$  DGND  $\leq$  V<sub>CC</sub> - 4.5V with the logic thresholds set between 0.8V and 2.0V above DGND (standard TTL logic level). The range of V<sub>ZS</sub> is AGND  $\leq$  V<sub>ZS</sub>  $\leq$  (V<sub>CC</sub> - 2.25V).

# 1.3 UNIPOLAR AND BIPOLAR OUTPUT VOLTAGE SWING

ML2340 and ML2350 can operate in either unipolar or bipolar output voltage mode. Unipolar/bipolar mode selection is determined by comparing the zero scale voltage (V<sub>ZS</sub>) of these devices to a precise internal reference that is referred to AGND. V<sub>ZS</sub> is ideally the voltage that will be produced at the DAC voltage output when the digital input data is set to all "0's" Unipolar mode is selected when V<sub>ZS</sub> is lower than 1.00 volt, and bipolar mode is selected when V<sub>ZS</sub> is greater than 1.50 volts.

#### 1.3.1 Unipolar Output Mode

In the unipolar mode,  $V_{OUT}$  swings above  $V_{ZS}$ . Ideally the 00000000 code results in an output voltage of  $V_{ZS}$ , and the 11111111 code results in an output voltage of  $V_{FS} \times 255/256$ , where  $V_{FS}$  is the full-scale voltage determined by  $V_{RFF\ IN}$  and the gain setting.

#### 1.3.2 Bipolar Output Mode

In the bipolar mode,  $V_{OUT}$  swings around  $V_{ZS}$ . The input data is in 2's complement binary format. Ideally, the 00000000 code results in an output voltage of  $V_{ZS}$ ; the 10000000 code results in an output voltage of  $(V_{ZS} - V_{FS})$ ; and the 01111111 results in an output voltage of  $(V_{ZS} - V_{FS})$ ; where  $V_{FS}$  is the full scale output voltage determined by  $V_{RF}$  IN and the gain setting.

#### 1.4 OUTPUT BUFFER AND GAIN SETTING

The output buffer converts the D/A output current to a voltage output using a resistive network with proper gain setting determined by the GAIN 0 and GAIN 1 inputs. There are four possible gain settings for unipolar output voltage mode and bipolar output voltage mode as listed below:

#### Unipolar Output Voltage Mode

| GAIN 1 | GAIN 0 | GAIN | Voltage Output Swing<br>Relative to V <sub>ZS</sub> |
|--------|--------|------|-----------------------------------------------------|
| 0      | 0      | 1/4  | V <sub>REF IN</sub> × 1/4                           |
| 0      | 1      | 1/2  | V <sub>REF IN</sub> × 1/2                           |
| 1      | 0      | 1    | V <sub>REF IN</sub> × 1                             |
| 1      | 1      | 2    | V <sub>REF IN</sub> × 2                             |

#### **Bipolar Output Voltage Mode**

|   | GAIN 1 | GAIN 0 | GAIN | GAIN Voltage Output <sub>P-P</sub> |  |
|---|--------|--------|------|------------------------------------|--|
| - | 0      | 0      | 1/4  | V <sub>REF IN</sub> × 1/8          |  |
|   | 0      | 1      | 1/2  | V <sub>REF IN</sub> × 1/4          |  |
|   | 1      | 0      | 1    | V <sub>REF IN</sub> × 1/2          |  |
|   | 1      | 1      | 2    | V <sub>REF IN</sub> × 1            |  |

The output buffer can source or sink as much as 10mA of current with an output voltage of at least 1V from either  $V_{CC}$  or AGND. As the output voltage approaches  $V_{CC}$  or AGND the current sourcing/sinking capability of the output buffer is reduced. The output buffer can still swing down to within 10mV of AGND and up to within 40mV of  $V_{CC}$  with a 100k $\Omega$  load at  $V_{OUT}$  to AGND in the unipolar operation. In the bipolar operation, the output buffer swing is limited to about 100mV from either rails.

#### 1.5 VOLTAGE REFERENCE

A bandgap voltage reference is incorporated on the ML2340 and ML2350. Two reference voltages can be produced by each device. An internal comparator monitors the power supply voltage to determine the selection of the reference voltage. A reference voltage of 2.25 volts on the ML2340 and 2.50 volts on the ML2350 is selected when the supply voltage is less than approximately 7.50 volts. Otherwise, a reference voltage of 4.50 volts and 5.00 volts is selected. To prevent the comparator from oscillating between the two selections, avoid operation with a power supply between 70 and 8.0 volts.

The bandgap reference is trimmed for zero Temperature Coefficient (TC) at 35°C to minimize output voltage drift over the specified operating temperature range.

The internal reference is buffered for use by the DAC and external circuits. The reference buffer will source more than 5mA of current and sink more than 1mA of current. With  $V_{REF\ IN}$  connected to  $V_{REF\ OUT}$ , the following output voltage ranges of the DAC are obtained:

#### ML2340

| Gain    | $V_{REF} = 2.25V$ with $V_{CC} \le 7.0V$ |                       | $V_{REF} = 4.5V$ with $V_{CC} \ge 8.0V$ |                       |
|---------|------------------------------------------|-----------------------|-----------------------------------------|-----------------------|
| Setting | Unipolar                                 | Bipolar               | Unipolar                                | Bipolar               |
| 1/4     | 0 to 0.562V                              | -0.281V to<br>+0.281V | 0 to 1.125V                             | -0.562V to<br>+0.562V |
| 1/2     | 0 to 1.125V                              | -0.562V to<br>+0.562V | 0 to 2.250V                             | -1.125V to<br>+1.125V |
| 1       | 0 to 2.250V                              | -1.125V to<br>+1.125V | 0 to 4.500V                             | -2.250V to<br>+2.250V |
| 2       | 0 to 4.500V                              | -2.250V to<br>+2.250V | 0 to 9.000V                             | -4.500V to<br>+4.500V |

#### ML2350

| Gain    | $V_{REF} = 2.50V$ with $V_{CC} \le 7.0V$ |                         | $V_{REF} = 5.0V$ with $V_{CC} \ge 8.0V$ |                       |
|---------|------------------------------------------|-------------------------|-----------------------------------------|-----------------------|
| Setting | Unipolar                                 | Bipolar                 | Unipolar                                | Bipolar               |
| 1/4     | 0 to 0.625V                              | -0.3125V to<br>+0.3125V | 0 to 1.25V                              | -0.625V to<br>+0.625V |
| 1/2     | 0 to 1.250V                              | -0.6250V to<br>+0.6250V | 0 to 2.50V                              | -1.250V to<br>+1.250V |
| 1       | 0 to 2.500V                              | -1.2500V to<br>+1.2500V | 0 to 5.00V                              | -2.500V to<br>+2.500V |
| 2       | 0 to 5.000V                              | -2.5000V to<br>+2.5000V | 0 to 10.00V                             | -5.000V to<br>+5.000V |

An external reference can alternatively be used on V<sub>REF IN</sub> to set the desired full scale voltage. The linearity of the D/A converter depends on the reference used, however. To insure integral linearity at an 8-bit level, a reference voltage of no less than 2V and no more than 7V (2.75V for operation with a low-voltage power supply) should be used.

#### 1.6 DIGITAL INTERFACE

The digital interface of the ML2340 and ML2350 consist of a transfer input (XFER) and eight data inputs, DB0 through DB7. The digital interface operates in one of the two modes:

#### 1.6.1 Single-Buffered Mode

Digital input data on DB0–DB7 is passed through an 8-bit transparent input latch on the rising edge of XFER. Because the outputs of the latch are connected directly to the inputs of the internal DAC, changes on the digital data while the XFER input is still active will cause an immediate change in the DAC output voltage. To hold the input data on the latch, the XFER input needs deactivated while the data is still stable.

#### 1.6.2 Flow-Through Mode

In the flow-through mode, the input latch is bypassed. When XFER is set to logic "1", a change of data inputs, DB0-DB7, results in an immediate update of the output voltage.

#### 1.7 POWER-ON-RESET

The ML2340 and ML2350 have an internal power-on-reset circuit to initialize the device when power is first applied to the device. The power-on-reset interval of typically 8 $\mu$ s begins when the supply voltage, V<sub>CC</sub> reaches approximately 2.0V. During the power-on-reset interval, the transparent latch is reset to all "0's".

# 2.0 TYPICAL APPLICATIONS



Figure 5. Using 4.50V Reference of D/A for Reference of A/D Using Single 5V  $V_{CC}\pm10\%$ 



Figure 6. TMS320 Interface



Figure 7. Single 5V Supply Unipolar VOUT

# TYPICAL APPLICATIONS (Continued)



Figure 8. Single 12V Supply, Bipolar VOUT with 11-Bits Resolution Around 4.5V



Figure 9. Hard Disc Drive Servo Coil Driver Providing 13-Bit Effective Resolution

# **ORDERING INFORMATION**

| PART NUMBER                                         | INTEGRAL & DIFFERENTIAL NON-LINEARITY | TEMPERATURE<br>RANGE | PACKAGE           |
|-----------------------------------------------------|---------------------------------------|----------------------|-------------------|
| $V_{REFOUT} = 2.25V$ with $V_{CC} =$                | 5V                                    |                      |                   |
| ML2340BCP/5                                         | ±1/4 LSB                              | 0°C to 70°C          | Molded DIP (P18)  |
| ML2340BCS/5                                         |                                       | 0°C to 70°C          | Molded SOIC (S18) |
| ML2340CCP/5                                         | ±1/2 LSB                              | 0°C to 70°C          | Molded DIP (P18)  |
| ML2340CCS/5                                         |                                       | 0°C to 70°C          | Molded SOIC (S18) |
| / <sub>REF OUT</sub> = 2.50V with V <sub>CC</sub> = | 5V                                    |                      |                   |
| ML2350BCP/5                                         | ±1/4 LSB                              | 0°C to 70°C          | Molded DIP (P18)  |
| ML2350BCS/5                                         |                                       | 0°C to 70°C          | Molded SOIC (S18) |
| ML2350CCP/5                                         | ±1/2 LSB                              | 0°C to 70°C          | Molded DIP (P18)  |
| ML2350CCS/5                                         |                                       | 0°C to 70°C          | Molded SOIC (S18) |
| ML2350CIS/5                                         |                                       | –40°C to 85°C        | Molded SOIC (S18) |
| V <sub>REF OUT</sub> = 4.50V with V <sub>CC</sub> = | 12V                                   |                      |                   |
| ML2340BCP/12                                        | ±1/4 LSB                              | 0°C to 70°C          | Molded DIP (P18)  |
| ML2340BCS/12                                        |                                       | 0°C to 70°C          | Molded SOIC (S18  |
| ML2340CCP/12                                        | ±1/2 LSB                              | 0°C to 70°C          | Molded DIP (P18)  |
| ML2340CCS/12                                        |                                       | 0°C to 70°C          | Molded SOIC (S18) |
| V <sub>REF OUT</sub> = 5.00V with V <sub>CC</sub> = | : 12V                                 |                      |                   |
| ML2350BCP/12                                        | ±1/4 LSB                              | 0°C to 70°C          | Molded DIP (P18)  |
| ML2350BCS/12                                        |                                       | 0°C to 70°C          | Molded SOIC (S18  |
| ML2350CCP/12                                        | ±1/2 LSB                              | 0°C to 70°C          | Molded DIP (P18)  |
| ML2350CCS/12                                        |                                       | 0°C to 70°C          | Molded SOIC (S18  |
| ML2350CIS/12                                        |                                       | −40°C to 85°C        | Molded SOIC (S18  |



# ML2341, ML2351

# **Single Supply Programmable 8-Bit D/A Converters**

## GENERAL DESCRIPTION

The ML2341 and ML2351 are CMOS voltage output, 8 bit D/A converters with an internal voltage reference and a  $\mu P$  interface. These devices are designed to be powered by a single supply, but they can also be powered from dual supplies. The output voltage swings above zero scale (V<sub>ZS</sub>) in the unipolar mode or around zero scale in the bipolar mode, in both cases with programmable gain. V<sub>ZS</sub> can be set to any voltage from AGND to 2.25V below V<sub>CC</sub>. The digital and analog grounds, DGND and AGND, are totally independent of each other. DGND can be set to any voltage from AGND to 4.5V below V<sub>CC</sub> for easy interfacing to standard TTL and CMOS logic families.

The high level of integration and versatility of the ML2341 and ML2351 makes them ideal for a wide range of applications in hard disk drives, automotive, telecom, and a variety of general purpose industrial uses.

The ML2341 provides a 2.25V or 4.5V reference output for use with A/D converters that use a single  $5V \pm 10\%$  power supply, while the ML2351 provides a 2.5V or 5V reference output.

## **FEATURES**

- Programmable output voltage gain settings of 2, 1, 1/2, 1/4, provide 8, 9, 10, or 11 bit effective resolution around zero
- AGND to V<sub>CC</sub> output voltage swing
- Bipolar or unipolar output voltage
- 4.5V to 13.2V single or ±2.25V to ±6.5V dual supply operation
- Single- and double-buffered, edge-triggered interface with 30ns write time, 0ns hold time
- Voltage reference output (ML2341 2.25V or 4.5V, (ML2351 - 2.5V or 5V)
- Nonlinearity ±1/4LSB or ±1/2LSB
- Output voltage settling time guaranteed over temperature and supply voltage tolerance (within 1V of V<sub>CC</sub> and AGND 2.5µs max., within 100mV of V<sub>CC</sub> and AGND 5µs max.)
- TTL and CMOS compatible digital inputs
- Low supply current ( $V_{REF} \le 2.5V 5mA max.$ )

## **BLOCK DIAGRAM**



## **PIN CONFIGURATION**







# **PIN DESCRIPTION**

| PIN | NAME         | FUNCTION                                                            | PIN | NAME          | FUNCTION                                                                  |
|-----|--------------|---------------------------------------------------------------------|-----|---------------|---------------------------------------------------------------------------|
| 1   | $V_{REF}$ IN | Voltage reference input. V <sub>REF</sub> IN IS referenced to AGND. | 12  | DB5           | Data input — Bit 5.                                                       |
|     |              |                                                                     | 13  | DB6           | Data input — Bit 6.                                                       |
| 2   | $V_{CC}$     | Positive supply.                                                    |     |               |                                                                           |
| •   |              | 1/ le                                                               | 14  | DB7           | Data input — Bit 7 (MSB).                                                 |
| 3   | $V_{OUT}$    | Voltage output of the D/A converter.                                | 1.5 | VEED          | <b>T</b> ( 11 :                                                           |
|     |              | $V_{OUT}$ is referenced to $V_{ZS}$ .                               | 15  | XFER          | Transfer enable input. In the double buffered mode of operation, the data |
| 4   | $V_{ZS}$     | Zero Scale Voltage. V <sub>OUT</sub> is referenced                  |     |               | in the input latch is transferred to the                                  |
|     |              | to $V_{ZS}$ . $V_{ZS}$ s is normally tied to A GND                  |     |               | D/A converter during the high level of                                    |
|     |              | in the unipolar mode or to mid-supply                               |     |               | XFER.                                                                     |
|     |              | in the bipolar mode.                                                |     |               | · · · · · · · · · · · · · · · · · · ·                                     |
|     |              |                                                                     | 16  | WR            | Write enable input. While $\overline{CS}$ is low                          |
| 5   | A GND        | Analog ground.                                                      |     |               | data inputs are latched into the input                                    |
|     |              |                                                                     |     |               | latch on the rising edge of $\overline{WR}$ .                             |
| 6   | D GND        | Digital ground. This is the ground                                  |     |               |                                                                           |
|     |              | reference level for all digital inputs. D                           | 17  | CS            | Chip select input. Active low input                                       |
|     |              | GND is normally tied to system                                      |     |               | which enables the data to be latched                                      |
|     |              | ground, but can range from A GND το                                 |     |               | on the rising edge of $\overline{WR}$ .                                   |
|     |              | (V <sub>CC</sub> - 4.5V).                                           | 10  | C.1.1.1.0     | British and the second                                                    |
| -   | DRO          | D                                                                   | 18  | GAIN 0        | Digital gain setting input 0.                                             |
| 7   | DB0          | Data input — Bit 0 (LSB).                                           | 10  | CAINIA        | project of any contract                                                   |
| 8   | DB1          | Data innut Dit 1                                                    | 19  | GAIN 1        | Digital gain setting input 1.                                             |
| 0   | DDI          | Data input — Bit 1.                                                 | 20  | V OUT         | Valtaga reference autout V OUT is                                         |
| 9   | DB2          | Data innut Dis 3                                                    | 20  | $V_{REF}$ OUT | Voltage reference output. V <sub>REF</sub> OUT is                         |
| . 9 | DB2          | Data input — Bit 2.                                                 |     |               | referenced to A GND. V <sub>REF</sub> OUT is set                          |
| 10  | DB3          | Data input Dit 2                                                    |     |               | to 2.25V during low-voltage operation                                     |
| 10  | DB3          | Data input — Bit 3.                                                 |     |               | and 4.5V during high-voltage                                              |
| 11  | DB4          | Data input — Bit 4.                                                 |     |               | operation for the ML2341. The voltage settings are 2.5V and 5V for the    |
| ' ' | DD4          | Data Iliput — Dit 4.                                                |     |               | ML2351.                                                                   |
|     |              |                                                                     |     |               | IVILZJJI.                                                                 |

# 7

## ABSOLUTE MAXIMUM RATINGS

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>CC</sub> with respect to A GND | 14.2V                               |
|---------------------------------------|-------------------------------------|
| D GND                                 | . A GND - 0.3V to $V_{CC} + 0.3V$   |
| V <sub>ZS</sub> , V <sub>REF</sub> IN | . A GND - $0.3V$ to $V_{CC} + 0.3V$ |
| Logic Inputs                          | . A GND - 0.3V to $V_{CC}$ + 0.3V   |
| Input Current, per Pin                | ±25mA                               |
| Junction Temperature                  | 150°C                               |
|                                       | 65°C to 150°C                       |
| Lead Temperature (Soldering           |                                     |

| Thermal Resistance ( $\theta_{IA}$ ) |        |
|--------------------------------------|--------|
| 20-Pin PDIP                          | 67°C/W |
| 20-Pin PLCC                          | 78°C/W |
| 20-Pin SOIC                          | 95°C/W |

## **OPERATING CONDITIONS**

| Temperature Range            | 0°C to 70°C    |
|------------------------------|----------------|
| V <sub>CC</sub> Supply Range |                |
| -5 Suffix                    | 4.5V to 5.5V   |
| -12 Suffix                   | 10.8V to 13.2V |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{CC}$  - A GND =  $5V \pm 10\%$  (-5 Suffix) or  $12V \pm 10\%$  (-12 Suffix),  $V_{REF}$  IN = 2.25V or 4.5V (ML2341) or  $V_{REF}$  IN = 2.5V or 5V (ML2351),  $R_L = R(V_{REF}$  OUT) =  $1k\Omega$ ,  $C_L = C(V_{REF}$  OUT) = 100pF,  $t_R = t_F \le 20ns$ ,  $T_A = Operating Temperature Range (Note 1)$ 

| SYMBOL               | PARAMETER                               | CONE                  | CONDITIONS         |        | MIN  | TYP  | MAX                    | UNITS |
|----------------------|-----------------------------------------|-----------------------|--------------------|--------|------|------|------------------------|-------|
| CONVERT              | ER AND PROGRAMMABLE GAIN AMPLIF         | FIER                  |                    |        |      |      |                        |       |
|                      | Resolution                              |                       |                    |        | 8    |      |                        | bits  |
|                      | Integral Linearity Error                |                       | В                  | Suffix |      |      | ±1/4                   | LSB   |
|                      |                                         |                       | С                  | Suffix |      |      | ±1/2                   | LSB   |
|                      | Differential Linearity Error            |                       | В                  | Suffix |      |      | ±1/2                   | LSB   |
|                      |                                         |                       | С                  | Suffix |      |      | ±1/4                   | LSB   |
|                      | V <sub>ZS</sub> Unipolar Mode Threshold |                       |                    |        | 0    |      | 1                      | V     |
|                      | V <sub>ZS</sub> Bipolar Mode Threshold  |                       |                    |        | 1.5  |      | V <sub>CC</sub> - 2.25 | V     |
|                      | Unipolar Mode Offset Error              | See Figure 1          | Gain = 1/4, 1/2, 1 |        | -    |      | 10                     | mV    |
|                      |                                         |                       | Ga                 | in = 2 |      |      | 20                     | mV    |
|                      | Bipolar Mode Offset Error               | See Figure 1          |                    |        |      |      | ±10 + 21/2<br>LSB      | mV    |
|                      | Unipolar Mode Gain Error                | See Figure 1          |                    |        |      | ±0.5 | ±2                     | %FS   |
|                      | Bipolar Mode Gain Error                 | See Figure 1          |                    |        |      | ±0.5 | ±2                     | %FS   |
| REFERENC             | E                                       |                       |                    |        |      |      | -                      |       |
| V <sub>REF</sub> OUT | Reference Output Voltage                | ML2341BCX-5,          | T <sub>A</sub> =   | = 25°C | 2.23 | 2.25 | 2.27                   | V     |
|                      |                                         | $V_{CC} = 5V$         | $T_A = 0$ °C to    | 70°C   | 2.22 | 2.25 | 2.28                   | V     |
|                      |                                         | ML2341CCX-5,          | T <sub>A</sub> =   | = 25°C | 2.22 | 2.25 | 2.28                   | V     |
|                      |                                         | $V_{CC} = 5V$         | $T_A = 0$ °C to    | 70°C   | 2.20 | 2.25 | 2.30                   | V     |
|                      |                                         | ML2341BCX-12,         | T <sub>A</sub> =   | = 25°C | 4.48 | 4.50 | 4.52                   | V     |
|                      |                                         | V <sub>CC</sub> = 12V | $T_A = 0$ °C to    | 70°C   | 4.46 | 4.50 | 4.54                   | V     |
|                      |                                         | ML2341CCX-12,         | T <sub>A</sub> =   | = 25°C | 4.45 | 4.50 | 4.55                   | V     |
|                      |                                         | V <sub>CC</sub> = 12V | $T_A = 0$ °C to    | 70°C   | 4.40 | 4.50 | 4.60                   | V     |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL                 | PARAMETER                                 | CONE                                                                                            | DITIONS                                 | MIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | TYP  | MAX                    | UNITS  |
|------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------|--------|
| REFERENC               | E (Continued)                             |                                                                                                 |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4,   |                        |        |
| V <sub>REF</sub> OUT   | Reference Output Voltage                  | ML2351BCX-5,                                                                                    | T <sub>A</sub> = 25°C                   | 2.48                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2.50 | 2.52                   | V      |
| -                      |                                           | $V_{CC} = 5V$                                                                                   | $T_A = 0$ °C to 70°C                    | 2.47                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2.50 | 2.53                   | V      |
|                        |                                           | ML2351CCX-5,                                                                                    | T <sub>A</sub> = 25°C                   | 2.45                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2.50 | 2.55                   | V      |
|                        |                                           | V <sub>CC</sub> = 5V                                                                            | $T_A = 0$ °C to 70°C                    | 2.44                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2.50 | 2.58                   | V      |
|                        |                                           | ML2351BCX-12,                                                                                   | T <sub>A</sub> = 25°C                   | 4.98                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 5.00 | 5.02                   | V      |
|                        |                                           | V <sub>CC</sub> = 12V                                                                           | $T_A = 0$ °C to 70°C                    | 4.96                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 5.00 | 5.04                   | V      |
|                        |                                           | ML2351CCX-12,                                                                                   | T <sub>A</sub> = 25°C                   | 4.95                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 5.00 | 5.05                   | V      |
|                        |                                           | V <sub>CC</sub> = 12V                                                                           | $T_A = 0$ °C to 70°C                    | 4.90                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 5.00 | 5.10                   | V      |
|                        | Temperature Coefficient                   |                                                                                                 |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 50   |                        | ppm/°C |
|                        | Output Current                            |                                                                                                 | ×                                       | 0.75                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      | 5                      | mA     |
| PSRR                   | Power Supply Rejection Ratio              | 100mV <sub>P-P</sub> , 1kHz                                                                     | sine wave on V <sub>CC</sub>            | -40                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -60  |                        | dB     |
| V <sub>REF</sub> IN AN | ND V <sub>ZS</sub>                        |                                                                                                 |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | l    |                        | L      |
| V <sub>REF</sub> IN    | Reference Input Voltage Range             | V <sub>CC</sub> ≤ 8.75V                                                                         |                                         | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      | V <sub>CC</sub> -1.75  | V      |
|                        |                                           | V <sub>CC</sub> ≥ 8.75V                                                                         |                                         | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      | 7                      | ν      |
|                        | DC Input Resistance                       |                                                                                                 |                                         | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |                        | ΜΩ     |
| V <sub>ZS</sub>        | V <sub>ZS</sub> Input Voltage Range       | V <sub>CC</sub> ≤ 7V                                                                            |                                         | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      | V <sub>CC</sub> - 2.25 | V      |
|                        |                                           | V <sub>CC</sub> ≥ 8V                                                                            |                                         | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      | V <sub>CC</sub> - 3    | V      |
| LOGIC                  |                                           | L                                                                                               |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |                        |        |
| V <sub>INL</sub>       | Input Low Voltage                         |                                                                                                 |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      | 0.8                    | V      |
| V <sub>INH</sub>       | Input High Voltage                        |                                                                                                 |                                         | 2.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |                        | V      |
| I <sub>INL</sub>       | Input Low Current                         | V <sub>IN</sub> = D GND                                                                         |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      | -1                     | μА     |
| I <sub>INH</sub>       | Input High Current                        | V <sub>IN</sub> = V <sub>CC</sub>                                                               |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      | 1                      | μА     |
| OUTPUT                 |                                           |                                                                                                 |                                         | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | L    |                        | 1      |
| V <sub>OUT</sub>       | Output Voltage Swing                      | Unipolar Mode                                                                                   | $R_L = 100k\Omega$                      | 0.01                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      | V <sub>CC</sub> - 0.05 | V      |
|                        |                                           | (Note 2)                                                                                        | $R_L = 1k\Omega$                        | 1.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      | V <sub>CC</sub> - 1.0  | V      |
|                        |                                           | Bipolar Mode                                                                                    | $R_L = 100k\Omega$                      | 0.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      | V <sub>CC</sub> - 0.1  | V      |
|                        |                                           |                                                                                                 | $R_L = 1k\Omega$                        | 1.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      | V <sub>CC</sub> - 1.0  | V      |
|                        | Output Current                            | A GND + 1V < \                                                                                  | / <sub>OUT</sub> < V <sub>CC</sub> - 1V | -10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      | 10                     | mA     |
| PSRR                   | Power Supply Rejection Ratio              | 100mV <sub>P-P</sub> , 1kHz                                                                     | sine wave on V <sub>CC</sub>            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -60  |                        | dB     |
| AC PERFO               | RMANCE                                    | <u> </u>                                                                                        | · · · · · · · · · · · · · · · · · · ·   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |                        | L      |
| t <sub>S1</sub>        | Settling Time 1                           | A GND + 1V →                                                                                    | V <sub>CC</sub> - 1V                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1.2  | 2.5                    | μs     |
| t <sub>S2</sub>        | Settling Time 2                           | A GND + $100$ mV $\rightarrow$ V <sub>CC</sub> - $100$ mV,<br>R <sub>L</sub> = $100$ k $\Omega$ |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.5  | 5                      | μs     |
| t <sub>S3</sub>        | Settling Time 3                           | Output Step of ±1 LSB                                                                           |                                         | - VANILLE VANILLE STATE OF THE |      | 1                      | μs     |
| t <sub>S4</sub>        | Settling Time, Change of any Gain Setting |                                                                                                 |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1.1  | 2.5                    | μs     |
| tWR                    | WR Pulse Width                            | See Figure 3                                                                                    |                                         | 40                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |                        | ns     |
| t <sub>XFER</sub>      | XFER Pulse Width                          | See Figure 3                                                                                    |                                         | 60                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      | +                      | ns     |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL             | PARAMETER                                 | CONDITIONS   |               | MIN | TYP | MAX  | UNITS |
|--------------------|-------------------------------------------|--------------|---------------|-----|-----|------|-------|
| AC PERFO           | RMANCE (Continued)                        |              |               |     | •   |      |       |
| t <sub>XW</sub>    | Rising Edge of WR to Falling Edge of XFER | See Figure 3 | ·             | 30  |     |      | ns    |
| t <sub>DS</sub>    | Data Set-up Time, DB0 - DB7               | See Figure 3 |               | 40  |     |      | ns    |
| t <sub>DH</sub>    | Data Hold Time, DB0 - DB7                 | See Figure 3 |               | 0   |     |      | ns    |
| tCSS               | CS Set-up Time                            | See Figure 3 |               | 50  |     |      | ns    |
| tCSH               | CS Hold Time                              | See Figure 3 |               | 0   |     |      | ns    |
| t <sub>RESET</sub> | Power-on Reset Time                       |              |               |     |     | 16   | μs    |
| SUPPLY             |                                           |              |               |     |     |      |       |
| I <sub>CC</sub>    | V <sub>CC</sub> Supply Current (Note 3)   | -5 Suffix    | Unipolar Mode |     |     | 6.0  | mA    |
|                    |                                           |              | Bipolar Mode  |     |     | 5.3  | mA    |
|                    |                                           | -12 Suffix   | Unipolar Mode |     |     | 11.0 | mA    |
|                    |                                           |              | Bipolar Mode  |     |     | 9.3  | mA    |
| I <sub>A GND</sub> | Analog Ground Current (Note 3)            | -5 Suffix    | Unipolar Mode |     |     | -4.3 | mA    |
|                    |                                           |              | Bipolar Mode  |     |     | -5.0 | mA    |
|                    |                                           | -12 Suffix   | Unipolar Mode |     |     | -7.3 | mA    |
|                    | ·                                         |              | Bipolar Mode  |     |     | -9.0 | mA    |
| $I(V_{ZS})$        | V <sub>ZS</sub> Current                   | -5 Suffix    | Unipolar Mode |     |     | -1.7 | mA    |
|                    |                                           |              | Bipolar Mode  |     | -90 | -300 | μА    |
|                    |                                           | -12 Suffix   | Unipolar Mode |     |     | -3.7 | mA    |
|                    |                                           |              | Bipolar Mode  |     | -90 | -300 | μА    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.

Note 2: In unipolar operation with V<sub>ZS</sub> and A GND tied together, digital codes that represent an analog value of less than 100mV from A GND should be avoided.

Note 3: Supply current and A GND Current are specified with the digital inputs stable and no load on V<sub>OUT</sub>.





Figure 1. Gain and Offset Error



Figure 2. Settling Time



Figure 3a. Timing Diagram, Single Buffered Mode



Figure 3b. Timing Diagram, Double Buffered Mode

### **FUNCTIONAL DESCRIPTION**

#### D/A CONVERTER

The D/A converter is implemented using an array of equal current sources that are decoded semi-linearly for the four most significant bits to improve differential linearity and to reduce output glitch around major carries. A simplified block diagram is shown in Figure 4.

The input voltage reference of the D/A converter is the difference between  $V_{\rm REF\ IN}$  and A GND. This difference voltage is converted to a reference current using an internal resistor to set up the appropriate current level in the D/A converter. The D/A converter output current is then converted to a voltage output by an output buffer and a resistive network. The matching among the on-chip resistors preserves the gain accuracy between these conversions.

The D/A converter can be used in a multiplying mode by modulating the reference input within the specified  $V_{REF}$  IN range.

#### SINGLE-SUPPLY vs. DUAL-SUPPLY OPERATION

Either the ML2341 or the ML2351 can be powered from a single supply with an output ranging from 4.5V to 13.2V, or dual supplies ranging from  $\pm 2.25$ V to  $\pm 6.6$ V.

The internal digital and analog circuitry is powered between  $V_{CC}$  and A GND. The range of D GND is AGND  $\leq$  D GND  $\leq$  ( $V_{CC}$  - 4.5V), with the logic thresholds set between 0.8V and 2.0V above D GND (standard TTL logic). The range of  $V_{ZS}$  is the same as that of D GND.

#### UNIPOLAR AND BIPOLAR OUTPUT VOLTAGE SWING

The ML2341 and ML2351 can operate in either unipolar or bipolar output voltage mode. Mode selection is determined by comparing the zero scale voltage (V<sub>ZS</sub>) of these devices to a precise internal reference that is referred to A GND. V<sub>ZS</sub> is ideally the voltage that will be produced at the DAC voltage output when the digital input data is set to all "0s". Unipolar mode is selected when V<sub>ZS</sub> < 1V, and bipolar mode is selected when V<sub>ZS</sub> > 1.5V.

#### **Unipolar Output Mode**

In the Unipolar mode,  $V_{OUT}$  swings above  $V_{ZS}$ . Ideally the 00000000 code results in an output voltage of  $V_{ZS}$ , and the 11111111 code results in an output voltage of  $V_{FS} \leftrightarrow ^{255}/_{256}$ , where  $V_{FS}$  is the full-scale voltage determined by  $V_{REF}$  IN and the gain setting.

#### **Bipolar Output Mode**

In the Bipolar mode,  $V_{OUT}$  swings around  $V_{ZS}$ . The input data is in two's-complement binary format. Ideally, the 00000000 code results in an output voltage of  $V_{ZS}$ ; the 10000000 code results in an output voltage of  $V_{ZS} - V_{FS}$ ;



Figure 4. D/A Converter Implementation

and the 01111111 code results in an output voltage of  $V_{ZS}$  +  $(V_{FS} \leftrightarrow {}^{127}/_{128}$ , where  $V_{FS}$  is the full scale output voltage determined by  $V_{RFF}$  IN and the gain setting.

#### **OUTPUT BUFFER AND GAIN SETTING**

The output buffer converts the D/A output current to a voltage output using a resistive network with its gain setting determined by the GAIN 0 and GAIN 1 inputs. There are four gain settings for unipolar output voltage mode and bipolar output voltage mode (see Table 1).

The output buffer can source or sink as much as 10mA of current with an output voltage of at least 1V from either  $V_{CC}$  or A GND. As the output voltage approaches  $V_{CC}$  or A GND, the current sourcing/sinking capability of the output buffer is reduced. In unipolar operation, the output buffer can still swing down to within 10mV of A GND and up to within 40mV of  $V_{CC}$  with a 100k $\Omega$  load from  $V_{OUT}$  to A GND. In bipolar operation, the output buffer swing is limited to about 100mV from either rail.

| Gain 1 | Gain 0 | Gain | Voltage Output Swing<br>Relative to V <sub>7S</sub> |
|--------|--------|------|-----------------------------------------------------|
| 0      | 0      | 1/4  | $V_{REF IN} \leftrightarrow 1/4$                    |
| 0      | 1      | 1/2  | $V_{REF IN} \leftrightarrow 1/2$                    |
| 1      | 0      | 1    | $V_{REF\ IN} \leftrightarrow 1$                     |
| 1      | 1      | 2    | $V_{REFIN} \leftrightarrow 2$                       |

Table 1. Unipolar Output Voltage Mode

| Gain 1 | Gain 0 | Gain | Voltage Output <sub>P-P</sub>         |
|--------|--------|------|---------------------------------------|
| 0      | 0      | 1/4  | $\pm V_{REF\ IN} \leftrightarrow 1/8$ |
| 0      | 1      | 1/2  | ±V <sub>REF IN</sub> ↔ 1/4            |
| 1      | 0      | 1    | $\pm V_{REF\ IN} \leftrightarrow 1/2$ |
| 1      | 1      | 2    | $\pm V_{REF\ IN} \leftrightarrow 1$   |

Table 2. Bipolar Output Voltage Mode



## FUNCTIONAL DESCRIPTION (Continued)

#### **VOLTAGE REFERENCE**

A bandgap voltage reference is incorporated on the ML2341 and ML2351. Two reference voltages can be produced by each device. An internal comparator monitors the power supply voltage to determine the selection of the reference voltage. A reference voltage of 2.25V on the ML2341, and 2.50V on the ML2351, is selected when the supply voltage is less than approximately 7.5V. Otherwise, a reference voltage of 4.50V, and 5.00V, respectively, is selected. To prevent the comparator from oscillating between the two selections avoid operation with a power supply in the range from 7.0V to 8.0V.

The bandgap reference is trimmed for zero Temperature Coefficient (TC) at 35°C to minimize output voltage drift over the operating temperature range.

The internal reference is buffered for use by the DAC and external circuits. The reference buffer will source more than 5mA of current and sink more than 1mA of current. The output voltage ranges of the ML2341 and ML2351 with  $V_{REF}$  IN connected to  $V_{REF}$  OUT are shown in Tables 3 and 4.

An external reference can alternatively be used on V<sub>REF</sub> IN to set the desired full scale voltage. However, the linearity of the D/A converter depends upon the reference used. To ensure integral linearity at an 8 bit level a reference voltage >2V and <7V (2.75V for operation with a low voltage power supply) should be used.

#### **DIGITAL INTERFACE**

The digital interface of the device consists of a chip select input,  $\overline{CS}$ , a write input,  $\overline{WR}$ , a transfer input, XFER and eight data inputs, DB0 through DB7. The digital interface operates in one of the two modes — single- or double-buffered.

| Gain    | $V_{REF} = 2.25V$ with $V_{CC} \le 7.0V$ |                      | $V_{REF} = 4.50V$ with $V_{CC} \ge 8.0V$ |                      |  |
|---------|------------------------------------------|----------------------|------------------------------------------|----------------------|--|
| Setting | Unipolar                                 | Bipolar              | Unipolar                                 | Bipolar              |  |
| 1/4     | 0 to<br>0.562V                           | -0.281V to 0.281V    | 0 to<br>1.125V                           | -0.562V to<br>0.562V |  |
| 1/2     | 0 to<br>1.125V                           | -0.562V to<br>0.562V | 0 to<br>2.25V                            | –1.125V to<br>1.125V |  |
| 1       | 0 to<br>2.25V                            | –1.125V to<br>1.125V | 0 to<br>4.50V                            | -2.25V to 2.25V      |  |
| 2       | 0 to<br>4.5V                             | –2.25V to to 2.25V   | 0 to<br>9.00V                            | –4.5V to<br>4.5V     |  |

Table 3. ML2341 DAC Output

#### Single-Buffered Mode

To use the ML2341 and ML2351 in the single-buffered mode, tie XFER to logic "1" This will put the D/A latch in the transparent mode and the rising edge of  $\overline{WR}$  at low level of  $\overline{CS}$  will latch the data on DB0 - DB7 into the input latch as well as update the D/A output voltage.

#### **Double-Buffered Mode**

To use the devices in the double-buffered mode timing information is applied to both the  $\overline{WR}$  and XFER inputs. The rising edge of  $\overline{WR}$ , when  $\overline{CS}$  is at a low level, will latch the data on DBO - DB7 into the input latch. The D/A output voltage will not be updated, however, until XFER is brought to a high level, which transfers the data from input latch to D/A latch. Note that the D/A latch is a transparent latch controlled by the level, not the edge, of the XFER input. Any write operation to the input latch while XFER is still at a high level results in the immediate update of the D/A output voltage.

#### **POWER-ON RESET**

The ML2341 and ML2351 have an internal power-on reset circuit to initialize the device when power is first applied to the device. The power-on reset interval of 8 $\mu$ s (typical) begins when V<sub>CC</sub> reaches approximately 2.0V. During the power-on reset interval both the input and data latch are reset to all "0's"

|         | $V_{REF} = 2.50V$ with |                     | $V_{REF} = 5.00V$ with |                    |  |  |
|---------|------------------------|---------------------|------------------------|--------------------|--|--|
| Gain    | $v_{CC}$               | ≤ 7.0V              | $V_{CC} \ge 8.0V$      |                    |  |  |
| Setting | Unipolar               | Bipolar             | Unipolar               | Bipolar            |  |  |
| 1/4     | 0 to<br>0.625V         | -0.3125V to 0.3125V | 0 to<br>1.25V          | -0.625V to 0.625V  |  |  |
| 1/2     | 0 to<br>1.25V          | -0.625V to 0.625V   | 0 to<br>2.50V          | –1.25V to<br>1.25V |  |  |
| 1       | 0 to<br>2.50V          | -1.25V to<br>1.25V  | 0 to<br>5.00V          | -2.50V to 2.50V    |  |  |
| 2       | 0 to<br>5.00V          | -2.50V to 2.50V     | 0 to<br>10.0V          | -5.00V to<br>5.00V |  |  |

Table 4. ML2351 DAC Output

# **TYPICAL APPLICATIONS**



Figure 5. Sharing the 4.5V D/A Reference with an A/D (Single 5V V<sub>CC</sub>)



Figure 6. TMS320 Interface with D/A Output



Figure 7. Single 5V Supply Unipolar VOUT

# TYPICAL APPLICATIONS (Continued)



Figure 8. Single 12V Supply Bipolar  $V_{OUT}$  with 11 Bits of Resolution Around 4.5V



Figure 9. Servo Coil Driver Providing 13-Bit Effective Resolution

# **ORDERING INFORMATION**

| PART NUMBER  | V <sub>CC</sub> /V <sub>REF</sub> OUT | NON-LINEARITY | TEMPERATURE RANGE | PACKAGE           |
|--------------|---------------------------------------|---------------|-------------------|-------------------|
| ML2341BCP-5  | 5V/2.25V                              | ±1/4 LSB      | 0°C to 70°C       | 20-Pin PDIP (P20) |
| ML2341BCQ-5  | 5V/2.25V                              | ±1/4 LSB      | 0°C to 70°C       | 20-Pin PLCC (Q20) |
| ML2341CCP-5  | 5V/2.25V                              | ±1/2 LSB      | 0°C to 70°C       | 20-Pin PDIP (P20) |
| ML2341CCQ-5  | 5V/2.25V                              | ±1/2 LSB      | 0°C to 70°C       | 20-Pin PLCC (Q20) |
| ML2341CCS-5  | 5V/2.25V                              | ±1/2 LSB      | 0°C to 70°C       | 20-Pin SOIC (S20) |
| ML2341BCP-12 | 12V/4.5V                              | ±1/4 LSB      | 0°C to 70°C       | 20-Pin PDIP (P20) |
| ML2341BCQ-12 | 12V/4.5V                              | ±1/4 LSB      | 0°C to 70°C       | 20-Pin PLCC (Q20) |
| ML2341CCP-12 | 12V/4.5V                              | ±1/2 LSB      | 0°C to 70°C       | 20-Pin PDIP (P20) |
| ML2341CCQ-12 | 12V/4.5V                              | ±1/2 LSB      | 0°C to 70°C       | 20-Pin PLCC (Q20) |
| ML2341CCS-12 | 12V/4.5V                              | ±1/2 LSB      | 0°C to 70°C       | 20-Pin SOIC (S20) |
| ML2351BCP-5  | 5V/2.5V                               | ±1/4 LSB      | 0°C to 70°C       | 20-Pin PDIP (P20) |
| ML2351BCQ-5  | 5V/2.5V                               | ±1/4 LSB      | 0°C to 70°C       | 20-Pin PLCC (Q20) |
| ML2351CCP-5  | 5V/2.5V                               | ±1/2 LSB      | 0°C to 70°C       | 20-Pin PDIP (P20) |
| ML2351CCQ-5  | 5V/2.5V                               | ±1/2 LSB      | 0°C to 70°C       | 20-Pin PLCC (Q20) |
| ML2351CCS-5  | 5V/2.5V                               | ±1/2 LSB      | 0°C to 70°C       | 20-Pin SOIC (S20) |
| ML2351BCP-12 | 12V/5V                                | ±1/4 LSB      | 0°C to 70°C       | 20-Pin PDIP (P20) |
| ML2351BCQ-12 | 12V/5V                                | ±1/4 LSB      | 0°C to 70°C       | 20-Pin PLCC (Q20) |
| ML2351CCP-12 | 12V/5V                                | ±1/2 LSB      | 0°C to 70°C       | 20-Pin PDIP (P20) |
| ML2351CCQ-12 | 12V/5V                                | ±1/2 LSB      | 0°C to 70°C       | 20-Pin PLCC (Q20) |
| ML2351CCS-12 | 12V/5V                                | ±1/2 LSB      | 0°C to 70°C       | 20-Pin SOIC (S20) |



# ML2375, ML2377

# **DSP Analog I/O Peripheral**

#### GENERAL DESCRIPTION

The ML2377 is a complete analog I/O peripheral frontend for DSP based control system. It contains a high-speed 10-bit A/D converter, a two channel simultaneous sample/hold circuit, a 6 channel input multiplexer, a 10-bit D/A converter and a 8-bit D/A converter.

The two channel simultaneous sample/hold in conjunction with the multiple channel multiplexer provided on-chip is especially well suited for disk drive applications, where minimum skew positional channel conversion and flexible calibration sensing functions are desirable.

Both input and output channel voltages are referenced to floating common points provided by the device. An additional common point is also available in the A/D input for flexibility. Bipolar conversion of  $\pm 2$  volts around the floating point is provided by the chip.

Channel multiplexing and common referencing control are provide on-chip via its easy to use microprocessing port. In addition, external control of the conversion start and MUX addressing is also available for the ML2377.

The ML2375 is a 4 channel version of the ML2377.

#### **FEATURES**

- 10-bit bipolar A/D resolution
- 10-bit bipolar and 8-bit bipolar D/A resolution
- 2µs A/D conversion time
- 2μs D/A settling time (ILSB, 4μs full scale)
- 2 channel simultaneous S/H
- 6 bipolar input channels
- A/D and D/A converters have no missing codes
- Inputs and outputs have floating commons
- ±2 volt input/output range with 2.5V reference
- Extra floating common input for A/D
- Programmable input MUX and common
- TMS320C14 compatible microprocessor interface
- Single 5 volt power supply
- External conversion start and MUX control (ML2377)
- Additional package and bond-out options available

#### **BLOCK DIAGRAM ML2375**



## **BLOCK DIAGRAM ML2377**



## **PIN CONNECTION**



Other pin-out options of the ML2377 are available on request.

# PIN DESCRIPTION

| NAME                | FUNCTION                                                                           | NAME                | FUNCTION                                                                                                                                           |  |  |  |
|---------------------|------------------------------------------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| VZ <sub>AD2</sub>   | Programmable input common                                                          | V <sub>OUT</sub> 8  | Voltage output of the 8-bit D/A converter.                                                                                                         |  |  |  |
| VZ <sub>AD1</sub>   | Default A/D input common.                                                          | V <sub>OUT</sub> 10 | Voltage output of the 10-bit D/A                                                                                                                   |  |  |  |
| $VZ_{DA10}$         | 10-bit D/A common.                                                                 |                     | converter.                                                                                                                                         |  |  |  |
| $VZ_{DA8}$          | 8-bit D/A common.                                                                  | D9-D0               | Data I/O bit 9 through 0.                                                                                                                          |  |  |  |
| START               | Active low input starts A/D converter.                                             | DVCC                | Digital power supply. $+5$ volts $\pm 5\%$ .                                                                                                       |  |  |  |
| RESET               | Active low resets the IC.                                                          | AVCC                | Analog power supply. +5 volts ±5%.                                                                                                                 |  |  |  |
| MUX0                | Multiplexer address bit 0.                                                         | DGND                | Digital ground.                                                                                                                                    |  |  |  |
| MUX1                | Multiplexer address bit 1.                                                         | A1                  | Register address 1.                                                                                                                                |  |  |  |
| MUX2                | Multiplexer address bit 2.                                                         | A0                  | Register address 0.                                                                                                                                |  |  |  |
| V <sub>IN</sub> 5-0 | Analog input channels 5 through 0.                                                 | BUSY                | Active high output indicates that an A/D conversion is in progress.                                                                                |  |  |  |
| AGND                | Analog ground.                                                                     | INT                 | Active high output indicating A/D                                                                                                                  |  |  |  |
| $VR_{AD}$           | Voltage reference input for establishing                                           |                     | conversion complete.                                                                                                                               |  |  |  |
|                     | ± full scale for the A/D converter. ± full scale value is 0.8 of the voltage       | $\overline{CS}$     | Active low chip select input.                                                                                                                      |  |  |  |
|                     | on VR <sub>AD</sub> , referenced to AGND.                                          | WR                  | Write input, active low.                                                                                                                           |  |  |  |
| $VR_8$              | ± full scale value for the 8-bit D/A                                               | RD                  | Read input, active low                                                                                                                             |  |  |  |
|                     | converter is 0.8 of the voltage reference input on $VR_8$ , referenced to AGND.    | CLK                 | Clock input. Clock can be generated by tying a crystal from this pin to DGND or                                                                    |  |  |  |
| $VR_{10}$           | ± full scale value for the 10-bit D/A                                              |                     | applying a clock directly to pin.                                                                                                                  |  |  |  |
|                     | converter is 0.8 of the voltage reference input on $VR_{10}$ , referenced to AGND. | int                 | E (Address Latch Enable) for demultiplexing address and data formation can be made available on request. Consult Micro Linear for ore information. |  |  |  |

## **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltages (AV <sub>CC</sub> and DV <sub>CC</sub> ) | 6.0V    |
|----------------------------------------------------------|---------|
| Maximum Voltage Between AGND and DGND                    | 1V      |
| Maximum Voltage Between AVCC and DVCC                    | 0.3V    |
| Input Current per Pin                                    | . ±25mA |
| Package Dissipation @ 25°C                               | 1W      |
| Lead Temperature (Soldering, 10 sec)                     | 300°C   |

## **OPERATING CONDITIONS**

Temperature Range ....... $0^{\circ}$ C to  $+70^{\circ}$ C Supply Voltage (AV<sub>CC</sub> and DV<sub>CC</sub>) ........... 4.5V<sub>DC</sub> to 6.0V<sub>DC</sub>

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation in not implied.

## **ELECTRICAL CHARACTERISTICS**

The following specifications apply for  $AV_{CC} = DV_{CC} = +5V \pm 5\%$ , AGND = DGND = 0V,  $T_A$  = Operating Temperature Range  $VZ_{AD1} = VZ_{DA10} = VZ_{DA8} = VR_{AD} = VR_8 = VR_{10} = 2.5V$ ,  $T_A = T_{MIN}$  to  $T_{MAX}$  unless otherwise specified,  $C_L = 50pF$  for all digital outputs,  $V_{OUT}8$  and  $V_{OUT}10$  load is  $R_L = 1K$  and  $C_L = 100pF$ , and input control signals with  $t_R = t_F 20ns$ ,  $f_{CLK} = 11MHz$ .

| SYMBOL           | PARAMETER                                 | PARAMETER CONDITIONS MIN               |     | TYP | MAX             | UNITS              |
|------------------|-------------------------------------------|----------------------------------------|-----|-----|-----------------|--------------------|
| A/D Conve        | rter, S/H and Multiplexer Perfor          | nance                                  |     |     |                 |                    |
| •                | Integral Linearity Error                  | C Grade                                |     |     | ±3              | LSB                |
|                  |                                           | B Grade                                |     |     | ±1              | LSB                |
|                  | Differential Linearity Error              |                                        |     |     | ±1              | LSB                |
|                  | Converter Resolution                      | V <sub>REF</sub> = 2.5V                | 10  |     |                 | Bits               |
|                  | Zero Error                                | VZ = 2.5V                              |     |     | ±3              | LSB                |
|                  | Positive and<br>Negative Full Scale Error | V <sub>REF</sub> = 2.5V                |     |     | ±3              | LSB                |
|                  | Input Voltage Range                       |                                        | 0   |     | V <sub>CC</sub> | V                  |
|                  | V <sub>REF</sub> Input Resistance         |                                        | 1.5 |     | 3.5             | kΩ                 |
|                  | Maximum V <sub>REF</sub> Input Voltage    | Referred to AGND                       |     |     | 2.6             | V                  |
| ION              | On Channel Leakage Current                | 0V < V <sub>IN</sub> < V <sub>CC</sub> | -1  |     | 1               | μА                 |
| l <sub>OFF</sub> | Off Channel Leakage Current               | 0V < V <sub>IN</sub> < V <sub>CC</sub> | -1  |     | 1               | μА                 |
| C <sub>ON</sub>  | On Channel<br>Input Capacitance           | 0V < V <sub>IN</sub> < V <sub>CC</sub> |     | 20  |                 | pF                 |
| C <sub>OFF</sub> | Off Channel<br>Input Capacitance          | 0V < V <sub>IN</sub> < V <sub>CC</sub> |     | 10  |                 | pF                 |
|                  | Clock Duty Cycle                          |                                        | 30  |     | 70              | %                  |
| f <sub>CLK</sub> | Input Clock Frequency                     |                                        | 1   |     | 11              | MHz                |
| t <sub>C</sub>   | Conversion Time                           | Including S/H Acquisition Time         |     | 22  |                 | 1/f <sub>CLK</sub> |
| t <sub>ACQ</sub> | Acquisition Time                          | Included in Conversion Time            |     | 2   |                 | 1/f <sub>CLK</sub> |

## **ELECTRICAL CHARACTERISTICS** (continued)

| SYMBOL              | PARAMETER                         | CONDITIONS                                                                     | MIN  | TYP | MAX                    | UNITS    |
|---------------------|-----------------------------------|--------------------------------------------------------------------------------|------|-----|------------------------|----------|
| 0-Bit D/A           | Converter Performance             |                                                                                |      |     |                        |          |
|                     | Integral Linearity Error          | $V_{REF} = 2.5V$                                                               |      |     | ±3                     | LSB      |
|                     | Differential Linearity Error      | V <sub>REF</sub> = 2.5V                                                        |      |     | ±1                     | LSB      |
|                     | Settling Time                     | V <sub>REF</sub> = 2V, Settling to<br>±1/2LSB, ±1LSB Step<br>4V Step (Note 1)  |      |     | 2 4                    | μs<br>μs |
|                     | Resolution                        | $V_{REF} = 2.5V$                                                               | 10   |     |                        | Bits     |
|                     | Zero Error                        |                                                                                |      |     | ±5                     | LSB      |
|                     | + and – Full Scale Error          | Full Scale = 4V                                                                |      |     | ±10                    | LSB      |
|                     | Output Voltage Swing              | V <sub>REF</sub> = 2.5V                                                        | 0.25 |     | V <sub>CC</sub> - 0.25 | V        |
|                     | V <sub>REF</sub> Input Resistance | (ML2377 only)                                                                  |      | 1   |                        | ΜΩ       |
| Bit D/A C           | onverter Performance              |                                                                                |      |     |                        |          |
|                     | Integral Linearity Error          | V <sub>REF</sub> = 2.5V                                                        |      |     | ±1                     | LSB      |
|                     | Differential Linearity Error      | V <sub>REF</sub> = 2.5V                                                        |      |     | ±1                     | LSB      |
|                     | Settling Time                     | V <sub>REF</sub> = 2V, Settling to<br>± 1/2LSB, ±1LSB Step<br>4V Step (Note 1) |      |     | 2 4                    | μs<br>μs |
|                     | Resolution                        | V <sub>REF</sub> = 2.5V                                                        | 8    |     | -                      | Bits     |
|                     | Zero Error                        |                                                                                |      |     | ±3                     | LSB      |
| -                   | + and – Full Scale Error          |                                                                                |      | -   | ±3                     | LSB      |
|                     | Output Voltage Range              | V <sub>REF</sub> = 2.5V                                                        | 0.25 |     | V <sub>CC</sub> – 0.25 | V        |
|                     | V <sub>REF</sub> Input Resistance | (ML2377 only)                                                                  |      | 1   |                        | МΩ       |
| C Charact           | eristics                          |                                                                                |      |     |                        |          |
| IIL                 | Logic Input Current               | $0 < V_{IN} < V_{CC}$ , MUX0-2, $\overline{START}$ , RESET, ALE                |      |     | ±100                   | μА       |
| I <sub>IN</sub>     | Logic Input Current               | 0 < V <sub>IN</sub> < V <sub>CC</sub>                                          |      |     | ±1                     | μА       |
| I <sub>INC</sub>    | Clock Input Current               | 0 < V <sub>IN</sub> < V <sub>CC</sub>                                          |      |     | ±200                   | μΑ       |
| $V_{IH}$            | Logic High                        |                                                                                | 2    |     |                        | V        |
| $V_{IL}$            | Logic Low                         |                                                                                |      |     | 0.8                    | V        |
| V <sub>(CLK)H</sub> | Clock High                        | (CLK Pin)                                                                      | 3.7  |     |                        | V        |
| V <sub>(CLK)L</sub> | Clock LOW                         | (CLK Pin)                                                                      |      |     | 1.8                    | V        |
| l <sub>OFF</sub>    | Output Leakage Current            | $\overline{CS} = V_{IH}, 0 < V_{OUT} < V_{CC}$                                 |      |     | ±1                     | μΑ       |
| V <sub>OL</sub>     | Output Low                        | I <sub>OL</sub> = 2mA                                                          |      |     | 0.4                    | ٧        |
| V <sub>OH</sub>     | Output High                       | I <sub>OH</sub> = -1 mA                                                        | 2.4  |     |                        | V        |

# **AC ELECTRICAL CHARACTERISTICS**

| SYMBOL            | PARAMETER                                   | CONDITIONS              | MIN | TYP | MAX | UNITS |
|-------------------|---------------------------------------------|-------------------------|-----|-----|-----|-------|
| upply Curi        | rent (V <sub>REF</sub> = 2.5V, No Output Lo | ad)                     |     |     |     |       |
| . :               | No Input Switching                          |                         |     | 10  | 20  | mA    |
|                   | Analog Ground Current                       | V <sub>REF</sub> = 2.5V |     |     | 10  | mA    |
| /licroproce       | ssor Interface Read Cycle Timin             | g                       |     |     |     |       |
| t <sub>ST</sub>   | START Pulse Width                           |                         | 100 |     |     | ns    |
| t <sub>AD</sub>   | Address Stable to Data Valid                |                         |     |     | 55  | ns    |
| t <sub>AR</sub>   | Address Stable Before Read                  |                         | 5   |     |     | ns    |
| t <sub>RA</sub>   | Address Hold After Read                     |                         | 5   |     |     | ns    |
| t <sub>RR</sub>   | Read Pulse Width                            |                         | 50  |     |     | ns    |
| t <sub>RD</sub>   | Data Valid from Read                        |                         |     |     | 55  | ns    |
| t <sub>DF</sub>   | Read to Data Float                          | (Note 1)                |     |     | 20  | ns    |
| t <sub>RV</sub>   | Recovery Time<br>Between Reads              |                         | 25  |     |     | ns    |
| <b>Aicroproce</b> | ssor Interface Write Cycle Timir            | ng                      |     |     |     |       |
| t <sub>AW</sub>   | Address Stable Before Write                 |                         | 5   |     |     | ns    |
| t <sub>WA</sub>   | Address Hold After Write                    |                         | 5   |     |     | ns    |
| tww               | Write Pulse Width                           |                         | 50  |     |     | ns    |
| t <sub>DS</sub>   | Data Valid Before Write                     |                         | 30  |     |     | ns    |
| t <sub>DH</sub>   | Data Hold After Write                       |                         | 15  |     |     | ns    |
| t <sub>RV</sub>   | Recovery Time<br>Between Writes             |                         | 25  |     |     | ns    |
| Aicroproce        | ssor Interface Interrupt and Bus            | y Timing                |     |     |     |       |
| t <sub>Cl</sub>   | Clock to Interrupt Active                   |                         |     |     | 100 | ns    |
| t <sub>RI</sub>   | Read to Interrupt Inactive                  |                         |     |     | 100 | ns    |
| t <sub>CB</sub>   | Clock to Busy Active                        | (ML2377 Only)           |     |     | 100 | ns    |
| t <sub>CB</sub>   | Clock to Busy Inactive                      | (ML2377 Only)           |     |     | 100 | ns    |

Note 1: Guaranteed by characterization and/or correlation to other test.



Figure 1. Transfer Characteristics

Figure 2. Gain and Offset Error



Figure 3. Settling Time



Figure 4. Read Cycle Timing



Figure 5. Write Cycle Timing

### **FUNCTIONAL DESCRIPTION**

#### **DEVICE TYPES**

The family consists of two different devices:

- 1) The ML2375
  - It is a 28 pin device that contains the basic 10-bit A/D converter, 10-bit D/A converter, 8-bit D/A converter and a 4 channel multiplexer.
- 2) The ML2377

It is a 6 channel version of ML2375. In addition, the BUSY, INT and multiplexer control pins are also available to the user.

#### ANALOG INPUT AND OUTPUT VOLTAGES

The ML2375 and ML2377 allow the analog input and output voltages to be referenced to a common point. Thus, the input voltage swing and the offset of the ADC and the output voltage swing and the offset of the DAC can be defined by the voltage applied at the commons, VZ<sub>AD1</sub>, VZ<sub>AD2</sub>, VZ<sub>DA10</sub> and VZ<sub>DA8</sub>.

The voltage at the common for the 10-bit D/A converter and the 8-bit D/A converter are defined by  $VZ_{DA10}$  and  $VZ_{DA8}$  respectively. For the A/D inputs, channel 0 and 1 common are defined by  $VZ_{AD1}$ . The common of the other channels (2 to 5) may be programmed to  $VZ_{AD2}$  by setting the on-chip control register (see Table 3).

The peak full scale voltage is defined by the reference voltages.

$$V_{FS} = 0.8 \times V_{REF}$$

Figure 1 shows the transfer function of the ML2375 and ML2377 and the relationship between VZ and  $V_{FS}$ .

#### A/D CONVERTER OPERATION

#### **Input Multiplexer Addressing**

The input multiplexer is addressed with either the MUX0 to MUX2 pins or the internal multiplexer address register. The MUX0 to MUX2 pins are not latched, and control the addressing of the multiplexer directly. If control of the multiplexer is to be done from the microprocessor addressable mux control register, then all MUX pins should be tied to a logic high. This condition, which is an illegal mux address, will then route control of the multiplexer addressing to the internal register, which is under microprocessor control.

ML2375 multiplexer can only be addressed via its on-chip multiplexer register.

#### Simultaneous Sample/Hold Function

The simultaneous sample/hold function is only available on channels 0 and 1. When addressing channel 0 or 1 with the external MUX pins or the internal register bits and starting a conversion, both channels will be sampled and held simultaneously. Two conversions will then proceed back to back, with the BUSY pin and status bit going active for two conversion times. The INT pin and status bit will go active after the completion of the first

conversion. A read of the data register will then clear the INT pin and status bit. After the second conversion is completed, the INT pin and status bit will go active again, indicating the need for a read of the second result from the data register. If, however, the results of the first register are not read after the first conversion and before the second conversion, the INT pin and status bit remain active until the completion of the second conversion. The results of the first conversion remain in the data register, with the results of the second conversion stored in a holding register. After completion of the second conversion, which is indicated by the BUSY status bit or pin going inactive, both results can be obtained by successive reads of the data register. The INT pin and status bit are then cleared by the act of the second data register read.

#### D/A CONVERTER OPERATION

The D/A converters are updated beginning on the rising edge of the  $\overline{WR}$  pin. Settling time is measured from this point.

## Microprocessor Interface

The ML2375 is presented as four 10-bit registers to the microprocessor. These registers are addressed via the address pins A0 and A1. The register map below describes the four registers.

#### **Converter Registers**

Table 1. A/D Converter Register

| ADDRESS 00 |      |     |    |    |    |    |    |    |    |     |
|------------|------|-----|----|----|----|----|----|----|----|-----|
|            | D9   | D8  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
| Data Bit   | 9    | 8   | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0   |
|            | Sign | MSB |    |    |    |    |    |    |    | LSB |

#### Table 2. D/A Converter Register

| ADDRESS 01 |      |     |    |    |    |    |    |    |    |     |  |
|------------|------|-----|----|----|----|----|----|----|----|-----|--|
|            | D9   | D8  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |  |
| D/A 10     | 9    | 8   | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0   |  |
|            | Sign | MSB | -  |    |    |    |    |    |    | LSB |  |

| ADDRESS 10 |      |     |    |    |    |    |    |     |    |    |  |
|------------|------|-----|----|----|----|----|----|-----|----|----|--|
|            | D9   | D8  | D7 | D6 | D5 | D4 | D3 | D2  | D1 | D0 |  |
| D/A 8      | 7    | 6   | 5  | 4  | 3  | 2  | 1  | 0   |    |    |  |
|            | Sign | MSB |    |    |    |    |    | LSB | 0  | 0  |  |

#### **REGISTER DESCRIPTIONS**

### **Register Address 00**

This register holds the results of the 10-bit A/D conversion results when read. The converted results are in 2's complement form, where 0 is the potential at the common pin. Reading of this register also clears the INT status bit and the deasserts the INT pin on the falling edge of the  $\overline{\text{RD}}$  pin.

#### **Register Address 01**

When written, it receives the 10-bit digital value for the 10-bit D/A converter. All codes are in 2's complement form, where the 0 code indicates the potential at the  $VZ_{DA10}$  or  $VZ/V_{REF}$  pin. This register can also be read, which returns the previously written value.

## Register Address 10

This register receives the 8-bit digital value for the 8-bit D/A converter. This value is also in 2's complement format. When read, it returns the previously written value. 8-bit data in this 10-bit register is left justified.

### **Control Register**

This is the control register. Functions such as A/D conversion start, multiplexer control, and A/D converter status are included.

- D9 When  $VZ_5 = 1$ , Channel 5 common =  $VZ_{AD2}$
- D8 When  $VZ_4 = 1$ , Channel 4 common =  $VZ_{AD2}$
- D7 When  $VZ_3 = 1$ , Channel 3 common =  $VZ_{AD2}$
- D6 When  $VZ_2 = 1$ , Channel 2 common =  $VZ_{AD2}$
- D5 INT. It is equivalent to the INT pin. It provides indication that a conversion is completed.
- D4 BUSY. This bit is A/D converter status bit which provides indication that a conversion is in progress. It is equivalent to the BUSY pin of the ML2377.
- D3 START. This bit has the same function as the START pin. When this bit receives a 1, it will start a conversion. After the conversion has started, this bit is cleared after 4 clock cycles.
- D2 MUX2. MUX address bit 2.
- D1 MUX1. MUX address bit 1.
- D0 MUX0. MUX address bit 0.

#### **CHIP RESET**

The chip is reset when a 0 is presented to the  $\overline{RESET}$  pin. All registers are reset to 0. Therefore, the D/A and the A/D converters are all at zero scale and the multiplexer select is addressed to channel 0. Additionally,  $VZ_2-VZ_5$  are cleared in the control register.

Table 3. Control Register

| ADDRESS 11 |                 |                 |                 |                 |     |      |       |      |      |      |
|------------|-----------------|-----------------|-----------------|-----------------|-----|------|-------|------|------|------|
|            | D9              | D8              | D7              | D6              | D5  | D4   | D3    | D2   | D1   | D0   |
| ML2375     | 0               | 0               | 0               | 0               | INT | BUSY | START | . 0  | MUX1 | MUX0 |
| ML2377     | VZ <sub>5</sub> | VZ <sub>4</sub> | VZ <sub>3</sub> | VZ <sub>2</sub> | INT | BUSY | START | MUX2 | MUX1 | MUX0 |



Figure 6. Interrupt Timing, ML2375, and ML2377



Figure 7. BUSY Timing, ML2377

# **ORDERING INFORMATION**

| PART NUMBER | PACKAGE              | GRADE | COMMENTS                                        |
|-------------|----------------------|-------|-------------------------------------------------|
| ML2375BCP   | 28-Pin DIP (P28W)    | В     | Multiplex Address and                           |
| ML2375CCP   | 28-Pin DIP (P28W)    | C     | Data Bus                                        |
| ML2375BCQ   | 28-Pin PLCC (Q28)    | В     |                                                 |
| ML2375CCQ   | 28-Pin PLCC (Q28)    | С .   | the second second second                        |
| ML2375BCR   | 28-Pin SSOP (R28)    | В     |                                                 |
| ML2375CCR   | 28-Pin SSOP (R28)    | С     |                                                 |
| ML2377BCQ   | 44-Pin PLCC (Q44)    | В     | Additional Analog Inputs,                       |
| ML2377CCQ   | 44-Pin PLCC (Q44)    | C     | Individual V <sub>REF</sub> and V <sub>ZS</sub> |
| ML2377BCH   | 44-Pin TQFP (H44-10) | В     |                                                 |
| ML2377CCH   | 44-Pin TQFP (H44-10) | C     |                                                 |
| ML2377BCG   | 44-Pin QFP (G44)     | В     |                                                 |
| ML2377CCG   | 44-Pin QFP (G44)     | C     |                                                 |

# **Power Supply**

# Section 8

| Selection Guide |                                                   | 8-1   |
|-----------------|---------------------------------------------------|-------|
| ML4800          | Low Start-up Current PFC/PWM Controller Combo     | 8-3   |
| ML4801          | Variable Feedforward PFC/PWM Controller Combo     | 8-5   |
| ML4802          | PFC/PWM Controller Combo with Green Mode          | 8-7   |
| ML4809          | High Frequency PWM Controller                     | 8-9   |
| ML4810/11       | High Frequency Power Supply Controller            | 8-21  |
| ML4812          | Power Factor Controller                           | 8-29  |
| ML4813          | Flyback Power Factor Controller                   | 8-43  |
| ML4815          | Zero Voltage Switching Resonant Controller        | 8-57  |
| ML4816          | High Frequency Multi-Mode Resonant Controller     | 8-71  |
| ML4817          | Single Ended High Frequency PWM Controller        | 8-85  |
| ML4818          | Phase Modulation/Soft Switching Controller        | 8-93  |
| ML4819          | Power Factor and PWM Controller "Combo"           | 8-105 |
| ML4821          | Power Factor Controller                           | 8-12  |
| ML4822          | ZVS Average Current PFC Controller                | 8-13  |
| ML4823          | High Frequency Power Supply Controller            | 8-14  |
| ML4824          | Power Factor Correction and PWM Controller Combo  | 8-149 |
| ML4825          | High Frequency Power Supply Controller            | 8-163 |
| ML4826          | PFC and Dual Output PWM Controller Combo          | 8-17  |
| ML4828          | BiCMOS Phase Modulation/Soft Switching Controller | 8-187 |
| ML4841          | Variable Feedforward PFC/PWM Controller Combo     | 8-195 |





# **Power Supply**

# **Selection Guide**

# **High Frequency PWM Controllers**

| Part<br>Number | Reference<br>Accuracy | Max OSC<br>Frequency | Output<br>Driver | Output<br>Current | Soft<br>Start | UV<br>Lockout | Cycle-by-Cycle<br>I <sub>LIMIT</sub> | Sync<br>Input | Package Type                   |
|----------------|-----------------------|----------------------|------------------|-------------------|---------------|---------------|--------------------------------------|---------------|--------------------------------|
| ML4809         | ±2%                   | 1 MHz                | Push<br>Pull     | 2A Peak           | <b>√</b>      | 1             | 1                                    | 1             | 24-Pin DIP<br>28-Pin PLCC      |
| ML4810         | ±2%                   | 1 MHz                | Push<br>Pull     | 2A Peak           | 1             | 1             | 1                                    |               | 16-Pin DIP                     |
| ML4811         | ±2%                   | 1 MHz                | Push<br>Pull     | 2A Peak           | 1             | 1             | <b>V</b>                             | 1             | 20-Pin DIP<br>20-Pin PLCC      |
| ML4817         | ±2%                   | 1 MHz                | Single<br>Ended  | 2A Peak           | 1             | 1             | /                                    |               | 16-Pin DIP<br>16-Pin SOIC      |
| ML4823         | ±1%                   | 1 MHz                | Single<br>Ended  | 2A Peak           | 1             | 1             | 1                                    |               | 16-Pin DIP/SOIC<br>20-Pin PLCC |
| ML4825         | ±2%                   | 1 MHz                | Push<br>Pull     | 2A Peak           | 1             | 1             | 1                                    |               | 16-Pin DIP/SOIC<br>20-Pin PLCC |

# **Power Factor Controllers**

| Part<br>Number | Reference<br>Accuracy | PFC<br>Topology             | Power<br>Factor | Power<br>Range | Output<br>Voltage                                     | Output<br>Current | Soft<br>Start | OV<br>Protection | UV<br>Lockout | Feed<br>Forward | V <sub>IN</sub><br>Brownout<br>Protection | Package<br>Type           |
|----------------|-----------------------|-----------------------------|-----------------|----------------|-------------------------------------------------------|-------------------|---------------|------------------|---------------|-----------------|-------------------------------------------|---------------------------|
| ML4812         | ±1%                   | Peak<br>Current<br>Boost    | 0.99            | >50W           | V <sub>OUT</sub> > V <sub>IN</sub>                    | 1A<br>Peak        | 1             | 1                | 1             | <b>\</b>        |                                           | 16-Pin DIP<br>20-Pin PLCC |
| ML4813         | ±1%                   | Flyback                     | 0.99            | <250W          | V <sub>OUT</sub><br>Independent<br>of V <sub>IN</sub> | 1A<br>Peak        | 1             | 1                | 1             | 1               |                                           | 16-Pin DIP<br>16-Pin SOIC |
| ML4821         | ±2%                   | Average<br>Current<br>Boost | 0.99            | >500W          | V <sub>OUT</sub> > V <sub>IN</sub>                    | 1A<br>Peak        | 1             | 1                | 1             | 1               | ✓                                         | 18-Pin DIP<br>20-Pin SOIC |

# **Resonant and Phase Modulation Controllers**

| Part<br>Number | Reference<br>Accuracy | Max OSC<br>Frequency | Output<br>Driver | Output<br>Current | Soft<br>Start | UV<br>Lockout | Feed<br>Forward | Package Type              |
|----------------|-----------------------|----------------------|------------------|-------------------|---------------|---------------|-----------------|---------------------------|
| ML4815         | ±2%                   | 2 MHz                | Single<br>Ended  | 2A Peak           | ✓             | 1             | 1               | 16-Pin DIP<br>20-Pin PLCC |
| ML4816         | ±2%                   | 2.5 MHz              | Push<br>Pull     | 1.5A Peak         | 1             | 1             | 1               | 20-Pin DIP<br>20-Pin SOIC |
| ML4818         | ±1%                   | 500 kHz              | Push<br>Pull     | 1.5A Peak         | <b>√</b>      | 1             | 1               | 20-Pin DIP<br>20-Pin SOIC |
| ML4828         | ±1%                   | 1 MHz                | Push<br>Pull     | 500mA Peak        | 1             | 1             | 1               | 20-Pin DIP<br>20-Pin SOIC |

# **PFC/PWM Combo Controllers**

| Part<br>Number | Reference<br>Accuracy | Maximum<br>PFC/PWM<br>Frequency | PFC<br>Topology             |                 | PWM<br>Output<br>Current | Start-up,<br>Operating<br>Current | Soft<br>Start | UV<br>Lockout | Current<br>Limit | V <sub>IN</sub><br>Feed<br>Forward | Brownout<br>Protection | Green<br>Mode | Package<br>Type             |
|----------------|-----------------------|---------------------------------|-----------------------------|-----------------|--------------------------|-----------------------------------|---------------|---------------|------------------|------------------------------------|------------------------|---------------|-----------------------------|
| ML4800         | ±1.5%                 | PFC-200 kHz<br>PWM-200 kHz      | Average<br>Current<br>Boost | Single<br>Ended | 0.5A<br>Peak             | 300μA<br>4mA                      | 1             | 1             | 1                | 1                                  | 1                      |               | 16-Pin DIP<br>16-Pin SOIC   |
| ML4801         | ±1.5%                 | PFC-200 kHz<br>PWM-400 kHz      | Average<br>Current<br>Boost |                 | 0.5A<br>Peak             | 300μA<br>4mA                      | 1             | 1             | 1                | 1                                  | 1                      |               | 16-Pin DIP<br>16-Pin SOIC   |
| ML4802         | ±1.5%                 | PFC-200 kHz<br>PWM-400 kHz      | Average<br>Current<br>Boost | Single<br>Ended | 0.5A<br>Peak             | 300μA<br>4mA                      | 1             | 1             | 1                | 1                                  | 1                      | 1             | 16-Pin DIP<br>16-Pin SOIC   |
| ML4819         | ±1%                   | PFC-500 kHz<br>PWM-500 kHz      | Peak<br>Current<br>Boost    | Single<br>Ended | 1A<br>Peak               | 600μA<br>25mA                     |               | 1             | 1                |                                    |                        |               | 20-Pin DIP<br>20-Pin SOIC   |
| ML4824-1       | ±1.5%                 | PFC-500 kHz<br>PWM-500 kHz      | Average<br>Current<br>Boost | Single<br>Ended | 0.5A<br>Peak             | 700μA<br>16mA                     | 1             | 1             | 1                | 1                                  | 1                      |               | 16-Pin DIP<br>16-Pin SOIC-W |
| ML4824-2       | ±1.5%                 | PFC-250 kHz<br>PWM-500 kHz      | Average<br>Current<br>Boost | Single<br>Ended | 0.5A<br>Peak             | 700μA<br>16mA                     | 1             | 1             | 1                | J                                  | 1                      |               | 16-Pin DIP<br>16-Pin SOIC-W |
| ML4826-1       | ±1.5%                 | PFC-500 kHz<br>PWM-500 kHz      | Average<br>Current<br>Boost | Push<br>Pull    | 0.5A<br>Peak             | 700μA<br>22mA                     | 1             | 1             | 1                | 1                                  | 1                      |               | 20-Pin DIP<br>20-Pin SOIC   |
| ML4826-2       | ±1.5%                 | PFC-250 kHz<br>PWM-500 kHz      | Average<br>Current<br>Boost | Push<br>Pull    | 0.5A<br>Peak             | 700μA<br>22mA                     | 1             | 1             | 1                | 1                                  | 1                      |               | 20-Pin DIP<br>20-Pin SOIC   |
| ML4841         | ±1.5%                 | PFC-200 kHz<br>PWM-400 kHz      | Average<br>Current<br>Boost | Single<br>Ended | 0.5A<br>Peak             | 700μA<br>17mA                     | 1             | 1             | 1                | 1                                  | 1                      |               | 16-Pin DIP<br>16-Pin SOIC   |



# Low Start-up Current PFC/PWM Controller Combo

## **GENERAL DESCRIPTION**

The ML4800 is a controller for power factor corrected, switched mode power supplies. Key features of this combined PFC and PWM controller are low start-up and operating currents. Power Factor Correction (PFC) allows the use of smaller, lower cost bulk capacitors, reduces power line loading and stress on the switching FETs, and results in a power supply that fully complies with IEC1000-3-2 specifications. The ML4800 includes circuits for the implementation of a leading edge, average current, "boost" type power factor correction and a trailing edge, pulse width modulator (PWM).

The PWM section of the ML800 operates at the same frequency as the PFC section. An over-voltage comparator shuts down the PFC section in the event of a sudden decrease in load. The PFC section also includes peak current limiting and input voltage brown-out protection. The ML4800 can be operated in current or voltage mode at up to 250kHz and includes a duty cycle limit to prevent transformer saturation.

## **FEATURES**

- Internally synchronized PFC and PWM in one IC
- Low start-up current (300µA typ.)
- Low operating current (4mA typ.)
- Low total harmonic distortion
- Reduces ripple current in the storage capacitor between the PFC and PWM sections
- Average current, continuous boost leading edge PFC
- High efficiency trailing edge PWM can be configured for current mode or voltage mode operation
- Current fed gain modulator for improved noise immunity
- Brown-out control, overvoltage protection, UVLO, and soft start

#### **BLOCK DIAGRAM**



## PIN CONFIGURATION

ML4800 16-Pin PDIP (P16) 16-Pin Wide SOIC (S16W)



# PIN DESCRIPTION

| PIN | NAME               | FUNCTION                                                                                                                                               | PIN | NAME                  | FUNCTION                                                   |
|-----|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------|------------------------------------------------------------|
| 1   | IEAO               | PFC transconductance current error amplifier output                                                                                                    | 9   | DC I <sub>LIMIT</sub> | PWM current limit comparator input                         |
|     |                    |                                                                                                                                                        | 10  | GND                   | Ground                                                     |
| 2   | I <sub>AC</sub>    | PFC gain control reference input                                                                                                                       | 11  | PWM OUT               | PWM driver output                                          |
| 3   | I <sub>SENSE</sub> | Current sense input to the PFC current limit comparator                                                                                                | 12  | PFC OUT               | PFC driver output                                          |
| 4   | $V_{RMS}$          | Input for PFC RMS line voltage compensation                                                                                                            | 13  | $V_{CC}$              | Positive supply (connected to an internal shunt regulator) |
| 5   | SS                 | Connection point for the PWM soft start capacitor                                                                                                      | 14  | $V_{REF}$             | Buffered output for the internal 7.5V reference            |
| 6   | $V_{DC}$           | PWM voltage feedback input                                                                                                                             | 15  | $V_{FB}$              | PFC transconductance voltage error amplifier input         |
| 7   | RAMP 1             | Oscillator timing node; timing set by $R_{\text{T}}C_{\text{T}}$                                                                                       | 16  | VEAO                  | PFC transconductance voltage error amplifier output        |
| 8   | RAMP 2             | When in current mode, this pin functions as as the current sense input; when in voltage mode, it is the PWM input from PFC output (feed forward ramp). |     |                       |                                                            |



# **Variable Feedforward PFC/PWM Controller Combo**

## **GENERAL DESCRIPTION**

The ML4801 is a controller for power factor corrected, switched mode power supplies. Key features of this combined PFC and PWM controller are low start-up and operating currents. Power Factor Correction (PFC) allows the use of smaller, lower cost bulk capacitors, reduces power line loading and stress on the switching FETs, and results in a power supply that fully complies with IEC1000-3-2 specifications. The ML4801 includes circuits for the implementation of a leading edge, average current "boost" type power factor correction and a trailing edge, pulse width modulator (PWM).

The PFC frequency of the ML4801 is automatically set at half that of the PWM frequency generated by the internal oscillator. This technique allows the user to design with smaller output components while maintaining the optimum operating frequency for the PFC. An over-voltage comparator shuts down the PFC section in the event of a sudden decrease in load. The PFC section also includes peak current limiting and input voltage brown-out protection.

#### **FEATURES**

- Internally synchronized PFC and PWM in one IC
- Low start-up current (300µA typ.)
- Low operating current (4mA typ.)
- Low total harmonic distortion
- Reduces ripple current in the storage capacitor between the PFC and PWM sections
- Average current continuous boost leading edge PFC
- High efficiency trailing edge PWM can be configured for current mode or voltage mode operation
- Current fed gain modulator for improved noise immunity
- Brown-out control, overvoltage protection, UVLO, and soft start

## **BLOCK DIAGRAM**



# PIN CONFIGURATION

ML4801 16-Pin PDIP (P16) 16-Pin Wide SOIC (S16W)



## PIN DESCRIPTION

| PIN | NAME             | FUNCTION                                                | PIN | NAME      | FUNCTION                                                    |
|-----|------------------|---------------------------------------------------------|-----|-----------|-------------------------------------------------------------|
| 1   | IEAO             | PFC transconductance current error amplifier output     | 9   | RAMP 2    | PWM ramp current sense input                                |
|     |                  | ampimor suspec                                          | 10  | GND       | Ground                                                      |
| 2   | I <sub>AC</sub>  | PFC gain control reference input                        |     |           |                                                             |
|     |                  | 0                                                       | 11  | PWM OUT   | PWM driver output                                           |
| 3   | ISENSE           | Current sense input to the PFC current limit comparator | 12  | PFC OUT   | PFC driver output                                           |
| 4   | V <sub>RMS</sub> | Input for PFC RMS line voltage compensation             | 13  | $V_{CC}$  | Positive supply (connected to an internal shunt regulator). |
| 5   | SS               | Connection point for the PWM soft start capacitor       | 14  | $V_{REF}$ | Buffered output for the internal 7.5V reference             |
| 6   | $V_{DC}$         | PWM voltage feedback input                              | 15  | $V_{FB}$  | PFC transconductance voltage error amplifier input          |
| 7   | $R_TC_T$         | Connection for oscillator frequency                     |     |           |                                                             |
|     |                  | setting components                                      | 16  | VEAO      | PFC transconductance voltage error amplifier output         |
| 8   | RAMP 1           | PFC ramp input                                          |     |           | •                                                           |



# PFC/PWM Controller Combo with Green Mode

#### GENERAL DESCRIPTION

The ML4802 is a controller for power factor corrected, switched mode power supplies that features Green Mode operation, and reduced start-up and operating currents. Green Mode is an efficiency-improving circuit operating automatically in low power situations. This feature helps meet the demands of Energy Star<sup>TM</sup> programs.

Power Factor Correction (PFC) offers the use of smaller, lower cost bulk capacitors, reduces power line loading and stress on the switching FETs, and results in a power supply fully compliant to IEC1000-2-3 specifications. The ML4802 includes circuits for the creation of a leading edge, average current "boost" type power factor correction and a trailing edge, pulse width modulator (PWM).

The PFC frequency of the ML4802 is automatically set at half that of the PWM. This technique allows the user to design with smaller components while maintaining the optimum operating frequency for the PFC. An overvoltage comparator shuts down the PFC in the event of a sudden decrease in load. The PFC also includes peak current limiting and input voltage brown-out protection.

## **FEATURES**

- Internally synchronized PFC and PWM in one IC
- Green Mode maximizes efficiency during low power standby operation
- Low supply current (start-up 300μA typ., operating 4mA typ.)
- Reduces ripple current in the storage capacitor between the PFC and PWM sections
- Average current boost, leading edge PFC
- High efficiency trailing edge PWM can be configured for current mode or voltage mode operation
- PFC overvoltage comparator eliminates output "runaway" due to load removal
- Current fed multiplier for improved noise immunity
- Overvoltage protection, UVLO, and soft start



# PIN CONFIGURATION

ML4802 16-Pin PDIP (P16) 16-Pin Wide SOIC (S16W)



# PIN DESCRIPTION

| PIN | NAME               | FUNCTION                                                | PIN | NAME            | FUNCTION                                                    |
|-----|--------------------|---------------------------------------------------------|-----|-----------------|-------------------------------------------------------------|
| 1   | IEAO               | PFC transconductance current error amplifier output     | 9   | RAMP 2          | PWM ramp current sense input                                |
|     |                    | ·                                                       | 10  | GND             | Ground                                                      |
| 2   | I <sub>AC</sub>    | PFC gain control reference input                        | -11 | PWM OUT         | PWM driver output                                           |
| 3   | I <sub>SENSE</sub> | Current sense input to the PFC current limit comparator | 12  | PFC OUT         | PFC driver output                                           |
| 4   | $V_{RMS}$          | Input for PFC RMS line voltage compensation             | 13  | V <sub>CC</sub> | Positive supply (connected to an internal shunt regulator). |
| 5   | SS                 | Connection point for the PWM soft start capacitor       | 14  | $V_{REF}$       | Buffered output for the internal 7.5V reference             |
| 6   | $V_{DC}$           | PWM voltage feedback input                              | 15  | $V_{FB}$        | PFC transconductance voltage error amplifier input          |
| 7   | $R_TC_T$           | Connection for oscillator frequency setting components  | 16  | VEAO            | PFC transconductance voltage error                          |
| 8   | RAMP 1             | PFC ramp input                                          |     | . 2             | amplifier output                                            |



# **ML4809**

# **High Frequency PWM Controller**

## **GENERAL DESCRIPTION**

The ML4809 High Frequency PWM Controller is a full-featured IC controller optimized for use in Switch Mode Power Supply designs running at frequencies to 1MHz. Propagation delays are minimized while slew rate and bandwidth are maximized for reliable high frequency operation. This controller is designed to work in either voltage or current mode and provides for input voltage feed forward.

A 1.1V threshold current limit comparator provides cycle-by-cycle current limit while exceeding a 1.5V threshold initiates a soft-start cycle. The soft start pin doubles as a maximum duty cycle clamp. All logic is fully latched to provide jitter-free operation and prohibit multiple pulsing. An under-voltage lockout circuit with 7V of hysteresis assures low startup current and drives the outputs low.

This controller is similar to the UC1825 controller, however the ML4809 includes many features not found on the 1825. These additional features are set in italics.

## **FEATURES**

- Practical operation at switching frequencies to 1.0MHz
- High current (2A peak) dual totem pole outputs
- Wide bandwidth error amplifier
- Fully latched logic with double pulse suppression
- Pulse-by-pulse current limiting
- Soft start and max. duty cycle control
- 5.1V ±2% trimmed bandgap reference
- Under voltage lockout: 16V start with 7V hysteresis
- Programmable ramp compensation circuit
- VCO input for synchronization or frequency control
- External clock input for synchronization
- Toggle preset for synchronization
- Separate error amplifier output pin for loop filtering versatility
- Soft start latch ensures full soft start cycle
- Programmable soft start delay

## **BLOCK DIAGRAM**



# PIN CONFIGURATION

ML4809 24-Pin Narrow PDIP (P24N)





# PIN DESCRIPTION

| PIN   | NAME        | FUNCTION                                                                                                    | PIN | NAME                 | FUNCTION                                                       |  |
|-------|-------------|-------------------------------------------------------------------------------------------------------------|-----|----------------------|----------------------------------------------------------------|--|
| 1     | INV         | Inverting input to error amp.                                                                               | 13  | Q-FF                 | An emitter follower output which is                            |  |
| 2     | NI          | Non-inverting input to error amp.                                                                           |     |                      | high for B active.                                             |  |
| 3     | E/A OUT     | Output of error amplifier.                                                                                  | 14  | RC (BLANK)           | Connect resistor and capacitor to ground for blanker function. |  |
| 4     | CMP IN      | Main comparator input.                                                                                      | 15  | I(LIM)/S.D.          | Current limit sense pin. Normally                              |  |
| 5     | V(VCO)      | A control voltage input which sets                                                                          |     |                      | connected to sense resistor.                                   |  |
|       |             | the VCO frequency. May be tied to 5.1V REF (22) for fixed frequency                                         | 16  | GND                  | Analog signal ground.                                          |  |
|       |             | operation.                                                                                                  | 17  | OUT A                | High current totem pole output. This                           |  |
| 6     | CLOCK IN    | A "1" level blanks the outputs and prepares the chip for the next cycle                                     |     |                      | output is the first one energized after power on reset.        |  |
|       |             | by toggling the T flip flop.                                                                                | 18  | PWR GND              | Return for the high current totem                              |  |
| 7     | CLOCK OUT   | Oscillator output. This is an emitter                                                                       |     |                      | pole outputs.                                                  |  |
| •     |             | follower output.                                                                                            | 19  | POWER V <sub>C</sub> | Positive supply for the high current                           |  |
| 8     | R(T)        | Timing resistor for oscillator — sets                                                                       |     |                      | totem pole outputs.                                            |  |
|       |             | charging current for oscillator timing capacitor (pin 9).                                                   | 20  | OUT B                | High current totem pole output.                                |  |
|       |             |                                                                                                             | 21  | $V_{CC}$             | Positive supply for the IC.                                    |  |
| 9     | C(T)        | Timing capacitor for oscillator.                                                                            | 22  | 5.1V REF             | Buffered output for the 5.1V voltage                           |  |
| 10    | RAMP        | Non-inverting input to main                                                                                 |     | 3.1 V IXE            | reference.                                                     |  |
|       |             | comparator. Connected to C(T) for voltage mode operation or to current sense resistor for current mode.     | 23  | RAMP COMP            | Connect resistor to GND for ramp compensation.                 |  |
| 11    | SOFT START  | Normally connected to soft start                                                                            | 24  | PRESET               | Presets the toggle flip-flop. Tie to                           |  |
| • • • | 30113174101 | capacitor.                                                                                                  |     | TOGGLE               | GND to disable.                                                |  |
| 12    | RESET DELAY | Connect to capacitor for time delay before new soft-start cycle begins after 1.4V current limit is reached. |     |                      |                                                                |  |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (V <sub>CC</sub> , POWER V <sub>C</sub> ) | V  |
|----------------------------------------------------------|----|
| DC 0.5                                                   | Α  |
| Pulsed (0.5μs)                                           | Α  |
| Input Voltage                                            |    |
| (INV, NI, CMP IN, V(VCO), RAMP)0.3V to 7                 | V  |
| (R(T), C(T), SOFT START, RESET DELAY, I(LIM)/S.D.,       |    |
| PRESET TOGGLE)0.3V to 6                                  | ٧  |
| Logic Output Current5m                                   | Α  |
| RC(BLANK) Charge Current–5m                              | ıA |
|                                                          |    |

| E/A OUT Current                      | 5mA            |
|--------------------------------------|----------------|
| SOFT START Sink Current              | 20mA           |
| R(T) Charging Current                | 5mA            |
| Junction Temperature                 |                |
| Storage Temperature Range            | -65°C to 150°C |
| Lead Temperature (Soldering 10 sec.) | 260°C          |
| Thermal Resistance ( $\theta_{IA}$ ) |                |
| Plastic PDIP                         | 54°C/W         |
| Plastic Chip Carrier (PLCC)          | 68°C/W         |
|                                      |                |

## **OPERATING CONDITIONS**

Temperature Range ...... 0°C to 70°C

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{CC}$  = 15V,  $R_T$  = 6.2k $\Omega$ ,  $C_T$  = 1000pF, V(VCO) =  $V_{REF}$ ,  $R_L$  (CLOCK OUT, Q-FF) = 5k $\Omega$ ,  $T_A$  = Operating Temperature Range. (Notes 1, 2)

| PARAMETER             | CONDITIONS                              | MIN  | TYP  | MAX  | UNITS |
|-----------------------|-----------------------------------------|------|------|------|-------|
| OSCILLATOR            |                                         |      |      |      |       |
| Initial Accuracy      | T <sub>J</sub> = 25°C                   | 380  | 430  | 470  | kHz   |
| Voltage Stability     | 10V < V <sub>CC</sub> < 30V             |      | 0.2  | 4    | %     |
| Temperature Stability |                                         |      | 5    |      | %     |
| Total Variation       | Line, temp                              | 370  | 430  | 490  | kHz   |
| Clock Out High        |                                         | 3.9  | 4.5  |      | V     |
| Clock Out Low         |                                         |      | 2.3  | 2.9  | V     |
| Ramp Peak             |                                         | 2.6  | 2.8  | 3.0  | V     |
| Ramp Valley           |                                         | 0.7  | 1.0  | 1.25 | V     |
| Ramp Valley to Peak   |                                         | 1.6  | 1.8  | 2.0  | V     |
| V(VCO) Control Range  |                                         | 1    |      | 5.5  | V     |
| REFERENCE             |                                         |      |      |      |       |
| Output Voltage        | $T_J = 25^{\circ}C, I_O = 1 \text{ mA}$ | 5.00 | 5.10 | 5.20 | V     |
| Line Regulation       | 10V < V <sub>CC</sub> < 30V             |      | 2    | 20   | mV    |
| Load Regulation       | 1mA < I <sub>O</sub> < 10mA             |      | 5    | 20   | mV    |
| Temperature Stability | –55°C < T <sub>J</sub> < 150°C          |      | 0.2  | 0.4  | %     |
| Total Variation       | line, load, temp                        | 4.95 |      | 5.25 | V     |
| Output Noise Voltage  | 10Hz to 10kHz                           |      | 50   |      | μV    |
| Long Term Stability   | T <sub>J</sub> = 125°C, 1000 hrs        |      | 5    | 25   | mV    |
| Short Circuit Current | V <sub>REF</sub> = 0V                   | -15  | -50  | -100 | mA    |
| UNDER VOLTAGE LOCKOUT |                                         |      |      |      |       |
| Start Threshold       |                                         | 15   | 16   | 17   | V     |
| UVLO Hysteresis       |                                         | 6.0  | 7    | 8.0  | V     |

# ML4809

## **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                     | CONDITIONS                                                 | MIN  | TYP  | MAX      | UNITS    |
|-------------------------------|------------------------------------------------------------|------|------|----------|----------|
| ERROR AMPLIFIER               |                                                            |      |      |          |          |
| Input Offset Voltage          | T <sub>A</sub> = 25°C                                      |      |      | ±15      | mV       |
|                               |                                                            |      |      | ±20      | . mV     |
| Input Bias Current            |                                                            |      | 0.6  | 3        | μА       |
| Input Offset Current          |                                                            |      | 0.1  | 1        | μА       |
| Open Loop Gain                | 1V < V <sub>O</sub> < 4V                                   | 60   | 96   |          | dB       |
| CMRR                          | 1.5V < V <sub>CM</sub> < 5.5V                              | 75   | 95   |          | dB       |
| PSRR                          | 10V < V <sub>CC</sub> < 30V                                | 80   | 110  |          | dB       |
| Output Sink Current           | V <sub>E/A OUT</sub> = 1V                                  | 1    | 2.5  |          | mA       |
| Output Source Current         | V <sub>E/A OUT</sub> = 4V                                  | -0.5 | -1.3 |          | mA       |
| Output High Voltage           | I <sub>E/A OUT</sub> = 1mA                                 | 3.5  | 4.3  | 5.0      | V        |
| Output Low Voltage            | I <sub>E/A OUT</sub> = 1mA                                 | 0    | 0.5  | 1.0      | V        |
| Unity Gain Bandwidth          |                                                            | 3    | 5.5  |          | MHz      |
| Slew Rate                     |                                                            | 6    | 12   |          | V/µs     |
| PWM COMPARATOR                |                                                            |      |      |          |          |
| RAMP Bias Current             | $V_{RAMP} = 0V$ , $V_{RAMP COMP} = open$ , $V_{C(T)} = 2V$ |      | -1   | -10      | μА       |
| Duty Cycle Range              |                                                            | 0    |      | 70       | %        |
| CMP IN Zero DC Threshold      | V <sub>CLOCK OUT</sub> = 0V                                | 1.1  | 1.25 |          | V        |
| Delay to Output               |                                                            |      | 50   | 80       | ns       |
| RAMP COMPENSATION             |                                                            |      |      |          | <u> </u> |
| RAMP Current                  | $V_{C(T)} = 2V$ , $R_{RAMP\ COMP} = 6.8k\Omega$            | 250  | 300  | 350      | μΑ       |
| SOFT-START/RESET DELAY        |                                                            | 1    |      |          | J        |
| SOFT START Charge Current     | V <sub>SOFT START</sub> = 0.5V                             | -3   | -9   | -20      | μА       |
| SOFT START Discharge Current  | V <sub>SOFT START</sub> = 1V                               | 1    |      |          | mA       |
| RESET DELAY Charge Current    | V <sub>RESET DELAY</sub> = 0.5V                            | -0.4 |      |          | mA       |
| RESET DELAY Discharge Current | V <sub>RESET DELAY</sub> = 1V                              | 3    | 9    | 20       | μА       |
| CURRENT LIMIT/SHUTDOWN        |                                                            |      |      |          |          |
| I(LIM) Bias Current           | 0V < V <sub>I(LIM)/SD</sub> < 4V                           |      |      | ±20      | μА       |
| Current Limit Threshold       |                                                            | 1.0  | 1.1  | 1.2      | V        |
| Shutdown Threshold            |                                                            | 1.35 | 1.50 | 1.65     | V        |
| Delay to Output               |                                                            |      | 40   | 70       | ns       |
| BLANKER                       |                                                            |      |      | <u> </u> |          |
| T <sub>BLANK</sub>            | $RC = 5.1k\Omega$ , $68pF$                                 | 80   | 100  | 120      | ns       |

## **ELECTRICAL CHARACTERISTICS (Continued)**

| PARAMETER               | CONDITIONS                                                          | MIN  | TYP                     | MAX                                     | UNITS |
|-------------------------|---------------------------------------------------------------------|------|-------------------------|-----------------------------------------|-------|
| OUTPUT                  |                                                                     |      |                         | *************************************** |       |
| Output Low Voltage      | I <sub>OUT</sub> = 20mA                                             |      | 0.25                    | 0.4                                     | 1 V   |
|                         | I <sub>OUT</sub> = 200mA                                            |      | 1.2                     | 2.2                                     | V     |
| Output High Voltage     | I <sub>OUT</sub> = -20mA                                            | 13.0 | 13.5                    | -                                       | V     |
|                         | I <sub>OUT</sub> = -200mA                                           | 12.0 | 13.0                    |                                         | V     |
| Collector Leakage       | V <sub>C</sub> = 30V                                                |      | 100                     | 500                                     | μΑ    |
| Rise/Fall Time          | C <sub>L</sub> = 1000pF                                             |      | 30                      | 60                                      | ns    |
| LOGIC INPUTS/OUTPUTS    |                                                                     |      | :                       |                                         |       |
| PRESET TOGGLE Threshold | (Note 3)                                                            |      | V <sub>REF</sub> - 0.98 |                                         | V     |
| Q-FF V <sub>OH</sub>    | (Note 3)                                                            |      | V <sub>REF</sub> - 0.65 |                                         | V     |
| Q-FF V <sub>OL</sub>    | (Note 3)                                                            |      | V <sub>REF</sub> – 1.3  |                                         | V     |
| SUPPLY CURRENT          |                                                                     |      |                         |                                         |       |
| Start Up Current        | V <sub>CC</sub> = 8V                                                |      | 1.1                     | 3.5                                     | mA    |
| Icc                     | $V_{INV}$ , RAMP, $I(LIM)/SI = 0V$ , $V_{NI} = 1V$ , $T_A = 25$ °C. |      | 29                      | 38                                      | mA    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2: Since the under voltage lockout start-up threshold is 16V, the supply is first raised to 20V to activate the IC and then lowered to 15V to conduct the electrical testing.

Note 3: The thresholds on the logic input pins are set by a reference generator that is:  $V_{TH} = V_{REF} - (1.5 \times V_{BF})$ . The logic outputs swing from:  $V_{OH} = V_{REF} - V_{BE}$  to  $V_{OL} = V_{RFF} - 2V_{BE}$  is nominally 0.630 and varies with temperature. Logic inputs and outputs will track each other with temperature variation.

Note 4: Reference short circuit current, supply current and start-up  $\frac{1}{V_{CF}}$  decrease with increasing temperature.

## **FUNCTIONAL DESCRIPTION**

### **OSCILLATOR**

The ML4809 Voltage Controlled Oscillator charges the external capacitor ( $C_T$ ) with a current ( $I_{CHARGE}$ ) equal to V(VCO)/ $R_T$ . When the capacitor voltage reaches the upper threshold (Ramp Peak), the comparator changes state and the capacitor discharges to the lower threshold (Ramp Valley) through Q1. While the capacitor is discharging, Q2 provides a high pulse. For Fixed Frequency Operation, V(VCO) can be tied to V<sub>RFF</sub>.

The Oscillator period can be described by the following relationship:

$$T_{OSC} = T_{RAMP} + T_{DEADTIME}$$

where:  $T_{RAMP} = C (Ramp Valley to Peak)/I_{CHARGE}$ 

and:  $T_{DEADTIME} = C (Ramp Valley to Peak)/I_{DIS}$ 

An approximate expression for the oscillator frequency in fixed frequency operation (where  $V(VCO) = V_{RFF}$ ) is:

$$F_{OSC} \approx \frac{2.48}{R_T C_T}$$



Figure 1. Oscillator Block Diagram.



Figure 2. Timing Resistance vs Frequency (V(VCO) = 5.1V).



Figure 4. Oscillator Deadtime vs Frequency (V(VCO) = 5.1V).

## **ERROR AMPLIFIER**

The ML4809 error amplifier is a 3.5MHz bandwidth  $6V/\mu s$  slew rate op-amp with provision for limiting the positive



Figure 6. Unity Gain Slew Rate.



Figure 3. Oscillator Frequency vs V(VCO) (RC =  $6.2K\Omega$ , 1000pF).



Figure 5. Oscillator Deadtime vs C(T) ( $3k\Omega \le R(T) \le 100k\Omega$ ).

output voltage swing (Output Inhibit line) for ease in implementing the soft start function.



Figure 7. Open Loop Frequency Response.

#### **OUTPUT DRIVER STAGE**

The ML4809 Output Driver is a 2A peak output high speed totem pole circuit designed to drive capacitive loads, such as power MOSFET transistors.



Figure 8. Saturation Curves.



Figure 9. Simplified Schematic.

#### SOFT START, CURRENT LIMIT, AND RESET DELAY

The ML4809 employs two current limits. When the voltage at I(LIM)/S.D. exceeds 1.1V, the outputs immediately pull low and the cycle is terminated for the remainder of the oscillator period by resetting the RS flip flop.

If the output current is rising quickly (usually due to transformer saturation) such that the voltage on I(LIM)/S.D. reaches 1.5V before the outputs have turned off, a soft start cycle is initiated. The soft start capacitor (SOFT START) is discharged and outputs are held "off" until the voltage at SOFT START reaches 1.1V, ensuring a complete soft start cycle. The duty cycle on start up is limited by limiting the output voltage of the error amplifier voltage to the voltage at SOFT START.



Figure 10a. Rise/Fall Time ( $C_L = 1000 pF$ ).



Figure 10b. Rise/Fall Time (CL = 10000pF).



Figure 11. Supply Current vs Temperature.

The ML4809 also includes a delay circuit which inhibits the outputs from coming on until a time determined by the RESET DELAY capacitor on RESET DELAY. This capacitor is normally charged to a voltage equal to  $V_{SOFT\,START}-0.7V$  and is limited to  $V_{REF}$ . After the 1.5V limit is reached, the capacitor is allowed to slowly discharge through the 9 $\mu A$  current sink. When this capacitor and the Soft Start Capacitor both have discharged to 1.1V, the outputs are enabled and the new soft start cycle begins. During Under Voltage Lockout, both capacitors will be discharged to prepare for a new cycle.

Since the emitter follower which drives RESET DELAY presents a load on SOFT START, the Soft Start Capacitor's effective value will be increased by:

where  $\beta$  varies from 50 to 250. Should this cause unacceptable variation on the soft start capacitor value, this effect can be mitigated by connecting a resistor from V<sub>REF</sub> to SOFT START to charge the Soft Start Cap (select a resistor which keeps the charge current below 2mA).



Figure 12. Normal (Cycle by Cycle) and "Runaway" Current Timing.



Figure 13. Current Limit, Soft Start and Reset Delay.

#### **UNDERVOLTAGE LOCKOUT**

In the circuit in Figure 14, the ML4809 remains in a low quiescent drain (1.1 mA) during T1 while C1 charges through R(S) to 16V. After V<sub>CC</sub> rises to 16V the ML4809 begins running. C1 provides the energy needed to run the gate drive and ML4809 until the auxilary winding can provide sustaining energy for the control circuit, preventing C1 from draining below the 9V lockout threshold. The 7V of hysteresis in the Undervoltage Lockout circuit allows the ML4809 to start from a bleed resistor/capacitor easily. While the ML4809 is in the standby (Lockout) condition, OUTA and OUTB will be pulled low.

#### RAMP COMPENSATION

In order to allow stable operation of a current mode regulator above 50% duty cycle, some of the oscillator ramp needs to be added to the current signal.

Notice that the waveform of (1) and the waveform of ramp (2) have different average current values. (1) is an example of a waveform for high line and (2) an example of low line. Since the ML4809 regulates based on the peak value of the current in the circuit, and the control variable would ideally be the average current, adding some of the oscillator ramp to comparator input (shown here for clarity as a subtraction of the comparator reference input, which is the output of the error amplifier) allows the peak current control to more closely approximate the average current.





Figure 14. Typical Off-Line Start-Up Circuit and Timing.

In the actual implementation, an external resistor RAMP COMP sets a current which will be equal to  $V_{RAMP}/R1$  and will appear on the comparator input pin. Since the sense resistor is a low impedance point, putting another resistor (R2) in series with the  $V_{SENSE}$  RAMP causes a voltage to add to the ramp voltage which is equal to  $V_{RAMP}$  (R2/R1).



Figure 15. The Effect of Ramp Compensation



Figure 16. Ramp Compensation and Blanker Block Diagram.

#### MAIN COMPARATOR BLANKER

When CMP IN (EA OUT) is at a low level, spikes which occur on RAMP (which is connected to a current sense resistor or transformer) when the power MOSFETs first turn on can cause the cycle to terminate early. The result of early termination can cause instabilities. Three problems occur which all contribute to this spike.

- 1. Inductance in the sense resistor.
- 2. Inter-winding capacitance in the transformer.
- 3. Reverse recovery current in the rectifier in the opposite

FET intrinsic diode (or from the secondary diodes).



Figure 17. Unintended Early Cycle Termination.

The first two problems usually cause a fairly short spike which is easy to filter out with just a simple RC before the comparator input without causing unacceptable phase delay at the input, since there is not much area underneath the spike. The third problem can have significant energy, and a filter with a low enough pole to reduce the "spike" to a level low enough not to cause early cycle termination would cause excessive phase shift.

The solution is to provide a blanking pulse to the comparator at the beginning of the cycle. The width of this pulse is programmed by an external RC. When CLOCK IN is high, a buffer in the ML4809 charges the capacitor on RC(BLANK) to 4V. When CLOCK goes low, the capacitor discharges through the external resistor. The outputs are held low until the voltage at RC(BLANK) falls below 3.2V. The buffer driving RC(BLANK) is limited to 5mA output current. The Blanking period can be calculated by the expression:

$$T_{BLANK} \approx \frac{R_{BLANK}C_{BLANK}}{2.83}$$

#### SYNCHRONIZATION INPUTS AND OUTPUTS

When using the Clock (CLOCK OUT) or Q (Q-FF) outputs, a  $5k\Omega$  pull down resistor is recommended. This clock pin has an internal (375 $\mu$ A) current sink load while Q is an open emitter output. Both will exhibit significant timing skew due to PC board capacitance if not loaded.

## **Clock Output and External Input**

Used to synchronize multiple supplies. For synchronized operation of multiple ML4809's, tie the CLOCK OUT from the "master" to the CLOCK IN of the slaves.

### Toggle Preset and Q Output

In multiple supply systems, this is important for synchronization. To synchronize multiple chips, connect the Q output from the "master" ML4809 to the Preset Input of the "slave" in a daisy chain. For nonsynchronized operation this input would be connected to GND.

### **OTHER FEATURES**

#### Fast Shut Down Path from Current Limit to Outputs

Provides a 30ns path to the outputs which begins to turn off the outputs while the longer latching path is propagating. This is significantly faster than most competing parts.

# Separate Error Amplifier Output Pin for Loop Filtering Versatility

This is especially useful for:

- Diagnostic purposes: To see what the chip is really doing, it is useful to break the feedback loop.
- 2. Current sharing in high power supplies: In system design with more than one supply running, in order to ensure that the supplies share current equally it is often necessary to have a "master" circuit control the PWM operation of each of the "slaves". This is most easily accomplished by an "or" (where the lowest output dominates) of the Error Amp outputs which is impossible if the output of the amp is internally connected to the input of the comparator.



Figure 18. T<sub>BLANK</sub> vs. C<sub>BLANK</sub> ( $R_{BLANK} = 5.1k\Omega$ ).

## **APPLICATIONS**

Figure 19 shows the ML4809 in a push-pull non-isolated application. Note the Schottky Diodes on OUT A and OUT B. These diodes are necessary in order to prevent transients from driving these pins negative with respect to GND which might cause the IC to malfunction.

Care should be exercised in layout:

- 1. Avoid Ground Loops. Use "star" grounding.
- 2. Bypass the V<sub>CC</sub> line with a high frequency capacitor which is physically close to the IC.
- 3. Avoid running signal lines near power lines.
- 4. Employ ground plane layout techniques, consistant with "star" grounding.



Figure 19. ML4809 Typical Application



## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE            |
|-------------|-------------------|--------------------|
| ML4809CP    | 0°C to 70°C       | Narrow PDIP (P24N) |
| ML4809CQ    | 0°C to 70°C       | Molded PLCC (Q28)  |



# ML4810, ML4811

# **High Frequency Power Supply Controller**

## **GENERAL DESCRIPTION**

The ML4810 and ML4811 High Frequency PWM Controllers are optimized for use in Switch Mode Power Supply designs running at frequencies to 1MHz. The ML4810/11 contain a unique overload protection circuit which helps to limit stress on the output devices and reliably performs a soft-start reset. These controllers are designed to work in either voltage or current mode and provide for input voltage feed forward.

A 1.1V threshold current limit comparator provides a cycle-by-cycle current limit. An integrating circuit "counts" the number of times the 1.1V limit was reached. A soft-start cycle is initiated if the cycle-by-cycle current limit is repeatedly activated. A reset delay function is provided on the ML4811.

These controllers are similar to the UC1825 controller, however these controllers include many features not found on the 1825. These features are set in *Italics*.

## **FEATURES**

- Integrating Soft Start Reset
- High current (2A peak) dual totem pole outputs
- Practical operation to 1MHz (f<sub>OSC</sub>)
- 5.1V ±2% trimmed bandgap reference
- Under voltage lockout with 7V hysteresis
- Soft Start Reset Delay (ML4811)
- Oscillator synchronization function (ML4811)
- Soft Start latch ensures full soft start cycle
- Outputs pull low for undervoltage lockout
- Accurately controlled oscillator ramp discharge current
- All timing currents "slaved" to R<sub>T</sub> for precise control

## **BLOCK DIAGRAM** (Pin numbers shown are for ML4811)



## PIN CONFIGURATION

DINI DESCRIPTIONI

ML4810 16-Pin DIP (P16) 16-Pin SOIC (S16W) 16 \_\_\_\_ 5.1V REF INV T 1 NI 🔲 15 VCC E/A OUT 14 OUTB 13 POWER VC RCRESET 12 PWR GND OUTA C<sub>T</sub> RAMP \_\_\_\_ 10 GND 9 | ILIM/S.D. SOFT START TOP VIEW

20-Pin DIP (P20) 20-Pin SOIC (S20) 20 RESET DELAY NI 🔲 2 19 5.1V REF E/A OUT 3 18 VCC 17 OUTB RCRESET 4 CLOCK 🔲 5 16 POWER VC 15 PWR GND R<sub>T</sub> 6 CT | 7 14 OUTA RAMP 🗌 8 13 GND SOFT START 7 12 | ILIM/S.D. 11 OVP SYNC [ TOP VIEW

ML4811

| PIN | NAME                | FUNCTION                                                                                        | PIN | NAME                   | FUNCTION                                                                     |
|-----|---------------------|-------------------------------------------------------------------------------------------------|-----|------------------------|------------------------------------------------------------------------------|
| 1   | INV                 | Inverting input to error amp.                                                                   | 11  | OVP                    | Exceeding 2.5V terminates the PWM cycle and inhibits the outputs.            |
| 2   | NI                  | Non-inverting input to error amp.                                                               |     |                        |                                                                              |
| 3   | E/A OUT             | Output of error amplifier and input to main comparator.                                         | 12  | I <sub>LIM</sub> /S.D. | Current limit sense pin. Normally connected to current sense resistor.       |
|     |                     | main comparator.                                                                                | 13  | GND                    | Analog signal ground.                                                        |
| 4   | RC <sub>RESET</sub> | Timing elements for Integrating Soft                                                            |     |                        |                                                                              |
|     |                     | Start reset.                                                                                    | 14  | OUTA                   | High current totem pole output. This output is the first one energized after |
| 5   | CLOCK               | Oscillator output.                                                                              |     |                        | power on reset.                                                              |
| 6   | R <sub>T</sub>      | Timing resistor for oscillator — sets charging current for oscillator timing capacitor (pin 6). | 15  | PWR GND                | Return for the high current totem pole outputs.                              |
|     |                     | сарасног (ріп б).                                                                               | 16  | $V_{C}$                | Positive supply for the high current                                         |
| 7   | $C_{T}$             | Timing capacitor for oscillator.                                                                |     |                        | totem pole outputs.                                                          |
| 8   | RAMP                | Non-inverting input to main comparator. Connected to $C_T$ for                                  | 17  | OUTB                   | High current totem pole output.                                              |
|     |                     | voltage mode operation or to current sense resistor for current mode.                           | 18  | $V_{CC}$               | Positive supply for the IC.                                                  |
|     |                     | Series resister is current model                                                                | 19  | 5.1V REF               | Buffered output for the 5.1V voltage                                         |
| 9   | SOFT START          | Normally connected to Soft Start capacitor.                                                     |     |                        | reference.                                                                   |
|     |                     |                                                                                                 | 20  | RESET DELAY            | Timing capacitor to determine the                                            |
| 10  | SYNC                | A high going pulse terminates the PWM cycle and discharges C <sub>T</sub> .                     |     |                        | amount of delay between fault.                                               |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (Pins 18, 16) | 25V         |
|------------------------------|-------------|
| DC                           | 0.5A        |
| Pulse (0.5μs)                | 2.0A        |
| Analog Inputs                |             |
| (Pins INV, NI, SOFT START)   | –0.3V to 7V |
| (Pins 9, 10, 11, 12, 20)     |             |

| Clock Output Current (Pins 5)          | 5mA    |
|----------------------------------------|--------|
| Error Amplifier Output Current (Pin 3) |        |
| Junction Temperature                   |        |
| Storage Temperature Range              |        |
| Lead Temperature (Soldering 10 sec.)   | 260°C  |
| Thermal Resistance (θ <sub>JA</sub> )  |        |
| Plastic DIP                            | 65°C/W |
| Plastic SOIC                           | 65°C/W |

## **OPERATING CONDITIONS**

Temperature Range ML4810, ML4811 ...... 0°C to 70°C

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{CC}$  = 15V,  $R_T$  = 3.65k $\Omega$ ,  $C_T$  = 1000pF,  $T_A$  = Operating Temperature Range. (Note 1)

| PARAMETER             | CONDITIONS                                 | MIN                                    | TYP  | MAX  | UNITS       |
|-----------------------|--------------------------------------------|----------------------------------------|------|------|-------------|
| OSCILLATOR            |                                            | ······································ |      |      | <del></del> |
| Initial Accuracy      | T <sub>J</sub> = 25°C                      | 360                                    | 400  | 440  | kHz         |
| Voltage Stability     | 10V < V <sub>CC</sub> < 25V                |                                        | 0.2  | 4    | %           |
| Temperature Stability |                                            |                                        | 5    |      | %           |
| Total Variation       | line, temperature                          | 340                                    |      | 460  | kHz         |
| Clock Out High        |                                            | 3.9                                    | 4.5  |      | V           |
| Clock Out Low         |                                            |                                        | 2.3  | 2.9  | V           |
| Ramp Peak             |                                            |                                        | 2.8  |      | V           |
| Ramp Valley           |                                            |                                        | 1.0  |      | V           |
| Ramp Valley to Peak   |                                            | 1.6                                    |      | 2.3  | V           |
| Sync Input Threshold  |                                            | 0.8                                    | 1.0  | 1.4  | V           |
| Sync Input Current    | SYNC = 4V                                  |                                        |      | -    | μА          |
| REFERENCE             |                                            |                                        |      |      | -           |
| Output Voltage        | $T_{J} = 25^{\circ}C, I_{O} = 1 \text{mA}$ | 5.00                                   | 5.10 | 5.20 | V           |
| Line Regulation       | 10V < V <sub>CC</sub> < 25V                |                                        | 2    | 20   | mV          |
| Load Regulation       | 1mA < I <sub>O</sub> < 10mA                |                                        | 5    | 20   | mV          |
| Temperature Stability | 0°C < T <sub>J</sub> < 150°C               |                                        | 0.2  | 0.4  | %           |
| Total Variation       | line, load, temperature                    | 4.95                                   |      | 5.25 | V           |
| Output Noise Voltage  | 10Hz to 10kHz                              |                                        | 50   |      | μV          |
| Long Term Stability   | T <sub>J</sub> = 125°C, 1000 hrs           |                                        | - 5  | 25   | mV          |
| Short Circuit Current | V <sub>REF</sub> = 0V                      | -15                                    | -50  | -100 | mA          |
| UNDERVOLTAGE LOCKOUT  |                                            | —————————————————————————————————————— |      |      |             |
| Start Threshold       |                                            | 15                                     | 16   | 17   | V           |
| UVLO Hysteresis       |                                            | 6.5                                    | 7    | 7.5  | V           |
| ERROR AMPLIFIER       |                                            |                                        |      |      | 1           |
| Input Offset Voltage  |                                            |                                        |      | ±20  | mV          |
| Input Bias Current    |                                            |                                        | 0.6  | 3    | μА          |
| Input Offset Current  |                                            |                                        | 0.1  | 1    | μА          |
| Open Loop Gain        | 1 < V <sub>O</sub> < 4V                    | 60                                     | 96   |      | dB          |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMET                    | ER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | CONDITIONS                                                      | MIN  | TYP  | MAX  | UNITS |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|------|------|------|-------|
| ERROR AMPLIFIER (Conti     | nued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                 | ·    |      |      |       |
| CMRR                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1.5 < V <sub>CM</sub> < 5.5V                                    | 65   | 95   |      | dB    |
| PSRR                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 10 < V <sub>CC</sub> < 30V                                      | 75   | 90   |      | dB    |
| Output Sink Current        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V <sub>PIN 3</sub> = 1 V                                        | 1    | 2.5  |      | mA    |
| Output Source Current      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $V_{PIN 3} = 4V$                                                | -0.5 | -1.3 |      | mA.   |
| Output High Voltage        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $I_{PIN 3} = -0.5 \text{mA}$                                    | 4.0  | 4.7  | 5.0  | V     |
| Output Low Voltage         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $I_{PIN 3} = 1 mA$                                              | 0    | 0.5  | 1.0  | - V   |
| Unity Gain Bandwidth       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                 | 3    | 5.5  |      | MHz   |
| Slew Rate                  | Acceptable to the second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second secon |                                                                 | 6    | 12   |      | V/µs  |
| PWM COMPARATOR             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | the second second second second second                          | -    |      |      |       |
| Pin 8 Bias Current         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V <sub>PIN 8</sub> = 0V                                         |      | -1   | -5   | μА    |
| Duty Cycle Range           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                 | 0    |      | 75   | %     |
| Pin 3 Zero DC Threshold    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                 | 1.1  | 1.25 |      | V     |
| Delay to Output            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                 |      | 50   | 80   | ns    |
| SOFT-START                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                 |      |      |      |       |
| Charge Current (Pin 9)     | ML4811                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>PIN 9</sub> = 1V, V <sub>PIN 4</sub> , <sub>12</sub> = 0 | -35  | -55  | -75  | μА    |
| Discharge Current (Pin 9)  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $V_{PIN 9} = 3V, V_{PIN 4} > 2.5$                               | 1    | 5    |      | mA    |
|                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $V_{PIN 9} = 3V, V_{PIN 12} > 1.65, V_{PIN 4} < 2$              | 1    | 5    |      | mA    |
| Charge Current (Pin 20)    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V <sub>PIN 20</sub> = 1V                                        | 1    | 5    |      | mA    |
| Discharge Current (Pin 20) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Requires external discharge resistor                            |      | 0    |      | μА    |
| CURRENT LIMIT/SHUTD        | OWN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                 |      |      |      |       |
| Pin 12 Bias Current        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0V < V <sub>PIN 12</sub> < 4V                                   |      |      | +15  | μА    |
| Current Limit Threshold    | ML4810                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                 | 1.2  | 1.3  | 1.4  | V     |
|                            | ML4811                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                 | 0.95 | 1.1  | 1.3  | V     |
| Reset Threshold (Pin 12)   | ML4810                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>PIN 4</sub> < 2V                                         | 1.60 | 1.75 | 1.90 | V     |
|                            | ML4811                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>PIN 4</sub> < 2V                                         | 1.4  | 1.50 | 1.8  | V     |
| Delay to Output            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                 |      | 40   | 70   | ns    |
| Pin 4 Charging Current     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V <sub>PIN 12</sub> = 2V                                        | 120  | 150  | 180  | μА    |
| Restart Threshold (Pin 4)  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                 | 2    | 2.45 | 3    | V     |
| OVP Shutdown Threshold     | d (Pin 11)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                 | 2.4  | 2.7  | 2.8  | V     |
| OVP Input Current          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V <sub>PIN 11</sub> = 3V                                        | 40   | 50   | 60   | μΑ    |
| Charge Current (Pin 8)     | ML4810                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | $V_{PIN 8} = 1 V, V_{PIN 4, 9} = 0$                             | -40  | -50  | -60  | μΑ    |
| OUTPUT                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                 |      |      |      |       |
| Output Low Level           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | I <sub>OUT</sub> = 20mA                                         |      | 0.25 | 0.4  | V     |
|                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | I <sub>OUT</sub> = 200mA                                        |      | 1.2  | 2.2  | V     |
| Output High Level          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | I <sub>OUT</sub> = -20mA                                        | 13.0 | 13.5 |      | V     |
|                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | I <sub>OUT</sub> = -200mA                                       | 12.0 | 13.0 |      | V     |
| Collector Leakage          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $V_C = 30V$                                                     |      | 100  | 500  | μА    |
| Rise/Fall Time             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | C <sub>1</sub> = 1000pF                                         |      | 30   | 60   | ns    |
|                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | er - 1000b.                                                     |      |      |      |       |
| SUPPLY Start Up Current    | MI 4010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | V - 9V                                                          |      | 1 20 | 2 5  | - m A |
| Start Up Current           | ML4810                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> = 8V                                            |      | 2.0  | 3.5  | mA    |
|                            | ML4811                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> = 8V                                            |      | 2.5  | 4.0  | mA    |
| Icc                        | ML4810                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | $V_{PIN 1, 7, 9} = 0V, V_{PIN 2} = 1V, T_A = 25^{\circ}C$       |      | 32   | 46   | mA.   |
|                            | ML4811                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | $V_{PIN 1, 7, 9} = 0V, V_{PIN 2} = 1V, T_A = 25^{\circ}C$       |      | 38   | 55   | mA    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

## **FUNCTIONAL DESCRIPTION**

#### SOFT START AND CURRENT LIMIT

The ML4810/11 offers a unique system of fault detection and reset. Most PWM controllers use a two threshold method which relies on the buildup of current in the output inductor during a fault. This buildup occurs because:

- Inductor di/dt is a small number when the switch is off under load fault (short circuit) conditions, since VL is small.
- Some energy is delivered to the inductor since the IC must first detect the over-current because there is a finite delay before the output switch can turn off.



Figure 1. Current Waveforms for Slow Turn-Off System with Load Fault

This scheme was adequate for controllers with longer comparator propagation delays and turn-off delays than is desirable in a high frequency system. For systems with low propagation delays, very little energy will be delivered to the inductor and the current "ratcheting" described above will not occur. This results in the controller never detecting the load fault and continuing to pump full current to the load indefinitely, causing heating in the output rectifiers and inductor.



Figure 2. Current Waveforms for High Speed System with Load Fault

A method of circumventing this problem involves "counting" the number of times the controller terminates the PWM cycle due to the cycle by cycle current limit.

When the switch current crosses the 1.1V threshold A1 signals the F1 to terminate the cycle and sets F3, which is reset at the beginning of the PWM cycle. The output of F3 turns on a current source to charge C2. When, after several cycles, C2 has charged to 2.45V, A5 turns on F2 to discharge soft start capacitor C1. Charge is short lived (for instance a disk drive start-up or a board being plugged into a live rack) the control can "ride out" the surge with the switch protected by the cycle by cycle limit. R1 and C1 can be selected to track diode heating, or to ride out various system surge requirements as required.

If the high current demand is caused by a short circuit, the duty cycle will be short and the output diodes will carry the current for the majority of PWM cycle. C2 charges fastest for low duty cycles (since F3 will be on for a longer time) providing for quicker shutdown during short-circuit when the output diodes are being maximally stressed.



Figure 3. Integrating Soft Start Reset

### **OSCILLATOR**

The ML4811 oscillator charges the external capacitor ( $C_T$ ) with a current ( $I_{SET}$ ) equal to  $3/R_T$ . When the capacitor voltage reaches the upper threshold (Ramp Peak), the comparator changes state and the capacitor discharges to the lower threshold (Ramp Valley) through Q1. While the capacitor is discharging, Q2 provides a high pulse. A discharge of the oscillator con be initiated by applying a high level to the Sync pin. A short pulse of a frequency higher than the oscillator's free running frequency can be used to synchronize the ML4811 to an external clock. The pulse can be equal to the desired deadtime ( $T_D$ ) or the deadtime can be determined by  $I_{DIS}$  and  $C_T$ , whichever is greater.

The oscillator period can be described by the following relationship:

$$t_{OSC} = t_{RAMP} + t_{DEADTIME}$$

where:

$$t_{RAMP} = \frac{C \text{ (Ramp Valley to Peak)}}{I_{CET}}$$

and:

$$t_{DEADTIME} = \frac{C \text{ (Ramp Valley to Peak)}}{I_{Q1}}$$



Figure 4. Switching Current and Pin 4 Voltage — Normal



Figure 5. Switching Current and Pin 4 Voltage — Load Fault



Figure 7. Oscillator Timing Resistance vs Frequency



Figure 6. Simplified Oscilator Block Diagram and Timing



Figure 8. Oscillator Deadtime vs Frequency

### **ERROR AMPLIFIER**

The ML4811 error amplifier is a 5.5MHz bandwidth 12V/µsec slew rate op-amp with provision for limiting the positive output voltage swing (Output Inhibit line) for ease in implementing the soft start function.

### **OUTPUT DRIVER STAGE**

The ML4811 Output Driver is a 2A peak output high speed totem pole circuit designed to quickly switch the gates of capacitive loads, such as power MOSFET transistors.



Figure 9. Oscillator Deadtime vs  $C_T$  ( $3k\Omega \le R_T \le 100k\Omega$ )



Figure 10. Unity Gain Slew Rate



Figure 11. Open Loop Frequency Response



Figure 12. Simplified Schematic



Figure 13. Saturation Curves



Figure 15. Rise/Fall Time ( $C_L = 10,000pF$ )



Figure 14. Rise/Fall Time ( $C_L = 1000pF$ )



Figure 16. Supply Current vs. Temperature

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE                 |
|-------------|-------------------|-------------------------|
| ML4810CP    | 0°C to 70°C       | 16-Pin PDIP (P16)       |
| ML4810CS    | 0°C to 70°C       | 16-Pin Wide SOIC (S16W) |
| ML4811CP    | 0°C to 70°C       | 20-Pin PDIP (P20)       |
| ML4811CS    | 0°C to 70°C       | 20-Pin SOIC (S20)       |

# **Power Factor Controller**

## **GENERAL DESCRIPTION**

The ML4812 is designed to optimally facilitate a peak current control boost type power factor correction system. Special care has been taken in the design of the ML4812 to increase system noise immunity. The circuit includes a precision reference, gain modulator, error amplifier, overvoltage protection, ramp compensation, as well as a high current output. In addition, start-up is simplified by an under-voltage lockout circuit with 6V hysteresis.

In a typical application, the ML4812 functions as a current mode regulator. The current which is necessary to terminate the cycle is a product of the sinusoidal line voltage times the output of the error amplifier which is regulating the output DC voltage. Ramp compensation is programmable with an external resistor, to provide stable operation when the duty cycle exceeds 50%.

## **FEATURES**

- Precision buffered 5V reference (±0.5%)
- Current-input gain modulator reduces external components and improves noise immunity
- Programmable ramp compensation circuit
- 1A peak current totem-pole output drive
- Over-voltage comparator helps prevent output voltage "runaway"
- Wide common mode range in current sense comparators for better noise immunity
- Large oscillator amplitude for better noise immunity

## **BLOCK DIAGRAM** (Pin numbers shown for 16-Pin package)



## PIN CONFIGURATION

ML4812 16-Pin PDIP (P16)





## PIN DESCRIPTION

| PIN | NAME                                                                                             | FUNCTION                                                                                    | PIN  | NAME                                                         | FUNCTION                                                                                                        |
|-----|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| 1   | I <sub>SENSE</sub>                                                                               | Input from the current sense transformer (T1) to the PWM comparator (+).                    | 8    | R <sub>T</sub>                                               | Oscillator timing resistor pin. A 5V source sets a current in the external resistor which is mirrored to charge |
| 2   | GM OUT                                                                                           | Output of gain modulator.                                                                   |      |                                                              | C <sub>T</sub> .                                                                                                |
|     |                                                                                                  | A resistor to ground on this pin                                                            | 9    | CLOCK                                                        | Digital clock output.                                                                                           |
|     | converts the current to a voltage. This pin is clamped to 5V and tied to the PWM comparator (–). | 10                                                                                          | SHDN | A TTL compatible low level on this pin turns off the output. |                                                                                                                 |
| 3   | EA OUT                                                                                           | Output of error amplifier.                                                                  | 11   | PWR GND                                                      | Return for the high current totem pole output.                                                                  |
| 4   | EA-                                                                                              | Inverting input to error amplifier.                                                         | 12   | OUT                                                          | High current totem pole output.                                                                                 |
| 5   | OVP                                                                                              | Input to over voltage comparator.                                                           | 13   | $V_{CC}$                                                     | Positive Supply for the IC.                                                                                     |
| 6   | ISINE                                                                                            | Current gain modulator input.                                                               | 14   |                                                              | Buffered output for the 5V voltage                                                                              |
| 7   | RAMP COME                                                                                        | Buffered output from the oscillator                                                         | 14   | $V_{REF}$                                                    | reference.                                                                                                      |
|     |                                                                                                  | ramp (C <sub>T</sub> ). A resistor to ground sets the current which is internally           | 15   | GND                                                          | Analog signal ground.                                                                                           |
|     |                                                                                                  | subtracted from the product of I <sub>SINE</sub> and I <sub>EA</sub> in the gain modulator. | 16   | $C_{T}$                                                      | Timing capacitor for the oscillator.                                                                            |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Current (I <sub>CC</sub> )              | 30mA         |
|------------------------------------------------|--------------|
| Output Current Source or Sink (pin 12) DC      | 1.0A         |
| Output Energy (capacitive load per cycle).     | 5µJ          |
| Gain Modulator I <sub>SINE</sub> Input (pin 6) |              |
| Error Amp Sink Current (pin 3)                 | 10mA         |
| Oscillator Charge Current                      | 2mA          |
| Analog Inputs (pins 1, 4, 5)                   | 0.3V to 5.5V |
|                                                |              |

| Junction Temperature                 | 150°C            |
|--------------------------------------|------------------|
| Storage Temperature Range            | . –65°C to 150°C |
| Lead Temperature (soldering 10 sec.) | 260°C            |
| Thermal Resistance ( $\theta_{JA}$ ) |                  |
| Plastic Chip Carrier (PCC) — Q       | 60°C/W           |
| Plastic DIP — P                      | 65°C/W           |
| Ceramic DIP — J                      | 65°C/W           |

## **OPERATING CONDITIONS**

| Temperature Range |              |
|-------------------|--------------|
| ML4812C           | 0°C to 70°C  |
| ML4812I           | 40°C to 85°C |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{CC}$  = 15V ,  $R_T$  = 14k $\Omega$ ,  $C_T$  = 1000pF,  $T_A$  = Operating Temperature Range (Notes 1, 2).

| PARAMETER                      | CONDITIONS                                             | MIN  | TYP  | MAX      | UNITS |
|--------------------------------|--------------------------------------------------------|------|------|----------|-------|
| OSCILLATOR                     |                                                        |      | L    |          |       |
| Initial Accuracy               | T <sub>J</sub> = 25°C                                  | 91   | 98   | 105      | kHz   |
| Voltage Stability              | 12V < V <sub>CC</sub> < 18V                            |      | 0.3  |          | %     |
| Temperature Stability          |                                                        |      | 2    |          | %     |
| Total Variation                | Line, temp.                                            | 90   |      | 108      | kHz   |
| Ramp Valley to Peak            |                                                        |      | 3.3  |          | V     |
| R <sub>T</sub> Voltage         |                                                        | 4.8  | 5.0  | 5.2      | V     |
| Discharge Current (pin 8 open) | T <sub>J</sub> = 25°C, V <sub>PIN 16</sub> = 2V        | 7.8  | 8.4  | 9.0      | mA    |
|                                | V <sub>PIN 16</sub> = 2V                               | 7.3  | 8.4  | 9.3      | mA    |
| Clock Out Voltage Low          | $R_L = 16K\Omega$                                      |      | 0.2  | 0.5      | V     |
| Clock Out Voltage High         | $R_L = 16K\Omega$                                      | 3.0  | 3.5  |          | V     |
| REFERENCE                      |                                                        |      |      |          | •     |
| Output Voltage                 | $T_{J} = 25^{\circ}C, I_{O} = 1 \text{mA}$             | 4.95 | 5.00 | 5.05     | V     |
| Line Regulation                | 12V < V <sub>CC</sub> < 25V                            |      | 2    | 20       | mV    |
| Load Regulation                | 1mA < I <sub>O</sub> < 20mA                            |      | 2    | 20       | mV    |
| Temperature Stability          |                                                        |      | 0.4  |          | %     |
| Total Variation                | Line, load, temp.                                      | 4.9  |      | 5.1      | V     |
| Output Noise Voltage           | 10Hz to 10kHz                                          |      | 50   |          | μV    |
| Long Term Stability            | T <sub>J</sub> = 125°C, 1000 hours                     |      | 5    | 25       | mV    |
| Short Circuit Current          | V <sub>REF</sub> = 0V                                  | -30  | -85  | -180     | mA    |
| ERROR AMPLIFIER                |                                                        |      |      |          |       |
| Input Offset Voltage           |                                                        |      |      | ±15      | mV    |
| Input Bias Current             |                                                        |      | -0.1 | -1.0     | μА    |
| Open Loop Gain                 | 1 < V <sub>PIN 3</sub> < 5V                            | 60   | 75   |          | dB    |
| PSRR                           | 12V < V <sub>CC</sub> < 25V                            | 60   | 75   |          | dB    |
| Output Sink Current            | V <sub>PIN 3</sub> = 1.1V, V <sub>PIN 4</sub> = 6.2V   | 2    | 12   |          | mA    |
| Output Source Current          | V <sub>PIN 3</sub> = 5.0V, V <sub>PIN 4</sub> = 4.8V   | -0.5 | -1.0 |          | mA    |
| Output High Voltage            | $I_{PIN 3} = -0.5 \text{mA}, V_{PIN 4} = 4.8 \text{V}$ | 5.3  | 5.5  |          | V     |
| Output Low Voltage             | I <sub>PIN 3</sub> = 1mA, V <sub>PIN 4</sub> = 6.2V    |      | 0.5  | 1.0      | V     |
| Unity Gain Bandwidth           |                                                        |      | 1.0  | <u> </u> | MHz   |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                          | CONDITIONS                                                               | MIN  | TYP  | MAX  | UNITS |
|------------------------------------|--------------------------------------------------------------------------|------|------|------|-------|
| GAIN MODULATOR                     |                                                                          |      |      |      |       |
| I <sub>SINE</sub> Input Voltage    | I <sub>SINE</sub> = 500μA                                                | 0.4  | 0.7  | 0.9  | V     |
| Output Current (pin 2)             | $I_{SINE} = 500\mu A$ , Pin 4 = $V_{REF} - 20mV$                         | 430  | 470  | 510  | μА    |
|                                    | $I_{SINE} = 500\mu A$ , Pin 4 = $V_{REF} + 20mV$                         |      | 3    | 10   | μА    |
|                                    | $I_{SINE} = 1 \text{mA}$ , Pin $4 = V_{REF} - 20 \text{mV}$              | 860  | 940  | 1020 | μА    |
|                                    | $I_{SINE} = 500\mu A$ , Pin 4 = $V_{REF} - 20mV$ , $I_{PIN 7} = 50\mu A$ |      | 455  |      | μА    |
| Bandwidth                          |                                                                          |      | 200  |      | kHz   |
| PSRR                               | 12V < V <sub>CC</sub> < 25V                                              |      | 70   |      | dB    |
| OVP COMPARATOR                     |                                                                          | 7 7  |      |      |       |
| Input Offset Voltage               | Output Off                                                               | -25  |      | +5   | mV    |
| Hysteresis                         | Output On                                                                | 95   | 105  | 115  | mV    |
| Input Bias Current                 | · ·                                                                      |      | -0.3 | -3   | μΑ    |
| Propagation Delay                  |                                                                          |      | 150  |      | ns    |
| PWM COMPARATOR: I <sub>SENSE</sub> |                                                                          |      |      |      |       |
| Input Offset Voltage               |                                                                          |      |      | ±15  | mV    |
| Input Offset Current               |                                                                          |      |      | ±1   | mA    |
| Input Common Mode Range            |                                                                          | -0.2 |      | 5.5  | V     |
| Input Bias Current                 |                                                                          |      | -2   | -10  | μА    |
| Propagation Delay                  |                                                                          |      | 150  |      | ns    |
| I <sub>LIMIT</sub> Trip Point      | $V_{PIN 2} = 5.5V$                                                       | 4.8  | 5    | 5.2  | V     |
| OUTPUT                             |                                                                          |      |      |      |       |
| Output Voltage Low                 | I <sub>OUT</sub> = -20mA                                                 |      | 0.1  | 0.4  | V     |
|                                    | $I_{OUT} = -200 \text{mA}$                                               |      | 1.6  | 2.2  | V     |
| Output Voltage High                | I <sub>OUT</sub> = 20mA                                                  | 13   | 13.5 |      | V     |
|                                    | I <sub>OUT</sub> = 200mA                                                 | 12   | 13.4 |      | V     |
| Output Voltage Low in UVLO         | $I_{OUT} = -5$ mA, $V_{CC} = 8$ V                                        |      | 0.1  | 0.8  | V     |
| Output Rise/Fall Time              | C <sub>L</sub> = 1000pF                                                  |      | 50   |      | ns    |
| Shut Down                          | V <sub>IH</sub>                                                          | 2.0  |      |      | V     |
|                                    | V <sub>IL</sub>                                                          |      |      | 0.8  | V     |
|                                    | I <sub>IL</sub> , V <sub>PIN 10</sub> = 0V                               |      |      | -1.5 | mA    |
|                                    | I <sub>IH</sub> , V <sub>PIN 10</sub> = 5V                               |      |      | 10   | μΑ    |
| UNDER-VOLTAGE LOCKOUT              |                                                                          |      |      |      |       |
| Start-Up Threshold                 |                                                                          | 15   | 16   | 17   | V     |
| Shut-Down Threshold                |                                                                          | 9    | 10   | 11   | V     |
| V <sub>REF</sub> Good Threshold    |                                                                          |      | 4.4  |      | V     |
| SUPPLY                             |                                                                          |      |      | 1    |       |
| Supply Current                     | Start-Up, $V_{CC} = 14V$ , $T_J = 25^{\circ}C$                           |      | 0.8  | 1.2  | mA    |
|                                    | Operating, T <sub>J</sub> = 25°C                                         |      | 20   | 25   | mA    |
| Internal Shunt Zener Voltage       | I <sub>CC</sub> = 30mA                                                   | 25   | 30   | 34   | V     |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions. Note 2: V<sub>CC</sub> is raised above the Start-Up Threshold first to activate the IC, then returned to 15V.

## **FUNCTIONAL DESCRIPTION**

### **OSCILLATOR**

The ML4812 oscillator charges the external capacitor ( $C_T$ ) with a current ( $I_{SET}$ ) equal to  $5/R_{SET}$ . When the capacitor voltage reaches the upper threshold, the comparator changes state and the capacitor discharges to the lower threshold through Q1. While the capacitor is discharging, Q2 provides a high pulse.

The Oscillator period can be described by the following relationship:

$$T_{OSC} = T_{RAMP} + T_{DEADTIME}$$

where:

$$V_{OUT} = \frac{V_{IN}}{1 - D_{ON}}$$

and:

$$T_{DEADTIME} = \frac{C_T \times V_{RAMP \ VALLEY \ TO \ PEAK}}{8.4 \text{mA} - I_{SET}}$$



Figure 1. Oscillator Block Diagram



Figure 2. Oscillator Timing Resistance vs. Frequency

#### **OUTPUT DRIVER STAGE**

The ML4812 output driver is a 1A peak output high speed totem pole circuit designed to quickly drive capacitive loads, such as power MOSFET gates.



Figure 3. Output Saturation Voltage vs. Output Current

### **ERROR AMPLIFIER**

The ML4812 error amplifier is a high open loop gain, wide bandwidth, amplifier.



Figure 4. Error Amplifier Configuration



Figure 5. Error Amplifier Open-Loop Gain and Phase vs Frequency

#### **GAIN MODULATOR**

The ML4812 gain modulator is of the current-input type to provide high immunity to the disturbances caused by high power switching. The rectified line input sine wave is converted to a current via a dropping resistor. In this way, small amounts of ground noise produce an insignificant effect on the reference to the PWM comparator.

The output of the gain modulator is a current of the form:

 $I_{OUT}$  is proportional to  $I_{SINE} \times I_{EA}$ 

where  $I_{SINE}$  is the current in the dropping resistor, and  $I_{EA}$  is a current proportional to the output of the error amplifier. When the error amplifier is saturated high, the output of the gain modulator is approximately equal to the  $I_{SINE}$  input current.

The gain modulator output current is converted into the reference voltage for the PWM comparator through a resistor to ground on the gain modulator output. The gain modulator output is clamped to 5V to provide current limiting.

Ramp compensation is accomplished by subtracting 1/2 of the current flowing out of pin 7 through a buffer transistor driven by C<sub>T</sub> which is set by an external resistor.



Figure 6. Gain Modulator Block Diagram



Figure 7. Gain Modulator Linearity

#### **UNDER VOLTAGE LOCKOUT**

On power-up the ML4812 remains in the UVLO condition; output low and quiescent current low. The IC becomes operational when  $V_{CC}$  reaches 16V. When  $V_{CC}$  drops below 10V, the UVLO condition is imposed. During the UVLO condition, the 5V  $V_{REF}$  pin is "off", making it usable as a "flag" for starting up a downstream PWM converter.



Figure 8. Under-Voltage Lockout Block Diagram



Figure 9a. Total Supply Current vs. Supply Voltage



Figure 9b. Supply Current (I<sub>CC</sub>) vs. Temperature



Figure 10. Reference Load Regulation

### APPLICATIONS

## **INPUT INDUCTOR (L1) SELECTION**

The central component in the regulator is the input boost inductor. The value of this inductor controls various critical operational aspects of the regulator. If the value is too low, the input current distortion will be high and will result in low power factor and increased noise at the input. This will require more input filtering. In addition, when the value of the inductor is low the inductor dries out (runs out of current) at low currents. Thus the power factor will decrease at lower power levels and/or higher line voltages. If the inductor value is too high, then for a given operating current the required size of the inductor core will be large and/or the required number of turns will be high. So a balance must be reached between distortion and core size.

One more condition where the inductor can dry out is analyzed below where it is shown to be maximum duty cycle dependent.

For the boost converter at steady state:

$$V_{OUT} = \frac{V_{IN}}{1 - D_{ON}} \tag{1}$$

Where  $D_{ON}$  is the duty cycle  $[T_{ON}/(T_{ON} + T_{OFF})]$ . The input boost inductor will dry out when the following condition is satisfied:

$$V_{IN}(t) < V_{OUT} \times (1 - D_{ON})$$
 (2)

or

$$V_{INDRY} = [1 - D_{ON}(max)] \times V_{OUT}$$
 (3)

 $V_{INDRY}$ : Voltage where the inductor dries out.  $V_{OUT}$ : Output dc voltage.

Effectively, the above relationship shows that the resetting volt-seconds are more than setting volt-seconds. In energy transfer terms this means that less energy is stored in the inductor during the ON time than it is asked to deliver during the OFF time. The net result is that the inductor dries out.

The recommended maximum duty cycle is 95% at 100KHz to allow time for the input inductor to dump its energy to the output capacitors.

For example:

if: 
$$V_{OUT} = 380V$$
 and  $D_{ON}$  (max) = 0.95

then substituting in (3) yields  $V_{INDRY} = 20V$ . The effect of drying out is an increase in distortion at low voltages.

For a given output power, the instantaneous value of the input current is a function of the input sinusoidal voltage waveform, i.e. as the input voltage sweeps from zero volts to a maximum value equal to its peak so does the current.

The load of the power factor regulator is usually a switching power supply which is essentially a constant power load. As a result, an increase in the input voltage will be offset by a decrease in the input current.

By combining the ideas set forth above, some ground rules can be obtained for the selection and design of the input inductor:

Step 1: Find minimum operating current.

$$I_{IN}(min)_{PEAK} = \frac{1.414 \times P_{IN}(min)}{V_{IN}(max)}$$
 (4)

 $V_{IN}(max) = 260V$ 

 $P_{IN}(min) = 50W$ 

then:  $I_{IN}(min)_{PEAK} = 0.272A$ 

Step 2: Choose a minimum current at which point the inductor current will be on the verge of drying out. For this example 40% of the peak current found in step 1 was chosen.

then:  $I_{LDRY} = 100 \text{mA}$ 

Step 3: The value of the inductance can now be found using previously calculated data.

$$L1 = \frac{V_{INDRY} \times D_{ON}(max)}{I_{LDRY} \times f_{OSC}}$$

$$= \frac{20V \times 0.95}{100mA \times 100KHz} = 2mH$$
(5)

The inductor can be allowed to decrease in value when the current sweeps from minimum to maximum value. This allows the use of smaller core sizes. The only requirement is that the ramp compensation must be adequate for the lower inductance value of the core so that there is adequate compensation at high current.



Figure 11. Typical Application, 200W Power Factor Correction Circuit

Step 4: The presence of the ramp compensation will change the dry out point, but the value found above can be considered a good starting point.

Based on the amount of power factor correction the above value of L1 can be optimized after a few iterations.

Gapped Ferrites, Molypermalloy, and Powdered Iron cores are typical choices for core material. The core material selected should have a high saturation point and acceptable losses at the operating frequency.

One ferrite core that is suitable at around 200W is the #4119PL00-3C8 made by Ferroxcube. This ungapped core will require a total gap of 0.180" for this application.

### OSCILLATOR COMPONENT SELECTION

The oscillator timing components can be calculated by using the following expression:

$$f_{OSC} = \frac{1.36}{R_T \times C_T} \tag{6}$$

For example:

Step 1: At 100kHz with 95% duty cycle  $T_{OFF}$  = 500ns calculate  $C_T$  using the following formula:

$$C_{T} = \frac{T_{OFF} \times I_{DIS}}{V_{OSC}} = 1000pF \tag{7}$$

Step 2: Calculate the required value of the timing resistor.

$$R_{T} = \frac{1.36}{f_{OSC} \times C_{T}} = \frac{1.36}{100 \text{KHz} \times 1000 \text{pF}}$$

$$= 13.6 \text{K}\Omega \text{ choose } R_{T} = 14 \text{K}\Omega.$$
(8)

# CURRENT SENSE AND SLOPE (RAMP) COMPENSATION COMPONENT SELECTION

Slope compensation in the ML4812 is provided internally. Rather than adding slope to the noninverting input of the PWM comparator, it is actually subtracted from the voltage present at the inverting input of the PWM comparator. The amount of slope compensation should be at least 50% of the downslope of the inductor current during the off time, as reflected to the inverting input of the PWM comparator. Note that slope compensation is required only when the inductor current is continuous and the duty cycle is more than 50%. The downslope of the inductor current at the verge of discontinuity can be found using the expression given below:

$$\frac{di_{L}}{dt} = \frac{V_{OUT} - V_{INDRY}}{L} = \frac{380V - 20V}{2mH} = 0.18 \text{ A}/\mu\text{s} (9)$$

The downslope as reflected to the input of the PWM comparator is given by:

$$S_{PWM} = \frac{V_{OUT} - V_{INDRY}}{L} \times \frac{R_S}{N_C}$$
 (10)

Where R<sub>S</sub> is the current sense resistor and N<sub>C</sub> is the turns ratio of the current transformer (T1) used. In general, current transformers simplify the sensing of switch currents (especially at high power levels where the use of sense resistors is complicated by the amount of power they have to dissipate). Normally the primary side of the transformer consists of a single turn and the secondary consists of several turns of either enameled magnet wire or insulated wire. The diameter of the ferrite core used in this example is 0.5" (SPANG/Magnetics F41206-TC). The rectifying diode at the output of the current transformer can be a 1N4148 for secondary currents up to 75mA average.

Sense FETs or resistive sensing can also be used to sense the switch current. The sensed signal has to be amplified to the proper level before it is applied to the ML4812.

The value of the ramp compensation (SC<sub>PWM</sub>) as seen at the inverting terminal of the PWM comparator is:

$$SC_{PWM} = \frac{2.5 \times R_{M}}{R_{T} \times C_{T} \times R_{SC}}$$
 (11)

The required value for R<sub>SC</sub> can therefore be found by equating:

$$SC_{PWM} = A_{SC} \times S_{PWM}$$

where  $A_{SC}$  is the amount of slope compensation and solving for  $R_{SC}$ .

The value of  $R_M$  (pin 2) depends on the selection of  $R_P$  (pin 6)

$$R_{P} = \frac{V_{IN}(max)_{PEAK}}{I_{SINE}(PEAK)} = \frac{260 \times 1.414}{0.5mA} = 750K$$
 (12)

$$R_{M} = \frac{V_{CLAMP} \times R_{P}}{V_{IN(PFAK)}} = \frac{4.9 \times 750K}{90 \times 1.414} = 28.8K$$
 (13)

The peak of the inductor current can be found approximately by:

$$I_{LPEAK} = \frac{1.414 \times P_{OUT}}{V_{IN (RMS)}} = \frac{1.414 \times 200}{90} = 3.14A$$
 (14)

Selection of  $N_C$  which depends on the maximum switch current, assume 4A for this example is 80 turns.

$$R_S = \frac{V_{CLAMP} \times N_C}{I_{1PFAK}} = \frac{4.9 \times 80}{4} = 100\Omega$$
 (15)

Where  $R_S$  is the sense resistor, and  $V_{CLAMP}$  is the current clamp at the inverting input of the PWM comparator. This clamp is internally set to 5V. In actual application it is a good idea to assume a value less than 5V to avoid unwanted current limiting action due to component tolerances. In this application  $V_{CLAMP}$  was chosen as 4.9V.

Having calculated  $R_S$  the value  $S_{PWM}$  and of  $R_{SC}$  can now be calculated:

$$S_{PWM} = \frac{380V - 20}{2mH} \times \frac{100}{80} = 0.225V/\mu s$$

$$R_{SC} = \frac{2.5 \times R_{M}}{A_{SC} \times S_{PWM} \times R_{T} \times C_{T}}$$

$$R_{SC} = \frac{2.5 \times 28.8K}{0.7 \times (0.225 \times 10^{6}) \times 14K \times 1nF} = 33K$$
(16)

The following values were used in the calculation:

$$R_{M} = 28.8K$$

$$R_{T} = 14K$$

$$A_{SC} = 0.7$$
  
 $C_T = 1 nF$ 

#### **VOLTAGE REGULATION COMPONENTS**

The values of the voltage regulation loop components are calculated based on the operating output voltage. Note that voltage safety regulations require the use of sense resistors that have adequate voltage rating. As a rule of thumb if 1/4W resistors are chosen, two of them should be used in series. The input bias current of the error amplifier is approximately  $0.5\mu A$ , therefore the current available from the voltage sense resistors should be significantly higher than this value. Since two 1/4W resistors have to be used the total power rating is 1/2W. The operating power is set to be 0.4W then with 380V output voltage the value can be calculated as follows:

$$R_1 = (380V)^2 / 0.4W = 360K$$
 (17)

Choose two 178K, 1% connected in series.

Then R2 can be calculated using the formula below:

$$R_2 = \frac{V_{REF} \times R_1}{V_{OUT} - V_{RFF}} = \frac{5V \times 356K}{380V - 5V} = 4.747K$$
 (18)

Choose 4.75K, 1%. One more critical component in the voltage regulation loop is the feedback capacitor for the error amplifier. The voltage loop bandwidth should be set such that it rejects the 120Hz ripple which is present at the output. If this ripple is not adequately attenuated it will cause distortion on the input current waveform. Typical bandwidths range anywhere from a few Hertz to 15Hz. The main compromise is between transient response and distortion. The feedback capacitor can be calculated using the following formula:

$$C_{f} = \frac{1}{3.142 \times R_{1} \times BW}$$

$$C_{f} = \frac{1}{3.142 \times 356K \times 2Hz} = 0.44\mu F$$
(19)

#### **OVERVOLTAGE PROTECTION (OVP) COMPONENTS**

The OVP loop should be set so that there is no interaction with the voltage control loop. Typically it should be set to a level where the power components are safe to operate. Ten to fifteen volts above V<sub>OUT</sub> is generally a good setpoint. This sets the maximum transient output voltage to about 395V.

By choosing the high voltage side resistor of the OVP circuit the same way as above i.e.  $R_4 = 356K$  then  $R_5$  can be calculated as:

$$R_5 = \frac{V_{REF} \times R_4}{V_{OVP} - V_{REF}} = \frac{5V \times 356K}{395V - 5V} = 4.564K$$
 (20)

Choose 4.53K, 1%.

Note that  $R_1$ ,  $R_2$ ,  $R_4$  and  $R_5$  should be tight tolerance resistors such as 1% or better.

#### **CONTROLLER SHUTDOWN**

The ML4812 provides a shutdown pin which could be used to shutdown the IC. Care should be taken when this pin is used because power supply sequencing problems could arise if another regulator with its own bootstrapping follows the ML4812. In such a case a special circuit should be used to allow for orderly start up. One way to accomplish this is by using the reference voltage of the ML4812 to inhibit the other controller IC or to shut down its bias supply current.

### OFF-LINE START-UP AND BIAS SUPPLY GENERATION

The ML4812 can be started using a "bleed resistor" from the high voltage bus. After the voltage on pin 13 ( $V_{CC}$ ) exceeds 16V, the IC starts up. The energy stored on the 330 $\mu$ F, C15, capacitor supplies the IC with running power until the supplemental winding on L1 can provide the power to sustain operation.

The values of the start-up resistor R10 and capacitor C15 may need to be optimized depending on the application. The charging waveform for the secondary winding of L1 is an inverted chopped sinusoid which reaches its peak when the line voltage is at its minimum. In this example,  $C9 = 0.1 \mu F$ ,  $C15 = 330 \mu F$ , D8 = 1N4148, R10 = 39 K, 2 W.

#### **ENHANCEMENT CIRCUIT**

The power factor enhancement circuit shown in Figure 11 is described in detail Application Note 11. It improves the power factor and lowers the input current harmonics. Note that the circuit meets IEC1000-3-2 specifications (with the enhancement) on the harmonics by a large margin while correcting the input power factor to better than 0.99 under most steady state operating conditions.

### **CONSTRUCTION AND LAYOUT TIPS**

High frequency power circuits require special care during breadboard construction and layout. Double sided printed circuit boards with ground plane on one side are highly recommended. All critical switching leads (power FET, output diode, IC output and ground leads, bypass capacitors) should be kept as small as possible. This is to minimize both the transmission and pick-up of switching noise.

There are two kinds of noise coupling; inductive and capacitive. As the name implies inductive coupling is due to fast changing (high di/dt) circulating switching currents. The main source is the loop formed by Q1, D5, and C3–C4. Therefore this loop should be as small as possible, and the above capacitors should be good high frequency types.

The second form of noise coupling is due to fast changing voltages (high dv/dt). The main source in this case is the drain of the power FET. The radiated noise in this case can be minimized by insulating the drain of the FET from the heatsink and then tying the heatsink to the source of the FET with a high frequency capacitor ( $C_H$  in Figure 11).

The IC has two ground pins named PWR GND and Signal GND. These two pins should be connected together with a very short lead at the printed circuit board exit point. In general grounding is very important and ground loops should be avoided. Star grounding or ground plane techniques are preferred.

## Component Values/Bill of Materials for Figure 11

| Reference                   | Description                           |
|-----------------------------|---------------------------------------|
| C1, C4                      | 1μF, 630V FILM (250 VAC)              |
| C3, C <sub>H</sub>          | 6.8nF 1KV Ceramic disk                |
| C5, C6                      | 680μF 200V Electrolytic               |
| C8, C9                      | 0.1μF 50V Ceramic                     |
| C10, C19                    | 1μF 50V Ceramic                       |
| C11                         | 0.001μF 50V Ceramic                   |
| C15                         | 330μF 25V Electrolytic                |
| C16                         | 100μF 25V Electrolytic                |
| C17                         | 10μF 25V Electrolytic                 |
| C <sub>F</sub>              | 0.47μF 50V Ceramic                    |
| C <sub>T</sub>              | 0.002μF 50V Ceramic                   |
| D1, D2, D3, D4, D10         | 1N5406 (Motorola)                     |
| D5                          | MUR850 (Motorola)                     |
| D6, D8, D9<br>D11, D12, D13 | 1N4148                                |
| F1                          | 5A 250V 3AG with clips                |
| IC1                         | ML4812CP (Micro Linear)               |
| L1                          | 2mH, 4A I <sub>PEAK</sub> (see below) |
| Q1                          | IRF840 or MTPN8N50                    |

| Reference Description |                                                          |  |  |  |
|-----------------------|----------------------------------------------------------|--|--|--|
|                       | Description                                              |  |  |  |
| Q2                    | LM7815CT                                                 |  |  |  |
| Q3                    | 2N2222 or equivalent                                     |  |  |  |
| R1A, R1B, R4A, R4B    | 180kΩ                                                    |  |  |  |
| R2A, R5A              | 10k $\Omega$ TRIMPOT BOURNS 3299 or equivalent           |  |  |  |
| R2B, R5B              | 3.9kΩ                                                    |  |  |  |
| R3, R13               | 22kΩ                                                     |  |  |  |
| R6, R7, RPB           | 150kΩ                                                    |  |  |  |
| R10                   | 39kΩ, 2W                                                 |  |  |  |
| R11                   | 33kΩ                                                     |  |  |  |
| R12                   | 1kΩ                                                      |  |  |  |
| RG                    | 10Ω                                                      |  |  |  |
| RM                    | 27kΩ                                                     |  |  |  |
| RPA, R15              | 360kΩ                                                    |  |  |  |
| RS                    | 100kΩ                                                    |  |  |  |
| RSC                   | 33kΩ                                                     |  |  |  |
| RT                    | 7.5kΩ                                                    |  |  |  |
| T1                    | SPANG F41206-TC<br>$N_S = 80$ , $N_P = 1$ (see attached) |  |  |  |

Notes: All resistors 1/4W unless otherwise specified. Some reference designators are skipped (e.g. C2, C12, etc.) and do not appear on the schematic. These designators were used in previous revisions of the board and are not used on this revision. Additional information on key components is included in the attached appendix.

## MAGNETICS TIPS (Refer to Figure 11)

#### L1 — MAIN INDUCTOR:

One of several toroidal cores can be used for L1:

| Material      | Manufacturer      | Part #               | Turns (#24AWG) |
|---------------|-------------------|----------------------|----------------|
| Powdered Iron | Micrometals       | T225-8/90            | 200            |
| Powdered Iron | Micrometals       | T184-40              | 120            |
| Molypermalloy | SPANG (Mag. Inc.) | 58076-A2 (high flux) | 180            |

The T184-40 core above is the most economical, but has lower inductance at high current. This would yield higher ripple current and require more line EMI filtering. The value for R<sub>SC</sub> (slope compensation resistor on Pin 7) was calculated for the T225-8/90 and should be recalculated for other inductor characteristics. The various core manufacturers have a range of applications literature available.

A gapped ferrite core can also be used in place of the powdered iron core. One such core is a Ferroxcube core #4229PL00-3C8. This is an ungapped core. Using 145 turns of #24 AWG wire, a total air gap of 0.180" is required to give a total inductance of about 2mH. Since 1/2 of the gap will be on the outside of the core and 1/2 the gap on the inside, putting a 0.09" spacer in the center will yield a 0.180" total gap. To prevent leakage fields from generating RFI, a shorted turn of copper tape should be wrapped around the gap as shown below:



For production, a gapped center leg can be ordered from most core vendors, eliminating the need for the external shorted copper turn when using a pot core.

#### T1 — SENSE TRANSFORMER

In addition to the core type mentioned in the parts list, the following Siemens cores should be suitable for substitution and may be more readily available in Europe.

| Material | Size Code | Part #          |
|----------|-----------|-----------------|
| N27      | R16/6.3   | B64290-K45-X27  |
| N30      | R16/6.3   | B64290-K45-X830 |

The N27 material is for high frequency and will work better above 100KHz but both are adequate. In addition, Ferroxcube/Phillips Magnetics core 768T188-3C8 can be used.

#### U.S. CORE VENDORS:

| Manufacturer                  | Phone Number   |
|-------------------------------|----------------|
| SPANG/Magnetics Inc.          | (412) 282-8282 |
| Micrometals                   | (800) 356-5977 |
| Ferroxcube/Phillips Magnetics | (818) 998-7311 |



Figure 12. 1kW Input Power, Power Factor Correction Circuit

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML4812CP    | 0°C to 70°C       | Molded PDIP (P16) |
| ML4812CQ    | 0°C to 70°C       | Molded PLCC (Q20) |
| ML4812IP    | -40°C to 85°C     | Molded PDIP (P16) |
| ML4812IQ    | -40°C to 85°C     | Molded PLCC (Q20) |



# **ML4813**

# **Flyback Power Factor Controller**

## **GENERAL DESCRIPTION**

The ML4813 is a PWM controller designed for use in a discontinuous "flyback" or "buck-boost" type power factor correction (PFC) system for low power, low cost applications.

The circuit includes a precision reference, oscillator, error amplifier, over-voltage comparator, over-current comparator, and an extra op-amp as well as a high current output. In addition, start-up is simplified by an under-voltage lockout circuit.

In a typical application, the ML4813 functions as a voltage mode regulator. By maintaining a constant duty cycle, the current follows the input voltage, making the impedance of the entire circuit appear purely resistive. With the flyback circuit, power factors of 0.99 are easily achievable with a small output inductor and a minimum of external components.

## **FEATURES**

- Precision buffered 5V reference
- Extra op-amp for output voltage instrumentation amplifier
- Overcurrent comparator for switch protection
- Soft start and under-voltage lockout for easy low surge off-line starting
- 1A peak current Totem-pole output drive
- Overvoltage comparator eliminates output "runaway" due to load removal
- Large oscillator amplitude for better noise immunity

## **BLOCK DIAGRAM**



## **PIN CONFIGURATION**

ML4813 16-Pin PDIP (P16) 16-Pin SOIC (S16W)



## **PIN DESCRIPTION**

| PIN | NAME               | FUNCTION                                                                                                       | PIN | NAME           | FUNCTION                                                     |
|-----|--------------------|----------------------------------------------------------------------------------------------------------------|-----|----------------|--------------------------------------------------------------|
| 1   | I <sub>LIMIT</sub> | Current limit sense pin which is normally connected to the sense resistor. When I <sub>LIMIT</sub> exceeds 1V, | 9   | R <sub>T</sub> | Connection for the oscillator timing resistor                |
|     |                    | the PWM cycle is terminated                                                                                    | 10  | SYNC           | Input for synchronizing the oscillator to an external source |
| 2   | SOFT START         | Connection for the soft start capacitor                                                                        | 11  | PWR GND        | Return for the high current output transistors               |
| 3   | СОМР               | Output of error amplifier and input to the PWM comparator                                                      | 12  | OUT            | High current driver output                                   |
| 4   | $V_{FB}$           | Control loop feedback voltage                                                                                  | 13  | $V_{CC}$       | Power supply input                                           |
| 5   | OVP                | Overvoltage comparator input                                                                                   | 14  | $V_{REF}$      | Buffered reference output                                    |
| 6   | OA OUT             | Output of the uncommitted op amp                                                                               | 15  | GND            | Analog signal ground                                         |
|     |                    | •                                                                                                              | 16  | C <sub>T</sub> | Connection for the oscillator                                |
| 7   | OA-                | Inverting input of the uncommitted op amp                                                                      |     |                | timing capacitor                                             |
| 8   | OA+                | Non-inverting input of the uncommitted op amp                                                                  |     |                |                                                              |

## **ABSOLUTE MAXIMUM RATINGS**

| Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied. |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Supply Current 40mA                                                                                                                                                                              |
| OUT Current ±1A                                                                                                                                                                                  |
| OUT Energy (capacitive load, per cycle)5µJ                                                                                                                                                       |
| COMP Sink Current                                                                                                                                                                                |
| C <sub>T</sub> Charging Current 5mA                                                                                                                                                              |
| Analog Input Voltage (pins 1, 3-8) GND - 0.3V to 5.5V                                                                                                                                            |
| Junction Temperature                                                                                                                                                                             |
| Storage Temperature Range –65°C to 150°C                                                                                                                                                         |
|                                                                                                                                                                                                  |

| Lead Temperature (Soldering, 10 sec) | 260°C    |
|--------------------------------------|----------|
| Thermal Resistance ( $\theta_{IA}$ ) |          |
| PDIP                                 | . 88°C/W |
| SOIC                                 | 105°C/W  |

## **OPERATING CONDITIONS**

| Temperature Range |              |
|-------------------|--------------|
| ML4813CX          | 0°C to 70°C  |
| ML4813IX          | 40°C to 85°C |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $R_T = 14k\Omega$ ,  $C_T = 1nF$ ,  $T_A = Operating Temperature Range (Notes 1, 2)$ 

| PARAMETER                          | CONDITIONS                         | MIN  | TYP  | MAX  | UNITS |
|------------------------------------|------------------------------------|------|------|------|-------|
| OSCILLATOR                         |                                    |      | -    |      |       |
| Initial Accuracy                   | T <sub>j</sub> = 25°C              | 90   | 97   | 104  | kHz   |
| Voltage Stability                  | 12V < V <sub>CC</sub> < 18V        |      | 0.3  |      | %     |
| Temperature Stability              |                                    |      | 2    |      | %     |
| Total Variation                    | Line, temp                         | 88   |      | 108  | kHz   |
| Ramp Valley                        |                                    |      | 1.0  |      | V     |
| Ramp Peak                          |                                    |      | 4.3  |      | V     |
| R <sub>T</sub> Voltage             |                                    | 4.8  | 5.0  | 5.2  | V     |
| Discharge Current                  | $T_j = 25^{\circ}C, V(C_T) = 2V$   | 7.5  | 8.4  | 9.3  | mA    |
|                                    | $V(C_T) = 2V$                      | 7.2  | 8.4  | 9.5  | mA    |
| SYNC Threshold                     |                                    | 0.8  | 1.4  | 2.0  | V     |
| SYNC Bias Current                  |                                    |      | 350  | 800  | μА    |
| REFERENCE                          |                                    |      |      |      |       |
| Output Voltage (V <sub>REF</sub> ) | $T_j = 25$ °C, $I_{REF} = 1$ mA    | 4.95 | 5.00 | 5.05 | V     |
| Line Regulation                    | 12V < V <sub>CC</sub> < 25V        |      | 6    | 20   | mV    |
| Load Regulation                    | 1mA < I <sub>REF</sub> < 20mA      |      | 3    | 20   | mV    |
| Temperature Stability              |                                    |      | 0.4  |      | %     |
| Total Variation                    | Line, load, temp                   | 4.9  |      | 5.1  | V     |
| Output Noise                       | 10Hz to 10kHz                      |      | 50   |      | μV    |
| Long Term Stability                | T <sub>j</sub> = 125°C, 1000 hours |      | 5    | 25   | mV    |
| Short Circuit Current              | V <sub>REF</sub> = GND             | -30  | -85  | -180 | mA    |

# ML4813

## **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                     | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | MIN  | TYP  | MAX      | UNITS |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|----------|-------|
| ERROR AMPLIFIER               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |      |          |       |
| Input Offset Voltage          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -15  |      | 15       | mV    |
| Input Bias Current            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | -0.1 | -1.0     | μА    |
| Open Loop Gain                | 1V < COMP < 5V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 60   | 75   |          | dB    |
| PSRR                          | 12V < V <sub>CC</sub> < 25V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 60   | 70   |          | dB    |
| Output Sink Current           | COMP = 1.1V, V <sub>FB</sub> = 6.2V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2    | 12   |          | mA    |
| Output Source Current         | COMP = 5V, V <sub>FB</sub> = 4.8V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -0.5 | -1.0 |          | mA    |
| Output High Voltage           | $I_{COMP} = -0.5 \text{mA}, V_{FB} = 4.8 \text{V}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 5.3  | 6.4  |          | V     |
| Output Low Voltage            | $I_{COMP} = 2mA$ , $V_{FB} = 6.2V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      | 0.5  | 1.0      | V     |
| Unity Gain Bandwidth          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | 1.0  |          | MHz   |
| UNCOMMITTED OP AMP            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |      | <u> </u> |       |
| Input Offset Voltage          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -10  |      | 10       | mV    |
| Input Bias Current            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | -0.1 | -2.0     | μА    |
| Input Offset Current          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -350 |      | 350      | nA    |
| Open Loop Gain                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | 90   |          | dB    |
| PSRR                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 80   | 125  |          | dB    |
| Output High Voltage           | I <sub>COMP</sub> = -10mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 6.5  | 8    |          | V     |
| Output Low Voltage            | $R_L = 10k\Omega$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      | 200  | 500      | mV    |
| I <sub>LIMIT</sub> COMPARATOR |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |      |          |       |
| Input Trip Point              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.8  | 1.0  | 1.2      | V     |
| Input Bias Current            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | -2   | -15      | μА    |
| Propogation Delay Time        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | 150  |          | ns    |
| OVP COMPARATOR                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |      |          |       |
| Input Trip Point              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 5.4  | 5.55 | 5.7      | V     |
| Hysteresis                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | 100  |          | mV    |
| Input Bias Current            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | -0.3 | 3        | 181   |
| PWM COMPARATOR                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |      |          |       |
| Input Common Mode Range       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -0.2 |      | 5.5      | V     |
| Input Bias Current            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | -2   | -10      | μА    |
| Propogation Delay Time        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | 150  |          | ns    |
| SOFT START                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |      |          |       |
| Soft Start Current            | V <sub>SOFT START</sub> = 1V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 40   | 65   | 90       | μА    |
|                               | The state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the s |      |      |          |       |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                       | CONDITIONS                      | MIN | TYP  | MAX  | UNITS |
|---------------------------------|---------------------------------|-----|------|------|-------|
| OUTPUT                          |                                 |     |      |      |       |
| Output Low Voltage              | I <sub>OUT</sub> = 10mA         |     | 0.1  | 0.4  | V     |
|                                 | I <sub>OUT</sub> = 200mA        |     | 1.2  | 2.2  | V     |
|                                 | $V_{CC} = 8V$ , $I_{OUT} = 5mA$ |     | 0.1  | 0.8  | V     |
| Output High Voltage             | I <sub>OUT</sub> = -20mA        | 13  | 13.6 |      | V     |
|                                 | I <sub>OUT</sub> = -200mA       | 12  | 13.4 |      | V     |
| Rise/Fall Time                  | C <sub>L</sub> = 1000pF         |     | 50   |      | ns    |
| UNDERVOLTAGE LOCKOUT            |                                 |     |      |      |       |
| Start-up Threshold              |                                 | 15  | 16.3 | 17.5 | V     |
| Shutdown Threshold              |                                 | 9   | 10.1 | 11.2 | V     |
| V <sub>REF</sub> Good Threshold |                                 |     | 4.4  |      | V     |
| SUPPLY                          |                                 |     |      |      |       |
| Start-up Current                | V <sub>CC</sub> = 14V           |     | 0.9  | 1.5  | mA    |
| Operating Current               |                                 |     | 20   | 30   | mA    |
| Shunt Regulator Voltage         | I <sub>CC</sub> = 30mA          | 25  | 30   | 34   | V     |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2: VCC is raised above the UVLO start-up threshold, then returned to 15V.

# **FUNCTIONAL DESCRIPTION**

#### **OSCILLATOR**

The ML4813 oscillator charges the external capacitor ( $C_T$ ) with a current ( $I_{SET}$ ) equal to  $5/R_T$ . When the capacitor voltage reaches the upper threshold, the comparator changes state and the capacitor discharges to the lower threshold through Q1. While the capacitor is discharging, Q2 provides a high pulse. See figure 2

The oscillator period can be described by:

$$t_{OSC} = t_{RAMP} + t_{DEADTIME} \tag{1}$$

where:

$$t_{RAMP} = \frac{C_T}{t_{SFT}} \tag{2}$$

and:

$$t_{DEADTIME} = \frac{C_T}{8.4mA - I_{SET}}$$
 (3)

A graph showing the relationship between  $R_T$ ,  $C_T$ , the oscillator frequency, and maximum duty cycle is given in Figure 1. A pulse of a duration shorter than  $t_{\text{DEADTIME}}$  from an external frequency source set to a higher frequency than  $t_{\text{OSC}}$  can be applied to pin SYNC to synchronize the oscillator.  $t_{\text{SYNC}}$  and  $t_{\text{CSYNC}}$  shorten longer pulses, as shown in Figure 2.

#### **OUTPUT DRIVER STAGE**

The ML4813 output driver is a 1A peak output high speed totem-pole circuit designed to quickly drive capacitive loads such as MOSFET gates. See Figure 3 for the output saturation characteristics for sourcing and sinking current.

#### **ERROR AMPLIFIER**

The ML4813 error amplifier is a high open loop gain, wide bandwidth amplifier. See Figure 4 for the gain and phase plot.

#### **UN-COMMITTED OP-AMP**

The ML4813 contains an uncommitted op amp which is normally configured as a differencing amplifier to sense the output voltage. The output voltage in the flyback configuration is not ground referenced. The op amp in the ML4813 is a PNP input amplifier similar to the LM324 but with an open emitter class A output stage.

#### REFERENCE

The reference output voltage versus output current characteristic is shown in Figure 5.



Figure 1. Oscillator Timing Resistance vs. Frequency



Figure 2. Oscillator Block Diagram

#### **UNDERVOLTAGE LOCKOUT**

During power-up, the ML4813 is in its UVLO condition, with the output driver low and the quiescent current low. The ML4813 becomes operational when  $V_{CC}$  reaches 16V. When  $V_{CC}$  drops below 10V, the UVLO condition is re-imposed. During UVLO, the  $V_{REF}$  pin is off, making it usable as a "flag" for starting up a down-stream PWM converter.



Figure 3. Output Saturation Voltage vs. Output Current



Figure 5. Reference Load Regulation vs. Output Current



Figure 4. Error Amplifier Open Loop Gain and Phase vs. Frequency



Figure 6. Supply Current vs. Supply Voltage

## **APPLICATIONS**

The ML4813 is used to implement a discontinuous mode flyback (buck-boost) power factor regulator as shown in Figure 7. This topology is particularly well suited for low power applications such as fluorescent ballasts and low power switching supplies. It is also a useful topology when there is a requirement for the output voltage to be lower than the peak input voltage, or where an isolated output is required. This is not possible with a boost topology, where the output voltage must always be higher than the maximum peak of the input voltage range. The typical input range for the flyback power factor regulator is from 90VAC to 260VAC.

The regulator operates in the discontinuous current conduction mode. See figure 7. The inductor energy stored during the ON time of the power switch Q1 is completely delivered to the output capacitance during the OFF time. Under steady state conditions, the inductor current at the beginning of the ON time starts to ramp-up from 0 Amps to a value that is determined by the instantaneous value of the input full wave rectified voltage; the ON time as it is set by the error amplifier and the PWM comparator; and finally by the inductor itself.

The expression for the inductor peak current is given by:

$$I_{L}(\theta) = \frac{V_{IN}(\theta) \times t_{ON}}{L} \tag{4}$$

Where:

 $I_L(\theta)$  = instantaneous peak inductor current

ton = Power MOSFET "ON" time

 $V_{IN}(\theta) = V_P \sin \theta = Instantaneous input voltage$ 

I<sub>P</sub> = Switch current peak

Figure 8 shows the relationship between the low frequency envelope and the high frequency inductor current. Note that for clarity the scale between the two



Figure 7. Simplified Application Circuit

waveforms has not been preserved. Normally for 60Hz input line and 100kHz switching frequency, each half of the sine wave contains approximately 833 high frequency triangular waveforms.

The envelope of the peaks of the switch current, which in this case represents the current drawn from the input source, has a sinewave shape. This relationship is shown as:

$$I_{L}(\theta) = I_{P} \times \sin\theta \tag{5}$$

By combining (4) and (5), the following useful relationship is obtained:

$$t_{ON} = \frac{L \times I_P}{\sqrt{2} \times V_{RMS}} \tag{6}$$



Figure 8. Switch and Line Currents in the Flyback PFC Circuit

The average value of the input triangular current is:

$$I_{AVG}(\theta) = \frac{t_{ON}}{2T} \times I_{P} \times \sin\theta \tag{7}$$

Where I<sub>AVG</sub> is the average value of the switch current (the value of the current at the input of the regulator after filtering), and T is the period of the switch cycle.

Substitution of (6) into (7) yields:

$$I_{AVG}(\theta) = \frac{L \times I_P^2}{2.828 \times T \times V_{RMS}} \times \sin\theta$$
 (8)

Equation (8) clearly shows that the average value of the switch current is sinusoidal and in phase with the input voltage. The peak value of the average current is:

$$I_{AVG(PEAK)} = \frac{L \times I_p^2}{2.828 \times T \times V_{RMS}}$$
 (9)

Also:

$$I_{AVG(PEAK)} = \frac{\sqrt{2} \times P_{IN}}{V_{PMS}}$$
 (10)

Rearranging equations (9) and (10) to solve for PIN yields:

$$P_{IN} = \frac{L \times I_p^2 \times f}{4} \tag{11}$$

For optimum performance and the lowest inductor peak currents, the inductor current should be at the verge of continuity at the lowest operating voltage point and at full load. This can be satisfied if:

$$L_{P} \le \frac{V_{IN} \times V_{OUT}}{f \times L \times (V_{IN} + V_{OUT})}$$
(12)

Finally, (11) and (12) can be combined to derive an upper bound for the inductor value that will guarantee that the regulator always stays in the discontinuous mode of operation. If the regulator were to operate in the continuous mode the average input current would not be sinusoidal

$$L \le \left[ \frac{V_{\text{IN}} \times V_{\text{OUT}}}{2\sqrt{f \times P_{\text{IN}} \times (V_{\text{IN}} + V_{\text{OUT}})}} \right]^{2}$$
 (13)

#### **FLYBACK INDUCTOR CALCULATION**

Equation (13) gives the upper bound for the inductor value for any set of specified operating conditions. Normally, a few iterations may be required for finalizing the value to correct for second or third order effects. This means that a good initial value for the inductor is probably 10 to 20% lower than the value calculated by the right hand side expression in (13).

Several core materials are candidates for the inductor, such as powder iron, gapped ferrites, moly permalloy, etc. There are no particular restrictions on the inductor except that the inductance is the correct value and the losses are acceptable.

#### **INPUT BYPASS CAPACITANCE**

The triangular high frequency current is bypassed by an input capacitor ( $C_{\rm IN}$ ). This should be a high quality film capacitor with low ESR value for minimum losses and heating. Polyester, polypropylene or x-type (for line side) are good candidates. Typical values, depending on the power level, can range anywhere from 330nF to 1.5µF. The next filtering stage of the RFI filter has an inductor as an input to isolate  $C_{\rm IN}$  from the other capacitors which may be present at the input circuit. Note that  $C_{\rm IN}$  can be on either side of the bridge rectifier. The preferred location for low crossover distortion is on the input side. The ripple voltage across this capacitor is:

$$V_{C(P-P)} = \left(\frac{D}{C_{IN} \times f} \times \sqrt{\frac{P_{IN}}{L \times f}}\right) - \frac{\sqrt{2}P_{IN}}{C_{IN} \times f \times V_{IN}}$$
(14)

Where  $V_{C(P,P)}$  is the peak to peak worst case high frequency capacitor voltage, and D is the switch duty cycle. The RFI filter that follows  $C_{IN}$  has to be able to attenuate  $V_{C(P,P)}$  to the levels set by the relevant regulatory specifications.

#### INPUT TRANSIENT OVERVOLTAGE PROTECTION

Careful examination of the power circuits reveals that there is no large capacitance at the input of the regulator. The only capacitance present is that of the RFI filter capacitors. These capacitors have a combined value in the range of a few microfarads, and their ability to absorb and minimize any line induced transients is almost nonexistent. Transients can also occur under sudden load removal. If the line impedance is inductive, hazardous drain-source voltages may be generated leading to the destruction of the power MOSFET. To keep this from happening, a transient over-voltage protection device should be installed such that enough safety margin is allowed for the power MOSFET. A good rule of thumb is:

$$BV_{DSS} > V_{CLAMP} + V_{OUT(OVP)}$$
 (15)

Where  $\mathrm{BV}_{\mathrm{DSS}}$  is the drain-source breakdown voltage for the MOSFET,  $\mathrm{V}_{\mathrm{CLAMP}}$  is the activation or clamping voltage of the over-voltage transient protector, and  $\mathrm{V}_{\mathrm{OUT}(\mathrm{OVP})}$  is the maximum output voltage which is set by the OVP function of the controller.

#### THE OUTPUT CIRCUIT

The output circuit for this topology, although non-isolated, does not share the same ground with the power circuit. Therefore connecting the two grounds with the measuring leads of instruments should be avoided.



Figure 9. 80W Flyback Power Factor Regulator Using the ML4813

The output voltage "rides" on the input voltage when the (+) output is measured with respect to PWR GND as shown in Figure 10.

The extra op amp provided in the ML4813 can be used to sense the output voltage for regulation and overvoltage conditions. This op amp is connected as a difference amplifier with its output referenced to PWR GND. Resistors RH1, RH2, RL1, RL2 are used to scale down the voltage.

Normally, RH1 = RH2 = RH and RL1 = RL2 = RL. The voltage designated as  $V_S$  in Figure 7 is given by:

$$V_S = V_{OUT} \times \frac{RL}{RH + RI} \tag{16}$$

The output capacitance should be calculated such that it has the required output ripple at the worst case operating point. In addition, the ESR should be sufficiently low to prevent excessive dissipation due to RMS currents. The first criterion can be met by choosing the value of the output capacitor based on the following:

$$C_{OUT} \ge \frac{P_{IN}}{2\pi f_I \times \Delta V_R \times V_{OUT}}$$
 (17)

Where:

 $C_{OUT}$  = Total output capacitance  $P_{IN}$  = Total input power  $\Delta V_R$  = Peak output capacitor ripple voltage  $f_L$  = Line frequency times 2 (120 for 60Hz line)

The second criterion for the selection of the output capacitor can be satisfied by choosing a component with adequately low ESR value that can safely bypass the RMS currents.

### **OUTPUT DIODE**

The output diode can be a "fast" or ultrafast' type depending on the operating frequency. Reverse recovery losses are low since under normal operating conditions, the regulator operates in discontinuous current mode. The diode should be rated to handle the maximum output current. The resulting power dissipation will be the forward drop of the diode times the output current.

#### **POWER SWITCH**

If a power MOSFET is used, it should be sized for the required efficiency. Lower  $R_{DS(ON)}$  devices will yield lower losses, but if they are operated at high frequencies (100kHz), higher charge dumping losses will be experienced. The RMS current value through the power FET and the sensing resistor is:

$$I_{RMS} = \sqrt{\frac{L \times I_p^3 \times f_L}{4.24 \times V_{RMS}}} \times \sqrt{\sum_{k=1}^r \sin^2 \frac{k\pi}{r}}$$
 (18)



Figure 10. Output Voltage with Respect to PWR GND

Where:

 $I_{RMS}$  = Total RMS current through the power MOSFET  $f_L$  = Line frequency times 2 (120 for 60Hz line)  $r = f_{SWITCH}/f_L$ 

Table 1 is provided to assist in calculating (18). When the power switch is a bipolar transistor (constant  $V_{CE}$  drop), then the power dissipation produced can be calculated by:

$$P_{D} = \frac{0.9 \times P_{N}}{V_{RMS}} \times V_{CE} \tag{19}$$

Where:

 $P_D$  = Power dissipation in the transistor  $V_{RMS}$  = RMS value of the minimum input voltage  $V_{CE}$  = Forward drop of the power transistor

| f <sub>switch</sub> | r    | $\sqrt{\sum_{k=1}^{r} \sin^2 \frac{k\pi}{r}}$ |
|---------------------|------|-----------------------------------------------|
| 20                  | 167  | 9.1                                           |
| 30                  | 250  | 11.2                                          |
| 40                  | 333  | 12.9                                          |
| 50                  | 417  | 14.4                                          |
| 60                  | 500  | 25.8                                          |
| 70                  | 583  | 17.1                                          |
| 80                  | 667  | 18.3                                          |
| 90                  | 750  | 19.4                                          |
| 100                 | 833  | 20.4                                          |
| 110                 | 917  | 21.4                                          |
| 120                 | 1000 | 22.4                                          |
| 130                 | 1083 | 23.3                                          |
| 140                 | 1167 | 24.2                                          |
| 150                 | 1250 | 25.0                                          |
| 160                 | 1333 | 25.7                                          |
| 170                 | 1417 | 26.5                                          |
| 180                 | 1500 | 27.3                                          |
| 190                 | 1583 | 28.0                                          |
| 200                 | 1667 | 28.9                                          |

Table 1. Constants for Calculating IRMS (Equation 18)

#### OFF-LINE START-UP AND BIAS SUPPLY GENERATION

A fast starting circuit is included in Figure 9. MOSFET Q2 quickly charges the ML4813  $V_{CC}$  capacitor (C8) when the supply is initially turned on. This allows the supply to come on less than 1 second after AC power is applied. A simpler start-up circuit may be used which replaces the active circuit with a  $39k\Omega,\,2W$  resistor but starts more slowly (up to 15 seconds under low line conditions). Systems which do not require quick starting can reduce cost with the latter start-up method.

#### **POWER FACTOR ENHANCEMENT**

Some combinations of line and load may exhibit distortion of the input current waveform. This distortion is usually caused by the inductor "ringing" with the  $C_{DS}$  of the power MOSFET, resulting in a non-zero inductor current at the beginning of the next cycle. This ringing can be dampened by using R2 and D7 as shown in Figure 9. Applications which can get by with slightly worse power factor can eliminate these components.

#### ADJUSTING THE OUTPUT VOLTAGE

The error amplifier creates an error voltage from the difference between the output voltage presented at OA OUT and the 5V internal reference. Since the output voltage is not ground referenced, the ML4813's internal op amp is connected as an instrumentation amplifier as shown in Figure 11.

The output voltage is set by resistors which determine the relationship between ( $V_{OUT+}$  -  $V_{OUT-}$ ) and the output of the op amp. For the following discussion, R15' = R15 + R16 and R14' = R13 + R14. The differencing amplifier depends on the following relationships:

$$R12 = R25 + (R17 | I | R18)$$

Then:

$$V_{OUT} = \left(\frac{5V + R18}{R17 + R18}\right) \times \left(\frac{R15'}{R15' + R25}\right) \times \left(\frac{R14'}{R12} + 1\right) \quad (20)$$

Since R25 is a low value compared to R15', the second term reduces to approximately 1. The third term is set at approximately 200. Equation (20) can be reduced to:

$$V_{OUT} \cong 1000 \times \left(\frac{R18}{R17 + R18}\right)$$
 (21)

The overvoltage comparator has a threshold that is set for  $1.12 \times V_{OUT}$  when OVP and OA OUT are connected directly. Figure 12 shows the connection for setting an OVP trip point higher than  $1.12 \times V_{OUT}$ , where:

$$V_{OVP} \cong 1.12 \times V_{OUT} \times \left(\frac{R_A + R_B}{R_B}\right)$$
 (22)



Figure 11. Ground Referencing the Op Amp Output



Figure 12. Setting OVP at  $> 1.12 \times V_{OUT}$ 



Figure 13. Setting OVP at  $< 1.12 \times V_{OUT}$ 

Figure 13 shows OVP set for a voltage lower than 1.12 x  $V_{OUT}$  where:

$$V_{OVP} \approx 1.12 \times V_{OUT} \times \left(\frac{RD + R24}{RD}\right)$$
 (23)

#### INDUCTOR INFORMATION

L3 is the flyback inductor and also provides the operating power for the control circuitry. A gapped ferrite pot core was chosen for this application for it's modest high frequency losses with high ripple current operation. Some possible choices are:

| Manufacturer   | Part #         | Total Gap | Np |
|----------------|----------------|-----------|----|
| Magnetics Inc. | F43019         | 0.05"     | 32 |
| Phillips       | 3019 PL00-3F3  | 0.05"     | 32 |
| Phillips       | 3019 PA125-3C8 | 0.07"     | 38 |

The first 2 cores are sold ungapped and require the use of a .025. spacer to gap the center leg to yield a total gap length of 0.05". If an ungapped core is used, a "shorted turn" should be employed as shown in Figure 14 to prevent radiated EMI. The third core listed is sold with its center ieg pre-gapped (0.07" total) so that the outside of the core closes completely, providing shielding without a shorted turn.  $N_S$  should be 3 turns. All windings are #24AWG wire.

Inductors L1 and L2 are constructed using a powdered iron. This is a suitable material for these inductors since the high frequency ripple currents (and resulting flux excursions) are much less severe than for L3. The core selected is a MicroMetals T68-26D with 80 turns or #24AWG wire.



Figure 14. EMI Shielding for Ungapped Cores

### ORDERING INFORMATION

| PART NUMBER | TEMPERATURE RANGE | PACKAGE            |
|-------------|-------------------|--------------------|
| ML4813CP    | 0°C to 70°C       | 16-Pin PDIP (P16)  |
| ML4813CS    | 0°C to 70°C       | 16-Pin SOIC (S16W) |
| ML4813IP    | -40°C to 85°C     | 16-Pin PDIP (P16)  |
| ML4813IS    | -40°C to 85°C     | 16-Pin SOIC (S16W) |



# **Zero Voltage Switching Resonant Controller**

## GENERAL DESCRIPTION

The ML4815 is designed to facilitate zero-voltage switched (ZVS) resonant converters requiring constant off-time and variable on-time control. Since the power MOSFET is turned on at zero voltage in ZVS resonant converters, power dissipation due to charge-dumping of the MOSFET drain-source capacitance is eliminated, allowing high frequency operation and power density to be maximized. MOSFET parasitic drain-source capacitance can also be used as part of the resonant circuit, minimizing component count.

The ML4815 features a monostable multivibrator for precise off-time setting. The on-time is modulated through a ramp comparator in a manner similar to PWM converters. Either current-mode control with maximum on-time clamp or voltage-mode control with input feedforward can be selected.

ML4815 supports pulse-by-pulse (peak) current limiting as well as "hiccup" mode for fault protection. The controller is designed for operation up to 2MHz. ML4815 also includes a wide band error amplifier and a high peak current output driver which minimizes cross-conduction current.

### **FEATURES**

- Supports Single-Switch ZVS Resonant Topology with Minimal External Components
- Ideal for Simple, High Density DC to DC Converters
- Small Converter Frequency Variation from No-Load to Full-Load
- High Current (2A Peak) Totem-Pole Output Drive with Low Cross Conduction
- Precision Buffered 5.1V Reference (±2%)
- Wideband (5.5MHz), High Slew Rate (12V/μS) Error Amp.
- Under-Voltage Lockout with Low Current Start-Up
- Integrating Fault Detection/Soft-Start Reset

# **BLOCK DIAGRAM** (Pin out shown is for 16-pin DIP)



8

# PIN CONNECTIONS

ML4815 16-Pin DIP



ML4815 20-Pin PLCC



# PIN DESCRIPTION (Pin number in parentheses is for PLCC version)

| F | PIN  | NAME     | FUNCTION                                                                                         | PIN     | NAME       | FUNCTION                                                          |
|---|------|----------|--------------------------------------------------------------------------------------------------|---------|------------|-------------------------------------------------------------------|
| 1 | (2)  | INV      | Inverting input to error amp.                                                                    | 9 (12)  | SOFT START | Normally connected to Soft Start Capacitor and charging resistor. |
| 2 | (3)  | NI       | Non-inverting input to error amp.                                                                |         |            |                                                                   |
| 3 | (4)  | E/A OUT  | Output of error amplifier and input to main comparator.                                          | 10 (13) | RC (RESET) | Timing Capacitor for over-current integration and restart-delay.  |
|   |      |          |                                                                                                  | 11 (14) | GND        | Analog Signal Ground.                                             |
| 4 | (5)  | RAMP     | Non-inverting input to main comparator. Connected to pin 8 for forward feed voltage-mode control | 12 (15) | OUT        | High Current Totem pole output.                                   |
|   |      |          | or to pin 5 for current mode control.                                                            | 13 (17) | PGND       | Return for the High Current Totem pole output.                    |
| 5 | (7)  | I(LIM)   | Current limit sense pin. Normally                                                                |         |            |                                                                   |
|   |      |          | connected to current sense resistor.                                                             | 14 (18) | $V_C$      | Positive supply for the High Current Totem pole output.           |
| 6 | (8)  | $R_DC_T$ | Off-time sensing capacitor and                                                                   |         |            | , .                                                               |
|   |      |          | resistor.                                                                                        | 15 (19) | $V_{CC}$   | Positive Supply for the IC                                        |
| 7 | (9)  | $R_{C}$  | Resistor to pin 6 to limit C <sub>T</sub> charging rate.                                         | 16 (20) | 5.1V REF   | Buffered output for the 5.1V voltage reference                    |
| 8 | (10) | FF       | Capacitor to generate forward feed ramp.                                                         |         |            |                                                                   |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| not implied.                             |             |
|------------------------------------------|-------------|
| Supply Voltage (Pins 14, 15)             | 30V         |
| Output Current, Source or Sink (Pin 12)  |             |
| DC                                       | 0.5A        |
| Pulse (0.5µs)                            | 2A          |
| Analog Inputs (Pins 1, 2, 4, 5, 8, 9,10) | 0.3 to 6.3V |
| Amplifier Output Current (Pins 3)        | –5mA        |
| Soft Start Sink Current (Pin 9)          | 100mA       |
| Forward Sink Current (Pin 8)             | 80mA        |
| C <sub>T</sub> Charging Current (Pin 7)  | –50mA       |
|                                          |             |

| Junction Temperature                  |               |
|---------------------------------------|---------------|
| ML4815C                               | 125°C         |
| Storage Temperature Range             | 65°C to 150°C |
| Lead Temperature (Soldering 10 sec.)  | 260°C         |
| Thermal Resistance (θ <sub>IA</sub> ) |               |
| Plastic DIP                           | 65°C/W        |
| Plastic SOIC                          | 60°C/W        |

# **OPERATING CONDITIONS**

| Temperature | Range |        |      |
|-------------|-------|--------|------|
| ML4815C     |       | 0°C to | 70°C |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise noted, these specifications apply for  $C_T = 330$  pF,  $R_C = 100\Omega$ ,  $R_D = 2k\Omega$ ,  $V_{CC} = 15$ V,  $T_A = Operating Temperature Range. Pin numbers refer to 16-pin DIP. (Note 1)$ 

| PARAMETER               | CONDITIONS                                                                                                                                       | MIN  | TYP  | MAX  | UNITS |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| Reference               |                                                                                                                                                  |      |      |      |       |
| Output Voltage          | T <sub>J</sub> = 25°C, I <sub>O</sub> = 1mA                                                                                                      | 5.00 | 5.10 | 5.20 | V     |
| Line Regulation         | $10V < V_{CC} < 30V$                                                                                                                             |      | 2    | 20   | mV    |
| Load Regulation         | 1mA < I <sub>O</sub> < 10mA                                                                                                                      |      | 5    | 20   | mV    |
| Temperature Stability   | $-55^{\circ}\text{C} < \text{T}_{\text{J}} < 125^{\circ}\text{C},$                                                                               |      | .2   | .4   | %     |
| Total Variation         | line, load, temp                                                                                                                                 | 4.95 |      | 5.25 | V     |
| Output Noise Voltage    | 10Hz to 10KHz                                                                                                                                    |      | 50   |      | μV    |
| Long Term Stability     | T <sub>J</sub> = 125°C, 1000 hrs                                                                                                                 |      | 5    | 25   | mV    |
| Short Circuit Current   | V <sub>REF</sub> = 0V                                                                                                                            | -15  | -50  | -100 | mA    |
| Error Amplifier         |                                                                                                                                                  |      |      |      |       |
| Input Offset Voltage    |                                                                                                                                                  |      |      | 20   | mV    |
| Input Bias Current      |                                                                                                                                                  |      | .6   | 3    | μΑ    |
| Input Offset Current    |                                                                                                                                                  |      | .1   | 1    | μΑ    |
| Open Loop Gain          | 1 < V <sub>O</sub> < 4V                                                                                                                          | 60   | 96   |      | dB    |
| CMRR                    | 1.5 < V <sub>CM</sub> < 5.5V                                                                                                                     | 75   | 95   |      | dB    |
| PSRR                    | 12 < V <sub>CC</sub> < 25V                                                                                                                       | 75   | 110  |      | dB    |
| Output Sink Current     | V <sub>PIN 3</sub> = 1V                                                                                                                          | 1    | 2.5  |      | mA    |
| Output Source Current   | V <sub>PIN 3</sub> = 4V                                                                                                                          | 5    | -1.3 |      | mA    |
| Output High Voltage     | $I_{PIN \ 3} = -0.5 mA$                                                                                                                          | 4.0  | 4.7  | 5.0  | V     |
| Output Low Voltage      | I <sub>PIN 3</sub> = 1mA                                                                                                                         | 0    | 0.5  | 1.0  | V     |
| Unity Gain Bandwidth    |                                                                                                                                                  | 3    | 5.5  |      | MHz   |
| Slew Rate               |                                                                                                                                                  | 6    | 12   |      | V/μs  |
| RAMP Comparator         |                                                                                                                                                  |      |      |      |       |
| Pin 4 Bias Current      | V <sub>PIN 7</sub> = 0                                                                                                                           |      | -0.7 |      | μΑ    |
| Pin 3 Zero DC Threshold | V <sub>PIN 2</sub> = 2V, V <sub>PIN 1</sub> = V <sub>PIN 3</sub><br>V <sub>PIN 5</sub> = 0, V <sub>PIN 6</sub> = 1.5V<br>V <sub>PIN 8</sub> = 2V | 1.05 | 1.20 | 1.55 | V     |
| Delay to Output         | $C_L = 0$ ,                                                                                                                                      |      | 55   |      | ns    |

# **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise noted, these specifications apply for  $C_T$  = 330pF,  $R_C$  = 100 $\Omega$ ,  $R_D$  = 2k $\Omega$ ,  $V_{CC}$  = 15V,  $T_A$  = Operating Temperature Range. Pin numbers refer to 16-pin DIP. (Note 1)

| PARAMETER                         | CONDITIONS                                                                             | MIN | TYP                                    | MAX        | UNITS    |
|-----------------------------------|----------------------------------------------------------------------------------------|-----|----------------------------------------|------------|----------|
| Current Limit Comparator          |                                                                                        |     |                                        |            |          |
| Pin 5 Input Bias Current          | 0 < V <sub>PIN 5</sub> < 4V                                                            |     | 2                                      |            | μΑ       |
| Current Limit Threshold           |                                                                                        |     | 1.41                                   |            | V        |
| Hysteresis                        |                                                                                        |     | 30                                     |            | mV       |
| Delay to Output                   | $V_{PIN\ 10} = 0, C_L = 0$                                                             |     | 50                                     |            | ns       |
| One-Shot                          |                                                                                        |     |                                        | 4          |          |
| Off-Time Initial Accuracy         | C <sub>L</sub> = 0, T <sub>A</sub> = 25°C                                              |     | 0.45                                   |            | μs       |
| Off-Time Voltage Stability        | $C_L = 0$ , $12V < V_{CC} < 25V$                                                       |     | 5                                      | 1          | %        |
| Off-Time Temperature Stability    | C <sub>L</sub> = 0                                                                     |     | 5                                      |            | %        |
| Off-Time Total Variation          | C <sub>L</sub> = 0, line, temp                                                         |     | 6 6                                    |            | %        |
| Feedforward/Maximum On-Time Clamp |                                                                                        |     |                                        |            |          |
| Discharge Current                 | V <sub>PIN 8</sub> = 2.5V                                                              | -   | 30                                     |            | mA       |
| On-Time Initial Accuracy          | $C_{FF} = 330 \text{pF}, R_{FF} = 27 \text{k}\Omega \text{ to } V_{REF},$<br>$C_L = 0$ |     | 1.0                                    |            | μs       |
| Shutdown/Restart                  |                                                                                        |     |                                        |            |          |
| Pin 10 Charging Current           |                                                                                        |     |                                        |            | μΑ       |
| Overload Shutdown Threshold       |                                                                                        |     | 2.3                                    |            | V        |
| Restart Threshold                 |                                                                                        |     |                                        |            | V        |
| Soft-Start                        |                                                                                        |     | J.,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |            | - 1      |
| Input Bias Current                | V <sub>PIN 9</sub> = 4V                                                                |     | 1                                      |            | μΑ       |
| Discharge Current                 | V <sub>PIN 9</sub> = 1V                                                                |     | 25                                     |            | mA       |
| Under-Voltage Lockout             |                                                                                        |     |                                        | L          |          |
| Start Threshold                   |                                                                                        |     | 13.4                                   |            | V        |
| UVLO Hysteresis                   |                                                                                        |     | 3.6                                    |            | V        |
| Output                            |                                                                                        |     |                                        |            |          |
| Output Low Level                  | I <sub>OUT</sub> = 20mA                                                                |     | 0.25                                   | 0.40       | V        |
|                                   | I <sub>OUT</sub> = 200mA                                                               |     | 1.2                                    | 2.2        | V        |
| Output High Level                 | I <sub>OUT</sub> = -20mA                                                               |     | 13.0                                   |            | V        |
|                                   | I <sub>OUT</sub> = -200mA                                                              |     | 12.7                                   |            | V        |
| Rise/Fall Time                    | C <sub>L</sub> = 1nF                                                                   |     | 30                                     |            | ns       |
| Supply                            |                                                                                        |     |                                        |            |          |
| Start Up Current                  | $V_{CC} = 8V, T_J = 25^{\circ}C$<br>$V_{CC} = 8V, T_J = -40^{\circ}C$                  |     | 2.0<br>2.5                             | 3.0<br>3.5 | mA<br>mA |
| Operating I <sub>CC</sub>         | :                                                                                      |     | 28                                     | 38         | mA       |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

# **FUNCTIONAL DESCRIPTION**

# ML4815 PRINTED CIRCUIT BOARD LAYOUT CONSIDERATIONS

High speed circuits demand careful attention to layout and component placement. To assure proper performance of the ML4815, follow these rules: 1) Use a ground plane. 2) Damp or clamp parasitic inductive kick energy from the gate of driven MOSFET. Don't allow the output pins to ring below ground. A series gate resistor or a shunt 1 Amp Schottky diode at the

output pin will serve this purpose. 3) Bypass  $V_{CC}$ ,  $V_{C}$ , and  $V_{REF}$ . Use  $1\mu F$  monolithic ceramic capacitors for  $V_{CC}$  and  $V_{C}$  with low equivalent series inductance. Allow less than 1 cm of total lead length for each capacitor between the bypassed pin and the ground plane. 4) Treat the off-time setting capacitor,  $C_{T}$ , like a bypass capacitor.

#### **ERROR AMPLIFIER CIRCUIT**

## Simplified Schematic



**Open-Loop Frequency Response** 

Unity Gain Slew Rate





#### **CONTROL METHODS**

In current-mode control, the current transformer output is fed into the RAMP comparator input. The current-sense waveform is used as the on-time

modulating ramp. The on-time can be clamped to a maximum by using  $R_{FF}$  and  $C_{FF}$  as shown.

## Current-Mode Control with Maximum On-Time Clamp



In feedforward voltage-mode control, the on-time modulating ramp is generated with an external capacitor  $C_{FF}$  from pin 8 to the ground.  $C_{FF}$  is charged through an external resistor  $R_{FF}$ . The maximum on-time

is the time taken to charge  $C_{FF}$  to 3.7V. Since the charging current depends on  $V_{IN}$ , the resulting maximum on-time varies with  $V_{IN}$ .

## **Feedforward Control**



#### **OUTPUT SECTION**



When driving power MOSFET's with high equivalent gate capacitance ( $C_G > 3$ nF), it is advisable to use an external 1N4148 diode between  $V_{CC}$  and  $V_C$  pins (figure above) to reduce extra power dissipation caused by slow turn-off of  $Q_7$ . In this case both  $V_{CC}$  and  $V_C$  pins should have bypass capacitors ( $C = 1\mu F$ ) as close as possible to the IC pins.





#### **ONE-SHOT**

The figure below shows the detailed block diagram of the one-shot. The one-shot is programmed with external resistors  $R_C$ ,  $R_D$  and capacitor  $C_T$ . Assuming that CLK is low and  $Q_2$  conducts initially, the timing capacitor  $C_T$  is charged to 4V through  $R_C$  and  $Q_3$ . This corresponds to the switch conduction cycle (on-time). When either the feedforward ramp or the sensed current signal exceeds the error amplifier output voltage, a trigger pulse is sent to the one-shot, setting the R-S latch  $X_2$  and disabling  $Q_3$ .  $C_T$  is immediately discharged through  $R_D$  until  $C_T$  voltage reaches the lower threshold (2V) of the Schmitt-trigger  $X_1$ . At this point,  $X_1$  output goes high, resetting  $X_2$ .  $Q_1$  turns off, allowing  $Q_3$  to recharge  $C_T$  to 4V. This time interval corresponds to the switch off-time. Since the off-time is simply the discharge time of  $C_T$ , one can express

$$T_{OFF} = 0.69 R_D C_T$$

#### Block Diagram of the One-Shot



#### Timing Diagram of the One-Shot



The purpose of  $R_{\rm C}$  is to slow the charging transient of  $C_{\rm T}$  in order to widen the internal reset pulse.  $R_{\rm C}$  is usually chosen such that the following inequality is satisfied.

$$\frac{R_{C}}{R_{C} + R_{D}} < 0.05$$

T<sub>OFF</sub> vs R<sub>D</sub>



#### CONSTANT ON-TIME CLAMP (In Current-Mode Only)

#### Constant On-Time Clamp



In current-mode control, the maximum on-time can be clamped by using the comparator X<sub>1</sub> (figure above). The internal transistors  $Q_1$ ,  $Q_2$  and diode  $D_2$  discharges  $C_{FF}$  to approximately  $V_{BE}$ . The time taken to charge  $C_{FF}$  from  $V_{BE}$  to  $V_{BIAS}$  (=  $\frac{V_{REF} + 0.488 \ V_{BE}}{1.488}$ ) sets the

from 
$$V_{BE}$$
 to  $V_{BIAS}$  ( =  $\frac{V_{REF} + 0.488 \ V_{BE}}{1.488}$  ) sets the

maximum on-time. The diode  $D_1$  compensates the  $V_{BE}$ dependent CFF valley voltage. It can be shown that

$$T_{ON(MAX)} \approx 1.115 R_{FF} C_{FF}$$

and  $T_{\text{ON(MAX)}}$  is relatively independent of temperature.





#### CURRENT-LIMITING, OVERLOAD SHUTDOWN AND FAULT MANAGEMENT

#### Overload Protection and Fault Management



ML4815 features a unique overload protection scheme. The power transistor current is compared with the current-limit threshold (1.4V) of  $X_3$ . When the sensed current exceeds this threshold, the one-shot is triggered and the R-S latch  $X_4$  is set. The one-shot blanks the gate drive and  $X_4$  turns on the current source  $I_F$ . The external capacitor  $C_{RD}$ , which is normally fully discharged, is charged towards an overload threshold of 2.3V. The packet of charge delivered to  $C_{RD}$  in each over-current cycle is  $I_F \times T_{OFF}$  (figure below).  $X_4$  is reset after the off-time elapses. If output short is removed before  $C_{RD}$  reaches the overload threshold,  $C_{RD}$  will be discharged through  $R_{RD}$  and normal operation will resume. Under persistent output short circuit,  $C_{RD}$  is

charged until it reaches 2.3V. The gate drive is immediately terminated and the soft-start capacitor is discharged.  $C_{RD}$  then discharges through  $R_{RD}$  towards the restart threshold (1.1V). Gate drive remains off until  $C_{RD}$  is discharged below 1.1V. The time taken for  $C_{RD}$  to discharge to the restart threshold is the restart-delay time. This delay reduces the average power delivered to the load during overload, thus protecting both the load and the controller. If overload persists, the controller will continue to hiccup until the cause of overload is removed. The controller undergoes soft-start at each restart. The overload shutdown and restart sequence for a converter with non-bootstrapped power supply  $V_{CC}$  is illustrated in figure.

# Current Limiting Overload Shutdown and Restart Sequence (Non-Bootstrapped Operation)



8

For a bootstrapped converter (where controller  $V_{CC}$  is obtained from an auxiliary winding of the main transformer), overload shutdown causes both the converter output and the controller  $V_{CC}$  to collapse. Undervoltage lockout (UVLO) is activated and the onchip bandgap reference is disabled. ML4815 dissipates only 2mA of supply current during shutdown. Since

### Simplified V<sub>CC</sub> Bootstrapping Scheme



 $I_{BLEED}$  is higher than the start-up current,  $C_S$  will be charged towards the UVLO start threshold. When this happens, the entire controller becomes operational except that the gate drive remains off.  $I_{CC}$  jumps to its full operational value. Since  $V_{CC}$  bootstrapping is not yet available,  $I_{CC}$  will discharge  $C_S$  below the UVLO stop threshold. The on-chip reference will again be disabled with the controller supply current reduced to 2mA.  $I_{BLEED}$  will again charge  $C_S$  towards the UVLO start threshold. The process repeats until  $C_{RD}$  is discharged below the restart threshold. The shutdown and restart sequence is illustrated with the timing diagram below.

# Overload Shutdown UVLO and Restart Sequence (Bootstrapped Operation)



#### OPEN LOOP LABORATORY TEST FIXTURE



## SCHEMATIC OF THE 50W ZVS DC/DC CONVERTER



# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE            |
|-------------|-------------------|--------------------|
| ML4815CP    | 0°C to 70°C       | Plastic DIP (P16)  |
| ML4815CQ    | 0°C to 70°C       | Plastic PLCC (Q20) |



# High Frequency Multi-Mode Resonant Controller

# **GENERAL DESCRIPTION**

The ML4816 controller IC is suitable for a wide range of resonant converter topologies. This controller can be used with Zero Current Switched (ZCS) Quasi Resonant Converters (QRC) requiring constant on-time and modulated off-time, as well as frequency modulated converters such as Series Resonant Converters operating above resonance.

The ML4816's oscillator features independent control of charging and discharging currents (on-time and off-time). Output frequency can be obtained either proportional or inversely proportional to the controlling voltage. In addition, both upper and lower frequency limits (f<sub>MIN</sub> and f<sub>MAX</sub>) can be independently set.

Both pulse-by-pulse and DC current limiting are provided for. Overload protection (shutdown) is triggered after a programmable delay time. Restart after overload shutdown can be delayed by a programmable time. Internal logic disables the gate drive until the oscillator is stable.

## **FEATURES**

- Supports Zero Current Switched (ZCS) Quasi-Resonant Converters
- Supports Series Resonant (ZVS) converters operating above resonance
- Wide oscillator frequency range
- Programmable f<sub>MIN</sub> and f<sub>MAX</sub> limits
- Practical Operation to 2.5MHz (f<sub>OSC</sub>)
- Low Start-up Current and Under-Voltage Lockout Circuits support Off-Line Operation
- Pulse by Pulse or DC Current Limiting
- Integrating Soft Start Reset (Fault Integration) with Programmable Restart Delay
- High current (1.5A peak) totem-pole output drive
- Precision buffered 5V Reference (±1%)

# **BLOCK DIAGRAM**



# PIN CONFIGURATION

ML4816 20-Pin DIP



ML4816 20-Pin SOIC



# PIN DESCRIPTION

| PIN # | NAME                                   | DESCRIPTION                                                                                                             | PIN #    | NAME                                           | DESCRIPTION                                                               |
|-------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------|------------------------------------------------|---------------------------------------------------------------------------|
| 1     | I(FB)                                  | Input for load current limit.                                                                                           | 9        | R(D)                                           | External resistor from this pin to                                        |
| 2     | INV                                    | Inverting input to error amp.                                                                                           |          |                                                | GND sets the oscillator discharge current (off time).                     |
| .3    | ea out                                 | Output of error amplifier.                                                                                              | 10       | C(T)                                           | Timing capacitor for Oscillator.                                          |
| 4     | I(LIM) OUT                             | Output for load current limit amplifier.                                                                                | 11       | GND                                            | Signal ground.                                                            |
| 5     | F(LIM)                                 | A voltage input sets the maximum on time for the timer.                                                                 | 12       | SOFT START                                     | Normally connected to Soft Start capacitor.                               |
| 6     | V(D)                                   | Controls the C(T) discharge current and oscillator off time. Connected to error amplifier                               | 13       | RC(RESET)                                      | Timing elements for Integrating fault detection and reset delay circuits. |
|       |                                        | output for off-time modulation and to V(REF) for constant off                                                           | 14       | OUTA                                           | High Current Totem pole output A.                                         |
| 7     | V(F)                                   | time. Controls the charging current                                                                                     | 15       | PWR GND                                        | Return for the High Current Totem Pole outputs.                           |
|       |                                        | and oscillator on time.  Connected to error amplifier for on time modulation and connected to GND for constant on time. | 16       | VC                                             | Supply for the High Current Totem Pole outputs.                           |
|       |                                        |                                                                                                                         | 17       | OUTB                                           | High Current Totem pole output B.                                         |
| 8     | R(C)                                   | External timing resistor to either                                                                                      | 18       | $V_{CC}$                                       | Positive supply for the IC.                                               |
|       |                                        | GND or V(REF) sets the charging current (oscillator on time). This                                                      | 19       | V(REF)                                         | Buffered output for the 5.0V voltage reference.                           |
|       | pin can either source or sink current. | 20                                                                                                                      | I(SENSE) | Primary current sense input for current limit. |                                                                           |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (Pins 16, 18)              | / |
|-------------------------------------------|---|
| Output Current, Source or Sink (Pin 12)   |   |
| DC 0.5/                                   | ١ |
| Pulse (0.5μs) 1.5/                        | ١ |
| Analog Inputs                             |   |
| (Pins 1, 2, 5, 6, 7, 13)0.3 to 6.3\       | / |
| Amplifier Output Currents (Pins 3, 4) 5m/ | ٨ |

| Caft Chart Cials Commant (Dia 9)      | 100m A         |
|---------------------------------------|----------------|
| Soft Start Sink Current (Pin 8)       |                |
| R <sub>C</sub> Current (Pin 8)        | 0.5 to 0.5mA   |
| R <sub>D</sub> Current (Pin 9)        | 4mA            |
| Junction Temperature                  | 150°C          |
| Storage Temperature Range             | -65°C to 150°C |
| Lead Temperature (Soldering 10 sec.)  | 260°C          |
| Thermal Resistance (θ <sub>JA</sub> ) |                |
| Plastic DIP                           | 67°C/W         |
| Plastic SOIC                          | 95°C/W         |

# **OPERATING CONDITIONS**

Temperature Range ...... 0°C to 70°C

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $C_T = 470$  pF,  $V_{CC} = 15$  V.  $V_{CC}$  is adjusted above the start threshold before settling at 15 V. (Note 1)

| PARAMETER                   | CONDITIONS                                 | MIN   | TYP  | MAX  | UNITS |
|-----------------------------|--------------------------------------------|-------|------|------|-------|
| Reference                   |                                            |       |      |      |       |
| Output Voltage              | $T_A = 25^{\circ}C$ , $I_O = -1 \text{mA}$ | 4.90  | 5.00 | 5.10 | V     |
| Line Regulation             | 12V ≤ V <sub>CC</sub> ≤ 25V                |       | 2    | 20   | mV    |
| Load Regulation             | 1mA ≤ I <sub>O</sub> ≤ 10mA                |       | 5    | 20   | mV    |
| Temperature Stability       | $T_{MIN} \le T_A \le T_{MAX}$              |       | 0.2  | 0.4  | mV/°C |
| Total Variation             | line, load, temp.                          | 4.85  |      | 5.15 | V     |
| Output Noise Voltage        | 10Hz < f < 10KHz                           |       | 50   |      | μV    |
| Long Term Stability         | T <sub>J</sub> = 125°C, 1000 Hrs           |       | 5    | 25   | mV    |
| Short Circuit Current       | V <sub>REF</sub> = 0                       | -40   | -70  | -100 | mA    |
| Error Amplifier             |                                            |       | *    |      |       |
| Non-Inverting Input Voltage |                                            | 2.37  | 2.47 | 2.57 | V     |
| Input Bias Current          |                                            |       |      | 3    | μА    |
| Open-Loop Gain              | $1 \le V_O \le 4V$                         | 60    |      |      | dB    |
| Unity Gain Bandwidth        | ·                                          | 2.5   | 2.8  |      | MHz   |
| PSRR                        | 12V ≤ V <sub>CC</sub> ≤ 25V                | 65    |      |      | dB    |
| Output Sink Current         | $V_{PIN 2} = 2.7V, V_{PIN 3} = 1V$         | 1     | 2.8  |      | mA    |
| Output Source Current       | $V_{PIN 2} = 2.3V, V_{PIN 3} = 4V$         | -0.5  | -2.2 |      | mA    |
| Output High Voltage         | $I_{PIN 3} = -0.5 \text{mA}$               | 5.0   | 5.5  | 6.0  | V     |
| Output Low Voltage          | $I_{PIN 3} = 1 \text{mA}$                  |       | 0.5  | 1.0  | V     |
| Slew Rate                   |                                            |       | 8.5  |      | V/µs  |
| Current-Limit Amplifier     |                                            |       |      |      |       |
| Non-Inverting Input Voltage |                                            | 0.145 | 0.17 | 0.2  | V     |
| Input Bias Current          |                                            |       |      | 3    | μА    |
| Open-Loop Gain              | 1 ≤ V <sub>O</sub> ≤ 4V                    | 65    |      | -    | dB    |
| Unity Gain Bandwidth        |                                            | 1.0   | 1.5  |      | MHz   |
| PSRR                        | 12V ≤ V <sub>CC</sub> ≤ 25V                | 55    |      |      | dB    |
| Output Sink Current         | $V_{PIN 1} = 1V, V_{PIN 4} = 1V$           | 1     | 1.6  |      | mA    |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| PARA                                  | AMETER                            | CONDITIONS                                                                                                                                              | MIN                   | TYP                   | MAX                   | UNITS    |
|---------------------------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|-----------------------|----------|
| Current-Limit Ampl                    | ifier (Continued)                 |                                                                                                                                                         |                       |                       | <del></del>           |          |
| Output Source Curr                    | ent                               | V <sub>PIN 1</sub> = 0V, V <sub>PIN 4</sub> = 4V                                                                                                        | -0.5                  | -1.1                  |                       | mA       |
| Output High Voltag                    | ge                                | $I_{PIN \ 4} = -0.5 \text{mA}$                                                                                                                          | 6.0                   | 7.2                   | 8.0                   | ·V       |
| Output Low Voltage                    |                                   | I <sub>PIN 4</sub> = 1mA                                                                                                                                |                       | 0.7                   | 1.0                   | V        |
| Slew Rate                             |                                   |                                                                                                                                                         |                       | 0.9                   |                       | V/µs     |
| Current-Sense                         |                                   |                                                                                                                                                         |                       |                       | <u> </u>              |          |
| Input Bias Current                    |                                   | $V_{PIN 20} = 0$                                                                                                                                        |                       |                       | -2                    | μА       |
| Current-Sense Thres                   | shold                             |                                                                                                                                                         | 1.20                  | 1.25                  | 1.30                  | V        |
| Delay to Pin 13                       |                                   |                                                                                                                                                         |                       | 80                    | 150                   | ns       |
| Soft-Start                            |                                   | •                                                                                                                                                       |                       |                       | <u> </u>              |          |
| Discharging Curren                    | t                                 | V <sub>PIN 13</sub> = 4V, V <sub>PIN 12</sub> = 1V                                                                                                      | 20                    | 35                    |                       | mA       |
| Charging Current                      |                                   | V <sub>PIN 13</sub> = 0, V <sub>PIN 12</sub> = 1V                                                                                                       | -16                   | -21                   | -26                   | μА       |
| Overload Protection                   | 1                                 |                                                                                                                                                         |                       |                       |                       |          |
| Overload Threshold                    | I                                 |                                                                                                                                                         | 3.0                   | 3.2                   | 3.5                   | V        |
| Restart Threshold                     |                                   |                                                                                                                                                         | 1.0                   | 1.2                   | 1.4                   | V        |
| Pulse-by-pulse Chai                   | rging Current                     | V <sub>PIN 20</sub> = 1.35V, V <sub>PIN 13</sub> = 2V                                                                                                   |                       | -320                  |                       | μΑ       |
| Current-Limit Amp. Controlled Current |                                   | V <sub>PIN 1</sub> = 0, V <sub>PIN 13</sub> = 2V<br>V <sub>PIN 4</sub> = 1V<br>V <sub>PIN 4</sub> = 2.5V                                                |                       | -2.2<br>-0.9          |                       | mA<br>mA |
| Voltage-Controlled                    | Timer                             |                                                                                                                                                         |                       |                       |                       | -        |
| C <sub>T</sub> Minimum Disch          | arging Current                    | $V_{PIN 6} = 0, V_{PIN 10} = 3V$                                                                                                                        | 14                    | 18.5                  | 22                    | μА       |
| C <sub>T</sub> Peak Voltage           |                                   |                                                                                                                                                         |                       | 3.75                  |                       | V        |
| C <sub>T</sub> Valley Voltage         |                                   |                                                                                                                                                         |                       | 2.1                   |                       | V        |
| R <sub>C</sub> Minimum Voltage        |                                   | $V_{PIN 5} = V_{PIN 7} = 0,$<br>25K $\Omega$ from Pin 8 to GND                                                                                          | 0.446V <sub>REF</sub> | 0.455V <sub>REF</sub> | 0.464V <sub>REF</sub> | V        |
| R <sub>C</sub> Voltage                |                                   | $V_{PIN 5} = 8 \div 11 \ V_{REF}, V_{PIN 7} = 5V$<br>25K $\Omega$ from Pin 8 to GND                                                                     | 0.713V <sub>REF</sub> | 0.72V <sub>REF</sub>  | 0.742V <sub>REF</sub> | V        |
| R <sub>D</sub> Minimum Voltag         | ge                                | $V_{PIN 6} = 0$ , $3K\Omega$ from Pin 9 to GND                                                                                                          |                       |                       | 0                     | V        |
| R <sub>D</sub> Maximum Volta          | ge                                | $V_{PIN 6} = 5V$ , $3K\Omega$ from Pin 9 to GND                                                                                                         | 0.425V <sub>REF</sub> | 0.45V <sub>REF</sub>  | 0.475V <sub>REF</sub> | V        |
| Ton                                   | T <sub>A</sub> = 25°C             | $\begin{split} V_{PIN~5} &= V_{PIN~7} = 0, V_{PIN~6} = 3V, \\ 25K\Omega &\text{ from Pin 8 to GND}, \\ 3K\Omega &\text{ from Pin 9 to GND} \end{split}$ | 0.62                  | 0.68                  | 0.75                  | μs       |
|                                       | Total Variation                   | $12V \le V_{CC} \le 25V$ $T_{MIN} \le T_A \le T_{MAX}$                                                                                                  | 0.60                  | 0.71                  | 0.79                  | μs       |
| Output Dead Time                      | T <sub>A</sub> = 25°C<br>(Note 1) | $V_{PIN 5} = V_{PIN 7} = 0$ , $V_{PIN 6} = 5V$<br>25K $\Omega$ from Pin 8 to GND,<br>3K $\Omega$ from Pin 9 to GND                                      | 100                   | 120                   | 145                   | ns       |
|                                       | Total Variation                   | $12V \le V_{CC} \le 25V$ $T_{MIN} \le T_A \le T_{MAX}$                                                                                                  | 100                   | 120                   | 155                   | ns       |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| P                        | ARAMETER              | CONDITIONS                                                                                                                                       | MIN  | TYP  | MAX      | UNITS |
|--------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------|------|----------|-------|
| Voltage-Control          | led Timer (Continued) |                                                                                                                                                  |      |      | <u> </u> |       |
| Frequency                | f <sub>MAX(1)</sub>   | $V_{PIN 5} = V_{PIN 7} = 0$ , $V_{PIN 6} = 5V$<br>25 KΩ from Pin 8 to GND<br>3 KΩ from Pin 9 to GND                                              | .98  | 1.05 | 1.28     | MHz   |
|                          | f <sub>MIN(1)</sub>   | $V_{PIN 5} = V_{PIN 7} = 0$ , $V_{PIN 6} = 1.4V$<br>25 KΩ from Pin 8 to GND<br>3 KΩ from Pin 9 to GND                                            | 17   | 22   | 28       | KHz   |
|                          | f <sub>MAX(2)</sub>   | $V_{PIN 5} = 8 \div 11 V_{REF}$ , $V_{PIN 7} = 2V$<br>$V_{PIN 6} = 5V$<br>$22K\Omega$ from Pin 8 to Pin 19<br>$3K\Omega$ from Pin 9 to GND       | 1.1  | 1.33 | 1.55     | MHz   |
|                          | f <sub>MIN(2)</sub>   | $V_{PIN 5} = 8 \div 11 \ V_{REF}, V_{PIN 7} = 2V$ $V_{PIN 6} = 5V$ $22K\Omega \text{ from Pin 8 to Pin 19}$ $3K\Omega \text{ from Pin 9 to GND}$ | 570  | 635  | 700      | KHz   |
| Under Voltage L          | ockout                |                                                                                                                                                  |      |      |          |       |
| Start Threshold          |                       |                                                                                                                                                  | 15.0 | 16.3 | 16.8     | V     |
| Stop Threshold           |                       |                                                                                                                                                  | 9.2  | 9.7  | 10.2     | ı V , |
| Supply                   |                       |                                                                                                                                                  |      |      |          |       |
| Start-Up Curren          | t                     | V <sub>CC</sub> = 15.5V                                                                                                                          | 1.2  | 1.75 | 2.3      | mA    |
| Operating Supply Current |                       | $V_{PIN 5} = V_{PIN 7} = 0$ , $V_{PIN 6} = 5V$<br>25KΩ from Pin 8 to GND<br>3KΩ from Pin 9 to GND<br>$C_{LA} = C_{LB} = 0$ , $T_A = 25$ °C,      | 26   | 32   | 38       | mA    |
|                          |                       | $T_{MIN} \le T_A \le T_{MAX}$                                                                                                                    |      |      | 53       | mA    |
| Output                   |                       |                                                                                                                                                  |      |      |          |       |
| Output Low Lev           | vel                   | I <sub>SINK</sub> = 20mA                                                                                                                         |      | 0.1  | 0.4      | V     |
|                          |                       | I <sub>SINK</sub> = 200mA                                                                                                                        |      | 0.7  | 2.2      | V     |
| Output High Level        |                       | I <sub>SOURCE</sub> = 20mA                                                                                                                       | 12.0 | 13.5 |          | V     |
|                          |                       | I <sub>SOURCE</sub> = 200mA                                                                                                                      | 11.5 | 13.0 |          | , V   |
| Rise Time                |                       | $C_{LA} = C_{LB} = 1 \text{nF}$                                                                                                                  |      |      | 60       | ns    |
| Fall Time                |                       | $C_{LA} = C_{LB} = 1 \text{nF}$                                                                                                                  |      |      | 60       | ns    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

# **FUNCTIONAL DESCRIPTION**

#### **OSCILLATOR**

The oscillator is the core of the ML4816 and is designed to allow the maximum flexibility. This oscillator can be used in two basic modes of operation:

- On time proportional to V<sub>IN</sub>, fixed off time with a maximum on time limit (where V<sub>IN</sub> is the output of the error amplifier).
- 2. Off time inversely proportional to V<sub>IN</sub>, fixed on time.





Figure 1. Oscillator Block Diagram

The internal CLOCK signal, shown above, turns the outputs off at its rising edge. Clock remains high and the outputs stay off as long as C(T) is discharging. The discharge time  $(T_{OFF})$  of C(T) is:

$$T_{OFF} = \frac{1.65 \text{ C(T) R(D)}}{10 \text{ (V(D)} - 2\text{V)} + 16\mu\text{A R(D)}}$$
(1)

#### Variable Off-Time, Constant On-Time (Figure 2)

When using a variable off time control, V(D) is tied to the output of the error amplifier. Off time is given by equation (1) while the  $16\mu$ A current sink prevents the off time from becoming infinite, thereby providing an upper limit to  $T_{OFF}$  of:

Max 
$$(T_{OFF}) = C(T) \times 1.03 \times 10^5$$
 (2)

The on time is given by:

$$T_{ON} = 0.0605 \text{ R(C) C(T)}$$
 (3)



Figure 2. Variable Off Time, Constant On Time Oscillator Connections



Figure 2a. Max (TOFF) vs. CT



Figure 2b. TON vs. R(C)

#### Variable On-Time, Constant Off-Time

The on time  $(T_{ON})$  is controlled by the current flowing from V(REF) through R(C) into B2. The output of B2 is internally limited to be no less than 2.27V and no greater than F(LIM).



Figure 3. Variable On Time, Constant Off Time Oscillator Connections (T<sub>ON</sub> Proportional to EA OUT)



Figure 3a. Minimum  $T_{ON}$  for Constant Off-Time Configuration with  $V_{FLIM} = \frac{8}{11} \times V_{REF}$ 

The on time for figure 3 is given by:

$$T_{ON} = \frac{0.138 \text{ R(C) C(T)}}{V(\text{REF}) - V(\text{F})}$$
 (4)

The maximum on time is given by:

$$T_{ON(MAX)} = \frac{0.138 \text{ R(C) } C(T)}{V(REF) - F(LIM)}$$
 (5)

where F(LIM) > 2.27V. The minimum on time is:

$$T_{ON(MIN)} = 0.0506 R(C) C(T)$$
 (6)

#### **ERROR AMPLIFIER**

The ML4816 error amplifier is a 2.5MHz bandwidth, 8.5V/µsec slew rate op-amp with provision for limiting the positive output voltage swing to implement the soft start function.



The Error Amplifier input contains protection diodes as shown above. INV should not be driven lower than  $2.5V-V_{BE}$  or higher than  $2.5V+V_{BE}$ .



Figure 5. Error Amplifier Open-Loop Gain and Phase vs. Frequency

#### **OUTPUT DRIVER STAGE**

The ML4816 has two high current high speed totem pole output drivers each capable of 1.5A peak output, designed to quickly switch the gates of capacitive loads, such as power MOSFET transistors.



Figure 6. Power Driver Simplified Schematic



Figure 6a. Output Driver Current Consumption I(C) vs. Output Load Capacitance



Figure 7. Output Saturation Voltage vs. Output Current



Figure 8. Rise/Fall Time

#### CURRENT LIMIT, FAULT DETECTION AND SOFT START

The ML4816 has two modes of current limiting: Primary pulse-by-pulse over-current protection and secondary DC average current limiting.

#### Primary Pulse-by-Pulse Current Limit Circuit

In this mode, the primary current is compared with a 1.25V threshold in comparator X1. When the sensed current exceeds the 1.25V threshold of comparator X1, the R-S latch X2 is set, turning on the 320 $\mu$ A current source to charge C<sub>RST</sub>. I<sub>F1</sub> remains on until CLOCK goes high (T<sub>OFF</sub>). When C<sub>RST</sub> has charged to 3.2V, a soft start reset occurs. The number of times the outputs reach current limit are "remembered" on C<sub>RST</sub>. Over time, C<sub>RST</sub> is discharged by R<sub>RST</sub> providing a measure of "forgetting" when the over-current condition no longer occurs. If the output fault is removed before C<sub>RST</sub> reaches 3.2V, C<sub>RST</sub> discharges slowly through R<sub>RST</sub> and normal operation resumes.

#### Over-Current Sensing, Overload Shutdown and Fault Management



Figure 9. Overload Protection and Fault Management

#### Secondary dc Current Limit Circuit

In secondary dc current-limiting, the currents in the output rectifiers are sensed, full-wave rectified and smoothed. The smoothed signal is fed into the current-limiting amplifier  $X_3$ . If the sensed current is below the 0.16V threshold, the output of  $X_3$  will go above  $V_{REF}$  and  $I_{F2}$  will be off. As the sensed current exceeds the current-limit threshold,  $V_{ILO}$  starts to fall and

$$I_{F2}~(\approx \frac{V_{REF}-V_{ILO}-2V_{BE}}{1200\Omega}~)~turns~on.~I_{F2}~charges~C_{RST}$$

towards the overload threshold (3.2V) of  $X_4$ .  $C_{RST}$  charging and temporary recovery through  $R_{RST}$  here are similar to the pulse-by-pulse over-current sensing case except that  $I_{F2}$  is continuous.

Under persistent output short circuit with either form of over-current protection,  $C_{RST}$  is charged until it reaches 3.2V. The gate drives are immediately terminated and the soft-start capacitor  $C_{SS}$  is discharged.  $C_{RST}$  then discharges through  $R_{RST}$  toward the restart threshold (1.2V). Gate drives remain off until  $C_{RST}$  is discharged below 1.2V. The time taken for  $C_{RST}$  to discharge to the restart threshold is the restart-delay time. This delay reduces the average power delivered to the load during overload, thus protecting both the load and the controller. If overload persists, the controller will continue to hiccup until the cause of overload is removed. The controller undergoes soft-start at each restart.

The overload shutdown and restart sequences for both over-current protection schemes with non-bootstrapped  $V_{CC}$  are illustrated in Figures 10 and 11.





Figure 10. Over-Current Sensing, Overload Shutdown and Restart Sequence (Non-Bootstrapped  $V_{CC}$ ) (ZCS-QRC Transistor Current Shown)

Figure 11. Secondary dc Current Sensing, Overload Shutdown and Restart Sequence (Non-Bootstrapped V<sub>CC</sub>)



Figure 12. Simplified V<sub>CC</sub> Bootstrapping Scheme in Half-Bridge Configuration

For a bootstrapped converter, where controller V<sub>CC</sub> is obtained from an auxiliary winding of the main transformer, (see Figure 12) overload shutdown causes both the converter output and the controller V<sub>CC</sub> to collapse. Undervoltage lockout (UVLO) is activated and the on-chip bandgap reference is disabled. ML4816 dissipates only 1.5mA during shutdown. Since IBLEED is higher than the start-up current, C<sub>S</sub> will be charged towards the UVLO start threshold. When this happens, the entire controller becomes operational except that the gate drives remain off. I<sub>CC</sub> jumps to its full operational value. Since V<sub>CC</sub> bootstrapping is not yet available, I<sub>CC</sub> will discharge C<sub>S</sub> below the UVLO stop threshold. The on-chip reference will again be disabled with the controller supply current reduced to 1.5mA. IBLEED will again charge C<sub>5</sub> towards the UVLO start threshold. The process repeats until C<sub>RST</sub> is discharged below the restart threshold. The shutdown and restart sequence is illustrated in Figure 13.

The over-current timing and shutdown sequence can be disabled by grounding pin 13.



Figure 13. Overload Shutdown, UVLO and Restart Sequence (Bootstrapped Operation)

#### Auxiliary Output Current-Limiting (RC(RESET) Pin Grounded)

Constant current at power inverter output can be obtained by utilizing the current-limit amplifier with pin 13 shorted to ground. The ILO pin is connected to the EAO pin through two external OR-ing diodes D<sub>1</sub> and D<sub>2</sub> (Figure 14). R<sub>1</sub> is used as a pull-up resistor. The current-limiting loop activates and takes control if the voltage at the inverting input IFB of the current-limit amplifier exceeds the 160mV threshold and ILO is pulled below EAO. The schematic shows that either the main error amplifier or the current-limiting amplifier controls the switching frequency of the converter. The voltage to the IFB pin comes from the output of a current sensor which produces a signal proportional to the output current.



Figure 14. Auxiliary Output Current-Limiting

#### First-Pulse Inhibit

ML4816 features a unique scheme to prevent input transformer from saturating during initial start-up. Before V<sub>CC</sub> rises above the undervoltage lockout (UVLO) start threshold, the bandgap reference is disabled. Since the bias circuit of the timer requires a reference output of at least 4VBE to operate, the timing capacitor C<sub>T</sub> remains fully discharged. As V<sub>CC</sub> crosses UVLO start threshold at t<sub>0</sub>, the reference becomes enabled. The reference output rises at a rate determined by the reference short-circuit current and the external bypass capacitor. C<sub>T</sub> remains discharged until V<sub>REF</sub> exceeds 4V<sub>BE</sub>. There is no gate drive until V<sub>REF</sub> reaches the "reference-good" level (4.4V) (see Figure 16). Once V<sub>REF</sub> exceeds 4V<sub>BE</sub> (t<sub>1</sub>), C<sub>T</sub> is charged towards the upper threshold of the oscilllator/timer. Although the gate drives are enabled at t2, the firstpulse inhibit latch continues to blank the outputs. This latch is reset when C<sub>T</sub> voltage crosses the upper oscillator threshold at t3. OUTA is gated on after the CLK pulse elapses.

Without the first-pulse inhibit circuit, the first OUTA pulse would be on for time  $T_{ONI}$  which could be as much as 2 to 3 times longer than the desired  $T_{ON}$  time. The first-pulse inhibit latch ensures no abnormally long first gate drive pulse, independent of  $V_{RFF}$  rise time.



Figure 15. Operation of UVLO and the First-Pulse Inhibit Circuit



Figure 16. Timing Diagram Illustrating Initial Start-Up and the First-Pulse Inhibit

### Open Loop Laboratory Test Fixture



This test fixture is useful for exercising many of the ML4816's functions and measuring their specifications. As with any wideband circuit, careful grounding and bypass procedures should be followed. The use of a ground plane is highly recommended.

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE             |  |  |
|-------------|-------------------|---------------------|--|--|
| ML4816CP    | 0°C to 70°C       | Plastic DIP (P20)   |  |  |
| ML4816CS    | 0°C to 70°C       | Plastic SOIC (S20W) |  |  |



# **Single Ended High Frequency PWM Controller**

### GENERAL DESCRIPTION

The ML4817 High Frequency PWM Controller is optimized for use in single-ended Switch Mode Power Supply designs running at frequencies up to 1MHz Propagation delays are minimal through the comparators and logic for reliable high frequency operation while slew rate and bandwidth are maximized in the error amplifier. This controller is designed to work in either voltage or current mode.

A unique overload protection circuit helps to limit stress on the output devices. This integrating method of fault detection also provides for reset delay before restart. A 1.5V threshold current limit comparator provides cycle-by-cycle current limit.

The ML4817 oscillator features accurately programmable dead time control to precisely limit the maximum duty cycle.

### **FEATURES**

- Practical Operation at Switching Frequencies to 1MHz
- High Current (2A peak) Totem Pole Output
- Temperature Stable Precise Oscillator Frequency and Dead Time
- Precision Maximum Duty Cycle Limit
- Integrating Fault Detection with Reset Delay
- Fast Shut Down Path from Current Limit to Output
- Output Pulls Low for Under-Voltage Lockout

## **BLOCK DIAGRAM**



8

## PIN CONFIGURATION

ML4817 16-Pin SOIC



#### ML4817 16-Pin DIP



## PIN DESCRIPTION

| PIN# | NAME       | FUNCTION                                                               | PIN # | NAME       | FUNCTION                                                              |
|------|------------|------------------------------------------------------------------------|-------|------------|-----------------------------------------------------------------------|
| 1    | INV        | Inverting input to error amp.                                          | 10    | RAMP       | Non-inverting input to main                                           |
| 2    | NI         | Non-inverting input to error amp.                                      |       |            | comparator. Connected to C(T) for                                     |
| 3    | E/A OUT    | Output of error amplifier and input to main comparator.                |       |            | Voltage Mode operation or to current sense resistor for current mode. |
| 4    | CLOCK      | Oscillator output.                                                     | . 11  | SIGNAL GND | Analog Signal Ground.                                                 |
| 5    | R(C)       | Timing Resistor for Oscillator —                                       | 12    | OUT        | High Current Totem pole output.                                       |
|      |            | sets charging current for oscillator timing capacitor (Pin 6).         | 13    | POWER GND  | Return for the High Current<br>Totem pole outputs.                    |
| 6    | C(T)       | Timing Capacitor for Oscillator.                                       | 14    | $V_{CC}$   | Positive Supply for the IC.                                           |
| 7    | R(D)       | Resistor which sets discharge                                          |       |            |                                                                       |
|      |            | current for oscillator timing capacitor.                               | 15    |            | Buffered output for the 5.1V voltage reference.                       |
| 8    | SOFT START | Normally connected to Soft Start Capacitor and charging resistor.      | 16    | RC(RESET)  | Timing elements for integrating fault detection and reset delay       |
| 9    |            | Current limit sense pin. Normally connected to current sense resistor. | r.    |            | circuits.                                                             |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (Pins 14, 15)               |
|--------------------------------------------|
| Output Current, Source or Sink (Pin 12)    |
| DC 0.5A                                    |
| Pulse (0.5μs)                              |
| Analog Inputs                              |
| (Pins 1, 2, 8, 9, 10, 16) –0.3 to 6.3V     |
| Clock Output Current (Pins 4) –5mA         |
| Error Amplifier Output Current (Pin 9) 5mA |

| Soft Start Sink Current (Pin 8)      | 100m A         |
|--------------------------------------|----------------|
|                                      |                |
| Oscillator Charging Current (Pin 5)  | –5mA           |
| Junction Temperature                 | 150°C          |
| Storage Temperature Range            | –65°C to 150°C |
| Lead Temperature (Soldering 10 sec.) | 260°C          |
| Thermal Resistance ( $\theta_{JA}$ ) |                |
| Plastic DIP                          | 80°C/W         |
| Plastic SOIC                         | 150°C/W        |
|                                      |                |

## **OPERATING CONDITIONS**

| Temperature Range |  | 0°C to | 70°C |
|-------------------|--|--------|------|
|-------------------|--|--------|------|

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, R(C) =  $2540\Omega$ , R(D) =  $2470\Omega$ , C<sub>T</sub> = 470pF, TA = Operating Temperature Range, V<sub>CC</sub> = 15V. (Note 1)

| PARAMETER                                                                                                  | CONDITIONS                                  | MIN  | TYP  | MAX  | UNITS |
|------------------------------------------------------------------------------------------------------------|---------------------------------------------|------|------|------|-------|
| Oscillator                                                                                                 |                                             |      |      |      |       |
| Initial Accuracy                                                                                           | T <sub>A</sub> = 25°C                       | 490  | 525  | 540  | KHz   |
| /oltage Stability $12V < V_{CC} < 25V$                                                                     |                                             |      | 0.2  |      | %     |
| Temperature Stability                                                                                      |                                             |      |      | 6    | %     |
| Total Variation line, temp                                                                                 |                                             | 480  |      | 550  | KHz   |
| Maximum Duty Cycle $V_{PIN \ 1} = 2.3V, V_{PIN \ 2} = 2.5V$<br>$V_{PIN \ 9} = V_{PIN \ 10} = 0V, T_A = 25$ |                                             | 44   | 45   | 46   | %     |
| Maximum Duty Cycle line, temp                                                                              |                                             | 42   |      | 48   | %     |
| C(T) Discharge Current $V_{PIN 6} = 4V, V_{PIN 7} = 3V$                                                    |                                             |      | 4.5  |      | mA    |
| Clock Out High                                                                                             |                                             | 4.0  | 4.5  |      | V     |
| Clock Out Low                                                                                              |                                             |      |      | 2.2  | V     |
| Ramp Peak                                                                                                  |                                             |      | 3.75 |      | V     |
| Ramp Valley                                                                                                |                                             |      | 2.15 |      | V     |
| Ramp Valley to Peak                                                                                        |                                             |      | 1.60 |      | V     |
| Reference                                                                                                  |                                             |      |      | 1.11 | -     |
| Output Voltage                                                                                             | T <sub>A</sub> = 25°C, I <sub>O</sub> = 1mA | 5.00 | 5.10 | 5.20 | V     |
| Line Regulation                                                                                            | $12V < V_{CC} < 25V$                        |      | 2    | 20   | mV    |
| Load Regulation                                                                                            | 1mA < I <sub>O</sub> < 10mA                 |      | 5    | 20   | mV    |
| Temperature Stability                                                                                      | $T_{MIN} < T_A < T_{MAX}$                   |      | .2   | .4   | mV/°C |
| Total Variation                                                                                            |                                             | 4.95 |      | 5.25 | V     |
| Output Noise Voltage                                                                                       | 10Hz to 10KHz                               |      | 50   |      | μV    |
| Long Term Stability                                                                                        | T <sub>J</sub> = 125°C, 1000 hrs            |      | 5    | 25   | mV    |
| Short Circuit Current                                                                                      | V <sub>REF</sub> = 0V                       | -15  | -50  | -100 | mA    |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                 | CONDITIONS                                                                                                                      | MIN  | TYP  | MAX  | UNITS |
|---------------------------|---------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| Error Amplifier           |                                                                                                                                 |      |      |      |       |
| Input Offset Voltage      |                                                                                                                                 |      |      | 15   | mV    |
| Input Bias Current        |                                                                                                                                 |      | .6   | 3    | μA    |
| Input Offset Current      |                                                                                                                                 |      | .1   | 1    | μΑ    |
| Open Loop Gain            | 1 < V <sub>O</sub> < 4V                                                                                                         | 60   | 95   |      | dB    |
| CMRR                      | 1.5 < V <sub>CM</sub> < 5.5V                                                                                                    | 60   | 95   |      | dB    |
| PSRR                      | 12 < V <sub>CC</sub> < 25V                                                                                                      | 80   | 110  |      | dB    |
| Output Sink Current       | V <sub>PIN 3</sub> = 1V                                                                                                         | 1    | 2.5  | V 3  | mA    |
| Output Source Current     | V <sub>PIN 3</sub> = 4.0V                                                                                                       | 5    | -1.3 |      | mA    |
| Output High Voltage       | I <sub>PIN 3</sub> = -0.5mA                                                                                                     | 5.3  |      |      | V     |
| Output Low Voltage        | I <sub>PIN 3</sub> = 1mA                                                                                                        | 0    | 0.5  | 1.0  | V     |
| Unity Gain Bandwidth      |                                                                                                                                 | 3    | 5.5  |      | MHz   |
| Slew Rate                 |                                                                                                                                 | 6    | 12   |      | V/μs  |
| PWM Comparator            |                                                                                                                                 |      | 1    |      |       |
| Pin 10 Bias Current       | V <sub>PIN 10</sub> = 0V                                                                                                        |      | -1   | -5   | μΑ    |
| Pin 3 Zero D.C. Threshold | $V_{PIN\ 10} = 0V$                                                                                                              | 1.2  | 1.5  | 1.8  | V     |
| Delay to Output           | ·                                                                                                                               |      | 50   | 80   | ns    |
| Soft Start                |                                                                                                                                 |      |      |      |       |
| Pin 8 Bias Current        | V <sub>PIN 8</sub> = 4V                                                                                                         |      |      | 10   | μA    |
| Discharge Current         | V <sub>PIN 8</sub> = 1V                                                                                                         | 10   |      |      | mA    |
| Current Limit/Shutdown    |                                                                                                                                 |      | 1    |      |       |
| Pin 9 Bias Current        | 0V < V <sub>PIN 9</sub> < 4V                                                                                                    |      |      | +10  | μΑ    |
| Current Limit Threshold   | V <sub>PIN 16</sub> = 0V                                                                                                        | 1.35 |      | 1.65 | v     |
| Delay to Output           |                                                                                                                                 |      | 40   | 70   | ns    |
| Pin 16 Shutdown Threshold |                                                                                                                                 | 2.05 |      | 2.55 | V     |
| Pin 16 Restart Threshold  |                                                                                                                                 | 0.9  |      | 1.3  | V     |
| Pin 16 Charging Current   | V <sub>PIN 9</sub> = 2V, V <sub>PIN 16</sub> = 1.5V                                                                             | -150 | -210 | -275 | μΑ    |
| Output                    |                                                                                                                                 |      | I    |      | L     |
| Output Low Level          | I <sub>OUT</sub> = 20mA                                                                                                         |      | .25  | .4   | V     |
|                           | I <sub>OUT</sub> = 200mA                                                                                                        |      | 1.2  | 2.2  | V     |
| Output High Level         | I <sub>OUT</sub> = -20mA                                                                                                        | 12.0 | 13.5 |      | V     |
|                           | I <sub>OUT</sub> = -200mA                                                                                                       | 11.5 | 13.0 |      | V     |
| Rise/Fall Time            | $C_L = 1000 pF,$                                                                                                                |      | 30   | 60   | ns    |
| Under-Voltage Lockout     |                                                                                                                                 |      |      | 1    |       |
| Start Threshold           |                                                                                                                                 | 12.0 | 13.8 | 15.0 | V     |
| UVLO Hysteresis           |                                                                                                                                 | 3.0  | 3.6  | 4.2  | v     |
| Supply Current            |                                                                                                                                 |      |      |      | 1     |
| Start Up Current          |                                                                                                                                 |      | 1.8  | 2.57 | mA    |
| lcc                       | V <sub>PIN 1</sub> = 2.3V, V <sub>PIN 2</sub> = 2.5V<br>V <sub>PIN 9</sub> , 10 = 0V, C <sub>L</sub> = 0, T <sub>A</sub> = 25°C |      | 34   | 46   | mA    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

## 8

## **FUNCTIONAL DESCRIPTION**

#### **OSCILLATOR**

The ML4817 oscillator charges the external capacitor,  $C_T$ , with a current ( $I_{SET}$ ) equal to  $2/R_C$ . When the  $C_T$  voltage reaches the upper threshold (Ramp Peak), the comparator changes state, turning off the current source and turning on the 4.5mA current sink which is voltage clamped to 1.05V by Q1. The capacitor then discharges to the lower threshold (Ramp Valley) with a time constant determined by  $R_D$  and  $C_T$ .



Oscillator period can be determined by the following formula:

$$T_{OSC} = T_C + T_D \tag{1}$$

$$T_C = \frac{(RAMP PEAK - VALLEY) C_T R_C}{2}$$
 or

$$T_C = 0.8 (C_T R_C)$$
 (2)

$$T_D = R_D C_T \ln \left( \frac{RAMP PEAK - 1.05}{RAMP VALLEY - 1.05} \right)$$
 or

$$T_D = 0.90 (R_D C_T)$$
 (3)

since: 
$$f_{OSC} = \frac{1}{T_C + T_D}$$

then: 
$$f_{OSC} = \frac{1}{C_T (.8R_C + .90R_D)}$$
 (4)

since: Duty Cycle = 
$$\frac{T_C}{T_C + T_D}$$

then: Duty Cycle = 
$$\frac{1}{1 + 1.125 \left(\frac{R_D}{R_C}\right)}$$
 (5)



Figure 1. Oscillator Block Diagram



Figure 2. Duty Cycle vs R(D)



Figure 3. Oscillator Frequency vs  $R_D = \frac{R_C}{1.03}$ R(C) for 50% Duty Cycle

#### **ERROR AMPLIFIER**

The ML4817 error amplifier is a 5.5MHz bandwidth,  $12V/\mu$ s slew rate op-amp with provision for limiting the positive output voltage swing for ease in implementing the soft start function.



Figure 4. Unity Gain Slew Rate



Figure 5. Open Loop Frequency Response

#### **OUTPUT DRIVER STAGE**

The ML4817 Output Driver is a 2A peak output high speed totem pole circuit designed to quickly switch capacitive loads, such as power MOSFET transistors.



Figure 6. Power Driver Simplified Schematic





Figure 7. Saturation Curves



Figure 8. Rise/Fall Time  $(C_1 = 1000pF)$ 



Figure 9. Rise/Fall Time ( $C_L = 10,000pF$ )

#### **UNDER-VOLTAGE LOCKOUT**

When  $V_{CC}$  is below 13.8V, the IC draws very little current (1.8mA typ.) and  $V_{REF}$  is disabled. When  $V_{CC}$  rises above 13.8V, the IC becomes active and  $V_{REF}$  is enabled and will stay in that condition until  $V_{CC}$  falls below 10.2V.



Figure 10. Under-Voltage Lockout Circuit

#### **CURRENT LIMIT, FAULT DETECTION AND SOFT START**

When the current sensed on pin 9 reaches the 1.5V limit, the PWM cycle is terminated. The flip flop (figure 11) turns on current source I(1) to charge  $C_{RST}$  and remains on until CLOCK goes high. The magnitude of current source I(1) is .25 × I\_{SET} where  $I_{SET}$  is the oscillator charging current. When  $C_{RST}$  has charged to 2.3V, a soft start reset occurs. The number of times the PWM cycle is terminated due to over-current is "remembered" on C(RST). Over time, C(RST) is discharged by R(RST) providing a measure of "forgetting" when the over-current condition no longer occurs.



Figure 11. Over-Current, Soft Start, and Integrating Fault Detect Circuits

Since the per cycle charge on RC(RESET) is proportional to how early in the PWM cycle the reset occurs, a reset will occur more quickly under output short circuit conditions (figures 12c and 12d) than during a load surge (figures 12a and 12b).



Figure 12a. Pin 9 (ILIMIT) Waveform During Load Surge



Figure 12b. Corresponding Waveform on Pin 16 (RC<sub>RESET</sub>)



Figure 12c. Current Waveform During Short Circuit (Pin 9)



Figure 12d. RC(RESET) (Pin 16) Increases More Quickly During Short Circuit Condition

When the soft start reset occurs, the output is inhibited and the soft start capacitor is discharged. The output will remain off until C(RST) discharges to 1.1V through R(RST), providing a reset delay. When the IC restarts, the error amplifier output voltage is limited to the voltage at pin 8, thus limiting the duty cycle.



Figure 13. Supply Current vs. Temperature

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE<br>RANGE | PACKAGE     |
|-------------|----------------------|-------------|
| ML4817CP    | 0°C to +70°C         | DIP (P16)   |
| ML4817CS    | 0°C to +70°C         | SOIC (S16W) |



# **Phase Modulation/Soft Switching Controller**

#### GENERAL DESCRIPTION

The ML4818 is a complete phase modulation control IC suitable for full bridge soft switching converters. Unlike conventional PWM circuits, the phase modulation technique allows for zero-voltage switching transitions and square wave drive across the transformer. The IC modulates the phases of the two sides of the bridge to control output power.

The ML4818 can be operated in current mode. The delay times for the outputs are externally programmable to allow the zero-voltage switching transitions to take place.

Pulse-by-pulse current limit, integrating fault detection, and soft start reset are provided. The under-voltage lockout circuit features a 6V hysteresis with a low starting current to allow off-line start up with a low power bleed resistor. A shutdown function powers down the IC, putting it into a low quiescent state.

#### **FEATURES**

- Full bridge phase modulation zero voltage switching circuit with programmable ZV transition times
- Constant frequency operation to 500kHz
- Current mode operation
- Cycle-by-cycle current limiting with integrating fault detection and restart delay
- Precision buffered 5V reference (+1%)
- Four 1.5A peak current totem-pole output drivers
- Under-voltage lockout circuit with 6V hysteresis
- Power DIP package allows higher dissipation

#### **BLOCK DIAGRAM**



8

## PIN CONNECTION



### PIN DESCRIPTION

| PIN | NAME             | FUNCTION                                                                                                  | PIN   | NAME                | FUNCTION                                                                                                      |  |  |
|-----|------------------|-----------------------------------------------------------------------------------------------------------|-------|---------------------|---------------------------------------------------------------------------------------------------------------|--|--|
| 1   | GND              | Ground                                                                                                    | 12    | RC <sub>RESET</sub> | Timing elements for Integrating fault detection and reset delay circuits                                      |  |  |
| 2   | C <sub>T</sub>   | Timing capacitor for oscillator                                                                           | 10    | CLOCK               | •                                                                                                             |  |  |
| 3   | RAMP             | Non-inverting input to main                                                                               | 13    | CLOCK               | Oscillator output                                                                                             |  |  |
|     |                  | comparator. Connected to current sense resistor for current mode                                          | 14    | R <sub>DELAY</sub>  | Resistor to ground on this pin<br>programs the amount of delay from<br>the time an output turns off until its |  |  |
| 4   | I <sub>LIM</sub> | Current limit sense pin. Normally connected to current sense resistor                                     |       |                     | complementary output turns on                                                                                 |  |  |
| -   | E/A OLIT         |                                                                                                           | 15    | GND                 | Ground                                                                                                        |  |  |
| 5   | E/A OUT          | Output of error amplifier and input to PWM comparator                                                     | 16    | A2 OUT              | High current totem pole output A1                                                                             |  |  |
| 6,7 | GND              | Ground and substrate                                                                                      | 17    | A1 OUT              | High current totem pole output A2                                                                             |  |  |
| 8   | INV              | Inverting input to error amp                                                                              | 18,19 | GND                 | Ground and substrate                                                                                          |  |  |
| 9   | SOFT START       | Normally connected to soft start capacitor                                                                | 20    | $V_{CC}$            | Positive supply for the IC                                                                                    |  |  |
|     |                  |                                                                                                           | 21    | B2 OUT              | High current totem pole output B1                                                                             |  |  |
| 10  | SHUIDOWN         | Pulling this pin low puts the IC into a power down mode and turns off all outputs. This pin is internally | 22    | B1 OUT              | High current totem pole output B2                                                                             |  |  |
|     |                  | pulled up to V <sub>REF</sub> .                                                                           | 23    | GND                 | Ground                                                                                                        |  |  |
| 11  | R <sub>T</sub>   | Resistor which sets discharge current for oscillator timing capacitor                                     | 24    | $V_{REF}$           | Buffered output for the 5V voltage reference                                                                  |  |  |

### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>CC</sub>                                          | V |
|----------------------------------------------------------|---|
| Output Driver Current, Source or Sink                    |   |
| DC 0.5/                                                  | Α |
| Pulse (0.5 μs) 1.5/                                      | Α |
| Analog Inputs                                            |   |
| (C <sub>T</sub> , RAMP, I <sub>LIM</sub> , E/A OUT, INV, |   |
| SOFT START, RC <sub>RESET</sub> )                        |   |
| CLOCK Output Current (R <sub>T</sub> )–5m/               | A |

| Error Amplifier Output Current (E/A OUT)      | 5mA            |
|-----------------------------------------------|----------------|
| SOFT START Sink Current                       | 50 mA          |
| Oscillator Charging Current (C <sub>T</sub> ) | 5mA            |
| Junction Temperature                          | 150°C          |
| Storage Temperature Range                     | -65°C to 150°C |
| Lead Temperature (Soldering 10 Sec)           | 260°C          |
| Thermal Resistance ( $\theta_{IA}$ )          |                |
| Plastic Power DIP                             | 40°C/W         |
| Plastic SOIC                                  | 80°C/W         |
| ODERATING CONDITIONS                          |                |
|                                               |                |

#### **OPERATING CONDITIONS**

| Operating Te | emperature | Range | 0°C to | 70°C |
|--------------|------------|-------|--------|------|
|--------------|------------|-------|--------|------|

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{CC}$  = 15V,  $R_T$  = 12.7k $\Omega$ ,  $C_T$  = 250pF,  $R_{CLK}$  = 3k $\Omega$ ,  $R_{DELAY}$  = 5k $\Omega$ ,  $T_A$  = Operating Temperature Range (Note 1).

| ARAMETER                         | CONDITIONS                                   | MIN  | TYP. | MAX  | UNITS |
|----------------------------------|----------------------------------------------|------|------|------|-------|
| OSCILLATOR                       |                                              |      |      |      |       |
| Initial Accuracy                 | T <sub>A</sub> = 25°C                        | 410  | 450  | 525  | kHz   |
| Voltage Stability                | 12V < V <sub>CC</sub> < 25V                  |      | -0.3 |      | %/V   |
| Temperature Stability            |                                              |      | 0.2  |      | %     |
| Total Variation                  | line, temp.                                  | 375  |      | 525  | kHz   |
| C <sub>T</sub> Discharge Current | V <sub>CT</sub> = 2V                         | 4.7  | 5.5  | 6.3  | mA    |
| Clock Out High                   |                                              | 2.4  | 3.1  | 6    | V     |
| Clock Out Low                    |                                              |      | 0    | 0.4  | V     |
| Ramp Peak                        |                                              | 0    | 4.1  |      | V     |
| Ramp Valley                      |                                              |      | 1.5  | - 5  | V     |
| Ramp Valley to Peak              |                                              | 0    | 2.6  | 5    | V     |
| REFERENCE                        |                                              |      |      |      |       |
| Output Voltage                   | $T_A = 25^{\circ}\text{C}, I_O = 1\text{mA}$ | 4.95 | 5.0  | 5.05 | V     |
| Line Regulation                  | 12V < V <sub>CC</sub> < 25V                  | -20  | 2    | 20   | m∨    |
| Load Regulation                  | 1mA < I <sub>O</sub> < 10mA                  | -20  | 3    | 20   | mV    |
| Temperature Stability            |                                              |      | .2   |      | mV/°C |
| Total Variation                  |                                              | 4.85 |      | 5.15 | V     |
| Output Noise Voltage             | 10Hz to 10kHz                                |      | 50   |      | mV    |
| Long Term Stability              | T <sub>J</sub> = 125°C, 1000 hrs             |      | 5    | 25   | mV    |
| Short Circuit Current            | V <sub>REF</sub> = 0V                        | -20  | -50  |      | mA    |
| ERROR AMPLIFIER                  |                                              |      |      |      |       |
| Input Offset Voltage             |                                              | -40  |      | 30   | mV    |
| Input Bias Current               |                                              | -3   | 0.6  | 3    | μА    |
| Input Offset Current             |                                              |      | 0.1  | 1    | μА    |
| Open Loop Gain                   | 1 < V <sub>O</sub> < 4V                      | 70   | 75   |      | dB    |
| PSRR                             | 12 < V <sub>CC</sub> < 25V                   | 65   | 80   |      | dB    |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| ARAMETER                               | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | MIN          | TYP.         | MAX        | UNITS |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|------------|-------|
| ERROR AMPLIFIER (Continued)            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              |              |            |       |
| Output Sink Current                    | V <sub>EA OUT</sub> = 1V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1            | 3.2          |            | mA    |
| Output Source Current                  | V <sub>EA OUT</sub> = 5.1V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -0.5         | -2.2         | -20        | mA    |
| Output High Voltage                    | $I_{EA\ OUT} = -0.5 \text{mA}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 5.0          | 5.5          | 6.0        | . V   |
| Output Low Voltage                     | I <sub>EA OUT</sub> = 1mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1            |              | 0.8        | V     |
| Unity Gain Bandwidth                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.0          | 2.8          |            | MHz   |
| Slew Rate                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 8.5          |              | V/µs       |       |
| PHASE MODULATOR                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | l            |            |       |
| RAMP Bias Current                      | $V_{RAMP} = 2.5V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |              | -1           | -10        | μА    |
| EA OUT Zero DC Threshold               | $V_{RAMP} = 0V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.4          | 0.6          | 0.9        | V     |
| t <sub>PD</sub> , RAMP to Output       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | 50           | 80         | ns    |
| t <sub>DELAY</sub>                     | C <sub>L</sub> = 1nF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 99           | 200          | 250        | ns    |
| R <sub>DELAY</sub> Voltage             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4            | 4.3          | 5          | V     |
| SOFT START                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | 1            | 1          | 1     |
| Charge Current                         | V <sub>SOFT</sub> START = 4V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -15          | -25          | -30        | μА    |
| Discharge Current                      | V <sub>SOFT</sub> START = 1V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 10           | 20           | 30         | mA    |
| CURRENT LIMIT/SHUTDOWN                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <del></del>  |              |            |       |
| I <sub>LIM</sub> Bias Current          | 0V < V <sub>ILIM</sub> < 4V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | -10          | -1           | 10         | μА    |
| Current Limit Threshold                | V <sub>SHUTDOWN</sub> = 0V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0.92         | 1.02         | 1.12       | V     |
| t <sub>PD</sub> , I <sub>LIM</sub>     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 50           |              | ns         |       |
| RC <sub>RESET</sub> Shutdown Threshold |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3.15         | 3.4          | 3.65       | V     |
| RC <sub>RESET</sub> Restart Threshold  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1.0          | 1.3          | 1.6        | V     |
| RC <sub>RESET</sub> Charging Current   | $V_{I_{LIM}} = 2V$ , $V_{RC_{RESET}} = 1.5V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -400         | -523         | -1000      | μА    |
| SHUTDOWN Threshold                     | THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION AND ADDRESS OF THE SECTION ADDRESS OF THE SECTION ADDRESS OF THE SECTION ADDRESS OF THE SECTION ADDRESS OF THE SECTION ADDRESS OF THE SECTION ADDRESS OF THE SECTION ADDRESS OF THE SECTION ADDRESS OF THE SECTION ADDRESS OF THE SECTION ADDRESS OF THE SECTION ADDRESS OF THE SECTION ADDRESS OF THE SECTION ADDRESS OF THE SECTION ADDRESS OF THE SECTION ADDRESS OF THE SECTION ADDRESS OF THE SECTION ADDRESS OF THE SECTION ADDRESS OF THE SECTION ADDRESS OF THE SECTION ADDRESS OF THE SECTION ADDRESS OF THE SECTION ADDRESS OF THE SECTION ADDRESS OF THE S | 2.0          | 2.4          | 2.8        | V     |
| SHUTDOWN Input Bias Current            | V <sub>SHUTDOWN</sub> = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | -100         | -25          | 10         | μА    |
| OUTPUT                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              |              | 1          |       |
| Output Low Level                       | I <sub>OUT</sub> = 20mA<br>I <sub>OUT</sub> = 200mA, T <sub>A</sub> = 25°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |              | 0.1<br>0.7   | 0.4<br>2.8 | V     |
| Output High Level                      | I <sub>OUT</sub> = -20mA<br>I <sub>OUT</sub> = -200mA, T <sub>A</sub> = 25°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 12.0<br>11.0 | 13.5<br>13.0 |            | V     |
| Rise/Fall Time                         | C <sub>L</sub> = 1000pF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |              | 50           | 75         | ns    |
| UNDER-VOLTAGE LOCKOUT                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | 4            |            |       |
| Start Threshold                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 15.5         | 16.5         | 17.2       | V     |
| Stop Threshold                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 9.25         | 10.2         | 10.7       | V     |
| SUPPLY                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              |              |            |       |
| Start Up Current                       | V <sub>CC</sub> < 15.8V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |              | 3            | 4          | mA    |
| lcc                                    | $V_{INV} = 4V$ , $V_{RAMP} = V_{I_{LIM}} = 0V$ , $C_L = 1$ nF, $T_A = 25$ °C (Note 2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              | 60           | 70         | mA    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2:  $V_{CC}$  must be brought above the UVLO start voltage (17.2V) before dropping to  $V_{CC}$  = 15V to ensure start-up.



### **FUNCTIONAL DESCRIPTION**

#### **PHASE MODULATOR**

Power is controlled by modulating the switching phase on sides A and B of the full H-bridge converter (Figure 1). Power is delivered to the output through the transformer secondary. The power conversion process is described by the following sequence and illustrated by the timing diagram of Figure 2:

- 1. A2 and B1 are high (Q1 and Q2 are on), beginning the power conversion cycle.
- After the Φ MOD comparator trips, B1 goes low turning off Q2. The parasitic drain-to-source capacitances of Q2 and Q4 charge to +VIN. This forces the drain-to-source voltage across Q3 to 0V.
- 3. B2 now goes high after  $t_{\mbox{\scriptsize DELAY}}$  (set by  $R_{\mbox{\scriptsize DELAY}}$ ). Since

- the voltage across Q3 is now 0V, B2 turns Q3 on at zero voltage.
- 4. The CLOCK now goes high turning A2 off. During this period, Q1 and Q2 and Q4 are off. The transformer leakage current discharges the drain-tosource capacitance on Q4 until there is OV across it.
- A1 will remain low for a period defined by t<sub>DELAY</sub>, then it goes high. The voltage across Q4 is now 0V as A1 turns it on at zero voltage.
- 6. The previous sequence is now repeated with the opposite polarity on all outputs (see Figure 2).

The above sequence is then repeated but with the opposite polarity on all outputs.



Figure 1. Simplified diagram of Phase Modulated power Outputs.



Figure 2. Phase Modulation control waveforms (Shaded areas indicate a power cycle).

The ML4818 can also be used in current mode by sensing load current on the RAMP input (pin 3).

The four output delay timers are programmed via an external R<sub>DELAY</sub> resistor as shown below. This resistor value should be no less than  $1\,k\Omega$ . Expressing R<sub>DELAY</sub> in  $k\Omega$  the delay, in ns is:

$$T_{DELAY} = 33 \times R_{DELAY} + 45 \tag{1}$$

The ML4818 contains special logic circuits to provide for voltage mode feed-forward and lock out long pulses into the internal logic. This prevents instability from occuring when the  $\Phi$  Comparator trips in voltage mode.



Figure 3. Voltage Feed-Forward Circuit.

The collector of  $Q_R$  in figure 3 is high only during a power cycle. When the power cycle terminates, RAMP is pulled low. In voltage mode operation, a capacitor is connected from RAMP to GND with a resistor from RAMP to  $V_{IN}$  to provide input voltage feed forward.

#### **OSCILLATOR**

The ML4818 oscillator charges the external capacitor,  $C_T$ , with a current ( $I_{SET}$ ) equal to  $5/R_T$ . When the  $C_T$  voltage reaches the upper threshold (Ramp Peak), the comparator changes state, turning on the current sink which discharges  $C_T$  to the lower threshold (Ramp Valley). The  $C_T$  pin is clamped to Ramp Valley by Q1 (Figure 5) to prevent inaccuracy due to undershoot on  $C_T$ .

To use the CLOCK output for driving external synchronization circuitry, a pull-down resistor is required from CLOCK to GND.



Figure 4. Ocillator Timing Diagram



Figure 5. Ocillator Block Diagram

For frequencies of less than 500kHz, oscillator frequency can be set by using the following formulae:

$$f_{OSC} = \frac{1}{0.52C_T R_T + 500C_T}$$
 (2)

#### **ERROR AMPLIFIER**

The ML4818 error amplifier is a 2.5MHz bandwidth, 8.5V/µs slew rate op-amp with provision for limiting the positive output voltage swing (output inhibit line) to implement the soft start function. The error amplifier output source current is limited to 4.5mA.



Figure 6. Error Amplifier Open-Loop Gain and Phase vs. Frequency.



Figure 8. Output Drive Saturation Voltage vs. Output Current.

#### **OUTPUT DRIVER STAGE**

The ML4818 has four high current high speed totem pole output drivers each capable of 1.5A peak output, designed to quickly switch the gates of capacitive loads, such as power MOSFET transistors. Figure 8 illustrates the saturation characteristics of the output drive transistors shown in Figure 7. Typical rise and fall time characteristics of the output drivers are illustrated with capacitive loads of 1nF and 10nF in Figure 9.



Figure 7. Power Driver Simplified Schematic.



Figure 9. Output Rise/Fall Time.

#### **CURRENT LIMIT, FAULT DETECTION AND SOFT START**

Current limit is implemented when the current sensed on  $I_{LIM}$  reaches the 1V limit. At this point, the PWM cycle is terminated. The flip flop (Figure 10) turns on the current source to charge  $C_{RST}$  and remains on for the duration of the clock period. When  $C_{RST}$  has charged to 3.4V, a soft start reset occurs. The number of times the PWM cycle is terminated due to over-current is "remembered" on  $C_{RST}$ . Over time,  $C_{RST}$  is discharged by  $R_{RST}$  providing a measure of "forgetting" when the over-current condition no longer occurs. This integrating fault detection is useful in differentiation between short circuit and load surge conditions.

Since the per cycle charge on RC<sub>RESET</sub> is proportional to how early in the power cycle the over-current occurs, a reset will occur more quickly under output short circuit conditions (Figures 11a and 11b) than during a load surge (Figures 11c and 11d).

When the soft start reset occurs, the output is inhibited and the soft start capacitor is discharged. The output will remain off until  $C_{RST}$  discharges to 1.3V through  $R_{RST}$ , providing a reset delay. When the IC restarts, the error amplifier output voltage is limited to the voltage at SOFT START, thus limiting the duty cycle.



Figure 10. Over-Current, Soft-Start, and Integrating Fault Detect Circuits.



Figure 11a, 11b. I<sub>LIMIT</sub> and Resulting RC<sub>RESET</sub> Waveforms During Short Circuit.



Figure 11c, 11d. I<sub>LIMIT</sub> and Resulting RC<sub>RESET</sub> Waveforms During Load Surge.

#### **UNDER-VOLTAGE LOCKOUT**

On power up, when  $V_{CC}$  is below 16V, the IC draws very little current (1.1mA typ.) and  $V_{REF}$  is disabled. When  $V_{CC}$  rises above 16V, the IC becomes active and  $V_{REF}$  is enabled and will stay in that condition until  $V_{CC}$  falls below 10.2V. (see Figure 12).



Figure 12. Under-Voltage Lockout and Reference Circuits.



Figure 13. Supply Current vs. Temperature (°C).



Figure 14. PC Board Copper Area Used as a Heat Sink.



Figure 15.  $\theta_{IA}$  as a Function of I (see figure 15).

#### THERMAL INFORMATION

The ML4818 is offered in a Power DIP package. This package features improved thermal conduction through the leadframe. Much of the heat is conducted through the center 4 grounded leads. Thermal dissipation can be improved with this package by using copper area on the board to function as a heat sink. Increasing this area can reduce the  $\theta_{JA}$  (see figures 14 and 15), increasing the power handling capability of the package. Additional improvement may be obtained by using an external heat sink (available from Staver).

#### **APPLICATIONS**

The application circuit shown in Figure 16 features the ML4818 in a primary-side controlled voltage mode application with voltage feed-forward. Input voltage is rectified 120VAC (nominal). Feed-forward is provided by the RAMP pin via the resistor connected to the high voltage input. Current is sensed through sense transformer



Figure 16. Offline Full Bridge Converter.

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE         |
|-------------|-------------------|-----------------|
| ML4818CP    | 0°C to 70°C       | Power DIP (P24) |
| ML4818CS    | 0°C to 70°C       | SOIC (S24W)     |

## Power Factor and PWM Controller "Combo"

#### GENERAL DESCRIPTION

The ML4819 is a complete boost mode Power factor Controller (PFC) which also contains a PWM controller. The PFC circuit is similar to the ML4812 while the PWM controller can be used for current or voltage mode control for a second stage converter. Since the PWM and PFC circuits share the same oscillator, synchronization of the two stages is inherent. The outputs of the controller IC provide high current (>1A peak) and high slew rate to quickly charge and discharge MOSFET gates. Special care has been taken in the design of the ML4819 to increase system noise immunity.

The PFC section is of the peak current sensing boost type, using a current sense transformer or current sensing MOSFETs to non-dissipatively sense switch current. This gives the system overall efficiency over average current sensing control method.

The PWM section includes cycle by cycle current limiting, precise duty cycle limiting for single ended converters, and slope compensation.

### **FEATURES**

- Two 1A peak current totem-pole output drivers
- Precision buffered 5V reference (±1%)
- Large oscillator amplitude for better noise immunity
- Precision duty cycle limit for PWM section
- Current input gain modulator improves noise immunity
- Programmable Ramp Compensation circuit
- Over-Voltage comparator helps prevent output "runaway"
- Wide common mode range in current sense compensators for better noise immunity
- Under-Voltage Lockout circuit with 6V hysteresis

## **BLOCK DIAGRAM**



8

## PIN CONFIGURATION



| DIN | DESCB | IPTION |
|-----|-------|--------|

| PIN | NAME                 | FUNCTION                                                                                                                 | PIN | NAME             | FUNCTION                                                                                       |
|-----|----------------------|--------------------------------------------------------------------------------------------------------------------------|-----|------------------|------------------------------------------------------------------------------------------------|
| 1   | I <sub>SENSE</sub> A | Input form the PFC current sense transformer to the PWM comparator (+). Current Limit occurs when this point reaches 5V. | 11  | I <sub>LIM</sub> | Cycle by cycle PWM current limit. Exceeding 1V threshold on this pin terminates the PWM cycle. |
| 2   | OV/D                 | •                                                                                                                        | 12  | RAMP COMP        | Buffered output from the Oscillator                                                            |
| 2   | OVP                  | Input to Over-Voltage comparator.                                                                                        |     |                  | Ramp (C <sub>T</sub> ). A resistor to ground sets a current, 1/2 of which is sourced on        |
| 3   | GM OUT               | Output of Gain Modulator. A resistor to ground on this pin converts the                                                  |     |                  | pins 9 and 11.                                                                                 |
|     |                      | current to a voltage.                                                                                                    | 13  | GND B            | Return for the high current totem pole output of the PWM controller.                           |
| 4   | EA OUT A             | Output of error amplifier.                                                                                               |     |                  |                                                                                                |
| 5   | INV A                | Inverting input to error amplifier.                                                                                      | 14  | OUT B            | PWM controller totem pole output.                                                              |
|     |                      |                                                                                                                          | 15  | $V_{CC}$         | Positive Supply for the IC.                                                                    |
| 6   | ISINE                | Current Multiplier input.                                                                                                | 16  | OUT A            | PFC controller totem pole output.                                                              |
| 7   | DUTY CYCLE           | PWM controller duty cycle is limited                                                                                     | , , | 30171            |                                                                                                |
|     |                      | by setting this pin to a fixed voltage.                                                                                  | 17  | GND A            | Return for the high current totem pole output of the PFC controller.                           |
| 8   | PWM B                | Error voltage feedback input.                                                                                            |     |                  |                                                                                                |
| 0   | 1 . D                | Input for Current Sonso resistor for                                                                                     | 18  | $V_{REF}$        | Buffered output for the 5V voltage reference                                                   |
| 9   | I <sub>SENSE</sub> B | Input for Current Sense resistor for current mode operation or for                                                       |     |                  | reference                                                                                      |
|     |                      | Oscillator ramp for voltage mode operation.                                                                              | 19  | GND              | Analog signal ground.                                                                          |
|     |                      |                                                                                                                          | 20  | $C_{T}$          | Timing Capacitor for the Oscillator.                                                           |
| 10  | R <sub>T</sub>       | Oscillator timing resistor pin. A 5V source across this resistor sets the                                                |     |                  |                                                                                                |
|     |                      | charging current for C <sub>T</sub>                                                                                      |     |                  |                                                                                                |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (V <sub>CC</sub> )                       | 35V   |
|---------------------------------------------------------|-------|
| DC                                                      | 1.0A  |
| Output Energy (capacitive load per cycle)               | 5µJ   |
| Multiplier I <sub>SINE</sub> Input (I <sub>SINE</sub> ) | 1.2mA |
| Error Amp Sink Current (GM OUT)                         | 10mA  |
| Oscillator Charge Current                               | 2mA   |

| Analog Inputs (ISENSE A, EA OUT A, IN | V A)           |
|---------------------------------------|----------------|
|                                       | 0.3V to 5.5V   |
| Junction Temperature                  |                |
| Storage Temperature Range             | –65°C to 150°C |
| Lead Temperature (soldering 10 sec.)  | 260°C          |
| Thermal Resistance ( $\theta_{JA}$ )  |                |
| Plastic DIP or SOIC                   | 60°C/W         |

## **OPERATING CONDITIONS**

| Temperature | Range |       |     |     |
|-------------|-------|-------|-----|-----|
| ML4819C     |       | 0°C t | 070 | )°C |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $R_T = 14k\Omega$ ,  $C_T = 1000pF$ ,  $T_A = Operating Temperature Range, <math>V_{CC} = 15V$  (Notes 1, 2).

| PARAMETER                      | CONDITIONS                                              | MIN  | TYP  | MAX  | UNITS |
|--------------------------------|---------------------------------------------------------|------|------|------|-------|
| OSCILLATOR                     |                                                         |      |      |      |       |
| Initial Accuracy               | T <sub>J</sub> = 25°C                                   | 90   | 97   | 104  | kHz   |
| Voltage Stability              | 12V < V <sub>CC</sub> < 18V                             |      | 0.2  |      | %     |
| Temperature Stability          |                                                         |      | 2    |      | %     |
| Total Variation                | Line, temp.                                             | 88   |      | 106  | kHz   |
| Ramp Valley                    |                                                         |      | 0.9  |      | V     |
| Ramp Peak                      |                                                         |      | 4.3  |      | V     |
| R <sub>T</sub> Voltage         |                                                         | 4.8  | 5.0  | 5.2  | V     |
| Discharge Current (PWM B open) | $T_J = 25$ °C, $V_{OUT A} = 2V$                         | 7.5  | 8.4  | 9.3  | mA    |
|                                | V <sub>OUT A</sub> = 2V                                 | 7.2  | 8.4  | 9.5  | mA    |
| DUTY CYCLE LIMIT COMPARATOR    |                                                         |      | -    |      |       |
| Input Offset Voltage           |                                                         | -15  |      | 15   | mV    |
| Input Bias Current             |                                                         |      | -2   | -10  | μА    |
| Duty Cycle                     | V <sub>DUTY</sub> CYCLE = V <sub>REF/2</sub>            | 43   | 45   | 49   | %     |
| REFERENCE                      |                                                         |      |      |      |       |
| Output Voltage                 | $T_J = 25^{\circ}C, I_O = 1 \text{mA}$                  | 4.95 | 5.00 | 5.05 | V     |
| Line Regulation                | 12V < V <sub>CC</sub> < 25V                             |      | 2    | 20   | mV    |
| Load Regulation                | 1mA < I <sub>O</sub> < 20mA                             |      | 8    | 25   | mV    |
| Temperature Stability          |                                                         |      | 0.4  |      | %     |
| Total Variation                | Line, load, temperature                                 | 4.9  |      | 5.1  | V     |
| Output Noise Voltage           | 10Hz to 10kHz                                           |      | 50   |      | μV    |
| Long Term Stability            | T <sub>J</sub> = 125°C, 1000 hours, (Note 1)            |      | 5    | 25   | mV    |
| Short Circuit Current          | V <sub>REF</sub> = 0V                                   | -30  | -85  | -180 | mA    |
| ERROR AMPLIFIER                |                                                         | :    |      |      |       |
| Input Offset Voltage           |                                                         | -15  |      | 15   | mV    |
| Input Bias Current             |                                                         |      | -0.1 | -1.0 | μА    |
| Open Loop Gain                 | 1 < V <sub>EA OUT A</sub> < 5V                          | 60   | 75   |      | dB    |
| PSRR                           | 12V < V <sub>CC</sub> < 25V                             | 60   | 90   |      | dB    |
| Output Sink Current            | V <sub>EA OUT A</sub> = 1.1V, V <sub>INV A</sub> = 5.2V | 2    | . 12 |      | mA    |
| Output Source Current          | V <sub>EA OUT A</sub> = 5.0V, V <sub>INV A</sub> = 4.8V | -0.5 | -1.0 |      | mA    |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                                                       | CONDITIONS                                                  | MIN  | TYP                   | MAX  | UNIT |
|-----------------------------------------------------------------|-------------------------------------------------------------|------|-----------------------|------|------|
| ERROR AMPLIFIER (continued)                                     |                                                             |      |                       |      |      |
| Output High voltage                                             | I <sub>EA OUT A</sub> = -0.5mA, V <sub>INV A</sub> = 4.8V   | 6.5  | 7.0                   |      | V    |
| Output Low Voltage                                              | I <sub>EA OUT A</sub> = 2mA, V <sub>INV A</sub> = 5.2V      |      | 0.7                   | 1.0  | V    |
| Unity Gain Bandwidth                                            |                                                             |      | 1.0                   |      | MHz  |
| GAIN MODULATOR                                                  |                                                             | -    |                       |      |      |
| I <sub>SINE</sub> Input Voltage                                 | I <sub>SINE</sub> = 500μA                                   | 0.4  | 0.7                   | 0.9  | V    |
| Output Current (GM OUT)                                         | I <sub>SINE</sub> = 500μA, INV A = V <sub>REF</sub> –20mV   | 460  | 495                   | 505  | μА   |
|                                                                 | $I_{SINE} = 500\mu A$ , INV A = $V_{REF} + 20mV$            |      | 0                     | 10   | μА   |
|                                                                 | $I_{SINE} = 1 \text{mA}$ , INV A = $V_{REF} - 20 \text{mV}$ | 900  | 990                   | 1005 | μА   |
| Bandwidth                                                       |                                                             |      | 200                   |      | kHz  |
| PSRR                                                            | 12V < V <sub>CC</sub> < 25V                                 |      | 70                    |      | dB   |
| SLOPE COMPENSATION CIRCUIT                                      |                                                             |      |                       |      |      |
| RAMP COMP Voltage                                               |                                                             |      | V <sub>C(T)</sub> – 1 |      | V    |
| I <sub>OUT</sub> (I <sub>SENSE</sub> A or I <sub>SENSE</sub> B) | I <sub>RAMP COMP</sub> = 100μA (Note 3)                     | 45   | 48                    | 51   | μА   |
| OVP COMPARATOR                                                  |                                                             |      | <u></u>               |      | 12.0 |
| Input Offset Voltage                                            | Output Off                                                  | -15  |                       | 15   | mV   |
| Hysteresis                                                      | Output On                                                   | 100  | 120                   | 140  | mV   |
| Input Bias Current                                              |                                                             |      | -0.3                  | -3   | μА   |
| Propagation Delay                                               |                                                             |      | 150                   |      | ns   |
| I <sub>SENSE</sub> COMPARATORS                                  |                                                             |      |                       | .,   |      |
| Input Common Mode Range                                         |                                                             | -0.2 |                       | 5.5  | V    |
| Input Offset Voltage                                            | I <sub>SENSE</sub> A                                        | -15  |                       | 15   | mV   |
|                                                                 | I <sub>SENSE</sub> B                                        | 0.4  | 0.7                   | 0.9  | V    |
| Input Bias Current                                              |                                                             |      | -3                    | -10  | μА   |
| Input Offset Current                                            |                                                             | -3   | 0                     | 3    | μА   |
| Propagation Delay                                               | 7 .                                                         |      | 150                   |      | ns   |
| I <sub>LIMIT</sub> (A) Trip Point                               | V <sub>OVP</sub> = 5.5V                                     | 4.8  | 5                     | 5.2  | V    |
| I <sub>LIM</sub> COMPARATOR                                     |                                                             |      | ·                     |      |      |
| I <sub>LIMIT</sub> Trip Point                                   |                                                             | .95  | 1.0                   | 1.05 | V    |
| Input Bias Current                                              |                                                             |      | -2                    | -10  | μА   |
| Propagation Delay                                               |                                                             |      | 150                   |      | ns   |
| OUTPUT DRIVERS                                                  |                                                             |      |                       |      |      |
| Output Voltage Low                                              | I <sub>OUT</sub> = -20mA                                    |      | 0.1                   | 0.4  | V    |
|                                                                 | I <sub>OUT</sub> = -200mA                                   |      | 1.6                   | 2.2  | V    |
| Output Voltage High                                             | I <sub>OUT</sub> = 20mA                                     | 13   | 13.5                  |      | V    |
|                                                                 | I <sub>OUT</sub> = 200mA                                    | 12   | 13.4                  |      | i V  |
| Output Voltage Low in UVLO                                      | $I_{OUT} = -1 \text{mA}, V_{CC} = 8 \text{V}$               |      | 0.1                   | 0.8  | V    |
| Output Rise/Fall Time                                           | C <sub>L</sub> = 1000pF                                     |      | 50                    |      | ns   |

#### **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                       | CONDITIONS                       | MIN | TYP | MAX | UNITS |
|---------------------------------|----------------------------------|-----|-----|-----|-------|
| UNDER-VOLTAGE LOCKOUT           |                                  |     |     |     | •     |
| Start-Up Threshold              |                                  | 15  | 16  | 17  | V     |
| Shut-Down Threshold             |                                  | 9   | 10  | 11  | V     |
| V <sub>REF</sub> Good Threshold |                                  |     | 4.4 |     | V     |
| SUPPLY                          |                                  |     |     |     |       |
| Supply Current                  | Start-Up, V <sub>CC</sub> = 14V  |     | 0.6 | 1.2 | mA    |
|                                 | Operating, T <sub>J</sub> = 25°C |     | 25  | 35  | mA    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2: V<sub>CC</sub> is raised above the Start-Up Threshold first to activate the IC, then returned to 15V.

Note 3: PWM comparator bias currents are subtracted from this reading.

#### **FUNCTIONAL DESCRIPTION**

#### **OSCILLATOR**

The ML4819 oscillator charges the external capacitor ( $C_T$ ) with a current ( $I_{SET}$ ) equal to  $5/R_{SET}$ . When the capacitor voltage reaches the upper threshold, the comparator changes state and the capacitor discharges to the lower threshold through Q1. While the capacitor is discharging, the clock provides a high pulse.

The oscillator period can be described by the following relationship:

$$t_{OSC} = t_{RAMP} + t_{DEADTIME}$$

where:

$$t_{RAMP} = \frac{C (Ramp \ Valley \ to \ Peak)}{I_{SET}}$$

and:

$$t_{DEADTIME} = \frac{C \text{ (Ramp Valley to Peak)}}{8.4\text{mA} - I_{SET}}$$

The maximum duty cycle of the PWM section can be limited by setting a threshold on pin 7. when the  $C_T$  ramp is above the threshold at pin 7, the PWM output is held off and the PWM flip-flop is set:

$$D_{LIMIT} \cong \frac{D_{OSC} \times (V_{PIN7} - 0.9)}{3.4}$$

where:

D<sub>LIMIT</sub> = Desired duty cycle limit D<sub>OSC</sub> = Oscillator duty cycle



Figure 1. Oscillator Block Diagram



Figure 2. Oscillator Timing Resistance vs. Frequency



Figure 3. Output Saturation Voltage vs. Output Current

#### **ERROR AMPLIFIER**

The ML4819 error amplifier is a high open loop gain, wide bandwidth amplifier.



Figure 4. Error Amplifier Configuration



Figure 5. Error Amplifier Open-Loop Gain and Phase vs Frequency

#### **GAIN MODULATOR**

The ML4819 gain modulator is a linear current input multiplier to provide high immunity to the disturbances caused by high power switching. The rectified line input sine wave is converted to a current via a dropping resistor. In this way, small amounts of ground noise produce an insignificant effect on the reference to the PWM comparator.

The output of the gain modulator is a current of the form:

 $I_{OUT}$  is proportional to  $I_{SINE} \times I_{EA}$ 

where  $I_{SINE}$  is the current in the dropping resistor, and  $I_{EA}$  is a current proportional to the output of the error amplifier. When the error amplifier is saturated high, the output of the gain modulator is approximately equal to the  $I_{SINE}$  input current.

The gain modulator output current is converted into the reference voltage for the PWM comparator through a resistor to ground on the gain modulator output. The gain modulator output is clamped to 5V to provide current limiting.



Figure 6. Gain Modulator Block Diagram



#### SLOPE COMPENSATION

Slope compensation is accomplished by adding 1/2 of the current flowing out of pin 12 to pin 1 (for the PFC section and pin 9 (for the PWM section). The amount of slope compensation is equal to ( $I_{RAMP\ COMP}/2$ ) ×  $R_L$  where  $R_L$  is the impedance to GND on pin 1 or pin 9. Since most of the PWM applications will be limited to 50% duty cycle, slope compensation should not be needed for the PWM section. This can be defeated by using a low impedance load to the current sense on pin 9.



Figure 7. Slope Compensation Circuit



Figure 8. Gain Modulator Linearity

#### **UNDER VOLTAGE LOCKOUT**

On power-up the ML4819 remains in the UVLO condition; output low and quiescent current low. The IC becomes operational when  $V_{CC}$  reaches 16V. When  $V_{CC}$  drops below 10V, the UVLO condition is imposed. During the UVLO condition, the 5V  $V_{REF}$  pin is "off", making it usable as a status flag.



Figure 9. Under-Voltage Lockout Block Diagram



Figure 10a. Total Supply Current vs. Supply Voltage



Figure 10b. Supply Current (I<sub>CC</sub>) vs. Temperature



Figure 11. Reference Load Regulation

#### APPLICATIONS

#### **POWER FACTOR SECTION**

The power factor section in the ML4819 is similar to the power factor section in the ML4812 with the exception of the operation of the slope compensation circuit. Please refer to the ML4812 data sheet for more information.

The following calculations refer to Figure 12 in this data sheet. The component designators in the equations below refer to the following components in Figure 12:

$$R_T = R16, C_T = C6.$$

#### **INPUT INDUCTOR (L1) SELECTION**

The central component in the regulator is the input boost inductor. The value of this inductor controls various critical operational aspects of the regulator. If the value is too low, the input current distortion will be high and will result in low power factor and increased noise at the input. This will require more input filtering. In addition, when the value of the inductor is low the inductor dries out (runs out of current) at low currents. Thus the power factor will decrease at lower power levels and/or higher line voltages. If the inductor value is too high, then for a given operating current the required size of the inductor core will be large and/or the required number of turns will be high. So a balance must be reached between distortion and core size.

One more condition where the inductor can dry out is analyzed below where it is shown to be maximum duty cycle dependent.

For the boost converter at steady state:

$$V_{OUT} = \frac{V_{IN}}{1 - D_{ON}} \tag{1}$$

Where  $D_{ON}$  is the duty cycle  $[T_{ON}/(T_{ON} + T_{OFF})]$ . The input boost inductor will dry out when the following condition is satisfied:

$$V_{IN}(t) < V_{OUT} \times \left[1 - D_{ON(MAX)}\right]$$
 (2)

or

$$V_{\text{INDRY}} = \left[1 - D_{\text{ON(MAX)}}\right] \times V_{\text{OUT}} \tag{3}$$

V<sub>INDRY</sub>: Voltage where the inductor dries out. V<sub>OUT</sub>: Output dc voltage.

Effectively, the above relationship shows that the resetting volt-seconds are more than setting volt-seconds. In energy transfer terms this means that less energy is stored in the inductor during the ON time than it is asked to deliver during the OFF time. The net result is that the inductor dries out.

The recommended maximum duty cycle is 95% at 100KHz to allow time for the input inductor to dump its energy to the output capacitors.

For example:

if: 
$$V_{OUT} = 380V$$
 and  $D_{ON(MAX)} = 0.95$ 

then substituting in (3) yields  $V_{INDRY} = 20V$ . The effect of drying out is an increase in distortion at low input voltages.

For a given output power, the instantaneous value of the input current is a function of the input sinusoidal voltage waveform. As the input voltage sweeps from zero volts to its maximum value and back, so does the current.

The load of the power factor regulator is usually a switching power supply which is essentially a constant power load. As a result, an increase in the input voltage will be offset by a decrease in the input current.

By combining the ideas set forth above, some ground rules can be obtained for the selection and design of the input inductor:

Step 1: Find minimum operating current.

$$I_{IN(MIN)PEAK} = \frac{1.414 \times P_{IN(MIN)}}{V_{IN(MAX)}} \tag{4}$$

 $V_{IN(MAX)} = 260V$ 

 $P_{IN(MIN)} = 50W$ 

then:

$$I_{IN(MIN)PEAK} = 0.272A$$

Step 2: Choose a minimum current at which point the inductor current will be on the verge of drying out. For this example 40% of the peak current found in step 1 was chosen.



Figure 12. Typical Application, 180W Power Factor Corrected 12V Output Power Supply

then:  $I_{LDRY} = 100 \text{mA}$ 

Step 3: The value of the inductance can now be found using previously calculated data.

$$L1 = \frac{V_{\text{INDRY}} \times D_{\text{ON(MAX)}}}{I_{\text{L(DRY)}} \times f_{\text{OSC}}}$$
$$= \frac{20V \times 0.95}{100\text{mA} \times 100\text{kHz}} = 2\text{mH}$$
(5)

The inductor can be allowed to decrease in value when the current sweeps from minimum to maximum value. This allows the use of smaller core sizes. The only requirement is that the ramp compensation must be adequate for the lower inductance value of the core so that there is adequate compensation at high current.

Step 4: The presence of the ramp compensation will change the dry out point, but the value found above can be considered a good starting point. Based on the amount of power factor correction the value of L1 can be optimized after a few iterations.

Gapped Ferrites, Molypermalloy, and Powdered Iron cores are typical choices for core material. The core material selected should have a high saturation point and acceptable losses at the operating frequency.

One ferrite core that is suitable at around 200W is the #4229PL00-3C8 made by Ferroxcube. This ungapped core will require a total gap of 0.180" for this application.

#### OSCILLATOR COMPONENT SELECTION

The oscillator timing components can be calculated by using the following expression:

$$f_{OSC} = \frac{1.36}{R_T \times C_T} \tag{6}$$

For example:

Step 1: At 100kHz with 95% duty cycle  $T_{OFF}$  = 500ns calculate  $C_T$  using the following formula:

$$C_{T} = \frac{t_{OFF} \times I_{DIS}}{V_{OSC}} = 1000pF \tag{7}$$

Step 2: Calculate the required value of the timing resistor.

$$R_{T} = \frac{1.36}{f_{OSC} \times C_{T}} = \frac{1.36}{100kHz \times 1000pF}$$
$$= 13.6k\Omega. \text{ Choose } R_{T} = 14k\Omega.$$
(8)

# CURRENT SENSE AND SLOPE (RAMP) COMPENSATION COMPONENT SELECTION

Slope compensation in the ML4819 is provided internally. A current equal to  $V_{\text{CT}}/2(\text{R18})$  is added to  $I_{\text{SENSE}}$  A (pin 1). this is converted to a voltage by R10, adding slope to the sensed current through T1. The amount of slope compensation should be at least 50% of the downslope of the inductor current during the off time as reflected on pin 1. Note that slope compensation is a requirement only if the inductor current is continuous and the duty cycle is more than 50%. The highest inductor downslope is found at the point of inductor discontinuity:

$$\frac{di_{L}}{dt} = \frac{V_{B} - V_{INDRY}}{L} = \frac{380V - 20V}{2mH} = 0.18 \text{ A}/\mu\text{s}$$
 (9)

The downslope as reflected to the input of the PWM comparator is given by:

$$S_{PWM} = \frac{V_B - V_{INDRY}}{L1} \times \frac{R_{11}}{N_C}$$
 (10)

Where  $N_C$  is the turns ratio of the current transformer (T1) used. In general, current transformers simplify the sensing of switch currents, especially at high power levels where the use of sense resistors is complicated by the amount of power they have to dissipate. Normally the primary side of the transformer consists of a single turn and the secondary consists of several turns of either enameled magnet wire or insulated wire. The diameter of the ferrite core used in this example is 0.5" (SPANG/Magnetics F41206-TC). The rectifying diode at the output of the current transformer can be a 1N4148 for secondary currents up to 75mA average.

Current-sensing MOSFETs or resistive sensing can also be used to sense the switch current. In these cases, the sensed signal has to be amplified to the proper level before it is applied to the ML4819.

The value of the ramp compensation (SC<sub>PWM</sub>) as seen at pin 1 is:

$$SC_{PWM} = \frac{2.5 \times R_9}{R_{16} \times C_6 \times R_{18}}$$
 (11)

The required value for  $R_{18}$  can therefore be found by equating:

$$SC_{PWM} = A_{SC} \times S_{PWM}$$

where  $A_{SC}$  is the amount of slope compensation and solving for  $R_{18}$ .

The value of  $R_9$  (pin 3) depends on the selection of  $R_2$  (pin 6).

$$R_2 = \frac{V_{IN(MAX)PEAK}}{I_{SINF(PEAK)}} = \frac{260 \times 1.414}{0.72 \text{mA}} = 510 \text{k}\Omega$$
 (12)

$$R_9 > \frac{V_{CLAMP} \times R_2}{V_{INIMINIPEAK}} = \frac{4.8 \times 510 k\Omega}{80 \times 1.414} = 22 k\Omega$$
 (13)

Choose R9 =  $27k\Omega$ 

The peak of the inductor current can be found approximately by:

$$I_{LPEAK} = \frac{1.414 \times P_{OUT}}{V_{IN (MIN) RMS}} = \frac{1.414 \times 200}{90} = 3.14A$$
 (14)

Next select  $N_C$ , which depends on the maximum switch current. Assume 4A for this example.  $N_C$  is 80 turns.

$$R_{11} = \frac{V_{CLAMP} \times N_C}{I_{LPEAK}} = \frac{4.9 \times 80}{4} = 100\Omega$$
 (15)

Where  $R_{11}$  is the sense resistor, and  $V_{CLAMP}$  is the current clamp at the inverting input of the PWM comparator. This clamp is internally set to 5V. In actual application it is a good idea to assume a value less than 5V to avoid unwanted current limiting action due to component tolerances. In this application  $V_{CLAMP}$  was chosen as 4.8V.

Having calculated  $R_{11}$  the value  $S_{PWM}$  and of  $R_{18}$  can now be calculated:

$$S_{PWM} = \frac{380V - 20}{2mH} \times \frac{100}{80} = 0.225V/\mu s$$

$$R_{18} = \frac{2.5 \times R_9}{A_{SC} \times S_{PWM} \times R_T \times C_T}$$

$$R_{18} = \frac{2.5 \times 28.8k}{0.7 \times (0.225 \times 10^6) \times 14k\Omega \times 1nF} = 30k\Omega$$
(16)

Choose R18 =  $33k\Omega$ 

The following values were used in the calculation:

$$\begin{array}{ll} R_9 = 27k\Omega & A_{SC} = 0.7 \\ R_T = 14k\Omega & C_T = 1nF \end{array} \label{eq:R9}$$

#### **VOLTAGE REGULATION COMPONENTS**

The values of the voltage regulation loop components are calculated based on the operating output voltage. Note that voltage safety regulations require the use of sense resistors that have adequate voltage rating. As a rule of thumb if 1/4W through-hole resistors are used, two of them should be put in series. The input bias current of the error amplifier is approximately  $0.5\mu A$ , therefore the current available from the voltage sense resistors should be significantly higher than this value. Since two 1/4W resistors have to be used the total power rating is 1/2W. The operating power is set to be 0.4W then with 380V output voltage the value can be calculated as follows:

$$R_5 = (380V)^2 / 0.4W = 360k\Omega$$
 (17)

Choose two  $178k\Omega$ , 1% connected in series.

Then R6 can be calculated using the formula below:

$$R_{6} = \frac{V_{REF} \times R_{5}}{V_{B} - V_{RFF}} = \frac{5V \times 356k\Omega}{380V - 5V} = 4.747k\Omega$$
 (18)

Choose  $4.75 k\Omega$ , 1%. One more critical component in the voltage regulation loop is the feedback capacitor for the error amplifier. The voltage loop bandwidth should be set such that it rejects the 120Hz ripple which is present at the output. If this ripple is not adequately attenuated it will cause distortion on the input current waveform. Typical bandwidths range anywhere from a few Hertz to 15Hz. The main compromise is between transient response and distortion. The feedback capacitor can be calculated using the following formula:

$$C_8 = \frac{1}{3.142 \times R_5 \times BW}$$

$$C_8 = \frac{1}{3.142 \times 356k\Omega \times 2Hz} = 0.44\mu F$$
(19)

#### **OVERVOLTAGE PROTECTION (OVP) COMPONENTS**

The OVP loop should be set so that there is no interaction with the voltage control loop. Typically it should be set to a level where the power components are safe to operate. Ten to fifteen volts above V<sub>OUT</sub> seems to be adequate. This sets the maximum transient output voltage to about 395V.

By choosing the high voltage side resistor of the OVP circuit the same way as above i.e.  $R_7 = 356K$  then  $R_8$  can be calculated as:

$$R_8 = \frac{V_{REF} \times R_7}{V_{OVP} - V_{REF}} = \frac{5V \times 356k\Omega}{395V - 5V} = 4.564k\Omega$$
 (20)

Choose  $4.53k\Omega$ , 1%.

Note that  $R_5$ ,  $R_6$ ,  $R_7$  and  $R_8$  should be tight tolerance resistors such as 1% or better.

#### OFF-LINE START-UP AND BIAS SUPPLY GENERATION

The Start-Up circuit in Figure 12 can be either a "bleed resistor" (39k $\Omega$ , 2W) or the circuit shown in Figure 13. The bleed resistor method offers advantage of simplicity and lowest cost, but may yield excessive turn-on delay at low line.

When the voltage on pin 15 ( $V_{CC}$ ) exceeds 16V, the IC starts up. The energy stored on the C21 supplies the IC with running power until the supplemental winding on T3 can provide the power to sustain operation.



Figure 13. Start-Up Circuit

#### **ENHANCEMENT CIRCUIT**

The power factor enhancement circuit (inside the dotted lines) in Figure 11 is described in Application Note 11. It improves the power factor and lowers the input current harmonics. Note that the circuit meets IEC1000-3-2 specifications (with the enhancement circuit installed) on the harmonics by a large margin while correcting the input power factor to better than 0.99 under most steady state operating conditions.

#### **PWM SECTION**

The PWM section in Figure 12 is a two switch forward converter, shown in Figure 14 below for clarity. This fully clamped circuit eliminates the need for very high voltage MOSFETs. Flyback topology is also possible with the ML4819.



Figure 14. Two-Switch Forward Converter

This regulator (Figure 12) uses current mode control. Current is sensed through R24 and filtered for high frequency noise and leading edge transient through T23 and C14. The main regulation loop is through PWM B. The TL431 (U3) in the secondary serves as both the voltage reference and error amplifier. Galvanic isolation is provided by an optocoupler (U2) which provides a current command signal on pin 8. Loop compensation is provided by R29 and C20. The output voltage is set by:

$$V_{OUT} = 2.5 \left( 1 + \frac{R_{29}}{R_{28}} \right) \tag{21}$$

The control loop is compensated using standard compensation techniques.

Current is limited to a threshold of 2A (1V on R24). The duty cycle is limited in this circuit to below 50% to prevent transformer (T3) core saturation. The maximum duty cycle limit of 45% is set using a threshold of  $V_{RF}/2$  on pin 7.

the circuit in Figure 12 can be modified for voltage mode operation by utilizing the slope current which appears on pin 9 as show in figure 15 below.

The ramp amplitude appearing on pin 9 will be:

$$V_{R} = \frac{I_{R18}}{2} \times R(V) \tag{22}$$

where R18 is the slope compensation resistor. Since this circuit operates with a constant input voltage (as supplied by the PFC section) voltage feed-forward is unnecessary.



Figure 15. Voltage Mode Configuration

#### CONSTRUCTION AND LAYOUT TIPS

High frequency power circuits require special care during breadboard construction and layout. Double sided printed circuit boards with ground plane on one side are highly recommended. All critical switching leads (power FET, output diode, IC output and ground leads, bypass capacitors) should be kept as small as possible. This is to minimize both the transmission and pickup of switching noise.

There are two kinds of noise coupling; inductive and capacitive. As the name implies inductive coupling is due to fast changing (high di/dt) circulating switching currents. The main source is the loop formed by Q1, D6, and C3–C4. Therefore this loop should be as small as possible, and the above capacitors should be good, high frequency types.

The second form of noise coupling is due to fast changing voltages (high dv/dt). The main source in this case is the drain of the power FET. The radiated noise in this case can be minimized by insulating the drain of the FET from the heatsink and then tying the heatsink to the source of the FET with a high frequency capacitor.

The IC has two ground pins named PWR GND and Signal GND. These two pins should be connected together with a very short lead at the printed circuit board exit point. In general grounding is very important and ground loops should be avoided. Star grounding schemes are preferred.

## Component Values/Bill of Materials for Figure 12

| Reference              | Description                                                                               |
|------------------------|-------------------------------------------------------------------------------------------|
| C1, C3                 | 0.6μF, 630V Film (250 VAC)                                                                |
| C2                     | 330μF 25V Electrolytic                                                                    |
| C4                     | 6800pF 1KV Ceramic                                                                        |
| C5, C6                 | 1000pF                                                                                    |
| C7                     | 10μF 35V                                                                                  |
| C8, C11, C13, C15, C16 | 1μF Ceramic                                                                               |
| C9, C20, C21           | 0.1μF Ceramic                                                                             |
| C10                    | 1500μF 25V Electrolytic                                                                   |
| C12, C17               | 1μF Ceramic                                                                               |
| C14                    | 2200 pF                                                                                   |
| C18                    | 1500μF 16V Electrolytic                                                                   |
| C19                    | 4.7μF                                                                                     |
| D1- D5                 | 1N5406                                                                                    |
| D6                     | MUR850                                                                                    |
| D7, D10                | 1N4148                                                                                    |
| D8                     | 3V Zener diode or 4 x 1N4148 in series                                                    |
| D9                     | MUR110                                                                                    |
| D11, D12               | MUR150                                                                                    |
| D13                    | D83-004K                                                                                  |
| D15                    | 1N4001                                                                                    |
| D16, D14               | 1N5818 or 1N5819                                                                          |
| F1                     | 5A, 250V, 3AG                                                                             |
| L1                     | 2mH, 4A I <sub>PEAK</sub><br>Core: Ferroxcube 4229-3CB<br>150 Turns #24 AWG<br>0.150" gap |
| L2                     | 10μΗ<br>Core: Spang OF 43019 UG00<br>8 Turns #15AWG gap 0.05"                             |
| Q1-Q3                  | IRF840                                                                                    |
| Q4, Q5                 | 2N2222                                                                                    |
| Q6                     | IRF821                                                                                    |
| R1                     | 330kΩ                                                                                     |
| R2, R31                | 510kΩ                                                                                     |
| R3                     | 5.6kΩ                                                                                     |

| Reference | Description                                                                                                                 |
|-----------|-----------------------------------------------------------------------------------------------------------------------------|
| R4        | 12kΩ                                                                                                                        |
| R5, R7    | 357kΩ, 1%                                                                                                                   |
| R6        | 4.57kΩ, 1%                                                                                                                  |
| R8        | 4.53kΩ, 1%                                                                                                                  |
| R9        | 27kΩ                                                                                                                        |
| R10, R18  | 33kΩ                                                                                                                        |
| R11       | 91Ω                                                                                                                         |
| R12, R22  | 10Ω                                                                                                                         |
| R13, R14  | 4.7kΩ                                                                                                                       |
| R15       | 4.3kΩ                                                                                                                       |
| R16       | 15kΩ                                                                                                                        |
| R17       | 3Ω                                                                                                                          |
| R20       | 7.5Ω                                                                                                                        |
| R21,R19   | 3kΩ                                                                                                                         |
| R23       | 100Ω                                                                                                                        |
| R24, R25  | 1Ω                                                                                                                          |
| R26       | 1.5kΩ                                                                                                                       |
| R27       | 1.2kΩ                                                                                                                       |
| R28       | 8.66kΩ, 1%                                                                                                                  |
| R29       | 2.26kΩ, 1%                                                                                                                  |
| R30       | 2kΩ, 1W                                                                                                                     |
| R32, R33  | 2kΩ                                                                                                                         |
| T1        | Spang F41206-TC or<br>Siemens B64290-K45-X27 or X830 of<br>Ferroxcube 768T188-38<br>N <sub>S</sub> = 80, N <sub>P</sub> = 1 |
| T2        | Same core as T1<br>$N_S = N_P = 15$ bifilar                                                                                 |
| ТЗ        | Core: Ferroxcube 4229-3C8<br>Pri. 44 Turns #18 Litz wire<br>Sec. 4 Turns of copper strip<br>Aux. 2 Turns #24 AWG            |
| U2        | MOC8102                                                                                                                     |
| U3        | TL431                                                                                                                       |

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML4819CP    | 0°C to 70°C       | Molded DIP (P20)  |
| ML4819CS    | 0°C to 70°C       | Molded SOIC (S20) |



# **Power Factor Controller**

#### **GENERAL DESCRIPTION**

The ML4821 provides complete control for a "boost" type power factor correction system using the average current sensing method. Special care has been taken in the design of the ML4821 to increase system noise immunity. The circuit includes a precision reference, gain modulator, average current error amplifier, output error amplifier, over-voltage protection comparator, shutdown logic, as well as a high current output. In addition, start-up is simplified by an under-voltage lockout circuit.

In a typical application, the ML4821 controls the AC input current by adjusting the pulse width of the output MOSFET. This modulates the line current so that its shape conforms to the shape of the input voltage. The reference for the current regulator is a product of the sinusoidal line voltage times the output of the error amplifier which is regulating the output DC voltage. Average line voltage compensation is provided in the gain modulator to ensure constant loop gain over a wide input voltage range. This compensation includes a special "brown-out" control which reduces output power below 90V RMS input.

#### **FEATURES**

- Average current sensing for lowest possible harmonic distortion
- Average line compensation with brown-out control
- Precision buffered 5V reference
- 1A peak current totem-pole output drive
- Overvoltage comparator eliminates output "runaway" due to load removal
- Wide common mode range in current sense comparators for better noise immunity
- Large oscillator amplitude for better noise immunity
- Output driver internally limited to 17V
- "Sleep mode" shutdown input

### **BLOCK DIAGRAM**



## PIN CONNECTION



PIN DESCRIPTION (Pin numbers in parentheses are for 20-pin packages)

|       |                  |                                                                          |                  | _          |                                                                                                    |
|-------|------------------|--------------------------------------------------------------------------|------------------|------------|----------------------------------------------------------------------------------------------------|
| PIN   | NAME             | FUNCTION                                                                 | PIN              | NAME       | FUNCTION                                                                                           |
| 1 (1) | I <sub>LIM</sub> | Peak cycle-by-cycle current limit input                                  | 10 (12)          | SYNC       | Oscillator synchronization input                                                                   |
| 2 (2) | IA OUT           | Output and compensation node of the average current error amplifier      | 11 (13)          | OVP        | Inhibits output pulses when the voltage at this pin exceeds 5V. Also,                              |
| 3 (3) | IA-              | Inverting input of the average current error amplifier                   |                  |            | when the voltage at this pin is less<br>than 0.7V, the IC goes into low current<br>shut-down mode. |
| 4 (4) | IA+              | Non-Inverting input of the average current error amplifier and output of | 12 (14)          | $R_{T}$    | Timing resistor for the oscillator                                                                 |
| - (-) |                  | the gain modulator                                                       | 13 (15)          | PWR<br>GND | Return for the high current totem pole output                                                      |
| 5 (5) | ISINE            | Gain modulator input                                                     | 14 (16)          |            | High current totem pole output                                                                     |
|       |                  |                                                                          |                  |            |                                                                                                    |
| 6 (6) | EA OUT           | Output of output voltage error                                           | 15 (1 <i>7</i> ) | $V_{CC}$   | Positive supply for the IC                                                                         |
|       |                  | amplifier                                                                | 16 (18)          | $V_{REF}$  | Buffered output for the 5V voltage reference                                                       |
| 7 (7) | INV              | Inverting input to error amplifier                                       |                  | _          |                                                                                                    |
| 8 (8) | $V_{RMS}$        | Input for average line voltage                                           | 17 (19)          | $C_{T}$    | Timing capacitor for the oscillator.                                                               |
| , ,   | KWIS             | compensation                                                             | 18 (20)          | GND        | Analog signal ground                                                                               |
| 9 (9) | SOFT<br>START    | Normally connected to soft start capacitor                               |                  |            |                                                                                                    |

### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Current (I <sub>CC</sub> )         | 35mA        |
|-------------------------------------------|-------------|
| OUT Current, Source or Sink               |             |
| Output Energy (capacitive load per cycle) | 5µJ         |
| I <sub>SINE</sub> Input Current           | 1.2mA       |
| EA OUT Source Current                     | 50mA        |
| Oscillator Charge Current                 | 2mA         |
| Input VoltageGND -0                       | .3V to 5.5V |
| Junction Temperature                      |             |

| Storage Temperature Range65°C Lead Temperature (Soldering 10 sec.) |        |
|--------------------------------------------------------------------|--------|
| Thermal Resistance ( $\theta_{IA}$ )                               |        |
| Plastic DIP                                                        | 75°C/W |
| Plastic SOIC                                                       | 95°C/W |

### **OPERATING CONDITIONS**

| Temperature Range |               |
|-------------------|---------------|
| ML4821CX          | 0°C to 70°C   |
| ML4821IX          | –40°C to 85°C |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $R_T = 6.2k\Omega$ ,  $C_T = 720pF$ ,  $T_A = Operating Temperature Range, <math>V_{CC} = 15V$  (Notes 1 & 2).

| ARAMETER                | CONDITIONS                             | MIN  | TYP.         | MAX  | UNITS |
|-------------------------|----------------------------------------|------|--------------|------|-------|
| OSCILLATOR              |                                        |      | <del> </del> |      |       |
| Initial accuracy        | T <sub>A</sub> = 25°C                  | 90   | 100          | 110  | kHz   |
| Voltage stability       | 12V < V <sub>CC</sub> < 18V            |      | 1            |      | %     |
| Temperature stability   |                                        |      | 2            |      | %     |
| Total Variation         | Line, Temperature                      | 85   |              | 115  | kHz   |
| Ramp Valley to Peak     |                                        | 4.7  | 5.2          | 5.6  | V     |
| R <sub>T</sub> Voltage  |                                        | 4.8  | 5.0          | 5.2  | V     |
| Discharge Current       | $C_T = 2V$ , $R_T = Open$              | 7.8  | 8.4          | 9.3  | mA    |
| SYNC Input Threshold    |                                        | 1.5  | 2.0          | 3.0  | V     |
| REFERENCE               |                                        |      |              |      |       |
| Output Voltage          | $T_A = 25^{\circ}C, I_O = 1 \text{mA}$ | 4.95 | 5.00         | 5.05 | V     |
| Line regulation         | 12V < V <sub>CC</sub> < 24V            |      | 2            | 10   | mV    |
| Load regulation         | 1mA < I <sub>O</sub> < 20mA            |      | 2            | 15   | mV    |
| Temperature stability   |                                        |      | .4           |      | %     |
| Total Variation         | line, load, temp                       | 4.9  |              | 5.1  | V     |
| Output Noise Voltage    | 10Hz to 10kHz                          |      | 50           |      | μV    |
| Long Term Stability     | T <sub>A</sub> = 125°C, 1000 hrs       |      | 5            | 25   | mV    |
| Short Circuit Current   | V <sub>REF</sub> = 0V                  | -30  | -85          | -180 | mA    |
| VOLTAGE ERROR AMPLIFIER |                                        |      | -            |      |       |
| Input Offset Voltage    |                                        | 0    |              | -15  | mV    |
| Input Bias Current      |                                        |      | -50          | -800 | nA    |
| Open Loop Gain          | 2 < EA OUT < 6V                        | 60   | 75           |      | dB    |
| PSRR                    | 12V < V <sub>CC</sub> < 24V            | 70   | 100          |      | dB    |
| Output Sink Current     | EA OUT = 4V, INV = 5.5V                | 300  | 500          |      | μА    |
| Output Source Current   | EA OUT = 4.0V, INV = 4.8V              | -10  | -30          |      | mA    |

| ARAMETER                    | CONDITIONS                                                                                                                                              | MIN                         | TYP                         | MAX                        | UNITS |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------|----------------------------|-------|
| VOLTAGE ERROR AMPLIFIER (Co | ntinued)                                                                                                                                                |                             |                             |                            |       |
| Output High Voltage         | $I_{PIN6} = -5mA, V_{PIN7} = 4.8V$                                                                                                                      | 7.0                         | 7.5                         |                            | V     |
| Output Low Voltage          | I <sub>PIN6</sub> = 0, EA- = 5.5V                                                                                                                       |                             | 0                           | 0.5                        | V     |
| Unity Gain Bandwidth        |                                                                                                                                                         |                             | 1.0                         |                            | MHz   |
| Soft Start Charge Current   | V <sub>PIN9</sub> = 4V                                                                                                                                  | -22                         | -38                         | -50                        | μА    |
| CURRENT ERROR AMPLIFIER     |                                                                                                                                                         |                             |                             |                            |       |
| Input Offset Voltage        |                                                                                                                                                         | -5                          | 0                           | 5                          | mV    |
| Input Bias Current          |                                                                                                                                                         |                             | -0.15                       | -1                         | μА    |
| Input Offset Current        |                                                                                                                                                         |                             |                             | 400                        | nA    |
| Open Loop Gain              | 2 < EA OUT < 7V                                                                                                                                         | 80                          | 100                         |                            | dB    |
| PSRR                        | 12V < V <sub>CC</sub> < 24V                                                                                                                             | 65                          | 85                          |                            | dB    |
| Output Voltage Low          | I <sub>OL</sub> = 300μA                                                                                                                                 |                             | 0                           | 0.5                        | V     |
| Output Voltage High         | I <sub>OH</sub> = -10mA                                                                                                                                 | 7.0                         | 7.5                         |                            | V     |
| Input Common Mode Range     |                                                                                                                                                         | -0.3                        |                             | 2.5                        | V     |
| GAIN MODULATOR              |                                                                                                                                                         |                             | •                           |                            |       |
| Gain                        | $V_{INV} = 4.8V$ , $V_{RMS} = 0V$<br>$V_{INV} = 4.8V$ , $V_{RMS} = 1.75V$<br>$V_{INV} = 4.8V$ , $V_{RMS} = 2.6V$<br>$V_{INV} = 4.8V$ , $V_{RMS} = 5.2V$ | 0.75<br>3.1<br>1.25<br>0.22 | 1.2<br>3.88<br>1.75<br>0.38 | 1.3<br>4.5<br>2.15<br>0.50 |       |
| Output Current              | $V_{INV} = 5.2V, V_{RMS} = 5.2V$                                                                                                                        |                             | -2                          | -4                         | μА    |
| Output Current Limit        | $V_{INV} = 4.8V$ , $I_{SINE} = 500\mu A$ , $V_{RMS} = 1.75V$                                                                                            | 360                         | 395                         | 420                        | μА    |
| I <sub>LIM</sub> COMPARATOR |                                                                                                                                                         |                             |                             |                            |       |
| Input Offset Voltage        |                                                                                                                                                         |                             |                             | +15                        | mV    |
| Input Bias Current          |                                                                                                                                                         |                             | -100                        | -200                       | μА    |
| OVP COMPARATOR              |                                                                                                                                                         |                             |                             |                            |       |
| Input Offset Voltage        | Output Off                                                                                                                                              | -25                         |                             | 5                          | mV    |
| Hysteresis                  | Output On                                                                                                                                               | 85                          | 105                         | 130                        | mV    |
| Input Bias Current          |                                                                                                                                                         |                             | -0.3                        | -3                         | μА    |
| Propagation Delay           |                                                                                                                                                         |                             | 150                         |                            | ns    |
| Shutdown Threshold          |                                                                                                                                                         | 0.4                         | 0.7                         | 1.0                        | V     |
| PWM COMPARATOR              |                                                                                                                                                         |                             |                             |                            |       |
| Input Common Mode Range     |                                                                                                                                                         | 0                           |                             | 8                          | V     |
| Propagation Delay           |                                                                                                                                                         |                             | 150                         |                            | ns    |

| PARAMETER                       | CONDITIONS                                                           | MIN      | TYP.         | MAX        | UNITS    |
|---------------------------------|----------------------------------------------------------------------|----------|--------------|------------|----------|
| OUTPUT                          |                                                                      |          |              |            |          |
| Output Voltage Low              | I <sub>OUT</sub> = 20mA<br>I <sub>OUT</sub> = 200mA                  |          | 0.1<br>1.6   | 0.4<br>2.4 | V        |
| Output Voltage High             | $I_{OUT} = -20 \text{mA}$ $I_{OUT} = -200 \text{mA}$                 | 13<br>12 | 13.5<br>13.4 |            | V        |
| Output Voltage Low in UVLO      | $I_{OUT} = -5mA$ , $V_{CC} = 8V$                                     |          | 0.1          | 0.8        | V        |
| Output Rise/Fall Time           | C <sub>L</sub> = 1000pF                                              |          | 50           |            | ns       |
| UNDERVOLTAGE LOCKOUT            |                                                                      |          |              |            |          |
| Start-up Threshold              |                                                                      | 14.5     |              | 16.5       | V        |
| Shut-Down Threshold             |                                                                      | 8.5      |              | 11.0       | V        |
| V <sub>REF</sub> Good Threshold |                                                                      |          | 4.4          |            | V        |
| SUPPLY                          |                                                                      |          |              |            |          |
| Supply Current                  | Start-up, $V_{CC} = 14V$ , $T_A = 25$ °C<br>Operating, $T_A = 25$ °C |          | 0.6<br>26    | 1.2        | mA<br>mA |
| Internal Shunt Zener Voltage    | I <sub>CC</sub> = 35mA                                               | 25       | 27           | 35         | V        |

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.

Note 3: Gain Modulator gain is defined as:  $\frac{I_{OUTIA+}}{I_{NEAOUT}}$ 

Note 2:  $V_{CC}$  is raised above the start-up threshold first to activate the IC, then returned to 15V

#### **FUNCTIONAL DESCRIPTION**

#### **OSCILLATOR**

The ML4821 oscillator charges the external capacitor connected to  $C_T$  with a current equal to 2.5/ $R_T$ . When the capacitor voltage reaches the upper threshold, the comparator changes state and the capacitor discharges to the lower threshold through Q1.

The oscillator period can be described by the following relationship:

$$T_{OSC} = T_{RAMP} + T_{DISCHARGE}$$
 where: 
$$T_{RAMP} = C(Ramp \ Valley \ to \ Peak) + (I_{RT}/2)$$
 and: 
$$T_{DISCHARGE} = C(Ramp \ Valley \ to \ Pk) + (8.4mA - I_{RT}/2)$$



The ML4821 oscillator includes a SYNC input for synchronizing to an external frequency source. A positive pulse on this pin of 2V (typ) resets the oscillators comparator and initiates a discharge cycle for  $C_T$ . The  $R_T$  and  $C_T$  component values which set the ML4821 oscillator frequency should be selected to produce a lower frequency than the external frequency source.

#### **VOLTAGE AND CURRENT ERROR AMPLIFIERS**

The ML4821 voltage error amplifier is a high open loop gain, wide bandwidth amplifier with a class A output. The soft start circuit controls the input to this amplifier for closed loop soft start operation.

The current error amplifier (IA) is similar to the voltage error amplifier but is designed for very low offsets to allow the selection of a low value resistor for R<sub>SENSE</sub>.

#### **OUTPUT DRIVER STAGE**

The ML4821 Output Driver is a 1A peak output high speed totem pole circuit designed to quickly drive capacitive loads, such as power MOSFET gates. The driver circuit's output voltage is internally limited to 17V.

#### **GAIN MODULATOR**

The ML4821 gain modulator responds linearly to current injected into the  $I_{\rm SINE}$  pin, and in an inverse-square fashion to voltage on the  $V_{\rm RMS}$  pin. At very low voltages on the  $V_{\rm RMS}$  pin, the gain modulator enforces a power limit, or "brown-out protection", upon the overall PFC circuit (Figures 6 and 7). The rectified line input sine wave is converted to a current for the  $I_{\rm SINE}$  input via a dropping resistor. In this way, most ground noise produces an insignificant effect on the reference to the PWM comparator. This gives the ML4821 a high degree of immunity to the disturbances common in high-power switching circuits.



Figure 1. Oscillator Block Diagram.



Figure 2. Oscillator Timing Resistance vs. Frequency.



Figure 3. Error and Current Amplifier Configuration



Figure 5. Output Saturation Voltage vs. Output Current.



Figure 4. Error Amplifier Open-loop Gain and Phase vs. Frequency.



Figure 6. K-factor. Gain Modulator gain with respect to the voltage at V<sub>RMS</sub>.

The output of the gain modulator is a current which appears on IA+ to form the reference for the current error amplifier and is given as:

$$I_{GM} = K \times I_{SINE} \times (V_{EA} - 0.8)$$

where:

 $I_{\mbox{SINE}}$  is the current in the dropping resistor,  $V_{\mbox{EA}}$  is the output of the error amplifier and K is a constant determined by the  $V_{\mbox{RMS}}$  input.

The output current of the gain modulator is limited to:

$$I_{GM(MAX)} = \frac{2.5}{R_T}$$

This sets the system current limit. The multiplier output current is converted into the reference voltage for the current (IA) amplifier through a resistor to ground on IA+.

Figure 6 shows the gain adjustor (K) with respect to the voltage at V<sub>RMS</sub>. The curve has been separated in two parts. The right hand part is for operation under normal conditions in the voltage range from minimum line voltage to maximum line voltage (90VAC to 260VAC). 85VAC on the curve has been chosen to account for tolerances. Under normal operating conditions as input voltage decreases the gain increases compensating for the drop in the loop gain.

Under brownout conditions (below 85VAC) the gain decreases to limit the amount of current that is drawn from the line thus preventing an overload condition. This is a very useful feature since in many cases the load for a PFC is a constant power load. The input current has to go high to compensate for a drop in the input voltage.

#### UNDER VOLTAGE LOCKOUT, OVP AND CURRENT LIMIT

On power-up the ML4821 remains in the UVLO condition; output low and quiescent current low. The IC becomes operational when  $V_{CC}$  reaches 16V. When  $V_{CC}$  drops below 9V, the UVLO condition is imposed. During the UVLO condition, the  $V_{REF}$  pin is "off", making it usable as a "flag" for starting up a down-stream PWM converter.

#### OVP, SHUTDOWN, AND IC BIAS

When the input to the OVP comparator exceeds  $V_{REF}$ , the output of the ML4821 is inhibited. The OVP input also functions as a "sleep" input, putting the IC into the low quiescent UVLO state when the OVP pin is pulled below 0.7V.



Figure 7. Gain Modulator Linearity.



Figure 8. Under-Voltage Lockout Block Diagram.



Figure 9. Total Supply Current vs. Supply Voltage.



Figure 10. Reference Load Regulation.

#### OFF-LINE START-UP AND BIAS SUPPLY GENERATION

The circuit in Figure 11 supplies  $V_{CC}$  power to the ML4821. Start-up current is delivered via R10. The IC starts when  $V_{CC}$  reaches 15.5V. After that time running power is delivered through the tap on L1. The configuration shown delivers a voltage proportional to the PFC output bus voltage.



Figure 11. Bias and Start-up Circuit.



Figure 12. 200W Output PFC Circuit

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML4821CP    | 0°C to 70°C       | 18-Pin PDIP (P18) |
| ML4821CS    | 0°C to 70°C       | 20-Pin SOIC (S20) |
| ML4821IP    | -40°C to 85°C     | 18-Pin PDIP (P18) |
| ML4821IS    | -40°C to 85°C     | 20-Pin SOIC (S20) |



# **ZVS Average Current PFC Controller**

#### **GENERAL DESCRIPTION**

The ML4822 is a PFC controller designed specifically for high power applications. The controller contains all of the functions necessary to implement an average current boost PFC converter, along with a Zero Voltage Switch (ZVS) controller to reduce diode recovery and MOSFET turn-on losses.

The average current boost PFC circuit provides high power factor (>98%) and low Total Harmonic Distortion (THD). Built-in safety features include undervoltage lockout, overvoltage protection, peak current limiting, and input voltage brownout protection.

The ZVS control section drives an external ZVS MOSFET which, combined with a diode and inductor, soft switches the boost regulator. This technique reduces diode reverse recovery and MOSFET switching losses to reduce EMI and maximize efficiency.

### **FEATURES**

- Average current sensing, continuous boost, leading edge PFC for low total harmonic distortion and near unity power factor
- Built-in ZVS switch control with fast response for high efficiency at high power levels
- Average line voltage compensation with brownout control
- Current fed gain modulator improves noise immunity and provides universal input operation
- Overvoltage comparator eliminates output "runaway" due to load removal
- UVLO, current limit, and soft-start
- Precision 1% reference

# **BLOCK DIAGRAM** (Pin configuration shown for 14-pin package)



# **PIN CONFIGURATION**

ML4822 14-Pin DIP (P14)



ML4822 16-Pin SOIC (S16W)



## PIN DESCRIPTION (Pin number in parentheses is for 16-pin package)

| PIN   | NAME             | FUNCTION                                                | P  | NI   | NAM      |
|-------|------------------|---------------------------------------------------------|----|------|----------|
| 1 (1) | VEAO             | Transconductance voltage error                          | 8  | (10) | GNE      |
|       |                  | amplifier output.                                       | 9  | (11) | PWR      |
| 2 (2) | IEAO             | Transconductance current error                          |    |      |          |
|       |                  | amplifier output.                                       | 10 | (12) | ZVS      |
| 3 (3) | ISENSE           | Current sense input to the PFC                          |    | . ,  |          |
|       |                  | current limit comparator.                               | 11 | (13) | PFC      |
| 4 (4) | I <sub>AC</sub>  | PFC gain modulator reference input.                     | 12 | (14) | $V_{CC}$ |
| 5 (5) | V <sub>RMS</sub> | Input for RMS line voltage                              | 13 | (15) | REF      |
| 3 (3) | V RMS            | compensation.                                           |    |      |          |
| ( (6) | D.C              | •                                                       | 14 | (16) | FB       |
| 6 (6) | $R_TC_T$         | Connection for oscillator frequency setting components. |    | ,,   |          |
| 7 (7) | ZV SENSE         | Input to the high speed zero voltage                    |    |      |          |
|       |                  | crossing comparator.                                    |    |      |          |

| _ | PIN |      | NAME     | FUNCTION                                         |
|---|-----|------|----------|--------------------------------------------------|
|   | 8   | (10) | GND      | Analog signal ground.                            |
|   | 9   | (11) | PWR GND  | Return for the PFC and ZVS driver outputs.       |
|   | 10  | (12) | ZVS OUT  | ZVS MOSFET driver output.                        |
|   | 11  | (13) | PFC OUT  | PFC MOSFET driver output.                        |
|   | 12  | (14) | $V_{CC}$ | Shunt-regulated supply voltage.                  |
|   | 13  | (15) | REF      | Buffered output for the internal 7.5V reference. |
|   | 14  | (16) | FB       | Transconductance voltage error amplifier input.  |
|   |     |      |          |                                                  |

### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Shunt Regulator Current (I <sub>CC</sub> ) | 55mA          |
|--------------------------------------------|---------------|
| Peak Driver Output Current                 |               |
| Analog Inputs                              | 0.3 to 7V     |
| Junction Temperature                       | 150°C         |
| Storage Temperature Range                  | 65°C to 150°C |

| Lead Temperature (Soldering, 10 sec)  | 150°C   |
|---------------------------------------|---------|
| Thermal Resistance (θ <sub>IA</sub> ) |         |
| Plastic DIP                           | 80°C/W  |
| Plastic SOIC                          | 110°C/W |

## **OPERATING CONDITIONS**

| Temperature Range |              |
|-------------------|--------------|
| M 4022CV          | 000 +- 7000  |
| ML4822CX          | 0°C to 70°C  |
| ML4822IX          | 40°C to 85°C |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $R_T$  = 52.3k $\Omega$ ,  $C_T$  = 470pF,  $T_A$  = Operating Temperature Range (Note 1)

| PARAMETER                     | CONDITIONS                                      | MIN  | TYP  | MAX   | UNITS |
|-------------------------------|-------------------------------------------------|------|------|-------|-------|
| VOLTAGE ERROR AMPLIFIER       |                                                 |      |      |       |       |
| Input Voltage Range           |                                                 | 0    |      | 7     | V     |
| Transconductance              | $V_{NON-INV} = V_{INV}$ , VEAO = 3.75V          | 50   | 70   | 120   | μ℧    |
| Feedback Reference Voltage    | $V_{EAO} = V_{FB}$                              | 2.4  | 2.5  | 2.6   | V     |
| Open Loop Gain                |                                                 | 60   | 75   |       | dB    |
| PSRR                          | $V_{CCZ} - 3V < V_{CC} < V_{CCZ} - 0.5V$        | 60   | 75   |       | dB    |
| Output Low                    |                                                 |      | 0.65 | 1     | V     |
| Output High                   |                                                 | 6.0  | 6.7  |       | V     |
| Source Current                | $\Delta V_{IN} = \pm 0.5 V$ , $V_{OUT} = 6 V$   | -40  | -80  |       | μА    |
| Sink Current                  | $\Delta V_{IN} = \pm 0.5 V$ , $V_{OUT} = 1.5 V$ | 40   | 80   |       | mA    |
| CURRENT ERROR AMPLIFIER       |                                                 |      |      |       |       |
| Input Voltage Range           |                                                 | -1.5 |      | 2     | V     |
| Transconductance              | $V_{NON-INV} = V_{INV}$ , IEAO = 3.75V          | 130  | 195  | 310   | μ℧    |
| Input Offset Voltage          |                                                 |      | ±3   | ±15   | mV    |
| Open Loop Gain                |                                                 | 60   | 75   |       | dB    |
| PSRR                          | $V_{CCZ} - 3V < V_{CC} < V_{CCZ} - 0.5V$        | 60   | 75   |       | dB    |
| Output Low                    |                                                 |      | 0.65 | 1     | V     |
| Output High                   |                                                 | 6.0  | 6.7  |       | V     |
| Source Current                | $\Delta V_{IN} = \pm 0.5 V$ , $V_{OUT} = 6 V$   | -40  | -80  |       | μА    |
| Sink Current                  | $\Delta V_{IN} = \pm 0.5 V$ , $V_{OUT} = 1.5 V$ | 40   | 80   |       | μА    |
| OVP COMPARATOR                |                                                 |      |      |       |       |
| Threshold Voltage             |                                                 | 2.6  | 2.7  | 2.8   | V     |
| Hysteresis                    |                                                 | 80   | 120  | 150   | mV    |
| I <sub>SENSE</sub> COMPARATOR |                                                 |      |      |       |       |
| Threshold Voltage             |                                                 | -0.8 | -1.0 | -1.15 | V     |
| Delay to Output               |                                                 |      | 150  | 300   | ns    |

| PARAMETER                        | CONDITIONS                                                             | MIN   | TYP  | MAX   | UNITS |
|----------------------------------|------------------------------------------------------------------------|-------|------|-------|-------|
| ZV SENSE COMPARATOR              |                                                                        |       |      |       |       |
| Propagation Delay                | 100mV Overdrive                                                        |       |      | 50    | ns    |
| Threshold Voltage                |                                                                        | 7.35  | 7.5  | 7.65  | V     |
| Input Capacitance                |                                                                        |       | 6    | 1.1   | pF    |
| GAIN MODULATOR                   |                                                                        |       |      |       |       |
| Gain (Note 2)                    | $I_{IAC} = 100$ mA, $V_{VRMS} = 0$ V, $V_{FB} = 0$ V                   | 0.36  | 0.51 | 0.66  |       |
|                                  | $I_{IAC} = 50 \text{mA}, V_{VRMS} = 1.2 \text{V}, V_{FB} = 0 \text{V}$ | 1.20  | 1.72 | 2.24  |       |
|                                  | $I_{IAC} = 100 \mu A$ , $V_{VRMS} = 1.8 V$ , $V_{FB} = 0 V$            | 0.55  | 0.78 | 1.01  |       |
|                                  | $I_{IAC} = 100 \mu A, V_{VRMS} = 3.3 V,$<br>$V_{FB} = 0 V$             | 0.14  | 0.20 | 0.26  |       |
| Bandwidth                        | I <sub>IAC</sub> = 250μA                                               |       | 10   |       | MHz   |
| Output Voltage                   | $V_{FB} = 0V$ , $V_{VRMS} = 1.15V$ , $I_{IAC} = 250\mu A$              | 0.72  | 0.8  | 0.9   | V     |
| OSCILLATOR                       |                                                                        |       |      |       |       |
| Initial Accuracy                 | T <sub>A</sub> = 25°C                                                  | 74    | 80   | 86    | kHz   |
| Voltage Stability                | $V_{CCZ} - 3V < V_{CC} < V_{CCZ} - 0.5V$                               |       | 1    |       | %     |
| Temperature Stability            |                                                                        |       | 2    |       | %     |
| Total Variation                  | Line, temperature                                                      | 72    |      | 88    | kHz   |
| Ramp Valley to Peak Voltage      |                                                                        |       | 2.5  |       | V     |
| Dead Time                        |                                                                        | 100   | 300  | 450   | ns    |
| C <sub>T</sub> Discharge Current |                                                                        | 4.5   | 7.5  | 9.5   | mA    |
| REFERENCE                        |                                                                        |       |      | :     |       |
| Output Voltage                   | $T_A = 25$ °C, $I_{REF} = 1$ mA                                        | 7.425 | 7.5  | 7.575 | V     |
| Line Regulation                  | $V_{CCZ} - 3V < V_{CC} < V_{CCZ} - 0.5V$                               |       | 2    | 10    | mV    |
| Load Regulation                  | 1mA < I <sub>REF</sub> , < 20mA                                        |       | 2    | 15    | mV    |
| Temperature Stability            |                                                                        |       | 0.4  |       | %     |
| Total Variation                  | Line, load, and temperature                                            | 7.395 |      | 7.605 | V     |
| Long Term Stability              | $T_j = 125$ °C, 1000 hours                                             |       | 5    | 25    | mV    |
| Short Circuit Current            | $V_{CC} < V_{CCZ} - 0.5V$ , $V_{REF} = 0V$                             | -15   | -40  | -100  | mA    |
| PFC COMPARATOR                   |                                                                        |       |      |       |       |
| Minimum Duty Cycle               | V <sub>IEAO</sub> > 6.7V                                               |       |      | 0     | %     |
| Maximum Duty Cycle               | V <sub>IEAO</sub> < 1.2V                                               | 90    | 95   |       | %     |

| PARAMETER                         | CONDITIONS                                     | MIN                    | TYP                    | MAX                    | UNITS |
|-----------------------------------|------------------------------------------------|------------------------|------------------------|------------------------|-------|
| MOSFET DRIVER OUTPUTS             |                                                |                        |                        | * .                    |       |
| Output Low Voltage                | I <sub>OUT</sub> = -20mA                       |                        | 0.3                    | 0.8                    | V     |
|                                   | I <sub>OUT</sub> = -100mA                      |                        | 0.6                    | 3.0                    | V     |
|                                   | $I_{OUT} = -10 \text{mA}, V_{CC} = 8 \text{V}$ |                        | 0.8                    | 1.5                    | V     |
| Output High Voltage               | I <sub>OUT</sub> = 20mA                        | 9.5                    | 10.3                   |                        | V     |
|                                   | I <sub>OUT</sub> = 100mA                       | 9                      | 10.3                   |                        | V     |
| Output Rise/Fall Time             | C <sub>L</sub> = 1000pF                        |                        | 40                     |                        | ns    |
| UNDERVOLTAGE LOCKOUT              |                                                |                        |                        |                        |       |
| Threshold Voltage                 |                                                | V <sub>CCZ</sub> - 0.9 | V <sub>CCZ</sub> – 0.6 | V <sub>CCZ</sub> - 0.2 | ٧     |
| Hysteresis                        |                                                | 2.5                    | 2.8                    | 3.2                    | ٧     |
| SUPPLY                            |                                                |                        |                        |                        |       |
| Shunt Voltage (V <sub>CCZ</sub> ) | I <sub>CC</sub> =25mA                          | 12.8                   | 13.5                   | 14.2                   | V     |
| Load Regulation                   | 25mA < I <sub>CC</sub> < 55mA                  |                        | ±150                   | ±300                   | mV    |
| Total Variation                   | Load and temperature                           | 12.4                   |                        | 14.6                   | V     |
| Start-up Current                  | V <sub>CC</sub> < 12.3V                        |                        | 0.7                    | 1.1                    | mA    |
| Operating Current                 | $V_{CC} = V_{CCZ} - 0.5V$                      |                        | 22                     | 28                     | mA    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2: Gain = K x 5.3 V; K =  $(I_{GAINMOD} - I_{OFFSET}) \times I_{AC} \times (V_{EAO} - 1.5)^{-1}$ .

### **FUNCTIONAL DESCRIPTION**

Switching losses of wide input voltage range PFC boost converters increase dramatically as power levels increase above 200 watts. The use of zero-voltage switching (ZVS) techniques improves the efficiency of high power PFCs by significantly reducing the turn-on losses of the boost MOSFET. ZVS is accomplished by using a second, smaller MOSFET, together with a storage element (inductor) to convert the turn-on losses of the boost MOSFET into useful output power.

The basic function of the ML4822 is to provide a power factor corrected, regulated DC bus voltage using continuous, average current-mode control. Like Micro Linear's family of PFC/PWM controllers, the ML4822 employs leading-edge pulse width modulation to reduce system noise and permit frequency synchronization to a trailing edge PWM stage for the highest possible DC bus voltage bandwidth. For minimization of switching losses, circuitry has been incorporated to control the switching of the ZVS FET.

#### THEORY OF OPERATION

Figure 1 shows a simplified schematic of the output and control sections of a high power PFC circuit. Figure 2 shows the relationship of various waveforms in the circuit. Q1 functions as the main switching FET and Q2 provides the ZVS action. During each cycle, Q2 turns on before Q1, diverting the current in L1 away from D1 into L2. The current in L2 increases linearly until at t2 it equals the current through L1. When these currents are equal, L1 ceases discharging current and is now charged through L2 and Q2. At time t2, the drain voltage of Q1 begins to fall. The shape of the voltage waveform is sinusoidal due to the interaction of L2 and the combined parasitic

capacitance of D1 and Q1 (or optional ZVS capacitor  $C_{ZVS}$ ). At  $t_3$ , the voltage across Q1 is sufficiently low that the controller turns Q2 off and Q1 on. Q1 then behaves as an ordinary PFC switch, storing energy in the boost inductor L1. The energy stored in L2 is completely discharged into the boost capacitor via D2 during the Q1 off-time and the value of L2 must be selected for discontinuous-mode operation.

#### **COMPONENT SELECTION**

#### Q1 Turn-Off

Because the ML4822 uses leading edge modulation, the PFC MOSFET (Q1) is always turned off at the end of each oscillator ramp cycle. For proper operation, the internal ZVS flip-flop must be reset every cycle during the oscillator discharge time. This is done by automatically resetting the ZVS comparator a short time after the drain voltage of the main Q has reached zero (refer to Figure 1 sense circuit). This sense circuit terminates the ZVS on time by sensing the main Q drain voltage reaching zero. It is then reset by way of a resistor pull-up to V<sub>CC</sub> (R6). The advantage of this circuit is that the ZVS comparator is not reset at the main Q turn off which occurs at the end of the clock cycle. This avoids the potential for improper reset of the internal ZVS flip-flop.

Another concern is the proper operation of the ZVS comparator during discontinuous mode operation (DCM), which will occur at the cusps of the rectified AC waveform and at light loads. Due to the nature of the voltage seen at the drain of the main boost Q during DCM operation, the ZVS comparator can be fooled into forcing the ZVS Q on for the entire period. By adding a circuit which limits the maximum on time of the ZVS Q, this problem can be avoided. Q3 in Figure 1 provides this function.



Figure 1. Simplified PFC/ZVS Schematic.

#### Q1 Turn-On

The turn-on event consists of the time it takes for the current through L2 to ramp to the L1 current plus the resonant event of L2 and the ZVS capacitor. The total event should occur in a minimum of 350–450ns, but can be longer at the risk of increasing the total harmonic distortion. Setting these times equal should minimize conducted and radiated emissions.

$$t_{Q1(OFF)} = t_{IL2} + t_{RES} = 400ns$$
 (1)

Where  $I_{1,2}$  is equal to  $I_{1,1}$ .

The value of L2 is calculated to remain in discontinuous-mode:

$$L2 = \frac{V_{BUS} \times V_{RMS(MIN)} \times t_{IL2}}{\sqrt{2} \times P_{OUT}}$$
 (2)

The resonant event occurs in 1/4 of a full sinusoidal cycle. For example, when a 1/4 cycle occurs in 200ns, the frequency is 1.25MHz.

$$f_{RES} = \frac{1}{2\pi\sqrt{L2 \times C_{ZVS}}} = \frac{1}{4 \times t_{RES}}$$
 (3)

Rearranging and solving for L2:

$$L2 = \frac{4 \times t_{RES}^2}{\pi^2 \times C_{ZVS}} \tag{4}$$

The resonant capacitor ( $C_{ZVS}$ ) value is found by setting equations 2 and 4 equal to each other and solving for  $C_{ZVS}$ .

$$C_{ZVS} = \frac{4 \times t_{RES}^2 \times \sqrt{2} \times P_{OUT}}{\pi^2 \times V_{BUS} \times V_{RMS(MIN)} \times t_{IL2}}$$
(5)

### **APPLICATION**

Figure 3 displays a typical application circuit for a 500W ZVS PFC supply. Full design details are covered in application note 33, ML4822 Power Factor Correction With Zero Voltage Resonant Switching.



Figure 2. Timing Diagrams



Figure 3. ML4822 Scematic

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE                 |
|-------------|-------------------|-------------------------|
| ML4822CP    | 0°C to 70°C       | 14-Pin PDIP (P14)       |
| ML4822CS    | 0°C to 70°C       | 16-Pin Wide SOIC (S16W) |
| ML4822IP    | -40°C to 85°C     | 14-Pin PDIP (P14)       |
| ML4822IS    | -40°C to 85°C     | 16-Pin Wide SOIC (S16W) |



# **High Frequency Power Supply Controller**

#### **GENERAL DESCRIPTION**

The ML4823 High Frequency PWM Controller is an IC controller optimized for use in Switch Mode Power Supply designs running at frequencies to 1MHz. Propagation delays are minimal through the comparators and logic for reliable high frequency operation while slew rate and bandwidth are maximized on the error amplifier. This controller is designed for single-ended applications using voltage or current mode and provides for input voltage feed forward.

A 1V threshold current limit comparator provides cycle-by-cycle current limit and exceeding a 1.4V threshold initiates a soft-start cycle. The soft start pin doubles as a maximum duty cycle clamp. All logic is fully latched to provide jitter-free operation and prevent multiple pulsing. An under-voltage lockout circuit with 800mV of hysteresis assures low startup current and drives the outputs low during fault conditions.

This controller is an improved second source for the UC3823 controller; however, the ML4823 includes features not found on the 3823. These features are set in *italics*.

#### **FEATURES**

- Practical operation at switching frequencies to 1.0MHz
- High current (2A peak) totem pole output
- Wide bandwidth error amplifier
- Fully latched logic with double pulse suppression
- Pulse-by-pulse current limiting
- Soft start and max. duty cycle control
- Under voltage lockout with hysteresis
- 5.1V trimmed bandgap reference
- Low start-up current (1.1mA)
- Pin compatible improved replacement for UC3823
- Fast shut down path from current limit to output
- Soft start latch ensures full soft start cycle
- Outputs pull low for undervoltage lockout

### **BLOCK DIAGRAM** (Pin Configuration Shown for 16-Pin Version)



### PIN CONFIGURATION

ML4823 16-PIN DIP (P16) 16-PIN SOIC (S16W)



#### ML4823 20-PIN PLCC (Q20)



TOP VIEW

# PIN DESCRIPTION (Pin Numbers in Parentheses are for PLCC Version)

| PIN    | NAME    | FUNCTION                                                                     | PIN     | NAME                   | FUNCTION                                                     |
|--------|---------|------------------------------------------------------------------------------|---------|------------------------|--------------------------------------------------------------|
| 1 (2)  | INV     | Inverting input to error amp.                                                | 9 (12)  | I <sub>LIM</sub> /S.D. | Current limit sense pin. Normally                            |
| 2 (3)  | NI      | Non-inverting input to error amp.                                            |         |                        | connected to current sense resistor.                         |
| 3 (4)  | E/A OUT | Output of error amplifier and input to                                       | 10 (13) | GND                    | Analog signal ground.                                        |
| - (.,  |         | main comparator.                                                             | 11 (14) | I <sub>LIM</sub> REF   | Reference input for cycle-by-cycle current limit comparator. |
| 4 (5)  | CLOCK   | Oscillator output.                                                           |         |                        |                                                              |
| 5 (7)  | $R_{T}$ | Timing resistor for oscillator — sets charging current for oscillator timing | 12 (15) | PWR GND                | Return for the high current totem pole output.               |
|        |         | capacitor (pin 6).                                                           | 13 (17) | $V_{C}$                | Positive supply for the high current totem pole output.      |
| 6 (8)  | $C_{T}$ | Timing capacitor for oscillator.                                             |         |                        | ' '                                                          |
| 7 (9)  | RAMP    | Non-inverting input to main                                                  | 14 (18) | OUT B                  | High current totem pole output.                              |
| . (5)  |         | comparator. Connected to $C_T$ for                                           | 15 (19) | $V_{CC}$               | Positive supply for the IC.                                  |
|        |         | Voltage mode operation or to current sense resistor for current mode.        | 16 (20) | 5.1V REF               | Buffered output for the 5.1V voltage reference.              |
| 8 (10) | SS      | Normally connected to soft start capacitor.                                  |         |                        |                                                              |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (V <sub>C</sub> , V <sub>CC</sub> ) | 30V             |
|----------------------------------------------------|-----------------|
| OUTPUT Current, Source or Sink                     |                 |
| DC                                                 | 0.5A            |
| Pulse (0.5μs)                                      | 2.0A            |
| Analog Inputs                                      |                 |
| (INV, NI, RAMP, SS, I <sub>LIM</sub> )             | GND -0.3V to 6V |
| CLOCK OUTPUT Current                               | –5mA            |
| F/A OUT Current                                    | 5mA             |
| SOFT START Sink Current                            | 20mA            |
| R <sub>T</sub> Charging Current                    | –5mA            |
|                                                    |                 |

| Junction Temperature                 | 125°C          |
|--------------------------------------|----------------|
|                                      | 65°C to 150°C  |
|                                      | 10 sec.) 260°C |
| Thermal Resistance ( $\theta_{IA}$ ) |                |
| Plastic DIP                          | 80°C/W         |
| Plastic SOIC                         | 105°C/W        |
| Plastic Chip Carrier (PLCC)          | 78°C/W         |
|                                      |                |

### **OPERATING CONDITIONS**

| Temperature Range |              |
|-------------------|--------------|
| ML4823C           | 0°C to 70°C  |
| ML4823I           | 40°C to 85°C |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $R_T$  = 3.65k $\Omega$ ,  $C_T$  = 1000pF,  $T_A$  = Operating Temperature Range,  $V_{CC}$  = 15V. (Note 1)

| PARAMETER             | CONDITIONS                                                             | MIN                                   | TYP  | MAX      | UNITS    |
|-----------------------|------------------------------------------------------------------------|---------------------------------------|------|----------|----------|
| OSCILLATOR            | 1                                                                      | · · · · · · · · · · · · · · · · · · · | *    | <u>.</u> |          |
| Initial Accuracy      | T <sub>J</sub> = 25°C,                                                 | 360                                   | 400  | 440      | kHz      |
| Voltage Stability     | $10V \le V_{CC} \le 30V$ ,                                             |                                       | 0.2  | 2        | %        |
| Temperature Stability |                                                                        |                                       | 5    |          | %        |
| Total Variation       | Line, temp.                                                            | 340                                   |      | 460      | kHz      |
| Clock Out High        |                                                                        | 3.9                                   | 4.5  |          | V        |
| Clock Out Low         |                                                                        |                                       | 2.3  | 2.9      | V        |
| Ramp Peak             |                                                                        | 2.6                                   | 2.8  | 3.0      | V        |
| Ramp Valley           |                                                                        | 0.7                                   | 1.0  | 1.25     | V        |
| Ramp Valley to Peak   |                                                                        | 1.6                                   | 1.8  | 2.0      | V        |
| REFERENCE             |                                                                        |                                       |      |          | <u> </u> |
| Output Voltage        | $T_J = 25^{\circ}C, I_O = 1 \text{mA}$                                 | 5.025                                 | 5.10 | 5.175    | V        |
| Line Regulation       | 10V ≤ V <sub>CC</sub> ≤ 30V                                            |                                       | 2    | 20       | mV       |
| Load Regulation       | 1mA ≤ I <sub>O</sub> ≤ 10mA                                            |                                       | 5    | 20       | mV       |
| Temperature Stability | $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 150^{\circ}\text{C},$ |                                       | 0.2  | 0.4      | %        |
| Total Variation       | Line, load, temp.                                                      | 4.975                                 |      | 5.225    | V        |
| Output Noise Voltage  | 10Hz to 10kHz                                                          |                                       | 50   |          | μ∨       |
| Long Term Stability   | T <sub>J</sub> = 125°C, 1000 hrs,                                      |                                       | 5    | 25       | mV       |
| Short Circuit Current | V <sub>REF</sub> = 0V                                                  | -15                                   | -50  | -100     | mA       |
| ERROR AMPLIFIER       |                                                                        |                                       |      |          |          |
| Input Offset Voltage  |                                                                        |                                       |      | ±30      | mV       |
| Input Bias Current    |                                                                        |                                       | 0.6  | 3        | μΑ       |
| Input Offset Current  |                                                                        |                                       | 0.1  | 1        | μА       |
| Open Loop Gain        | 1 ≤ V <sub>O</sub> ≤ 4V                                                | 50                                    | 95   |          | dB       |

| PARAMETER                              | CONDITIONS                                  | MIN  | TYP  | MAX          | UNITS    |
|----------------------------------------|---------------------------------------------|------|------|--------------|----------|
| ERROR AMPLIFIER (Continued)            | 3                                           |      |      |              |          |
| CMRR                                   | $1.5 \le V_{CC} \le 5.5V$                   | 50   | 80   |              | dB       |
| PSRR                                   | 10 ≤ V <sub>CC</sub> ≤ 30V                  | 70   | 100  |              | dB       |
| Output Sink Current                    | V <sub>E/A OUT</sub> = 1V                   | 1    | 2.5  |              | mA       |
| Output Source Current                  | V <sub>E/A OUT</sub> = 4V                   | -0.5 | -1.3 |              | mA       |
| Output High Voltage                    | $I_{E/A OUT} = -0.5 \text{mA}$              | 4.0  | 4.7  | 5.0          | V        |
| Output Low Voltage                     | I <sub>E/A OUT</sub> = 1mA                  | 0    | 0.5  | 1.0          | , V      |
| Unity Gain Bandwidth                   |                                             | 3    | 5.5  |              | MHz      |
| Slew Rate                              |                                             | 6    | 12   |              | V/µs     |
| PWM COMPARATOR                         |                                             |      |      |              |          |
| RAMP Bias Current                      | V <sub>RAMP</sub> = 0V                      |      | -1   | -5           | μА       |
| Duty Cycle Range                       |                                             | 0    |      | 80           | %        |
| E/A OUT Zero DC Threshold              | $V_{RAMP} = 0V$                             | 1.1  | 1.25 |              | V        |
| Delay to Output                        |                                             |      | 50   | 80           | ns       |
| SOFT START                             |                                             |      |      | -            |          |
| Charge Current                         | V <sub>SOFT START</sub> = 0.5V              | 3    | 9    | 20           | μА       |
| Discharge Current                      | V <sub>SOFT START</sub> = 1V                | 1    |      |              | mA       |
| CURRENT LIMIT/SHUTDOWN                 |                                             |      |      |              | <u> </u> |
| I <sub>LIM</sub> Bias Current          | $0V \le I_{LIM} \le 4V$                     |      |      | ±10          | μА       |
| Current Limit Offset                   | I <sub>LIM</sub> REF = 1.1V                 | 0    |      | 15           | mV       |
| I <sub>LIM</sub> REF Common Mode Range |                                             | 1.0  |      | 1.25         | V        |
| Shutdown Threshold                     |                                             | 1.25 | 1.40 | 1.55         | V        |
| Delay to Output                        |                                             |      | 50   | 80           | ns       |
| OUTPUT                                 |                                             |      |      |              |          |
| Output Low Level                       | I <sub>OUT</sub> = 20mA                     |      | 0.25 | 0.40         | V        |
|                                        | I <sub>OUT</sub> = 200mA                    |      | 1.2  | 2.2          | V        |
| Output High Level                      | I <sub>OUT</sub> = -20mA                    | 12.8 | 13.5 |              | V        |
|                                        | I <sub>OUT</sub> = -200mA                   | 12.0 | 13.0 |              | V        |
| Collector Leakage                      | V <sub>C</sub> = 30V                        |      | 100  | 500          | μА       |
| Rise/Fall Time                         | C <sub>L</sub> = 1000pF                     |      | 30   | 60           | ns       |
| UNDER VOLTAGE LOCKOUT                  |                                             |      | -    |              | .1.      |
| Start Threshold                        |                                             | 8.8  | 9.2  | 9.7          | V        |
| UVLO Hysteresis                        |                                             | 0.4  | 0.8  | 1.2          | V        |
| SUPPLY                                 |                                             |      |      | <del> </del> |          |
| Start Up Current                       | V <sub>CC</sub> = 8V                        |      | 1.1  | 2.5          | mA       |
| lcc                                    | INV, RANP, I <sub>LIM</sub> = 0V<br>NI = 1V |      | 22   | 33           | mA       |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

# 8

### **FUNCTIONAL DESCRIPTION**

#### **OSCILLATOR**

The ML4823 oscillator charges the external capacitor ( $C_T$ ) with a current ( $I_{SET}$ ) equal to 3/ $R_{SET}$ . When the capacitor voltage reaches the upper threshold (Ramp Peak), the comparator changes state and the capacitor discharges to the lower threshold (Ramp Valley) through Q1. While the capacitor is discharging, Q2 provides a high pulse.

The oscillator period can be described by the following relationship:

$$T_{OSC} = T_{RAMP} + T_{DEADTIME}$$

where:  $T_{RAMP} = C (Ramp Valley to Peak)/I_{SET}$ 

and: 
$$T_{DEADTIME} = C (Ramp Valley to Peak)/I_{O1}$$



Figure 3. Oscillator Deadtime vs Frequency









Figure 4. Oscillator Deadtime vs  $C_T$  ( $3k\Omega \le R_T \le 100k\Omega$ )

#### **ERROR AMPLIFIER**

The ML4823 error amplifier is a 5.5 MHz bandwidth  $12 V/\mu s$  slew rate op-amp with provision for limiting the positive output voltage swing (Output Inhibit line) for ease in implementing the soft start function.



Figure 5. Unity Gain Slew Rate



**Figure 6. Open Loop Frequency Response** 

#### **OUTPUT DRIVER STAGE**

The ML4823 Output Driver is a 2A peak output high speed totem pole circuit designed to quickly switch the gates of capacitive loads, such as power MOSFET transistors.



Figure 7. Simplified Schematic



**Figure 8. Saturation Curves** 



Figure 9. Rise/Fall Time (C<sub>L</sub> = 1000pF)



Figure 10 Rise/Fall Time ( $C_L = 10,000pF$ )



#### **SOFT START AND CURRENT LIMIT**

The ML4823 employs two current limits. When the voltage at  $I_{LIM}$ /SD exceeds the  $I_{LIM}$  REF threshold on  $I_{LIM}$  REF, the outputs are immediately shut off and the cycle is terminated for the remainder of the oscillator period by resetting the RS flip flop.

If the output current is rising quickly (usually due to transformer saturation) such that the voltage on pin 9 reaches 1.4V before the outputs have turned off, a soft start cycle is initiated. The soft start capacitor is discharged and outputs are held "off" until the voltage at SS reaches 1V, ensuring a complete soft start cycle. The duty cycle on start up is limited by limiting the output voltage of the error amplifier voltage to the voltage at the SS pin.

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE                 |  |  |
|-------------|-------------------|-------------------------|--|--|
| ML4823CP    | 0°C to 70°C       | 16-Pin PDIP (P16)       |  |  |
| ML4823CQ    | 0°C to 70°C       | 20-Pin PLCC (Q20)       |  |  |
| ML4823CS    | 0°C to 70°C       | 20-Pin Wide SOIC (S16W) |  |  |
| ML4823IQ    | -40°C to 85°C     | 16-Pin PDIP (P16)       |  |  |
| ML4823IS    | -40°C to 85°C     | 20-Pin PLCC (Q20)       |  |  |
| ML4823MJ    | -40°C to 85°C     | 16-Pin Wide SOIC (S16W) |  |  |



# **Power Factor Correction and PWM Controller Combo**

#### **GENERAL DESCRIPTION**

The ML4824 is a controller for power factor corrected, switched mode power supplies. Power Factor Correction (PFC) allows the use of smaller, lower cost bulk capacitors, reduces power line loading and stress on the switching FETs, and results in a power supply that fully complies with IEC1000-3-2 specification. The ML4824 includes circuits for the implementation of a leading edge, average current, "boost" type power factor correction and a trailing edge, pulse width modulator (PWM).

The device is available in two versions; the ML4824-1 ( $f_{PWM} = f_{PFC}$ ) and the ML4824-2 ( $f_{PWM} = 2 \times f_{PFC}$ ). Doubling the switching frequency of the PWM allows the user to design with smaller output components while maintaining the best operating frequency for the PFC. An over-voltage comparator shuts down the PFC section in the event of a sudden decrease in load. The PFC section also includes peak current limiting and input voltage brown-out protection. The PWM section can be operated in current or voltage mode at up to 250kHz and includes a duty cycle limit to prevent transformer saturation.

#### **FEATURES**

- Internally synchronized PFC and PWM in one IC
- Low total harmonic distortion
- Reduces ripple current in the storage capacitor between the PFC and PWM sections
- Average current, continuous boost leading edge PFC
- High efficiency trailing edge PWM can be configured for current mode or voltage mode operation
- Average line voltage compensation with brown-out control
- PFC overvoltage comparator eliminates output "runaway" due to load removal
- Current fed gain modulator for improved noise immunity
- Overvoltage protection, UVLO, and soft start

## **BLOCK DIAGRAM**



# **PIN CONFIGURATION**

ML4824 16-Pin PDIP (P16) 16-Pin Wide SOIC (S16W)



## PIN DESCRIPTION

| PIN | NAME               | FUNCTION                                                                                                                                               | PIN | NAME                  | FUNCTION                                                   |
|-----|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------|------------------------------------------------------------|
| 1   | IEAO               | PFC transconductance current error amplifier output                                                                                                    | 9   | DC I <sub>LIMIT</sub> | PWM current limit comparator input                         |
|     |                    | •                                                                                                                                                      | 10  | GND                   | Ground                                                     |
| 2   | I <sub>AC</sub>    | PFC gain control reference input                                                                                                                       | 11  | PWM OUT               | PWM driver output                                          |
| 3   | I <sub>SENSE</sub> | Current sense input to the PFC current limit comparator                                                                                                | 12  | PFC OUT               | PFC driver output                                          |
| 4   | V <sub>RMS</sub>   | Input for PFC RMS line voltage compensation                                                                                                            | 13  | $V_{CC}$              | Positive supply (connected to an internal shunt regulator) |
| 5   | SS                 | Connection point for the PWM soft start capacitor                                                                                                      | 14  | $V_{REF}$             | Buffered output for the internal 7.5V reference            |
| 6   | $V_{DC}$           | PWM voltage feedback input                                                                                                                             | 15  | $V_{FB}$              | PFC transconductance voltage error amplifier input         |
| 7   | RAMP 1             | Oscillator timing node; timing set by $R_{\text{T}}C_{\text{T}}$                                                                                       | 16  | VEAO                  | PFC transconductance voltage error amplifier output        |
| 8   | RAMP 2             | When in current mode, this pin functions as as the current sense input; when in voltage mode, it is the PWM input from PFC output (feed forward ramp). |     |                       | ampine. Salpat                                             |

UNITS

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| 55mA<br>3V to 5V |
|------------------|
| CCZ + 0.3V       |
| 20mA             |
| 10mA             |
| 500mA            |
| 500mA            |
| 1.5mJ            |
|                  |

| Junction Temperature                 | 150°C |
|--------------------------------------|-------|
| Storage Temperature Range –65°C to   |       |
| Lead Temperature (Soldering, 10 sec) |       |
| Thermal Resistance ( $\theta_{IA}$ ) |       |
| Plastic DIP 8                        | 0°C/W |
| Plastic SOIC                         | 5°C/W |

### **OPERATING CONDITIONS**

| Temperature Range |              |
|-------------------|--------------|
| ML4824CX          | 0°C to 70°C  |
| ML4824IX          | 40°C to 85°C |

MIN

### **ELECTRICAL CHARACTERISTICS**

**PARAMETER** 

SYMBOL

Unless otherwise specified,  $I_{CC} = 25\text{mA}$ ,  $R_T = 52.3\text{k}\Omega$ ,  $C_T = 470\text{pF}$ ,  $T_A = Operating Temperature Range (Note 1)$ 

**CONDITIONS** 

| VOLTAG | E ERROR AMPLIFIER            |                                                                   |      |      |              |     |
|--------|------------------------------|-------------------------------------------------------------------|------|------|--------------|-----|
|        | Input Voltage Range          |                                                                   | 0    |      | 7            | V   |
|        | Transconductance             | $V_{NON\ INV} = V_{INV}$ , VEAO = 3.75V                           | 50   | 85   | 120          | μζ  |
|        | Feedback Reference Voltage   |                                                                   | 2.4  | 2.5  | 2.6          | V   |
|        | Input Bias Current           | Note 2                                                            |      | -0.3 | -1.0         | μА  |
|        | Output High Voltage          |                                                                   | 6.0  | 6.7  |              | V   |
|        | Output Low Voltage           |                                                                   |      | 0.6  | 1.0          | V   |
|        | Source Current               | $\Delta V_{IN} = \pm 0.5 V$ , $V_{OUT} = 6 V$                     | -40  | -80  |              | μА  |
|        | Sink Current                 | $\Delta V_{IN} = \pm 0.5 V$ , $V_{OUT} = 1.5 V$                   | 40   | 80   |              | μА  |
|        | Open Loop Gain               |                                                                   | 60   | 75   |              | dB  |
|        | Power Supply Rejection Ratio | V <sub>CCZ</sub> - 3V < V <sub>CC</sub> < V <sub>CCZ</sub> - 0.5V | 60   | 75   |              | dB  |
| CURREN | IT ERROR AMPLIFIER           |                                                                   |      |      | 1            |     |
|        | Input Voltage Range          |                                                                   | -1.5 |      | 2            | V   |
|        | Transconductance             | $V_{NON\ INV} = V_{INV}$ , VEAO = 3.75V                           | 130  | 195  | 310          | μζζ |
|        | Input Offset Voltage         |                                                                   |      | ±3   | ±15          | mV  |
|        | Input Bias Current           | 1                                                                 |      | -0.5 | -1.0         | μА  |
|        | Output High Voltage          |                                                                   | 6.0  | 6.7  |              | V   |
|        | Output Low Voltage           |                                                                   |      | 0.6  | 1.0          | V   |
|        | Source Current               | $\Delta V_{IN} = \pm 0.5 V$ , $V_{OUT} = 6 V$                     | -40  | -90  |              | μА  |
|        | Sink Current                 | $\Delta V_{IN} = \pm 0.5 V$ , $V_{OUT} = 1.5 V$                   | 40   | 90   |              | μА  |
|        | Open Loop Gain               |                                                                   | 60   | 75   |              | dB  |
|        | Power Supply Rejection Ratio | V <sub>CCZ</sub> - 3V < V <sub>CC</sub> < V <sub>CCZ</sub> - 0.5V | 60   | 75   | <del> </del> | dB  |

| SMBOL                  | PARAMETER                                                         | CONDITIONS                                                        | MIN  | TYP  | MAX   | UNITS |
|------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------|------|------|-------|-------|
| OVP COM                | IPARATOR                                                          |                                                                   |      |      |       |       |
|                        | Threshold Voltage                                                 |                                                                   | 2.6  | 2.7  | 2.8   | V     |
| *                      | Hysteresis                                                        |                                                                   | 80   | 115  | 150   | mV    |
| PFC I <sub>LIMIT</sub> | COMPARATOR                                                        |                                                                   |      |      |       |       |
|                        | Threshold Voltage                                                 |                                                                   | -0.8 | -1.0 | -1.15 | V     |
|                        | Δ(PFC I <sub>LIMIT</sub> V <sub>TH</sub> - Gain Modulator Output) |                                                                   | 100  | 190  |       | mV    |
|                        | Delay to Output                                                   |                                                                   |      | 150  | 300   | ns    |
| DC I <sub>LIMIT</sub>  | COMPARATOR                                                        |                                                                   |      |      | -     |       |
|                        | Threshold Voltage                                                 |                                                                   | 0.9  | 1.0  | 1.1   | V     |
|                        | Input Bias Current                                                |                                                                   |      | ±0.3 | ±1    | μΑ    |
|                        | Delay to Output                                                   |                                                                   |      | 150  | 300   | ns    |
| V <sub>IN</sub> OK C   | OMPARATOR                                                         |                                                                   |      | 4    |       |       |
|                        | Threshold Voltage                                                 |                                                                   | 2.4  | 2.5  | 2.6   | V     |
|                        | Hysteresis                                                        |                                                                   | 0.8  | 1.0  | 1.2   | V     |
| GAIN MO                | DULATOR                                                           |                                                                   |      |      |       |       |
|                        | Gain (Note 3)                                                     | $I_{AC} = 100 \mu A$ , $V_{RMS} = V_{FB} = 0 V$                   | 0.36 | 0.55 | 0.66  |       |
|                        |                                                                   | $I_{AC} = 50\mu A$ , $V_{RMS} = 1.2V$ , $V_{FB} = 0V$             | 1.20 | 1.80 | 2.24  |       |
|                        |                                                                   | $I_{AC} = 50\mu A$ , $V_{RMS} = 1.8V$ , $V_{FB} = 0V$             | 0.55 | 0.80 | 1.01  |       |
|                        |                                                                   | $I_{AC} = 100\mu A$ , $V_{RMS} = 3.3V$ , $V_{FB} = 0V$            | 0.14 | 0.20 | 0.26  |       |
|                        | Bandwidth                                                         | IAC = 100μA                                                       |      | 10   |       | MHz   |
|                        | Output Voltage                                                    | $I_{AC} = 250\mu A$ , $V_{RMS} = 1.15V$ , $V_{FB} = 0V$           | 0.74 | 0.82 | 0.90  | V     |
| OSCILLA1               | OR                                                                |                                                                   |      |      |       |       |
|                        | Initial Accuracy                                                  | T <sub>A</sub> = 25°C                                             | 71   | 76   | 81    | kHz   |
|                        | Voltage Stability                                                 | $V_{CCZ} - 3V < V_{CC} < V_{CCZ} - 0.5V$                          |      | 1    |       | %     |
|                        | Temperature Stability                                             |                                                                   |      | 2    |       | %     |
|                        | Total Variation                                                   | Line, Temp                                                        | 68   |      | 84    | kHz   |
|                        | Ramp Valley to Peak Voltage                                       |                                                                   |      | 2.5  |       | V     |
|                        | Dead Time                                                         | PFC Only                                                          | 270  | 370  | 470   | ns    |
|                        | C <sub>T</sub> Discharge Current                                  | $V_{RAMP 2} = 0V, V_{RAMP 1} = 2.5V$                              | 4.5  | 7.5  | 9.5   | mA    |
| REFERENC               | CE                                                                |                                                                   |      | :    |       |       |
|                        | Output Voltage                                                    | $T_A = 25$ °C, $I(V_{REF}) = 1$ mA                                | 7.4  | 7.5  | 7.6   | V     |
|                        | Line Regulation                                                   | V <sub>CCZ</sub> - 3V < V <sub>CC</sub> < V <sub>CCZ</sub> - 0.5V |      | 2    | 10    | mV    |
|                        | Load Regulation                                                   | 1mA < I(V <sub>REF</sub> ) < 20mA                                 |      | 2    | 15    | mV    |
|                        | Temperature Stability                                             |                                                                   |      | 0.4  |       | %     |
|                        | Total Variation                                                   | Line, Load, Temp                                                  | 7.25 | -    | 7.65  | V     |
|                        | Long Term Stability                                               | T <sub>I</sub> = 125°C, 1000 Hours                                |      | 5    | 25    | mV    |

| SYMBOL | PARAMETER                                   | CONDITIONS                                    | MIN  | TYP  | MAX    | UNITS |
|--------|---------------------------------------------|-----------------------------------------------|------|------|--------|-------|
| PFC    |                                             |                                               |      |      | W. The |       |
|        | Minimum Duty Cycle                          | V <sub>IEAO</sub> > 4.0V                      |      |      | 0      | %     |
|        | Maximum Duty Cycle                          | V <sub>IEAO</sub> < 1.2V                      | 90   | 95   |        | %     |
|        | Output Low Voltage                          | I <sub>OUT</sub> = -20mA                      |      | 0.4  | 0.8    | V     |
|        |                                             | I <sub>OUT</sub> = -100mA                     |      | 0.8  | 2.0    | V     |
|        |                                             | $I_{OUT} = 10$ mA, $V_{CC} = 8$ V             |      | 0.7  | 1.5    | V     |
|        | Output High Voltage                         | I <sub>OUT</sub> = 20mA                       | 10   | 10.5 |        | V     |
|        |                                             | I <sub>OUT</sub> = 100mA                      | 9.5  | 10   |        | V     |
|        | Rise/Fall Time                              | C <sub>L</sub> = 1000pF                       |      | 50   |        | ns    |
| PWM    |                                             |                                               |      |      | 1      | -1    |
| -      | Duty Cycle Range                            | ML4824-1                                      | 0-44 | 0-47 | 0-50   | %     |
|        |                                             | ML4824-2                                      | 0-37 | 0-40 | 0-45   | %     |
|        | Output Low Voltage                          | I <sub>OUT</sub> = -20mA                      |      | 0.4  | 0.8    | V     |
|        |                                             | I <sub>OUT</sub> = -100mA                     |      | 0.8  | 2.0    | V     |
|        |                                             | I <sub>OUT</sub> = 10mA, V <sub>CC</sub> = 8V |      | 0.7  | 1.5    | V     |
|        | Output High Voltage                         | I <sub>OUT</sub> = 20mA                       | 10   | 10.5 |        | V     |
|        |                                             | I <sub>OUT</sub> = 100mA                      | 9.5  | 10   |        | V     |
|        | Rise/Fall Time                              | C <sub>L</sub> = 1000pF                       |      | 50   |        | ns    |
| SUPPLY |                                             |                                               | -    |      |        |       |
|        | Shunt Regulator Voltage (V <sub>CCZ</sub> ) |                                               | 12.8 | 13.5 | 14.2   | V     |
|        | V <sub>CCZ</sub> Load Regulation            | 25mA < I <sub>CC</sub> < 55mA                 |      | ±100 | ±200   | mV    |
|        | V <sub>CCZ</sub> Total Variation            | Load, Temp                                    | 12.4 |      | 14.6   | V     |
|        | Start-up Current                            | $V_{CC} = 11.8V, C_L = 0$                     |      | 0.7  | 1.0    | mA    |
|        | Operating Current                           | $V_{CC} < V_{CCZ} - 0.5V, C_L = 0$            |      | 16   | 19     | mA    |
|        | Undervoltage Lockout Threshold              |                                               | 12   | 13   | 14     | V     |
|        | Undervoltage Lockout Hysteresis             |                                               | 2.7  | 3.0  | 3.3    | V     |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2: Includes all bias currents to other circuits connected to the  $V_{FB}\,\text{pin}.$ 

Note 3: Gain = K x 5.3V; K =  $(I_{GAINMOD} - I_{OFFSET}) \times I_{AC} \times (VEAO - 1.5V)^{-1}$ .

# TYPICAL PERFORMANCE CHARACTERISTICS





Voltage Error Amplifier (VEA) Transconductance (gm)

Current Error Amplifier (IEA) Transconductance (g<sub>m</sub>)



Gain Modulator Transfer Characteristic (K)



Figure 1. PFC Section Block Diagram.

### **FUNCTIONAL DESCRIPTION**

The ML4824 consists of an average current controlled, continuous boost Power Factor Corrector (PFC) front end and a synchronized Pulse Width Modulator (PWM) back end. The PWM can be used in either current or voltage mode. In voltage mode, feedforward from the PFC output buss can be used to improve the PWM's line regulation. In either mode, the PWM stage uses conventional trailing-edge duty cycle modulation, while the PFC uses leading-edge modulation. This patented leading-trailing edge modulation technique results in a higher useable PFC error amplifier bandwidth, and can significantly reduce the size of the PFC DC buss capacitor.

The synchronization of the PWM with the PFC simplifies the PWM compensation due to the controlled ripple on the PFC output capacitor (the PWM input capacitor). The PWM section of the ML4824-1 runs at the same frequency as the PFC. The PWM section of the ML4824-2 runs at twice the frequency of the PFC, which allows the use of smaller PWM output magnetics and filter capacitors while holding down the losses in the PFC stage power components.

In addition to power factor correction, a number of protection features have been built into the ML4824. These include soft-start, PFC over-voltage protection, peak current limiting, brown-out protection, duty cycle limit, and under-voltage lockout.

#### **POWER FACTOR CORRECTION**

Power factor correction makes a non-linear load look like a resistive load to the AC line. For a resistor, the current drawn from the line is in phase with and proportional to the line voltage, so the power factor is unity (one). A common class of non-linear load is the input of most power supplies, which use a bridge rectifier and capacitive input filter fed from the line. The peak-charging effect which occurs on the input filter capacitor in these supplies causes brief high-amplitude pulses of current to flow from the power line, rather than a sinusoidal current in phase with the line voltage. Such supplies present a power factor to the line of less than one (i.e. they cause significant current harmonics of the power line frequency to appear at their input). If the input current drawn by such a supply (or any other non-linear load) can be made to follow the input voltage in instantaneous amplitude, it will appear resistive to the AC line and a unity power factor will be achieved.

To hold the input current draw of a device drawing power from the AC line in phase with and proportional to the input voltage, a way must be found to prevent that device from loading the line except in proportion to the instantaneous line voltage. The PFC section of the ML4824 uses a boost-mode DC-DC converter to accomplish this. The input to the converter is the full wave rectified AC line voltage. No bulk filtering is applied following the bridge rectifier, so the input voltage to the boost converter ranges (at twice line frequency) from zero volts to the peak value of the AC input and back to zero.

By forcing the boost converter to meet two simultaneous conditions, it is possible to ensure that the current which the converter draws from the power line agrees with the instantaneous line voltage. One of these conditions is that the output voltage of the boost converter must be set higher than the peak value of the line voltage. A commonly used value is 385VDC, to allow for a high line of 270VAC<sub>rms</sub>. The other condition is that the current which the converter is allowed to draw from the line at any given instant must be proportional to the line voltage. The first of these requirements is satisfied by establishing a suitable voltage control loop for the converter, which in turn drives a current error amplifier and switching output driver. The second requirement is met by using the rectified AC line voltage to modulate the output of the voltage control loop. Such modulation causes the current error amplifier to command a power stage current which varies directly with the input voltage. In order to prevent ripple which will necessarily appear at the output of the boost circuit (typically about 10VAC on a 385V DC level) from introducing distortion back through the voltage error amplifier, the bandwidth of the voltage loop is deliberately kept low. A final refinement is to adjust the overall gain of the PFC such to be proportional to  $1/V_{IN}^2$ , which linearizes the transfer function of the system as the AC input voltage

Since the boost converter topology in the ML4824 PFC is of the current-averaging type, no slope compensation is required.

#### PFC SECTION

#### **Gain Modulator**

Figure 1 shows a block diagram of the PFC section of the ML4824. The gain modulator is the heart of the PFC, as it is this circuit block which controls the response of the current loop to line voltage waveform and frequency, rms line voltage, and PFC output voltage. There are three inputs to the gain modulator. These are:

- 1) A current representing the instantaneous input voltage (amplitude and waveshape) to the PFC. The rectified AC input sine wave is converted to a proportional current via a resistor and is then fed into the gain modulator at I<sub>AC</sub>. Sampling current in this way minimizes ground noise, as is required in high power switching power conversion environments. The gain modulator responds linearly to this current.
- 2) A voltage proportional to the long-term rms AC line voltage, derived from the rectified line voltage after scaling and filtering. This signal is presented to the gain modulator at V<sub>RMS</sub>. The gain modulator's output is inversely proportional to V<sub>RMS</sub><sup>2</sup> (except at unusually low values of V<sub>RMS</sub> where special gain contouring takes over, to limit power dissipation of the circuit components under heavy brownout conditions). The relationship between V<sub>RMS</sub> and gain is called K, and is illustrated in the Typical Performance Characteristics.

 The output of the voltage error amplifier, VEAO. The gain modulator responds linearly to variations in this voltage.

The output of the gain modulator is a current signal, in the form of a full wave rectified sinusoid at twice the line frequency. This current is applied to the virtual-ground (negative) input of the current error amplifier. In this way the gain modulator forms the reference for the current error loop, and ultimately controls the instantaneous current draw of the PFC from the power line. The general form for the output of the gain modulator is:

$$I_{GAINMOD} = \frac{I_{AC} \times VEAO}{V_{RMS}^{2}} \times 1V$$
 (1)

More exactly, the output current of the gain modulator is given by:

$$I_{GAINMOD} = K \times (VEAO - 1.5V) \times I_{AC}$$

where K is in units of V-1.

Note that the output current of the gain modulator is limited to  $\cong 200\mu A$ .

### **Current Error Amplifier**

The current error amplifier's output controls the PFC duty cycle to keep the average current through the boost inductor a linear function of the line voltage. At the inverting input to the current error amplifier, the output current of the gain modulator is summed with a current which results from a negative voltage being impressed upon the I<sub>SENSE</sub> pin (current into I<sub>SENSE</sub>  $\cong$  V<sub>SENSE</sub>/3.5k $\Omega$ ). The negative voltage on ISENSE represents the sum of all currents flowing in the PFC circuit, and is typically derived from a current sense resistor in series with the negative terminal of the input bridge rectifier. In higher power applications, two current transformers are sometimes used, one to monitor the ID of the boost MOSFET(s) and one to monitor the I<sub>F</sub> of the boost diode. As stated above, the inverting input of the current error amplifier is a virtual ground. Given this fact, and the arrangement of the duty cycle modulator polarities internal to the PFC, an increase in positive current from the gain modulator will cause the output stage to increase its duty cycle until the voltage on Isense is adequately negative to cancel this increased current. Similarly, if the gain modulator's output decreases, the output duty cycle will decrease, to achieve a less negative voltage on the I<sub>SENSE</sub> pin.

#### Cycle-By-Cycle Current Limiter

The I<sub>SENSE</sub> pin, as well as being a part of the current feedback loop, is a direct input to the cycle-by-cycle current limiter for the PFC section. Should the input voltage at this pin ever be more negative than -1V, the output of the PFC will be disabled until the protection flipflop is reset by the clock pulse at the start of the next PFC power cycle.



Figure 2. Compensation Network Connections for the Voltage and Current Error Amplifiers

### **Overvoltage Protection**

The OVP comparator serves to protect the power circuit from being subjected to excessive voltages if the load should suddenly change. A resistor divider from the high voltage DC output of the PFC is fed to VFB. When the voltage on VFB exceeds 2.7V, the PFC output driver is shut down. The PWM section will continue to operate. The OVP comparator has 125mV of hysteresis, and the PFC will not restart until the voltage at VFB drops below 2.58V. The VFB should be set at a level where the active and passive external power components and the ML4824 are within their safe operating voltages, but not so low as to interfere with the boost voltage regulation loop.

#### **Error Amplifier Compensation**

The PWM loading of the PFC can be modeled as a negative resistor; an increase in input voltage to the PWM causes a decrease in the input current. This response dictates the proper compensation of the two transconductance error amplifiers. Figure 2 shows the types of compensation networks most commonly used for the voltage and current error amplifiers, along with their respective return points. The current loop compensation is returned to V<sub>REF</sub> to produce a soft-start characteristic on the PFC: as the reference voltage comes up from zero volts, it creates a differentiated voltage on IEAO which prevents the PFC from immediately demanding a full duty cycle on its boost converter.

There are two major concerns when compensating the voltage loop error amplifier; stability and transient response. Optimizing interaction between transient response and stability requires that the error amplifier's

open-loop crossover frequency should be 1/2 that of the line frequency, or 23Hz for a 47Hz line (lowest anticipated international power frequency). The gain vs. input voltage of the ML4824's voltage error amplifier has a specially shaped nonlinearity such that under steady-state operating conditions the transconductance of the error amplifier is at a local minimum. Rapid perturbations in line or load conditions will cause the input to the voltage error amplifier (V<sub>FB</sub>) to deviate from its 2.5V (nominal) value. If this happens, the transconductance of the voltage error amplifier will increase significantly, as shown in the Typical Performance Characteristics. This raises the gainbandwidth product of the voltage loop, resulting in a much more rapid voltage loop response to such perturbations than would occur with a conventional linear gain characteristic.

The current amplifier compensation is similar to that of the voltage error amplifier with the exception of the choice of crossover frequency. The crossover frequency of the current amplifier should be at least 10 times that of the voltage amplifier, to prevent interaction with the voltage loop. It should also be limited to less than 1/6th that of the switching frequency, e.g. 16.7kHz for a 100kHz switching frequency.

There is a modest degree of gain contouring applied to the transfer characteristic of the current error amplifier, to increase its speed of response to current-loop perturbations. However, the boost inductor will usually be the dominant factor in overall current loop response. Therefore, this contouring is significantly less marked than that of the voltage error amplifier. This is illustrated in the Typical Performance Characteristics.

For more information on compensating the current and voltage control loops, see Application Notes 33 and 34. Application Note 16 also contains valuable information for the design of this class of PFC.

### Oscillator (RAMP 1)

The oscillator frequency is determined by the values of  $R_T$  and  $C_T$ , which determine the ramp and off-time of the oscillator output clock:

$$f_{OSC} = \frac{1}{t_{RAMP} + t_{DEADTIME}}$$
 (2)

The deadtime of the oscillator is derived from the following equation:

$$t_{RAMP} = C_T \times R_T \times In \left( \frac{V_{REF} - 1.25}{V_{REF} - 3.75} \right)$$
 (3)

at  $V_{REF} = 7.5V$ :

$$t_{RAMP} = C_T \times R_T \times 0.51$$

The deadtime of the oscillator may be determined using:

$$t_{DEADTIME} = \frac{2.5V}{5. \text{ ImA}} \times C_T = 490 \times C_T$$
 (4)

The deadtime is so small (t<sub>RAMP</sub> >> t<sub>DEADTIME</sub>) that the operating frequency can typically be approximated by:

$$f_{OSC} = \frac{1}{t_{RAMP}} \tag{5}$$

#### **EXAMPLE:**

For the application circuit shown in the data sheet, with the oscillator running at:

$$f_{OSC} = 100kHz = \frac{1}{t_{RAMP}}$$

$$t_{RAMP} = C_T \times R_T \times 0.51 = 1 \times 10^{-5}$$

Solving for  $R_T \times C_T$  yields  $2 \times 10^{-4}$ . Selecting standard components values,  $C_T = 470 pF$ , and  $R_T = 41.2 k\Omega$ .

The deadtime of the oscillator adds to the Maximum PWM Duty Cycle (it is an input to the Duty Cycle Limiter). With zero oscillator deadtime, the Maximum PWM Duty Cycle is typically 45%. In many applications, care should be taken that  $C_T$  not be made so large as to extend the Maximum Duty Cycle beyond 50%. This can be accomplished by using a stable 470pF capacitor for  $C_T$ .

### **PWM SECTION**

#### **Pulse Width Modulator**

The PWM section of the ML4824 is straightforward, but there are several points which should be noted. Foremost among these is its inherent synchronization to the PFC section of the device, from which it also derives its basic timing (at the PFC frequency in the ML4824-1, and at twice the PFC frequency in the ML4824-2). The PWM is capable of current-mode or voltage mode operation. In current-mode applications, the PWM ramp (RAMP 2) is usually derived directly from a current sensing resistor or current transformer in the primary of the output stage, and is thereby representative of the current flowing in the converter's output stage. DC ILIMIT, which provides cycleby-cycle current limiting, is typically connected to RAMP 2 in such applications. For voltage-mode operation or certain specialized applications, RAMP 2 can be connected to a separate RC timing network to generate a voltage ramp against which VDC will be compared. Under these conditions, the use of voltage feedforward from the PFC buss can assist in line regulation accuracy and response. As in current mode operation, the DC ILIMIT input would is used for output stage overcurrent protection.

No voltage error amplifier is included in the PWM stage of the ML4824, as this function is generally performed on the output side of the PWM's isolation boundary. To facilitate the design of optocoupler feedback circuitry, an offset has been built into the PWM's RAMP 2 input which allows  $V_{DC}$  to command a zero percent duty cycle for input voltages below 1.25V.

#### **PWM Current Limit**

The DC I<sub>LIMIT</sub> pin is a direct input to the cycle-by-cycle current limiter for the PWM section. Should the input voltage at this pin ever exceed 1V, the output of the PWM will be disabled until the output flip-flop is reset by the clock pulse at the start of the next PWM power cycle.

### **VIN OK Comparator**

The  $V_{\rm IN}$  OK comparator monitors the DC output of the PFC and inhibits the PWM if this voltage on  $V_{\rm FB}$  is less than its nominal 2.5V. Once this voltage reaches 2.5V, which corresponds to the PFC output capacitor being charged to its rated boost voltage, the soft-start begins.

#### **PWM Control (RAMP 2)**

When the PWM section is used in current mode, RAMP 2 is generally used as the sampling point for a voltage representing the current in the primary of the PWM's output transformer, derived either by a current sensing resistor or a current transformer. In voltage mode, it is the input for a ramp voltage generated by a second set of timing components (R<sub>RAMP2</sub>, C<sub>RAMP2</sub>), which will have a minimum value of zero volts and should have a peak value of approximately 5V. In voltage mode operation, feedforward from the PFC output buss is an excellent way to derive the timing ramp for the PWM stage.

#### **Soft Start**

Start-up of the PWM is controlled by the selection of the external capacitor at SS. A current source of 50µA supplies the charging current for the capacitor, and start-up of the PWM begins at 1.25V. Start-up delay can be programmed by the following equation:

$$C_{SS} = t_{DELAY} \times \frac{50\mu A}{1.25V} \tag{6}$$

where  $C_{SS}$  is the required soft start capacitance, and  $t_{DELAY}$  is the desired start-up delay.

It is important that the time constant of the PWM soft-start allow the PFC time to generate sufficient output power for the PWM section. The PWM start-up delay should be at least 5ms.

Solving for the minimum value of CSS:

$$C_{SS} = 5 \text{ms} \times \frac{50 \mu A}{1.25 \text{V}} = 200 \text{nF}$$
 (6a)

### Generating V<sub>CC</sub>

The ML4824 is a current-fed part. It has an internal shunt voltage regulator, which is designed to regulate the voltage internal to the part at 13.5V. This allows a low power dissipation while at the same time delivering 10V of gate drive at the PWM OUT and PFC OUT outputs. It is important to limit the current through the part to avoid overheating or destroying it. This can be easily done with a single resistor in series with the Vcc pin, returned to a bias supply of typically 18V to 20V. The resistor's value must be chosen to meet the operating current requirement of the ML4824 itself (19mA max) plus the current required by the two gate driver outputs.

#### **EXAMPLE:**

With a  $V_{BIAS}$  of 20V, a  $V_{CC}$  limit of 14.6V (max) and the ML4824 driving a total gate charge of 110nC at 100kHz (e.g., 1 IRF840 MOSFET and 2 IRF830 MOSFETs), the gate driver current required is:

$$I_{GATEDRIVE} = 100kHz \times 100nC = 11mA \tag{7}$$

$$R_{BIAS} = \frac{20V - 14.6V}{19mA + 1 lmA} = 180\Omega \tag{8}$$

To check the maximum dissipation in the ML4824, find the current at the minimum  $V_{CC}$  (12.4V):

$$I_{CC} = \frac{20V - 12.4V}{180\Omega} = 42.2\text{mA} \tag{9}$$

The maximum allowable  $I_{CC}$  is 55mA, so this is an acceptable design.

The ML4824 should be locally bypassed with a 10nF and a 1 $\mu$ F ceramic capacitor. In most applications, an electrolytic capacitor of between 100 $\mu$ F and 330 $\mu$ F is also required across the part, both for filtering and as part of the start-up bootstrap circuitry.



Figure 3. External Component Connections to V<sub>CC</sub>

### LEADING/TRAILING MODULATION

Conventional Pulse Width Modulation (PWM) techniques employ trailing edge modulation in which the switch will turn on right after the trailing edge of the system clock. The error amplifier output voltage is then compared with the modulating ramp. When the modulating ramp reaches the level of the error amplifier output voltage, the switch will be turned OFF. When the switch is ON, the inductor current will ramp up. The effective duty cycle of the trailing edge modulation is determined during the ON time of the switch. Figure 4 shows a typical trailing edge control scheme.

In the case of leading edge modulation, the switch is turned OFF right at the leading edge of the system clock. When the modulating ramp reaches the level of the error amplifier output voltage, the switch will be turned ON. The effective duty-cycle of the leading edge modulation is determined during the OFF time of the switch. Figure 5 shows a leading edge control scheme.

One of the advantages of this control teccnique is that it requires only one system clock. Switch 1 (SW1) turns off and switch 2 (SW2) turns on at the same instant to minimize the momentary "no-load" period, thus lowering ripple voltage generated by the switching action. With such synchronized switching, the ripple voltage of the first stage is reduced. Calculation and evaluation have shown that the 120Hz component of the PFC's output ripple voltage can be reduced by as much as 30% using this method.



Figure 4. Typical Trailing Edge Control Scheme.



Figure 5. Typical Leading Edge Control Scheme.

### **TYPICAL APPLICATIONS**

Figure 6 is the application circuit for a complete 100W power factor corrected power supply, designed using the

methods and general topology detailed in Application Note 33.



Figure 6. 100W Power Factor Corrected Power Supply.

# **ORDERING INFORMATION**

| PART NUMBER | PWM FREQUENCY | TEMPERATURE RANGE | PACKAGE                 |  |  |
|-------------|---------------|-------------------|-------------------------|--|--|
| ML4824CP-1  | 1 x PFC       | 0°C to 70°C       | 16-Pin PDIP (P16)       |  |  |
| ML4824CP-2  | 2 x PFC       | 0°C to 70°C       | 16-Pin PDIP (P16)       |  |  |
| ML4824CS-1  | 1 x PFC       | 0°C to 70°C       | 16-Pin Wide SOIC (S16W) |  |  |
| ML4824CS-2  | 2 x PFC       | 0°C to 70°C       | 16-Pin Wide SOIC (S16W) |  |  |
| ML4824IP-1  | 1 x PFC       | -40°C to 85°C     | 16-Pin PDIP (P16)       |  |  |
| ML4824IP-2  | 2 x PFC       | -40°C to 85°C     | 16-Pin PDIP (P16)       |  |  |
| ML4824IS-1  | 1 x PFC       | -40°C to 85°C     | 16-Pin Wide SOIC (S16W) |  |  |
| ML4824IS-2  | 2 x PFC       | -40°C to 85°C     | 16-Pin Wide SOIC (S16W) |  |  |



# **High Frequency Power Supply Controller**

### GENERAL DESCRIPTION

The ML4825 High Frequency PWM Controller is an IC controller optimized for use in Switch Mode Power Supply designs running at frequencies to 1MHz. Propagation delays are minimal through the comparators and logic for reliable high frequency operation while slew rate and bandwidth are maximized on the error amplifier. This controller is designed to work in either voltage or current mode and provides for input voltage feed forward.

A 1V threshold current limit comparator provides cycle-by-cycle current limit while exceeding a 1.4V threshold initiates a soft-start cycle. The soft start pin doubles as a maximum duty cycle clamp. An under-voltage lockout circuit with 800mV of hysteresis assures low startup current and drives the outputs low.

This controller is similar in architecture and performance to the UC1825 controller, however the ML4825 includes many features not found on the 1825. These features are set in *Italics*.

### **FEATURES**

- Practical operation at switching frequencies to 1.0MHz
- High current (2A peak) dual totem pole outputs
- Wide bandwidth error amplifier
- Fully latched logic with double pulse suppression
- Pulse-by-pulse current limiting
- Soft start and maximum duty cycle control
- Under voltage lockout with hysteresis
- Precision trimmed 5.1V bandgap reference
- Pin compatible improved replacement for UC1825
- Fast shut down path from current limit to outputs
- Outputs preset to known condition after under voltage lockout
- Soft start latch ensures full soft start cycle
- Outputs pull low for undervotage lockout

### **BLOCK DIAGRAM** (Pin configuration shown for 16-pin version)



### PIN CONFIGURATION





| PIN | DESCRIPTION | (Pin number in pare | entheses is for PLCC version) |
|-----|-------------|---------------------|-------------------------------|
|-----|-------------|---------------------|-------------------------------|

| P | IN   | NAME           | FUNCTION                                                                                            | PIN     | NAME                 | FUNCTION                                                               |
|---|------|----------------|-----------------------------------------------------------------------------------------------------|---------|----------------------|------------------------------------------------------------------------|
| 1 | (2)  | INV            | Inverting input to error amp.                                                                       | 9 (12)  | I <sub>LIM</sub> /SD | Current limit sense pin. Normally connected to current sense resistor. |
| 2 | (3)  | NI             | Non-inverting input to error amp.                                                                   | 10 (13) | GND                  | Analog signal ground                                                   |
| 3 | (4)  | E/A OUT        | Output of error amplifier and input to main comparator                                              |         | OUT A                | High current totem pole output. This                                   |
| 4 | (5)  | CLOCK          | Oscillator output                                                                                   |         |                      | output is the first one energized after power on reset                 |
| 5 | (7)  | R <sub>T</sub> | Timing resistor for oscillator—<br>sets charging current for oscillator<br>timing capacitor (pin 6) | 12 (15) | PWR GND              | Return for the high current totem pole outputs                         |
| 6 | (8)  | C <sub>T</sub> | Timing capacitor for oscillator                                                                     | 13 (17) | V <sub>C</sub>       | Positive supply for the high current totem pole output                 |
| 7 | (9)  | RAMP           | Non-inverting input to main comparator. Connected to C <sub>T</sub> for                             | 14 (18) | OUT B                | High current totem pole output                                         |
|   |      |                | voltage mode operation or to current sense resistor for current mode                                | 15 (19) | $V_{CC}$             | Positive supply for the IC                                             |
| 8 | (10) | SS             | Normally connected to soft start capacitor                                                          | 16 (20) | 5.1V REF             | Buffered output for the 5.1V voltage reference                         |

### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (V <sub>C</sub> , V <sub>CC</sub> ) | 30V             |
|----------------------------------------------------|-----------------|
| Output Current, Source or Sink (OUT)               | A, OUT B)       |
| DC                                                 | 0.5A            |
| Pulse (0.5µs)                                      | 2.0A            |
| Analog Inputs                                      |                 |
| (INV, NI, RAMP)                                    | GND -0.3V to 7V |
| (SS, I <sub>LIM</sub> )                            | GND -0.3V to 6V |
| CLOCK Output Current                               | 5mA             |
| E/A OUT Output Current                             | 5mA             |
| Soft Start Sink Current                            | 20mA            |
| R <sub>T</sub> Charging Current                    | –5mA            |

| Junction Temperature                 |         |
|--------------------------------------|---------|
| ML4825IX, ML4825CX                   | 150°C   |
| Storage Temperature Range65°C t      | o 150°C |
| Lead Temperature (soldering 10 sec.) | 260°C   |
| Thermal Resistance ( $\theta_{JA}$ ) |         |
| Plastic DIP or SOIC                  | 65°C/W  |
| Plastic Chip Carrier (PCC)           | 60°C/W  |

### **OPERATING CONDITIONS**

| Temperature Range |           |      |
|-------------------|-----------|------|
| ML4825CX          | 0°C to 7  | 70°C |
| ML4825IX          | 40°C to 8 | 35°C |
|                   |           |      |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $R_T = 3.65k\Omega$ ,  $C_T = 1000pF$ ,  $T_A = Operating Temperature Range$ ,  $V_{CC} = 15V$  (Note 1).

| PARAMETER             | CONDITIONS                                | CONDITIONS                     |      | TYP  | MAX  | UNITS |
|-----------------------|-------------------------------------------|--------------------------------|------|------|------|-------|
| OSCILLATOR            |                                           |                                |      |      |      | 4     |
| Initial Accuracy      | T <sub>J</sub> = 25°C                     | T <sub>J</sub> = 25°C          |      | 400  | 440  | kHz   |
| Voltage Stability     | $10V < V_{CC} < 30V, T_A = 2$             | 5°C                            | -2   | 0.2  | 2    | %     |
| Temperature Stability |                                           |                                |      |      | 5    | %     |
| Total Variation       | Line, temperature                         |                                | 340  |      | 460  | kHz   |
| Clock Out High        |                                           |                                | 3.9  | 4.5  |      | V     |
| Clock Out Low         |                                           |                                |      | 2.3  | 2.9  | V     |
| Ramp Peak             |                                           |                                | 2.6  | 2.8  | 3.0  | V     |
| Ramp Valley           |                                           |                                | 0.7  | 1.0  | 1.25 | V     |
| Ramp Valley to Peak   |                                           |                                | 1.6  | 1.8  | 2.0  | V     |
| REFERENCE             |                                           |                                |      |      |      | J     |
| Output Voltage        | $T_J = 25^{\circ}C$ , $I_O = 1 \text{mA}$ | C suffix                       | 5.00 | 5.10 | 5.20 | V     |
|                       |                                           | I suffix                       | 5.00 | 5.10 | 5.20 | V     |
| Line Regulation       | 10V < V <sub>CC</sub> < 30V               | 10V < V <sub>CC</sub> < 30V    |      | 2    | 20   | mV    |
| Load Regulation       | 1mA < I <sub>O</sub> < 10mA               | 1mA < I <sub>O</sub> < 10mA    |      | 5    | 20   | mV    |
| Temperature Stability | -55°C < T <sub>J</sub> < 150°C            | -55°C < T <sub>J</sub> < 150°C |      | 0.2  | 0.4  | %     |
| Total Variation       | Line, load, temperature                   | C suffix                       | 4.95 |      | 5.25 | V     |
|                       |                                           | I suffix                       | 4.95 |      | 5.25 | V     |
| Output Noise Voltage  | 10Hz to 10kHz                             |                                | ,    | 50   |      | μV    |
| Long Term Stability   | T <sub>J</sub> = 125°C, 1000 hours        |                                |      | 5    | 25   | mV    |
| Short Circuit Current | V <sub>REF</sub> = 0V                     |                                | -15  | -50  | -100 | mA    |
| ERROR AMPLIFIER       |                                           |                                |      |      |      |       |
| Input Offset Voltage  | C suffix                                  |                                | -15  |      | 15   | mV    |
|                       | 1 suffix                                  |                                | -15  |      | 15   | mV    |
| Input Bias Current    |                                           |                                |      | 0.6  | 3    | μА    |
| Input Offset Current  |                                           |                                |      | 0.1  | 1    | μΑ    |
| Open Loop Gain        | 1 < V <sub>O</sub> < 4V                   |                                | 60   | 96   |      | dB    |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                     | CONDITION                                                              | IS                                      | MIN  | TYP  | MAX  | UNITS |
|-------------------------------|------------------------------------------------------------------------|-----------------------------------------|------|------|------|-------|
| ERROR AMPLIFIER (Continued)   |                                                                        |                                         |      |      |      | ,     |
| CMRR                          | 1.5V < V <sub>CM</sub> < 5.5V                                          | C suffix                                | 75   | 95   |      | dB    |
|                               |                                                                        | I suffix                                | 75   | 95   |      | dB    |
| PSRR                          | 10V < V <sub>CC</sub> < 30V                                            | C suffix                                | 80   | 110  |      | dB    |
|                               |                                                                        | 1 suffix                                | 80   | 110  |      | dB    |
| Output Sink Current           | $V_{EA\ OUT\ A} = 1.0V$                                                |                                         | 1    | 2.5  |      | mA    |
| Output Source Current         | $V_{EA\ OUT\ A} = 4.0V$                                                |                                         | -0.5 | -1.3 |      | mA    |
| Output High Voltage           | $I_{EA OUT A} = -0.5 mA$                                               |                                         | 4.0  | 4.7  | 5.0  | V     |
| Output Low Voltage            | I <sub>EA OUT A</sub> = 1mA                                            |                                         | 0    | 0.5  | 1.0  | V     |
| Unity Gain Bandwidth          |                                                                        |                                         | 3    | 5.5  | `    | MHz   |
| Slew Rate                     |                                                                        |                                         | 6    | 12   |      | V/µs  |
| PWM COMPARATOR                |                                                                        |                                         |      |      |      |       |
| Ramp Bias Current             | $V_{RAMP} = 0V, T_A > 0$ °C                                            | C suffix                                |      | -1   | -5   | μΑ    |
|                               |                                                                        | l suffix                                |      |      | 5    | μА    |
| Duty Cycle Range              |                                                                        | C suffix                                | 85   |      | 100  | %     |
|                               |                                                                        | I suffix                                | 80   |      | 100  | %     |
| E/A OUT Zero DC Threshold     | $V_{RAMP} = 0V$                                                        |                                         | 1.1  | 1.25 | 1.7  | V     |
| Delay to Output               |                                                                        |                                         |      | 50   | 80   | nS    |
| SOFT START                    |                                                                        |                                         |      |      |      |       |
| Charge Current                | SS = 0.5V                                                              |                                         | -3   | -9   | -20  | μΑ    |
| Discharge Current             | SS = 1V                                                                |                                         | 1    |      |      | mA    |
| CURRENT LIMIT/SHUTDOWN        |                                                                        |                                         |      |      |      |       |
| I <sub>LIM</sub> Bias Current | 0V < V <sub>I(LIM)</sub> < 0.5V                                        | C suffix                                | -10  |      | 10   | μА    |
|                               |                                                                        | I suffix                                | -10  |      | 10   | μА    |
| Current Limit Threshold       |                                                                        |                                         | 0.9  | 1    | 1.1  | V     |
| Shutdown Threshold            | T <sub>A</sub> > 0°C                                                   | T <sub>A</sub> > 0°C                    |      |      | 1.55 | V     |
|                               | T <sub>A</sub> < 0°C                                                   |                                         | 1.25 | 1.4  | 1.60 | V     |
| Delay to Output               |                                                                        |                                         |      | 40   | 70   | ns    |
| OUTPUT                        |                                                                        |                                         |      |      |      |       |
| Output Low Level              | $I_{OUT} = 20 \text{mA}$                                               | I <sub>OUT</sub> = 20mA                 |      |      | 0.4  | V     |
|                               | I <sub>OUT</sub> = 200mA                                               | *************************************** |      | 1.2  | 2.2  | V     |
| Output High Level             | $I_{OUT} = -20$ mA                                                     | $I_{OUT} = -20$ mA                      |      |      |      | V     |
|                               | $I_{OUT} = -200$ mA                                                    |                                         | 12.0 | 13.0 |      | V     |
| Collector Leakage             | $V_C = 30V$                                                            |                                         |      | 100  | 500  | μΑ    |
| Rise/Fall Time                | C <sub>L</sub> = 1000pF                                                |                                         |      | 30   | 60   | ns    |
| UNDERVOLTAGE LOCKOUT          |                                                                        |                                         |      |      |      |       |
| Start Threshold               |                                                                        |                                         | 8.8  | 9.2  | 9.6  | V     |
| UVLO Hysteresis               |                                                                        |                                         |      | 0.8  | 1.2  | V     |
| SUPPLY                        |                                                                        |                                         |      |      |      | ,     |
| Start Up Current              | V <sub>CC</sub> = 8V                                                   | C suffix                                | 0.1  | 1.1  | 2.5  | mA    |
|                               |                                                                        | I suffix                                | 0.1  |      | 3.5  | mA    |
| lcc                           | $V_{INV}$ , $V_{RAMP}$ , $V_{I(LIM)/SD} = V_{NI} = 1V$ , $T_A = 25$ °C | : 0V,                                   | 10   | 26   | 33   | mA    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.



### **FUNCTIONAL DESCRIPTION**

### **OSCILLATOR**

The ML4825 oscillator charges the external capacitor ( $C_T$ ) with a current ( $I_{SET}$ ) equal to  $3/R_{SET}$ . When the capacitor voltage reaches the upper threshold (Ramp Peak), the comparator changes state and the capacitor discharges to the lower threshold (Ramp Valley) through Q1. While the capacitor is discharging, Q2 provides a high pulse.

The oscillator period can be described by the following relationship:

$$t_{OSC} = t_{RAMP} + t_{DEADTIME}$$

where:

$$t_{RAMP} = \frac{C (Ramp \ Valley \ to \ Peak)}{I_{SFT}}$$

and:

: 
$$t_{DEADTIME} = \frac{C (Ramp \ Valley \ to \ Peak)}{I_{Q1}}$$



Figure 1. Oscillator Block Diagram



Figure 2. Oscillator Timing Resistance vs Frequency



Figure 3. Oscillator Deadtime vs Frequency



Figure 4. Oscillator Deadtime vs  $C_T$  ( $3k\Omega \le R_T \le 100k\Omega$ )

### **ERROR AMPLIFIER**

The ML4825 error amplifier is a 5.5MHz bandwidth 12V/µs slew rate op-amp with provision for limiting the positive output voltage swing (Output Inhibit line) for ease in implementing the soft start function.

### **OUTPUT DRIVER STAGE**

The ML4825 Output Driver is a 2A peak output high speed totem pole circuit designed to quickly switch the gates of capacitive loads, such as power MOSFET transistors.

### **SOFT START AND CURRENT LIMIT**

The ML4825 employs two current limits. When the voltage at I<sub>LIM</sub>/SD exceeds 1V, the outputs are immediately shut off and the cycle is terminated for the remainder of the oscillator period by resetting the RS flip flop.

If the output current is rising quickly such that the voltage on  $I_{LIM}/SD$  reaches 1.4V before the outputs have turned off, a soft start cycle is initiated. The soft start capacitor is discharged and outputs are held "off" until the voltage at SS reaches 1V, ensuring a complete soft start cycle. The duty cycle on start up is limited by limiting the output voltage of the error amplifier voltage to the voltage at SS.



Figure 5. Unity Gain Slew Rate



Figure 7. Simplified Schematic



Figure 6. Open Loop Frequency Response



Figure 8. Saturation Curves



Figure 9. Rise/Fall Time ( $C_L = 1000pF$ )



Figure 11. Supply Current vs. Temperature



Figure 10. Rise/Fall Time ( $C_L = 10,000pF$ )

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE                 |
|-------------|-------------------|-------------------------|
| ML4825CP    | 0°C to 70°C       | 16-Pin PDIP (P16)       |
| ML4825CS    | 0°C to 70°C       | 16-Pin Wide SOIC (S16W) |
| ML4825CQ    | 0°C to 70°C       | 20-Pin PLCC (Q20)       |
| ML4825IP    | -40°C to 85°C     | 16-Pin PDIP (P16)       |
| ML4825IS    | -40°C to 85°C     | 16-Pin Wide SOIC (S16W) |
| ML4825IQ    | -40°C to 85°C     | 20-Pin PLCC (Q20)       |



# PFC and Dual Output PWM Controller Combo

### GENERAL DESCRIPTION

The ML4826 is a high power controller for power factor corrected, switched mode power supplies. PFC allows the use of smaller, lower cost bulk capacitors, reduces power line loading and stress on the switching FETs, and results in a power supply that fully complies with IEC1000-3-2 specifications. The ML4826 includes circuits for the implementation of a leading edge, average current "boost" type power factor correction and a trailing edge, pulse width modulator (PWM) with dual totem-pole outputs.

The device is available in two versions; the ML4826-1 ( $f_{PWM} = f_{PFC}$ ) and the ML4826-2 ( $f_{PWM} = 2 \times f_{PFC}$ ). Doubling the switching frequency of the PWM allows the user to design with smaller output components while maintaining the optimum operating frequency for the PFC. An over-voltage comparator shuts down the PFC section in the event of a sudden decrease in load. The PFC section also includes peak current limiting and input voltage brown-out protection. The PWM section can be operated in current or voltage mode at up to 250kHz and includes a duty cycle limit to prevent transformer saturation.

### **FEATURES**

- Internally synchronized PFC and PWM in one IC
- Low total harmonic distortion
- Reduced ripple current in the storage capacitor between the PFC and PWM sections
- Average current, continuous boost, leading edge PFC
- High efficiency trailing edge PWM with dual totem-pole outputs
- Average line voltage compensation with brown-out control
- PFC overvoltage comparator eliminates output "runaway" due to load removal
- Current-fed multiplier for improved noise immunity
- Overvoltage protection, UVLO, and soft start

### **BLOCK DIAGRAM**



### PIN CONFIGURATION



### **PIN DESCRIPTION**

| PIN | NAME                          | FUNCTION                                                                         | PIN | NAME             | FUNCTION                                                    |
|-----|-------------------------------|----------------------------------------------------------------------------------|-----|------------------|-------------------------------------------------------------|
| 1   | IEAO                          | PFC transconductance current error amplifier output                              | 11  | AGND             | Analog signal ground                                        |
| 2   | I <sub>AC</sub>               | PFC gain control reference input                                                 | 12  | PGND             | Return for the PWM totem-pole outputs                       |
| 3   | I <sub>SENSE</sub>            | Current sense input to the PFC current limit comparator                          | 13  | PWM 2            | PWM driver 2 output                                         |
|     |                               | •                                                                                | 14  | PWM 1            | PWM drive 1 output                                          |
| 4   | V <sub>RMS</sub>              | Input for PFC RMS line voltage compensation                                      | 15  | PFC OUT          | PFC driver output                                           |
| 5   | SS                            | Connection point for the PWM soft start capacitor                                | 16  | $V_{CC2}$        | Positive supply for the PWM drive outputs                   |
| 6   | $V_{DC}$                      | PWM voltage feedback input                                                       | 17  | V <sub>CC1</sub> | Positive supply (connected to an internal shunt regulator). |
| 7   | R <sub>T</sub> C <sub>T</sub> | Connection for oscillator frequency setting components                           | 18  | $V_{REF}$        | Buffered output for the internal 7.5V reference             |
| 8   | RAMP 1                        | PFC ramp input                                                                   | 10  |                  | DEC.                                                        |
| 9   | RAMP 2                        | When in current mode, this pin functions as the current sense input;             | 19  | $V_{FB}$         | PFC transconductance voltage error amplifier input          |
|     |                               | when in voltage mode, it is the PWM input from the PFC output (feedforward ramp) | 20  | VEAO             | PFC transconductance voltage error amplifier output         |
| 10  | DC I <sub>LIMIT</sub>         | PWM current limit comparator input                                               |     |                  |                                                             |

MAX UNITS

### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>CC</sub> Shunt Regulator Current   | 55mA      |
|-------------------------------------------|-----------|
| I <sub>SENSE</sub> Voltage                | –3V to 5V |
| Voltage on Any Other Pin GND - 0.3V to VC | CZ + 0.3V |
| I <sub>REF</sub>                          | 20mA      |
| I <sub>AC</sub> Input Current             |           |
| Peak PFC OUT Current, Source or Sink      | 500mA     |
| Peak PWM OUT Current, Source or Sink      | 500mA     |
| PFC OUT, PWM 1, PWM 2 Energy Per Cycle    | 1.5mJ     |

| Junction Temperature                  | 150°C  |
|---------------------------------------|--------|
| Storage Temperature Range65°C         |        |
| Lead Temperature (Soldering, 10 sec)  | 260°C  |
| Thermal Resistance (θ <sub>IA</sub> ) |        |
| Plastic DIP                           | 67°C/W |
| Plastic SOIC                          | 95°C/W |

### **OPERATING CONDITIONS**

| Temperature Range |              |
|-------------------|--------------|
| ML4826CX          | 0°C to 70°C  |
| ML4826IX          | 40°C to 85°C |

MIN

### **ELECTRICAL CHARACTERISTICS**

**PARAMETER** 

Unless otherwise specified,  $I_{CC}$  = 25mA,  $R_{RAMP~1}$  =  $R_T$  = 52.3k $\Omega$ ,  $C_{RAMP1}$  =  $C_T$  = 180pF,  $T_A$  = Operating Temperature Range (Note 1)

SYMBOL

| JIMBOL  | IAKAMETEK                    | COMBINIONS                                                        |      |            |      | 0  |
|---------|------------------------------|-------------------------------------------------------------------|------|------------|------|----|
| VOLTAGE | ERROR AMPLIFIER              |                                                                   |      |            |      |    |
|         | Input Voltage Range          |                                                                   | 0    |            | 7    | V  |
|         | Transconductance             | $V_{NON INV} = V_{INV}$ , VEAO = 3.75V                            | 50   | 85         | 120  | μσ |
|         | Feedback Reference Voltage   |                                                                   | 2.4  | 2.5        | 2.6  | V  |
|         | Input Bias Current           | Note 2                                                            |      | -0.3       | -1.0 | μА |
|         | Output High Voltage          |                                                                   | 6.0  | 6.7        |      | V  |
|         | Output Low Voltage           |                                                                   |      | 0.6        | 1.0  | V  |
|         | Source Current               | $\Delta V_{IN} = \pm 0.5 V$ , $V_{OUT} = 6 V$                     | -40  | -80        |      | μА |
|         | Sink Current                 | $\Delta V_{IN} = \pm 0.5 V$ , $V_{OUT} = 1.5 V$                   | 40   | 80         |      | μА |
|         | Open Loop Gain               |                                                                   | 60   | <i>7</i> 5 |      | dB |
|         | Power Supply Rejection Ratio | V <sub>CCZ</sub> - 3V < V <sub>CC</sub> < V <sub>CCZ</sub> - 0.5V | 60   | 75         |      | dB |
| CURRENT | ERROR AMPLIFIER              |                                                                   |      |            | -    |    |
|         | Input Voltage Range          |                                                                   | -1.5 |            | 2    | V  |
|         | Transconductance             | $V_{NON\ INV} = V_{INV}$ , VEAO = 3.75V                           | 130  | 195        | 310  | μσ |
|         | Input Offset Voltage         |                                                                   |      | ±3         | ±15  | mV |
|         | Input Bias Current           |                                                                   |      | -0.5       | -1.0 | μА |
| -       | Output High Voltage          |                                                                   | 6.0  | 6.7        |      | V  |
|         | Output Low Voltage           |                                                                   |      | 0.6        | 1.0  | V  |
|         | Source Current               | $\Delta V_{IN} = \pm 0.5 V$ , $V_{OUT} = 6 V$                     | -40  | -90        |      | μΑ |
| 1.      | Sink Current                 | $\Delta V_{IN} = \pm 0.5 V$ , $V_{OUT} = 1.5 V$                   | 40   | 90         |      | μА |
|         | Open Loop Gain               |                                                                   | 60   | 75         |      | dB |
|         | Power Supply Rejection Ratio | $V_{CCZ} - 3V < V_{CC} < V_{CCZ} - 0.5V$                          | 60   | 75         |      | dB |

CONDITIONS

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL                 | PARAMETER                                         | CONDITIONS                                                 |                        | MIN  | TYP      | MAX   | UNITS |
|------------------------|---------------------------------------------------|------------------------------------------------------------|------------------------|------|----------|-------|-------|
| OVP COM                | PARATOR                                           |                                                            |                        |      |          |       |       |
|                        | Threshold Voltage                                 |                                                            |                        | 2.6  | 2.7      | 2.8   | V     |
| 4                      | Hysteresis                                        |                                                            |                        | 80   | 115      | 150   | mV    |
| PFC I <sub>LIMIT</sub> | COMPARATOR                                        |                                                            |                        |      |          |       | ,     |
|                        | Threshold Voltage                                 |                                                            |                        | -0.8 | -1.0     | -1.15 | V     |
|                        | Δ(PFC I <sub>LIMIT</sub> - Gain Modulator Output) |                                                            |                        | 100  | 190      |       | mV    |
|                        | Delay to Output                                   | 1 × ×                                                      |                        |      | 150      | 300   | ns    |
| DC I <sub>LIMIT</sub>  | COMPARATOR                                        |                                                            |                        |      | :        |       |       |
|                        | Threshold Voltage                                 |                                                            |                        | 0.9  | 1.0      | 1.1   | V     |
|                        | Input Bias Current                                |                                                            |                        |      | ±0.3     | ±1    | μА    |
|                        | Delay to Output                                   |                                                            |                        |      | 150      | 300   | ns    |
| V <sub>IN</sub> OK CC  | OMPARATOR                                         |                                                            |                        |      |          |       |       |
|                        | Threshold Voltage                                 |                                                            |                        | 2.4  | 2.5      | 2.6   | V     |
|                        | Hysteresis                                        |                                                            |                        | 0.8  | 1.0      | 1.2   | V     |
| GAIN MO                | DULATOR                                           |                                                            |                        |      |          |       | -L    |
|                        | Gain (Note 3)                                     | $I_{AC} = 100\mu A$ , $V_{RMS} = V_{FB}$                   | = 0V                   | 0.36 | 0.55     | 0.66  |       |
|                        |                                                   | $I_{AC} = 50\mu A$ , $V_{RMS} = 1.2V$                      | , V <sub>FB</sub> = 0V | 1.20 | 1.80     | 2.24  |       |
|                        |                                                   | $I_{AC} = 50\mu A$ , $V_{RMS} = 1.8V$                      | , V <sub>FB</sub> = 0V | 0.55 | 0.80     | 1.01  |       |
|                        |                                                   | $I_{AC} = 100 \mu A, V_{RMS} = 3.3$                        | $V$ , $V_{FB} = 0V$    | 0.14 | 0.20     | 0.26  |       |
|                        | Bandwidth                                         | IAC = 100μA                                                |                        |      | 10       |       | MHz   |
|                        | Output Voltage                                    | $I_{AC} = 250\mu A, V_{RMS} = 1.11$<br>$V_{FB} = 0V$       | 5V,                    | 0.72 | 0.82     | 0.95  | V     |
| OSCILLAT               | OR                                                |                                                            |                        |      | <u> </u> |       | -4    |
|                        | Initial Accuracy                                  | T <sub>A</sub> = 25°C                                      |                        | 180  | 190      | 200   | kHz   |
|                        | Voltage Stability                                 | V <sub>CCZ</sub> – 3V < V <sub>CC</sub> < V <sub>CCZ</sub> | – 0.5V                 |      | 1        |       | %     |
|                        | Temperature Stability                             |                                                            |                        |      | 2        |       | %     |
|                        | Total Variation                                   | Line, Temp                                                 |                        | 170  |          | 210   | kHz   |
|                        | Ramp Valley to Peak Voltage                       |                                                            |                        |      | 2.5      |       | V     |
|                        | Dead Time                                         | PFC Only                                                   | -1 Suffix              | 125  | 310      |       | ns    |
|                        |                                                   |                                                            | -2 Suffix              | 250  | 500      |       | ns    |
|                        | C <sub>T</sub> Discharge Current                  | $V_{RAMP 1} = 0V, V(R_TC_T) =$                             | 2.5V                   | 4.5  | 7.5      | 9.5   | mA    |
|                        | RAMP 1 Discharge Current                          |                                                            |                        |      | . 5      |       | mA    |
| REFERENC               | E                                                 |                                                            |                        |      |          |       |       |
|                        | Output Voltage                                    | $T_A = 25^{\circ}C, I(V_{REF}) = 1 \text{ mA}$             | I                      | 7.4  | 7.5      | 7.6   | V     |
|                        | Line Regulation                                   | V <sub>CCZ</sub> – 3V < V <sub>CC</sub> < V <sub>CCZ</sub> | – 0.5V                 |      | 2        | 10    | mV    |
|                        | Load Regulation                                   | 1mA < I(V <sub>REF</sub> ) < 20mA                          | 1                      |      | 7        | 20    | mV    |
|                        | Total Variation                                   | Line, Load, Temp                                           |                        | 7.25 |          | 7.65  | V     |
|                        | Long Term Stability                               | T <sub>I</sub> = 125°C, 1000 Hours                         |                        |      | 5        | 25    | mV    |

### **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL | PARAMETER                                   | CONDITIONS                                    | MIN  | TYP  | MAX  | UNITS |
|--------|---------------------------------------------|-----------------------------------------------|------|------|------|-------|
| PFC    |                                             |                                               |      |      |      |       |
|        | Minimum Duty Cycle                          | ML4826-1, V <sub>IEAO</sub> > 4.0V            |      |      | 0    | %     |
|        |                                             | ML4826-2, V <sub>IEAO</sub> > 5.7V            |      | 4 4  | 0    | %     |
|        | Maximum Duty Cycle                          | V <sub>IEAO</sub> < 1.2V                      | 90   | 95   | 1.   | %     |
|        | Output Low Voltage                          | I <sub>OUT</sub> = -20mA                      |      | 0.4  | 0.8  | V     |
|        |                                             | I <sub>OUT</sub> = -50mA                      |      | 0.6  | 3.0  | V     |
|        |                                             | I <sub>OUT</sub> = 10mA, V <sub>CC</sub> = 8V |      | 0.7  | 1.5  | V     |
|        | Output High Voltage                         | I <sub>OUT</sub> = 20mA                       | 9.5  | 10.5 |      | V     |
|        |                                             | I <sub>OUT</sub> = 50mA                       | 9.0  | 10   |      | V     |
|        | Rise/Fall Time                              | C <sub>L</sub> = 1000pF                       |      | 50   |      | ns    |
| PWM    | :                                           |                                               |      |      |      |       |
|        | Duty Cycle Range                            |                                               | 0-47 | 0-48 | 0-50 | %     |
|        | Output Low Voltage                          | I <sub>OUT</sub> = -20mA                      |      | 0.4  | 0.8  | V     |
|        |                                             | I <sub>OUT</sub> = -50mA                      |      | 0.6  | 3.0  | V     |
|        |                                             | I <sub>OUT</sub> = 10mA, V <sub>CC</sub> = 8V |      | 0.7  | 1.5  | V     |
|        | Output High Voltage                         | I <sub>OUT</sub> = 20mA                       | 9.5  | 10.5 |      | V     |
|        |                                             | I <sub>OUT</sub> = 50mA                       | 9.0  | 10   |      | ٧     |
|        | Rise/Fall Time                              | C <sub>L</sub> = 1000pF                       |      | 50   |      | ns    |
| SUPPLY |                                             |                                               |      |      |      |       |
|        | Shunt Regulator Voltage (V <sub>CCZ</sub> ) |                                               | 12.8 | 13.5 | 14.2 | V     |
|        | V <sub>CCZ</sub> Load Regulation            | 25mA < I <sub>CC</sub> < 55mA                 |      | ±150 | ±300 | mV    |
|        | V <sub>CCZ</sub> Total Variation            | Load, temp                                    | 12.4 |      | 14.6 | V     |
|        | Start-up Current                            | $V_{CC} = 11.2V, C_L = 0$                     |      | 0.7  | 1.1  | mA    |
|        | Operating Current                           | $V_{CC} < V_{CCZ} - 0.5V, C_L = 0$            |      | 22   | 28   | mA    |
| -      | Undervoltage Lockout Threshold              |                                               | 12   | 13   | 14   | V     |
|        | Undervoltage Lockout Hysteresis             |                                               | 2.65 | 3.0  | 3.35 | · V   |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2: Includes all bias currents to other circuits connected to the VFB pin.

Note 3: Gain =  $K \times 5.3V$ ;  $K = (I_{GAINMOD} - I_{OFFSET}) \times I_{AC} \times (VEAO - 1.5V)^{-1}$ .

### TYPICAL PERFORMANCE CHARACTERISTICS





Voltage Error Amplifier (VEA) Transconductance (gm)

Current Error Amplifier (IEA) Transconductance (g<sub>m</sub>)



Variable Gain Control Transfer Characteristic



### **FUNCTIONAL DESCRIPTION**

The ML4826 consists of an average current controlled, continuous boost Power Factor Corrector (PFC) front end and a synchronized Pulse Width Modulator (PWM) back end. The PWM can be used in either current or voltage mode. In voltage mode, feedforward from the PFC output buss can be used to improve the PWM's line regulation. In either mode, the PWM stage uses conventional trailing-edge duty cycle modulation, while the PFC uses leading-edge modulation. This patented leading/trailing edge modulation technique results in a higher useable PFC error amplifier bandwidth, and can significantly reduce the size of the PFC DC buss capacitor.

The synchronization of the PWM with the PFC simplifies the PWM compensation due to the controlled ripple on the PFC output capacitor (the PWM input capacitor). The PWM section of the ML4826-1 runs at the same frequency as the PFC. The PWM section of the ML4826-2 runs at twice the frequency of the PFC, which allows the use of smaller PWM output magnetics and filter capacitors while holding down the losses in the PFC stage power components.

In addition to power factor correction, a number of protection features have been built into the ML4826. These include soft-start, PFC over-voltage protection, peak current limiting, brown-out protection, duty cycle limit, and under-voltage lockout.

#### **POWER FACTOR CORRECTION**

Power factor correction makes a non-linear load look like a resistive load to the AC line. For a resistor, the current drawn from the line is in phase with, and proportional to, the line voltage, so the power factor is unity (one). A common class of non-linear load is the input of a most power supplies, which use a bridge rectifier and capacitive input filter fed from the line. The peak-charging effect which occurs on the input filter capacitor in such a supply causes brief high-amplitude pulses of current to flow from the power line, rather than a sinusoidal current in phase with the line voltage. Such a supply presents a power factor to the line of less than one (another way to state this is that it causes significant current harmonics to appear at its input). If the input current drawn by such a supply (or any other non-linear load) can be made to follow the input voltage in instantaneous amplitude, it will appear resistive to the AC line and a unity power factor will be achieved.

To hold the input current draw of a device drawing power from the AC line in phase with, and proportional to, the input voltage, a way must be found to prevent that device from loading the line except in proportion to the instantaneous line voltage. The PFC section of the ML4826 uses a boost-mode DC-DC converter to accomplish this. The input to the converter is the full wave rectified AC line voltage. No filtering is applied following the bridge rectifier, so the input voltage to the boost converter ranges, at twice line frequency, from zero volts to the peak value of the AC input and back to zero. By forcing the boost converter to meet two simultaneous

conditions, it is possible to ensure that the current which the converter draws from the power line agrees with the instantaneous line voltage. One of these conditions is that the output voltage of the boost converter must be set higher than the peak value of the line voltage. A commonly used value is 385VDC, to allow for a high line of 270VAC<sub>rms</sub>. The other condition is that the current which the converter is allowed to draw from the line at any given instant must be proportional to the line voltage. The first of these requirements is satisfied by establishing a suitable voltage control loop for the converter, which in turn drives a current error amplifier and switching output driver. The second requirement is met by using the rectified AC line voltage to modulate the output of the voltage control loop. Such modulation causes the current error amplifier to command a power stage current which varies directly with the input voltage. In order to prevent ripple which will necessarily appear at the output of the boost circuit (typically about 10VAC on a 385V DC level) from introducing distortion back through the voltage error amplifier, the bandwidth of the voltage loop is deliberately kept low. A final refinement is to adjust the overall gain of the PFC such to be proportional to  $1/V_{IN}^2$ , which linearizes the transfer function of the system as the AC input voltage

Since the boost converter topology in the ML4826 PFC is of the current-averaging type, no slope compensation is required.

### **PFC SECTION**

### **Gain Modulator**

Figure 1 shows a block diagram of the PFC section of the ML4826. The gain modulator is the heart of the PFC, as it is this circuit block which controls the response of the current loop to line voltage waveform and frequency, rms line voltage, and PFC output voltage. There are three inputs to the gain modulator. These are:

- A current representing the instantaneous input voltage (amplitude and waveshape) to the PFC. The rectified AC input sine wave is converted to a proportional current via a resistor and is then fed into the gain modulator at I<sub>AC</sub>. Sampling current in this way minimizes ground noise, as is required in high power switching power conversion environments. The gain modulator responds linearly to this current.
- 2) A voltage proportional to the long-term rms AC line voltage, derived from the rectified line voltage after scaling and filtering. This signal is presented to the gain modulator at V<sub>RMS</sub>. The gain modulator's output is inversely proportional to V<sub>RMS</sub><sup>2</sup> (except at unusually low values of V<sub>RMS</sub> where special gain contouring takes over to limit power dissipation of the circuit components under heavy brown-out conditions). The relationship between V<sub>RMS</sub> and gain is designated as K, and is illustrated in the Typical Performance Characteristics.

3) The output of the voltage error amplifier, VEAO. The gain modulator responds linearly to variations in this voltage.

The output of the gain modulator is a current signal, in the form of a full wave rectified sinusoid at twice the line frequency. This current is applied to the virtual-ground (negative) input of the current error amplifier. In this way the gain modulator forms the reference for the current error loop, and ultimately controls the instantaneous current draw of the PFC from the power line. The general form for the output of the gain modulator is:

$$I_{GAINMOD} \cong \frac{I_{AC} \times VEAO}{V_{RMS}^2} \times 1V$$

More exactly, the output current of the gain modulator is given by:

$$I_{GAINMOD} \cong K \times (VEAO - 1.5V) \times I_{AC}$$
 (1)

where K is in units of V-1.

Note that the output current of the gain modulator is limited to  $\cong 200\mu A$ .

### **Current Error Amplifier**

The current error amplifier's output controls the PFC duty cycle to keep the current through the boost inductor a linear function of the line voltage. At the inverting input to the current error amplifier, the output current of the gain modulator is summed with a current which results from a negative voltage being impressed upon the ISENSE pin (current into  $I_{SENSE} \cong V_{SENSE}/3.5k\Omega$ ). The negative voltage on I<sub>SENSE</sub> represents the sum of all currents flowing in the PFC circuit, and is typically derived from a current sense resistor in series with the negative terminal of the input bridge rectifier. In higher power applications, two current transformers are sometimes used, one to monitor the ID of the boost MOSFET(s) and one to monitor the IF of the boost diode. As stated above, the inverting input of the current error amplifier is a virtual ground. Given this fact, and the arrangement of the duty cycle modulator polarities internal to the PFC, an increase in positive current from the gain modulator will cause the output stage to increase its duty cycle until the voltage on ISENSE is adequately negative to cancel this increased current. Similarly, if the gain modulator's output decreases, the output duty cycle will decrease, to achieve a less negative voltage on the I<sub>SENSE</sub> pin.

There is a modest degree of gain contouring applied to the transfer characteristic of the current error amplifier, to increase its speed of response to current-loop perturbations. However, the boost inductor will usually be



Figure 2. Compensation Network Connections for the Voltage and Current Error Amplifiers

the dominant factor in overall current loop response. Therefore, this contouring is significantly less marked than that of the voltage error amplifier. This is illustrated in the Typical Performance Characteristics.

### Cycle-By-Cycle Current Limiter

The I<sub>SENSE</sub> pin, as well as being a part of the current feedback loop, is a direct input to the cycle-by-cycle current limiter for the PFC section. Should the input voltage at this pin ever be more negative than -1V, the output of the PFC will be disabled until the protection flip-flop is reset by the clock pulse at the start of the next PFC power cycle.

#### **Overvoltage Protection**

The OVP comparator serves to protect the power circuit from being subjected to excessive voltages if the load should suddenly change. A resistor divider from the high voltage DC output of the PFC is fed to  $V_{FB}$ . When the voltage on  $V_{FB}$  exceeds 2.7V, the PFC output driver is shut down. The PWM section will continue to operate. The OVP comparator has 125mV of hysteresis, and the PFC will not restart until the voltage at  $V_{FB}$  drops below 2.58V. The  $V_{FB}$  should be set at a level where the active and passive external power components and the ML4826 are within their safe operating voltages, but not so low as to interfere with the boost voltage regulation loop.

### **Error Amplifier Compensation**

The PWM loading of the PFC can be modeled as a negative resistor; an increase in input voltage to the PWM causes a decrease in the input current. This response dictates the proper compensation of the two transconductance error amplifiers. Figure 3 shows the types of compensation networks most commonly used for the voltage and current error amplifiers, along with their respective return points. The current loop compensation is returned to  $V_{\rm REF}$  to produce a soft-start characteristic on the PFC: as the reference voltage comes up from zero volts, it creates a differentiated voltage on IEAO which prevents the PFC from immediately demanding a full duty cycle on its boost converter.

There are two major concerns when compensating the voltage loop error amplifier; stability and transient response. Optimizing interaction between transient response and stability requires that the error amplifier's open-loop crossover frequency should be 1/2 that of the line frequency, or 23Hz for a 47Hz line (lowest anticipated international power frequency). The gain vs. input voltage of the ML4826's voltage error amplifier has a specially shaped nonlinearity such that under steady-state operating conditions the transconductance of the error amplifier is at a local minimum. Rapid perturbations in line or load conditions will cause the input to the voltage error amplifier (V<sub>FB</sub>) to deviate from its 2.5V (nominal) value. If this happens, the transconductance of the voltage error amplifier will increase significantly, as shown in the Typical Performance Characteristics. This increases the gain-bandwidth product of the voltage loop, resulting in a much more rapid voltage loop response to such perturbations than would occur with a conventional linear gain characteristic.

The current amplifier compensation is similar to that of the voltage error amplifier with the exception of the choice of crossover frequency. The crossover frequency of the current amplifier should be at least 10 times that of the voltage amplifier, to prevent interaction with the voltage loop. It should also be limited to less than 1/6th that of the switching frequency, e.g. 16.7kHz for a 100kHz switching frequency.

For more information on compensating the current and voltage control loops, see Application Notes 33 and 34. Application Note 16 also contains valuable information for the design of this class of PFC.

### Main Oscillator (R<sub>T</sub>C<sub>T</sub>)

The oscillator frequency is determined by the values of  $R_T$  and  $C_T$ , which determine the ramp and off-time of the oscillator output clock:

$$f_{OSC} = \frac{1}{t_{RAMP} + t_{DEADTIME}}$$
 (2)

The deadtime of the oscillator is derived from the following equation:

$$t_{DEADTIME} = \frac{2.5V}{5.1 \text{mA}} \times C_T = 490 \times C_T \tag{3}$$

at  $V_{RFF} = 7.5V$ :

$$t_{RAMP} = C_T \times R_T \times 0.51$$

The ramp of the oscillator may be determined using:

$$t_{RAMP} = C_T \times R_T \times In \left( \frac{V_{REF} - 1.25}{V_{RFF} - 3.75} \right)$$
 (4)

The deadtime is so small (t<sub>RAMP</sub> >> t<sub>DEADTIME</sub>) that the operating frequency can typically be approximated by:

$$f_{OSC} = \frac{1}{t_{RAMP}} \tag{5}$$

For proper reset of internal circuits during dead time, values of 1000pF or greater are suggested for C<sub>T</sub>.

#### **EXAMPLE:**

For the application circuit shown in the data sheet, with the oscillator running at:

$$f_{OSC} = 200kHz = \frac{1}{t_{RAMP}}$$

$$t_{RAMP} = C_T \times R_T \times 0.51 = 1 \times 10^{-5}$$

Solving for  $R_T \times C_T$  yields  $2 \times 10^{-4}$ . Selecting standard components values,  $C_T = 1000 pF$ , and  $R_T = 8.63 k\Omega$ .

The deadtime of the oscillator adds to the Maximum PWM Duty Cycle (it is an input to the Duty Cycle Limiter). With zero oscillator deadtime, the Maximum PWM Duty Cycle is typically 45%. In many applications, care should be taken that  $C_T$  not be made so large as to extend the Maximum Duty Cycle beyond 50%.

### PFC RAMP (RAMP1)

The intersection of RAMP1 and the boost current error amplifier output controls the PFC pulse width. RAMP1 can be generated in a similar fashion to the  $R_TC_T$  ramp.

The current error amplifier maximum output voltage has a minimum of 6V. The peak value of RAMP1 should not exceed that voltage. Assuming a maximum voltage of 5V for RAMP1, Equation 6 describes the RAMP1 time. With a 100kHz PFC frequency, the resistor tied to  $V_{\rm REF}$ , and a 150pF capacitor, Equation 7 solves for the RAMP1 resistor.

$$t_{RAMP1} = C_{RAMP1} \times R_{RAMP1} \times In \left\{ \frac{V_{REF}}{V_{REF} - 5V} \right\}$$

$$= 1.1 \times R_{RAMP1} \times C_{RAMP1}$$
(6)

$$R_{RAMP1} = \frac{t_{RAMP1}}{1.1 \times C_{RAMP1}} = \frac{10\mu s}{1.1 \times 150pF} = 60k\Omega$$
 (7)



Figure 3.

#### PMW SECTION

#### **Pulse Width Modulator**

The PWM section of the ML4826 is straightforward, but there are several points which should be noted. Foremost among these is its inherent synchronization to the PFC section of the device, from which it also derives its basic timing (at the PFC frequency in the ML4826-1, and at twice the PFC frequency in the ML4826-2). The PWM is capable of current-mode or voltage mode operation. In current-mode applications, the PWM ramp (RAMP2) is usually derived directly from a current sensing resistor or current transformer in the primary of the output stage, and is thereby representative of the current flowing in the converter's output stage. DC I<sub>LIMIT</sub>, which provides cycle-by-cycle current limiting, is typically connected to RAMP 2 in such applications. For voltage-mode operation or certain specialized applications, RAMP2 can be

connected to a separate RC timing network to generate a voltage ramp against which VDC will be compared. Under these conditions, the use of voltage feedforward from the PFC buss can assist in line regulation accuracy and response. As in current mode operation, the DC I<sub>LIMIT</sub> input would be used for output stage overcurrent protection.

No voltage error amplifier is included in the PWM stage of the ML4826, as this function is generally performed on the output side of the PWM's isolation boundary. To facilitate the design of optocoupler feedback circuitry, an offset has been built into the PWM's RAMP2 input which allows  $V_{DC}$  to command a zero percent duty cycle for input voltages below 1.5V.

#### **PWM Current Limit**

The DC  $I_{LIMIT}$  pin is a direct input to the cycle-by-cycle current limiter for the PWM section. Should the input voltage at this pin ever exceed 1V, the output of the PWM will be disabled until the output flip-flop is reset by the clock pulse at the start of the next PWM power cycle.

### V<sub>IN</sub> OK Comparator

The  $V_{\text{IN}}$  OK comparator monitors the DC output of the PFC and inhibits the PWM if this voltage on  $V_{\text{FB}}$  is less than its nominal 2.5V. Once this voltage reaches 2.5V, which corresponds to the PFC output capacitor being charged to its rated boost voltage, the soft-start commences.

#### RAMP2

The RAMP2 input is compared to the feedback voltage ( $V_{DC}$ ) to set the PWM pulse width. In voltage mode it can be generated using the same method used for the  $R_TC_T$  input. In current mode the primary current sense and slope compensation are fed into the RAMP2 input.

Peak current mode control with duty cycles greater than 50% requires slope compensation for stability. Figure 4 displays the method used for the required slope compensation. The example shown adds the slope compensation signal to the current sense signal. Alternatively, the slope compensation signal can also be subtracted form the feedback signal ( $V_{DC}$ ).

In setting up the slope compensation first determine the down slope in the output inductor current. To determine the actual signal required at the RAMP2 input, reflect 1/2 of the inductor downslope through the main transformer, current sense transformer to the ramp input.

Internal to the IC is a 1.5V offset in series with the RAMP2 input. In the example show the positive input to the PWM comparator is developed from  $V_{REF}$  (7.5V), this limits the RAMP2 input (current sense and slope compensation) to 6

Volts peak. The composite waveform feeding the RAMP2 pin for the PWM consists of the reflected output current signal along with the transformer magnetizing current and the slope compensation signal.

Equation 8 describes the composite signal feeding RAMP2, consisting of the primary current of the main transformer and the slope compensation. Equation 9 solves for the required slope compensation peak voltage.

$$V_{RAMP2} = \left\{ I_{PRI} + \frac{1}{2} \times \frac{V_{OUT}}{L} \times \frac{N_{S}}{N_{P}} \times T_{S} \right\} \times \frac{1}{n_{CT}} \le V_{FB} - 1.5V$$
 (8)

$$V_{SC} = \left\{ \frac{1}{2} \times \frac{V_{OUT}}{L} \times \frac{N_S}{N_P} \times T_S \right\} \times \frac{R_{SENSE}}{n_{CT}} = \frac{1}{2} \times \frac{48V}{20\mu H} \times \frac{14}{90} \times 5\mu \sec \frac{471\Omega}{200} = 2.2V \tag{9}$$

#### **Soft Start**

Start-up of the PWM is controlled by the selection of the external capacitor at SS. A current source of  $50\mu$ A supplies the charging current for the capacitor, and start-up of the PWM begins at 1.5V. Start-up delay can be programmed by the following equation:

$$C_{SS} = t_{DELAY} \times \frac{50\mu A}{1.5V} \tag{10}$$

where  $C_{SS}$  is the required soft start capacitance, and  $t_{DELAY}$  is the desired start-up delay.

It is important that the time constant of the PWM soft-start allow the PFC time to generate sufficient output power for the PWM section. The PWM start-up delay should be at least 5ms.

Solving for the minimum value of C<sub>SS</sub>:

$$C_{SS} = 5ms \times \frac{50\mu A}{1.5V} = 167nF \tag{11}$$

#### $V_{CC}$

The ML4826 is a current-fed part. It has an internal shunt voltage regulator, which is designed to regulate the voltage internal to the part at 13.5V. This allows a low power dissipation while at the same time delivering 10V of gate drive at the PWM OUT and PFC OUT outputs. It is important to limit the current through the part to avoid overheating or destroying the part.

There are a number of different ways to supply  $V_{CC}$  to the ML2826. The method suggested in Figure 5, is one which keeps the ML4826  $I_{CC}$  current to a minimum, and allows for a loosely regulated bootstrap winding. By feeding external gate drive components from the base of Q1, the constant current source does not have to account for variations in the gate drive current. This helps to keep the maximum  $I_{CC}$  of the ML4826 to a minimum. Also, the current available to charge the bootstrap capacitor from the bootstrap winding is not limited by the constant



Figure 4. Slope Compensation and Current Sense

current source. The circuit guarantees that the maximum operating current is available at all times and minimizes the worst case power dissipation in the IC.

Other methods such as a simple series resistor are possible, but can very easily lead to excessive  $I_{CC}$  current in the ML4826. Figures 6 and 7 show other possible methods for feeding  $V_{CC}$ .

### LEADING/TRAILING MODULATION

Conventional Pulse Width Modulation (PWM) techniques employ trailing edge modulation in which the switch will turn on right after the trailing edge of the system clock. The error amplifier output voltage is then compared with the modulating ramp. When the modulating ramp reaches the level of the error amplifier output voltage, the switch will be turned OFF. When the switch is ON, the inductor current will ramp up. The effective duty cycle of the

trailing edge modulation is determined during the ON time of the switch. Figure 4 shows a typical trailing edge control scheme.

In the case of leading edge modulation, the switch is turned OFF right at the leading edge of the system clock. When the modulating ramp reaches the level of the error amplifier output voltage, the switch will be turned ON. The effective duty-cycle of the leading edge modulation is determined during the OFF time of the switch. Figure 5 shows a leading edge control scheme.

One of the advantages of this control technique is that it requires only one system clock. Switch 1 (SW1) turns off and switch 2 (SW2) turns on at the same instant to minimize the momentary "no-load" period, thus lowering ripple voltage generated by the switching action. With such synchronized switching, the ripple voltage of the first stage is reduced. Calculation and evaluation have shown that the 120Hz component of the PFC's output ripple voltage can be reduced by as much as 30% using this method.



Figure 5. V<sub>CC</sub> Bias Circuitry



Figure 6.



Figure 7.



Figure 8. Typical Trailing Edge Control Scheme.



Figure 8. Typical Leading Edge Control Scheme.



Figure 10. 48V 300W Power Factor Corrected Power Supply

### **ORDERING INFORMATION**

| PART NUMBER | PWM FREQUENCY | TEMPERATURE RANGE | PACKAGE           |
|-------------|---------------|-------------------|-------------------|
| ML4826CP-1  | 1 x PFC       | 0°C to 70°C       | 20-Pin PDIP (P20) |
| ML4826CP-2  | 2 x PFC       | 0°C to 70°C       | 20-Pin PDIP (P20) |
| ML4826CS-1  | 1 x PFC       | 0°C to 70°C       | 20-Pin SOIC (S20) |
| ML4826CS-2  | 2 x PFC       | 0°C to 70°C       | 20-Pin SOIC (S20) |
| ML4826IP-1  | 1 x PFC       | -40°C to 85°C     | 20-Pin PDIP (P20) |
| ML4826IP-2  | 2 x PFC       | -40°C to 85°C     | 20-Pin PDIP (P20) |
| ML4826IS-1  | 1 x PFC       | -40°C to 85°C     | 20-Pin SOIC (S20) |
| ML4826IS-2  | 2 x PFC       | -40°C to 85°C     | 20-Pin SOIC (S20) |



# **BiCMOS Phase Modulation/Soft Switching Controller**

### GENERAL DESCRIPTION

The ML4828 is a complete BiCMOS phase modulation control IC suitable for full bridge soft switching converters. Unlike conventional PWM circuits, the phase modulation technique allows for zero voltage switching (ZVS) transitions and square wave drive across the transformer. The IC modulates the phases of the two sides of the bridge to control output power.

The ML4828 can be operated in either voltage or current mode. Both cycle-by-cycle current limit, integrating fault detection, and soft start reset are provided. The undervoltage lockout circuit features a 1.5V hysteresis with a low starting current to allow off-line start up with a bleed resistor. A shutdown function powers down the IC, putting it into a low quiescent state.

The circuit can be operated at frequencies up to 1MHz. The ML4828 contains four high current CMOS outputs which feature high slew rate with low cross conduction.

### **FEATURES**

- 5V BiCMOS for low power and high frequency (1MHz) operation
- Full bridge phase modulation zero voltage switching circuit with independent programmable delay times
- Current or voltage mode operation capability
- Cycle-by-cycle current limiting with integrating fault detection and restart delay
- Can be externally synchronized
- Four 3Ω CMOS output drivers
- Under-voltage lockout circuit with 1.5V hysteresis

### **BLOCK DIAGRAM**



### PIN CONNECTION



### **PIN DESCRIPTION**

| PIN | NAME           | DESCRIPTION                            | PIN | NAME     | DESCRIPTION                                        |
|-----|----------------|----------------------------------------|-----|----------|----------------------------------------------------|
| 1   | R <sub>A</sub> | A1 and A2 delay programming resistor.  | 11  | RAMP     | RC network for phase modulator ramp input.         |
| 2   | $R_B$          | B1 and B2 delay programming resistor . | 12  | RST      | RC network for reset and integrating fault detect. |
| 3   | R <sub>T</sub> | Oscillator charge current              | 13  | B2       | B2 driver output.                                  |
|     |                | programming resistor.                  | 14  | $V_{CC}$ | Power supply                                       |
| 4   | CT             | Oscillator timing capacitor.           | 15  | B1       | B1 driver output.                                  |
| 5   | REF            | 2.5V reference voltage.                | 16  | A2       | A2 driver output.                                  |
| 6   | SYNC           | Synchronization input to oscillator.   | 17  | GND      | Ground.                                            |
| 7   | SS             | Soft start capacitor connection.       | 18  | A1       | A1 driver output.                                  |
| 8   | EAO            | Error amplifier output.                | 19  | SHDN     | Active low device shutdown.                        |
| 9   | EA-            | Error amplifier inverting input.       | 20  |          | Current limit control input                        |
| 10  | EA+            | Error amplifier non-inverting input.   | 20  | LIMIT    | Current mint control input                         |
|     |                |                                        |     |          |                                                    |

### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>CC</sub>                            | 7V                                       |
|--------------------------------------------|------------------------------------------|
| Output Current, Source or Sink (A1, A2, B1 |                                          |
| Pulse (0.5 μs)                             |                                          |
| Analog Inputs (EA+, EA-, EAO,              |                                          |
| RST, RAMP, RST)                            | $\frac{1}{1000}$ to $V_{CC} + 0.3V_{CC}$ |
| R <sub>T</sub> Source Current              | 1mA                                      |
| Error Amplifier Output Current             | ±2mA                                     |

| Soft Start Discharge Current         | 5mA           |
|--------------------------------------|---------------|
| C <sub>T</sub> Charging Current      | 1mA           |
| Junction Temperature                 | 150°C         |
| Storage Temperature Range            | 65°C to 150°C |
| Lead Temperature (Soldering 10 sec.) | 260°C         |
| Thermal Resistance ( $\theta_{JA}$ ) |               |
| Plastic DIP                          | 67°C/W        |
| Plastic SOIC                         | 95°C/W        |

### **OPERATING CONDITIONS**

| Temperature Range |              |
|-------------------|--------------|
| ML4828CX          | 0°C to 70°C  |
| ML4828IX          | 40°C to 85°C |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $R_A = R_B = 33.3k\Omega$ ,  $R_T = 16k\Omega$ ,  $C_T = 270pF$ ,  $V_{CC} = 5V$ ,  $T_A = Operation Temperature Range (Notes 1,2)$ 

| PARAMETER                        | CONDITIONS                             | MIN   | TYP. | MAX   | UNITS |
|----------------------------------|----------------------------------------|-------|------|-------|-------|
| OSCILLATOR                       |                                        |       |      |       | L     |
| Initial Accuracy                 | T <sub>A</sub> = 25°C                  | 340   | 360  | 380   | kHz   |
| Voltage Stability                | 4.5V < V <sub>CC</sub> < 5.5V          |       | 4    | 5.3   | %/V   |
| Temperature Stability            |                                        |       | 2    |       | %     |
| Total Variation                  | Line, temp.                            | 325   |      | 400   | kHz   |
| C <sub>T</sub> Discharge Current | V <sub>CT</sub> = 2V                   | 1.15  | 1.5  |       | mA    |
| Ramp Peak                        |                                        |       | 2.6  |       | V     |
| Ramp Valley                      |                                        |       | 1.12 |       | V     |
| REFERENCE                        |                                        |       |      |       |       |
| Initial Accuracy                 | $T_A = 25^{\circ}C$ , $I_O = 250\mu A$ | 2.475 | 2.5  | 2.525 | V     |
| Line Regulation                  | 4.5V < V <sub>CC</sub> < 6.5V          |       | ±0.2 | ±1    | %/V   |
| Load Regulation                  | 100μA to 1mA                           |       | ±0.5 | ±6    | mV    |
| Temperature Stability            |                                        |       | 0.45 |       | %     |
| Total Variation                  | Line, Load, & Temp                     | 2.44  |      | 2.54  | V     |
| Long Term Stability              | T <sub>J</sub> = 125°C, 1000 hrs       |       | 5    | 25    | mV    |
| Short Circuit Current            | V <sub>REF</sub> = 0V                  | -10   | -23  | -35   | mA    |
| ERROR AMPLIFIER                  |                                        |       |      |       |       |
| Input Offset Voltage             |                                        | -20   |      | 20    | mV    |
| Input Common-Mode Range          |                                        | 0     |      | 1.75  | V     |
| Open Loop Gain                   | 1V < V <sub>O</sub> < 2.7V             | 60    | 80   |       | dB    |
| PSRR                             | 4.5V < V <sub>CC</sub> < 6.5V          | 60    | 80   |       | dB    |
| Output Sink Current              | $V_{O} = 0.5V$                         | 1.2   | 1.9  |       | mA    |
| Output Source Current            | V <sub>O</sub> = 2.7V                  | -0.35 | -1.1 |       | mA    |
| Output High Voltage              | I <sub>SOURCE</sub> = -500µA           | 2.6   | 2.85 |       | V     |
| Output Low Voltage               | I <sub>SINK</sub> = 500μA              |       | 0.1  | 0.2   | V     |
| Unity Gain Bandwidth             |                                        | 7     | 10   |       | MHz   |
| Slew Rate                        |                                        | 5     | 10   |       | V/µs  |

### **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                                        | CONDITIONS                                             | MIN        | TYP.        | MAX        | UNITS |
|--------------------------------------------------|--------------------------------------------------------|------------|-------------|------------|-------|
| PHASE MODULATOR                                  |                                                        | 1 44       |             |            |       |
| EAO Zero Duty Cycle Threshold                    | V <sub>RT</sub> = 0V                                   | 0          | 0.5         | 0.9        | V     |
| RAMP Delay to Output                             |                                                        |            | 50          | 80         | ns    |
| RAMP Discharge Current                           |                                                        | 48         |             | 95         | mA    |
| SOFT-START                                       |                                                        |            |             |            | d     |
| Charge Current                                   | V <sub>SS</sub> = 4V                                   |            | -25         | -50        | μА    |
| Discharge Current                                | V <sub>SS</sub> = 1 V                                  | 6          | 10          | 13.2       | mA    |
| CURRENT LIMIT/SHUTDOWN                           | 4.1                                                    |            |             |            |       |
| Current Limit Threshold                          |                                                        | 0.9        | 1.0         | 1.1        | V     |
| Pin 20 Delay to Output                           | (Note 1)                                               |            | 50          |            | ns    |
| Pin 12 Shutdown Threshold                        |                                                        | 1.0        | 1.1         | 1.5        | V     |
| Pin 12 Restart Threshold                         |                                                        | 2.2        | 2.4         | 2.6        | V     |
| Pin 12 Charging Current                          |                                                        | -350       | -460        | -550       | μА    |
| SDN Shutdown Threshold                           |                                                        | 1.05       | 1.6         | 2.05       | V     |
| OUTPUT                                           |                                                        |            |             |            |       |
| Output Low Level                                 | I <sub>OUT</sub> = 20 mA<br>I <sub>OUT</sub> = 100 mA  |            | 0.01<br>0.1 | 0.1<br>0.3 | V     |
| Output High Level                                | $I_{OUT} = -20 \text{ mA}$ $I_{OUT} = -100 \text{ mA}$ | 4.9<br>4.6 | 4.95<br>4.7 |            | V     |
| Rise/Fall Time                                   | C <sub>L</sub> = 1000pF, (Note 1)                      |            | 5           | 7          | ns    |
| ZVS Programmable Delay                           |                                                        | 240        | 280         | 315        | ns    |
| Delay Mismatch                                   |                                                        |            | 0           |            | ns    |
| R <sub>A</sub> /R <sub>B</sub> Reference Voltage |                                                        | 2.45       | 2.5         | 2.55       | V     |
| UNDER VOLTAGE LOCKOUT                            | -                                                      |            |             |            |       |
| Start Threshold                                  |                                                        | 5.1        | 5.85        | 6.6        | V     |
| Stop Threshold                                   |                                                        | 4.1        | 4.2         | 4.3        | V     |
| SUPPLY                                           |                                                        |            | -           |            | 1     |
| Start Up Current                                 | V <sub>CC</sub> < 6V                                   |            | 0.6         | 1          | mA    |
| Shutdown Current                                 |                                                        |            | 100         | 500        | μА    |
| Icc                                              | $V_{CC} = 5V$ , $C_L = 1000pF$ , $T_A = 25^{\circ}C$   |            | 5           | 7          | mA    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2: V<sub>CC</sub> must be brought above the UVLO start voltage (6V) before dropping to V<sub>CC</sub> = 5V to ensure start-up.

## **FUNCTIONAL DESCRIPTION**

#### **PHASE MODULATOR**

The ML4828 controls the power of a full bridge power section by modulating the phases of the switches of the A and B sides (Figure 1). The power cycle starts with A2 and B1 high, as shown in the timing diagram (Figure 2).

- 1. With A2 and B1 high, Q1 and Q2 are ON. Current flows through the primary of the transformer, and power is delivered to the output through the secondary winding (not shown).
- After either the ΦMOD or I<sub>LIM</sub> comparator trips, B1 goes low, turning off Q2. Energy in the primary winding charges the parasitic capacitances of Q2 and Q3 to +VIN during t<sub>DB</sub>.
- B2 goes high after time t<sub>DB</sub>, which is set by the resistor connected from RB (pin 2) to GND. t<sub>DB</sub> should be set large enough such that the source of Q3 has been

- charged to +VIN. At this time, Q3 turns on at zero voltage. The transformer is now effectively shorted through Q1 and Q3, with the primary magnetizing current circulating in the loop formed by the transformer primary, Q1, and Q3.
- 4. CLOCK then goes high and A2 goes low, while A1 remains low for time t<sub>DA</sub>, which is set by the resistor connected from RA (pin 1) to GND. During this time, both Q1 and Q4 are OFF. The primary magnetizing current discharges the parasitic capacitances of Q1 and Q4 to GND.
- 5. A1 goes high after time t<sub>DA</sub>. At this point, the drain of Q4 is discharged to GND, and Q4 turns on at zero voltage. With both Q3 and Q4 ON, a new power cycle starts, and power is delivered to the output.

The above sequence is then repeated with the roles of side A and B interchanged.

The ML4828 can also be used in current mode by sensing the load current on the RAMP input (pin 11).



Figure 1. Simplified diagram of Phase Modulated power Outputs.



Figure 2. Phase Modulation control waveforms (Shaded areas indicate a power cycle).



### SETTING THE OSCILLATOR FREQUENCY

The ML4828 switching frequency is determined by the charge and discharge times of the network connected to the  $R_T$  and  $C_T$  pins. Figure 3 shows the relationships between the internal clock and the charge and discharge times.



Figure 3. Internal Oscillator Timing.

The frequency of the oscillator is:

$$f_{OSC} = \frac{1}{t_{CHARGE} + t_{DISCHARGE}}$$
 (1)

The ramp peak is 2.5V and the ramp valley is 1.25V, giving a ramp range of 1.25V. The charging current is set externally through the resistor  $R_T$ :

$$I_{CHARGE} = \frac{2.5V}{R_T}$$
 (2)

while the discharging current is fixed at 1.4 mA. The charge and discharge times can be determined by:

$$t_{CHARGE} = \frac{C_T \times 1.25V}{I_{CHARGE}} = \frac{C_T \times R_T}{2}$$
 (3)

$$t_{\text{DISCHARGE}} = \frac{C_T \times 1.25V}{t_{\text{DISCHARGE}}} = \frac{C_T \times 1.25V}{1.4\text{mA}}$$
(4)

The oscillator frequency can then be found by substituting the results of equations 3 and 4 into equation 1. This frequency activates a T flip-flop which generates the output pulses. The T flip-flop acts as a frequency divider (+2), so the output frequency will be:

$$f_{OUT} = \frac{f_{OSC}}{2}$$
 (5)

#### **ERROR AMPLIFIER**

The ML4828 error amplifier has a 10MHz bandwidth and a  $10V/\mu s$  slew rate. Figure 4 gives the Bode plot of the error amplifier.



Figure 4. Error Amplifier Open-Loop Gain and Phase vs. Frequency.

#### **OUTPUT DRIVERS**

The ML4828 has four high-current CMOS output drivers, each capable of 1A peak output current. These outputs have been designed to quickly switch the gates of power MOSFET transistors via a gate drive transformer. For higher power applications, the outputs can be connected to external MOSFET drivers.

The output phase delay times are set by charging an internal 6.7pF capacitor up to the REF voltage (2.5V) via a current that is externally programmed through  $R_A$  and  $R_B$ , for the side A and side B drivers, respectively. The charging current and delay time for side A are given by:

$$I_{A} = \frac{2.5V}{R_{A}} \tag{6}$$

$$t_{DA} = 6.7 pF \times R_A \tag{7}$$

The same equations can be applied to  $R_B.$  For example, with  $R_A=33k\Omega\colon$ 

$$t_{DA} = 6.7 \text{pF} \times 33 \text{k}\Omega = 220 \text{ns} \tag{8}$$



Figure 5. Over-Current, Soft-Start, and Integrating Fault Detect Circuits.

#### SOFT START TIME CONSTANT

During start up, the output voltage is much lower than the steady state value. Without soft start circuitry, the error amplifier output (EAO) would swing all the way to the upper limit and the phase modulator would issue pulses with full duty cycle, possibly causing output overshoot. To ensure smooth start up, EAO (pin 8) is pulled low and then gradually released through the charging of an external soft start capacitor connected to SS (pin 7). The soft start charging current is internally set at 25µA. Hence, EAO will rise with a time constant of:

$$\frac{dv}{dt} = \frac{25\mu A}{C_{SS}} \tag{9}$$

For example, with  $C_{SS} = 25\mu F$ , the soft start rate of change will be:

$$\frac{dv}{dt} = \frac{25\mu A}{25\mu F} = 1\frac{V}{s} \tag{10}$$

#### **FAULT TIME CONSTANT AND RESTART DELAY**

Figure 5 shows the internal circuitry and external components involved in fault detection. During normal operation, RST (pin 12) is discharged to ground through the external resistor  $R_{RST}$ . The  $I_{LIM}$  comparator has a threshold of 1V.  $R_{SENSE}$  is selected so that the voltage across it will be equal to the  $I_{LIM}$  threshold at the maximum desired  $I_{SWITCH}$  current. When the voltage across  $R_{SENSE}$  exceeds 1V, the  $I_{LIM}$  comparator trips, terminating the present power cycle, and at the same time activating the fault logic to turn on the  $500\mu A$  current

source  $I_{RST}$ . This current charges the reset capacitor  $C_{RST}$ . For proper design,  $R_{RST}$  should be very large (in the order of  $100k\Omega$ ). This will cause nearly all of the  $I_{RST}$  current (approximately  $500\mu A$ ) to go into charging  $C_{RST}$  at a rate of:

$$\frac{dv}{dt} = \frac{500\mu A}{C_{RST}}$$
 (11)

in volts per second. I<sub>RST</sub> will be turned off at the beginning of the next clock cycle. If the current limit condition is removed, RST will be gradually discharged to ground, and normal operation resumes as shown in Figure 6.



Figure 6. I<sub>LIM</sub> and Resulting RC<sub>RST</sub> Waveforms During Load Surge.

If the current limit condition persists, then  $I_{RST}$  will be reactivated, thus charging  $C_{RST}$  to a higher level as shown in Figure 7. Eventually, the voltage at RST will exceed 2.5V, and the soft start comparator will trip, shutting down all power drivers and inhibiting any further delivery of power. At the same time, the soft start capacitor  $C_{SS}$  is discharged to prepare for the next start up cycle.



Figure 7. I<sub>LIM</sub> and Resulting RC<sub>RST</sub> Waveforms During Short Circuit.

During the  $I_{LIM}$  shutdown,  $I_{RST}$  is turned off, and  $C_{RST}$  is discharged through  $R_{RST}$  with a time constant of:

$$t_{RST} = R_{RST} \times C_{RST} \tag{12}$$

When the condition causing the current limit is removed,  $R_{RST}$  will discharge  $C_{RST}$  with a time constant of  $t_{RST}$ . When the voltage at RST (pin 12) drops to 1.25V, the soft start comparator and the converter will undergo a start up cycle. The restart delay  $(t_{D(RST)})$  is given by:

$$t_{D(RST)} = t_{RST} \times 1.39 \tag{13}$$

For example, with  $C_{RST} = 25\mu F$  and  $R_{RST} = 240k\Omega$ :

$$\frac{dv}{dt} = \frac{500\mu A}{25\mu F} = 20\frac{V}{S} \tag{14}$$

and

$$t_{D(RST)} = (240k\Omega \times 25\mu F) \times 1.39 = 8.3s$$
 (15)

Since the threshold for shutdown is 2.5V, the controller will shut down after approximately 125ms. After the converter recovers form the current limit condition, the controller will reactivate after 8.3s.

#### UNDERVOLTAGE LOCKOUT

During start-up, the ML4828 draws very little current (typically 150 $\mu$ A) and V<sub>REF</sub> is disabled. When V<sub>CC</sub> rises above 6.0V, the internal circuitry and V<sub>REF</sub> are enabled, and will stay enabled until V<sub>CC</sub> falls below the 4.5V UV lockout threshold.

#### **SHUTDOWN FUNCTION**

The ML4828 can be externally shut down by bringing SDN (pin 19) low. The shutdown threshold ( $V_{SD}$ ) is given by

$$V_{SD} = 0.33 \times V_{CC} \tag{16}$$

For example, if  $V_{CC}$ = 5V, then  $V_{SD}$  = 1.67V. As long as 2.4V <  $V_{CC}$  < 6.0V, the SDN pin will be TTL compatible.

## ORDERING INFORMATION

| PART NUMBER | TEMPERATURE RANGE | PACKAGE            |
|-------------|-------------------|--------------------|
| ML4828CP    | 0°C to 70°C       | 20-Pin DIP (P20)   |
| ML4828CS    | 0°C to 70°C       | 20-Pin DIP (S20)   |
| ML4828IP    | -40°C to 85°C     | 20- Pin DIP (P20)  |
| ML4828IS    | -40°C to 85°C     | 20- Pin SOIC (S20) |



# **Variable Feedforward PFC/PWM Controller Combo**

## GENERAL DESCRIPTION

The ML4841 is a controller for power factor corrected, switched mode power supplies. Power Factor Correction (PFC) allows the use of smaller, lower cost bulk capacitors, reduces power line loading and stress on the switching FETs, and results in a power supply that fully complies with IEC1000-3-2 specifications. The ML4841 includes circuits for the implementation of a leading edge, average current, "boost" type power factor correction, and a trailing edge, pulse width modulator (PWM).

The PFC frequency of the ML4841 is automatically set at half that of the PWM frequency generated by the internal oscillator. This technique allows the user to design with smaller output components while maintaining the optimum operating frequency for the PFC. An over-voltage comparator shuts down the PFC section in the event of a sudden decrease in load. The PFC section also includes peak current limiting and input voltage brown-out protection.

### **FEATURES**

- Internally synchronized PFC and PWM in one IC
- Low total harmonic distortion
- Reduced ripple current in the storage capacitor between the PFC and PWM sections
- Average current, continuous mode, boost type, leading edge PFC
- High efficiency trailing edge PWM can be configured for current mode or voltage mode operation
- Average line voltage compensation with brown-out control
- PFC overvoltage comparator eliminates output "runaway" due to load removal
- Current-fed multiplier for improved noise immunity
- Overvoltage protection, UVLO, and soft start

## **BLOCK DIAGRAM**



## **PIN CONFIGURATION**

ML4841 16-Pin PDIP (P16) 16-Pin Wide SOIC (S16W)



## PIN DESCRIPTION

| PIN | NAME            | FUNCTION                                                | PIN | NAME      | FUNCTION                                                    |
|-----|-----------------|---------------------------------------------------------|-----|-----------|-------------------------------------------------------------|
| 1   | IEAO            | PFC transconductance current error amplifier output     | 9   | RAMP 2    | PWM ramp current sense input                                |
| 2   | l.a.            | PFC gain control reference input                        | 10  | GND       | Ground                                                      |
| _   | I <sub>AC</sub> |                                                         | 11  | PWM OUT   | PWM driver output                                           |
| 3   | ISENSE          | Current sense input to the PFC current limit comparator | 12  | PFC OUT   | PFC driver output                                           |
| 4   | $V_{RMS}$       | Input for PFC RMS line voltage compensation             | 13  | $V_{CC}$  | Positive supply (connected to an internal shunt regulator). |
| 5   | SS              | Connection point for the PWM soft start capacitor       | 14  | $V_{REF}$ | Buffered output for the internal 7.5V reference             |
| 6   | $V_{DC}$        | PWM voltage feedback input                              | 15  | $V_{FB}$  | PFC transconductance voltage error amplifier input          |
| 7   | $R_TC_T$        | Connection for oscillator frequency setting components  | 16  | VEAO      | PFC transconductance voltage error                          |
| 8   | RAMP 1          | PFC ramp input                                          |     |           | amplifier output                                            |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>CC</sub> Shunt Regulator Current  | 55mA  |
|------------------------------------------|-------|
| I <sub>SENSE</sub> Voltage               |       |
| Voltage on Any Other Pin GND - 0.3V to \ |       |
| I <sub>REF</sub>                         |       |
| I <sub>AC</sub> Input Current            |       |
| Peak PFC OUT Current, Source or Sink     | 500mA |
| Peak PWM OUT Current, Source or Sink     | 500mA |
| PFC OUT, PWM OUT Energy Per Cycle        | 1 5ml |
| The Sol, I will Sol Elicity her Cycle    |       |

| Junction Temperature                  | 150°C   |
|---------------------------------------|---------|
| Storage Temperature Range             |         |
| Lead Temperature (Soldering, 10 sec)  | 260°C   |
| Thermal Resistance (θ <sub>IA</sub> ) |         |
| Plastic DIP                           | 80°C/W  |
| Plastic SOIC                          | 105°C/W |

## **OPERATING CONDITIONS**

| Temperature Range |              |
|-------------------|--------------|
| ML4841CX          | 0°C to 70°C  |
| ML4841IX          | 40°C to 85°C |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $I_{CC}$  = 25mA,  $R_T$  = 23k $\Omega$ ,  $R_{RAMP1}$  = 28.7k $\Omega$ ,  $C_T$  = 400pF,  $C_{RAMP1}$  = 270pF,  $T_A$  = Operating Temperature Range (Note 1)

| SYMBOL  | PARAMETER                  | CONDITIONS                                                        | MIN  | TYP  | MAX  | UNITS |
|---------|----------------------------|-------------------------------------------------------------------|------|------|------|-------|
| VOLTAGE | ERROR AMPLIFIER            |                                                                   |      |      |      | •     |
|         | Input Voltage Range        |                                                                   | 0    |      | 7    | V     |
|         | Transconductance           | $V_{NON INV} = V_{INV}$ , VEAO = 3.75V                            | 40   | 70   | 100  | μΌ    |
|         | Feedback Reference Voltage |                                                                   | 2.4  | 2.5  | 2.6  | V     |
|         | Input Bias Current         | Note 2                                                            |      | -0.5 | -1.0 | μА    |
|         | Output High Voltage        |                                                                   | 6.0  | 6.7  |      | V     |
|         | Output Low Voltage         |                                                                   |      | 0.65 | 1.0  | V     |
|         | Source Current             | $\Delta V_{IN} = \pm 0.5 V$ , $V_{OUT} = 6 V$                     | -40  | -90  |      | μА    |
|         | Sink Current               | $\Delta V_{IN} = \pm 0.5 V$ , $V_{OUT} = 1.5 V$                   | 40   | 90   |      | μА    |
|         | Open Loop Gain             |                                                                   | 60   | 75   |      | dB    |
|         | PSRR                       | V <sub>CCZ</sub> - 3V < V <sub>CC</sub> < V <sub>CCZ</sub> - 0.5V | 60   | 75   |      | dB    |
| CURRENT | ERROR AMPLIFIER            |                                                                   |      |      |      |       |
|         | Input Voltage Range        |                                                                   | -1.5 |      | 2    | V     |
|         | Transconductance           | $V_{NON INV} = V_{INV}$ , VEAO = 3.75V                            | 130  | 195  | 310  | μζ    |
| -       | Input Offset Voltage       |                                                                   |      | ±3   | ±15  | mV    |
|         | Input Bias Current         |                                                                   |      | -0.5 | -1.0 | μА    |
|         | Output High Voltage        |                                                                   | 6.0  | 6.7  |      | V     |
|         | Output Low Voltage         |                                                                   |      | 0.65 | 1.0  | V     |
|         | Source Current             | $\Delta V_{IN} = \pm 0.5 V$ , $V_{OUT} = 6 V$                     | -40  | -90  |      | μА    |
|         | Sink Current               | $\Delta V_{IN} = \pm 0.5 V$ , $V_{OUT} = 1.5 V$                   | 40   | 90   |      | μА    |
|         | Open Loop Gain             |                                                                   | 60   | 75   |      | dB    |
|         | PSRR                       | V <sub>CCZ</sub> - 3V < V <sub>CC</sub> < V <sub>CCZ</sub> - 0.5V | 60   | 75   |      | dB    |

# **ML4841**

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL                                  | PARAMETER                                                                 | CONDITIONS                                                        | MIN  | TYP  | MAX   | UNITS |
|-----------------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------|------|------|-------|-------|
| OVP COM                                 | IPARATOR                                                                  |                                                                   |      |      |       | 54.   |
|                                         | Threshold Voltage                                                         |                                                                   | 2.6  | 2.7  | 2.8   | V     |
|                                         | Hysteresis                                                                |                                                                   | 70   | 95   | 125   | mV    |
| PFC I <sub>LIMIT</sub>                  | COMPARATOR                                                                |                                                                   |      |      |       |       |
|                                         | Threshold Voltage                                                         |                                                                   | -0.8 | -1.0 | -1.15 | V     |
|                                         | $\Delta$ (PFC I <sub>LIMIT</sub> V <sub>TH</sub> - Gain Modulator Output) |                                                                   | 100  | 190  |       | mV    |
|                                         | Delay to Output                                                           |                                                                   |      | 150  | 300   | ns    |
| DC I <sub>LIMIT</sub>                   | COMPARATOR                                                                |                                                                   |      |      |       |       |
|                                         | Threshold Voltage                                                         |                                                                   | 0.9  | 1.0  | 1.1   | V     |
|                                         | Input Bias Current                                                        |                                                                   |      | ±0.3 | ±1    | μА    |
| *************************************** | Delay to Output                                                           |                                                                   |      | 150  | 300   | ns    |
| V <sub>IN</sub> OK CO                   | OMPARATOR                                                                 |                                                                   |      |      |       |       |
|                                         | Threshold Voltage                                                         |                                                                   | 2.4  | 2.5  | 2.6   | V     |
|                                         | Hysteresis                                                                |                                                                   | 0.8  | 1.0  | 1.2   | V     |
| GAIN MO                                 | DULATOR                                                                   |                                                                   |      |      |       |       |
|                                         | Gain (Note 3)                                                             | $I_{AC} = 100\mu A$ , $V_{RMS} = V_{FB} = 0V$                     | 0.35 | 0.50 | 0.65  |       |
|                                         |                                                                           | $I_{AC} = 50\mu A$ , $V_{RMS} = 1.2V$ , $V_{FB} = 0V$             | 1.15 | 1.65 | 2.15  |       |
|                                         |                                                                           | $I_{AC} = 50\mu A$ , $V_{RMS} = 1.8V$ , $V_{FB} = 0V$             | 0.52 | 0.74 | 0.96  |       |
|                                         |                                                                           | $I_{AC} = 100\mu A$ , $V_{RMS} = 3.3V$ , $V_{FB} = 0V$            | 0.14 | 0.20 | 0.26  |       |
|                                         | Bandwidth                                                                 | IAC = 100μA                                                       |      | 10   |       | MHz   |
|                                         | Output Voltage                                                            | $I_{AC} = 250\mu A$ , $V_{RMS} = 1.15V$ , $V_{FB} = 0V$           | 0.74 | 0.82 | 0.90  | V     |
| OSCILLAT                                | OR                                                                        |                                                                   |      |      | 200   |       |
|                                         | Initial Accuracy                                                          | $T_A = 25^{\circ}C$                                               | 188  | 200  | 212   | kHz   |
|                                         | Voltage Stability                                                         | V <sub>CCZ</sub> - 3V < V <sub>CC</sub> < V <sub>CCZ</sub> - 0.5V |      | 1    |       | %     |
|                                         | Temperature Stability                                                     |                                                                   |      | 2    |       | %     |
|                                         | Total Variation                                                           | Line, Temp                                                        | 182  |      | 218   | kHz   |
|                                         | Ramp Valley to Peak Voltage                                               |                                                                   |      | 2.5  |       | V     |
|                                         | Dead Time                                                                 | PFC Only                                                          | 260  | 400  |       | ns    |
|                                         | C <sub>T</sub> Discharge Current                                          | $V_{RAMP 2} = 0V, V_{RAMP 1} = 2.5V$                              | 4.5  | 7.5  | 9.5   | mA    |
| REFERENC                                | CE                                                                        |                                                                   |      |      |       |       |
|                                         | Output Voltage                                                            | $T_A = 25^{\circ}C$ , $I(V_{REF}) = 1 \text{mA}$                  | 7.4  | 7.5  | 7.6   | V     |
|                                         | Line Regulation                                                           | V <sub>CCZ</sub> - 3V < V <sub>CC</sub> < V <sub>CCZ</sub> - 0.5V |      | 2    | 10    | mV    |
|                                         | Load Regulation                                                           | 1mA < I(V <sub>REF</sub> ) < 20mA                                 |      | 2    | 15    | mV    |
|                                         | Temperature Stability                                                     |                                                                   |      | 0.4  |       | %     |
|                                         | Total Variation                                                           | Line, Load, Temp                                                  | 7.25 |      | 7.65  | V     |
|                                         | Long Term Stability                                                       | T <sub>I</sub> = 125°C, 1000 Hours                                |      | 5    | 25    | mV    |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PARAMETER                        | CONDITIONS                                    | MIN                    | TYP                    | MAX                    | UNITS |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------------------------------|------------------------|------------------------|------------------------|-------|
| PFC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                  |                                               |                        |                        |                        |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Minimum Duty Cycle               | V <sub>IEAO</sub> > 6.7V                      |                        |                        | 0                      | %     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Maximum Duty Cycle               | V <sub>IEAO</sub> < 1.2V                      | 90                     | 95                     |                        | %     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Output Low Voltage               | I <sub>OUT</sub> = -20mA                      |                        | 0.4                    | 0.8                    | V     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                  | I <sub>OUT</sub> = -100mA                     |                        | 0.7                    | 2.0                    | V     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                  | I <sub>OUT</sub> = 10mA, V <sub>CC</sub> = 8V |                        | 0.8                    | 1.5                    | V     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Output High Voltage              | I <sub>OUT</sub> = 20mA                       | 10                     | 10.5                   | ·                      | V     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                  | I <sub>OUT</sub> = 100mA                      | 9.5                    | 10                     |                        | · V   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Rise/Fall Time                   | C <sub>L</sub> = 1000pF                       |                        | 50                     | 2 7 7                  | ns    |
| PWM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                  |                                               |                        |                        |                        |       |
| DC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Duty Cycle Range                 |                                               | 0-44                   | 0-47                   | 0-50                   | %     |
| V <sub>OL</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Output Low Voltage               | I <sub>OUT</sub> = -20mA                      |                        | 0.4                    | 0.8                    | ٧     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                  | I <sub>OUT</sub> = -100mA                     |                        | 0.7                    | 2.0                    | V     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                  | $I_{OUT} = 10$ mA, $V_{CC} = 8$ V             |                        | 0.8                    | 1.5                    | V     |
| $V_{OH}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Output High Voltage              | I <sub>OUT</sub> = 20mA                       | 10                     | 10.5                   |                        | V     |
| PROPERTY OF THE PARTY OF THE PA |                                  | I <sub>OUT</sub> = 100mA                      | 9.5                    | 10                     |                        | V     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Rise/Fall Time                   | C <sub>L</sub> = 1000pF                       |                        | 50                     |                        | ns    |
| SUPPLY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                  |                                               |                        |                        |                        |       |
| V <sub>CCZ</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Shunt Regulator Voltage          |                                               | 12.8                   | 13.5                   | 14.2                   | V     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V <sub>CCZ</sub> Load Regulation | 25mA < I <sub>CC</sub> < 55mA                 |                        | ±100                   | ±200                   | mV    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V <sub>CCZ</sub> Total Variation | Load, Temp                                    | 12.4                   |                        | 14.6                   | ٧     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Start-up Current                 | V <sub>CC</sub> = 11.2V, C <sub>L</sub> = 0   |                        | 0.7                    | 1.0                    | mA    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Operating Current                | $V_{CC} < V_{CCZ} - 0.5V, C_L = 0$            |                        | 17                     | 21                     | mA    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Undervoltage Lockout Threshold   |                                               | V <sub>CCZ</sub> - 1.0 | V <sub>CCZ</sub> - 0.7 | V <sub>CCZ</sub> - 0.4 | V V   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Undervoltage Lockout Hysteresis  |                                               | 2.7                    | 3.0                    | 3.3                    | V     |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2: Includes all bias currents to other circuits connected to the VFB pin.

Note 3: Gain = K x 5.3V; K =  $(I_{GAIN MOD} - I_{OFFSET}) \times I_{AC} \times (VEAO - 1.5V)^{-1}$ .

## TYPICAL PERFORMANCE CHARACTERISTICS





250

Voltage Error Amplifier (VEA) Transconductance (gm)

Current Error Amplifier (IEA) Transconductance (gm)



Variable Gain Control Transfer Characteristic



Figure 1. PFC Section Block Diagram.

## **FUNCTIONAL DESCRIPTION**

The ML4841 consists of an average current controlled, continuous boost Power Factor Corrector (PFC) front end and a synchronized Pulse Width Modulator (PWM) back end. The PWM section uses current mode control. The PWM stage uses conventional trailing-edge duty cycle modulation, while the PFC uses leading-edge modulation. This patented leading/trailing edge modulation technique results in a higher useable PFC error amplifier bandwidth, and can significantly reduce the size of the PFC DC buss capacitor.

The synchronization of the PWM with the PFC simplifies the PWM compensation due to the controlled ripple on the PFC output capacitor (the PWM input capacitor). The PWM section of the ML4841 runs at twice the frequency of the PFC, which allows the use of smaller PWM output magnetics and filter capacitors while holding down the losses in the PFC stage power components.

In addition to power factor correction, a number of protection features have been built into the ML4841. These include soft-start, PFC over-voltage protection, peak current limiting, brown-out protection, duty cycle limit, and under-voltage lockout.

#### POWER FACTOR CORRECTION

Power factor correction makes a non-linear load look like a resistive load to the AC line. For a resistor, the current drawn from the line is in phase with and proportional to the line voltage, so the power factor is unity (one). A common class of non-linear load is the input of a most power supplies, which use a bridge rectifier and capacitive input filter fed from the line. The peak-charging effect which occurs on the input filter capacitor in such a supply causes brief high-amplitude pulses of current to flow from the power line, rather than a sinusoidal current in phase with the line voltage. Such a supply presents a power factor to the line of less than one (another way to state this is that it causes significant current harmonics to appear at its input). If the input current drawn by such a supply (or any other non-linear load) can be made to follow the input voltage in instantaneous amplitude, it will appear resistive to the AC line and a unity power factor will be achieved.

To hold the input current draw of a device drawing power from the AC line in phase with and proportional to the input voltage, a way must be found to prevent that device from loading the line except in proportion to the instantaneous line voltage. The PFC section of the ML4841 uses a boost-mode DC-DC converter to accomplish this. The input to the converter is the full wave rectified AC line voltage. No filtering is applied following the bridge rectifier, so the input voltage to the boost converter ranges, at twice line frequency, from zero volts to the peak value of the AC input and back to zero. By forcing the boost converter to meet two simultaneous conditions, it is possible to ensure that the current which the converter draws from the power line agrees with the

instantaneous line voltage. One of these conditions is that the output voltage of the boost converter must be set higher than the peak value of the line voltage. A commonly used value is 385VDC, to allow for a high line of 270VAC. The other condition is that the current which the converter is allowed to draw from the line at any given instant must be proportional to the line voltage. The first of these requirements is satisfied by establishing a suitable voltage control loop for the converter, which in turn drives a current error amplifier and switching output driver. The second requirement is met by using the rectified AC line voltage to modulate the output of the voltage control loop. Such modulation causes the current error amplifier to command a power stage current which varies directly with the input voltage. In order to prevent ripple which will necessarily appear at the output of the boost circuit (typically about 10VAC on a 385V DC level) from introducing distortion back through the voltage error amplifier, the bandwidth of the voltage loop is deliberately kept low. A final refinement is to adjust the overall gain of the PFC such to be proportional to  $1/V_{IN}^2$ , which linearizes the transfer function of the system as the AC input voltage varies.

Since the boost converter topology in the ML4841 PFC is of the current-averaging type, no slope compensation is required.

#### PFC SECTION

### **Gain Modulator**

Figure 1 shows a block diagram of the PFC section of the ML4841. The gain modulator is the heart of the PFC, as it is this circuit block which controls the response of the current loop to line voltage waveform and frequency, rms line voltage, and PFC output voltage. There are three inputs to the gain modulator. These are:

- A current representing the instantaneous input voltage (amplitude and waveshape) to the PFC. The rectified AC input sine wave is converted to a proportional current via a resistor and is then fed into the gain modulator at I<sub>AC</sub>. Sampling current in this way minimizes ground noise, as is required in high power switching power conversion environments. The gain modulator responds linearly to this current.
- 2) A voltage proportional to the long-term rms AC line voltage, derived from the rectified line voltage after scaling and filtering. This signal is presented to the gain modulator at V<sub>RMS</sub>. The gain modulator's output is inversely proportional to V<sub>RMS</sub><sup>2</sup> (except at unusually low values of V<sub>RMS</sub> where special gain contouring takes over to limit power dissipation of the circuit components under heavy brown-out conditions). The relationship between V<sub>RMS</sub> and gain is designated as K, and is illustrated in the Typical Performance Characteristics.

 The output of the voltage error amplifier, VEAO. The gain modulator responds linearly to variations in this voltage.

The output of the gain modulator is a current signal, in the form of a full wave rectified sinusoid at twice the line frequency. This current is applied to the virtual-ground (negative) input of the current error amplifier. In this way the gain modulator forms the reference for the current error loop, and ultimately controls the instantaneous current draw of the PFC from the power line. The general form for the output of the gain modulator is:

$$I_{GAINMOD} \cong \frac{I_{AC} \times VEAO}{V_{RMS}^2} \times 1V$$

More exactly, the output current of the gain modulator is given by:

$$I_{GAINMOD} \cong K \times (VEAO - 1.5V) \times I_{AC}$$
 (1)

where K is in units of V-1.

Note that the output current of the gain modulator is limited to  $\cong 200\mu A$ .

#### Current Error Amplifier

The current error amplifier's output controls the PFC duty cycle to keep the current through the boost inductor a linear function of the line voltage. At the inverting input to the current error amplifier, the output current of the gain modulator is summed with a current which results from a negative voltage being impressed upon the ISENSE pin (current into  $I_{SENSE} \cong V_{SENSE}/3.5k\Omega$ ). The negative voltage on ISENSE represents the sum of all currents flowing in the PFC circuit, and is typically derived from a current sense resistor in series with the negative terminal of the input bridge rectifier. In higher power applications, two current transformers are sometimes used, one to monitor the ID of the boost MOSFET(s) and one to monitor the IF of the boost diode. As stated above, the inverting input of the current error amplifier is a virtual ground. Given this fact, and the arrangement of the duty cycle modulator polarities internal to the PFC, an increase in positive current from the gain modulator will cause the output stage to increase its duty cycle until the voltage on ISENSE is adequately negative to cancel this increased current. Similarly, if the gain modulator's output decreases, the output duty cycle will decrease, to achieve a less negative voltage on the I<sub>SENSE</sub> pin.

There is a modest degree of gain contouring applied to the transfer characteristic of the current error amplifier, to increase its speed of response to current-loop perturbations. However, the boost inductor will usually be the dominant factor in overall current loop response. Therefore, this contouring is significantly less marked than that of the voltage error amplifier. This is illustrated in the Typical Performance Characteristics.



Figure 2. Compensation Network Connections for the

**Voltage and Current Error Amplifiers** 

#### **Cycle-By-Cycle Current Limiter**

The I<sub>SENSE</sub> pin, as well as being a part of the current feedback loop, is a direct input to the cycle-by-cycle current limiter for the PFC section. Should the input voltage at this pin ever be more negative than -1V, the output of the PFC will be disabled until the protection flip-flop is reset by the clock pulse at the start of the next PFC power cycle.

#### **Overvoltage Protection**

The OVP comparator serves to protect the power circuit from being subjected to excessive voltages if the load should suddenly change. A resistor divider from the high voltage DC output of the PFC is fed to  $V_{FB}$ . When the voltage on  $V_{FB}$  exceeds 2.7V, the PFC output driver is shut down. The PWM section will continue to operate. The OVP comparator has 125mV of hysteresis, and the PFC will not restart until the voltage at  $V_{FB}$  drops below 2.58V. The  $V_{FB}$  should be set at a level where the active and passive external power components and the ML4841 are within their safe operating voltages, but not so low as to interfere with the boost voltage regulation loop.

### **Error Amplifier Compensation**

The PWM loading of the PFC can be modeled as a negative resistor; an increase in input voltage to the PWM causes a decrease in the input current. This response dictates the proper compensation of the two transconductance error amplifiers. Figure 2 shows the types of compensation networks most commonly used for

the voltage and current error amplifiers, along with their respective return points. The current loop compensation is returned to  $V_{\text{REF}}$  to produce a soft-start characteristic on the PFC: as the reference voltage comes up from zero volts, it creates a differentiated voltage on IEAO which prevents the PFC from immediately demanding a full duty cycle on its boost converter.

There are two major concerns when compensating the voltage loop error amplifier; stability and transient response. Optimizing interaction between transient response and stability requires that the error amplifier's open-loop crossover frequency should be 1/2 that of the line frequency, or 23Hz for a 47Hz line (lowest anticipated international power frequency). The gain vs. input voltage of the ML4841's voltage error amplifier has a specially shaped nonlinearity such that under steady-state operating conditions the transconductance of the error amplifier is at a local minimum. Rapid perturbations in line or load conditions will cause the input to the voltage error amplifier (V<sub>FB</sub>) to deviate from its 2.5V (nominal) value. If this happens, the transconductance of the voltage error amplifier will increase significantly, as shown in the Typical Performance Characteristics. This increases the gain-bandwidth product of the voltage loop, resulting in a much more rapid voltage loop response to such perturbations than would occur with a conventional linear gain characteristic.

The current amplifier compensation is similar to that of the voltage error amplifier with the exception of the choice of crossover frequency. The crossover frequency of the current amplifier should be at least 10 times that of the voltage amplifier, to prevent interaction with the voltage loop. It should also be limited to less than 1/6th that of the switching frequency, e.g. 16.7kHz for a 100kHz switching frequency.

For more information on compensating the current and voltage control loops, see Application Notes 33 and 34. Application Note 16 also contains valuable information for the design of this class of PFC.

#### Oscillator $(R_T/C_T)$

The oscillator frequency is determined by the values of  $R_T$  and  $C_T$ , which determine the ramp and off-time of the oscillator output clock:

$$f_{OSC} = \frac{1}{t_{RAMP} + t_{DISCHARGE}}$$
 (2)

The ramp-charge time of the oscillator is derived from the following equation:

$$t_{RAMP} = C_T \times R_T \times In \left( \frac{V_{REF} - 1.25}{V_{REF} - 3.75} \right)$$
 (3)

at  $V_{REF} = 7.5V$ :

 $t_{RAMP} = C_T \times R_T \times 0.51$ 

The discharge time of the oscillator may be determined using:

$$t_{\text{DISCHARGE}} = \frac{2.5V}{5.1\text{mA}} \times C_{\text{T}} = 490 \times C_{\text{T}} \tag{4}$$

The deadtime is so small (t<sub>RAMP</sub> >> t<sub>DEADTIME</sub>) that the operating frequency can typically be approximated by:

$$f_{OSC} = \frac{1}{t_{RAMP}} \tag{5}$$

#### **EXAMPLE:**

For the application circuit shown in the data sheet, with the oscillator running at:

$$f_{OSC} = 200kHz = \frac{1}{t_{RAMP}}$$

$$t_{RAMP} = 0.51 \times R_T \times C_T = 5 \times 10^{-6}$$

Solving for  $R_T \times C_T$  yields 1 x 10-5. Selecting standard components values,  $C_T = 390pF$ , and  $R_T = 24.9k\Omega$ .

#### RAMP 1

The ramp voltage on this pin serves as a reference to which the PFC's current error amp output is compared in order to set the duty cycle of the PFC switch. The external ramp voltage is derived from a RC network similar to the oscillator's. The PWM's oscillator sends a synchronous pulse every other cycle to reset this ramp.

The ramp voltage should be limited to no more than the output high voltage (6V) of the current error amplifier. The timing resistor value should be selected such that the capacitor will not charge past this point before being reset. In order to ensure the linearity of the PFC loop's transfer function and improve noise immunity, the charging resistor should be connected to the 13.5V V<sub>CC</sub> rather than the 7.5V reference. This will keep the charging voltage across the timing cap in the "linear" region of the charging curve.

The component value selection is similar to oscillator RC component selection.

$$f_{OSC} = \frac{1}{t_{CHARGE} + t_{DISCHARGE}}$$
 (6)

The charge time of Ramp 1 is derived from the following equations:

$$t_{CHARGE} = \frac{2}{f_{OSC}}$$
 (7)

$$t_{CHARGE} = C_{T} \times R_{T} \times In \left( \frac{V_{CC} - Ramp \ Valley}{V_{CC} - Ramp \ Peak} \right)$$
 (8)

At  $V_{CC}$  = 13.5V and assuming Ramp Peak = 5V to allow for component tolerances:

$$t_{CHARGE} = 0.463 \times R_T \times C_T \tag{9}$$

The capacitor value should remain small to keep the discharge energy and the resulting discharge current through the part small. A good value to use is the same value used in the PWM timing circuit (C<sub>T</sub>).

For the application circuit shown in the data sheet, using a 200kHz PWM and 390pF timing cap yields  $R_T$ :

$$R_{T} = \frac{1 \times 10^{-5}}{(0.463)(390 \times 10^{-12})} = 56.2k\Omega$$
 (10)

#### **PWM SECTION**

#### **Pulse Width Modulator**

The PWM section of the ML4841 is straightforward, but there are several points which should be noted. Foremost among these is its inherent synchronization to the PFC section of the device, to which it also provides its basic timing. The PWM operates in current-mode. In applications utilizing current mode control, the PWM ramp (RAMP 2) is usually derived directly from a current sensing resistor or current transformer in the primary of the output stage, and is thereby representative of the current flowing in the converter's output stage. The DC I<sub>LIMIT</sub> comparator provides cycle-by-cycle current limiting and is connected to RAMP 2 internally. If the current sense signal exceeds the 1V threshold, the PWM switch is disabled until the protection flip-flop is rest by the clock pulse at the start of the next PWM power cycle.

#### **PWM Current Limit**

The DC I<sub>LIMIT</sub> comparator is a cycle-by-cycle current limiter for the PWM section. Should the input voltage at this pin ever exceed 1V, the output of the PWM will be disabled until the output flip-flop is reset by the clock pulse at the start of the next PWM power cycle.

#### V<sub>IN</sub> OK Comparator

The  $V_{\text{IN}}$  OK comparator monitors the DC output of the PFC and inhibits the PWM if this voltage on  $V_{\text{FB}}$  is less than its nominal 2.5V. Once this voltage reaches 2.5V, which corresponds to the PFC output capacitor being charged to its rated boost voltage, the soft-start commences.

#### **PWM Control (RAMP 2)**

The PWM section utilizes current mode control. RAMP 2 is generally used as the sampling point for a voltage representing the current in the primary of the PWM's output transformer, derived either by a current sensing resistor or a current transformer.

#### **Soft Start**

Start-up of the PWM is controlled by the selection of the external capacitor at SS. A current source of 50µA supplies the charging current for the capacitor, and start-up of the PWM begins at 1.25V. Start-up delay can be programmed by the following equation:

$$C_{SS} = t_{DELAY} \times \frac{50\mu A}{1.25V} \tag{11}$$

where  $C_{SS}$  is the required soft start capacitance, and  $t_{DELAY}$  is the desired start-up delay.

It is important that the time constant of the PWM soft-start allows the PFC time to generate sufficient output power for the PWM section. The PWM start-up delay should be at least 5ms.

Solving for the minimum value of C<sub>SS</sub>:

$$C_{SS} = 5 \text{ms} \times \frac{50 \mu A}{1.25 \text{V}} = 200 \text{nF}$$



Figure 3. External Component Connections to  $V_{CC}$ 

### Generating V<sub>CC</sub>

The ML4841 is a current-fed part. It has an internal shunt voltage regulator, which is designed to regulate the voltage internal to the part at 13.5V. This allows a low power dissipation while at the same time delivering 10V of gate drive at the PWM OUT and PFC OUT outputs. It is important to limit the current through the part to avoid overheating or destroying it. This can be easily done with a single resistor in series with the Vcc pin, returned to a bias supply of typically 18V to 20V. The resistor's value must be chosen to meet the operating current requirement of the ML4841 itself (19mA max) plus the current required by the two gate driver outputs.

## **EXAMPLE:**

With a  $V_{BIAS}$  of 20V, a  $V_{CC}$  limit of 14.6V (max) and driving a total gate charge of 100nC at 100kHz (1 IRF840 MOSFET and 2 IRF830 MOSFETs), the gate driver current required is:

$$I_{GATEDRIVE} = (100kHz \times 45nC) + (200kHz \times 52nC) = 15mA$$
 (12)

$$R_{BIAS} = \frac{20V - 14.6V}{19mA + 15mA} = 160\Omega \tag{13}$$

To check the maximum dissipation in the ML4841, check the current at the minimum  $V_{CC}$  (12.4V):

$$I_{CC} = \frac{20V - 12.4V}{160\Omega} = 47.5\text{mA} \tag{14}$$

The maximum allowable  $I_{CC}$  is 55mA, so this is an acceptable design.

The ML4841 should be locally bypassed with a 10nF and a 1 $\mu$ F ceramic capacitor. In most applications, an electrolytic capacitor of between 100 $\mu$ F and 330 $\mu$ F is also required across the part, both for filtering and as part of the start-up bootstrap circuitry.

## LEADING/TRAILING MODULATION

Conventional Pulse Width Modulation (PWM) techniques employ trailing edge modulation in which the switch will turn on right after the trailing edge of the system clock. The error amplifier output voltage is then compared with the modulating ramp. When the modulating ramp reaches the level of the error amplifier output voltage, the switch will be turned OFF. When the switch is ON, the inductor current will ramp up. The effective duty cycle of the trailing edge modulation is determined during the ON time of the switch. Figure 4 shows a typical trailing edge control scheme.

In the case of leading edge modulation, the switch is turned OFF right at the leading edge of the system clock. When the modulating ramp reaches the level of the error amplifier output voltage, the switch will be turned ON. The effective duty-cycle of the leading edge modulation is determined during the OFF time of the switch. Figure 5 shows a leading edge control scheme.

One of the advantages of this control technique is that it requires only one system clock. Switch 1 (SW1) turns off and switch 2 (SW2) turns on at the same instant to minimize the momentary "no-load" period, thus lowering ripple voltage generated by the switching action. With such synchronized switching, the ripple voltage of the first stage is reduced. Calculation and evaluation have shown that the 120Hz component of the PFC's output ripple voltage can be reduced by as much as 30% using this method.



Figure 4. Typical Trailing Edge Control Scheme



Figure 5. Leading/Trailing Edge Control Scheme

## **TYPICAL APPLICATIONS**

Figure 6 is the application circuit for a complete 100W power factor corrected power supply, designed using the

general methods and topology suggested in Application Note 33.



Figure 6. 100W Power Factor Corrected Power Supply.

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE                  |  |  |
|-------------|-------------------|--------------------------|--|--|
| ML4841CP    | 0°C to 70°C       | 16-Pin Plastic DIP (P16) |  |  |
| ML4841CS    | 0°C to 70°C       | 16-Pin Wide SOIC (S16W)  |  |  |
| ML4841IP    | -40°C to 85°C     | 16-Pin Plastic DIP (P16) |  |  |
| ML4841IS    | -40°C to 85°C     | 16-Pin Wide SOIC (S16W)  |  |  |

# 9

# **Electronic Ballast Controllers**

# **Section 9**

| Selection Guide |                               | 9-1  |
|-----------------|-------------------------------|------|
| ML4830          | Electronic Ballast Controller | 9-3  |
| ML4831          | Electronic Ballast Controller | 9-17 |
| ML4832          | Electronic Ballast Controller | 9-31 |
| MI 4833         | Electronic Ballast Controller | 9-45 |

| AL N | licro Lir | near |  |  |
|------|-----------|------|--|--|
| IV.  | IIVIV EII | ıcaı |  |  |
|      |           |      |  |  |



# **Electronic Ballast Controllers**

# **Selection Guide**

| Part Number | Description                   | Package                   | Features                                                                                                               |
|-------------|-------------------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------|
| ML4830      | Electronic Ballast Controller | 20-Pin DIP<br>20-Pin SOIC | Dimming, Power Factor Correction, PWM and FM Modes,<br>Rapid or Instant Start Lamps                                    |
| ML4831      | Electronic Ballast Controller | 18-Pin DIP<br>18-Pin SOIC | Dimming, Power Factor Correction, FM Mode,<br>Rapid or Instant Start Lamps                                             |
| ML4832      | Electronic Ballast Controller | 18-Pin DIP<br>18-Pin SOIC | Dimming, Power Factor Correction, FM Mode,<br>Rapid or Instant Start Lamps                                             |
| ML4833      | Electronic Ballast Controller | 18-Pin DIP<br>18-Pin SOIC | Low Cost, Dimming/Non Dimming, Power Factor Correction,<br>Shutdown Feature, Programmable Start, Lamp Current Feedback |



# **Electronic Ballast Controller**

## GENERAL DESCRIPTION

The ML4830 is a complete solution for a dimmable, high power factor, high efficiency electronic ballast. Contained in the ML4830 are controllers for "boost" type power factor correction as well as for a dimming ballast.

The Power factor circuit uses the average current sensing method with a gain modulator and over-voltage protection. This system produces power factors of better than 0.99 with low input current THD at > 95% efficiency. Special care has been taken in the design of the ML4830 to increase system noise immunity by using a high amplitude oscillator, and a gain modulator. An over-voltage protection comparator stops the PFC section in the event of sudden load decrease.

The ballast section provides for programmable starting scenarios with programmable preheat and lamp out-of-socket interrupt times. The IC controls lamp output through either frequency or Pulse Width control using lamp current feedback.

The ML4830 is designed using Micro Linear's Semi-Standard tile array methodology. Customized versions of this IC, optimized to specific ballast architectures can be made available. Contact Micro Linear or an authorized representative for more information.

## **FEATURES**

- Complete Power Factor Correction and Dimming Ballast Control on one IC
- Low Distortion, High Efficiency Continuous Boost, Average Current sensing PFC section
- Programmable Start Scenario for Rapid or Instant Start Lamps
- Selectable Variable Frequency dimming and starting
- Programmable Restart for lamp out condition to reduce ballast heating
- Over-Temperature Shutdown replaces external heat sensor for safety
- PFC Over-Voltage comparator eliminates output "runaway" due to load removal
- Large oscillator amplitude and gain modulator improves noise immunity

#### **BLOCK DIAGRAM**



## PIN CONFIGURATION

ML4830 20-PIN PDIP (P20)



ML4830 20-PIN SOIC (\$20)



## PIN DESCRIPTION

|      | III DESCRII IIOII |                                                                                                                                                                               |      |                 |                                                                                                        |  |
|------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------|--------------------------------------------------------------------------------------------------------|--|
| PIN# | NAME              | FUNCTION                                                                                                                                                                      | PIN# | NAME            | FUNCTION                                                                                               |  |
| 1    | IA-               | Inverting input of the PFC average current error amplifier                                                                                                                    | 11   | OVP/<br>Inhibit | When the voltage of this pin exceeds 5V, the PFC output is inhibited. When                             |  |
| 2    | IA OUT            | Output and compensation node of the PFC average current error amplifier                                                                                                       |      |                 | the voltage exceeds 6.7V, the IC function is inhibited and the IC is reset. This pin can be used for a |  |
| 3    | I(SINE)           | PFC gain modulator input                                                                                                                                                      |      |                 | remote ballast shutdown.                                                                               |  |
| 4    | IA+/I(LIM)        | Non-Inverting input of the PFC average current error amplifier and                                                                                                            | 12   | R(X)/C(X)       | Sets the timing for the preheat, dimming lockout and interrupt                                         |  |
|      |                   | input of peak current limit comparator                                                                                                                                        | 13   | GND             | IC Ground                                                                                              |  |
| 5    | LAMP F.B.         | Inverting input of an Error Amplifier used to sense (and regulate) lamp arc                                                                                                   | 14   | OUT B           | Ballast MOSFET drive output                                                                            |  |
|      |                   | current. Also the input node for                                                                                                                                              | 15   | OUT A           | Ballast MOSFET drive output                                                                            |  |
|      |                   | dimming control                                                                                                                                                               | 16   | PFC OUT         | Power Factor MOSFET drive output                                                                       |  |
| 6    | LFB OUT           | Output from the Lamp Current Error Amplifier used for lamp current loop                                                                                                       | 17   | VCC             | Positive Supply for the IC                                                                             |  |
| 7    | R(SET)            | compensation  External resistor which sets oscillator                                                                                                                         | 18   | $V_{REF}$       | Buffered output for the 7.5V voltage reference                                                         |  |
| ,    | IX(OLI)           | FMAX, and R(X)/C(X) charging current                                                                                                                                          | 19   | EA-             | Inverting input to PFC error amplifier                                                                 |  |
| 8    | MODE              | Controls how the Lamp Current Error<br>Amp and preheat timers modulate the<br>ballast outputs. Two Variable<br>Frequency and 1 PWM mode are<br>available through this pin     | 20   | EA OUT          | PFC Error Amplifier output and compensation node                                                       |  |
| 9    | R(T)/C(T)         | Oscillator timing components                                                                                                                                                  |      |                 |                                                                                                        |  |
| 10   | INTERRUPT         | A voltage of greater than V <sub>REF</sub> resets<br>the chip and causes a restart after a<br>delay of 3 times the start interval. Used<br>for lamp-out detection and restart |      |                 |                                                                                                        |  |
|      |                   |                                                                                                                                                                               |      |                 |                                                                                                        |  |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Current (I <sub>CC</sub> )                 | . 75mA   |
|---------------------------------------------------|----------|
| DC                                                | 250mA    |
| Output Energy (capacitive load per cycle)         | . 1.5 mJ |
| Gain Modulator I(SINE) Input (Pin 3)              | 10 mA    |
| Amplifier Source Current (Pin 6, 20)              | 50 mA    |
| Analog Inputs (Pins 1, 5, 10, 11, 19) –0.3V to Vo |          |
| Pin 4 input voltage                               | V to 5V  |

| Junction Temperature                 | 150°C  |
|--------------------------------------|--------|
| Storage Temperature Range65          |        |
| Lead Temperature (Soldering 10 Sec.) | +260°C |
| Thermal Resistance ( $\theta_{IA}$ ) |        |
| Plastic DIP-P                        | 65°C/W |
| Plastic SOIC                         | 80°C/W |

## **OPERATING CONDITIONS**

Temperature Range ML4830C ...... 0°C to 85°C

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, R(SET) =  $26k\Omega$ , R(T) =  $52.3k\Omega$ , C(T) = 470pF, T<sub>J</sub> = Junction Operating Temperature Range,  $I_{CC} = 25mA$ 

| PARAMETER                            | CONDITIONS                                         | MIN | TYP  | MAX   | UNITS |
|--------------------------------------|----------------------------------------------------|-----|------|-------|-------|
| Amplifiers (Pins 1, 2, 5, 6, 19, 20) |                                                    |     |      |       |       |
| Input Offset Voltage                 |                                                    |     | ±3.0 | ±10.0 | mV    |
| Input Bias Current                   |                                                    |     | -0.3 | -1.0  | μΑ    |
| Open Loop Gain                       |                                                    | 65  | 90   |       | dB    |
| PSRR                                 | $V_{CCZ} - 3V < V_{CC} < V_{CCZ} - 0.5V$           | 70  | 100  |       | dB    |
| Output Low                           |                                                    | 0 . |      | 0.5   | V     |
| Output High                          |                                                    | 7.2 | 7.5  |       | V     |
| Source Current                       | V <sub>OUT</sub> = 7V                              | -4  | -7   |       | mA    |
| Sink Current                         | V <sub>OUT</sub> = 1.5V                            | 5   | 10   |       | mA    |
|                                      | V <sub>OUT</sub> = 0.2V                            | 10  |      |       | μА    |
| Slew Rate                            |                                                    |     | 1.5  |       | V/µs  |
| Unity Gain Bandwidth                 |                                                    |     | 3.0  |       | MHz   |
| Gain Modulator                       |                                                    |     |      |       |       |
| Output Voltage (Note 1)              | $I_{SINE} = 100 \mu A, V_{PIN20} = 3V$             |     | 80   |       | mV    |
|                                      | $I_{SINE} = 300\mu A, V_{PIN20} = 3V$              |     | 255  |       | mV    |
|                                      | I <sub>SINE</sub> =100μA, V <sub>PIN20</sub> = 6V  |     | 220  |       | mV    |
|                                      | $I_{SINE} = 300\mu A, V_{PIN20} = 6V$              |     | 660  |       | mV    |
| Output Voltage Limit                 | I <sub>SINE</sub> = 600μA, V <sub>PIN19</sub> = 0V |     | 0.88 |       | V     |
| Offset Voltage                       | I <sub>SINE</sub> = 0, V <sub>PIN19</sub> = 0V     |     |      | 15    | mV    |
|                                      | I <sub>SINE</sub> = 150μA, V <sub>PIN19</sub> = 8V |     |      | 15    | mV    |
| I(SINE) Input Voltage                | I <sub>SINE</sub> = 200μA                          | 0.8 | 1.4  | 1.8   | V     |

Note 1: Measured at Pin 1 with Pins 1 and 2 shorted together and Pin 4 at GND.

# **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                                | CONDITIONS                                                         | MIN  | TYP  | MAX  | UNITS    |
|------------------------------------------|--------------------------------------------------------------------|------|------|------|----------|
| Oscillator                               | *                                                                  |      |      |      | <u>-</u> |
| Initial accuracy                         | T <sub>A</sub> = 25°C, PWM or<br>Dimming Lockout                   | 72   | 80   | 88   | KHz      |
| Voltage stability                        | $V_{CCZ} - 3V < V_{CC} < V_{CCZ} - 0.5V$                           |      | 1    |      | %        |
| Temperature stability                    |                                                                    |      | 2    |      | %        |
| Total Variation                          | Line, temperature                                                  | 68   |      | 92   | KHz      |
| Ramp Valley to Peak                      |                                                                    |      | 2.5  |      | V        |
| C(T) Charging Current (FM Modes)         | $V_{PIN8} = 0V$ , $V_{PIN9} = 2.5V$ , $V_{PIN12} = 0.9V$ , Preheat |      | -94  |      | μА       |
|                                          | $V_{PIN8} = 0V$ , $V_{PIN9} = 2.5V$ , Max. dimming                 |      | -188 |      | μА       |
| C(T) Discharge Current                   | $V_{PIN8} = 0V, V_{PIN9} = 2.5V$                                   |      | 5    |      | mA       |
| Output Drive Deadtime                    |                                                                    |      | 0.2  |      | μs       |
| R(SET) Voltage                           |                                                                    |      | 2.5  |      | V        |
| Reference Section                        |                                                                    |      |      |      |          |
| Output Voltage                           | $T_A = 25$ °C, $I_O = 1$ mA                                        | 7.4  | 7.5  | 7.6  | V        |
| Line regulation                          | $V_{CCZ} - 3V < V_{CC}$ , $V_{CCZ} - 0.5V$                         |      | 2    | 10   | mV       |
| Load regulation                          | 1mA < I <sub>O</sub> < 20mA                                        |      | 2    | 15   | mV       |
| Temperature stability                    |                                                                    |      | 0.4  |      | %        |
| Total Variation                          | Line, load, temp                                                   | 7.35 |      | 7.65 | V        |
| Output Noise Voltage                     | 10Hz to 10KHz                                                      |      | 50   |      | μV       |
| Long Term Stability                      | T <sub>J</sub> = 125°C, 1000 hrs                                   |      | 5    |      | mV       |
| Short Circuit Current                    | $V_{CC} < V_{CCZ} - 0.5V$ , $V_{REF} = 0V$                         |      | -40  |      | mA       |
| Preheat and Interrupt Timer (Pin 10) (R( | $X$ ) = 590K $\Omega$ , $C(X)$ = 5.6 $\mu$ F)                      |      | 1    |      | •        |
| Initial Preheat Period                   |                                                                    |      | 0.8  |      | S        |
| Subsequent Preheat Period                |                                                                    |      | 0.7  |      | S        |
| Start Period                             |                                                                    |      | 2.1  |      | 5        |
| Interrupt Period                         |                                                                    |      | 6.3  |      | S        |
| Pin 12 Charging Current                  |                                                                    |      | -23  |      | μА       |
| Pin 12 Open Circuit Voltage              | V <sub>CC</sub> = 12.3V in UVLO                                    | 0.4  | 0.9  | 1.1  | V        |
| Pin 12 Maximum Voltage                   |                                                                    | 7.0  | 7.3  | 7.7  | V        |
| Input Bias Current                       | $V_{PIN12} = 1.2V$                                                 |      | -0.1 |      | μА       |
| Preheat Lower Threshold                  |                                                                    |      | 1.18 |      | V        |
| Preheat Upper Threshold                  |                                                                    |      | 3.36 |      | V        |
| Interrupt Recovery Threshold             |                                                                    |      | 1.18 |      | V        |
| Start Period End Threshold               |                                                                    |      | 6.6  |      | V        |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                              | CONDITIONS                                    | MIN                   | TYP                                   | MAX  | UNITS |
|----------------------------------------|-----------------------------------------------|-----------------------|---------------------------------------|------|-------|
| OVP/Inhibit Comparator (Pin 11)        |                                               |                       | · · · · · · · · · · · · · · · · · · · |      |       |
| OVP Threshold                          | ·                                             | 4.87                  | 5.0                                   | 5.13 | V     |
| Hysteresis                             |                                               |                       | 0.5                                   |      | V     |
| Input Bias Current                     |                                               |                       | -0.3                                  | -2   | μΑ    |
| Propagation Delay                      |                                               |                       | 500                                   |      | ns    |
| Shutdown Threshold                     |                                               | 6.36                  | 6.7                                   | 7.04 | , V   |
| Shutdown Hysteresis                    |                                               | 0.7                   | 1.2                                   | 1.7  | V     |
| PWM Comparator (PWM Mode)              |                                               |                       |                                       |      |       |
| Start Period Duty Cycle                |                                               | 40                    | 50                                    | 60   | : %   |
| Outputs                                | · · · · · · · · · · · · · · · · · · ·         |                       | <u> </u>                              |      |       |
| Output Voltage Low                     | I <sub>OUT</sub> = 20mA                       |                       | 0.4                                   | 0.8  | V     |
|                                        | I <sub>OUT</sub> = 200mA                      |                       | 2.1                                   | 3.0  | V     |
| Output Voltage High                    | I <sub>OUT</sub> = -20mA                      | V <sub>CC</sub> - 2.5 | V <sub>CC</sub> – 1.9                 |      | V     |
|                                        | I <sub>OUT</sub> = -200mA                     | V <sub>CC</sub> - 3.0 | V <sub>CC</sub> – 2.2                 |      | V     |
| Output Voltage Low in UVLO             | I <sub>OUT</sub> = 10mA, V <sub>CC</sub> = 8V |                       | 0.8                                   | 1.5  | V     |
| Output Rise/Fall Time                  | C <sub>L</sub> = 1000pF                       |                       | 50                                    |      | ns    |
| Under-Voltage Lockout and Bias Circu   | its                                           |                       | :                                     |      | 21,   |
| IC Shunt Voltage (V <sub>CCZ</sub> )   | I <sub>CC</sub> = 25mA                        | 12.8                  | 13.5                                  | 14.2 | V     |
| V <sub>CCZ</sub> Load Regulation       | 25mA < I <sub>CC</sub> < 68mA                 |                       | 150                                   | 300  | mV    |
| V <sub>CCZ</sub> Total Variation       | Load, Temp                                    | 12.4                  |                                       | 14.6 | V     |
| Start-up Current                       | V <sub>CC</sub> ≤ 12.3V                       |                       | 1.3                                   | 1.7  | mA    |
| Operating Current                      | $V_{CC} = V_{CCZ} - 0.5V$                     |                       | 15                                    | 19   | mA    |
| Start-up Threshold                     |                                               |                       | V <sub>CCZ</sub> – 0.5                |      | V     |
| Shutdown Threshold                     |                                               |                       | V <sub>CCZ</sub> – 3.5                |      | V     |
| Shutdown Temperature (T <sub>J</sub> ) |                                               |                       | 120                                   |      | °C    |
| Hysteresis (T <sub>I</sub> )           |                                               |                       | 30                                    |      | °C    |

## **FUNCTIONAL DESCRIPTION**

#### **OVERVIEW**

The ML4830 consists of an Average Current controlled continuous boost Power Factor front end section with a flexible ballast control section. Start-up and lamp-out retry timing are controlled by the selection of external timing components, allowing for control of a wide variety of different lamp types. The ballast control section can be set up to adjust lamp power using either Pulse Width (PWM) or frequency modulation (FM). Either non-overlapping or overlapping conduction can be selected for the FM mode. This allows for the IC to be used with a variety of different ouput networks.

## **POWER FACTOR SECTION**

The ML4830 Power Factor section is an average current sensing boost mode PFC control circuit which is architecturally similar to that found in the ML4821. For detailed information on this control architecture, please refer to Application Note 16 and the ML4821 data sheet.

#### GAIN MODULATOR

The ML4830 gain modulator provides high immunity to the disturbances caused by high power switching. The rectified line input sine wave is converted to a current via a dropping resistor. In this way, small amounts of ground noise produce an insignificant effect on the reference to the PWM comparator.

The output of the gain modulator appears as a voltage across the 14K resistor (Figure 1) on the positive terminal of IA to form the reference for the current error amplifier. When the loop is in regulation, the negative voltage on IA+/I(LIM) (Pin 4) keeps the positive terminal of IA at 0V.

$$V_{MUL} \approx 0.034 \times I(SINE) \times (VEA - 1.1) \times (14k\Omega)$$
 (1)

where: I(SINE) is the current in the dropping resistor, V(EA) is the output of the error amplifier (Pin 20).

The output of the gain modulator is limited to 0.88V.

# AVERAGE CURRENT AND OUTPUT VOLTAGE REGULATION

The PWM regulator in the PFC Control section will act to offset the positive voltage caused by the multiplier output by producing an offsetting negative voltage on the current sense resistor at Pin 4. A cycle-by-cycle current limit is included to protect the MOSFET from high speed current transients. When the voltage at Pin 4 goes negative by more than 1V, the PFC cycle is terminated.

For more information on compensating the average current and boost voltage error amplifier loops, see Application Note 16.

#### OVERVOLTAGE PROTECTION AND INHIBIT

The OVP/INHIBIT pin serves to protect the power circuit from being subjected to excessive voltages if the load should change suddenly (lamp removal). A divider from the high voltage DC bus (Figure 8: R14, R24) sets the OVP trip level. When the voltage on Pin 11 exceeds 5V, the PFC transistor is inhibited. The ballast section will continue to operate. If Pin 11 is driven above 6.8V, the IC is inhibited and goes into the low quiescent mode. The OVP threshold should be set to a level where the power components are safe to operate, but not so low as to interfere with the boost voltage regulation loop (R11, R12, R23).

#### **BALLAST OUTPUT SECTION**

The IC controls output power to the lamps in one of three different modes. The Mode pin (Pin 8) sets the operating mode of the IC. With Pin 8 at GND, the output section is in the Frequency Modulation mode with non-overlapping conduction, which means that both ballast output drivers will be low during t<sub>DIS</sub> (Figure 2). In the overlapping mode (VCO-O), Pin 8 is left open and the transition from OUT A high to OUT B high occurs with no dead time. This mode is typically used in current fed ballast topologies.



| Mode  | Pin 8 | Definition             |
|-------|-------|------------------------|
| VCO   | GND   | Frequency Modulation   |
| VCO-O | OPEN  | Overlapping VCO F.M.   |
| PWM   | VREF  | Pulse Width Modulation |

Table 1. ML4830 Operating Modes

#### **OSCILLATOR**

In Table 1 above, the two VCO frequency ranges are controlled by the output of the LFB amplifier (Pin 6). As lamp current decreases, Pin 6 rises in voltage, causing the C(T) charging current to decrease, thereby causing the oscillator frequency to decrease. Since the ballast output network attenuates high frequencies, the power to the lamp will be increased.

In PWM Mode, I<sub>CHG</sub> is 0 so the oscillator's frequency is set per (1) below.





Figure 2. Oscillator Block Diagram and Timing

Also, in both VCO modes, the when LFB OUT is high,  $I_{CHG} = 0$  and the minimum frequency occurs. The charging current varies according to two control inputs to the oscillator:

- 1. The output of the preheat timer
- 2. The voltage at Pin 6 (lamp current output)

In preheat condition, charging current is fixed at

$$I_{CHG(PREHEAT)} = \frac{2.5}{R(SET)}$$
 (1)

In running mode, charging current decreases as the  $V_{PIN7}$  rises from 0V to  $V_{OH}$  of trhe LAMP FB amplifier. The highest frequency will be attained when  $I_{CHG}$  is highest, which is attained when  $V_{PIN6}$  is at 0V:

$$I_{CHG(0)} = \frac{5}{R(SET)}$$
 (2)

The oscillator frequency is determined by the following equations:

$$F_{OSC} = \frac{1}{t_{CHG} + t_{DIS}}$$
 (3)

and

$$t_{CHG} = R_T C_T \ln \left( \frac{6.25 + I_{CHG} R_T}{3.75 + I_{CHG} R_T} \right)$$
 (4)

The oscillator's minimum frequency is set when  $I_{CHG} = 0$  where:

$$F_{OSC} \cong \frac{1}{0.51 \times R_T C_T} \tag{5}$$

This assumes that  $t_{CHG} >> t_{DIS}$ .

Highest lamp power, and lowest output frequency are attained when V<sub>PIN6</sub> is at its maximum output voltage (V<sub>OH</sub>).

In this condition, the minimum operating frequency of the ballast is set per (5) above.

For the IC to be used effectively in dimming ballasts with higher Q output networks a larger  $C_T$  value and lower  $R_T$  value can be used, to yield a smaller frequency excursion over the control range ( $V_{PIN6}$ ). The discharge current is set to 5mA. Assuming that  $I_{DIS} >> I_{RT}$ :

$$t_{DIS(VCO)} \approx 490 \times C_T$$
 (6)

# IC BIAS, UNDER-VOLTAGE LOCKOUT AND THERMAL SHUTDOWN

The IC includes a shunt regulator which will limit the voltage at VCC to 13.5 ( $V_{CCZ}$ ). The IC should be fed with a current limited source, typically derived from the ballast transformer auxiliary winding. When VCC is below  $V_{CCZ} = 0.7V$ , the IC draws less than 1.7mA of quiescent current and the outputs are off. This allows the IC to start using a "bleed resistor" from the rectified AC line.



Figure 3. Typical  $V_{CC}$  and  $I_{CC}$  waveforms when ML4830 is started with a bleed resistor from the rectified AC line and bootstrapped from the ballast transformer.

To help reduce ballast cost, the ML4830 includes a temperature sensor which will inhibit ballast operation if the IC's junction temperature exceeds 120°C. In order to use this sensor in lieu of an external sensor, care should be taken when placing the IC to ensure that it is sensing temperature at the physically appropriate point in the ballast. The ML4830's die temperature can be estimated with the following equation:

$$T_1 \cong T_A \times P_D \times 65^{\circ} \text{C/W}$$
 (7)

#### STARTING, RE-START, PREHEAT AND INTERRUPT

The lamp starting scenario implemented in the ML4830 is designed to maximize lamp life and minimize ballast heating during lamp out conditions.

The circuit in Figure 4 controls the lamp starting scenarios: Filament preheat and Lamp Out interrupt. C(X) is charged

with a current of 
$$\frac{I_{R(SET)}}{4}$$
 or  $\frac{0.625}{R(SET)}$  and discharged

through R(X). The voltage at C(X) is initialized to 0.7V  $(V_{BE})$  at power up. The time for C(X) to rise to 3.4V is the filament preheat time. During that time, the oscillator

charging current (
$$I_{CHG}$$
) is  $\frac{2.5}{R(SET)}$  in both VCO modes.

This will produce a high frequency (or low duty cycle) for filament preheat, but will not produce sufficient voltage to ignite the lamp.

After cathode heating, the inverter frequency drops to  $F_{MIN}$  causing a high voltage to appear to ignite the lamp. If the voltage does not drop when the lamp is supposed to have ignited, the lamp voltage feedback coming into Pin 10 rises to above  $V_{REF}$ , the C(X) charging current is shut off and the inverter is inhibited until C(X) is discharged by R(X) to the 1.2V threshold. Shutting off the inverter in this manner prevents the inverter from generating excessive heat when the lamp fails to strike or is out of socket. Typically this time is set to be fairly long by choosing a large value of R(X).

LFB OUT is ignored until C(X) reaches 6.8V threshold. The lamps are therefore driven to full power and then dimmed. The C(X) pin is clamped to about 7.5V.

A timing diagram of lamp ignition and restart sequences provided by the circuit of Figure 4 is given in Figure 7.



Figure 4. Lamp Preheat and Interrupt Timers

| Mode                | PWM          | FM                 |
|---------------------|--------------|--------------------|
| Preheat             | 50%          | [F(MAX) to F(MIN)] |
| Dimming<br>Lock-out | D(MAX)%      | F(MIN)             |
| Dimming<br>Control  | 0 to D(MAX)% | F(MIN) to F(MAX)   |

Figure 5. Lamp Starting Summary

A summary of the lamp starting scenarios are given in figure 5 for both PWM and Frequency Modulation modes. The PWM duty cycle is defined as:

Duty Cycle = 
$$\frac{t_{ON}}{t_{CLK}}$$



Figure 6. Definition of Duty Cycles

## **SEMI-STANDARD CAPABILITIES**

The ML4830 is designed to work in a wide variety of electronic ballast applications. For high volume, cost sensitive applications, a ballast design can be implemented and debugged using the ML4830. From that design, Micro Linear can produce a reduced feature set, optimized ballast IC design quickly and easily with low risk.

Contact your Micro Linear representative or call Micro Linear for more information on Semi-Standard options.



Figure 7. Lamp Starting and Restart Timing



## **APPLICATIONS**



Figure. 8 Typical Application: 2-Lamp Isolated Dimming Ballast with Active Power Factor Correction for 120VAC Input

## **APPLICATIONS** (continued)

The schematic (Figure 8) and the bill of materials on the following pages represents a complete parts list for the schematic (Figure 8). Designators refer to Micro Linear's "rev B" PCB.

## TABLE 1: PARTS LIST FOR THE ML4830 TYPICAL APPLICATION

| QTY. REF. DESCRIPTION MFR. PART NUMBER |                  |                                             |           |                        |  |  |
|----------------------------------------|------------------|---------------------------------------------|-----------|------------------------|--|--|
| 2                                      | C1, 2            | 3.3nF, 125VAC, 10%, ceramic, "Y" capacitor  | Panasonic | ECK-DNS332ME           |  |  |
| 1                                      | C3               | 0.33μF, 250VAC, "X", capacitor              | Panasonic | ECQ-U2A334MV           |  |  |
| 4                                      | C4, 8, 9, 12, 22 | 2 0.1μF, 50V, 10%, ceramic capacitor        | AVX       | SR215C104KAA           |  |  |
| 1                                      | C5               | 47nF, 50V, 10%, ceramic capacitor           | AVX       | SR211C472KAA           |  |  |
| 1                                      | C6               | 1.5μF, 50V, 2.5%, NPO ceramic capacitor     | AVX       | RPE121COG152           |  |  |
| 2                                      | C7               | 1μF, 50V, 20%, ceramic capacitor            | AVX       | SR305E105MAA           |  |  |
| 1                                      | C10              | 100μF, 25V, 20%, electrolytic capacitor     | Panasonic | ECE-A1EFS101           |  |  |
| 1                                      | C11              | 100μF, 250V, 20%, electrolytic capacitor    | Panasonic | ECE-S2EG101E           |  |  |
| 1                                      | C13              | 4.7μF, 50V, 20%, electrolytic capacitor     | Panasonic | ECE-A50Z4R7            |  |  |
| 3                                      | C14, 15, 17      | 0.22μF, 50V, 10%, ceramic capacitor         | AVX       | SR305C224KAA           |  |  |
| 1                                      | C16              | 1.5μF, 50V, 10%, ceramic capacitor          | AVX       | SR151V152KAA           |  |  |
| 1                                      | C19              | 22nF, 630V, 5%, polypropylene capacitor     | WIMA      | MKP10, 22nF, 630V, 5%  |  |  |
| 1                                      | C20              | 0.1μF, 250V, 5%, polypropylene capacitor    | WIMA      | MKP10, 0.1μF, 250V, 5% |  |  |
| 1                                      | C21              | 0.01μF, 50V, 10%, ceramic capacitor         | AVX       | SR211C103KAA           |  |  |
| 1                                      | C24              | 220μF, 16V, 20%, electrolytic capacitor     | Panasonic | ECE-A16Z220            |  |  |
| RESIS                                  | TORS:            |                                             |           |                        |  |  |
| 1                                      | R1               | $0.5\Omega$ , 5%, 1/2W, metal film resistor | NTE       |                        |  |  |
| 1                                      | R2               | 4.3K, 1/4W, 5%, carbon film resistor        | Yageo     | 4.3K-Q                 |  |  |
| 1                                      | R3               | 47K, 1/4W, 5%, carbon film resistor         | Yageo     | 47K-Q                  |  |  |
| 1                                      | R4               | 12K, 1/4W, 5%, carbon film resistor         | Yageo     | 12K-Q                  |  |  |
| 1                                      | R5               | 20K, 1/4W, 1%, metal film resistor          | Dale      | SMA4-20K-1             |  |  |
| 1                                      | R6               | 360K, 1/4W, 5%, carbon film resistor        | Yageo     | 360K-Q                 |  |  |
| 1                                      | R7               | 36K, 1W, 5%, carbon film resistor           | Yageo     | 36KW-1-ND              |  |  |
| 3                                      | R8, 22, 11       | 22Ω, 1/4W, 5%, carbon film resistor         | Yageo     | 22-Q                   |  |  |
| 1                                      | R9               | 402K, 1/4W, 1%, metal film resistor         | Dale      | SMA4-402K-1            |  |  |
| 1                                      | R10, 13          | 17.8K, 1/4W, 1%, metal film resistor        | Dale      | SMA4-17.8K-1           |  |  |
| 1                                      | R12, 20          | 475K, 1/4W, 1%, metal film resistor         | Dale      | SMA4-475K-1            |  |  |

# TABLE 1: PARTS LIST FOR ML4830 TYPICAL APPLICATION (Continued)

| QTY. | REF.                    | DESCRIPTION                                                                                                                                                                                                                                                                                            | MFR.            | PART NUMBER            |
|------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------|
| 4    | R14                     | 100K, 1/4W, 5%, carbon film resistor                                                                                                                                                                                                                                                                   | Yageo           | 100K-Q                 |
| 1    | R15                     | 681K, 1/4W, 5%, carbon film resistor                                                                                                                                                                                                                                                                   | Yageo           | 681K-Q                 |
| 1    | R16, 19                 | 10K, 1/4W, 1%, metal film resistor                                                                                                                                                                                                                                                                     | Dale            | SMA4-10K-1             |
| 1    | R18                     | 4.7K, 1/4W, 5%, carbon film resistor                                                                                                                                                                                                                                                                   | Tageo           | 681K-Q                 |
| 1    | R21                     | $33\Omega$ , 1/4W, 5%, carbon film resistor                                                                                                                                                                                                                                                            | Yageo           | 33-Q                   |
| 1    | R23                     | 25K, pot (for dimming adjustment)                                                                                                                                                                                                                                                                      | Bourns          | 3386P-253-ND           |
| DIOD | ES:                     |                                                                                                                                                                                                                                                                                                        |                 |                        |
| 4    | D1, 2, 3, 4             | 1A, 600V, 1N4007 diode<br>(or 1N5061 as a substitute)                                                                                                                                                                                                                                                  | Motorola        | 1N4007TR               |
| 2    | D5, 6                   | 1A, 50V (or more), 1N4001 diodes                                                                                                                                                                                                                                                                       | Motorola        | 1N4001TR               |
| 1    | D7                      | 3A, 400V, BYV26C or BYT03 400 fast recovery or MUR440 Motorola ultra Fast diode                                                                                                                                                                                                                        | Ğl              | BYV26C                 |
| 6    | D8, 9, 10, 11<br>12, 13 | 0.1A, 75V, 1N4148 signal diode                                                                                                                                                                                                                                                                         | Motorola        | 1N4148TR               |
| C's: |                         |                                                                                                                                                                                                                                                                                                        |                 |                        |
| 1    | IC1                     | ML4830, Electronic Ballast Controller IC                                                                                                                                                                                                                                                               | Micro<br>Linear | ML4830CP               |
| RAN  | SISTORS:                |                                                                                                                                                                                                                                                                                                        |                 |                        |
| 3    | Q1, 2, 3                | 3.3A, 400V, IRF720 power MOSFET                                                                                                                                                                                                                                                                        | IR              | IR720                  |
| /AGN | NETICS:                 |                                                                                                                                                                                                                                                                                                        |                 |                        |
| 1    | Т1                      | T1 Boost Inductor, E24/25, 1mH, Custom Coils BE24/25 core set, TDK PC40 material 8-pin vertical bobbin (Cosmo #4564-3-419), Wind as follows: 195 turns 25AWG magnet wire, start pin #1, end 1 layer mylar tape 14 turns 26AWG magnet wire, start pin #3, end NOTE: Gap for 1mH ±5%                     | l pin #4        | nics P/N CTX05-12538-1 |
| 1    | Т2                      | NOTE: Gap for 1mH±5%  T2 Gate Drive Xfmr, L <sub>PRI</sub> = 3mH, Custom Coils P/N 5037 or Coiltronics P/N CTX05-12539-1 Toroid Magnetics YW-41305-TC Wind as follows: Primary = 25 turns 30AWG magnet wire, start pin #1, end pin #4 Secondary = 50 turns 30AWG magnet wire, start pin #5, end pin #8 |                 |                        |

# TABLE 1: PARTS LIST FOR ML4830 TYPICAL APPLICATION (Continued)

|       | NETICS: (Cor |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | AAFD                                           | DADT NILIAADED       |
|-------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|----------------------|
| QTY.  | REF.         | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | MFR.                                           | PART NUMBER          |
| 1     | Т3           | T3 Inductor, L <sub>PRI</sub> = 1.66mH, Custom Ciols P/N 50 E24/25 core set, TDK PC40 material 10 pin horizontal bobbin (Plastron #0722B-31-80 Wind as follows:  1st: 170T of 25AWG magnet wire; start pin #10, 61 layer of mylar tape  2nd: 5T of #32 magnet wire; start pin #2, end pin 1 layer of mylar tape  3rd: 3T of #30 Kynar coated wire; start pin #4, end 4th: 3T of #30 Kynar coated wire; start pin #3, end 5th: 3T of #30 Kynar coated wire; start pin #7, end NOTE: Gap for 1.66mH ±5% (pins 9 to 10) | )<br>end pin #9.<br>#1<br>d pin #5<br>d pin #6 | /N CTX05-12547-1     |
| 1     | Т4           | T4 Power Xfmr, L <sub>PRI</sub> = 3.87mH, Custom Ciols P/N E24/25 core set, TDK PC40 material 8 pin vertical bobbin (Cosmo #4564-3-419) Wind as follows: 1st: 200T of 30AWG magnet wire; start pin #1, er 1 layer of mylar tape 2nd: 300T of 32AWG magnet wire; start pin #5, e NOTE: Gap for inductance primary: (pins 1 to 4) (                                                                                                                                                                                    | nd pin #4.<br>end pin #8                       | cs P/N CTX05-12545-1 |
| 1     | T5           | T5 Current Sense Inductor, Custom Coils P/N 504 Toroid Magnetics YW-41305-TC Wind as follows: Primary = 3T 30AWG magnet coated wire, start p Secondary = 400T 35AWG magnet wire, start pin                                                                                                                                                                                                                                                                                                                           | in #1, end pin #4                              | N CTX05-12546-1      |
| INDU  | CTORS:       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                |                      |
| 2     | L1, 2        | EMI/RFI Inductor, $600\mu H$ , DC resistance = $0.45\Omega$                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Prem.<br>Magnetics                             | SPE116A              |
| FUSES | <b>i:</b>    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                |                      |
| 1     | F1           | 2A fuse, 5 x 20mm miniature                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Littlefuse                                     | F948-ND              |
| 2     |              | Fuse Clips, 5 x 20mm, PC Mount                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                | F058-ND              |
| HARD  | WARE:        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                |                      |
| 1     |              | Single TO-220 Heatsink                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Aavid Eng.                                     | PB1ST-69             |
| 2     | `            | Double TO-220 Heatsink                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | IERC                                           | PSE1-2TC             |
| 3     |              | MICA Insulators                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Keystone                                       | 4673K-ND             |

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML4830CP    | 0°C to 85°C       | Molded PDIP (P20) |
| ML4830CS    | 0°C to 85°C       | Molded SOIC (S20) |



# ML4831

# **Electronic Ballast Controller**

### GENERAL DESCRIPTION

The ML4831 is a complete solution for a dimmable, high power factor, high efficiency electronic ballast. Contained in the ML4831 are controllers for "boost" type power factor correction as well as for a dimming ballast.

The Power factor circuit uses the average current sensing method with a gain modulator and over-voltage protection. This system produces power factors of better than 0.99 with low input current THD at > 95% efficiency. Special care has been taken in the design of the ML4831 to increase system noise immunity by using a high amplitude oscillator, and a current fed multiplier. An over-voltage protection comparator inhibits the PFC section in the event of a lamp out or lamp failure condition.

The ballast section provides for programmable starting scenarios with programmable preheat and lamp out-of-socket interrupt times. The IC controls lamp output through either frequency modulation using lamp current feedback.

The ML4831 is designed using Micro Linear's Semi-Standard tile array technology. Customized versions of this IC, optimized to specific ballast architectures can be made available. Contact Micro Linear or an authorized representative for more information.

#### **FEATURES**

- Complete Power Factor Correction and Dimming Ballast Control on one IC
- Low Distortion, High Efficiency Continuous Boost, Average Current sensing PFC section
- Programmable Start Scenario for Rapid or Instant Start Lamps
- Lamp Current feedback for Dimming Control
- Variable Frequency dimming and starting
- Programmable Restart for lamp out condition to reduce ballast heating
- Over-Temperature Shutdown replaces external heat sensor for safety
- PFC Over-Voltage comparator eliminates output "runaway" due to load removal
- Large oscillator amplitude and gain modulator improves noise immunity



## PIN CONFIGURATION

ML4831 18-Pin DIP (P18)



## PIN DESCRIPTION

| NAME      | FUNCTION                                                                             | PIN#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | NAME                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EA OUT    | PFC Error Amplifier output and                                                       | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R(T)C(T)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Oscillator timing components                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|           | compensation node 9 INTERRUPT                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | INTERRUPT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Input used for lamp-out detection and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| IA OUT    | Output and compensation node of the PFC average current transconductance amplifier.  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | restart. A voltage greater than 7.5 volts resets the chip and causes a restart after a programmable interval.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| I(SINE)   | PFC gain modulator input.                                                            | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R(X)/C(X)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Sets the timing for the preheat,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| IA+       | Non-inverting input of the PFC                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | dimming lockout, and interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|           | average current transconductance                                                     | 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|           |                                                                                      | 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | P GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Power ground for the IC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|           | comparator.                                                                          | 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | OUT B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Ballast MOSFET drive output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| LAMP F.B. | Inverting input of an Error Amplifier                                                | 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | OUT A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Ballast MOSFET drive output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|           |                                                                                      | 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PFC OUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Power Factor MOSFET drive output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|           | dimming control.                                                                     | 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | VCC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Positive Supply for the IC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| LFB OUT   | Output from the Lamp Current Error                                                   | 1,7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | $V_{REF}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Buffered output for the 7.5V voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|           |                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | reference                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| D.O.E.T.  |                                                                                      | 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | EA_/OVP Inverting input t                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Inverting input to PFC error amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| K(SET)    | External resistor which sets oscillator $F_{MAX}$ , and $R(X)/C(X)$ charging current |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | and OVP comparator input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|           | IA OUT  I(SINE)  IA+  LAMP F.B.                                                      | EA OUT PFC Error Amplifier output and compensation node  IA OUT Output and compensation node of the PFC average current transconductance amplifier.  I(SINE) PFC gain modulator input.  IA+ Non-inverting input of the PFC average current transconductance amplifier and peak current sense point of the PFC cycle by cycle current limit comparator.  LAMP F.B. Inverting input of an Error Amplifier used to sense (and regulate) lamp arc current. Also the input node for dimming control.  LFB OUT Output from the Lamp Current Error Transconductance Amplifier used for lamp current loop compensation  R(SET) External resistor which sets oscillator | EA OUT PFC Error Amplifier output and compensation node 9  IA OUT Output and compensation node of the PFC average current transconductance amplifier.  I(SINE) PFC gain modulator input. 10  IA+ Non-inverting input of the PFC average current transconductance amplifier and peak current sense point of the PFC cycle by cycle current limit comparator. 13  LAMP F.B. Inverting input of an Error Amplifier used to sense (and regulate) lamp arc current. Also the input node for dimming control. 16  LFB OUT Output from the Lamp Current Error Transconductance Amplifier used for lamp current loop compensation 18  R(SET) External resistor which sets oscillator | EA OUT PFC Error Amplifier output and compensation node  IA OUT Output and compensation node of the PFC average current transconductance amplifier.  I(SINE) PFC gain modulator input.  IA+ Non-inverting input of the PFC average current transconductance amplifier and peak current sense point of the PFC cycle by cycle current limit comparator.  IAMP F.B. Inverting input of an Error Amplifier used to sense (and regulate) lamp arc current. Also the input node for dimming control.  IAMP F.B. Output from the Lamp Current Error Transconductance Amplifier used for lamp current loop compensation  R(SET) External resistor which sets oscillator |

### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| · · · · · · · · · · · · · · · · · · ·            |
|--------------------------------------------------|
| Supply Current (I <sub>CC</sub> )                |
| Output Current, Source or Sink (Pins 13, 14, 15) |
| DC                                               |
| Output Energy (capacitive load per cycle)1.5 mJ  |
| Gain Modulator I(SINE) Input (Pin 3) 10 mA       |
| Analog Inputs (Pins 5, 9, 18) –0.3V to VCC –2V   |
| Pin 4 input voltage –3V to 2V                    |
| Maximum Forced Voltage (Pins 1, 6)0.3V to 7.7V   |
|                                                  |

| Maximum Forced Current (Pins 1, 2, 6) | ±20mA      |
|---------------------------------------|------------|
| Maximum Forced Voltage (Pin 2)        | 0.3V to 6V |
| Junction Temperature                  | 150°C      |
| Storage Temperature Range             |            |
| Lead Temperature (Soldering 10 Sec.)  | 260°C      |
| Thermal Resistance ( $\theta_{IA}$ )  |            |
| Plastic DIP-P                         | 70°C/W     |
|                                       |            |

## **OPERATING CONDITIONS**

| Temperature | Range |        |      |
|-------------|-------|--------|------|
| ML4831C     |       | 0°C to | 85°C |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, R(SET) = 31.6k $\Omega$ , R(T) = 16.2k $\Omega$ , C(T) = 1.5nF, T<sub>J</sub> = Junction Operating Temperature Range, I<sub>CC</sub> = 25mA

| PARAMETER                               | CONDITIONS                                                                      | MIN  | TYP  | MAX   | UNITS |
|-----------------------------------------|---------------------------------------------------------------------------------|------|------|-------|-------|
| PFC Current Sense Amplifier (Pins 2, 4) |                                                                                 |      |      |       |       |
| Small Signal Transconductance           |                                                                                 | 130  | 200  | 270   | μmhos |
| Input Voltage Range                     |                                                                                 | -0.3 |      | 3.5   | V     |
| Output Low                              | $I_{SINE} = 0mA, V_{PIN1} = 0V, V_{PIN4} = -0.3V, R_{L} = \infty$               |      | 0.2  | 0.4   | V     |
| Output High                             | $I_{SINE} = 1.5 \text{mA}, V_{PIN18/4} = 0 \text{V}, R_L = \infty$              | 5.2  | 5.6  | 6     | V     |
| Source Current                          | I <sub>SINE</sub> = 1.5mA, V <sub>PIN18/4</sub> = 0V, V <sub>PIN2</sub> = 5V    |      | -0.3 |       | mA    |
| Sink Current                            | $I_{SINE} = 0$ mA, $V_{PIN2} = 0.3$ V,<br>$V_{PIN4} = -0.3$ V, $V_{PIN1} = 0$ V |      | 0.3  |       | mA    |
| PFC Voltage Feedback Amplifier (Pins 1  | , 18)/Lamp Current Amplifier (Pins 5, 6)                                        | -    |      |       |       |
| Input Offset Voltage                    |                                                                                 |      | ±3.0 | ±10.0 | mV    |
| Input Bias Current                      |                                                                                 |      | -0.3 | -1.0  | μА    |
| Small Signal Transconductance           |                                                                                 | 50   | 80   | 110   | μmhos |
| Input Voltage Range                     |                                                                                 | -0.3 |      | 3.5   | V     |
| Output Low                              | $V_{PIN5/18} = 3V, R_L = \infty$                                                |      | 0.2  | 0.4   | V     |
| Output High                             | $V_{PIN5/18} = 2V, R_L = \infty$                                                | 7.2  | 7.5  |       | V     |
| Source Current                          | $V_{PIN5/18} = 0V, V_{PIN1/6} = 7V$                                             |      | -0.2 |       | mA    |
| Sink Current                            | $V_{PIN5/18} = 5V, V_{PIN1/6} = 0.3V$                                           |      | 0.2  |       | mA    |
| Gain Modulator                          |                                                                                 |      |      | -     |       |
| Output Voltage                          | I <sub>SINE</sub> = 100μA, V <sub>PIN1</sub> = 3V                               |      | 40   |       | mV    |
|                                         | I <sub>SINE</sub> = 300μA, V <sub>PIN1</sub> = 3V                               |      | 130  |       | mV    |
|                                         | $I_{SINE} = 100\mu A$ , $V_{PIN1} = 6V$                                         |      | 112  |       | mV.   |
|                                         | $I_{SINE} = 300 \mu A, V_{PIN1} = 6 V$                                          |      | 350  |       | mV    |
| Output Voltage Limit                    | I <sub>SINE</sub> = 1.5mA, V <sub>PIN18</sub> = 0V                              |      | 865  |       | mV    |
| Offset Voltage                          | I <sub>SINE</sub> = 0, V <sub>PIN18</sub> = 0V                                  |      |      | 15    | mV    |
|                                         | I <sub>SINE</sub> = 150μA, V <sub>PIN18</sub> = 3V                              |      |      | 15    | mV    |
| I(SINE) Input Voltage                   | I <sub>SINF</sub> = 200μA                                                       | 0.8  | 1.4  | 1.8   | V     |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                                | CONDITIONS                                                        | MIN  | TYP      | MAX  | UNITS |
|------------------------------------------|-------------------------------------------------------------------|------|----------|------|-------|
| Oscillator                               |                                                                   |      |          |      |       |
| Initial accuracy                         | T <sub>A</sub> = 25°C                                             | 72   | 76       | 80   | kHz   |
| Voltage stability                        | V <sub>CCZ</sub> – 3V < V <sub>CC</sub> <v<sub>CCZ – 0.5V</v<sub> |      | 1        | -    | %     |
| Temperature stability                    |                                                                   |      | 2        |      | %     |
| Total Variation                          | Line, temperature                                                 | 69   |          | 83   | kHz   |
| Ramp Valley to Peak                      |                                                                   |      | 2.5      |      | V     |
| C(T) Charging Current (FM Modes)         | $V_{PIN5} = 3V, V_{PIN8} = 2.5V, V_{PIN10} = 0.9V (Preheat)$      |      | -78      |      | μА    |
|                                          | $V_{PIN5} = 3V$ , $V_{PIN8} = 2.5V$ , $V_{PIN10} = Open$          |      | -156     |      | μА    |
| C(T) Discharge Current                   | $V_{PIN8} = 2.5V$                                                 |      | 5        |      | mA    |
| Output Drive Deadtime                    |                                                                   |      | 0.75     |      | μs    |
| Reference Section                        |                                                                   |      |          |      |       |
| Output Voltage                           | $T_A = 25^{\circ}C, I_O = 1 \text{mA}$                            | 7.4  | 7.5      | 7.6  | V     |
| Line regulation                          | $V_{CCZ} - 3V < V_{CC} < V_{CCZ} - 0.5V$                          |      | 2        | 10   | mV    |
| Load regulation                          | 1mA < I <sub>O</sub> < 20mA                                       |      | 2        | 15   | mV    |
| Temperature stability                    |                                                                   |      | 0.4      |      | %     |
| Total Variation                          | Line, load, temp                                                  | 7.35 |          | 7.65 | V     |
| Output Noise Voltage                     | 10Hz to 10KHz                                                     |      | 50       |      | μV    |
| Long Term Stability                      | T <sub>J</sub> = 125°C, 1000 hrs                                  |      | 5        |      | mV    |
| Short Circuit Current                    | $V_{CC} < V_{CCZ} - 0.5V$ , $V_{REF} = 0V$                        |      | -40      |      | mA    |
| Preheat and Interrupt Timer (Pin 10) (RC | $X$ ) = 590KΩ, $C(X)$ = 5.6 $\mu$ F)                              |      |          |      |       |
| Initial Preheat Period                   |                                                                   |      | 0.8      |      | s     |
| Subsequent Preheat Period                |                                                                   |      | 0.7      |      | S     |
| Start Period                             |                                                                   |      | 2.1      |      | s     |
| Interrupt Period                         |                                                                   |      | 6.3      |      | s     |
| Pin 10 Charging Current                  |                                                                   |      | -19      |      | μА    |
| Pin 10 Open Circuit Voltage              | V <sub>CC</sub> = 12.3V in UVLO                                   | 0.4  | 0.9      | 1.1  | V     |
| Pin 10 Maximum Voltage                   |                                                                   | 7.0  | 7.3      | 7.7  | V     |
| Input Bias Current                       | $V_{PIN10} = 1.2V$                                                |      | -0.2     |      | μА    |
| Preheat Lower Threshold                  |                                                                   |      | 1.18     |      | V     |
| Preheat Upper Threshold                  |                                                                   |      | 3.36     |      | V     |
| Interrupt Recovery Threshold             |                                                                   |      | 1.18     |      | V     |
| Start Period End Threshold               |                                                                   |      | 6.7      |      | V     |
| Interrupt Input (Pin 9)                  |                                                                   |      | <u>.</u> | L    | I     |
| Interrupt Threshold                      |                                                                   | 7.35 | 7.5      | 7.65 | V     |
| Input Bias Current                       |                                                                   |      | -0.3     | -1   | μА    |

#### **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                              | CONDITIONS                                    | MIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | TYP                    | MAX  | UNITS |
|----------------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|-------|
| OVP Comparator (Pin 18)                |                                               | and the second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second s | <u> </u>               |      |       |
| OVP Threshold                          |                                               | 2.6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2.7                    | 2.8  | - V   |
| Hysteresis                             | -                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.25                   |      | V     |
| Propagation Delay                      |                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 500                    |      | ns    |
| Outputs                                |                                               | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                        |      |       |
| Output Voltage Low                     | I <sub>OUT</sub> = 20mA                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.4                    | 0.8  | V     |
|                                        | I <sub>OUT</sub> = 200mA                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.1                    | 3.0  | V     |
| Output Voltage High                    | $I_{OUT} = -20$ mA                            | V <sub>CC</sub> - 2.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | V <sub>CC</sub> – 1.9  |      | V     |
|                                        | I <sub>OUT</sub> = -200mA                     | V <sub>CC</sub> - 3.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | V <sub>CC</sub> – 2.2  |      | V     |
| Output Voltage Low in UVLO             | I <sub>OUT</sub> = 10mA, V <sub>CC</sub> = 8V |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.8                    | 1.5  | V     |
| Output Rise/Fall Time                  | C <sub>L</sub> = 1000pF                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 50                     |      | ns    |
| Under-Voltage Lockout and Bias Circu   | its                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                        |      |       |
| IC Shunt Voltage (V <sub>CCZ</sub> )   | $I_{CC} = 25 \text{mA}$                       | 12.8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 13.5                   | 14.2 | V     |
| V <sub>CCZ</sub> Load Regulation       | 25mA < I <sub>CC</sub> < 68mA                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 150                    | 300  | mV    |
| V <sub>CCZ</sub> Total Variation       | Load, Temp                                    | 12.4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                        | 14.6 | V     |
| Start-up Current                       | V <sub>CC</sub> ≤ 12.3V                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1.3                    | 1.7  | mA    |
| Operating Current                      | $V_{CC} = V_{CCZ} - 0.5V$                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 15                     | 19   | mA    |
| Start-up Threshold                     |                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V <sub>CCZ</sub> – 0.5 |      | V     |
| Shutdown Threshold                     |                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V <sub>CCZ</sub> – 3.5 |      | V     |
| Shutdown Temperature (T <sub>J</sub> ) |                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 120                    |      | °C    |
| Hysteresis (T <sub>I</sub> )           |                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 30                     |      | °C    |

### **FUNCTIONAL DESCRIPTION**

#### **OVERVIEW**

The ML4831 consists of an Average Current controlled continuous boost Power Factor front end section with a flexible ballast control section. Start-up and lamp-out retry timing are controlled by the selection of external timing components, allowing for control of a wide variety of different lamp types. The ballast section controls the lamp power using frequency modulation (FM) with additional programmability provided to adjust the VCO frequency range. This allows for the IC to be used with a variety of different output networks.

#### **POWER FACTOR SECTION**

The ML4831 Power Factor section is an average current sensing boost mode PFC control circuit which is architecturally similar to that found in the ML4821. For detailed information on this control architecture, please refer to Application Note 16 and the ML4821 data sheet.

#### **GAIN MODULATOR**

The ML4831 gain modulator provides high immunity to the disturbances caused by high power switching. The rectified line input sine wave is converted to a current via a dropping resistor. In this way, small amounts of ground noise produce an insignificant effect on the reference to the PWM comparator.

The output of the gain modulator appears on the positive terminal of the IA amplifier to form the reference for the current error amplifier. Please refer to Figure 1.

$$V_{MUL} \approx \frac{\left[I(SINE) \times (VEA - 1.1V)\right]}{4.17mA}$$
 (1)

where: I(SINE) is the current in the dropping resistor, V(EA) is the output of the error amplifier (Pin 1).

The output of the gain modulator is limited to 1.0V.

# AVERAGE CURRENT AND OUTPUT VOLTAGE REGULATION

The PWM regulator in the PFC Control section will act to offset the positive voltage caused by the multiplier output by producing an offsetting negative voltage on the current sense resistor at Pin 4. A cycle-by-cycle current limit is included to protect the MOSFET from high speed current transients. When the voltage at Pin 4 goes negative by more than 1V, the PWM cycle is terminated.

For more information on compensating the average current and boost voltage error amplifier loops, see ML4821 data sheet.

#### **OVERVOLTAGE PROTECTION AND INHIBIT**

The OVP pin serves to protect the power circuit from being subjected to excessive voltages if the load should change suddenly (lamp removal). A divider from the high voltage DC bus sets the OVP trip level. When the voltage on Pin 18 exceeds 2.75V, the PFC transistors are inhibited. The ballast section will continue to operate. The OVP threshold should be set to a level where the power components are safe to operate, but not so low as to interfere with the boost voltage regulation loop.

#### TRANSCONDUCTANCE AMPLIFIERS

The PFC voltage feedback, PFC current sense, and the loop current amplifiers are all implemented as operational transconductance amplifiers. They are designed to have low small signal forward transconductance such that a large value of load resistor (R1) and a low value ceramic capacitor ( $<1\mu$ F) can be used for AC coupling (C1) in the frequency compensation network. The compensation network shown in Figure 2 will introduce a zero and a pole at:

$$f_Z = \frac{1}{2\pi R_1 C_1}$$
  $f_P = \frac{1}{2\pi R_1 C_2}$  (2)



Figure 2. Compensation Network



Figure 1. ML4831 Block Diagram

Figure 3 shows the output configuration for the operational transconductance amplifiers.



Figure 3. Output Configuration

A DC path to ground or VCC at the output of the transconductance amplifiers will introduce an offset error. The magnitude of the offset voltage that will appear at the input is given by  $V_{OS}$  = io/gm. For a io of 1uA and a gm of 0.08  $\mu$ mhos the input referred offset will be 12.5mV. Capacitor C1 as shown in Figure 2 is used to block the DC current to minimize the adverse effect of offsets.

Slew rate enhancement is incorporated into all of the operational transconductance amplifiers in the ML4831. This improves the recovery of the circuit in response to power up and transient conditions. The response to large signals will be somewhat non-linear as the transconductance amplifiers change from their low to high transconductance mode. This is illustrated in Figure 4.



**Figure 4. Transconductance Amplifier Characteristics** 

#### **BALLAST OUTPUT SECTION**

The IC controls output power to the lamps via frequency modulation with non-overlapping conduction. This means that both ballast output drivers will be low during the discharging time  $t_{DIS}$  of the oscillator capacitor  $C_T$ .

#### **OSCILLATOR**

The VCO frequency ranges are controlled by the output of the LFB amplifier (Pin 6). As lamp current decreases, Pin 6 rises in voltage, causing the C(T) charging current to decrease, thereby causing the oscillator frequency to decrease. Since the ballast output network attenuates high frequencies, the power to the lamp will be increased.





Figure 5. Oscillator Block Diagram and Timing

The oscillator frequency is determined by the following equations:

$$F_{OSC} = \frac{1}{t_{CHG} + t_{DIS}}$$
 (3)

and

$$t_{CHG} = R_T C_T \ln \left( \frac{V_{REF} + I_{CH} R_T - V_{TL}}{V_{REF} + I_{CH} R_T - V_{TH}} \right)$$
(4)

The oscillator's minimum frequency is set when  $I_{CH} = 0$  where:

$$F_{OSC} \cong \frac{1}{0.51 \times R_{T}C_{T}} \tag{5}$$

This assumes that t<sub>CHG</sub> >> t<sub>DIS</sub>.

When LFB OUT is high, I<sub>CH</sub> = 0 and the minimum frequency occurs. The charging current varies according to two control inputs to the oscillator:

- 1. The output of the preheat timer
- The voltage at Pin 6 (lamp feedback amplifier output)

In preheat condition, charging current is fixed at

$$I_{CHG(PREHEAT)} = \frac{2.5}{R(SET)}$$
 (6)

In running mode, charging current decreases as the  $V_{PIN6}$  rises from 0V to  $V_{OH}$  of the LAMP FB amplifier. The highest frequency will be attained when  $I_{CHG}$  is highest, which is attained when  $V_{PIN6}$  is at 0V:

$$I_{CHG(0)} = \frac{5}{R(SET)} \tag{7}$$

Highest lamp power, and lowest output frequency are attained when  $V_{PIN6}$  is at its maximum output voltage ( $V_{OH}$ ).

In this condition, the minimum operating frequency of the ballast is set per (5) above.

For the IC to be used effectively in dimming ballasts with higher Q output networks a larger  $C_T$  value and lower  $R_T$  value can be used, to yield a smaller frequency excursion over the control range ( $V_{PIN6}$ ). The discharge current is set to 5mA. Assuming that  $I_{DIS} >> I_{RT}$ :

$$t_{DIS(VCO)} \cong 490 \times C_T$$
 (8)

# IC BIAS, UNDER-VOLTAGE LOCKOUT AND THERMAL SHUTDOWN

The IC includes a shunt regulator which will limit the voltage at  $V_{CC}$  to 13.5 ( $V_{CCZ}$ ). The IC should be fed with a current limited source, typically derived from the ballast transformer auxiliary winding. When  $V_{CC}$  is below  $V_{CCZ} - 0.7V$ , the IC draws less than 1.7mA of quiescent current and the outputs are off. This allows the IC to start using a "bleed resistor" from the rectified AC line.

To help reduce ballast cost, the ML4831 includes a temperature sensor which will inhibit ballast operation if the IC's junction temperature exceeds 120°C. In order to use this sensor in lieu of an external sensor, care should be taken when placing the IC to ensure that it is sensing temperature at the physically appropriate point in the ballast. The ML4831's die temperature can be estimated with the following equation:

$$T_{I} \equiv T_{A} \times P_{D} \times 65^{\circ} C/W \tag{9}$$



Figure 6. Typical V<sub>CC</sub> and I<sub>CC</sub> Waveforms when the ML4831 is Started with a Bleed Resistor from the Rectified AC Line and Bootstrapped from an Auxiliary Winding.

#### STARTING, RE-START, PREHEAT AND INTERRUPT

The lamp starting scenario implemented in the ML4831 is designed to maximize lamp life and minimize ballast heating during lamp out conditions.

The circuit in Figure 7 controls the lamp starting scenarios: Filament preheat and Lamp Out interrupt. C(X) is charged with a current of  $I_{R(SET)}/4$  and discharged through R(X). The voltage at C(X) is initialized to 0.7V ( $V_{BE}$ ) at power up. The time for C(X) to rise to 3.4V is the filament preheat time. During that time, the oscillator charging current ( $I_{CHC}$ ) is 2.5/R(SET). This will produce a high frequency for filament preheat, but will not produce sufficient voltage to ignite the lamp.

After cathode heating, the inverter frequency drops to  $F_{MIN}$  causing a high voltage to appear to ignite the lamp. If the voltage does not drop when the lamp is supposed to have ignited, the lamp voltage feedback coming into Pin 9 rises to above  $V_{REH}$ , the C(X) charging current is shut off and the inverter is inhibited until C(X) is discharged by R(X) to the 1.2V threshold. Shutting off the inverter in this manner prevents the inverter from generating excessive heat when the lamp fails to strike or is out of socket. Typically this time is set to be fairly long by choosing a large value of R(X).



Figure 7. Lamp Preheat and Interrupt Timers

LFB OUT is ignored by the oscillator until C(X) reaches 6.8V threshold. The lamps are therefore driven to full power and then dimmed. The C(X) pin is clamped to about 7.5V.

A summary of the operating frequencies in the various operating modes is shown below.

| Operating Mode      | Operating Frequency  |
|---------------------|----------------------|
| Preheat             | [F(MAX) to F(MIN)] 2 |
| Dimming<br>Lock-out | F(MIN)               |
| Dimming<br>Control  | F(MIN) to F(MAX)     |



Figure 8. Lamp Starting and Restart Timing

# **APPLICATIONS** POWER FACTOR CORRECTED FLUORESCENT DIMMING LAMP BALLAST



Figure 9. Typical Application: 2-Lamp Isolated Dimming Ballast with Active Power Factor Correction for 120VAC Input

TABLE 1: PARTS LIST FOR THE ML4831EVAL EVALUATION KIT

| CAPACITORS |              |                                              |           |                        |  |  |
|------------|--------------|----------------------------------------------|-----------|------------------------|--|--|
| QTY.       | REF.         | DESCRIPTION                                  | MFR.      | PART NUMBER            |  |  |
| 2          | C1, 2        | 3.3nF, 125VAC, 10%, ceramic, "Y" capacitor   | Panasonic | ECK-DNS332ME           |  |  |
| 1          | C3           | 0.33μF, 250VAC, "X", capacitor               | Panasonic | ECQ-U2A334MV           |  |  |
| 4          | C4, 8, 9, 22 | 0.1μF, 50V, 10%, ceramic capacitor           | AVX       | SR215C104KAA           |  |  |
| 2          | C5, 21       | 0.01μF, 50V, 10%, ceramic capacitor          | AVX       | SR211C103KAA           |  |  |
| 1          | C6           | 1.5μF, 50V, 2.5%, NPO ceramic capacitor      | AVX       | RPE121COG152           |  |  |
| 2          | C7, 12       | 1μF, 50V, 20%, ceramic capacitor             | AVX       | SR305E105MAA           |  |  |
| 1          | C10          | 100μF, 25V, 20%, electrolytic capacitor      | Panasonic | ECE-A1EFS101           |  |  |
| 1          | C11          | 100μF, 250V, 20%, electrolytic capacitor     | Panasonic | ECE-S2EG101E           |  |  |
| 1.         | C13          | 4.7μF, 50V, 20%, electrolytic capacitor      | Panasonic | ECE-A50Z4R7            |  |  |
| 3          | C14, 15, 17  | 0.22μF, 50V, 10%, ceramic capacitor          | AVX       | SR305C224KAA           |  |  |
| 1          | C16          | 1.5μF, 50V, 10%, ceramic capacitor           | AVX       | SR151V152KAA           |  |  |
| 1          | C19          | 22nF, 630V, 5%, polypropylene capacitor      | WIMA      | MKP10, 22nF, 630V, 5%  |  |  |
| 1          | C20          | 0.1μF, 250V, 5%, polypropylene capacitor     | WIMA      | MKP10, 0.1μF, 250V, 5% |  |  |
| 1          | C23          | 0.068μF, 160V, 5%, polypropylene capacitor   | WIMA      | MKP4, 68nF, 160V, 5%   |  |  |
| 1          | C24          | 220μF, 16V, 20%, electrolytic capacitor      | Panasonic | ECE-A16Z220            |  |  |
| 1          | C25          | 47nF, 50V, 10%, ceramic capacitor            | AVX       | SR211C472KAA           |  |  |
| 1          | C26          | 330pF, 50V, 10%, ceramic capacitor           | AVX       | SR151A331JAA           |  |  |
| ESIS       | TORS:        |                                              |           |                        |  |  |
| 1          | R1           | $0.33\Omega$ , 5%, 1/2W, metal film resistor | NTE       | HWD33                  |  |  |
| 1          | R2           | 4.3K, 1/4W, 5%, carbon film resistor         | Yageo     | 4.3K-Q                 |  |  |
| 1          | R3           | 47K, 1/4W, 5%, carbon film resistor          | Yageo     | 47K-Q                  |  |  |
| 1          | R4           | 12K, 1/4W, 5%, carbon film resistor          | Yageo     | 12K-Q                  |  |  |
| 1          | R5           | 20K, 1/4W, 1%, metal film resistor           | Dale      | SMA4-20K-1             |  |  |
| 1          | R6           | 360K, 1/4W, 5%, carbon film resistor         | Yageo     | 360K-Q                 |  |  |
| 1          | R7           | 36K, 1W, 5%, carbon film resistor            | Yageo     | 36KW-1-ND              |  |  |
| 3          | R8, 22, 11   | 22Ω, 1/4W, 5%, carbon film resistor          | Yageo     | 22-Q                   |  |  |
| 1          | R9           | 402K, 1/4W, 1%, metal film resistor          | Dale      | SMA4-402K-1            |  |  |
| 1          | R10          | 17.8K, 1/4W, 1%, metal film resistor         | Dale      | SMA4-17.8K-1           |  |  |
| 1          | R12          | 475K, 1/4W, 1%, metal film resistor          | Dale      | SMA4-475K-1            |  |  |
| 1          | R13          | 5.49K, 1/4W, 1%, metal film resistor         | Dale      | SMA4-5.49K-1           |  |  |

# TABLE 1: PARTS LIST FOR ML4831EVAL EVALUATION KIT (Continued)

| QTY.  | REF.                 | DESCRIPTION                                                                                                                                                                                                                                                                       | MFR.             | PART NUMBER            |
|-------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------|
| 4     | R14, 17, 24, 25      | 100K, 1/4W, 5%, carbon film resistor                                                                                                                                                                                                                                              | Yageo            | 100K-Q                 |
| 1     | R15                  | 681K, 1/4W, 5%, carbon film resistor                                                                                                                                                                                                                                              | Yageo            | 681K-Q                 |
| 1     | R16                  | 10K, 1/4W, 1%, metal film resistor                                                                                                                                                                                                                                                | Dale             | SMA4-10K-1             |
| 1     | R21                  | $33\Omega$ , 1/4W, 5%, carbon film resistor                                                                                                                                                                                                                                       | Yageo            | 33-Q                   |
| 1     | R23                  | 25K, pot (for dimming adjustment)                                                                                                                                                                                                                                                 | Bourns           | 3386P-253-ND           |
| DIOD  | ES:                  |                                                                                                                                                                                                                                                                                   |                  |                        |
| 4     | D1, 2, 3, 4          | 1A, 600V, 1N4007 diode<br>(or 1N5061 as a substitute)                                                                                                                                                                                                                             | Motorola         | 1N4007TR               |
| 2     | D5, 6                | 1A, 50V (or more), 1N4001 diodes                                                                                                                                                                                                                                                  | Motorola         | 1N4001TR               |
| 1     | D7                   | 3A, 400V, BYV26C or BYT03 400 fast recovery or MUR440 Motorola ultra Fast diode                                                                                                                                                                                                   | GI               | BYV26C                 |
| 5     | D8, 9, 11,<br>12, 13 | 0.1A, 75V, 1N4148 signal diode                                                                                                                                                                                                                                                    | Motorola         | 1N4148TR               |
| IC's: |                      |                                                                                                                                                                                                                                                                                   |                  |                        |
| 1     | IC1                  | ML4831, Electronic Ballast Controller IC                                                                                                                                                                                                                                          | Micro<br>Linear  | ML4831CP               |
| TRAN  | SISTORS:             |                                                                                                                                                                                                                                                                                   |                  |                        |
| 3     | Q1, 2, 3             | 3.3A, 400V, IRF720 power MOSFET                                                                                                                                                                                                                                                   | IR               | IR720                  |
| MAGN  | NETICS:              |                                                                                                                                                                                                                                                                                   |                  |                        |
| 1     | ,T1                  | T1 Boost Inductor, E24/25, 1mH, Custom Coils E24/25 core set, TDK PC40 material 8-pin vertical bobbin (Cosmo #4564-3-419), Wind as follows: 195 turns 25AWG magnet wire, start pin #1, enc 1 layer mylar tape 14 turns 26AWG magnet wire, start pin #3, end NOTE: Gap for 1mH ±5% | l pin #4         | nics P/N CTX05-12538-1 |
| 1     | Т2                   | T2 Gate Drive Xfmr, L <sub>PRI</sub> = 3mH, Custom Coils F<br>Toroid Magnetics YW-41305-TC<br>Wind as follows:<br>Primary = 25 turns 30AWG magnet wire, start pi<br>Secondary = 50 turns 30AWG magnet wire, start                                                                 | n #1, end pin #4 | nics P/N CTX05-12539-1 |

# TABLE 1: PARTS LIST FOR ML4831EVAL EVALUATION KIT (Continued)

| QTY.  | REF.   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | MFR.                                            | PART NUMBER            |
|-------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------------------------|
| 1     | Т3     | T3 Inductor, L <sub>PRI</sub> = 1.66mH, Custom Ciols P/N 50 E24/25 core set, TDK PC40 material 10 pin horizontal bobbin (Plastron #0722B-31-80 Wind as follows: 1st: 170T of 25AWG magnet wire; start pin #10, 61 layer of mylar tape 2nd: 5T of #32 magnet wire; start pin #2, end pin 1 layer of mylar tape 3rd: 3T of #30 Kynar coated wire; start pin #4, end 4th: 3T of #30 Kynar coated wire; start pin #3, end 5th: 3T of #30 Kynar coated wire; start pin #7, end NOTE: Gap for 1.66mH ±5% (pins 9 to 10) | n)<br>end pin #9.<br>#1<br>d pin #5<br>d pin #6 | s P/N CTX05-12547-1    |
| 1     | Т4     | T4 Power Xfmr, L <sub>PRI</sub> = 3.87mH, Custom Ciols P/N E24/25 core set, TDK PC40 material 8 pin vertical bobbin (Cosmo #4564-3-419) Wind as follows: 1st: 200T of 30AWG magnet wire; start pin #1, et 1 layer of mylar tape 2nd: 300T of 32AWG magnet wire; start pin #5, et NOTE: Gap for inductance primary: (pins 1 to 4)                                                                                                                                                                                  | nd pin #4.<br>end pin #8                        | nics P/N CTX05-12545-1 |
| 1     | T5     | T5 Current Sense Inductor, Custom Coils P/N 504<br>Toroid Magnetics YW-41305-TC<br>Wind as follows:<br>Primary = 3T 30AWG magnet coated wire, start p<br>Secondary = 400T 35AWG magnet wire, start pin                                                                                                                                                                                                                                                                                                            | oin #1, end pin #4                              | ,                      |
| INDU  | CTORS: |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                 |                        |
| 2     | L1, 2  | EMI/RFI Inductor, $600\mu$ H, DC resistance = $0.45\Omega$                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Prem.<br>Magnetics                              | SPE116A                |
| FUSES | :      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                 |                        |
| 1     | F1     | 2A fuse, 5 x 20mm miniature                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Littlefuse                                      | F948-ND                |
| 2     |        | Fuse Clips, 5 x 20mm, PC Mount                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                 | F058-ND                |
| HARD  | WARE:  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                 |                        |
| 1     |        | Single TO-220 Heatsink                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Aavid Eng.                                      | PB1ST-69               |
| 2     |        | Double TO-220 Heatsink                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | IERC                                            | PSE1-2TC               |
| 3     |        | MICA Insulators                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Keystone                                        | 4673K-ND               |
|       |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                 |                        |

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |  |
|-------------|-------------------|-------------------|--|
| ML4831CP    | 0°C to 85°C       | Molded PDIP (P18) |  |



# **Electronic Dimming Ballast Controller**

### GENERAL DESCRIPTION

The ML4832 is a complete solution for a dimmable/nondimmable, high power factor, high efficiency electronic ballast. The BiCMOS ML4832 contains controllers for "boost" type power factor correction as well as for a dimming ballast.

The power factor circuit uses the average current sensing method with a gain modulator and overvoltage protection. This system produces a power factor of better than 0.99 with low input current THD at > 95% efficiency. Special care has been taken in the design of the ML4832 to increase system noise immunity by using a high amplitude oscillator, and a current-fed multiplier. An overvoltage protection comparator inhibits the PFC section in the event of a lamp out or lamp failure condition.

The ballast section provides for programmable starting scenarios with programmable preheat and lamp out-of-socket interrupt times. The IC controls lamp output through frequency modulation using lamp current feedback.

- Complete power factor correction and dimming ballast control in one IC
- Low distortion, high efficiency continuous boost, average current sensing PFC section
- Programmable start scenario for rapid or instant start lamps
- Lamp current feedback for dimming control
- Variable frequency dimming and starting
- Programmable restart for lamp out condition to reduce ballast heating
- Over-temperature shutdown replaces external heat sensor for safety
- PFC overvoltage comparator eliminates output "runaway" due to load removal
- Large oscillator amplitude and gain modulator improves noise immunity
- Low start-up current <0.5mA

#### **FEATURES**

### **BLOCK DIAGRAM**



## **PIN CONFIGURATION**

ML4832 18-Pin DIP (P18)



ML4832 18-Pin SOIC (S18)



## **PIN DESCRIPTION**

| PIN#  | NAME              | FUNCTION                                                                                                                                        | PIN# | NAME      | FUNCTION                                                                                                      |
|-------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|---------------------------------------------------------------------------------------------------------------|
| 1     | EA OUT            | PFC error amplifier output and                                                                                                                  | 8    | $R_TC_T$  | Oscillator timing components                                                                                  |
|       |                   | compensation node                                                                                                                               | 9    | INTERRUPT | Input used for lamp-out detection and                                                                         |
| 2     | IA OUT            | Output and compensation node of the PFC average current transconductance amplifier.                                                             |      |           | restart. A voltage greater than 7.5 volts resets the chip and causes a restart after a programmable interval. |
| 3     | I <sub>SINE</sub> | PFC gain modulator input.                                                                                                                       | 10   | $R_X/C_X$ | Sets the timing for the preheat,                                                                              |
| 4 IA+ | IA+               | Non-inverting input of the PFC                                                                                                                  |      |           | dimming lockout, and interrupt                                                                                |
|       |                   | average current transconductance                                                                                                                | 11   | GND       | Ground                                                                                                        |
|       |                   | amplifier and peak current sense point of the PFC cycle by cycle current limit                                                                  | 12   | P GND     | Power ground for the IC                                                                                       |
|       |                   | comparator.                                                                                                                                     | 13   | OUT B     | Ballast MOSFET drive output                                                                                   |
| 5 LA  | LAMP FB           | Inverting input of an error amplifier                                                                                                           | 14   | OUT A     | Ballast MOSFET drive output                                                                                   |
|       |                   | used to sense (and regulate) lamp arc current. Also the input node for                                                                          | 15   | PFC OUT   | Power Factor MOSFET drive output                                                                              |
|       |                   | dimming control.                                                                                                                                | 16   | $V_{CC}$  | Positive supply for the IC                                                                                    |
| 6     | LFB OUT           | Output from the lamp current error transconductance amplifier used for                                                                          | 17   | $V_{REF}$ | Buffered output for the 7.5V voltage reference                                                                |
| 7     | R <sub>SET</sub>  | lamp current loop compensation  External resistor which sets oscillator  F <sub>MAX</sub> , and R <sub>X</sub> /C <sub>X</sub> charging current | 18   | EA-/OVP   | Inverting input to PFC error amplifier and OVP comparator input                                               |

### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Current (I <sub>CC</sub> )                      |
|--------------------------------------------------------|
| Output Current, Source or Sink (OUT A, OUT B, PFC OUT) |
| DC                                                     |
| Output Energy (capacitive load per cycle)1.5mJ         |
| Gain Modulator I <sub>SINE</sub> Input                 |
| Analog Inputs –0.3V to V <sub>CC</sub> –2V             |
| IA+ Input Voltage –3V to 2V                            |
| Maximum Forced Voltage                                 |
| (EA OUT, LFB OUT)                                      |
|                                                        |

| Maximum Forced Current (EA OUT, IA OUT, LFB OUT) | ±20mA         |
|--------------------------------------------------|---------------|
| Maximum Forced Voltage                           |               |
| (IA OUT)                                         | 0.3V to 7.5V  |
| Junction Temperature                             | 150°C         |
| Storage Temperature Range                        | 65°C to 150°C |
| Lead Temperature (Soldering 10 sec.)             | 260°C         |
| Thermal Resistance (θ <sub>IA</sub> )            |               |
| Plastic PDIP                                     | 70°C/W        |
|                                                  |               |

### **OPERATING CONDITIONS**

| Temperature Range   |             |       |              |      |
|---------------------|-------------|-------|--------------|------|
| ,                   | Temperature | Range |              |      |
|                     | •           | -     |              |      |
| ML4832C 0°C to 85°C | ML4832C     |       | <br>∴ 0°C to | 85°C |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, R<sub>SET</sub> =  $22.1k\Omega$ , R<sub>T</sub> =  $15.8k\Omega$ , C<sub>T</sub> = 1.5nF, C(V<sub>CC</sub>) =  $1\mu F$ , I<sub>SINE</sub> =  $200\mu A$ , V<sub>CC</sub> = 12.5V, T<sub>A</sub> = Operating Temperature Range (Note 1)

| PARAMETER                           | CONDITIONS                                                                                                         | MIN   | TYP   | MAX   | UNITS |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| PFC Current Sense Amplifier         |                                                                                                                    |       |       |       | #     |
| Small Signal Transconductance       |                                                                                                                    | 40    | 90    | 120   | μσ    |
| Output Low                          | $I_{SINE} = 0mA, V_{PIN1} = 0V, V_{PIN4} = -0.3V, R_{L} = \infty$                                                  |       | 0.2   | 0.4   | V     |
| Output High                         | $I_{SINE} = 1.5 \text{mA}, V_{PIN18/4} = 0 \text{V}, R_L = \infty$                                                 | 6.3   | 6.8   |       | V     |
| Source Current                      | $I_{SINE} = 1.5 \text{mA}, V_{PIN18/4} = 0 \text{V}, V_{PIN2} = 6 \text{V}, T_J = 25 ^{\circ} \text{C}$            | -0.05 | -0.15 | -0.25 | mA    |
| Sink Current                        | $I_{SINE} = 0$ mA, $V_{PIN2} = 0.3$ V, $V_{PIN4} = -0.6$ V<br>$V_{PIN1} = 0$ V, $V_{PIN18} = 5$ V, $T_{J} = 25$ °C | 0.03  | 0.07  | 0.16  | mA    |
| PFC Voltage Feedback Amplifier/Lamp | Current Amplifier                                                                                                  |       |       |       |       |
| Input Bias Current                  |                                                                                                                    |       | -0.3  | -1.0  | μА    |
| Small Signal Transconductance       |                                                                                                                    | 30    | 55    | 90    | μ℧    |
| Input Voltage Range                 |                                                                                                                    | -0.3  |       | 5.0   | V     |
| Output Low                          | $V_{PIN5/18} = 3V, R_L = \infty$                                                                                   |       | 0.2   | 0.4   | V     |
| Output High                         | $V_{PIN5/18} = 2V, R_L = \infty$                                                                                   | 7.1   | 7.5   | 7.8   | V     |
| Source Current                      | $V_{PIN5/18} = 0V, V_{PIN1/6} = 7V, T_J = 25$ °C                                                                   | -0.05 | -0.15 | -0.25 | mA    |
| Sink Current                        | $V_{PIN5/18} = 5V$ , $V_{PIN1/6} = 0.3V$ , $T_J = 25^{\circ}C$                                                     | 0.05  | 0.12  | 0.22  | mA    |
| Gain Modulator                      |                                                                                                                    |       |       |       |       |
| Output Voltage (V <sub>MUL</sub> )  | I <sub>SINE</sub> = 100μA, V <sub>PIN1</sub> = 3V                                                                  |       | 85    |       | mV    |
|                                     | I <sub>SINE</sub> = 300μA, V <sub>PIN1</sub> = 3V                                                                  |       | 260   |       | mV    |
|                                     | $I_{SINE} = 100 \mu A, V_{PIN1} = 6 V$                                                                             |       | 200   |       | mV    |
|                                     | $I_{SINE} = 300\mu A, V_{PIN1} = 6V$                                                                               |       | 600   |       | mV    |
| Output Voltage Limit                | I <sub>SINE</sub> = 1.5mA, V <sub>PIN18</sub> = 0V                                                                 | 0.9   | 1     | 1.1   | V     |
| Offset Voltage                      | I <sub>SINE</sub> = 0, V <sub>PIN18</sub> = 0V                                                                     |       |       | 15    | mV    |
|                                     | I <sub>SINE</sub> = 150μA, V <sub>PIN18</sub> = 3V                                                                 |       |       | 15    | mV    |
| I <sub>SINE</sub> Input Voltage     | I <sub>SINE</sub> = 200μA                                                                                          | 0.8   | 1.4   | 1.8   | V     |

# **ML4832**

# **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                                | CONDITIONS                                                   | MIN   | TYP  | MAX   | UNITS |
|------------------------------------------|--------------------------------------------------------------|-------|------|-------|-------|
| PFC Current — Limit Comparator           |                                                              |       |      |       | 142   |
| Current-Limit Threshold                  |                                                              | -0.85 | -1.0 | -1.15 | V     |
| Propagation Delay                        | 100mV step and 100mV overdrive                               |       | 100  |       | ns    |
| Oscillator                               |                                                              | 1     | -    |       |       |
| Initial Accuracy                         | T <sub>A</sub> = 25°C                                        | 72    | 76   | 80    | kHz   |
| Voltage Stability                        | $V_{CCZ} - 4.5V < V_{CC} < V_{CCZ} - 0.5V$                   |       | 1    |       | %     |
| Temperature Stability                    |                                                              |       | 2    |       | %     |
| Total Variation                          | Line, temperature                                            | 69    |      | 83    | kHz   |
| Ramp Valley to Peak                      |                                                              |       | 2.5  |       | V     |
| C <sub>T</sub> Charging Current          | $V_{PIN5} = 3V, V_{PIN8} = 2.5V, V_{PIN10} = 0.9V (Preheat)$ | -90   | -113 | -130  | μА    |
|                                          | $V_{PIN5} = 3V, V_{PIN8} = 2.5V, V_{PIN10} = Open$           | -180  | -230 | -260  | μА    |
| C <sub>T</sub> Discharge Current         | $V_{PIN8} = 2.5V$                                            | 4.0   | 5.5  | 7.0   | mA    |
| Output Drive Deadtime                    |                                                              | 0.64  | 0.91 | 1.30  | μs    |
| Reference Section                        |                                                              |       |      | 1     |       |
| Output Voltage                           | T <sub>A</sub> = 25°C, I <sub>O</sub> = 1mA                  | 7.4   | 7.5  | 7.6   | V     |
| Line regulation                          | $V_{CCZ} - 4.5V < V_{CC} < V_{CCZ} - 0.5V$                   |       | 8    | 25    | mV    |
| Load regulation                          | 1mA < I <sub>O</sub> < 5mA                                   |       | 2    | 15    | mV    |
| Temperature stability                    |                                                              |       | 0.4  |       | %     |
| Total Variation                          | Line, load, temp                                             | 7.35  |      | 7.65  | V     |
| Output Noise Voltage                     | 10Hz to 10kHz                                                |       | 50   |       | μV    |
| Long Term Stability                      | T <sub>J</sub> = 125°C, 1000 hrs                             |       | 5    |       | mV    |
| Preheat and Interrupt Timer $(R_X = 68)$ | $OkΩ$ , $C_X = 4.7μF$ )                                      |       |      |       |       |
| Initial Preheat Period                   |                                                              |       | 0.8  |       | S     |
| Subsequent Preheat Period                |                                                              |       | 0.7  |       | S     |
| Start Period                             |                                                              |       | 1.2  |       | S     |
| Interrupt Period                         |                                                              |       | 5.7  |       | S     |
| Pin 10 Charging Current                  |                                                              | -24   | -28  | -33   | μА    |
| Pin 10 Open Circuit Voltage              | V <sub>CC</sub> < Start-up threshold                         | 0.4   | 0.7  | 1.0   | V     |
| Pin 10 Maximum Voltage                   |                                                              | 7.0   | 7.3  | 7.7   | V     |
| Input Bias Current                       | V <sub>PIN10</sub> = 1.2V                                    |       |      | 0.1   | μА    |
| Preheat Lower Threshold                  |                                                              | 1.05  | 1.22 | 1.36  | V     |
| Preheat Upper Threshold                  |                                                              | 4.4   | 4.77 | 5.15  | V     |
| Interrupt Recovery Threshold             |                                                              | 1.05  | 1.22 | 1.36  | V     |
| Start Period End Threshold               |                                                              | 6.05  | 6.6  | 7.35  | V     |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                              | CONDITIONS                                                                                                                                              | MIN                   | TYP                    | MAX                   | UNITS |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------------|-----------------------|-------|
| Interrupt Input                        |                                                                                                                                                         | <del></del>           |                        |                       |       |
| Interrupt Threshold                    | 1.4                                                                                                                                                     | 7.15                  | 7.4                    | 7.65                  | V     |
| Input Bias Current                     |                                                                                                                                                         |                       |                        | 0.1                   | μА    |
| R <sub>SET</sub> Voltage               | ,                                                                                                                                                       | 2.4                   | 2.5                    | 2.6                   | V     |
| OVP Comparator                         |                                                                                                                                                         |                       |                        |                       |       |
| OVP Threshold                          |                                                                                                                                                         | 2.65                  | 2.75                   | 2.85                  | V     |
| Hysteresis                             |                                                                                                                                                         | 0.20                  | 0.25                   | 0.27                  | V     |
| Propagation Delay                      |                                                                                                                                                         |                       | 1.4                    |                       | μs    |
| Outputs                                |                                                                                                                                                         |                       |                        |                       |       |
| Output Voltage Low                     | I <sub>OUT</sub> = 20mA                                                                                                                                 |                       | 0.1                    | 0.2                   | V     |
|                                        | I <sub>OUT</sub> = 200mA                                                                                                                                |                       | 1.0                    | 2.0                   | V     |
| Output Voltage High                    | I <sub>OUT</sub> = -20mA                                                                                                                                | V <sub>CC</sub> - 0.2 | V <sub>CC</sub> - 0.1  |                       | V     |
|                                        | I <sub>OUT</sub> = -200mA                                                                                                                               | V <sub>CC</sub> – 2.0 | V <sub>CC</sub> – 1.0  |                       | V     |
| Output Voltage Low in UVLO             | I <sub>OUT</sub> = 10mA, V <sub>CC</sub> < Start-up threshold                                                                                           |                       |                        | 0.2                   | V     |
| Output Rise/Fall Time                  | C <sub>L</sub> = 1000pF                                                                                                                                 |                       | 20                     |                       | ns    |
| Under-Voltage Lockout and Bias Circuit | s                                                                                                                                                       |                       |                        |                       |       |
| IC Shunt Voltage (V <sub>CCZ</sub> )   | I <sub>CC</sub> = 15mA                                                                                                                                  | 14.2                  | 15.0                   | 15.8                  | V     |
| Start-up Current                       | V <sub>CC</sub> ≤ Start-up threshold                                                                                                                    |                       | 0.34                   | 0.48                  | mA    |
| Operating Current                      | $V_{CC} = 12.5V$ , Pin 4 = 0,<br>$V_{PIN18} = V_{PIN5} = 2.3V$ , $V_{PIN2} = open$<br>$R_T = 16.2k$ , $R_{SET} = 22.1k$<br>$V_{CC} = 12.5V$ , $C_L = 0$ |                       | 5.5                    | 8.0                   | mA    |
| Start-up Threshold                     |                                                                                                                                                         | V <sub>CC</sub> – 1.2 | V <sub>CCZ</sub> – 1.0 | V <sub>CC</sub> – 0.8 | V     |
| Shutdown Threshold                     |                                                                                                                                                         | V <sub>CC</sub> – 5.5 | V <sub>CCZ</sub> – 5.0 | V <sub>CC</sub> – 4.5 | V     |
| Shutdown Temperature (T <sub>J</sub> ) |                                                                                                                                                         |                       | 120                    |                       | °C    |
| Hysteresis (T <sub>J</sub> )           |                                                                                                                                                         |                       | 30                     |                       | °C    |

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.

### **FUNCTIONAL DESCRIPTION**

#### **OVERVIEW**

The ML4832 consists of an average current controlled continuous boost power factor front end section with a flexible ballast control section. Start-up and lamp-out retry timing are controlled by the selection of external timing components, allowing for control of a wide variety of different lamp types. The ballast section controls the lamp power using frequency modulation (FM) with additional programmability provided to adjust the VCO frequency range. This allows for the IC to be used with a variety of different output networks.

#### **POWER FACTOR SECTION**

The ML4832 power factor section is an average current sensing boost mode PFC control circuit which is architecturally similar to that found in the ML4821. For detailed information on this control architecture, please refer to Application Note 16 and the ML4821 data sheet.

#### GAIN MODULATOR

The ML4832 gain modulator provides high immunity to the disturbances caused by high power switching. The rectified line input sine wave is converted to a current via a series resistor. In this way, small amounts of ground noise produce an insignificant effect on the reference to the PWM comparator.

The output of the gain modulator appears on the positive terminal of the IA amplifier to form the reference for the current error amplifier. Please refer to Figure 1.

$$V_{MUL} \approx \frac{\left[I_{SINE} \times (VEA - 0.7V)\right]}{3.4mA} \tag{1}$$

where: I<sub>SINE</sub> is the current in the dropping resistor, VEA is the output of the error amplifier (Pin 1).

The output of the gain modulator is limited to 1.0V.



Figure 1. ML4832 Block Diagram

# AVERAGE CURRENT AND OUTPUT VOLTAGE REGULATION

The PWM regulator in the PFC control section will act to offset the positive voltage caused by the multiplier output by producing an offsetting negative voltage on the current sense resistor at IA+. A cycle-by-cycle current limit is included to protect the MOSFET from high speed current transients. When the voltage at IA+ goes negative by more than 1V, the PWM cycle is terminated.

For more information on compensating the average current and boost voltage error amplifier loops, see ML4821 data sheet.

#### **OVERVOLTAGE PROTECTION AND INHIBIT**

The OVP pin serves to protect the power circuit from being subjected to excessive voltages if the load should change suddenly (lamp removal). A divider from the high voltage DC bus sets the OVP trip level. When the voltage on EA–/OVP exceeds 2.75V, the PFC transistors are inhibited. The ballast section will continue to operate.

#### TRANSCONDUCTANCE AMPLIFIERS

The PFC voltage feedback, PFC current sense, and the loop current amplifiers are all implemented as operational transconductance amplifiers. They are designed to have low small signal forward transconductance such that a large value of load resistor (R1) and a low value ceramic capacitor (<1 $\mu$ F) can be used for AC coupling (C1) in the frequency compensation network. The compensation network shown in Figure 2 will introduce a zero and a pole at:





Figure 2. Compensation Network

Figure 3 shows the output configuration for the operational transconductance amplifiers.



Figure 3. Output Configuration

A DC path to ground or  $V_{CC}$  at the output of the transconductance amplifiers will introduce an offset error. The magnitude of the offset voltage that will appear at the input is given by  $V_{OS}$  = io/gm. For an io of 1 $\mu$ A and a gm of 0.05  $\mu$ mhos the input referred offset will be 20mV. Capacitor C1 as shown in Figure 2 is used to block the DC current to minimize the adverse effect of offsets.

Slew rate enhancement is incorporated into all of the operational transconductance amplifiers in the ML4832. This improves the recovery of the circuit in response to power up and transient conditions. The response to large signals will be somewhat non-linear as the transconductance amplifiers change from their low to high transconductance mode. This is illustrated in Figure 4.



Figure 4. Transconductance Amplifier Characteristics

#### **BALLAST OUTPUT SECTION**

The IC controls output power to the lamps via frequency modulation with non-overlapping conduction. This means that both ballast output drivers will be low during the discharging time  $t_{DIS}$  of the oscillator capacitor  $C_T$ .

#### **OSCILLATOR**

The VCO frequency ranges are controlled by the output of the LFB amplifier. As lamp current decreases, LFB OUT rises in voltage, causing the C<sub>T</sub> charging current to decrease, thereby causing the oscillator frequency to decrease. Since the ballast output network attenuates high frequencies, the power to the lamp will be increased.





Figure 5. Oscillator Block Diagram and Timing

The oscillator frequency is determined by the following equations:

$$F_{OSC} = \frac{1}{t_{CHG} + t_{DIS}}$$
 (3)

and

$$t_{CHG} = R_T C_T \ln \left( \frac{V_{REF} + I_{CH} R_T - V_{TL}}{V_{REF} + I_{CH} R_T - V_{TH}} \right)$$
(4)

The oscillator's minimum frequency is set when  $I_{CH} = 0$  where:

$$F_{OSC} \cong \frac{1}{0.51 \times R_T C_T} \tag{5}$$

This assumes that t<sub>CHG</sub> >> t<sub>DIS</sub>.

When LFB OUT is high, I<sub>CH</sub> = 0 and the minimum frequency occurs. The charging current varies according to two control inputs to the oscillator:

- 1. The output of the preheat timer
- 2. The voltage at LFB OUT

In preheat condition, charging current is fixed at

$$I_{CHG(PREHEAT)} = \frac{2.5}{R_{SFT}}$$
 (6)

In running mode, charging current decreases as the  $V_{PIN6}$  rises from 0V to  $V_{OH}$  of the LAMP FB amplifier. The highest frequency will be attained when  $I_{CHG}$  is highest, which is attained when LFB OUT is at 0V:

$$I_{CHG(0)} = \frac{5}{R_{SET}} \tag{7}$$

Highest lamp power, and lowest output frequency are attained when LFB OUT is at its maximum output voltage (V<sub>OH</sub>).

In this condition, the minimum operating frequency of the ballast is set per (5) above.

For the IC to be used effectively in dimming ballasts with higher Q output networks a larger  $C_T$  value and lower  $R_T$  value can be used, to yield a smaller frequency excursion over the control range ( $V_{LFB\ OUT}$ ). The discharge current is set to 5.5mA. Assuming that  $I_{DIS}>>I_{RT}$ :

$$t_{DIS(VCO)} \cong 600 \times C_T$$
 (8)

# IC BIAS, UNDER-VOLTAGE LOCKOUT AND THERMAL SHUTDOWN

The IC includes a shunt regulator which will limit the voltage at  $V_{CC}$  to 15V ( $V_{CCZ}$ ). The IC should be fed with a current limited source, typically derived from the ballast transformer auxiliary winding. When  $V_{CC}$  is below  $V_{CCZ} - 1.1V$ , the IC draws less than 0.48mA of quiescent current and the outputs are off. This allows the IC to start using a "bleed resistor" from the rectified AC line.

To help reduce ballast cost, the ML4832 includes a temperature sensor which will inhibit ballast operation if the IC's junction temperature exceeds 120°C. In order to use this sensor in lieu of an external sensor, care should be taken when placing the IC to ensure that it is sensing temperature at the physically appropriate point in the ballast. The ML4832's die temperature can be estimated with the following equation:

$$T_J \cong T_A \times P_D \times 65^{\circ}C/W$$
 (9)



Figure 6. Typical V<sub>CC</sub> and I<sub>CC</sub> Waveforms when the ML4832 is Started with a Bleed Resistor from the Rectified AC Line and Bootstrapped from an Auxiliary Winding.

#### STARTING, RE-START, PREHEAT AND INTERRUPT

The lamp starting scenario implemented in the ML4832 is designed to maximize lamp life and minimize ballast heating during lamp out conditions.

The circuit in Figure 7 controls the lamp starting scenarios: Filament preheat and lamp out interrupt.  $C_X$  is charged with a current of  $I_{RSET}/4$  and discharged through  $R_X$ . The voltage at  $C_X$  is initialized to 0.7V ( $V_{BE}$ ) at power up. The time for  $C_X$  to rise to 4.8V is the filament preheat time. During that time, the oscillator charging current ( $I_{CHG}$ ) is 2.5/ $R_{SET}$ . This will produce a high frequency for filament preheat, but will not produce sufficient voltage to ignite the lamp.

After cathode heating, the inverter frequency drops to  $F_{MIN}$  causing a high voltage to appear to ignite the lamp. If the voltage does not drop when the lamp is supposed to have ignited, the lamp voltage feedback coming into pin 9 rises to above  $V_{REF}$ , the  $C_X$  charging current is shut off and the inverter is inhibited until  $C_X$  is discharged by  $R_X$  to the 1.2V threshold. Shutting off the inverter in this manner prevents the inverter from generating excessive heat when the lamp fails to strike or is out of socket. Typically this time is set to be fairly long by choosing a large value of  $R_X$ .



Figure 7. Lamp Preheat and Interrupt Timers

LFB OUT is ignored by the oscillator until  $C_X$  reaches 6.8V threshold. The lamps are therefore driven to full power and then dimmed. The  $C_X$  pin is clamped to about 7.5V.

A summary of the operating frequencies in the various operating modes is shown below.

| Operating Mode      | Operating Frequency  |  |  |
|---------------------|----------------------|--|--|
| Preheat             | [F(MAX) to F(MIN)] 2 |  |  |
| Dimming<br>Lock-out | F(MIN)               |  |  |
| Dimming<br>Control  | F(MIN) to F(MAX)     |  |  |



Figure 8. Lamp Starting and Restart Timing

### **TYPICAL APPLICATIONS**

Figures 9 and 10 show ballast schematics, both nondimming and dimming. These are power-factor corrected 60W ballasts designed to operate two series connected F32T8 fluorescent lamps. Both Schematics, Figures 9 and 10, are of previously published ML4831 circuits that have been modified for ML4832 compatibility. The value changes and component additions made for ML4832 compatibility were for different amplifier compensation, bootstrap/bias and protection and do not effect the validity of the circuit description, operational information or equations.

# TO CONVERT FROM AN EXISTING NON-DIMMING ML4831 TO THE ML4832:

| Resistors  |        |    |                                                       |
|------------|--------|----|-------------------------------------------------------|
| Change:    | R4     | to | 51kΩ, 1/4 W, 5% carbon film                           |
|            | R6, R7 | to | 866kΩ, <sup>1</sup> / <sub>4</sub> W, 1%, metal film  |
|            | R7     | to | 75kΩ, ¹/4 W, 5%, carbon film                          |
|            | R18    | to | $470\Omega$ , $^{1}/_{4}$ W, 5%, carbon film          |
|            | R13    | to | 5.76kΩ, 1/4 W, 1%, metal film                         |
|            | R14    | to | 499kΩ, <sup>1</sup> / <sub>4</sub> W, 5%, carbon film |
| Add:       | R24    |    | 75kΩ, 1/4 W, 5%, carbon film                          |
|            | R22    |    | $51\Omega$ , $^{1}/_{4}$ W, 5%, carbon film           |
|            | R23    |    | $100\Omega$ , ½ W, 5%, carbon film                    |
| Delete:    | R9     |    |                                                       |
| Capacitors |        |    |                                                       |
| Change:    | C5     | to | 10nF, 63V, 10% ceramic                                |
|            | C7     | to | 180pF, 100V, 5% ceramic                               |
|            | C11    | to | 1nF, 100V, 10% ceramic                                |
|            | C12    | to | 100nF, 100V, 10% ceramic                              |
|            | C18    | to | 100μF, 16V, 20% electrolytic                          |
|            | C20    | to | 100μF, 25V, 20% electrolytic                          |
| Add:       | C23    |    | 33nF, 50V, 20% ceramic                                |
| Magnetics  |        |    |                                                       |
| Change:    | T1     | to | TSD-882                                               |
|            |        |    |                                                       |

# TO CONVERT FROM AN EXISTING DIMMING ML4831 TO THE ML4832:

| Resistors |         |    | ÷                                                    |
|-----------|---------|----|------------------------------------------------------|
| Change:   | R4      | to | 51kΩ, ½ W, 5% carbon film                            |
|           | R6, R11 | to | 866kΩ, ¹/₄ W, 1%, metal film                         |
|           | R7      | to | 75kΩ, ¹/4 W, 5%, carbon film                         |
|           | R18     | to | 470Ω, <sup>1</sup> / <sub>4</sub> W, 5%, carbon film |
|           | R13     | to | 5.76kΩ, ¹/₄ W, 1%, metal film                        |
|           | R14     | to | 499kΩ, 1/4 W, 5%, carbon film                        |
|           | R26     | to | $200$ kΩ, $\frac{1}{4}$ W, 5%, carbon film           |
| Add:      | R32     |    | 75kΩ, <sup>1</sup> / <sub>4</sub> W, 5%, carbon film |
|           | R30     |    | 51Ω, <sup>1</sup> / <sub>4</sub> W, 5%, carbon film  |
|           | R31     |    | 100Ω, 1/4 W, 5%, carbon film                         |
| Delete:   | R9      |    |                                                      |
| Capacitor | s       |    |                                                      |
| Change:   | C5      | to | 10nF, 63V, 10% ceramic                               |
|           | C7      | to | 180pF, 100V, 5% ceramic                              |
|           | C25     | to | 1nF, 100V, 10% ceramic                               |
|           | C12     | to | 100nF, 100V, 10% ceramic                             |
|           | C24     | to | 100μF, 16V, 20% electrolytic                         |
|           | C20     | to | 100μF, 25V, 20% electrolytic                         |
| Add:      | C27     |    | 33nF, 50V, 20% ceramic                               |
|           | C26     |    | 100nF, 100V, 10% ceramic                             |
| Diodes    |         |    |                                                      |
| Delete:   | D10, D  | 13 |                                                      |
| Magnetics | 3       |    |                                                      |
| Change:   | T1      | to | TSD-882                                              |
|           |         |    |                                                      |



Figure 9. 220V Non-Dimming Ballast



## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML4832CP    | 0°C to 85°C       | Molded PDIP (P18) |
| ML4832CS    | 0°C to 85°C       | SOIC (S18)        |



# **Electronic Dimming Ballast Controller**

### **GENERAL DESCRIPTION**

The ML4833 is a complete solution for a dimmable or a non-dimmable, high power factor, high efficiency electronic ballast. The BiCMOS ML4833 contains controllers for "boost" type power factor correction as well as for a dimming ballast. The ML4833 was designed to minimize the number of external components required to build an electronic ballast.

The PFC circuit uses a new, simple PFC topology which requires only one loop for compensation. This system produces a power factor of better than 0.99 with low input current THD. An overvoltage protection comparator inhibits the PFC section in the event of a lamp out or lamp failure condition.

The ballast controller section provides for programmable starting sequence with individually adjustable preheat and lamp out-of-socket interrupt times. The IC controls lamp output power through feedback. The ML4833 provides a power down input which reduces power to the lamp, for GFI, end of life, etc.

### **FEATURES**

- Complete power factor correction and dimming ballast control in one IC
- Low distortion, high efficiency continuous boost, peak current sensing PFC section
- Programmable start scenario for rapid or instant start lamps
- Lamp current feedback for dimming control
- Variable frequency dimming and starting
- Programmable restart for lamp out condition to reduce ballast heating
- Internal over-temperature shutdown replaces external heat sensor
- PFC overvoltage comparator eliminates output "runaway" due to load removal
- Low start-up current <0.5mA
- Power reduction pin for end of life and GFI detectors

### **BLOCK DIAGRAM**



## PIN CONFIGURATION

ML4833 18-Pin DIP (P18)



ML4833 18-Pin SOIC (S18)

|                                  |          | _                |
|----------------------------------|----------|------------------|
| PEAO1                            | 18       | PVFB/OVP         |
| PIFB 2                           | 17       | V <sub>REF</sub> |
| PDWN3                            | 16       | □ vcc            |
| LAMP FB 4                        | 15       | PFC OUT          |
| LFB OUT 5                        | 14       | OUT A            |
| R <sub>SET</sub> 6               | 13       | OUT B            |
| R <sub>T</sub> /C <sub>T</sub> 7 | 12       | P GND            |
| INTERRUPT 8                      | 11       | ☐ GND            |
| R <sub>X</sub> /C <sub>X</sub> 9 | 10       | CRAMP            |
|                                  | L        |                  |
|                                  | TOP VIEW |                  |

## PIN DESCRIPTION

| PIN# | NAME                           | FUNCTION                                                                                             | PIN# | NAME              | FUNCTION                                                                      |
|------|--------------------------------|------------------------------------------------------------------------------------------------------|------|-------------------|-------------------------------------------------------------------------------|
| 1    | PEAO                           | PFC error amplifier output and compensation node.                                                    | 8    | INTERRUPT         | Input used for lamp-out detection and restart. A voltage less than 1.25 volts |
| 2    | PIFB                           | Sensing of the inductor current and peak current sense point of the PFC                              |      |                   | resets the chip and causes a restart after a programmable interval.           |
|      |                                | cycle by cycle current limit comparator.                                                             | 9    | $R_X/C_X$         | Sets the timing for the preheat, dimming lockout, and interrupt.              |
| 3    | PDWN                           | A one volt comparator threshold that switches the operating frequency to                             | 10   | C <sub>RAMP</sub> | Integrated voltage of the error amp out.                                      |
|      |                                | the preheat frequency when exceeded.                                                                 | 11   | GND               | Ground.                                                                       |
| 4    | LAMP FB                        | Inverting input of an error amplifier used to sense (and regulate) lamp arc                          | 12   | P GND             | Power ground for the IC.                                                      |
|      |                                | current. Also the input node for                                                                     | 13   | OUT B             | Ballast MOSFET drive output.                                                  |
|      |                                | dimming control.                                                                                     | 14   | OUT A             | Ballast MOSFET drive output.                                                  |
| 5    | LFB OUT                        | Output of the lamp current error transconductance amplifier used for lamp current loop compensation. | 15   | PFC OUT           | Power Factor MOSFET drive output.                                             |
|      |                                |                                                                                                      | 16   | VCC               | Positive supply for the IC.                                                   |
| 6    | R <sub>SET</sub>               | External resistor which sets oscillator $F_{MAX}$ , and $R(X)/C(X)$ charging current.                | 17   | $V_{REF}$         | Buffered output for the 7.5V voltage reference.                               |
| 7    | R <sub>T</sub> /C <sub>T</sub> | Oscillator timing components.                                                                        | 18   | PVFB/OVP          | Inverting input to PFC error amplifier and OVP comparator input.              |

### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| •                                         |                     |
|-------------------------------------------|---------------------|
| Supply Current (I <sub>CC</sub> )         | 60mA                |
| Output Current, Source or Sink            |                     |
| (OUT A, OUT B, PFC OUT) DC                | 250mA               |
| Output Energy (capacitive load per cycle) | 1.5 mJ              |
| Analog Inputs                             |                     |
| (LAMP FB, INTERRUPT, VCC)0.               | $3V$ to $V_{CC}-2V$ |
| PIFB input voltage                        | -1.5V to 2V         |

| Maximum Forced Voltage                |              |
|---------------------------------------|--------------|
| (PEAO, LFB OUT)                       | 0.3V to 7.7V |
| Maximum Forced Current (PEAO, LFB O   | UT) ±20mA    |
| Junction Temperature                  | 150°C        |
| Storage Temperature Range             |              |
| Lead Temperature (Soldering 10 sec.)  | 260°C        |
| Thermal Resistance (θ <sub>JA</sub> ) |              |
| ML4833CP                              | 70°C/W       |
| ML4833CS                              | 100°C/W      |

## **OPERATING CONDITIONS**

Temperature Range ...... 0°C to 85°C

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $R_{SET}=22.1k\Omega$ ,  $R_{T}=15.8k\Omega$ ,  $C_{T}=1.5nF$ ,  $C_{VCC}=1\mu F$ ,  $V_{CC}=12.5V$ . (Note 1)

| PARAMETER                            | CONDITIONS                                                        | MIN   | TYP   | MAX   | UNITS |
|--------------------------------------|-------------------------------------------------------------------|-------|-------|-------|-------|
| amp Current Amplifier (LAMP FB, LFB  | OUT)                                                              |       |       |       |       |
| Input Bias Current                   |                                                                   |       | -0.3  | -1.0  | μА    |
| Small Signal Transconductance        |                                                                   | 35    | 65    | 105   | μ℧    |
| Input Voltage Range                  |                                                                   | -0.3  |       | 5.0   | V     |
| Output Low                           | Voltage at LAMP FB = 3V, $R_L = \infty$                           |       | 0.2   | 0.4   | V     |
| Output High                          | Voltage at LAMP FB = 2V, $R_L = \infty$                           | 7.1   | 7.5   | 7.8   | V     |
| Source Current                       | Voltage at LAMP FB = 0V,<br>LFB OUT = 7V, T <sub>A</sub> = 25°C   | -0.05 | -0.15 | -0.25 | mA    |
| Sink Current                         | Voltage at LAMP FB = 5V,<br>LFB OUT = 0.3V, T <sub>A</sub> = 25°C | 0.05  | 0.12  | 0.22  | mA    |
| PFC Voltage Feedback Amplifier (PEAO | , PVFB/OVP)                                                       |       |       |       |       |
| Input Bias Current                   |                                                                   |       | -0.3  | -1.0  | μΑ    |
| Small Signal Transconductance        |                                                                   | 35    | 65    | 105   | μ℧    |
| Input Voltage Range                  |                                                                   | -0.3  |       | 5.0   | V     |
| Output Low                           | Voltage at PVFB = 3V, R <sub>L</sub> = ∞                          |       | 0.2   | 0.4   | V     |
| Output High                          | Voltage at PVFB = 2V, R <sub>L</sub> = ∞                          | 6.5   | 6.8   | 7.1   | V     |
| Source Current                       | Voltage at PVFB/OVP = 0V,<br>PEAO = 6V, T <sub>A</sub> = 25°C     | -0.05 | -0.15 | -0.25 | mA    |
| Sink Current                         | Voltage at PVFB/OVP = 3V,<br>PEAO = 0.3V, T <sub>A</sub> = 25°C   | 0.03  | 0.07  | 0.16  | . mA  |
| PFC Current — Limit Comparator (PIFB |                                                                   |       |       |       | -     |
| Current-Limit Threshold              |                                                                   | -0.90 | -1.05 | -1.15 | V     |
| Propagation Delay                    | 100mV step and 100mV overdrive                                    |       | 100   |       | ns    |
| Oscillator                           |                                                                   | 1     |       |       |       |
| Initial Accuracy                     | T <sub>A</sub> = 25°C                                             | . 72  | 76    | 80    | kHz   |
| Voltage Stability                    | $V_{CCZ} - 4.5V < V_{CC} < V_{CCZ} - 0.5V$                        |       | . 1   |       | %     |
| Temperature Stability                |                                                                   |       | 2     |       | %     |
| Total Variation                      | Line, temperature                                                 | 69    |       | 83    | kHz   |
| Ramp Valley to Peak                  |                                                                   |       | 2.5   |       | V     |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                                           | CONDITIONS                                                                | MIN  | TYP  | MAX  | UNITS   |
|-----------------------------------------------------|---------------------------------------------------------------------------|------|------|------|---------|
| Oscillator (Continued)                              |                                                                           |      |      |      |         |
| C <sub>T</sub> Charging Current                     | Voltage at LAMP FB = 3V,<br>$R_T/C_T = 2.5V$ , $R_X/C_X = 0.9V$ (Preheat) | -90  | -110 | -130 | μА      |
|                                                     | LAMP FB = 3V, $R_T/C_T = 2.5V$ , $R_X/C_X = Open$                         | -180 | -220 | -260 | μА      |
| C <sub>T</sub> Discharge Current                    | Voltage at $R_T/C_T = 2.5V$                                               | 4.0  | 5.5  | 7.0  | mA      |
| Output Drive Deadtime                               |                                                                           | 0.65 | 1    | 1.35 | μs      |
| Reference Section                                   |                                                                           |      |      |      | <u></u> |
| Output Voltage                                      | $T_A = 25$ °C, $I_O = 1$ mA                                               | 7.4  | 7.5  | 7.6  | V       |
| Line regulation                                     | $V_{CCZ} - 4.5V < V_{CC} < V_{CCZ} - 0.5V$                                |      | 2    | 35   | mV      |
| Load regulation                                     | 1mA < I <sub>O</sub> < 5mA                                                |      | 2    | 15   | mV      |
| Temperature stability                               |                                                                           |      | 0.4  |      | %       |
| Total Variation                                     | Line, load, temp                                                          | 7.35 |      | 7.65 | V       |
| Output Noise Voltage                                | 10Hz to 10kHz                                                             |      | 50   |      | μV      |
| Long Term Stability                                 | T <sub>J</sub> = 125°C, 1000 hrs                                          |      | 5 .  |      | mV      |
| Preheat and Interrupt Timer $(R_X/C_X)$             | where $R_X = 680k\Omega$ , $C_X = 4.7\mu F$ )                             |      |      |      |         |
| Initial Preheat Period                              |                                                                           |      | 0.8  |      | s       |
| Subsequent Preheat Period                           |                                                                           |      | 0.7  |      | 5       |
| Start Period                                        |                                                                           |      | 1.2  |      | s       |
| Interrupt Period                                    |                                                                           |      | 5.7  |      | S       |
| R <sub>X</sub> /C <sub>X</sub> Charging Current     |                                                                           | -24  | -28  | -33  | μА      |
| R <sub>X</sub> /C <sub>X</sub> Open Circuit Voltage | V <sub>CC</sub> < Start-up threshold                                      | 0.4  | 0.7  | 1.0  | V       |
| R <sub>X</sub> /C <sub>X</sub> Maximum Voltage      |                                                                           | 7.0  | 7.3  | 7.7  | V       |
| Input Bias Current                                  | Voltage at C <sub>RAMP</sub> = 1.2V                                       |      |      | 0.1  | μА      |
| Preheat Lower Threshold                             |                                                                           | 1.05 | 1.22 | 1.36 | V       |
| Preheat Upper Threshold                             |                                                                           | 4.2  | 4.7  | 5.1  | . V .   |
| Interrupt Recovery Threshold                        |                                                                           | 1.05 | 1.22 | 1.36 | V       |
| Start Period End Threshold                          |                                                                           | 6.05 | 6.6  | 7.35 | V       |
| interrupt Input (INTERRUPT)                         |                                                                           |      |      |      | _       |
| Interrupt Threshold                                 |                                                                           | 1.1  | 1.22 | 1.4  | V       |
| Input Bias Current                                  |                                                                           |      |      | 0.1  | μА      |
| R <sub>SET</sub> Voltage                            |                                                                           | 2.4  | 2.5  | 2.6  | V       |
| OVP Comparator (PVFB/OVP)                           |                                                                           |      |      |      |         |
| OVP Threshold                                       |                                                                           | 2.63 | 2.73 | 2.83 | V       |
| Hysteresis                                          |                                                                           | 0.18 | 0.23 | 0.27 | V       |
| Propagation Delay                                   |                                                                           |      | 1.4  |      | μs      |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                                       | CONDITIONS                                                                                     | MIN                   | TYP                    | MAX                   | UNITS |
|-------------------------------------------------|------------------------------------------------------------------------------------------------|-----------------------|------------------------|-----------------------|-------|
| Outputs (OUT A, OUT B, PFC OUT)                 |                                                                                                |                       | -                      |                       |       |
| Output Voltage Low                              | I <sub>OUT</sub> = 20mA                                                                        |                       | 0.1                    | 0.2                   | V     |
|                                                 | I <sub>OUT</sub> = 200mA                                                                       | -                     | 1.0                    | 2.0                   | V     |
| Output Voltage High                             | I <sub>OUT</sub> = -20mA                                                                       | V <sub>CC</sub> – 0.2 | V <sub>CC</sub> - 0.1  |                       | V     |
|                                                 | I <sub>OUT</sub> = -200mA                                                                      | V <sub>CC</sub> - 2.0 | V <sub>CC</sub> – 1.0  |                       | V     |
| Output Voltage Low in UVLO                      | I <sub>OUT</sub> = 10mA, V <sub>CC</sub> < Start-up threshold                                  |                       |                        | 0.2                   | V     |
| Output Rise/Fall Time                           | C <sub>L</sub> = 1000pF                                                                        |                       | 20                     |                       | ns    |
| Under-Voltage Lockout and Bias Circuits         |                                                                                                |                       |                        |                       |       |
| IC Shunt Protection Voltage (V <sub>CCZ</sub> ) | I <sub>CC</sub> = 15mA                                                                         | 14.2                  | 15.0                   | 15.8                  | V     |
| Start-up Current                                | V <sub>CC</sub> ≤ Start-up threshold                                                           |                       | 0.34                   | 0.48                  | mA    |
| Operating Current                               | $V_{CC}$ = 12.5V,<br>Voltage at LAMP FB = 0V,<br>LFB OUT = 2.3, PVFB/OVP = 2.3V<br>PIFB = Open |                       | 5.5                    | 8.0                   | mA    |
| Start-up Threshold                              | *                                                                                              | V <sub>CC</sub> – 1.2 | V <sub>CCZ</sub> – 1.0 | V <sub>CC</sub> – 0.8 | V     |
| Shutdown Threshold                              |                                                                                                | V <sub>CC</sub> – 5.3 | V <sub>CCZ</sub> – 4.8 | V <sub>CC</sub> – 4.3 | V     |
| Shutdown Temperature (T <sub>DWN</sub> )        | (Note 2)                                                                                       |                       | 130                    |                       | °C    |
| Hysteresis (T <sub>DWN</sub> )                  |                                                                                                |                       | 30                     |                       | °C    |
| PDWN                                            |                                                                                                |                       |                        |                       |       |
| PDWN Threshold                                  |                                                                                                | 0.9                   | 1.0                    | 1.1                   | V     |

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.

Note 2: Junction temperature.

### **FUNCTIONAL DESCRIPTION**

#### **OVERVIEW**

The ML4833 consists of peak current controlled continuous boost power factor front end section with a flexible ballast control section. Start-up and lamp-out retry timing are controlled by the selection of external timing components, allowing for control of a wide variety of different lamp types. The ballast section controls the lamp power using frequency modulation (FM) with additional programmability provided to adjust the VCO frequency range. This allows for the IC to be used with a variety of different output networks. Figure 1 depicts a detailed block diagram of ML4833.

#### **POWER FACTOR SECTION**

The ML4833 power factor section is a peak current sensing boost mode PFC control circuit in which only voltage loop compensation is needed. It is simpler than a conventional average current control method. It consists of a voltage error amplifier, a current sense amplifier (no

compensation is needed), an integrator, a comparator, and a logic control block. In the boost topology, power factor correction is achieved by sensing the output voltage and the current flowing through the current sense resistor. Duty cycle control is achieved by comparing the integrated voltage signal of the error amplifier and the voltage across  $R_{\text{SENSE}}$ . The duty cycle control timing is shown in Figure 2. Setting minimum input voltage for output regulation can be achieved by selecting  $C_{\text{RAMP}}$  according to equation 1.

$$C_{RAMP} = \frac{PEAO_{MAX}}{22K} \left\{ (1-D)Ts - 1 \cdot l\mu s \right\} \left[ \frac{1}{\sqrt{2}P_{OUT}} - \left( \frac{V_{OUT} - \sqrt{2}V_{IN}}{2L} \right) (1-D)Ts \right] 8R_{SENSE}$$
 (1)

#### OVERVOLTAGE PROTECTION AND INHIBIT

The OVP pin serves to protect the power circuit from being subjected to excessive voltages if the load should change suddenly (lamp removal). A divider from the high voltage DC bus sets the OVP trip level. When the voltage on PVFB/OVP exceeds 2.75V, the PFC transistor are inhibited. The ballast section will continue to operate.



Figure 1. ML4833 Detailed Block Diagram

### $\boldsymbol{q}$

### TRANSCONDUCTANCE AMPLIFIERS

The PFC voltage feedback amplifier is implemented as an operational transconductance amplifier. It is designed to have low small signal forward transconductance such that a large value of load resistor (R1) and a low value ceramic capacitor (<1 $\mu$ F) can be used for AC coupling (C1) in the frequency compensation network. The compensation network shown in Figure 3 will introduce a zero and a pole at:

$$f_Z = \frac{1}{2\pi R_1 C_1}$$
  $f_P = \frac{1}{2\pi R_1 C_2}$  (2)



Figure 3. Compensation Network



Figure 2. ML4833 PFC Controller Section

Figure 4 shows the output configuration for the operational transconductance amplifiers.



Figure 4. Output Configuration

A DC path to ground or  $V_{CC}$  at the output of the transconductance amplifiers will introduce an offset error. The magnitude of the offset voltage that will appear at the input is given by  $V_{OS} = io/gm$ . For an io of  $1\mu A$  and a gm of  $0.05~\mu T$ 0 the input referred offset will be 20mV. Capacitor C1 as shown in Figure 3 is used to block the DC current to minimize the adverse effect of offsets.

Slew rate enhancement is incorporated into all of the operational transconductance amplifiers in the ML4833. This improves the recovery of the circuit in response to power up and transient conditions. The response to large signals will be somewhat non-linear as the transconductance amplifiers change from their low to high transconductance mode. This is illustrated in Figure 5.



Figure 5. Transconductance Amplifier Characteristics

#### **BALLAST OUTPUT SECTION**

The IC controls output power to the lamps via frequency modulation with non-overlapping conduction. This means that both ballast output drivers will be low during the discharging time  $t_{DIS}$  of the oscillator capacitor  $C_T$ .

#### OSCILLATOR

The VCO frequency ranges are controlled by the output of the LFB amplifier ( $R_{SET}$ ). As lamp current increases, LFB OUT falls in voltage, causing the  $C_T$  charging current to increase, thereby causing the oscillator frequency to increase. Since the ballast output network attenuates high frequencies, the power to the lamp will be decreased.





Figure 6. Oscillator Block Diagram and Timing

The oscillator frequency is determined by the following equations:

$$F_{OSC} = \frac{1}{t_{CHG} + t_{DIS}}$$
 (3)

and

$$t_{CHG} = R_T C_T \ln \left( \frac{V_{REF} + I_{CH} R_T - V_{TL}}{V_{REF} + I_{CH} R_T - V_{TH}} \right)$$
(4)

The oscillator's minimum frequency is set when  $I_{CH} = 0$  where:

$$F_{OSC} \cong \frac{1}{0.51 \times R_T C_T} \tag{5}$$

This assumes that t<sub>CHG</sub> >> t<sub>DIS</sub>.

When LFB OUT is high, I<sub>CH</sub> = 0 and the minimum frequency occurs. The charging current varies according to two control inputs to the oscillator:

- 1. The output of the preheat timer
- The voltage at LFB OUT (lamp feedback amplifier output)

In preheat condition, charging current is fixed at

$$I_{CHG(PREHEAT)} = \frac{2.5}{R_{SET}}$$
 (6)

In running mode, charging current decreases as the voltage rises from 0V to  $V_{OH}$  at the LAMP FB amplifier. The highest frequency will be attained when  $I_{CHG}$  is highest, which is attained when voltage at LFB OUT is at 0V:

$$I_{CHG(0)} = \frac{5}{R_{SFT}} \tag{7}$$

Highest lamp power, and lowest output frequency are attained when voltage at LFB OUT is at its maximum output voltage (V<sub>OH</sub>).

In this condition, the minimum operating frequency of the ballast is set per equation 5 above.

For the IC to be used effectively in dimming ballasts with higher Q output networks a larger  $C_T$  value and lower  $R_T$  value can be used, to yield a smaller frequency excursion over the control range (voltage at LFB OUT). The discharge current is set to 5mA. Assuming that  $I_{DIS} >> I_{RT}$ :

$$t_{DIS(VCO)} \cong 600 \times C_T$$
 (8)

# IC BIAS, UNDER-VOLTAGE LOCKOUT AND THERMAL SHUTDOWN

The IC includes a shunt clamp which will limit the voltage at  $V_{CC}$  to 15V ( $V_{CCZ}$ ). The IC should be fed with a current limited source, typically derived from the ballast transformer auxiliary winding. When  $V_{CC}$  is below  $V_{CCZ} - 1.1V$ , the IC draws less than 0.48mA of quiescent current and the outputs are off. This allows the IC to start using a "bleed resistor" from the rectified AC line.

To help reduce ballast cost, the ML4833 includes a temperature sensor which will inhibit ballast operation if the IC's junction temperature exceeds 120°C. In order to use this sensor in lieu of an external sensor, care should be taken when placing the IC to ensure that it is sensing temperature at the physically appropriate point in the ballast. The ML4833's die temperature can be estimated with the following equation:

$$T_{L} \cong T_{A} + (P_{D} + 65^{\circ}C/W) \tag{9}$$



Figure 7. Typical V<sub>CC</sub> and I<sub>CC</sub> Waveforms when the ML4833 is Started with a Bleed Resistor from the Rectified AC Line and Bootstrapped from an Auxiliary Winding.

## STARTING, RE-START, PREHEAT AND INTERRUPT

The lamp starting scenario implemented in the ML4833 is designed to maximize lamp life and minimize ballast heating during lamp out conditions.

The circuit in Figure 8 controls the lamp starting scenarios: Filament preheat and lamp out interrupt.  $C_X$  is charged with a current of  $I_{R(SET)}/4$  and discharged through  $R_X$ . The voltage at  $C_X$  is initialized to 0.7V ( $V_{BE}$ ) at power up. The time for  $C_X$  to rise to 4.8V is the filament preheat time. During that time, the oscillator charging current ( $I_{CHG}$ ) is 2.5/ $R_{SET}$ . This will produce a high frequency for filament preheat, but will not produce sufficient voltage to ignite the lamp or cause significant glow current.

After cathode heating, the inverter frequency drops to  $F_{MIN}$  causing a high voltage to appear to ignite the lamp. If lamp current is not detected when the lamp is supposed to have ignited, the lamp voltage feedback coming into pin 8 remains below 1.25V, the  $C_X$  charging current is shut off and the inverter is inhibited until  $C_X$  is discharged by  $R_X$  to the 1.2V threshold. Shutting off the inverter in this manner prevents the inverter from generating excessive heat when the lamp fails to strike or is out of socket. Typically this time is set to be fairly long by choosing a large value of  $R_X$ .



Figure 8. Lamp Preheat and Interrupt Timers

LFB OUT is ignored by the oscillator until  $C_X$  reaches 6.8V threshold. The lamps are therefore driven to full power and then dimmed. The  $C_X$  pin is clamped to about 7.5V.

A summary of the operating frequencies in the various operating modes is shown below.

| Operating Mode      | Operating Frequency |
|---------------------|---------------------|
| Preheat             | [F(MAX) to F(MIN)]  |
| Dimming<br>Lock-out | F(MIN)              |
| Dimming<br>Control  | F(MIN) to F(MAX)    |

# **TYPICAL APPLICATIONS**

Figure 10 shows a schematic for a dimming power-factor corrected 60W ballast, designed to operate two F32T8 fluorescent lamps connected in series.



Figure 9. Lamp Starting and Restart Timing



Figure 10. 220V Dimming Ballast

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE          |  |  |
|-------------|-------------------|------------------|--|--|
| ML4833CP    | 0°C to 85°C       | Molded DIP (P18) |  |  |
| ML4833CS    | 0°C to 85°C       | SOIC (S18)       |  |  |

# **Motor Control**

# **Section 10**

| Selection Guide |                                                                         | 10-1  |
|-----------------|-------------------------------------------------------------------------|-------|
| ML4421          | Variable Speed AC Induction Motor Controller                            | 10-3  |
| ML4423          | 3-Phase and Single/2-Phase Variable Speed AC Induction Motor Controller | 10-13 |
| ML4425/26       | Sensorless BLDC PWM Motor Controller                                    | 10-23 |
| ML4428          | Sensorless Smart-Start™ BLDC PWM Motor Controller                       | 10-39 |





# **Motor Control**

# **Selection Guide**

| Part Number | Function                              | Key Features                                                                                                                        | Package Types  |
|-------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------------|
| ML4421      | AC Motor Controller                   | Provides PWM Sine-Wave Drive for Single and Two Phase AC Motors                                                                     | P28N, S28      |
| ML4423      | AC Motor Controller                   | Provides PWM Sine-Wave Drive for Single, Two and Three Phase AC Motors                                                              | P28N, S28      |
| ML4425      | Sensorless Motor Control              | Onboard Speed Controller, PWM Driver, Voltage Reference,<br>Integrated Sensing                                                      | P28N, S28, J28 |
| ML4426      | Sensorless Motor Control with Reverse | Onboard Speed Controller, PWM Driver, Voltage Reference,<br>Integrated Sensing                                                      | P28N, S28, J28 |
| ML4428      | BLDC Motor Controller                 | Provides Fast Start with Inductance Sensing Circuit. Onboard Speed Controller, PWM Driver, Voltage Reference and Integrated Sensing | P28N, S28      |



# **Variable Speed AC Induction Motor Controller**

# GENERAL DESCRIPTION

The ML4421 AC induction motor controller provides the PWM Sine 0° and Sine 90° waveforms necessary for controlling single and two phase AC induction motors.

A constant voltage/frequency ratio can be maintained over a 10:1 frequency range. The output variable frequency AC voltages are sensed and fed back to the controller to track the sine wave frequency and amplitude set by the speed control.

On two phase motors, direction is controlled by electronically changing the relative 90° phase difference between the main and secondary motor winding.

For tighter speed control, the slip angle can be sensed by measuring the phase angle of the current vs. the voltage in the main winding of the motor. The resultant error signal is used to adjust the amplitude of the output Sine 0° and Sine 90° signals in order to maintain a constant speed during changes in motor load.

The ML4421 limits the motor winding current with a constant off-time PWM controlled current limit. Additional circuitry protects the power transistors by preventing shoot through. The ML4421-12 has output drive from zero to  $V_{CC}$  (+12V) while the ML4421-5 has output drive from zero to 5V.

# **FEATURES**

- Drives single and two phase AC motors
- 10:1 variable speed control range
- Constant V/F with programmable ratio
- Forward/reverse for two phase drive
- Optional slip angle control
- PWM sine wave drive
- 5% distortion typical
- Eliminates run capacitor for PSC motors
- Drives IR 2118 high side drivers (ML4421-12)
- 12V ±10% operation
- On-board 8V voltage reference
- Current limit and programmable dead time



# **PIN CONFIGURATION**

ML4421 28-Pin Narrow DIP (P28N)



ML4421 28-Pin SOIC (S28)



# **PIN DESCRIPTION**

| PIN | NAME                                                                                   | FUNCTION                                                                                                                              | PIN | NAME                               | FUNCTION                                                                                                                                       |
|-----|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | I <sub>SA</sub>                                                                        | Differential input which senses the current of winding A to determine the phase difference between voltage and current,               | 12  | C <sub>PWM</sub>                   | The external capacitor sets the PWM frequency in conjunction with the external $100k\Omega$ resistor (R <sub>REF</sub> ) at V <sub>REF</sub> . |
|     |                                                                                        | with I <sub>SB</sub> .                                                                                                                | 13  | FWD/REV                            | A logic high causes Phase B to lead Phase                                                                                                      |
| 2   | I <sub>SB</sub>                                                                        | (See I <sub>SA</sub> ).                                                                                                               |     |                                    | A by 90°; a logic low causes Phase A to lead Phase B by 90°.                                                                                   |
| 3   | $C_{SA}$                                                                               | The external capacitor sets the slip angle between voltage and current.                                                               | 14  | C <sub>OS</sub>                    | The external capacitor controls the off                                                                                                        |
| 4   | C <sub>SLIP</sub>                                                                      | The voltage on this pin increases the sinewave amplitude at SINE <sub>0</sub> and SINE <sub>90</sub> when the slip angle is exceeded. | 15  | I <sub>SENSE</sub>                 | time during current limit.  Motor current sense input. Current limit occurs when the value exceeds                                             |
| 5   | R <sub>SPEED</sub>                                                                     | The external resistor provides a variable current to the sinewave generator. This current is proportional to V <sub>SPEED</sub> .     | 16  | SINE <sub>90</sub>                 | approximately 0.5V.  A test output to observe the internally generated 90° Sine wave.                                                          |
| 6   | $V_{SPEED}$                                                                            | The voltage on this pin sets the frequency                                                                                            | 17  | $V_{SS}$                           | Signal and power ground.                                                                                                                       |
|     | and amplitude of the sinewaves generated at SINE <sub>0</sub> and SINE <sub>90</sub> . | 18                                                                                                                                    | LB  | Low side drive output for phase B. |                                                                                                                                                |
| 7   | $V_{RFF}$                                                                              | This is a dual purpose pin providing a                                                                                                | 19  | $L_{C}$                            | Low side drive output for phase C.                                                                                                             |
|     | KLI                                                                                    | constant reference voltage which can be                                                                                               | 20  | LA                                 | Low side drive output for phase A.                                                                                                             |
|     |                                                                                        | used for $V_{SPEED}$ . The external 100k $\Omega$ resistor ( $R_{RFF}$ ) value sets internal currents                                 | 21  | $\overline{H}_B$                   | High side drive output for phase B.                                                                                                            |
|     |                                                                                        | used for the PWM frequency and the current limit one shot off time.                                                                   | 22  | $\overline{H}_{C}$                 | High side drive output for phase C.                                                                                                            |
| 0   | D                                                                                      |                                                                                                                                       | 23  | $\overline{H}_A$                   | High side drive output for phase A.                                                                                                            |
| 8   | R <sub>DT</sub>                                                                        | The external resistor controls the dead time in the output stage to prevent cross-                                                    | 24  | $V_{CC}$                           | +12 VDC input.                                                                                                                                 |
|     |                                                                                        | conduction.                                                                                                                           | 25  | $SINE_0$                           | A test output to observe the internally                                                                                                        |
| 9   | $C_0$                                                                                  | The external capacitor sets the Sine 0° frequency in conjunction with R <sub>SPEED</sub> .                                            | 2.0 | ary iar                            | generated 0° Sine wave.                                                                                                                        |
| 10  | C <sub>90</sub>                                                                        | The external capacitor value should match $C_0$ .                                                                                     | 26  | SENSEA                             | Differential input which, with respect to SENSE <sub>C</sub> , feeds back the voltage applied across the A-C motor windings.                   |
| 11  | C <sub>RSTR</sub>                                                                      | The external capacitor sets the one shot                                                                                              | 27  | $SENSE_C$                          | Reference. (See SENSE <sub>A</sub> ).                                                                                                          |
|     | NJIK                                                                                   | time period to restore the DC level of the waveform on $C_{90}$ .                                                                     | 28  | SENSEB                             | Differential input which, with respect to SENSE <sub>C</sub> , feeds back the voltage applied across the B-C motor windings.                   |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (VCC)                  | 14V           |
|---------------------------------------|---------------|
| Output Current (LB, LC, LA, HB, HC, I |               |
| F/R Input Voltage                     |               |
| Junction Temperature                  | 150°C         |
| Storage Temperature Range             | 65°C to 150°C |

| Lead Temperature (Soldering 10 sec.)  | 260°C  |
|---------------------------------------|--------|
| Thermal Resistance (θ <sub>IA</sub> ) |        |
| Plastic DIP                           | 52°C/W |
| Plastic SOIC                          |        |

# **OPERATING CONDITIONS**

| Temperature Range       | 0°C to 70°C |
|-------------------------|-------------|
| V <sub>CC</sub> Voltage | 12V ± 10%   |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, T  $_A$  = Operating Temperature Range, V  $_{CC}$  = 12V  $\pm$  10%, R  $_{SPEED}$  = 100k  $\Omega$ , R  $_{LIMIT}$  = 0.3  $\Omega$ , R  $_{REF}$  = 100k  $\Omega$ , C  $_0$  = C  $_{90}$  = 1  $\mu$ F, C  $_{PWM}$  = 0.51nF, C  $_{OS}$  = 6.8nF, C  $_{RSTR}$  = 2.2nF, (Note 1).

| SYMBOL           | PARAMETER                         | CONDITIONS                      | MIN  | TYP                   | MAX  | UNITS |
|------------------|-----------------------------------|---------------------------------|------|-----------------------|------|-------|
| DC Charact       | eristics                          |                                 |      |                       |      |       |
| Icc              | V <sub>CC</sub> Current Operating |                                 | 8    |                       | 20   | mA    |
| V <sub>REF</sub> | 8V Reference                      |                                 | 7.2  | 8.0                   | 8.8  | V     |
| Digital Inpu     | ts                                |                                 |      |                       |      |       |
| V <sub>IL</sub>  | Input Low Voltage                 |                                 |      |                       | 0.8  | V     |
| V <sub>IH</sub>  | Input High Voltage                |                                 | 2    |                       |      | V     |
| Output Driv      | e ML4421-12                       | * .                             |      |                       |      |       |
| V <sub>OL</sub>  | Output Low Voltage                | I <sub>OL</sub> = 2mA           |      | 0.4                   | 0.8  | V     |
| V <sub>OH</sub>  | Output High Voltage               | $I_{OL} = -2mA$                 |      | V <sub>CC</sub> - 0.2 |      | V     |
| Output Driv      | e ML4421-5                        |                                 |      |                       |      |       |
| V <sub>OL</sub>  | Output Low Voltage                | I <sub>OL</sub> = 1mA           |      |                       | 0.8  | V     |
| V <sub>OH</sub>  | Output High Voltage               | $I_{OL} = -1 \text{mA}$         | 4.0  |                       |      | V     |
| inewave G        | enerator Section                  |                                 |      |                       |      |       |
| $V_{P-P}$        | Sinewave Voltage                  | $V_{SPEED} = 5.5V$              | 2.7  | 3.2                   | 3.6  | V     |
| FREQ             | Sinewave Frequency                |                                 | 63   | 68                    | 83   | Hz    |
|                  | Linearity                         | $V_{SPEED} = 2V \text{ to } 8V$ | -5   |                       | +5   | %     |
|                  | Distortion                        |                                 |      | 5                     |      | %     |
| WM Gene          | rator                             |                                 |      |                       |      |       |
| V <sub>P-P</sub> | Peak to Peak Voltage              |                                 |      | 3.6                   |      | V     |
| F <sub>PWM</sub> | Frequency                         |                                 | 18   | 22                    | 30   | kHz   |
| Current Lim      | it Section                        |                                 |      |                       |      |       |
| V <sub>TH</sub>  | Threshold Voltage                 |                                 | 0.35 | 0.5                   | 0.55 | V     |
| T <sub>OFF</sub> | One Shot Off Time                 |                                 | 90   | 115                   | 150  | μs    |

Note 1:Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.

## **FUNCTIONAL DESCRIPTION**

The ML4421 generates two reference sinewaves separated by 90°. These sinewaves can be varied in amplitude and frequency from a voltage at the speed input. Signals across the motor windings are sensed and the ML4421 drives the external output power stage with the PWM signal necessary to cause the sensed waveform to match the internal reference sinewaves. The ML4421 protects the output power stage by providing constant off time current limit and a programmable dead time circuit to prevent cross conduction. Tighter speed control can be provided by a slip control circuit which holds a constant slip angle between motor voltage and current.

### CIRCUIT BLOCKS AND COMPONENT SELECTION

#### **VREF**

 $V_{REF}$  serves a dual function. A  $100k\Omega$  resistor to ground sets internal currents used for the PWM frequency and the current limit off time. If a  $100k\Omega$  low temperature coefficient potentiometer is used it can also be a voltage reference for  $V_{SPEED}$ .

#### **Speed Control**

The voltage on  $V_{SPEED}$  controls the sinewave frequency and amplitude. A  $100k\Omega$  resistor to ground on  $R_{SPEED}$  converts the voltage on  $V_{SPEED}$  to a current which is used to control the frequency of the sinewaves. The amplitude of the sinewaves increases linearly with  $V_{SPEED}$  until it reaches 4.4V. Above this voltage the amplitude remains constant and only the frequency changes as shown in figures 1 and 2.

#### SINE<sub>0</sub> Generator

The capacitor to ground on  $C_0$  sets the frequency range of the sinewave according to the following relationship. This should be a low temperature coefficient capacitor for best results.

$$FREQ. = \frac{V_{SPEED}/R_{SPEED}}{2(C_0)0.356V}$$
 (1)

For  $R_{SPEED} = 100k\Omega$ 

$$FREQ. = \frac{V_{SPEED}}{71200 C_0} \tag{2}$$

The SINE<sub>0</sub> pin can be used to observe the SINE<sub>0</sub> sinewave.

## SINE<sub>90</sub> Generator

The capacitor to ground on  $C_{90}$  should match  $C_0$ . The 2.2nF capacitor to ground on  $C_{RSTR}$  sets a 100 $\mu$ s restore time during which the SINE $_{90}$  waveform is allowed to reestablish the DC reference voltage of SINE $_{90}$  during it's positive transition through neutral. A small positive or negative step in the waveform may occur at this time. The SINE $_{90}$  pin may be used to observe the SINE $_{90}$  sinewave.



Figure 1. Frequency vs V<sub>SPEED</sub>



Figure 2. Normalized Output Voltage vs V<sub>SPEED</sub> Pin 4 grounded.

10

#### **PWM Generator**

A triangle PWM frequency will be generated on a capacitor to ground on C<sub>PWM</sub>. The frequency is set by the following equation:

$$f_{PWM} = \frac{V_{REF}}{(R_{REF})(7.2)C_{PWM}}$$

$$f_{PWM} = \frac{11.2 \times 10^{-6}}{C_{PWM}} \quad \text{(when } R_{REF} = 100\text{k)}$$
(3)

This frequency (in Hz) is recommended to operate above 20kHz to eliminate PWM noise. This should be a low temperature coefficient capacitor for best results. The frequency is adjustable to accommodate lower frequency IGBT switching power devices.

### **Current Limit**

Motor current is sensed on  $I_{SENSE}$ .  $R_{LIMIT}$  should be selected so that

$$R_{LIMIT} = \frac{0.5V}{I_{MAX}} \tag{4}$$

The  $1k\Omega$  and 330pF filters the high frequency diode recovery spikes occurring in the output.

## COS - One Shot Current Limit Timer

When voltage exceeds 0.5V on the  $I_{SENSE}$  pin, the output pulse is terminated. The sensed current limit is constant off time based, set by the one shot period. The one shot period may be smaller or larger than the PWM period. Use one shot period = 0.5 x PWM period as a starting point.

## **PWM SINE Controller**

This circuit block compares the sinewaves at SINE $_0$  and SINE $_0$  to the sampled inputs SENSE $_A$ –SENSE $_C$  and SENSE $_B$ –SENSE $_C$ . The PWM loop then drives the outputs to force these differential waveforms to equal the internal reference waveforms at SINE $_0$  and SINE $_0$ . The differential signals SENSE $_A$ –SENSE $_C$  and SENSE $_B$ –SENSE $_C$  will be approximately 1.6 volts peak. The signals at these pins should be filtered to remove the PWM frequency. The high voltages at the motor terminals are divided down to 1.6 volts to provide voltage feedback to the controller. See Figure 3. The  $0.33\mu F$  capacitors (Figure 3) to ground on SENSE $_A$ , SENSE $_B$  and SENSE $_C$  will create 1kHz filtering at these inputs. Voltage on the motor is set by the divider ratios.

$$V_{PMOTOR} = \frac{R5(1.6V)}{1k\Omega}$$
 (5)

#### **OUTPUT DRIVE**

The 6 output drivers of the ML4421-12 drive the H and L output from 0 to 12 volts. The outputs will drive about 2mA and are designed to drive output buffers and high side drivers requiring 12 volt swings. The ML4421-5 provides low current 0 to 5 volt drive for high side/low side drivers requiring 5 volt swings.

#### SHOOTTHROUGH PROTECTION

A dead time circuit is provided to prevent shootthrough currents in the output stage. The dead time is controlled by a resistor to ground on R<sub>DT</sub>. The dead time should be sufficient to prevent cross conduction in the output stage.

$$R_{DT} = 5.2 \times 10^4 \times t_{DEAD} \text{ (in } \mu\text{s)}$$
 (6)

### **SLIP CONTROL (OPTIONAL)**

For tighter speed control, slip sense can be activated by connecting capacitors from C<sub>SA</sub> and C<sub>SLIP</sub> to ground respectively, and adding the circuit in Figure 4. The slip control circuit compares the phase of the current in winding A sensed at pin ISA with respect to pin ISB and the phase A voltage at pin SENSEA with respect to pin SENCE<sub>C</sub>. The capacitor on C<sub>SA</sub> to ground sets the timing window that current is allowed to lag behind voltage. See Figure 5. Under no load conditions, the angle between the motor phase voltage and current is close to 90°. When the motor is loaded, this phase difference reduces, and it is compared to the timing window set by C<sub>SA</sub>. The result is integrated by the capacitor on C<sub>SLIP</sub>. When V<sub>CSLIP</sub> exceeds V<sub>SPEED</sub>, the voltage applied to the motor will be increased. This pin can be grounded to disable the slip control, or set to a given voltage to insure a minimum starting voltage independent of frequency. This pin sources or sinks about 80µA. For a given angle:

$$C_{SA} = 7.9 \times 10^{-4} (C_0)$$
or
$$\theta = \frac{C_{SA}}{(7.9 \times 10^{-4} C_0)}$$
( $\theta$  is in degrees)

For slip control to function properly,  $C_{SA}$  has to be less than 7.1 x  $10^{-2}(C_0)$ . A transimpedance amplifier is used to convert the sensed current in winding A to voltage in the same phase. The resistor R1 should be chosen so the peak to peak voltage between  $I_{SA}$  and  $I_{SB}$  is greater than 500mV. (See Figure 4)

Note: when  $V_{CSLIP}$  reaches 4.4V, the motor voltage is at its maximum.





Figure 3.1. DC Offset Autocorrection Circuit

## **DESIGN CONSIDERATIONS**

The ML4421 provides all the signals and sampling necessary to drive the output power stage connected to the motor. The components around the ML4421 for a typical application is shown in Figure 3. The V<sub>MOTOR</sub> voltage power should be greater than the largest signal waveform requested or output clipping may result. The printed circuit board should have a ground plane to minimize ground loops.

### **OFFSET COMPENSATION**

The auto offset circuit is used to reduce potential DC currents in the windings. The LM13600 transconductance op amp senses a DC voltage across a motor winding and outputs a correction current to the SENSE<sub>A</sub> and SENSE<sub>B</sub> inputs to automatically compensate for sensed DC offset voltages. The  $825k\Omega$  resistors produce additional currents to the base of the NPN transistor pair. If another transistor array is used, with different Beta, then the  $825k\Omega$  and/or  $845k\Omega$  resistors may need to be reselected. (Figure 3.1)



Figure 4.



Figure 5. Response to Torque Variation.

Figure 6. Steady State.



# **ORDERING INFORMATION**

| PART NUMBER  | TEMPERATURE RANGE | PACKAGE                  |
|--------------|-------------------|--------------------------|
| ML4421CS-12  | 0°C to 70°C       | 28-PIN SOIC (S28)        |
| ML4421CPN-12 | 0°C to 70°C       | 28-PIN Narrow DIP (P28N) |
| ML4421CS-5   | 0°C to 70°C       | 28-PIN SOIC (S28)        |
| ML4421CPN-5  | 0°C to 70°C       | 28-PIN Narrow DIP (P28N) |



# 3-Phase and Single/2-Phase Variable Speed AC Induction Motor Controller

# **GENERAL DESCRIPTION**

The ML4423 AC induction motor controller provides the PWM sinewave waveforms necessary for controlling three phases as well as single and two phase split capacitor AC induction motors.

A constant Voltage/Frequency ratio can be maintained over a 10:1 frequency range providing 15Hz to 150Hz control. The output variable frequency AC voltages are sensed and fed back to the controller to track the sinewave frequency and amplitude set at the speed control input. Direction, on two and three phase motors, is controlled by changing the relative phase difference between the motor windings: 90° for two phase motors and 120° and 240° for three phase motors.

To protect the motor, power devices, high voltage drivers and control circuitry, the ML4423 includes fixed period, pulse by pulse variable duty cycle current limit, deadtime circuitry, and undervoltage lockout. The ML4423 has selectable output voltage swing of 5V or 12V for interfacing to different high side drivers and power devices.

## **FEATURES**

- Drives single, two, and three phase AC motors
- 10:1 variable speed control range: >500Hz operation
- Constant V/F with programmable slope and end points
- Forward/Reverse for two and three phase motors
- Low distortion PWM sinewave drive: <5%</p>
- Eliminates run capacitor for PSC motors
- Coast pin for quick power disable
- Low cost interface with various gate drivers: IR 2118, PWR-INT 100, etc.
- Programmable deadtime, PWM current limit, and 9V undervoltage lockout
- 12V ±20% operation with on-board 8V reference



# **PIN CONFIGURATION**

ML4423 28-Pin Narrow DIP (P28N) 28-Pin SOIC (S28)



# **PIN DESCRIPTION**

| Pin# | Name               | Function                                                                                                                                                                      | Pin# | Name               | Function                                                                                                                                                                                                          |
|------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | SENSEA             | Differential input which, in conjunction with SENSE <sub>C</sub> , feeds back the voltage applied across motor winding A-C.                                                   | 14   | COAST              | A TTL logic input. A logic low causes all output drive transistors to turn OFF. (Defaults to logic high if left unconnected.)                                                                                     |
| 2    | SENSEC             | Input which feeds back the voltage applied to motor winding C. Reference voltage for A and B.                                                                                 | 15   | F/R                | A TTL Logic input. A logic high causes phase A to lead phase B; a logic low causes phase A to lag phase B. (Defaults to logic high if left unconnected.)                                                          |
| 3    | SENSE <sub>B</sub> | Differential input which, in conjunction with SENSE <sub>C</sub> , feeds back the voltage applied across motor winding B-C.                                                   | 16   | I <sub>SENSE</sub> | Motor current sense input. Current limit occurs when the voltage on this pin reaches 0.5V.                                                                                                                        |
| 4    | V <sub>MIN</sub>   | The voltage on this pin sets the minimum sinewave amplitude at low speeds.                                                                                                    | 17   | GND                | Signal and power ground.                                                                                                                                                                                          |
| 5    | V <sub>SPEED</sub> | The voltage on this pin sets the frequency and amplitude of the sinewaves generated at SINE <sub>A</sub> and SINE <sub>B</sub> .                                              | 18   | 3PH/2PH            | Input to select 3-phase or single/2-phase operation. Leaving this pin unconnected selects 3-phase drive. Connecting this pin to V <sub>CC</sub> selects single/2-phase drive.                                     |
| 6    | R <sub>SPEED</sub> | An external resistor to ground provides a variable current to the sinewave                                                                                                    | 19   | L B                | Low side drive output for phase B.                                                                                                                                                                                |
|      |                    | generator. The current is proportional to V <sub>SPEED</sub> .                                                                                                                | 20   | LC                 | Low side drive output for phase C.                                                                                                                                                                                |
| 7    | V                  | 8V reference output which can be                                                                                                                                              | 21   | LA                 | Low side drive output for phase A.                                                                                                                                                                                |
| ,    | V <sub>REF</sub>   | used for setting V <sub>SPEED</sub> and V <sub>MIN</sub> .                                                                                                                    | 22   | ΗB                 | High side drive output for phase B.                                                                                                                                                                               |
| 8    | $R_{REF}$          | An external resistor to ground provides                                                                                                                                       | 23   | HC                 | High side drive output for phase C.                                                                                                                                                                               |
|      |                    | a constant current used for setting the PWM frequency in conjunction with C <sub>PWM</sub> .                                                                                  | 24   | ΗA                 | High side drive output for phase A.                                                                                                                                                                               |
| 9    | R <sub>DT</sub>    | An external resistor to ground sets the deadtime in the output stage to prevent cross-conduction in the power devices. A $166k\Omega$ resistor provides $2\mu$ s of deadtime. | 25   | 5V/12V<br>SELECT   | Input to select 5V or 12V output drive. Leaving this pin unconnected selects 5V output drive levels at the driver outputs. Connecting this pin to $V_{CC}$ selects 12V output drive levels at the driver outputs. |
| 10   | $SINE_A$           | A test output for observing the internally generated sinewave used for                                                                                                        | 26   | $V_{CC}$           | +12V.                                                                                                                                                                                                             |
|      |                    | motor winding A-C.                                                                                                                                                            | 27   | C <sub>GM1</sub>   | An external capacitor to ground sets a pole in the feedback loop in                                                                                                                                               |
| 11   | SINE <sub>B</sub>  | A test output for observing the<br>internally generated sinewave used for<br>motor winding B-C.                                                                               | 28   | C <sub>GM2</sub>   | conjunction with a $g_m$ of $1/650\Omega$ .  An external capacitor to ground sets a pole in the feedback loop in                                                                                                  |
| 12   | C <sub>0</sub>     | An external capacitor to ground sets the sinewave frequency in conjunction with $V_{SPEED}$ and $R_{SPEED}$ .                                                                 |      |                    | conjunction with a $g_m$ of $1/650\Omega$ .                                                                                                                                                                       |
| 13   | Срум               | An external capacitor to ground sets the PWM triangle frequency in conjunction with the external resistor R <sub>REF</sub> .                                                  |      |                    |                                                                                                                                                                                                                   |
|      |                    |                                                                                                                                                                               |      |                    |                                                                                                                                                                                                                   |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>CC</sub> Voltage             | 15V           |
|-------------------------------------|---------------|
| Output Drive Current                |               |
| Logic Inputs (F/R, COAST)           | 0.3 to 7V     |
| Junction Temperature                |               |
| Storage Temperature Range           | 65°C to 150°C |
| Lead Temperature (Soldering 10 sec) | 150°C         |

| Thermal Resistance ( $\theta_{IA}$ ) |        |
|--------------------------------------|--------|
| Plastic DIP                          | 52°C/W |
| Plastic SOIC                         | 75°C/W |

# **OPERATING CONDITIONS**

| Temperature Range       | 0°C to 70°C   |
|-------------------------|---------------|
| V <sub>CC</sub> Voltage | 9.6V to 14.4V |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, T<sub>A</sub> = 0°C to 70°C, V<sub>CC</sub> = 12V  $\pm$  20%, R<sub>SPEED</sub> = 160k $\Omega$ , R<sub>LIMIT</sub> = 0.25 $\Omega$ , R<sub>REF</sub> = 200k $\Omega$ , C<sub>0</sub> = 0.47 $\mu$ F, C<sub>PWM</sub> = 220pF, R<sub>DT</sub> = 166k (Note 1).

| PARAMETER                                            | CONDITIONS                                                                         | MIN | TYP                 | MAX | UNITS |
|------------------------------------------------------|------------------------------------------------------------------------------------|-----|---------------------|-----|-------|
| DIGITAL INPUTS                                       | •                                                                                  |     |                     |     |       |
| Input Low Voltage (VIL)                              |                                                                                    |     |                     | 0.8 | V     |
| Input High Voltage (V <sub>IH</sub> )                |                                                                                    | 2   |                     |     | V     |
| OUTPUT DRIVE (H, L)                                  |                                                                                    |     |                     |     | -     |
| Output Low Voltage (V <sub>OL</sub> )                | I <sub>OL</sub> = 20mA,<br>5V/12V SELECT = V <sub>CC</sub> (12V)                   |     | 1                   |     | V     |
| Output High Voltage (V <sub>OH</sub> )               | I <sub>OL</sub> = -20mA,<br>5V/12V SELECT = V <sub>CC</sub> (12V)                  |     | V <sub>CC</sub> – 1 |     | V     |
| Output Low Voltage (V <sub>OL</sub> )                | I <sub>OL</sub> = 2mA, 5V/12V SELECT<br>not connected (5V)                         |     | 0.1                 |     | V     |
| Output High Voltage (V <sub>OH</sub> )               | Output High Voltage ( $V_{OH}$ ) $I_{OL} = -2mA, 5V/12V SELECT$ not connected (5V) |     | 5                   |     | V     |
| SINEWAVE GENERATOR                                   |                                                                                    |     |                     | :   |       |
| Sinewave Peak Voltage (V <sub>PP</sub> )             | V <sub>SPEED</sub> = 4.4V                                                          |     | 3.4                 |     | V     |
| Sinewave Frequency (Freq)                            | V <sub>SPEED</sub> = 4.4V                                                          |     | 60                  |     | Hz    |
| Distortion                                           |                                                                                    |     | 5                   |     | %     |
| PWM GENERATOR                                        |                                                                                    |     |                     |     |       |
| Ramp Frequency (Freq)                                |                                                                                    |     | 25                  |     | kHz   |
| CURRENT LIMIT                                        |                                                                                    |     |                     |     |       |
| Threshold Voltage (V <sub>TH</sub> )                 |                                                                                    | 0.4 | 0.5                 | 0.6 | V     |
| UNDERVOLTAGE LOCKOUT                                 |                                                                                    |     |                     |     |       |
| Threshold Voltage                                    |                                                                                    | 7.8 | 8.4                 | 9.2 | V     |
| Hysteresis                                           |                                                                                    |     | 0.5                 |     | V     |
| SUPPLY                                               |                                                                                    |     |                     |     |       |
| V <sub>CC</sub> Operating Current (I <sub>CC</sub> ) |                                                                                    | 10  | 14                  | 20  | mA    |
| 8V Reference (V <sub>REF</sub> )                     |                                                                                    | 7.6 | 7.8                 | 8.2 | V     |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

# 10

# **FUNCTIONAL DESCRIPTION**

The ML4423 generates 2 reference sinewaves separated by 90° or 60° in a closed loop (feedback) system. These sinewaves can be varied in amplitude and frequency by the speed input. Signals across the motor windings are fed back and the ML4423 drives the external power output stage with the PWM sinewave signal necessary to cause the measured (feedback) output waveform to match the internal reference sinewaves. The ML4423 provides fixed period, variable duty cycle current limit protection, and a programmable dead time circuit to prevent cross conduction in the power output stage. An undervoltage lockout circuit turns off the external power transistors if  $V_{\rm CC}$  falls below 9V (approximately).

### CIRCUIT BLOCKS AND COMPONENT SELECTION

#### RREF

R<sub>REF</sub> (pin 8) should be set to 200k. This current along with C<sub>PWM</sub> set the PWM frequency.

#### **Speed Control**

The voltage on  $V_{SPEED}$  (pin 5) controls the sinewave frequency and amplitude. A  $160k\Omega$  resistor to ground on  $R_{SPEED}$  (pin 6) converts the voltage on  $V_{SPEED}$  to a current which is used to control the frequency of the output PWM sinewaves. The amplitude of the sinewaves increases linearly with  $V_{SPEED}$  until it reahces 4.4V. Above this voltage the amplitude remains constant and only the frequency changes as shown in Figures 1 and 2.

# SINEA and SINEB Generators

The capacitor to ground on  $C_0$  sets the frequency of the sinewave according to the following relationship.  $C_0$  should be a low temperature coefficient capacitor for stable output frequency.

$$f_{SINE} = \left(\frac{\frac{V_{SPEED}}{R_{SPEED}}}{4C_0 \times 0.170V}\right)$$
(1)

For  $R_{SPFED} = 160k\Omega$ 

$$f_{SINE} = \frac{V_{SPEED}}{108,800 \times C_0} \tag{2}$$

With  $V_{SPEED} = 3V$  and  $C_0 = 0.47\mu F$ ,  $f_{SINE} = 58.7Hz$  and can be observed at test points  $SINE_A$  (pin 10) and  $SINE_B$  (pin 11).

#### **PWM Generator**

A triangular PWM frequency will be generated on a capacitor to ground on C<sub>PWM</sub> (pin 13). The frequency is set by the following equation:

$$f_{PWM} = \frac{1}{200,000 \times C_{PWM}}$$
 (3)

For  $C_{PWM} = 220$ pF,  $f_{PWM} = 22.7$ kHz. It is recommended to operate above 20kHz to eliminate audible PWM noise. The PWM frequency is adjustable to accommodate lower frequency IGBT switching power devices.



Figure 1. Frequency vs V<sub>SPEED</sub>



Figure 2. Normalized Output Voltage vs V<sub>SPEED</sub>

#### **Current Limit**

Motor current is sensed on  $I_{SENSE}$  (pin 16).  $R_{LIMIT}$  should be selected so that

$$R_{LIMIT} = \frac{0.5V}{I_{MAX}} \tag{4}$$

For a 2A current limit,  $R_{LIMIT} = 0.25\Omega$ . The  $1k\Omega$  resistor and 330pF capacitor filter (shown in figure 3) filter the high frequency flyback pulses (due to the freewheeling diode recovery currents) occurring at the output. When  $I_{MAX}$  is reached the output power will be turned off for the remainder of the current PWM cycle, which is asynchronous with the sinewave frequency. Thus current limit is fixed-period with variable duty cycle.

#### **PWM SINE Controller**

This circuit block compares the sinewaves at SINE<sub>A</sub> and SINE<sub>B</sub> to the sampled inputs SENSE<sub>A</sub>-SENSE<sub>C</sub> and SENSE<sub>B</sub>-SENSE<sub>C</sub>, respectively. The PWM loop then drives the outputs to force these "differential" waveforms to equal the internal reference waveforms at SINEA and SINE<sub>B</sub>. The differential signals SENSE<sub>A</sub>-SENSE<sub>C</sub> and SENSE<sub>B</sub>-SENSE<sub>C</sub> will be approximately 1.7 volts zeropeak maximum. The signals at these pins should be filtered to remove the PWM frequency. The high voltages at the motor terminals are divided down to 1.7V to provide voltage feedback to the controller. In figure 3, the resistors to ground from SENSE<sub>A</sub> (pin 1) and SENSE<sub>B</sub> (pin 3) should be  $1k\Omega$ . SENSE<sub>C</sub> (pin 2) should have a  $500\Omega$  to ground because it has 1/2 the input impedance of the other 2 inputs. The 0.15µF capacitors to ground on SENSE<sub>A</sub> and SENSE<sub>B</sub> and the 0.3μF capacitor to ground on SENSEC will create a 1kHz low pass filter at these inputs. V<sub>PEAK</sub> on the motor is set by the divider ratios.

For the values shown in figure 3:

$$(V_{SPEED} = 4.4V)$$

$$V_{PEAK} = 1.7V \left( \frac{99k + 1k}{1k} \right)$$

$$= 1.7V \left( \frac{49.5k + 500}{500} \right)$$

$$= 170V$$
(5)

#### **OUTPUT DRIVE**

The 6 output drivers of the ML4423 drive the H and L outputs from 0 to 12 volts (with pin 25 tied to  $V_{CC}+(12V)$ ). The outputs will drive about 10mA and are designed to drive output buffers and high side drivers requiring 12V swings. The ML4423 provides lower current 0 to 5V drive for high/low side drivers requiring 5V input signal swings with pin 25 left unconnected.

### PROGRAMMABLE DEADTIME

A dead time circuit is provided to prevent shoot through currents in the power output stage. The dead time is controlled by a resistor to ground on R<sub>DT</sub> (pin 9). The dead time selected should be large enough to prevent cross conduction between the upper and lower power devices of each inverter phase leg.

$$t_{DEAD} = 1.2 \times 10^{-11} (R_{DB})$$
 (6)

With  $f_{PWM} = 25 \text{kHz}$ , the PWM period is 40 $\mu$ s. With  $R_{DB} = 166 \text{k}$ ,  $t_{DEAD} = 2 \mu \text{s}$  (~5%).

## CGM1 and CGM2

These two external capacitors to ground each set a pole in the forward path of the feedback loop in conjunction with a  $g_m$  of  $1/650\Omega$ . The pole should be placed at a frequency higher than the PWM frequency.

$$\frac{g_{\text{m}}}{2\pi C_{\text{gm}}} > f_{\text{PWM}} \tag{7}$$

# **APPLICATION**

The ML4423 provides all the signals necessary to drive the output power stage connected to the motor. The components around the ML4423 for a typical application are shown in figure 3. The motor DC supply voltage should be greater than the largest signal waveform required or output clipping may result. Figure 4 shows an alternate circuit using the IR2118.



Figure 3. 3-Phase Motor Controller with INT-100 High Voltage Drivers



Figure 4. ML4423 Output Stage Using IR2118 High Side Drivers

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE                  |
|-------------|-------------------|--------------------------|
| ML4423CP    | 0°C to 70°C       | 28-PIN Narrow Dip (P28N) |
| ML4423CS    | 0°C to 70°C       | 28-PIN SOIC (S28)        |



# ML4425/ML4426

# **Sensorless BLDC PWM Motor Controller**

# **GENERAL DESCRIPTION**

The ML4425/ML4426 PWM motor controllers provide all of the functions necessary for starting and controlling the speed of delta or wye wound Brushless DC Motors (BLDC) without Hall Effect Sensors.

Back EMF voltage is sensed from the motor windings to determine the proper commutation phase sequence using PLL techniques. The patented Back-EMF sensing technique used will commutate virtually any 3-Phase BLDC motor and is insensitive to PWM noise and motor snubbing circuitry.

The ML4425/ML4426 limits the motor current with a constant off-time PWM controlled current. The velocity loop is controlled with an on-board amplifier. An accurate, jitter-free, VCO/TACH output is provided equal to the commutation frequency of the motor. The ML4425/ML4426 switches the gates of external N-channel power MOSFETs to regulate the motor current and directly drives

# **FEATURES**

- Stand-alone operation
- Forward and reverse operation: ML4426
- Current limit input: ML4425
- Motor starts and stops with power to IC
- On-board start sequence: Align  $\rightarrow$  Ramp  $\rightarrow$  Set Speed
- Patented Back-EMF commutation technique provides iitterless torque for minimum "spin-up" time
- Simple variable speed control
- On-board voltage reference: 6.9V
- Single external resistor sets all critical currents
- On-board speed control loop

# BLOCK DIAGRAM/TYPICAL APPLICATION (28 pin DIP/SOIC)



# **GENERAL DESCRIPTION** (Continued)

the P-channel MOSFETs for 12V motors. Higher voltage motors are driven using buffer transistors or standard "High side" drivers.

The ML4425/ML4426 has a blanker circuit to prevent false retriggering of the one shot during a motor current spike and circuitry to ensure that there is no shoot through in any state of the power drive FETs.

The timing of the start-up sequence is determined with one current setting resistor and two timing capacitors thus allowing for simple optimization for a wide range of motors and loads.

# FEATURES (Continued)

- PLL used for commutation provides noise immunity from PWM spikes, compared to noise sensitive zero crossing technique
- PWM control for maximum efficiency
- Under-voltage fault output
- 12V operation
- Direct FET drive for 12V motors
- Drives high voltage motors with IC buffers from IR, IXYS, Harris, Power Integration, Holt, Siliconix, etc.

## PIN CONFIGURATION

ML4425/ML4426 28-Pin SOIC (S28) 28-Pin Molded Narrow DIP (P28N)



# ML4425/ML4426 32 Pin TQFP (T32)



# PIN DESCRIPTION (Pin number in parenthesis is for TQFP package)

| F        | PIN   | NAME               | FUNCTION                                                                                                                                                                                   |    | PIN  | NAME                | FUNCTION                                                                                                                           |
|----------|-------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|------|---------------------|------------------------------------------------------------------------------------------------------------------------------------|
| 1        | (30)  | I <sub>SENSE</sub> | Motor current sense input. I <sub>LIMIT</sub> occurs when this pin is approximately 0.5V.                                                                                                  | 17 | (17) | C <sub>RST</sub>    | A 0.75µA current from this pin will charge a capacitor to 1.5V. This is the time the device will remain in                         |
| 2        | (31)  | P1                 | Drives the external P-channel transistor driving motor PH1.                                                                                                                                |    |      |                     | reset mode. Connecting this pin to ground forces the chip to the reset state.                                                      |
| 3        | (32)  | P2                 | Drives the external P-channel transistor driving motor PH2.                                                                                                                                | 18 | (18) | $\overline{V_{FT}}$ | A logic "0" indicates the power supply is under-voltage. A logic                                                                   |
| 4        | (1)   | P3                 | Drives the external P-channel transistor driving motor PH3.                                                                                                                                | 19 | (19) | C <sub>EN</sub>     | "1" is > 3.5V.<br>After $C_{RST}$ has timed out a 0.75 $\mu$ A                                                                     |
| 5        | (3)   | RC <sub>PWM</sub>  | The resistor/capacitor combination on this gm amplifier sets the polezero of the speed loop in conjunction with a gm of 0.385mmho.                                                         |    | (13) | CEN                 | current from this pin will charge a capacitor to 1.5V. This is the time the device will remain in the ramp mode.                   |
| 6        | (4)   | C <sub>OSC</sub>   | This capacitor sets the PWM oscillator frequency. A 1nF capacitor will set the frequency to                                                                                                | 20 | (20) | RC <sub>VCO</sub>   | VCO loop filter components. A $0.5\mu A$ current from this pin will ramp the VCO after $C_{RST}$ has timed out.                    |
| 7        | (5)   | $V_{REF}$          | approximately 25KHz.  This voltage reference output can be used to set the speed reference voltage.                                                                                        | 21 | (21) | C <sub>RAMP</sub>   | This capacitor can be used if necessary to reduce the ramp speed to enhance start-up in high RPM applications. It is logic low     |
| 8        | (6)   | $V_{SPEED}$        | This input to the amplifier in the                                                                                                                                                         | 22 | (22) | PH1                 | until C <sub>EN</sub> times out.  Motor Terminal 1                                                                                 |
|          |       |                    | speed loop controls the speed target of the motor.                                                                                                                                         | 23 | (23) | PH2                 | Motor Terminal 2                                                                                                                   |
| 9-11     | (7-9) | N1, N2,            | Drives the external N-channel                                                                                                                                                              | 24 | (24) | PH3                 | Motor Terminal 3                                                                                                                   |
|          |       | N3 .               | MOSFETs for PH1, PH2, PH3.                                                                                                                                                                 | 25 | (25) | BRAKE               | A "0" activates the braking circuit                                                                                                |
| 12       | (10)  | F/R                | For the ML4426, the forward/<br>reverse pin controls the sequence<br>of the commutation states and thus<br>the direction of motor rotation.                                                | 26 | (26) | C <sub>OS</sub>     | A 30µA current from this pin will charge a timing capacitor to GND for fixed off-time PWM current control                          |
| 12       | (10)  | ILIMIT             | For the ML4425, this pin is internally set to 2.5V which sets the I <sub>SENSE</sub> threshold to 0.5V. This voltage can be lowered externally to reduce the I <sub>SENSE</sub> threshold. | 27 | (27) | R <sub>REF</sub>    | This resistor sets constant currents on the device to reduce process dependence and external components. The $137k\Omega$ resistor |
| 13       | (11)  | VCO/<br>TACH       | This logic output indicates the commutation frequency of the                                                                                                                               |    |      |                     | sets the previously mentioned current levels.                                                                                      |
|          |       | 171011             | motor. In run mode, when the PLL                                                                                                                                                           | 28 | (28) | GND                 | Signal and Power Ground                                                                                                            |
|          |       |                    | is locked to the back EMF signal this pin provides a frequency                                                                                                                             |    | (2)  | NC                  | No connection                                                                                                                      |
|          |       |                    | proportional to rotor speed                                                                                                                                                                |    | (13) | NC                  | No connection                                                                                                                      |
| 1.4      | (1.2) | V                  | (TACH).                                                                                                                                                                                    |    | (14) | NC                  | No connection                                                                                                                      |
| 14<br>15 | (12)  | V <sub>CC</sub>    | 12V power yupply .                                                                                                                                                                         |    | (29) | NC <sub>1</sub>     | No connection                                                                                                                      |
|          | (15)  | C <sub>VCO</sub>   | Timing capacitor for VCO                                                                                                                                                                   |    |      |                     |                                                                                                                                    |
| 16       | (16)  | R <sub>VCO</sub>   | The resistor on this pin sets a process independent current to generate a repeatable VCO frequency.                                                                                        |    |      |                     |                                                                                                                                    |
|          |       |                    |                                                                                                                                                                                            |    |      |                     |                                                                                                                                    |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| 14V           |
|---------------|
| ±50mA         |
| 0.3 to 7V     |
| 150°C         |
| 65°C to 150°C |
| 150°C         |
| 60°C/W        |
|               |

# **OPERATING CONDITIONS**

| Temperature Range         |              |
|---------------------------|--------------|
| ML4425CX/ML4426CX         | 0°C to 70°C  |
| ML4425IX/ML4426IX         | 40°C to 85°C |
| VCC Voltage +12V (pin 14) | 12V ± 10%    |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{CC}$  = 12V  $\pm$  10%,  $R_{SENSE}$  = 1 $\Omega$ ,  $C_{VCO}$  = 0.01 $\mu$ F,  $C_{OS}$  = 100pF,  $R_{REF}$  = 137k $\Omega$  (Note 1)

| PARAMETER                                  | CONDITIO                                         | CONDITIONS                  |      | TYP  | MAX  | UNITS    |
|--------------------------------------------|--------------------------------------------------|-----------------------------|------|------|------|----------|
| Oscillator (VCO) Section $(V_{PIN16} = 5)$ | V)                                               |                             |      |      |      |          |
| Frequency vs. V <sub>PIN 20</sub>          | $0.5V \le V_{PIN20} \le 7V$                      | $0.5V \le V_{PIN20} \le 7V$ |      | 300  |      | Hz/V     |
| Frequency                                  | V <sub>VCO</sub> = 6V                            |                             | 1500 | 1850 | 2200 | Hz       |
| Sampling Amplifier (Note 2)                |                                                  |                             |      |      |      |          |
| V <sub>RC</sub>                            | State R                                          |                             |      | 125  | 250  | mV       |
| I <sub>RC</sub>                            | Ramp                                             | C Suffix                    | 0.50 |      | 0.72 | μА       |
|                                            |                                                  | I Suffix                    | 0.50 |      | 0.75 | μА       |
|                                            | $V_{PIN19} = 5V$ , State A,<br>$V_{PH2} = VCC/3$ | C Suffix                    | 30   |      | 90   | μА       |
|                                            |                                                  | I Suffix                    | 27   |      | 90   | μА       |
|                                            | $V_{PIN19} = 5V$ , State A,                      | $V_{PH2} = VCC/2$           | -15  |      | 15   | μА       |
|                                            | $V_{PIN19}$ = 5V, State A,<br>$V_{PH2}$ = 2VCC/3 | C Suffix                    | -90  |      | -30  | μА       |
|                                            |                                                  | I Suffix                    | -90  |      | -27  | μА       |
| Motor Current Control Section              |                                                  | J                           | •:   |      |      | 1        |
| I(SENSE) Gain                              | V <sub>PIN12</sub> ≤ 2.5V                        | V <sub>PIN12</sub> ≤ 2.5V   |      | 5.0  | 5.5  | V/V      |
| One Shot Off Time                          |                                                  | C Suffix                    | 9    |      | 18   | μs       |
|                                            |                                                  | I Suffix                    | 9    |      | 20   | μs       |
| Power Fail Detection Circuit               |                                                  |                             |      |      |      | <b>+</b> |
| 12V Threshold                              | `                                                | C Suffix                    | 8.8  | 9.5  | 10.2 | V        |
|                                            |                                                  | I Suffix                    | 8.6  |      | 10.3 | V        |
| Hysteresis                                 |                                                  |                             |      | 150  |      | mV       |
| Logic Inputs                               |                                                  |                             |      | L    |      | 1        |
| Voltage High (V <sub>IH</sub> )            |                                                  |                             | 2    |      |      | V        |
| Voltage Low (V <sub>IL</sub> )             |                                                  |                             |      |      | 0.8  | V        |
| Current High (I <sub>IH</sub> )            | V <sub>IN</sub> = 2.7V                           | V <sub>IN</sub> = 2.7V      |      |      | 300  | μА       |
| Current Low (I <sub>IL</sub> )             | V <sub>IN</sub> = 0.4V                           | V <sub>IN</sub> = 0.4V      |      |      | 150  | μА       |
| Braking Circuit                            |                                                  |                             | l    |      | I    | 1        |
| Current Low (I <sub>II</sub> ) (Note 3)    | $V_{PIN25} = 0V$                                 |                             |      | 1.1  |      | mA       |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                       |                                                 | CONDITIONS                |                           | MIN                   | TYP                   | MAX                   | UNITS |
|---------------------------------|-------------------------------------------------|---------------------------|---------------------------|-----------------------|-----------------------|-----------------------|-------|
| Outputs                         |                                                 |                           |                           |                       | <u> </u>              | <u> </u>              |       |
| I <sub>P</sub> Low              | ML4425                                          | Vp = 2V                   | -                         | 0.5                   |                       | 1.2                   | mA    |
|                                 | ML4426                                          | V <sub>P</sub> = 2V       | $V_P = 2V$                |                       |                       | 7                     | mA    |
| V <sub>P</sub> High             |                                                 | $I_P = -10\mu A$          |                           | V <sub>CC</sub> – 1.3 |                       |                       | V     |
| P3 Compara                      | ator Threshold                                  |                           |                           |                       | V <sub>CC</sub> – 3.0 |                       | V     |
| V <sub>N</sub> High             |                                                 | V <sub>PIN12</sub> = 0V   | C Suffix                  | V <sub>CC</sub> - 2.2 |                       | V <sub>CC</sub> – 0.8 | V     |
|                                 |                                                 |                           | I Suffix                  | V <sub>CC</sub> – 2.9 |                       | V <sub>CC</sub> – 0.5 | V     |
| V <sub>N</sub> Low              |                                                 | $I_N = 1 \text{mA}$       |                           |                       | 0.2                   | 0.7                   | V     |
| LOGIC Low                       | $V_{OL}$ ( $\overline{V_{FLT}}$ , VCO/TACH)     | I <sub>OUT</sub> = 0.4mA  |                           |                       |                       | 0.6                   | V     |
| VCO/V <sub>OH</sub>             |                                                 | I <sub>OUT</sub> = -100μA | I <sub>OUT</sub> = -100μA |                       |                       |                       | V     |
| POWER FA                        | IL V <sub>OH</sub> (V <sub>FLT</sub> ) (Note 3) | I <sub>OUT</sub> = -10μA  | C Suffix                  | 3.4                   | 4.5                   | 5.4                   | V     |
|                                 |                                                 |                           | I Suffix                  | 3.2                   |                       | 5.6                   | V     |
| Speed Contr                     | ol                                              |                           |                           |                       |                       | 1                     |       |
| FPWM (Pin                       | 6)                                              | C <sub>OSC</sub> = 1nF    |                           |                       | 28                    |                       | kHz   |
| gm Current                      | (Pin 5)                                         |                           |                           | ±5                    |                       | ±20                   | μА    |
| $V_{REF}$                       |                                                 |                           |                           | 6.5                   |                       | 7.5                   | V     |
| Start-Up                        |                                                 |                           |                           |                       |                       |                       |       |
| I <sub>CRST</sub>               |                                                 |                           | C Suffix                  | 0.68                  |                       | 0.98                  | μА    |
|                                 |                                                 |                           | I Suffix                  | 0.5                   |                       | 1,1                   | μΑ    |
| $V_{TH}C_{RST}$                 |                                                 |                           |                           | 1.4                   |                       | 1.7                   | V     |
| I <sub>CEN</sub>                |                                                 |                           | C Suffix                  | 0.68                  |                       | 0.98                  | μΑ    |
|                                 |                                                 |                           | I Suffix                  | 0.5                   |                       | 1.1                   | μΑ    |
| V <sub>TH</sub> C <sub>EN</sub> |                                                 |                           |                           | 1.4                   |                       | 1.7                   | V     |
| Supply Curr                     | ent                                             |                           |                           |                       |                       |                       |       |
| VCC Currer                      | nt                                              |                           |                           |                       | 32                    | 50                    | mA    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.

10

Note 2: For explanation of states, see Figure 5 and Table 1.

Note 3: The  $\overline{BRAKE}$  (pin 25) and  $V_{FLT}$  (pin 18) each have an internal  $4k\Omega$  resistor to a 4.5V internal reference. The range of this internal reference is specified in the POWER FAIL  $V_{OH}$  tests with the lower value occurring at high temperatures and the higher value occurring at low temperatures.

# **FUNCTIONAL DESCRIPTION**

The ML4425/ML4426 provides closed-loop commutation for 3-phase brushless motors. To accomplish this task, a VCO, integrating Back-EMF Sampling error amplifier and sequencer form a phase-locked loop, locking the VCO to the back-EMF of the motor. The IC also contains circuitry to control motor speed in PWM mode. Braking and power fail detection functions are also provided on chip. The ML4425/ML4426 is designed to drive external power transistors (N-channel sinking transistors and P-channel sourcing transistors) directly.

Start-up timing sequence is accomplished by means of 2 timing capacitors charged by currents sources on the device.  $C_{RST}$  determines the time the motor stays in align mode and  $C_{EN}$  determines the time the motor will ramp before the speed set loop closes. Timing on the  $C_{RST}$  and  $C_{EN}$  terminates at a 1.5V threshold. Once the speed loop closes the N-channels are in a PWM mode to control the motor current. The voltage set on  $V_{SPEED}$  will force the same voltage on  $RC_{VCO}$  to control speed.

Speed sensing is accomplished by monitoring the output of the VCO/TACH, which will be a signal which is phased-locked to the commutation frequency of the motor.

#### **BACK-EMF SENSING AND COMMUTATOR**

The ML4425/ML4426 contains a patented back-EMF sensing circuit which samples the phase which is not energized (Shaded area in figure 2) to determine whether to increase or decrease the commutator (VCO) frequency.

A late commutation causes the error amplifier to charge the filter (RC) on pin 20, increasing the VCO input while early commutation causes pin 20 discharge. The analog speed control loop uses pin 20 as a speed feedback voltage.

The input impedance of the three PH inputs is about  $8k\Omega$  to GND. When operating with a higher voltage motor, the PH inputs should be divided down in voltage so that the maximum voltage at any PH input does not exceed  $V_{CC}$ .



Figure 2. Typical Motor Phase Waveform with Back-EMF Superimposed (Ideal Commutation).



Figure 1. Back EMF Sensing Block Diagram

# *10*

#### COMPONENT SELECTION GUIDE

In order to properly select the critical components for the ML4425/ML4426 you should know the following things:

| The motor operating voltage.                                                                            | V <sub>MOTOR</sub> |             | (V)               |
|---------------------------------------------------------------------------------------------------------|--------------------|-------------|-------------------|
| The maximum operating current for the motor.                                                            | I <sub>MAX</sub>   | -           | (A)               |
| The number of poles the motor has.                                                                      | Z                  |             | (Unitless)        |
| The back EMF constant of the motor.                                                                     | Ke                 |             | (V × s/Rad)       |
| The torque constant of the motor. (This is the same as the back EMF constant, only in different units.) | Κτ                 |             | (N × m/A)         |
| The maximum desired speed of operation.                                                                 | RPM <sub>MAX</sub> |             | (RPM)             |
| The moment of inertia of the motor and its load.                                                        | J                  |             | $(Kg \times m^2)$ |
|                                                                                                         |                    | <del></del> | <del></del>       |

If you do not know one or more of the above values, it is still possible to pick components for the ML4425/ML4426, but some experimentation may be necessary to determine the optimal value. All quantities are in SI units unless other wise specified. The formulas in the following section are based on linear system models. Since Coulomb friction is not a linear phenomenon, large amounts of friction in a system may require values different from those given below. The following formulas should be considered a starting point from which you can optimize your application.

### **R**SENSE

The function of  $R_{SENSE}$  is to provide a voltage proportional to the motor current, for current limit/feedback purposes. The trip voltage across  $R_{SENSE}$  is 0.5V so:

$$R_{SENSE} = \frac{0.5}{I_{MAX}}$$

# I<sub>MAX</sub> is the maximum motor current.

The power dissipation is obviously  $I_{MAX}$  squared times  $R_{SENSE}$ , so the resistor should be sized appropriately. For very high current motors, a smaller resistor can be used, with an op-amp to increase the gain, so that power dissipation in the sense resistor is minimized.

In the ML4425, the trip voltage across R<sub>SENSE</sub> can be modified with a voltage applied to the I<sub>LIMIT</sub> pin, pin 12. There is a gain of 5 in the I<sub>SENSE</sub> path so that 2.5V on pin 12 corresponds to a 0.5V trip voltage across R<sub>SENSE</sub>.  $Z_{IN}$  on the I<sub>LIMIT</sub> pin is  $\approx$  6K $\Omega$ .

#### RES1

Operating motors at greater than 12V requires attenuation resistors in series with the sense inputs to keep the input voltage less than 12V. The phase sense input impedance is  $8000\Omega$ . This requires the external resistor to be set as follows and results in the given attenuation.

$$RES1 = 670 (V_{MOTOR} - 10)$$

Atten = 
$$\frac{4000}{\text{RES1} + 8000}$$

A larger value for RES1 may be required if the peak motor phase voltage exceeds  $V_{\mbox{MOTOR}}$ .

### I<sub>SENSE</sub> FILTER

The  $I_{SENSE}$  filter consists of an RC lowpass filter in series with the current sense signal. The purpose of this filter is to filter out noise spikes on the current, which may cause false triggering of the one shot circuit. It is important that this filter not slow down the current feedback loop, or destruction of the output stage may result. The recommended values for this circuit are R = 1K $\Omega$  and C = 300pF. This gives a time constant of 300ns, and will filter out spikes of shorter duration. These values should suffice for most applications. If excessive noise is present on the  $I_{SENSE}$  pin, the capacitor may be increased at the expense of speed of current loop response. The filter time constant should not exceed 500ns or it will have a significant impact on the response speed of the one shot current limit.

#### Cos

The one shot capacitor determines the off time after the current limit is activated, i.e. the voltage on the  $I_{SENSE}$  pin exceeded 0.5V. The following formula ensures that the motor current is stable in current limit:

$$C_{OS} = \frac{1.11 \times 10^{-6} \times V_{MOTOR} - 5 \times 10^{-6}}{947.4}$$

### Cos is in Farads

This is the maximum value that C<sub>OS</sub> should be. Higher average torque during the current limit cycle can be achieved by reducing this value experimentally, while monitoring the motor current carefully, to be sure that a runaway condition does not occur. This runaway condition occurs when the current gained during the on time exceeds the current lost during the off time, causing the motor current to increase until damage occurs. For most motors this will not occur, as it is usually a self limiting phenomenon.

# $C_{VCO}$

As given in the section on the VCO and phase detector:

$$C_{VCO} = \frac{315 \times 10^{-6}}{N \times RPM}$$

Where N is the number of poles in the motor, and RPM is the motor's maximum operating speed in revolutions per minute.

#### RESET CAPACITOR

The function of the reset capacitor is to provide a time delay, during which the ML4425/ML4426 will align the rotor to a known position. During this time period the ML4425/ML4426 turns on two of the upper and one of the lower output drivers. This results in a fixed current in the windings, a stationary magnetic field, and a locked rotor. If the position is not at a torque null during the reset period, it will require some time to move to the locked position, and settle. This time period is dependent on the motor, the load, the friction and eddy current losses, and current limit setting. A good starting point for a value for the reset capacitor is:

$$C = \frac{1.5 \times 10^{-6}}{\delta \times \sqrt{\frac{N \times K \times \tau \times I_{MAX}}{\pi \times I}}}$$

The  $\delta$  factor is known as the damping factor, and can range from 0.1 in a motor with very little damping to 0.9 in a heavily damped motor. Kt is the torque constant in N  $\times$  m/Amp, Imax is the motor current in current limit, and J is the moment of inertia of the motor and the load. If you don't know the damping factor, try a value of 0.3 initially. If you don't know the moment of inertia, start with a  $1\mu F$  capacitor. In any case, if the motor has come to a full stop well before the ramp up period, you can decrease this value. If the motor does not stop before ramp up, you must increase this value until it does. Motors with very little friction or damping and a large inertial load tend to require larger values of capacitance here.

#### **ENABLE CAPACITOR**

This capacitor provides a time delay after the reset period for the motor to ramp up to speed. The following equation gives an approximate starting value for this capacitor. If starting is not reliable, this capacitor may be increased until it is. If starting is reliable and minimum spin up time is important, this value can be decreased experimentally to find the minimum practical value. Motors with a large amount of friction or a large inertia will tend to need larger capacitors.

$$C_{EN} = \frac{55.85 \times N \times (C1 + C2)}{Kv}$$

Where N is the number of poles in the motor, C 1 and C2 are the VCO loop filter components on pin 20, and Kv is the VCO gain (See the section on the VCO and phase detector.)

#### RAMP CAPACITOR

The ML4425/ML4426 outputs a fixed  $0.5\mu A$  current on pin 20 during ramp up. This is the input to the VCO. Therefore, the rotor's acceleration is a function of the current, VCO gain and the loop filter components only. In some cases, where the VCO capacitor is small due to a high running speed, and the motor inertia is large, the rotor may not be able to follow the VCO during ramp up. In these cases, it is necessary to add a capacitor from pin 21 to pin 20. This capacitor is switched in during ramp up only, and allows the rate of acceleration during ramp up to be lowered. An approximate starting point for this capacitor is given by the equation below:

$$C_{RAMP} = \frac{J \times 0.5 \times 10^{-6}}{I_{MAX} \times Kt} \times \frac{Kv \times 2 \times \pi}{3 \times N} - (C1 + C2)$$

Where J is the inertia of the motor plus load, Kv is the VCO gain, N is the number of poles, Imax is the maximum motor current, Kt is the torque constant, and C1 and C2 are the loop filter components on pin 20. Normally, the result of the preceding equation will be a negative number, meaning that no ramp capacitor is necessary. If the result of this equation is greater than zero, then the ramp capacitor should be included.

### Cosc

This capacitor sets the PWM ramp oscillator frequency. This is the PWM "switching frequency". If this value is too low, <20kHz, then magnetostriction effects in the motor may cause audible noise. If this frequency is too high, >30kHz, then the switching losses in the output drivers may become a problem. 25kHz should be a good compromise for this value, which can be obtained by using a 1nF capacitor.

### R<sub>VCO</sub> AND R<sub>REF</sub>

 $R_{VCO}$  should be 80K and  $R_{REF}$  should be 137K for normal operation.

#### **VCO AND PHASE DETECTOR CALCULATIONS**

The VCO should be set so that at the maximum frequency of operation (the running speed of the motor) the VCO control voltage will be no higher than V<sub>REF</sub>, or 6.9V. The VCO maximum frequency will be:

$$F_{MAX} = 0.05 \times POLES \times RPM$$

where N is the number of poles on the motor and  $RPM_{MAX}$  is the maximum motor speed in Revolutions Per Minute.

The minimum VCO gain derived from the specification table (using the minimum  $F_{VCO}$  at  $V_{VCO} = 6V$ ) is:

$$K_{VCO(MIN)} = \frac{2.42 \times 10^{-6}}{C_{VCO}}$$

Assuming that the  $V_{VCO(MAX)} = 6.5V$ , then

$$C_{VCO} = \frac{6.5 \times 2.42 \times 10^{-6}}{F_{MAX}}$$

or

$$C_{VCO} = \frac{315}{POLES \times RPM} \mu F$$



Figure 3. VCO Output Frequency vs. V<sub>VCO</sub> (Pin 20)

Figure 4 shows the linearized transfer function of the Phase Locked Loop with the phase detector formed from the sampled phase through the Gm amplifier with the loop filtered formed by R,  $C_1$ , and  $C_2$ . The Phase detector gain is:

$$\frac{\text{Ke} \times \omega \times \text{Atten}}{2\pi} \times 1.25 \times 10^{-14} \text{A/Radian}$$

Where Ke is the motor back-E.M.F. constant in V/Radian/sec,  $\omega$  is the rotor speed in r/s, and Atten is the back-E.M.F. resistive attenuator, nominally 0.5.

The simplified impedance of the loop filter is

$$Z_{RC}(s) = \frac{1}{C_1 s} \frac{(s + \omega_{LEAD})}{(s + \omega_{LAC})}$$

Where the lead and lag frequencies are set by:

$$\omega_{LEAD} = \frac{1}{RC_2}$$

$$\omega_{LAG} = \frac{C_1 + C_2}{R C_1 C_2}$$

Requiring the loop to settle in 20 PLL cycles with  $\omega_{LAG}$  =  $10 \times \omega_{LEAD}$  produces the following calculations for R,  $C_1$  and  $C_2$ :

$$C_{1} \approx \frac{4.07 \times 10^{-11} \times K_{e} \times RPM}{C_{VCO} \times F_{VCO}^{2}}$$

$$C_{2} = 9 \times C_{1}$$

$$R = \frac{9.02}{C_{2} \times F_{VCO}}$$

where  $K_e$  is the back-EMF constant in volts per radian per second, and RPM is the rotor speed. See Micro Linear application note 35 for derivation of the above formulas.

#### **START-UP SEQUENCING**

When the motor is initially at rest, it is generating no back-EMF. Because a back-EMF signal is required for closed loop commutation, the motor must be started "open-loop" until a velocity sufficient to generate some back-EMF is attained (around 100 RPM). The following steps are a typical procedure for starting a motor which is at rest.

Align: The IC is held in reset (state R) with full power applied to the windings (see figure 6). This aligns the rotor to a position which is 30° (electrical) before the center of the first commutation state. This time is

$$t = \frac{(1.5V) C_{RST}}{0.75 \mu A}$$

Ramp: Align is released, and a fixed 0.5µA current is input to pin 20, and will ramp the VCO input voltage, accelerating the motor at a fixed rate. This time is

$$t = \frac{(1.5V) C_{EN}}{0.75 \mu A}$$

**Run:** When the motor speed reaches about 100 RPM, the back-EMF loop can be used in closed loop speed control and the voltage on the  $RC_{VCO}$  pin will ramp to the same voltage applied to  $V_{SPEED}$ . This allows speed selection referring to figure 3.

<u> 10</u>



Figure 6. Typical Start-up Sequence.

Using this technique, some reverse rotation is possible. The maximum amount of reverse rotation is 360/N, where N is the number of poles. For an 8 pole motor, 45° reverse rotation is possible.

| MODE  | PIN 17 | PIN 19 | I <sub>LIMIT</sub> |
|-------|--------|--------|--------------------|
| Align | 0      | 0      | I <sub>MAX</sub>   |
| Ramp  | 1      | 0      | I <sub>MAX</sub>   |
| Run   | 1      | 1      | I <sub>MAX</sub>   |

Table 2. Start-up Sequence.

ALIGN: The IC is held in reset (state R).

**RAMP:** After the reset pin has reached 1.5V the  $C_{EN}$  pin begins to charge. During this time the  $RC_{VCO}$  components are charged with 0.5 $\mu$ A and the VCO begins to ramp up in frequency. This continues until the  $C_{EN}$  pin reaches 1.5V and times out. The motor must be able to keep up with the VCO ramp rate.

**RUN:** After C<sub>EN</sub> has timed out the device begins closed loop operation using the BEMF of the motor.

**DIRECTION:** The direction of motor rotation is controlled by the commutation states as given in Table 1. The state sequence is controlled by the  $F/\overline{R}$  (pin 12).

#### ADJUSTING OPEN LOOP STEP RATE (RAMP)

#### Align

Motor alignment occurs when power is first applied and  $C_{RST}$  (pin 17) and  $C_{EN}$  (pin 19) are low. The device will stay in the align mode until the 0.75 $\mu$ A current out of  $C_{RST}$  charges the external capacitor to 1.5V at which time ramp mode is enabled.

During align P-channels P1 and P3 will be driven on and N-channel N2 will be on to provide high torque to position rotor on pole.

Motor loads with larger inertia will require longer alignment periods or larger values of  $C_{RST}$  for possibly higher currents ( $I_{LIMIT}$ ).

Maximum current limit can be set by the  $R_{\text{LIMIT}}$  from the  $I_{\text{SENSE}}$  pin (1). The threshold on this pin is approximately 0.5V thus

$$I_{LIMIT} = \frac{0.5V}{R_{LIMIT}}$$

 $I_{LIMIT}$  is also under PWM control with  $t_{OFF}$  set by a capacitor connected to  $C_{OS}$  (pin 26) and given by

$$t_{OFF} = C_{OS} \frac{2.5V}{25\mu A}$$

#### Ramp

Motor ramping begins when  $C_{RST}$  has exceeded 1.5V at which time the capacitor connected to  $C_{EN}$  (pin 19) which had been held at ground will begin to charge with 0.75 $\mu$ A from the pin. When  $C_{EN}$  reaches 1.5V the device will enter run mode.

During ramp mode a  $0.5\mu A$  current from the RC<sub>VCO</sub> pin (20) will charge the filter components and begin to ramp the VCO frequency and begin commutating states A through F of the motor in an open loop fashion. C<sub>RAMP</sub> is shorted to ground during ramp allowing additional flexibility in starting high speed motors.

C<sub>RAMP</sub> should be set so that the VCO's frequency ramp during "open loop stepping" phase of motor starting is less than the motor's acceleration rate. In other words, the motor must be able to keep up with the VCO's ramp rate in open loop stepping mode. The VCO's input voltage (V<sub>PIN 20</sub>) ramp rate is given by:

$$\frac{dV_{VCO}}{dt} \approx \frac{0.5\mu A}{C_1 + C_2 + C_{RAMP}}$$

since

$$F_{VCO} = K_{VCO} \times V_{VCO}$$

$$K_{VCO(MAX)} = \frac{4 \times 10^{-6}}{C_{VCO}}$$

|        | DIRECTION |                        |     | INPUT SAMPLES |     |     |     |         |         |  |
|--------|-----------|------------------------|-----|---------------|-----|-----|-----|---------|---------|--|
| STATE  | REVERSE   | REVERSE N3 N2 N1 P3 P2 | P1  |               |     |     |     |         |         |  |
|        | FORWARD   | N1                     | N2  | N3            | P1  | P2  | Р3  | FORWARD | REVERSE |  |
| R OR 0 |           | OFF                    | ON  | OFF           | ON  | OFF | ON  | N/A     | N/A     |  |
| -      | Α         | OFF                    | OFF | ON            | ON  | OFF | OFF | PH2     | PH2     |  |
|        | В         | OFF                    | OFF | ON            | OFF | ON  | OFF | PH1     | PH3     |  |
|        | С         | ON                     | OFF | OFF           | OFF | ON  | OFF | PH3     | PH1     |  |
|        | D         | ON                     | OFF | OFF           | OFF | OFF | ON  | PH2     | PH2     |  |
| E<br>F |           | OFF                    | ON  | OFF           | OFF | OFF | ON  | PH1     | PH3     |  |
|        |           | OFF                    | ON  | OFF           | ON  | OFF | OFF | PH3     | PH1     |  |

Table 1. Commutation States.



Figure 5. Commutation Timing and Sequencing.

then combining the 3 equations  $C_{RAMP}$  can be calculated from the desired maximum open loop stepping rate the motor can follow.

$$0.5\mu A < \frac{dF_{VCO}}{dt} \frac{C_{VCO} \times (C_1 + C_2 + C_{RAMP})}{4 \times 10^{-6}}$$

The motor will start more consistently and tolerate a wider variation in open loop step rate if there is some damping on the motor during the open loop modes.

The tolerance of the open loop step VCO acceleration

$$\left(\frac{dF_{VCO}}{dt}\right)$$
 depends on the tolerances of K<sub>VCO</sub>, C<sub>RAMP</sub>, C<sub>1</sub>,

C2, and CVCO.

Larger motors and loads will require longer ramp periods or larger values of  $C_{\text{EN}}$ .

#### Run

When the  $C_{\text{EN}}$  pin exceeds 1.5V the device will enter run mode. At this time the motor speed should be high enough to generate a detectable BEMF and allow closed loop operation to begin. The commutation position compensation has been previously discussed.

The motor will continue to accelerate as long as the voltage on the RC<sub>VCO</sub> pin (20) is less than the voltage on V<sub>SPEED</sub> (pin 8). During this time the motor will receive full N-channel drive limited only by I<sub>LIMIT</sub>. As the voltage on pin 20 approaches that of pin 8 the C<sub>PWM</sub> capacitor will charge and begin to control the gate drive to the N-channel transistor by setting a level for comparison on the 25kHz PWM saw tooth waveform generated on C<sub>OSC</sub> (pin 6). The compensation of the speed loop is accomplished on C<sub>PWM</sub> (pin 5) which is the output of a transconductance amplifier with a gm =  $3.85 \times 10^{-4}$   $\sigma$ .

#### **OUTPUT DRIVERS**

The P-channel drivers are emitter follower type with 5mA pull down currents. This allows for fast turn off to prevent cross conduction. The N-channel drivers are totem pole with a  $750\Omega$  resistor in series with the pull up device again reducing cross conduction.



Figure 8. Block Diagram.

#### **BRAKING**

When  $\overline{\text{BRAKE}}$  pin (25) is pulled low all 3 P-channel drivers will be turned off and all 3 N-channel drivers will be turned on.



Figure 7. I<sub>LIMIT</sub> Output Off-Time vs. C<sub>OS</sub>.

#### HIGHER VOLTAGE MOTOR DRIVE

The ML4425/ML4426 can be used to drive higher voltage motors by means of level shifters to the high side drive transistors. This can be accomplished by using dedicated high side drivers for applications greater than 80V or a simple NPN level shift as shown in figure 9 for applications below 80V. Figure 10 shows how to interface to the IR2118 high side drivers from I.R. This allows driving motors up to 320V. If the reset phase is short, the BRAKE pin can be pulsed prior to startup with an RC circuit. This charges the bootstrap capacitors for three inexpensive high side drivers, allowing the reset phase to operate normally. Refer to AN-43 for additional applications information on the ML4425 and ML4426.



Figure 9. Typical Application Driving Higher Voltage Motors: 24V to 80V.



Figure 10. Typical Application ML4425/ML4426 High Voltage Motor Driver

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE             |
|-------------|-------------------|---------------------|
| ML4425CP    | 0°C to 70°C       | 28-Pin PDIP (P28N)  |
| ML4425CS    | 0°C to 70°C       | 28-Pin SOIC (\$28)  |
| ML4425CH    | 0°C to 70°C       | 32-Pin TQFP (H32-7) |
| ML4425IP    | -40°C to 85°C     | 28-Pin PDIP (P28N)  |
| ML4425IS    | -40°C to 85°C     | 28-Pin SOIC (\$28)  |
| ML44251H    | -40°C to 85°C     | 32-Pin TQFP (H32-7) |
| ML4426CP    | 0°C to 70°C       | 28-Pin PDIP (P28N)  |
| ML4426CS    | 0°C to 70°C       | 28-Pin SOIC (\$28)  |
| ML4426CH    | 0°C to 70°C       | 32-Pin TQFP (H32-7) |
| ML4426IP    | -40°C to 85°C     | 28-Pin PDIP (P28N)  |
| ML4426IS    | -40°C to 85°C     | 28-Pin SOIC (\$28)  |
| ML4426IH    | -40°C to 85°C     | 32-Pin TQFP (H32-7) |
|             | 1                 | •                   |



# Sensorless Smart-Start<sup>TM</sup> BLDC PWM Motor Controller

#### **GENERAL DESCRIPTION**

The ML4428 motor controller provides all of the functions necessary for starting and controlling the speed of delta or wye-wound Brushless DC (BLDC) Motors without the need for Hall Effect sensors.

Back-EMF voltage is sensed from the motor windings to determine the proper commutation phase sequence using PLL techniques. The patented back-EMF sensing technique used will commutate virtually any 3-phase BLDC motor that has at least a 30% variation in inductance during rotation and is insensitive to PWM noise and motor snubbing circuitry.

The ML4428 also utilizes a patented start-up technique which samples the rotor position and applies the proper drive to accelerate the motor. This ensures no reverse rotation at start-up and reduces total start-up time.

#### **FEATURES**

- Stand-alone operation with forward and reverse
- On-board start sequence: Sense Position → Drive → Accelerate → Set Speed
- No backward movement at start-up
- Patented back-EMF commutation technique
- Simple variable speed control with on-board reference
- Single external resistor sets all critical currents
- PWM control for maximum efficiency or linear control for minimum noise
- 12V operation provides direct FET drive for 12V motors
- Drives high voltage motors with high side FET drivers
- Guaranteed no shoot-through when driving external FET gates directly

#### **BLOCK DIAGRAM/TYPICAL APPLICATION**



# PIN CONFIGURATION

ML4428 28-Pin Molded Narrow Dip (P28N) 28-Pin SOIC(S28)



# PIN DESCRIPTION

| 1    |                  |                                                                                                                      |    |                      |                                                                                                                                         |  |  |
|------|------------------|----------------------------------------------------------------------------------------------------------------------|----|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--|
|      | I <sub>SNS</sub> | Motor current sense input. Current limit one-shot is triggered when this pin is approximately 0.5V.                  | 16 | R <sub>VCO</sub>     | The resistor on this pin sets a process independent current to generate a repeatable VCO frequency.                                     |  |  |
| 2 P1 |                  | Drives the external P-channel transistor driving motor PHI1.                                                         | 17 | $C_{SNS}$            | This capacitor to ground sets the O time of the 6 sense pulses used for position detection at start-up and a                            |  |  |
| 3    | P2               | Drives the external P-channel transistor driving motor PHI2.                                                         |    |                      | low speeds. A 5.6nF capacitor will set the on time to approximately 200µs.                                                              |  |  |
| 4    | P3               | Drives the external P-channel transistor driving motor PHI3.                                                         | 18 | $\overline{V_{FLT}}$ | A logic "0" indicates the power supply is under-voltage. (TTL level)                                                                    |  |  |
| 5    | C <sub>SC</sub>  | The resistor/capacitor combination on this gm amplifier output sets a pole                                           | 19 | R <sub>INIT</sub>    | This resistor sets the minimum VCO frequency, and thus, the initial on time                                                             |  |  |
|      |                  | zero of the speed loop in conjunction with a gm of 0.230mmho.                                                        |    |                      | of the drive energization at start-up. A $2 \text{ M}\Omega$ resistor to ground sets the                                                |  |  |
| 6    | C <sub>PWM</sub> | A capacitor to ground at this pin sets<br>the PWM oscillator frequency. A 1nF<br>capacitor will set the frequency to |    |                      | minimum VCO frequency to approximately 10Hz, resulting in a initial drive energization pulse of 100ms in conjunction with 82nF Co       |  |  |
|      |                  | approximately 25kHz for PWM speed control. Grounding this pin selects                                                |    |                      | and 10k R <sub>VCO</sub> .                                                                                                              |  |  |
|      |                  | linear speed control.                                                                                                | 20 | $RC_{VCO}$           | VCO loop filter components.                                                                                                             |  |  |
| 7    | V <sub>REF</sub> | This voltage reference output (6V) can be used to set the speed reference voltage.                                   | 21 | C <sub>ISC</sub>     | A capacitor to ground at this gm amplifier output sets a pole in the current-mode portion of the speed loop in conjunction with a gm of |  |  |
| 8    | $V_{SPEED}$      | This voltage input to the amplifier in<br>the speed loop controls the speed                                          |    |                      | 0.230mmho.                                                                                                                              |  |  |
|      |                  | target of the motor.                                                                                                 | 22 | PHI1                 | Motor Terminal 1                                                                                                                        |  |  |
| 9    | N1               | Drives the external N-channel                                                                                        | 23 | PHI2                 | Motor Terminal 2                                                                                                                        |  |  |
|      |                  | MOSFETs for PHI1.                                                                                                    | 24 | PHI3                 | Motor Terminal 3                                                                                                                        |  |  |
| 10   | N2               | Drives the external N-channel MOSFETs for PHI2.                                                                      | 25 | BRAKE                | A "0" activates the braking circuit. (TTL level)                                                                                        |  |  |
| 11   | N3               | Drives the external N-channel MOSFETs for PHI3.                                                                      | 26 | $C_{IOS}$            | A 50μA current from this pin will charge a timing capacitor to GND for                                                                  |  |  |
| 12   | F/R              | The forward/reverse pin controls the                                                                                 |    |                      | fixed OFF-time PWM current control                                                                                                      |  |  |
|      |                  | sequence of the commutation states<br>and thus the direction of motor<br>rotation. (TTL level)                       |    | R <sub>REF</sub>     | This resistor sets constant currents on<br>the device to reduce process<br>dependence and external components                           |  |  |
| 13   | VCO              | This logic output indicates the commutation frequency of the motor                                                   |    |                      | A 120k resistor sets the previously mentioned current levels.                                                                           |  |  |
|      |                  | in run mode. (TTL level)                                                                                             | 28 | GND                  | Signal and Power Ground                                                                                                                 |  |  |
|      | V <sub>CC</sub>  | 12V power supply.                                                                                                    |    |                      |                                                                                                                                         |  |  |
| 15   | $C_{VCO}$        | Timing capacitor for VCO                                                                                             |    |                      |                                                                                                                                         |  |  |

#### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (pin 14)                                                                                  | ±50mA<br>0.3 to 7V<br>150°C |
|----------------------------------------------------------------------------------------------------------|-----------------------------|
| Lead Temperature (Soldering 10 sec.)<br>Thermal Resistance ( $\theta_{JA}$ ) Plastic DIP<br>Plastic SOIC | 52°C/W                      |

### **OPERATING CONDITIONS**

| Temperature Range       |               |
|-------------------------|---------------|
| Commercial              | 0°C to 70°C   |
| Industrial              | –40°C to 85°C |
| V <sub>CC</sub> Voltage | 12V ±10%      |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, T<sub>A</sub> = 0°C to 70°C, V<sub>CC</sub> = 12V, R<sub>SNS</sub> =  $0.3\Omega$ , C<sub>VCO</sub> = 82nF, C<sub>IOS</sub> = 100pF, R<sub>REF</sub> =  $120k\Omega$ , C<sub>SNS</sub> = 5.6nF, R<sub>VCO</sub> = 10k, R<sub>INIT</sub> = 2Meg (Notes 1, 2, and 3)

| SYMBOL          | PARAMETER                         | CONDITIONS                  |               | MIN  | TYP  | MAX  | UNITS |
|-----------------|-----------------------------------|-----------------------------|---------------|------|------|------|-------|
| Oscillator (    | VCO)                              |                             |               |      |      |      |       |
|                 | Frequency vs. V <sub>PIN 20</sub> | RC <sub>VCO</sub> = 2V      | 0°C to 70°C   | 550  | 600  | 750  | Hz/V  |
|                 |                                   |                             | -40°C to 85°C | 520  | 600  | 750  | Hz/V  |
|                 | Maximum Frequency                 | RC <sub>VCO</sub> = 6V      | 0°C to 70°C   | 1850 | 2150 | 2350 | Hz    |
|                 |                                   |                             | -40°C to 85°C | 1650 | 2150 | 2350 | Hz    |
| Sampling A      | mplifier                          |                             |               | -    |      | •    |       |
|                 | I <sub>RCVCO</sub> (Note 4)       | State A, V <sub>PH2</sub> = | VCC/3         | 80   | 116  | 150  | μА    |
|                 |                                   | State A, V <sub>PH2</sub> = | VCC/2         | -25  | 0    | 25   | μА    |
|                 |                                   | State A, V <sub>PH2</sub> = | 2VCC/3        | -150 | -116 | -80  | μА    |
| Current Lim     | it                                |                             |               | -    |      |      |       |
|                 | I <sub>SNS</sub> Trip Point       |                             |               | 0.45 | 0.5  | 0.55 |       |
|                 | One Shot Off Time                 |                             |               | 10   | 13   | 15   | μs    |
| Power Fail I    | Detection                         |                             |               |      |      |      |       |
|                 | Power Fail Trip Voltage           |                             |               | 8.0  |      | 9.0  | V     |
|                 | Hysteresis                        |                             |               | 300  | 500  | 700  | mV    |
| Logic Inputs    | 5                                 |                             |               |      |      |      |       |
| V <sub>IH</sub> | Voltage High                      |                             |               | 2    |      |      | V     |
| V <sub>IL</sub> | Voltage Low                       |                             |               |      |      | 0.8  | V     |
| I <sub>1H</sub> | Current High                      | V <sub>IN</sub> = 2.7V      |               | -300 |      | 0    | μА    |
| I <sub>IL</sub> | Current Low                       | V <sub>IN</sub> = 0.4V      |               | -400 |      | 0    | μА    |
| Logic Outpu     | uts                               |                             | -             | L    | 1    |      |       |
| V <sub>OH</sub> | Voltage High                      | I <sub>OUT</sub> = -0.1mA   |               |      | 3.3  |      | V     |
| V <sub>OL</sub> | Voltage Low                       | I <sub>OUT</sub> = 1mA      |               |      | 0.4  |      | V     |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL      | PARAMETER               | cc                     | ONDITIONS     | MIN                   | TYP  | MAX  | UNITS |
|-------------|-------------------------|------------------------|---------------|-----------------------|------|------|-------|
| Output Driv | /ers                    | :                      |               |                       |      |      |       |
|             | V <sub>P</sub> High     | $I_P = -10\mu A$       |               | V <sub>CC</sub> – 1.2 |      |      | V     |
|             | V <sub>P</sub> Low      |                        |               |                       | 0.7  | 1.2  | V     |
|             | I <sub>p</sub> Low      | V <sub>P</sub> = 1V    | 0°C to 70°C   | 2.5                   | 4    | 6    | mA    |
|             |                         |                        | -40°C to 85°C | 1.5                   | 4    | 6    | mA    |
|             | P Comparator Threshold  |                        |               | V <sub>CC</sub> – 3.0 |      |      | V     |
|             | V <sub>N</sub> High     | $V_{PIN12} = 0V$       |               | V <sub>CC</sub> – 1.2 |      |      | V     |
|             | V <sub>N</sub> Low      | $I_N = 1mA$            |               |                       | 0.7  | 1.2  | V     |
|             | N Comparator Threshold  |                        |               |                       |      | 3    | V     |
| Speed Cont  | rol                     | ·.                     |               |                       |      |      | :     |
|             | fpWM                    | C <sub>OSC</sub> = 1nF |               | 20                    | 25   | 36   | kHz   |
|             | gm Current              |                        |               |                       | ±160 |      | μА    |
|             | CSC Positive Clamp      |                        |               | 2.9                   | 3.1  | 3.35 | V     |
|             | CISC Positive Clamp     |                        |               | 5.2                   | 5.5  | 5.6  | V     |
|             | CISC Negative Clamp     |                        |               | 1.2                   | 1.7  | 1.9  | V     |
|             | V <sub>REF</sub>        |                        |               | 5.5                   | 5.9  | 6.5  | V     |
| Supply      |                         |                        |               |                       |      |      |       |
|             | V <sub>CC</sub> Current |                        |               | 18                    | 25   | 32   | mA    |

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.

Note 2: F/R and  $\overline{BRAKE}$  have internal  $17k\Omega$  pull-up resistors to an internal 5V reference.

Note 3:  $V_{FLT}$  and VCO have internal  $4.3k\Omega$  pull-up resistors to an internal 5V reference.

Note 4: For explanation of states, see Figure 6 and Table 1.

#### **FUNCTIONAL DESCRIPTION**

The ML4428 provides closed-loop commutation for 3-phase brushless motors. To accomplish this task, a VCO, integrating back-EMF Sampling error amplifier and sequencer form a phase-locked loop, locking the VCO to the back-EMF of the motor. The IC contains circuitry to control motor speed in PWM mode. Braking and power fail detection functions are also provided on the chip. The ML4428 is designed to drive external power transistors (N-channel sinking transistors and P-channel sourcing transistors) directly.

The ML4428 limits the motor current with a constant offtime PWM controlled current. The velocity loop is controlled with an on-board amplifier. An accurate, jitterfree VCO output is provided equal to the commutation frequency of the motor. The ML4428 switches the gates of external N-channel power MOSFETs to regulate the motor current and directly drives the P-channel MOSFETs for 12V motors. The ML4428 ensures that there is no shoot through in any state of power drive to the FETs. Higher voltage motors can be driven using buffer transistors or standard "high side" drivers.

Speed sensing is accomplished by monitoring the output of the VCO, which will be a signal which is phase-locked to the commutation frequency of the motor.

#### **BACK-EMF SENSING AND COMMUTATOR**

The ML4428 contains a patented back-EMF sensing circuit (Figure 1) which samples the phase which is not energized (Shaded area in Figure 2) to determine whether to increase or decrease the commutator (VCO) frequency. A late commutation causes the error amplifier to charge the filter

(RC) on  $R_{CVCO}$ , increasing the VCO input while early commutation causes  $R_{CVCO}$  to discharge. The analog speed control loop uses  $R_{CVCO}$  as a speed feedback voltage.

The input impedance of the three PH inputs is about  $8.7k\Omega$  to GND. When operating with a higher voltage motor, the PH inputs should be divided down in voltage with series resistors so that the maximum voltage at any PH input does not exceed  $V_{CC}$ .



Figure 2. Typical Motor Phase Waveform with back-EMF Superimposed (Ideal Commutation).



Figure 1. Back-EMF Sensing Block Diagram



#### COMPONENT SELECTION GUIDE

In order to properly select the critical components for the ML4428 you should know the following things:

- 1. The motor operating voltage, V<sub>MOTOR</sub> (V).
- The maximum operating current for the motor, I<sub>MAX</sub> (A).
- 3. The number of poles the motor has, N.
- 4. The back-EMF constant of the motor,  $K_e$  (V × s/rad).
- 5. The torque constant of the motor,  $K_e$  (N × m/A). (This is the same as the back-EMF constant, only in different units.)
- The maximum desired speed of operation, RPM<sub>MAX</sub> (rpm).
- 7. Line to line resistance, R<sub>I-L</sub> (Ohms).
- 8. Line to line inductance, L<sub>I-I</sub> (Henries).
- 9. The motor should have at least 15% line-to-line inductance variation during rotation for proper startup sensing. (Air core motors will not run using the ML4428.) Examine the motor to determine if there is any iron in the core. If the stator coils are not wound around an iron form, the ML4425 or ML4426 may be a better choice.

If you do not know one or more of the above values, it is still possible to pick components for the ML4428, but some experimentation may be necessary to determine the optimal value. All quantities are in SI units unless other wise specified. The formulas in the following section are based on linear system models. The following formulas should be considered a starting point from which you can optimize your application.

Note: Refer to Application Note 43 for details on loop compensation.

#### **R**SENSE

The function of  $R_{\text{SENSE}}$  is to provide a voltage proportional to the motor current, for current limit/feedback purposes. The trip voltage across  $R_{\text{SENSE}}$  is 0.5V so:

$$R_{SENSE} = \frac{0.5}{I_{MAX}}$$

#### IMAX is the maximum motor current.

The power dissipation in the resistor is  $I_{MAX}$  squared times  $R_{SENSE}$ , so the resistor should be sized appropriately. For very high current motors, a smaller resistor can be used, with an op-amp to increase the gain, so that power dissipation in the sense resistor is minimized.

#### RES1, RES2 and RES3

Operating motors at greater than 12V requires attenuation resistors in series with the sense inputs (PHI1, PHI2, PHI3) to keep the voltage less than 12V. The phase sense input impedance is  $8700\Omega$ . This requires the external resistor to be set as follows and results in the given attenuation.

$$RES1 = RES2 = RES3$$

$$RESI = 725 (V_{MOTOR} - 10)$$

Atten = 
$$\frac{2900}{\text{RES1} + 8700}$$

A larger value for RES1 may be required if the peak motor phase voltage exceds  $V_{\mbox{\scriptsize MOTOR}}$ .

#### I<sub>SENSE</sub> FILTER

The  $I_{SENSE}$  filter consists of an RC lowpass filter in series with the current sense signal. The purpose of this filter is to filter out noise spikes on the current, which may cause false triggering of the one shot circuit. It is important that this filter not slow down the current feedback loop, or destruction of the output stage may result. The recommended values for this circuit are  $R = 1K\Omega$  and C = 300pF. This gives a time constant of 300ns, and will filter out spikes of shorter duration. These values should suffice for most applications. If excessive noise is present on the  $I_{SENSE}$  pin, the capacitor may be increased at the expense of speed of current loop response. The filter time constant should not exceed 500ns or it will have a significant impact on the response speed of the one shot current limit.

#### CIOS

The one shot capacitor determines the off time after the current limit is activated, i.e. the voltage on the  $I_{SENSE}$  pin exceeded 0.5V. The following formula ensures that the motor current is stable in current limit:

$$C_{IOS(MAX)} = 1.11 \times 10^{-11} \times V_{MOTOR}$$

#### CIOS is in Farads

This is the maximum value that C<sub>IOS</sub> should be. Higher average torque during the current limit cycle can be achieved by reducing this value experimentally, while monitoring the motor current carefully, to be sure that a runaway condition does not occur. This runaway condition occurs when the current gained during the on time exceeds the current lost during the off time, causing the motor current to increase until damage occurs. For most motors this will not occur, as it is usually a self limiting phenomenon. (See Figure 7)

#### $C_{VCO}$

As given in the section on the VCO and phase detector:

$$C_{VCO} = \frac{2931 \times 10^{-6}}{N \times RPM_{MAX}}$$

Where N is the number of poles in the motor, and RPM is the motor's maximum operating speed in revolutions per minute.

#### **CPWM**

This capacitor sets the PWM ramp oscillator frequency. This is the PWM "switching frequency". If this value is too low, <20kHz, then magnetostriction effects in the motor may cause audible noise. If this frequency is too high, >30kHz, then the switching losses in the output drivers may become a problem. 25kHz should be a good compromise for this value, which can be obtained by using a 1nF capacitor.

#### R<sub>VCO</sub> AND R<sub>REF</sub>

 $R_{VCO}$  should be 10k and  $R_{REF}$  should be 120k for normal operation.

#### **VCO FILTER**

See the section on the VCO and Phase detector for information on these components.

#### VCO AND PHASE DETECTOR CALCULATIONS

The VCO should be set so that at the maximum frequency of operation (the running speed of the motor) the VCO control voltage will be no higher than V<sub>REF</sub>, or 6V. The VCO maximum frequency will be:

$$F_{MAX} = 0.05 \times N \times RPM_{MAX}$$

where N is the number of poles on the motor and RPM<sub>MAX</sub> is the maximum motor speed in Revolutions Per Minute.

The minimum VCO gain derived from the specification table (using the minimum  $F_{VCO}$  at  $V_{VCO} = 6V$ ) is:

$$K_{VCO(MIN)} = \frac{2.665 \times 10^{-5}}{C_{VCO}}$$

Assuming that the  $V_{VCO(MAX)} = 5.5V$ , then

$$C_{VCO} = \frac{5.5 \times 2.665 \times 10^{-5}}{F_{MAX}}$$

or

$$C_{VCO} = \frac{2931 \times 10^{-6}}{N \times RPM_{MAX}}$$





Figure 4. Back-EMF Phase Locked Loop Components.





Figure 3. VCO Output Frequency vs. V<sub>VCO</sub> (Pin 20)

Figure 4 shows the linearized transfer function of the Phase Locked Loop with the phase detector formed from the sampled phase through the Gm amplifier with the loop filtered formed by R, C<sub>1</sub>, and C<sub>2</sub>. The Phase detector gain is:

$$\frac{\text{Ke} \times \omega \times \text{Atten}}{2\pi} \times 2.3 \times 10^{-4} \text{A/Radian}$$

Where Ke is the motor back-E.M.F. constant in V/Radian/sec,  $\omega$  is the rotor speed in r/s, and Atten is the back-E.M.F. resistive attenuator, nominally 0.3.

The simplified impedance of the loop filter is

$$Z_{RC}(s) = \frac{1}{C_1 s} \frac{(s + \omega_{LEAD})}{(s + \omega_{LAG})}$$

Where the lead and lag frequencies are set by:

$$\omega_{LEAD} = \frac{1}{RC_2}$$

$$\omega_{LAG} = \frac{C_1 + C_2}{RC_1C_2}$$

Requiring the loop to settle in 20 PLL cycles with  $\omega_{LAG} = 10 \times \omega_{LEAD}$  produces the following calculations for R,  $C_1$  and  $C_2$ :

$$C_1 = \frac{7.508 \times 10^{-4} \times \text{Atten} \times K_e}{N}$$

$$C_2 = 9 \times C_1$$

$$R = \frac{8.89 \times 10^4}{\text{Atten} \times K_e \times \text{RPM}_{MAX}}$$

where K<sub>e</sub> is the back-EMF constant in volts per radian per second, and RPM<sub>MAX</sub> is the rotor speed. See Micro Linear application note 35 for derivation of the above formulas.

The 80k resistor to GND from the  $RC_{VCO}$  pin assists in a smooth transition from sense mode to closed loop operation.





Figure 5. Typical Sensed Start-up

#### **CSNS**

A capacitor to ground at this pin sets the ON time of the 6 current sense pulses used for position detection at start-up and at low speeds. The ON time is set by:

$$T_{ON} = C_{SNS} (35.7k)$$

Referring to Figure 5, each of the 6 current sense pulses is governed by a rise time with a time constant of L/R where L is the inductance of the motor network with 2 windings shorted and R is the total resistance in series with the motor between the supply rails. R includes the ON-resistance of the power-FETs and R<sub>SNS</sub>. The R<sub>DSON</sub> of the high side FET should match that of the low side FET. L is a function of rotor position. Each pulse will have a peak value  $V_{SENSPPAK}$  of

$$V_{\text{SENSEPEAK}} = R_{\text{SNS}} \frac{V_{\text{MOTOR}}}{R} \left( 1 - e^{\frac{-T_{\text{ON}}}{L/R}} \right)$$

where

$$R = 0.75 \times (R_{L-L} + 2 \times R_{SDON}) + R_{SENSE}$$
  

$$L = 0.75 \times L_{L-L}$$

What is important for sensing rotor position is the amplitude difference between each of the three pairs of current sense pulses. This can be seen by triggering on  $I_{SNS}$  on an oscilloscope with the  $RC_{VCO}$  pin shorted to ground. One should see the current waveform of Figure 5. Allowing the peak current sense pulse to reach an amplitude of 0.5V (by adjusting  $C_{SNS}$ , and hence  $T_{ON}$ ) or, allowing the difference between the maximum and minimum of the 6 pulses to be >50mV, should suffice for adequate rotor position sensing. A good starting value for  $T_{ON}$  is 200µs, requiring  $C_{SNS}$  = 5.6nF.

#### RINIT

The initial time interval between sample pulses during start-up is set by  $R_{\rm INIT}$ . This time interval ( $t_{\rm INIT}$ ) occurs while the  $RC_{\rm VCO}$  pin is less than 0.25 volts.

$$R_{INIT} = \frac{3.43 t_{INIT}}{C_{VCO}}$$

|       | DIRECTION | OUTPUTS |     |     |     |     |     | INPUT SAMPLES |         |  |
|-------|-----------|---------|-----|-----|-----|-----|-----|---------------|---------|--|
| STATE | REVERSE   | N3      | N2  | N1  | Р3  | P2  | P1  |               |         |  |
|       | FORWARD   | N1      | N2  | N3  | P1  | P2  | Р3  | FORWARD       | REVERSE |  |
|       | Α         | OFF     | OFF | ON  | ON  | OFF | OFF | PH2           | PH2     |  |
|       | В         | OFF     | OFF | ON  | OFF | ON  | OFF | PH1           | PH3     |  |
|       | С         | ON      | OFF | OFF | OFF | ON  | OFF | PH3           | PH1     |  |
|       | D         | ON      | OFF | OFF | OFF | OFF | ON  | PH2           | PH2     |  |
|       | E         | OFF     | ON  | OFF | OFF | OFF | ON  | PH1           | PH3     |  |
| F     |           | OFF     | ON  | OFF | ON  | OFF | OFF | PH3           | PH1     |  |

**Table 1. Commutation States.** 



Figure 6. Commutation Timing and Sequencing.

#### START-UP SEQUENCING

When the motor is initially at rest, it is generating no back-EMF. Because a back-EMF signal is required for closed loop commutation, the motor must be started by other means until a velocity sufficient to generate some back-EMF is attained.

#### Start

For RC<sub>VCO</sub> voltages of less than 0.6V the ML4428 will send 6 sample pulses to the motor to determine the rotor position and drive the proper windings to produce desired rotation. This will result in motor acceleration until the RC<sub>VCO</sub> pin achieves 0.6V and closed loop operation begins. This technique results in zero reverse rotation and minimizes start-up time. The sample time pulses are set by C<sub>SNS</sub> and the initial sample interval is set by R<sub>INIT</sub>. This sense technique is not effective for air core motors, since a minimum of 30% inductance difference must occur when the motor moves.

#### Direction

The direction of motor rotation is controlled by the commutation states as given in Table 1. The state sequence is controlled by the  $F/\overline{R}$ .

#### Run

When the RC<sub>VCO</sub> pin exceeds 0.6V the device will enter run mode. At this time the motor speed should be about 8% FRPM<sub>MAX</sub> and be high enough to generate a detectable BEMF and allow closed loop operation to begin. The commutation position compensation has been previously discussed.

The motor will continue to accelerate as long as the voltage on the RC<sub>VCO</sub> is less than the voltage on V<sub>SPEED</sub>. During this time the motor will receive full N-channel drive limited only by  $I_{LIMIT}$ . As the voltage on RC<sub>VCO</sub> approaches that of V<sub>SPEED</sub> the C<sub>ISC</sub> capacitor will charge and begin to control the gate drive to the N-channel transistor by setting a level for comparison on the 25kHz PWM saw tooth waveform generated on C<sub>PWM</sub>. The compensation of the speed loop is accomplished on C<sub>SC</sub> and on C<sub>ISC</sub> which are outputs of transconductance amplifiers with a gm =  $2.3 \times 10^{-4}$   $\overline{\text{U}}$ .

#### Speed Control

The speed control section of the ML4428 is detailed in Figure 8. The two transconductance amplifiers with outputs at  $C_{SC}$  and  $C_{ISC}$  each have a gm of 0.23mmhos. The bandwidth of the current feedback component of the speed control is set at  $C_{ISC}$  as follows:

$$f_{3dB} = \frac{2.3 \times 10^{-4}}{2\pi \, C_{ISC}} = \frac{3.66 \times 10^{-5}}{C_{ISC}}$$

For  $f_{3dB} = 50 kHz$ ,  $C_{ISC}$  would be 730pF. The filter components on the  $C_{SC}$  pin set the dominant pole in the system and should have a bandwidth of about 10% of the position filter on the  $RC_{VCO}$  pin. Typically this is in the 1 to 10Hz range.



Note: 100pF gives 10µs, 200pF gives 20µs, etc.

Slope = 
$$\frac{dT}{C} = \frac{dV}{i} = \frac{5V}{50\mu A} = 100k\Omega$$

Figure 7. ILIMIT Output Off-Time vs. Cos.



Figure 8. Speed Control Block Diagram.

Micro Linear

<u> 10</u>

#### **OUTPUT DRIVERS**

The P-channel drivers are emitter follower type with 5mA pull down currents. The N-channel drivers are totem pole with a  $1200\Omega$  resistor in series with the pull up device. Crossover comparators are employed with each driver pair, eliminating the potential of crossover, and hence, shoot-through currents.

#### BRAKING

When BRAKE is pulled low all 3 P-channel drivers will be turned off and all 3 N-channel drivers will be turned on.

#### **POWER FAIL**

In the event of a power fail, i.e.  $V_{CC}$  falls below 8.75V all 6 output drivers will be turned off.

#### HIGHER VOLTAGE MOTOR DRIVE

The ML4428 can be used to drive higher voltage motors by means of level shifters to the high side drive transistors. This can be accomplished by using dedicated high side drivers for applications greater than 80V or a simple NPN level shift as shown in Figure 9 for applications below 80V. Figure 10 shows how to interface to the IR2118, high side drivers from I.R. This allows driving motors up to 600V. The BRAKE pin can be pulsed prior to startup with an RC circuit. This charges the bootstrap capacitors for three inexpensive high side drivers



Figure 9. Driving Higher Voltage Motors: 24V to 80V.



Figure 11. ML4428 High Voltage Motor Driver: 12V to 500V

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML4428CP    | 0°C to 70°C       | 28-Pin DIP (P28N) |
| ML4428CS    | 0°C to 70°C       | 28-Pin SOIC (S28) |
| ML4428IP    | -40°C to 85°C     | 28-Pin DIP (P28N) |
| ML4428IS    | -40°C to 85°C     | 28-Pin SOIC (S28) |

# **Battery Management**

# Section 11

| Selection | Guide                                                                  | 11-1           |
|-----------|------------------------------------------------------------------------|----------------|
| ML4751    | Adjustable Output Low Current Boost Regulator                          | 11-5           |
| ML4761    | Adjustable Output Low Voltage Boost Regulator                          | 11-15          |
| ML4771    | High Current Boost Regulator                                           | 11-23          |
| ML4775    | Adjustable Output Low Voltage Boost Regulator with Shutdown            | 11-31          |
| ML4790    | Adjustable Output Low Ripple Boost Regulator                           | 11-39          |
| ML4850    | Low Current Single Cell Boost Regulator with Detect                    | 11-49          |
| ML4851    | Low Current, Voltage Boost Regulator                                   | 11-57          |
| ML4861    | Low Voltage Boost Regulator                                            | 11-6 <i>7</i>  |
| ML4862    | Battery Power Control IC                                               | 11 <i>-77</i>  |
| ML4863    | High Efficiency Flyback Controller                                     | 11-89          |
| ML4864    | LCD Backlight Lamp Driver with Contrast                                | 11-97          |
| ML4865    | High Voltage High Current Boost Regulator                              | 11-105         |
| ML4866    | 3.3V Output DC-DC Step-Down Converter                                  | 11-111         |
| ML4868    | High Frequency, Low Voltage Boost Regulator                            | 11-119         |
| ML4871    | High Current Boost Regulator                                           | 11-127         |
| ML4872    | High Current Boost Regulator with Shutdown                             | 11-135         |
| ML4873    | Battery Power Control IC                                               | 11-143         |
| ML4874    | LCD Backlight Lamp Driver                                              | 11-153         |
| ML4875    | Low Voltage Boost Regulator with Shutdown                              | 11-161         |
| ML4876    | LCD Backlight Lamp Driver with Contrast                                | 11-171         |
| ML4877    | LCD Backlight Lamp Driver                                              | <b>11-17</b> 9 |
| ML4878    | ML4878 LCD Backlight Lamp Driver                                       | 11-187         |
| ML4880    | Portable PC/MCIA Power Controller                                      | 11-197         |
| ML4890    | High Efficiency, Low Ripple Boost Regulator                            | 11-211         |
| ML4894    | Synchronous Buck Controller                                            | 11-223         |
| ML4895    | Synchronous Buck Controller                                            | 11-233         |
| ML4896    | Dual Output Synchronous Buck Controller                                | 11-243         |
| ML4900    | High Current Synchronous Buck Controller                               | 11-255         |
| ML4901    | High Current Synchronous Buck Controller                               | 11-263         |
| ML4902    | High Current Synchronous Buck Controller                               | 11-271         |
| ML4950    | Adjustable Output, Low Current Single Cell Boost Regulator with Detect | 11-281         |
| ML4951    | Adjustable Output, Low Current Low Voltage Boost Regulator with Detect | 11-291         |
| ML4961    | Adjustable Output, Low Voltage Boost Regulator with Detect             | 11-301         |





# **Battery Management**

# **Selection Guide**

# **Switching Voltage Regulators**

### BOOST REGULATORS (STEP-UP):

| Part<br>Number | Maximum Output Current at V <sub>IN(MIN)</sub> (mA)* | Conversion<br>Efficiency<br>(%) | Quiescent<br>Current<br>(µA) | Input<br>Voltage<br>Range<br>(V) | Output<br>Voltage<br>(V) | Total<br>Regulation<br>(%) | Package Type | Architecture | Features                                  |
|----------------|------------------------------------------------------|---------------------------------|------------------------------|----------------------------------|--------------------------|----------------------------|--------------|--------------|-------------------------------------------|
| ML4751         | 25                                                   | >85                             | 80                           | 1 to<br>V <sub>OUT</sub> -0.2    | ADJ/<br>3 to 5.5         | ±3                         | 8-Pin SOIC   | PFM          |                                           |
| ML4761         | 50                                                   | >90                             | 70                           | 1 to<br>V <sub>OUT</sub> -0.2    | ADJ/<br>2.5 to 6         | ±3                         | 8-Pin SOIC   | PFM          | Adjustable Output                         |
| ML4771         | 300                                                  | >90                             | 30                           | 1.8 to<br>V <sub>OUT</sub> –0.2  | ADJ/<br>2.5 to 5.5       | ±3                         | 8-Pin SOIC   | PFM          | Low Battery Detect                        |
| ML4775         | 50                                                   | >90                             | 80                           | 1 to<br>V <sub>OUT</sub> -0.2    | ADJ/<br>2.5 to 5.5       | ±3                         | 8-Pin SOIC   | PFM          | Shutdown, Load Discount                   |
| ML4790         | 15                                                   | >85                             | 80                           | 1 to 6                           | ADJ/<br>2.5 to 5.5       | ±3                         | 8-Pin SOIC   | PFM + LDO    | 5mV Output Ripple                         |
| ML4850         | 25                                                   | >85                             | 80                           | 1.8 to<br>V <sub>OUT</sub> –0.2  | 2.2/2.5                  | ±3                         | 8-Pin SOIC   | PFM          | Low Battery Detect                        |
| ML4851         | 45                                                   | >85                             | 80                           | 1 to<br>V <sub>OUT</sub> –0.2    | 3.3, 5                   | ±3                         | 8-Pin SOIC   | PFM          | Low Battery Detect                        |
| ML4861         | 75                                                   | >90                             | 70                           | 1 to<br>V <sub>OUT</sub> -0.2    | 3.3, 5, 6                | ±3                         | 8-Pin SOIC   | PFM          | Low Battery Detect                        |
| ML4865         | 25                                                   | >90                             | 50                           | 1.8 to<br>V <sub>OUT</sub> -0.2  | 12/ADJ                   | ±3                         | 8-Pin SOIC   | PFM          | Shutdown to Ground,<br>Low Battery Detect |
| ML4868         | 150                                                  | >90                             | 70                           | 1 to<br>V <sub>OUT</sub> -0.2    | 3.3, 5                   | ±3                         | 8-Pin SOIC   | PFM          | Low Battery Detect                        |
| ML4871         | 400                                                  | >90                             | 30                           | 1.8 to<br>V <sub>OUT</sub> -0.2  | 3.3, 5                   | ±3                         | 8-Pin SOIC   | PFM          | Low Battery Detect                        |
| ML4872         | 400                                                  | >90                             | 30                           | 1.8 to<br>V <sub>OUT</sub> -0.2  | 3.3, 5                   | ±3                         | 8-Pin SOIC   | PFM          | Shutdown                                  |
| ML4875         | 75                                                   | >90                             | 80                           | 1 to<br>V <sub>OUT</sub> -0.2    | 3, 3.3, 5                | ±3                         | 8-Pin SOIC   | PFM          | Shutdown to Ground,<br>Low Battery Detect |
| ML4890         | 35                                                   | >85                             | 80                           | 1 to 6                           | 3, 3.3, 5                | ±3                         | 8-Pin SOIC   | PFM + LDO    | <5mV Output Ripple,<br>Shutdown to Ground |
| ML4950         | 25                                                   | >85                             | 80                           | 1 to<br>V <sub>OUT</sub> -0.2    | ADJ/<br>2 to 3           | ±3                         | 8-Pin SOIC   | PFM          | Low Battery Detect                        |
| ML4951         | 25                                                   | >85                             | 80                           | 1 to<br>V <sub>OUT</sub> -0.2    | ADJ/<br>3 to 5.5         | ±3                         | 8-Pin SOIC   | PFM          | Low Battery Detect                        |
| ML4961         | 50                                                   | >90                             | 70                           | 1 to<br>V <sub>OUT</sub> -0.2    | 2.5 to 6                 | ±3                         | 8-Pin SOIC   | PFM          | Adjustable Output,<br>Low Battery Detect  |

<sup>\*</sup> Output current will vary with output voltage.

# **Switching Voltage Regulators** (Continued)

### **BUCK REGULATORS (STEP-DOWN):**

| Part<br>Number | Maximum Output Current at V <sub>IN(MIN)</sub> (mA)* | Conversion<br>Efficiency | Current       | Range        | Output<br>Voltage | Total<br>Regulation |              | AL.:44       | F4         |
|----------------|------------------------------------------------------|--------------------------|---------------|--------------|-------------------|---------------------|--------------|--------------|------------|
| Number         | (mA)*                                                | (%)                      | (μ <b>A</b> ) | ( <b>V</b> ) | (V)               | (%)                 | Package Type | Architecture | Features   |
| ML4866         | 450                                                  | >90                      | 350           | 3.5 to 6.5   | 3.3               | ±3                  | 8-Pin SOIC   | PWM          | Burst Mode |

# **Flyback Controllers**

| Part<br>Number | V <sub>IN(MIN)</sub> | Conversion<br>Efficiency<br>(%) | Quiescent<br>Current<br>(µA) | Input<br>Voltage<br>Range<br>(V) | Output<br>Voltage<br>(V) | Total<br>Regulation<br>(%) | Package Type | Architecture | Features                                                   |
|----------------|----------------------|---------------------------------|------------------------------|----------------------------------|--------------------------|----------------------------|--------------|--------------|------------------------------------------------------------|
| ML4863         | **                   | >85                             | 125                          | 3.15<br>to 15                    | 5 or<br>Multiple         | ±3                         | 8-Pin SOIC   | PFM          | Shutdown to Ground,<br>Multiple Outputs via<br>Transformer |

# **Switching Regulator Controllers**

| Part<br>Number | Description                  | Input<br>Voltage<br>Range (V) | Output<br>Voltage (V) | Output<br>Current<br>(mA) | Quiescent<br>Current<br>(mA) | Key Features                           | Package<br>Options                    |
|----------------|------------------------------|-------------------------------|-----------------------|---------------------------|------------------------------|----------------------------------------|---------------------------------------|
| ML4862         | Notebook/Laptop controller   | 5.5 to 22                     | 3.3, 5, 12, other     | **                        | 16                           |                                        | 32-Pin SOIC                           |
| ML4873         | Notebook/Laptop Controller   | 5.5 to 24                     | 3.3, 5, 12, other     | **                        | 14                           | High Efficiency Shutdown               | 28-Pin SSOP<br>28-Pin SOIC            |
| ML4880         | Notebook/Laptop Controller   | 5.5 to 18                     | 3.3, 5, 12, other     | **                        | 0.4                          | High Current 12V Output                | 24-Pin SOIC                           |
| ML4894         | Buck Controller              | 5.5 to 15                     | 5                     | **                        | 0.15                         | Shutdown,<br>Synchronous Rectification | 8-Pin SOIC                            |
| ML4895         | Buck Controller              | 5.5 to 15                     | 2.5 to 4              | **                        | 0.15                         | Shutdown,<br>Synchronous Rectification | 8-Pin SOIC                            |
| ML4896         | Dual Buck Controller         | 5.5 to 15                     | 2.5 to 4/5            | **                        | 0.3                          | Shutdown,<br>Synchronous Rectification | 14-Pin SOIC                           |
| ML4897         | Boost/Flyback Controller     | 5.5 to 15                     | 5 to 15               | **                        | 0.15                         | Shutdown                               | 8-Pin SOIC                            |
| ML4900         | High Current Buck Controller | 5                             | 2.1 to 3.5            | **                        | 0.45                         | Pentium® Pro VRM Compliant             | 16-Pin Narrow<br>SOIC<br>20-Pin TSSOP |
| ML4901         | High Current Buck Controller | 12                            | 2.1 to 3.5            | **                        | 0.45                         | Pentium® Pro VRM Compliant             | 16-Pin Narrow<br>SOIC<br>20-Pin TSSOP |
| ML4902         | High Current Buck Controller | 5                             | 1.8 to 3.5            | **                        | 0.9                          | Pentium® II VRM Compliant              | 20-Pin TSSOP                          |

<sup>\*</sup> Output current will vary with output voltage.

<sup>\*\*</sup> Controller output current will depend on the size of the external FETs.

# **LCD Backlight Lamp Controllers**

|                |                                               |                                                                                                       | ł                | Key Feature              | 5                                                     |                         |                             |                                                                         |                            |
|----------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------|--------------------------|-------------------------------------------------------|-------------------------|-----------------------------|-------------------------------------------------------------------------|----------------------------|
| Part<br>Number | Function                                      | Topology                                                                                              | Drive            | Electrical<br>Efficiency | Power Range                                           | Brightness<br>Control   | Dimming<br>Control<br>Range | Other                                                                   | Package<br>Options         |
| ML4864         | LCD Backlight<br>Lamp Driver<br>with Contrast | Current fed, 2 stage, synchronized, constant frequency, continuous supply current demand.             | Single-<br>Ended | 95%                      | Unlimited<br>external FET.<br>drive various<br>lamps. | Positive or<br>Negative | 100 to 1                    | Contrast, open<br>lamp detection,<br>shutdown<br>control,<br>soft start | 20-Pin SSOP                |
| ML4874         | LCD Backlight<br>Lamp Driver                  | Current fed, 2 stage,<br>synchronized,<br>constant frequency,<br>continuous supply<br>current demand. | Differential     | 95%                      | Unlimited<br>external FET.<br>drive various<br>lamps. | Positive or<br>Negative | 100 to 1                    | Open lamp<br>detection,<br>shutdown<br>control,<br>soft start           | 16-Pin SOIC<br>20-Pin SSOP |
| ML4876         | LCD Backlight<br>Lamp Driver<br>with Contrast | Current fed, 2 stage, synchronized, constant frequency, continuous supply current demand.             | Differential     | 95%                      | Unlimited<br>external FET.<br>drive various<br>lamps. | Negative                | 100 to 1                    | Contrast, open<br>lamp detection,<br>shutdown<br>control,<br>soft start | 20-Pin SSOP                |
| ML4877         | High Performance<br>Backlight<br>Lamp Driver  | Current fed, 2 stage, synchronized, constant frequency, continuous supply current demand.             | Differential     | 95%                      | Unlimited<br>external FET.<br>drive various<br>lamps. | Positive or<br>Negative | 100 to 1                    | Open lamp<br>detection,<br>shutdown<br>control,<br>soft start           | 20-Pin SSOP                |
| ML4878         | Low Cost Backlight<br>Lamp Driver             | Voltage fed, 1 stage, synchronized, constant frequency, continuous supply current demand.             | Differential     | 90%                      | Unlimited<br>external FET.<br>drive various<br>lamps. | Positive                | 10 to 1                     | Open lamp<br>detection,<br>shutdown<br>control,<br>soft start           | 14-Pin SOIC                |



# **Adjustable Output Low Current Boost Regulator**

#### **GENERAL DESCRIPTION**

The ML4751 is a low power boost regulator designed for DC to DC conversion in 1 to 3 cell battery powered systems. The combination of internal synchronous rectification, variable frequency operation, and low supply current make the ML4751 ideal for 1 cell applications. The ML4751 is capable of start-up with input voltages as low as 1V, and the output voltage can be set anywhere between 3V and 5.5V by an external resistor divider connected to the SENSE pin.

An integrated synchronous rectifier eliminates the need for an external Schottky diode and provides a lower forward voltage drop, resulting in higher conversion efficiency. In addition, low quiescent battery current and variable frequency operation result in high efficiency even at light loads. The ML4751 requires a minimum number of external components to build a very small adjustable regulator circuit capable of achieving conversion efficiencies in excess of 90%.

The circuit also contains a RESET output which goes low when the IC can no longer function due to low input voltage (UVLO).

#### **FEATURES**

- Guaranteed full load start-up and operation at 1V input
- Maximum switching frequency >100kHz
- Pulse frequency modulation and internal synchronous rectification for high efficiency
- Minimum external components
- Low ON resistance internal switching FETs
- Micropower operation
- Adjustable output voltage (3V to 5.5V)

#### **BLOCK DIAGRAM**



# **PIN CONNECTION**

#### ML4751 8-Pin SOIC (S08)



# **PIN DESCRIPTION**

| PIN<br>NO. | NAME            | FUNCTION                        | PIN<br>NO. | NAME             | FUNCTION                               |
|------------|-----------------|---------------------------------|------------|------------------|----------------------------------------|
| 1          | V <sub>IN</sub> | Battery input voltage           | 5          | V <sub>OUT</sub> | Boost regulator output                 |
| 2          | $V_{REF}$       | 200mV reference output          | 6          | $V_{L}$          | Boost inductor connection              |
| 3          | GND             | Analog signal ground            | 7          | RESET            | Output goes low when regulation        |
| 4          | SENSE           | Programming pin for setting the |            |                  | cannot be achieved                     |
|            |                 | output voltage                  | 8          | PWR GND          | Return for the NMOS output transistor. |

#### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>OUT</sub>                      | 7V                      |
|---------------------------------------|-------------------------|
| Voltage on any other pin GND - 0.3    | $V$ to $V_{OUT} + 0.3V$ |
| Peak Switch Current, I(PEAK)          | 1A                      |
| Average Switch Current, I(AVG)        | 250mA                   |
| Junction Temperature                  |                         |
| Storage Temperature Range             | 65°C to 150°C           |
| Lead Temperature (Soldering 10 sec.)  | 260°C                   |
| Thermal Resistance (θ <sub>IA</sub> ) |                         |
|                                       |                         |

### **OPERATING CONDITIONS**

| Temperature Range               |                                |
|---------------------------------|--------------------------------|
| ML4751CS                        | 0°C to 70°C                    |
| ML4751ES                        | 20°C to 70°C                   |
| V <sub>IN</sub> Operating Range |                                |
| ML4751CS                        | 1.0V to V <sub>OUT</sub> -0.2V |
| ML4751ES                        | 1.1V to V <sub>OUT</sub> -0.2V |
| VOUT Operating Range            | 3.0 to 5.5V                    |

#### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{IN}$  = Operating Voltage Range,  $T_A$  = Operating Temperature Range (Note 1)

| PARAMETER                                                   | CONDITIONS                                                                                     | MIN                    | TYP.       | MAX          | UNITS  |
|-------------------------------------------------------------|------------------------------------------------------------------------------------------------|------------------------|------------|--------------|--------|
| Supply                                                      |                                                                                                |                        |            | L            |        |
| V <sub>IN</sub> Current                                     | $V_{IN} = V_{OUT} - 0.2V$                                                                      |                        | 50         | 60           | μА     |
| V <sub>OUT</sub> Quiescent Current                          |                                                                                                |                        | 8          | 10           | μА     |
| V <sub>L</sub> Quiescent Current                            |                                                                                                |                        |            | 1            | μА     |
| Reference                                                   |                                                                                                |                        |            |              |        |
| Output Voltage (V <sub>REF</sub> )                          | $0 < I_{PIN2} < -5\mu A$                                                                       | 190                    | 200        | 210          | mV     |
| PFM Regulator                                               |                                                                                                |                        |            |              |        |
| Pulse Width (T <sub>ON</sub> )                              |                                                                                                | 4.5                    | 5          | 5.5          | μs     |
| SENSE Comparator<br>Threshold Voltage (V <sub>SENSE</sub> ) |                                                                                                | 196                    | 202        | 208          | mV     |
| Load Regulation                                             | See Figure 1<br>$V_{IN} = 1.2V$ , $I_{OUT} \le 10$ mA<br>$V_{IN} = 2.4V$ , $I_{OUT} \le 65$ mA | 4.85<br>4.85           | 5.0<br>5.0 | 5.15<br>5.15 | v<br>v |
| Undervoltage Lockout Threshold                              |                                                                                                |                        | 0.85       | 0.95         | V      |
| RESET Comparator                                            | •                                                                                              |                        |            |              |        |
| RESET Output High Voltage (V <sub>OH</sub> )                | $I_{OH} = -100 \mu A$                                                                          | V <sub>OUT</sub> – 0.2 |            |              | V      |
| RESET Output Low Voltage (V <sub>OL</sub> )                 | I <sub>OL</sub> = 100μA                                                                        |                        |            | 0.2          | V      |

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.



Figure 1. Application Test Circuit.



Figure 2. PFM Regulator Block Diagram.

#### **FUNCTIONAL DESCRIPTION**

The ML4751 combines Pulse Frequency Modulation (PFM) and synchronous rectification to create a boost converter that is both highly efficient and simple to use. A PFM regulator charges a single inductor for a fixed period of time and then completely discharges before another cycle begins, simplifying the design by eliminating the need for conventional current limiting circuitry. Synchronous rectification is accomplished by replacing an external Schottky diode with an on-chip PMOS device, reducing switching losses and external component count.

#### **REGULATOR OPERATION**

A block diagram of the boost converter is shown in Figure 2. The circuit remains idle when  $V_{OUT}$  is at or above the desired output voltage, drawing  $50\mu A$  from  $V_{IN}$ , and  $8\mu A$  from  $V_{OUT}$  through the feedback resistors R1 and R2. When  $V_{OUT}$  drops below the desired output level, the output of amplifier A1 goes high, signaling the regulator to deliver charge to the output. Since the output of amplifier A2 is normally high, the flip-flop captures the A1 set signal and creates a pulse at the gate of the NMOS transistor Q1. The NMOS transistor will charge the inductor L1 for  $5\mu s$ , resulting in a peak current given by:

$$I_{L(PEAK)} = \frac{T_{ON} \times V_{IN}}{L1} \approx \frac{5\mu s \times V_{IN}}{L1}$$
 (1)

For reliable operation, L1 should be chosen so that  $I_{L(PEAK)}$  does not exceed 1A.

When the one-shot times out, the NMOS FET releases the  $V_L$  pin, allowing the inductor to fly-back and momentarily charge the output through the body diode of PMOS transistor Q2. But, as the voltage across the PMOS transistor changes polarity, its gate will be driven low by the current sense amplifier A2, causing Q2 to short out its body diode. The inductor then discharges into the load through Q2. The output of A2 also serves to reset the flipflop and one-shot in preparation for the next charging cycle. A2 releases the gate of Q2 when its current falls to zero. If  $V_{OUT}$  is still low, the flip-flop will immediately initiate another pulse. The output capacitor (C1) filters the inductor current, limiting output voltage ripple. Inductor current and one-shot waveforms are shown in Figure 3.



Figure 3. PFM Inductor Current Waveforms and Timing.

#### **RESET COMPARATOR**

An additional comparator is provided to detect low  $V_{IN}$ . The inverting input of the comparator is internally connected to  $V_{REF}$ , while the non-inverting input is connected to the undervoltage lockout circuit. The output of the comparator is the  $\overline{RESET}$  pin, which swings from  $V_{OUT}$  to GND when an undervoltage condition is detected.

#### **DESIGN CONSIDERATIONS**

#### **INDUCTOR**

Selecting the proper inductor for a specific application usually involves a trade-off between efficiency and maximum output current. Choosing too high a value will keep the regulator from delivering the required output current under worst case conditions. Choosing too low a value causes efficiency to suffer. It is necessary to know the maximum required output current and the input voltage range to select the proper inductor value. The maximum inductor value can be estimated using the following formula:

$$L_{MAX} = \frac{V_{IN(MIN)}^{2} \times T_{ON(MIN)} \times \eta}{2 \times V_{OUT} \times I_{OUT(MAX)}}$$
(2)

where  $\eta$  is the efficiency, typically between 0.8 and 0.9. Note that this is the value of inductance that just barely delivers the required output current under worst case conditions. A lower value may be required to cover inductor tolerance, the effect of lower peak inductor currents caused by resistive losses, and minimum dead time between pulses.

Another method of determining the appropriate inductor value is to make an estimate based on the typical performance curves given in Figures 4 to 11. Figures 4–7 show maximum output current as a function of input voltage for several inductor values. These are typical performance curves and leave no margin for inductance and ON-time variations. To accommodate worst case conditions, it is necessary to derate these curves by at least 10% in addition to inductor tolerance. Interpolation between the different curves will give a reasonable starting point for an inductor value.





Figure 4.



Figure 5.



Figure 6.

Figure 7.







Figure 8.

Figure 9.





Figure 10.

Figure 11.

Figures 8 to 11 shows efficiency under the conditions used to create Figures 4 to 7. It can be seen that efficiency is mostly independent of input voltage and is closely related to inductor value. This illustrates the need to keep the inductor value as high as possible to attain peak system efficiency. As the inductor value goes down to 10μH, the efficiency drops to around 80%. With 33μH, the efficiency exceeds 90% and there is little room for improvement. At values greater than 33μH, the operation of the synchronous rectifier becomes unreliable because the inductor current is so small that it is difficult for the control circuitry to detect.

After the appropriate inductor value is chosen, it is necessary to find the minimum inductor current rating required. Peak inductor current is determined from the following formula:

$$I_{L(PEAK)} = \frac{T_{ON(MAX)} \times V_{IN(MAX)}}{L_{MIN}}$$
 (3)

When comparing various inductors, it is important to keep in mind that suppliers use different criteria to determine their ratings. Many use a conservative current level, where inductance has dropped to 90% of its normal level. In any case, it is a good idea to try inductors of various current ratings with the ML4751 to determine which inductor is the best choice. Check efficiency and maximum output current, and if a current probe is available, look at the inductor current to see if it looks like the waveform shown in Figure 3. For additional information, see Application Note 29.

Suitable inductors can be purchased from the following suppliers:

Coilcraft (708) 639-6400 Coiltronics (407) 241-7876 Dale (605) 665-9301 Sumida (708) 956-0666

#### **OUTPUT CAPACITOR**

The choice of output capacitor is also important, as it controls the output ripple and optimizes the efficiency of the circuit. Output ripple is influenced by three capacitor parameters: capacitance, ESR, and ESL. The contribution due to capacitance can be determined by looking at the change in capacitor voltage required to store the energy delivered by the inductor in a single charge-discharge cycle, as determined by the following formula:

$$\Delta V_{OUT} = \frac{T_{ON}^2 \times V_{IN}^2}{2 \times L \times C \times (V_{OUT} - V_{IN})}$$
(4)

For a 2.4V input, and 5V output, a  $18\mu H$  inductor, and a  $47\mu F$  capacitor, the expected output ripple due to capacitor value is 33mV.

Capacitor Equivalent Series Resistance (ESR) and Equivalent Series Inductance (ESL), also contribute to the output ripple due to the inductor discharge current waveform. Just after the NMOS transistor turns off, the output current ramps quickly to match the peak inductor current. This fast change in current through the output capacitor's ESL causes a high frequency (5ns) spike that can be over 1V in magnitude. After the ESL spike settles, the output voltage still has a ripple component equal to the inductor discharge current times the ESR. This component will have a sawtooth shape and a peak value equal to the peak inductor current times the ESR. ESR also has a negative effect on efficiency by contributing I-squared R losses during the discharge cycle.

An output capacitor with a capacitance of  $100\mu F$ , an ESR of less than  $0.1\Omega$ , and an ESL of less than 5nH is a good general purpose choice. Tantalum capacitors which meet these requirements can be obtained from the following suppliers:

AVX (207) 282-5111 Sprague (207) 324-4140

If ESL spikes are causing output noise problems, an EMI filter can be added in series with the output.

#### INPUT CAPACITOR

Unless the input source is a very low impedance battery, it will be necessary to decouple the input with a capacitor with a value of between  $47\mu F$  and  $100\mu F$ . This provides the benefits of preventing input ripple from affecting the ML4751 control circuitry, and it also improves efficiency by reducing I-squared R losses during the charge and discharge cycles of the inductor. Again, a low ESR capacitor (such as tantalum) is recommended.

#### SETTING THE OUTPUT VOLTAGE

The adjustable output can be set to any voltage between 2.5V and 6V by connecting a resistor divider to the SENSE pin as shown in the block diagram. The resistor values  $R_1$  and  $R_2$  can be calculated using the following equation:

$$V_{OUT} = 0.2 \times \frac{(R_1 + R_2)}{R_2}$$
 (5)

The value of  $R_2$  should be  $40k\Omega$  or less to minimize bias current errors.  $R_1$  is then found by rearranging the equation:

$$R_1 = R_2 \times \left(\frac{V_{OUT}}{0.2} - 1\right) \tag{6}$$

It is important to note that the accuracy of these resistors directly affects the accuracy of the output voltage. The SENSE pin threshold variation is  $\pm 3\%$ , and the tolerances of R<sub>1</sub> and R<sub>2</sub> will add to this to determine the total output variation.

### REFERENCE CAPACITOR

Under some circumstances input ripple cannot be reduced effectively. This occurs primarily in applications where inductor currents are high, causing excess output ripple due to "pulse grouping", where the charge-discharge pulses are not evenly spaced in time. In such cases it may be necessary to decouple the reference pin  $(V_{REF})$  with a small 10nF to 100nF ceramic capacitor. This is particularly true if the ripple voltage at  $V_{\text{IN}}$  is greater than 100mV.

In some applications, input noise may cause output ripple to become excessive due to "pulse grouping", where the charge-discharge pulses are not evenly spaced in time. In such cases it may be necessary to add a small 20pF to 100pF ceramic feedforward capacitor ( $C_{FF}$ ) from the  $V_{IN}$  pin to the SENSE pin.

### **LAYOUT**

Good PC board layout practices will ensure the proper operation of the ML4751. Important layout considerations include:

- Use adequate ground and power traces or planes
- Keep components as close as possible to the ML4751
- Use short trace lengths from the inductor to the V<sub>L</sub> pin and from the output capacitor to the V<sub>OUT</sub> pin
- Use a single point ground for the ML4751 ground pins, and the input and output capacitors

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE          |  |
|-------------|-------------------|------------------|--|
| ML4751CS    | 0°C to 70°C       | 8-Pin SOIC (S08) |  |
| ML4751ES    | −20°C to 70°C     | 8-Pin SOIC (S08) |  |



# **Adjustable Output Low Voltage Boost Regulator**

### **GENERAL DESCRIPTION**

The ML4761 is a boost regulator designed for DC to DC conversion in 1 to 3 cell battery powered systems. The combination of BiCMOS process technology, internal synchronous rectification, variable frequency operation, and low supply current make the ML4761 ideal for 1 cell applications. The ML4761 is capable of start-up with input voltages as low as 1V, and the output voltage can be set anywhere between 2.5V and 6V by an external resistor divider connected to the SENSE pin.

An integrated synchronous rectifier eliminates the need for an external Schottky diode and provides a lower forward voltage drop, resulting in higher conversion efficiency. In addition, low quiescent battery current and variable frequency operation result in high efficiency even at light loads. The ML4761 requires a minimum number of external components to build a very small adjustable regulator circuit capable of achieving conversion efficiencies in excess of 90%.

The circuit also contains a RESET output which goes low when the IC can no longer function due to low input voltage (UVLO).

### **FEATURES**

- Guaranteed full load start-up and operation at 1V input
- Pulse Frequency Modulation and Internal Synchronous Rectification for high efficiency
- Minimum external components
- Low ON resistance internal switching FETs
- Micropower operation
- Adjustable output voltage (2.5V to 6V)

### **BLOCK DIAGRAM**



# **PIN CONNECTION**

ML4761 8-Pin SOIC (S08)



# **PIN DESCRIPTION**

| PIN<br>NO. | NAME            | FUNCTION                        | PIN<br>NO. | NAME             | FUNCTION                        |
|------------|-----------------|---------------------------------|------------|------------------|---------------------------------|
| 1          | V <sub>IN</sub> | Battery input voltage           | 5          | V <sub>OUT</sub> | Boost regulator output          |
| 2          | $V_{REF}$       | 200mV reference output          | 6          | $V_{L}$          | Boost inductor connection       |
| 3          | GND             | Analog signal ground            | <b>7</b> , | RESET            | Output goes low when regulation |
| 4          | SENSE           | Programming pin for setting the |            |                  | cannot be achieved              |
|            |                 | output voltage                  | 8          | PWR GND          | Return for the NMOS output      |

# 11

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Voltage on any pin                         | 7V            |
|--------------------------------------------|---------------|
| Peak Switch Current, I <sub>(PEAK)</sub>   | 2A            |
| Average Switch Current, I <sub>(AVG)</sub> | 500mA         |
| Junction Temperature                       | 150°C         |
| Storage Temperature Range                  | 65°C to 150°C |
| Lead Temperature (Soldering 10 sec.)       | 260°C         |
| Thermal Resistance ( $\theta_{IA}$ )       |               |

# **OPERATING CONDITIONS**

| Temperature Range                |                                |
|----------------------------------|--------------------------------|
| ML4761CS                         | 0°C to 70°C                    |
| ML4761ES                         | –20°C to 70°C                  |
| ML4761IS                         | –40°C to 85°C                  |
| V <sub>IN</sub> Operating Range  |                                |
| ML4761CS                         | 1.0V to V <sub>OUT</sub> -0.2V |
| ML4761ES, ML4761IS               | 1.1V to V <sub>OUT</sub> -0.2V |
| V <sub>OUT</sub> Operating Range | 2.5V to 6.0V                   |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{IN}$  = Operating Voltage Range,  $T_A$  = Operating Temperature Range (Note 1)

| CONDITIONS                                                                                    |                                                                                                                                                                          | MIN                                                                                                                                                                                                               | TYP.                                                                                                                                                                                                                                                                                   | MAX                                                                                                                                                                                                                                                                                                                                                                                                     | UNITS                                                 |
|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
|                                                                                               |                                                                                                                                                                          |                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                        | <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                |                                                       |
| $V_{IN} = V_{OUT} - 0.2V$                                                                     |                                                                                                                                                                          |                                                                                                                                                                                                                   | 45                                                                                                                                                                                                                                                                                     | 55                                                                                                                                                                                                                                                                                                                                                                                                      | μА                                                    |
|                                                                                               |                                                                                                                                                                          |                                                                                                                                                                                                                   | 3                                                                                                                                                                                                                                                                                      | 5                                                                                                                                                                                                                                                                                                                                                                                                       | μА                                                    |
|                                                                                               |                                                                                                                                                                          |                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                                                                                                                                                                       | μА                                                    |
|                                                                                               |                                                                                                                                                                          |                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                         |                                                       |
| $0 < I_{PIN2} < -5\mu A$                                                                      |                                                                                                                                                                          | 194                                                                                                                                                                                                               | 200                                                                                                                                                                                                                                                                                    | 206                                                                                                                                                                                                                                                                                                                                                                                                     | mV                                                    |
|                                                                                               |                                                                                                                                                                          |                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                         |                                                       |
| V <sub>IN</sub> = 2.4V                                                                        | C/E Suffix                                                                                                                                                               | 9                                                                                                                                                                                                                 | 10                                                                                                                                                                                                                                                                                     | 11                                                                                                                                                                                                                                                                                                                                                                                                      | μs                                                    |
|                                                                                               | 1 Suffix                                                                                                                                                                 | 8.5                                                                                                                                                                                                               | 10                                                                                                                                                                                                                                                                                     | 11.5                                                                                                                                                                                                                                                                                                                                                                                                    | μs                                                    |
|                                                                                               |                                                                                                                                                                          | 190                                                                                                                                                                                                               | 200                                                                                                                                                                                                                                                                                    | 210                                                                                                                                                                                                                                                                                                                                                                                                     | mV                                                    |
| See Figure 1<br>$V_{IN} = 1.2V$ , $I_{OUT} \le 25mA$<br>$V_{IN} = 2.4V$ , $I_{OUT} \le 135mA$ |                                                                                                                                                                          | 4.85<br>4.85                                                                                                                                                                                                      | 5.0<br>5.0                                                                                                                                                                                                                                                                             | 5.15<br>5.15                                                                                                                                                                                                                                                                                                                                                                                            | V                                                     |
|                                                                                               | C/E Suffix                                                                                                                                                               |                                                                                                                                                                                                                   | 0.85                                                                                                                                                                                                                                                                                   | 0.95                                                                                                                                                                                                                                                                                                                                                                                                    | V                                                     |
|                                                                                               | 1 Suffix                                                                                                                                                                 |                                                                                                                                                                                                                   | 0.95                                                                                                                                                                                                                                                                                   | 1.05                                                                                                                                                                                                                                                                                                                                                                                                    | V                                                     |
|                                                                                               |                                                                                                                                                                          |                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                         | · · · · · · · · · · · · · · · · · · ·                 |
| $I_{OH} = -100 \mu A$                                                                         |                                                                                                                                                                          | V <sub>OUT</sub> - 0.2                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                         | V                                                     |
| I <sub>OL</sub> = 100μA                                                                       | Ι <sub>ΟΙ</sub> = 100μΑ                                                                                                                                                  |                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                        | 0.2                                                                                                                                                                                                                                                                                                                                                                                                     | V                                                     |
|                                                                                               | $V_{IN} = V_{OUT} - 0.2V$ $0 < I_{PIN2} < -5\mu A$ $V_{IN} = 2.4V$ $See Figure 1$ $V_{IN} = 1.2V, I_{OUT} \le 25r$ $V_{IN} = 2.4V, I_{OUT} \le 13s$ $I_{OH} = -100\mu A$ | $V_{IN} = V_{OUT} - 0.2V$ $0 < I_{PIN2} < -5\mu A$ $V_{IN} = 2.4V$ $C/E Suffix$ $I Suffix$ $See Figure 1$ $V_{IN} = 1.2V, I_{OUT} \le 25mA$ $V_{IN} = 2.4V, I_{OUT} \le 135mA$ $C/E Suffix$ $I Suffix$ $I Suffix$ | $V_{IN} = V_{OUT} - 0.2V$ $0 < I_{PIN2} < -5\mu A$ $194$ $V_{IN} = 2.4V$ $C/E Suffix$ $I Suffix$ $8.5$ $190$ $See Figure 1$ $V_{IN} = 1.2V, I_{OUT} \le 25mA$ $V_{IN} = 2.4V, I_{OUT} \le 135mA$ $V_{IN} = 2.4V, I_{OUT} \le 135mA$ $C/E Suffix$ $I Suffix$ $I Suffix$ $V_{OUT} - 0.2$ | $V_{IN} = V_{OUT} - 0.2V \qquad \qquad 45$ $0 < I_{PIN2} < -5\mu A \qquad 194 \qquad 200$ $V_{IN} = 2.4V \qquad C/E Suffix \qquad 9 \qquad 10$ $I Suffix \qquad 8.5 \qquad 10$ $190 \qquad 200$ $See Figure 1 \qquad 190 \qquad 200$ $V_{IN} = 1.2V, I_{OUT} \le 25mA \qquad 4.85 \qquad 5.0$ $V_{IN} = 2.4V, I_{OUT} \le 135mA \qquad 4.85 \qquad 5.0$ $C/E Suffix \qquad 0.85$ $I Suffix \qquad 0.95$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.



Figure 1. Application Test Circuit.



Figure 2. PFM Regulator Block Diagram.

### **FUNCTIONAL DESCRIPTION**

The ML4761 combines Pulse Frequency Modulation (PFM) and synchronous rectification to create a boost converter that is both highly efficient and simple to use. A PFM regulator charges a single inductor for a fixed period of time and then completely discharges before another cycle begins, simplifying the design by eliminating the need for conventional current limiting circuitry. Synchronous rectification is accomplished by replacing an external Schottky diode with an on-chip PMOS device, reducing switching losses and external component count.

### **REGULATOR OPERATION**

A block diagram of the boost converter is shown in Figure 2. The circuit remains idle when  $V_{OUT}$  is at or above the desired output voltage, drawing  $45\mu A$  from  $V_{IN}$ , and  $8\mu A$  from  $V_{OUT}$  through the feedback resistors R1 and R2. When  $V_{OUT}$  drops below the desired output level, the output of amplifier A1 goes high, signaling the regulator to deliver charge to the output. Since the output of amplifier A2 is normally high, the flip-flop captures the A1 set signal and creates a pulse at the gate of the NMOS transistor Q1. The NMOS transistor will charge the inductor L1 for  $10\mu s$ , resulting in a peak current given by:

$$I_{L(PEAK)} = \frac{T_{ON} \times V_{IN}}{L1} \approx \frac{10\mu s \times V_{IN}}{L1}$$
 (1)

For reliable operation, L1 should be chosen so that  $I_{L(PEAK)}$  does not exceed 2A.

When the one-shot times out, the NMOS FET releases the  $V_L$  pin, allowing the inductor to fly-back and momentarily charge the output through the body diode of PMOS transistor Q2. But, as the voltage across the PMOS transistor changes polarity, its gate will be driven low by the current sense amplifier A2, causing Q2 to short out its body diode. The inductor then discharges into the load through Q2. The output of A2 also serves to reset the flipflop and one-shot in preparation for the next charging cycle. A2 releases the gate of Q2 when its current falls to zero. If  $V_{OUT}$  is still low, the flip-flop will immediately initiate another pulse. The output capacitor (C1) filters the inductor current, limiting output voltage ripple. Inductor current and one-shot waveforms are shown in Figure 3.



Figure 3. PFM Inductor Current Waveforms and Timing.

### **RESET COMPARATOR**

An additional comparator is provided to detect low  $V_{IN}$ . The inverting input of the comparator is internally connected to  $V_{REF}$ , while the non-inverting input is connected to the undervoltage lockout circuit. The output of the comparator is the  $\overline{RESET}$  pin, which swings from  $V_{OUT}$  to GND when an undervoltage condition is detected.

### **DESIGN CONSIDERATIONS**

#### **INDUCTOR**

Selecting the proper inductor for a specific application usually involves a trade-off between efficiency and maximum output current. Choosing too high a value will keep the regulator from delivering the required output current under worst case conditions. Choosing too low a value causes efficiency to suffer. It is necessary to know the maximum required output current and the input voltage range to select the proper inductor value. The maximum inductor value can be estimated using the following formula:

$$L_{MAX} = \frac{V_{IN(MIN)}^2 \times T_{ON(MIN)} \times \eta}{2 \times V_{OUT} \times I_{OUT(MAX)}}$$
(2)

where  $\eta$  is the efficiency, typically between 0.8 and 0.9. Note that this is the value of inductance that just barely delivers the required output current under worst case conditions. A lower value may be required to cover inductor tolerance, the effect of lower peak inductor currents caused by resistive losses, and minimum dead time between pulses.

Another method of determining the appropriate inductor value is to make an estimate based on the typical performance curves given in Figures 4 and 5. Figure 4 shows maximum output current as a function of input voltage for several inductor values. These are typical performance curves and leave no margin for inductance and ON-time variations. To accommodate worst case conditions, it is necessary to derate these curves by at least 10% in addition to inductor tolerance. Interpolation between the different curves will give a reasonable starting point for an inductor value.





Figure 4. Output Current vs. Input Voltage.





Figure 5. Typical Efficiency as a Function of VIN.

Figure 5 shows efficiency under the conditions used to create Figure 4. It can be seen that efficiency is mostly independent of input voltage and is closely related to inductor value. This illustrates the need to keep the inductor value as high as possible to attain peak system efficiency. As the inductor value goes down to  $10\mu H$ , the efficiency drops to between 70% and 75%. With  $56\mu H$ , the efficiency exceeds 90% and there is little room for improvement. At values greater than  $100\mu H$ , the operation of the synchronous rectifier becomes unreliable because the inductor current is so small that it is difficult for the control circuitry to detect.

After the appropriate inductor value is chosen, it is necessary to find the minimum inductor current rating required. Peak inductor current is determined from the following formula:

$$I_{L(PEAK)} = \frac{T_{ON(MAX)} \times V_{IN(MAX)}}{L_{MIN}}$$
 (3)

When comparing various inductors, it is important to keep in mind that suppliers use different criteria to determine their ratings. Many use a conservative current level, where inductance has dropped to 90% of its normal level. In any case, it is a good idea to try inductors of various current ratings with the ML4761 to determine which inductor is the best choice. Check efficiency and maximum output current, and if a current probe is available, look at the inductor current to see if it looks like the waveform shown in Figure 3. For additional information, see Application Note 29.

Suitable inductors can be purchased from the following suppliers:

| Coilcraft   | (708) 639-6400 |
|-------------|----------------|
| Coiltronics | (407) 241-7876 |
| Dale        | (605) 665-9301 |
| Sumida      | (708) 956-0666 |

### **OUTPUT CAPACITOR**

The choice of output capacitor is also important, as it controls the output ripple and optimizes the efficiency of the circuit. Output ripple is influenced by three capacitor parameters: capacitance, ESR, and ESL. The contribution due to capacitance can be determined by looking at the change in capacitor voltage required to store the energy delivered by the inductor in a single charge-discharge cycle, as determined by the following formula:

$$\Delta V_{\text{OUT}} = \frac{T_{\text{ON}}^2 \times V_{\text{IN}}^2}{2 \times L \times C \times (V_{\text{OUT}} - V_{\text{IN}})} \tag{4}$$

For a 2.4V input, and 5V output, a  $27\mu H$  inductor, and a  $47\mu F$  capacitor, the expected output ripple due to capacitor value is 87mV.

Capacitor Equivalent Series Resistance (ESR) and Equivalent Series Inductance (ESL), also contribute to the output ripple due to the inductor discharge current waveform. Just after the NMOS transistor turns off, the output current ramps quickly to match the peak inductor current. This fast change in current through the output capacitor's ESL causes a high frequency (5ns) spike that can be over 1V in magnitude. After the ESL spike settles, the output voltage still has a ripple component equal to the inductor discharge current times the ESR. This component will have a sawtooth shape and a peak value equal to the peak inductor current times the ESR. ESR also has a negative effect on efficiency by contributing I-squared R losses during the discharge cycle.

An output capacitor with a capacitance of  $100\mu F$ , an ESR of less than  $0.1\Omega$ , and an ESL of less than 5nH is a good general purpose choice. Tantalum capacitors which meet these requirements can be obtained from the following suppliers:

AVX (207) 282-5111 Sprague (207) 324-4140

If ESL spikes are causing output noise problems, an EMI filter can be added in series with the output.

### **INPUT CAPACITOR**

Unless the input source is a very low impedance battery, it will be necessary to decouple the input with a capacitor with a value of between  $47\mu F$  and  $100\mu F$ . This provides the benefits of preventing input ripple from affecting the ML4761 control circuitry, and it also improves efficiency by reducing I-squared R losses during the charge and discharge cycles of the inductor. Again, a low ESR capacitor (such as tantalum) is recommended.

### SETTING THE OUTPUT VOLTAGE

The adjustable output can be set to any voltage between 2.5V and 6V by connecting a resistor divider to the SENSE pin as shown in the block diagram. The resistor values  $R_1$  and  $R_2$  can be calculated using the following equation:

$$V_{OUT} = 0.2 \times \frac{(R_1 + R_2)}{R_2}$$
 (5)

The value of  $R_2$  should be  $40k\Omega$  or less to minimize bias current errors.  $R_1$  is then found by rearranging the equation:

$$R_1 = R_2 \times \left(\frac{V_{OUT}}{0.2} - 1\right)$$
 (6)

It is important to note that the accuracy of these resistors directly affects the accuracy of the output voltage. The SENSE pin threshold variation is  $\pm 3\%$ , and the tolerances of  $R_1$  and  $R_2$  will add to this to determine the total output variation.

#### REFERENCE CAPACITOR

Under some circumstances input ripple cannot be reduced effectively. This occurs primarily in applications where inductor currents are high, causing excess output ripple due to "pulse grouping", where the charge-discharge pulses are not evenly spaced in time. In such cases it may be necessary to decouple the reference pin (V<sub>REF</sub>) with a small 10nF to 100nF ceramic capacitor. This is particularly true if the ripple voltage at V<sub>IN</sub> is greater than 100mV.

In some applications, input noise may cause output ripple to become excessive due to "pulse grouping", where the charge-discharge pulses are not evenly spaced in time. In such cases it may be necessary to add a small 20pF to 100pF ceramic feedforward capacitor ( $C_{FF}$ ) from the  $V_{IN}$  pin to the SENSE pin.

### LAYOUT

Good PC board layout practices will ensure the proper operation of the ML4761. Important layout considerations include:

- Use adequate ground and power traces or planes
- Keep components as close as possible to the ML4761
- Use short trace lengths from the inductor to the V<sub>L</sub> pin and from the output capacitor to the V<sub>OUT</sub> pin
- Use a single point ground for the ML4761 ground pins, and the input and output capacitors

11

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE          |
|-------------|-------------------|------------------|
| ML4761CS    | 0°C to 70°C       | 8-Pin SOIC (S08) |
| ML4761ES    | -20°C to 70°C     | 8-Pin SOIC (S08) |
| ML4761IS    | -40°C to 85°C     | 8-Pin SOIC (S08) |



# ML4771

# **High Current Boost Regulator**

# **GENERAL DESCRIPTION**

The ML4771 is a continuous conduction boost regulator designed for DC to DC conversion in multiple cell battery powered systems. Continuous conduction allows the regulator to maximize output current for a given inductor. The maximum switching frequency can exceed 200kHz, allowing the use of small, low cost inductors. The ML4771 is capable of start-up with input voltages as low as 1.8V, and the output voltage can be set anywhere between 3.0V and 5.5V by an external resistor divider connected to the SENSE pin.

An integrated synchronous rectifier eliminates the need for an external Schottky diode and provides a lower forward voltage drop, resulting in higher conversion efficiency. In addition, low quiescent battery current and variable frequency operation result in high efficiency even at light loads. The ML4771 requires a minimum number of external components to build a very small regulator circuit capable of achieving conversion efficiencies exceeding 85%.

### **FEATURES**

- Guaranteed full load start-up and operation at 1.8V input
- Continuous conduction mode for high output current
- Very low supply current (20µA output referenced) for micropower operation
- Pulse Frequency Modulation and Internal Synchronous Rectification for high efficiency
- Maximum switching frequency > 200kHz
- Minimum external components
- Low ON resistance internal switching FETs
- Adjustable output voltage 3.0V to 5.5V

# **BLOCK DIAGRAM**



# PIN CONFIGURATION

### ML4771 8-Pin SOIC (S08)



# **PIN DESCRIPTION**

| PIN<br>NO. | NAME     | FUNCTION                                       | Pi<br>N   | N<br>O. | NAME             | FUNCTION                              |
|------------|----------|------------------------------------------------|-----------|---------|------------------|---------------------------------------|
| 1          | $V_{L1}$ | Boost inductor connection                      |           | 5       | V <sub>OUT</sub> | Output of the Boost Regulator         |
| 2          | $V_{IN}$ | Battery input voltage                          | · · · · ( | 5       | $V_{L2}$         | Boost inductor connection             |
| 3          | GND      | Analog signal ground                           | ;         | 7       | N/C              | No connection                         |
| 4          | SENSE    | Programming pin for setting the output voltage | i         | 3       | PWR GND          | Return for the NMOS output transistor |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>OUT</sub>                           | 7V            |
|--------------------------------------------|---------------|
| Voltage on any other pin GND – 0.3V to     |               |
| Peak Switch Current (IPEAK)                |               |
| Average Switch Current (I <sub>AVG</sub> ) |               |
| Junction Temperature                       |               |
| Storage Temperature Range –                | 65°C to 150°C |

| Lead Temperature (Soldering 10 sec)   | 260°C |
|---------------------------------------|-------|
| Thermal Resistance (θ <sub>IA</sub> ) |       |

# **OPERATING CONDITIONS**

| Temperature Range               |                                 |
|---------------------------------|---------------------------------|
| ML4771CS                        | 0°C to 70°C                     |
| ML4771ES                        | –20°C to 70°C                   |
| V <sub>IN</sub> Operating Range |                                 |
| ML4771CS                        | 1.8V to V <sub>OUT</sub> – 0.2V |
| ML4771ES                        | 2.0V to V <sub>OUT</sub> – 0.2V |
|                                 |                                 |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{IN}$  = Operating Voltage Range,  $T_A$  = Operating Temperature Range (Note 1).

| PARAMETER                                                | CONDITIONS                                                       | MIN  | TYP  | MAX  | UNITS |
|----------------------------------------------------------|------------------------------------------------------------------|------|------|------|-------|
| Supply                                                   |                                                                  |      |      |      |       |
| V <sub>IN</sub> Current                                  | $V_{IN} = V_{OUT} - 0.2V$                                        |      | 2    | 5    | μА    |
| V <sub>OUT</sub> Quiescent Current                       |                                                                  |      | 25   | 35   | μА    |
| V <sub>L</sub> Quiescent Current                         |                                                                  |      |      | 1    | μА    |
| PFM Regulator                                            |                                                                  |      |      |      |       |
| I <sub>L</sub> Peak Current                              |                                                                  | 1.2  | 1.4  | 1.7  | А     |
| SENSE Comparator Threshold Voltage (V <sub>SENSE</sub> ) |                                                                  | 2.52 | 2.57 | 2.62 | V     |
| Output Voltage                                           | See Figure 1<br>I <sub>OUT</sub> = 0                             | 4.95 | 5.05 | 5.15 | V     |
| Load Regulation                                          | See Figure 1<br>V <sub>IN</sub> = 2.4V, I <sub>OUT</sub> = 220mA | 4.85 | 4.95 |      | V     |

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.



Figure 1. Application Test Circuit.



Figure 2. PFM Regulator Block Diagram.



Figure 3. Inductor Current and Voltage Waveforms.

### **FUNCTIONAL DESCRIPTION**

The ML4771 combines a unique form of current mode control with a synchronous rectifier to create a boost converter that can deliver high currents while maintaining high efficiency. Current mode control allows the use of a very small, high frequency inductor and output capacitor. Synchronous rectification replaces the conventional external Schottky diode with an on-chip PMOS FET to reduce losses and eliminate an external component. Also included on-chip are an NMOS switch and current sense resistor, further reducing the number of external components, which makes the ML4771 very easy to use.

#### **REGULATOR OPERATION**

The ML4771 is a variable frequency, current mode switching regulator. Its unique control scheme converts efficiently over more than three decades of load current. A block diagram of the boost converter is shown in Figure 2.

Error amp A3 converts deviations in the desired output voltage to a small current,  $I_{SET}.$  The inductor current is measured through a  $50m\Omega$  resistor which is amplified by A1. The boost control block matches the average inductor current to a multiple of the  $I_{SET}$  current by switching Q1 on and off. The peak inductor current is limited by the controller to about 1.5A.

At light loads, I\_{SET} will momentarily reach zero after an inductor discharge cycle , causing Q1 to stop switching. Depending on the load, this idle time can extend to tenths of seconds. While the circuit is not switching, only  $20\mu A$  of supply current is drawn from the output. This allows the part to remain efficient even when the load current drops below  $200\mu A$ .

Amplifier A2 and the PMOS transistor Q2 work together to form a low drop diode. When transistor Q1 turns off, the current flowing in the inductor causes pin 6 to go high. As the voltage on  $V_{L2}$  rises above  $V_{OUT}$ , amplifier A2 allows the PMOS transistor Q2 to turn on. In discontinuous operation, (where  $I_L$  always returns to zero), A2 uses the resistive drop across the PMOS switch Q2 to sense zero inductor current and turns the PMOS switch off. In continuous operation, the PMOS turn off is independent of A2, and is determined by the boost control circuitry.

Typical inductor current and voltage waveforms are shown in Figure 3.

### **DESIGN CONSIDERATIONS**

#### **OUTPUT CURRENT CAPABILITY**

The maximum current available at the output of the regulator is related to the maximum inductor current by the ratio of the input to output voltage and the full load efficiency. The maximum inductor current is approximately 1.25A and the full load efficiency may be as low as 70%. The maximum output current can be determined by using the typical performance curves shown in Figures 4 and 5, or by calculation using the following equation:

$$I_{OUT(max)} = 1.25 \times \left(\frac{V_{IN(MIN)}}{V_{OUT}}\right) \times 0.7A$$
 (1)







Figure 5. Efficiency at  $V_{IN} = 2.4V$ 

11

### **INDUCTOR SELECTION**

The ML4771 is able to operate over a wide range of inductor values. A value of  $10\mu H$  is a good choice, but any value between  $5\mu H$  and  $33\mu H$  is acceptable. As the inductor value is changed the control circuitry will automatically adjust to keep the inductor current under control. Choosing an inductance value of less than  $10\mu H$  will reduce the component's footprint, but the efficiency and maximum output current may drop.

It is important to use an inductor that is rated to handle 1.5A peak currents without saturating. Also look for an inductor with low winding resistance. A good rule of thumb is to allow 5 to  $10m\Omega$  of resistance for each  $\mu\text{H}$  of inductance.

The final selection of the inductor will be based on tradeoffs between size, cost and efficiency. Inductor tolerance, core and copper loss will vary with the type of inductor selected and should be evaluated with a ML4771 under worst case conditions to determine its suitability.

Several manufacturers supply standard inductance values in surface mount packages:

Coilcraft (708) 639-6400
Coiltronics (305) 781-8900
Dale (605) 665-9301
Sumida (708) 956-0666

#### **OUTPUT CAPACITOR**

The output capacitor filters the pulses of current from the switching regulator. Since the switching frequency will vary with inductance, the minimum output capacitance required to reduce the output ripple to an acceptable level will be a function of the inductor used. Therefore, to maintain an output voltage with less than 100mV of ripple at full load current, use the following equation:

$$C_{OUT} = \frac{44 \times L}{V_{OUT}} (in Farads)$$
 (2)

The output capacitor's Equivalent Series Resistance (ESR) and Equivalent Series Inductance (ESL), also contribute to the ripple. Just after the NMOS transistor, Q1, turns off, the current in the output capacitor ramps quickly to between 0.5A and 1.5A. This fast change in current through the capacitor's ESL causes a high frequency (5ns) spike to appear on the output. After the ESL spike settles, the output still has a ripple component equal to the inductor discharge current times the ESR. To minimize these effects, choose an output capacitor with less than 10 nH of ESL and  $100 \text{m}\Omega$  of ESR.

Suitable tantalum capacitors can be obtained from the following vendors:

AVX (207) 282-5111 Sprague (207) 324-4140

#### INPUT CAPACITOR

Due to the high input current drawn at startup and possibly during operation, it is recommended to decouple the input with a capacitor with a value of  $47\mu F$  to  $100\mu F$ . This filtering prevents the input ripple from affecting the ML4771 control circuitry, and also improves the efficiency by reducing the I squared R losses during the charge cycle of the inductor. Again, a low ESR capacitor (such as tantalum) is recommended.

It is also recommended that low source impedance batteries be used. Otherwise, the voltage drop across the source impedance during high input current situations will cause the ML4771 to fail to start-up or to operate unreliably. In general, for two cell applications the source impedance should be less than  $200m\Omega$ , which means that small alkaline cells should be avoided.

### **SETTING THE OUTPUT VOLTAGE**

The adjustable output of the ML4771 requires an external feedback resistor divider to set  $V_{OUT}$ . The output voltage can be determined from the following equation:

$$V_{OUT} = 2.57 \frac{(R1 + R2)}{R2} \text{ Volts}$$
 (3)

where R1 and R2 are connected as shown in Figure 2. The value of R2 should be  $250k\Omega$  or less to minimize bias current errors. Choose an appropriate value for R2 and calculate R1.

### **LAYOUT**

Good layout practices will ensure the proper operation of the ML4771. Some layout guidelines follow:

- Use adequate ground and power traces or planes
- Keep components as close as possible to the ML4771
- Use short trace lengths from the inductor to the  $V_{L1}$  and  $V_{L2}$  pins and from the output capacitor to the  $V_{OUT}$  pin
- Use a single point ground for the ML4771 ground pin, and the input and output capacitors
- Separate the ground for the converter circuitry from the ground of the load circuitry and connect at a single point

A sample layout is shown in Figure 6.

### **DESIGN EXAMPLE**

In order to design a boost converter using the ML4771, it is necessary to define the values of a few parameters. For this example, we have assumed the following design parameters:

$$V_{IN} = 3.0 \text{ to } 3.6V$$
  
 $V_{OUT} = 5.0V$   
 $I_{OUT(MAX)} = 500 \text{mA}$ 

First, it must be determined whether the ML4771 is capable of delivering the output current. This is done using Equation 1:

$$I_{OUT(max)} = 1.25 \times \left(\frac{V_{IN(MIN)}}{V_{OUT}}\right) \times 0.7A$$

$$I_{OUT(max)} = 1.25 \times \left(\frac{3.0}{5.0}\right) \times 0.7A = 0.53A$$

Next, select an inductor:

As previously mentioned, the recommended inductance is  $10\mu H$ . Make sure that the peak current rating of the inductor is at least 1.5A, and that the DC resistance of the inductor is in the range of 50 to  $100m\Omega$ .

Then, the value of the output capacitor is determined using Equation 2:

$$C_{OUT} = \frac{44 \times L}{V_{OUT}}$$
 (in Farads)

$$C_{OUT} = \frac{44 \times 10 \mu H}{5.0 \text{V}} = 88 \mu F$$

The closest standard value would be a 100 $\mu$ F capacitor with an ESR rating of 100m $\Omega$ . If such a low ESR value cannot be found, two 47 $\mu$ F capacitors in parallel could also be used.

Finally, the values of R1 and R2 are calculated using equation 3:

$$5.0V = 2.57 \frac{(R1 + R2)}{R2} \text{ let } R2 = 250K$$

$$R1 = \frac{5.0}{2.57} (250K) - 250K = 236K$$

The complete circuit is shown in Figure 7. As mentioned previously, the use of an input supply bypass capacitor is highly recommended.







Figure 7. Complete Circuit Schematic



# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE          |
|-------------|-------------------|------------------|
| ML4771CS    | 0°C to 70°C       | 8-Pin SOIC (S08) |
| ML4771ES    | −20°C to 70°C     | 8-Pin SOIC (S08) |



# Adjustable Output Low Voltage Boost Regulator with Shutdown

### **GENERAL DESCRIPTION**

The ML4775 is a boost regulator designed for DC to DC conversion in 1 to 3 cell battery powered systems. The combination of BiCMOS process technology, internal synchronous rectification, variable frequency operation, and low supply current make the ML4775 ideal for 1 cell applications. The ML4775 is capable of start-up with input voltages as low as 1V, and the output voltage can be set anywhere between 2.5V and 5.5V by an external resistor divider connected to the SENSE pin.

Unlike regulators using external Schottky diodes, the ML4775 isolates the load from the battery when the SHDN pin is high. This is accomplished by an integrated synchronous rectifier which eliminates the need for an external Schottky diode and provides a lower forward voltage drop, resulting in higher conversion efficiency. In addition, low quiescent battery current and variable frequency operation result in high efficiency even at light loads. The ML4775 requires a minimum number of external components to build a very small regulator circuit capable of achieving conversion efficiencies in excess of 90%.

### **FEATURES**

- Guaranteed start-up and operation at 1V input
- Pulse Frequency Modulation and Internal Synchronous Rectification for high efficiency
- Isolates the load from the input during shutdown
- Minimum external components
- Low ON resistance internal switching FETs
- Micropower operation
- Adjustable output voltage (2.5V to 5.5V)

### **BLOCK DIAGRAM**



# **PIN CONNECTION**

### ML4775 8-Pin SOIC (S08)



# **PIN DESCRIPTION**

| _ | PIN<br>NO. | NAME  | FUNCTION                                                                          |
|---|------------|-------|-----------------------------------------------------------------------------------|
|   | 1          | VIN   | Battery input voltage                                                             |
|   | 2          | SHDN  | Pulling this pin high shuts down the regulator, isolating the load from the input |
|   | 3          | GND   | Analog signal ground                                                              |
|   | 4          | SENSE | Programming pin is for setting the output voltage                                 |

| PIN<br>NO. | NAME             | FUNCTION                              |
|------------|------------------|---------------------------------------|
| 5          | V <sub>OUT</sub> | Boost regulator output                |
| 6          | $V_L$            | Boost inductor connection             |
| 7          | N/C              | No connection                         |
| 8          | PWR GND          | Return for the NMOS output transistor |

### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>OUT</sub>                      | 7V            |
|---------------------------------------|---------------|
| Voltage on any other pin GND -0.3     |               |
| Peak Switch Current, I(PEAK)          | 1.5A          |
| Average Switch Current, I(AVG)        |               |
| Junction Temperature                  | 150°C         |
| Storage Temperature Range             | 65°C to 150°C |
| Lead Temperature (Soldering 10 sec.)  | 260°C         |
| Thermal Resistance (θ <sub>JA</sub> ) |               |

# **OPERATING CONDITIONS**

| Temperature Range               |                                |
|---------------------------------|--------------------------------|
| ML4775CS                        | 0°C to 70°C                    |
| ML4775ES                        | –20°C to 70°C                  |
| V <sub>IN</sub> Operating Range |                                |
| ML4775CS                        | 1.0V to V <sub>OUT</sub> -0.2V |
| ML4775ES                        | 1.1V to V <sub>OUT</sub> –0.2V |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{IN}$  = Operating Voltage Range,  $T_A$  = Operating Temperature Range (Note 1).

| PARAMETER                                                   | CONDITIONS                                                                                      | MIN          | TYP.       | MAX          | UNITS |
|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------|------------|--------------|-------|
| SUPPLY                                                      |                                                                                                 |              | -          |              |       |
| V <sub>IN</sub> Quiescent Current                           | V <sub>IN</sub> = V <sub>OUT</sub> -0.2 V                                                       |              | 55         | 65           | μΑ    |
|                                                             | $V_{IN} = 4.8V$ , SHDN = $V_{IN}$                                                               |              | 20         | 30           | μА    |
| V <sub>OUT</sub> Quiescent Current                          |                                                                                                 |              | 8          | 12           | μА    |
| V <sub>L</sub> Quiescent Current                            |                                                                                                 |              |            | 1            | μА    |
| PFM REGULATOR                                               |                                                                                                 |              |            |              |       |
| Pulse Width (T <sub>ON</sub> )                              | 7                                                                                               | 8.9          | 10         | 11.1         | μs    |
| SENSE Comparator<br>Threshold Voltage (V <sub>SENSE</sub> ) |                                                                                                 | 194          | 200        | 206          | mV    |
| Load Regulation                                             | See Figure 1<br>$V_{IN} = 1.2V$ , $I_{OUT} \le 20$ mA<br>$V_{IN} = 2.4V$ , $I_{OUT} \le 105$ mA | 4.85<br>4.85 | 5.0<br>5.0 | 5.15<br>5.15 | V     |
| Undervoltage Lockout Threshold                              |                                                                                                 |              | 0.85       | 1            | V     |
| SHUTDOWN                                                    |                                                                                                 |              | · v        |              |       |
| Input Bias Current                                          |                                                                                                 | -100         |            | 100          | nA    |
| Shutdown Threshold                                          |                                                                                                 | 180          | 200        | 220          | mV    |
| Shutdown Hysteresis                                         |                                                                                                 |              | 50         | 70           | mV    |

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.



Figure 1. Application Test Circuit.



Figure 2. PFM Regulator Block Diagram.

### **FUNCTIONAL DESCRIPTION**

The ML4775 combines Pulse Frequency Modulation (PFM) and synchronous rectification to create a boost converter that is both highly efficient and simple to use. A PFM regulator charges a single inductor for a fixed period of time and then completely discharges before another cycle begins, simplifying the design by eliminating the need for conventional current limiting circuitry. Synchronous rectification is accomplished by replacing an external Schottky diode with an on-chip PMOS device, reducing switching losses and external component count.

### **REGULATOR OPERATION**

A block diagram of the boost converter is shown in Figure 2. The circuit remains idle when  $V_{OUT}$  is at or above the desired output voltage, drawing  $55\mu A$  from  $V_{IN}$ , and  $8\mu A$  from  $V_{OUT}$  through the feedback resistors R1 and R2. When  $V_{OUT}$  drops below the desired output level, the output of amplifier A1 goes high, signaling the regulator to deliver charge to the output. Since the output of amplifier A2 is normally high, the flip-flop captures the A1 set signal and creates a pulse at the gate of the NMOS transistor Q1. The NMOS transistor will charge the inductor L1 for 10µs, resulting in a peak current given by:

$$I_{L(PEAK)} = \frac{T_{ON} \times V_{IN}}{L1} \approx \frac{10\mu s \times V_{IN}}{L1}$$
 (1)

For reliable operation, L1 should be chosen so that  $I_{L(PEAK)}$  does not exceed 1.5A.

When the one-shot times out, the NMOS transistor releases the  $V_L$  pin, allowing the inductor to fly-back and momentarily charge the output through the body diode of PMOS transistor Q2 in series with shutdown transistor Q3. But, as the voltage across the PMOS transistor changes polarity, its gate will be driven low by the current sense amplifier A2, causing Q2 to short out its body diode. The inductor then discharges into the load through Q2. The output of A2 also serves to reset the flip-flop and one-shot in preparation for the next charging cycle. A2 releases the gate of Q2 when its current falls to zero. If  $V_{OUT}$  is still low, the flip-flop will immediately initiate another pulse. The output capacitor (C1) filters the inductor current, limiting output voltage ripple. Inductor current and one-shot waveforms are shown in Figure 3.



Figure 3. PFM Inductor Current Waveforms and Timing.

#### **SHUTDOWN**

The ML4775 output can be shut down by pulling the SHDN pin high. When SHDN is high, the regulator stops switching, the control circuitry is powered down, and the body diode of the PMOS synchronous rectifier is disconnected from the output, allowing the output voltage to drop below the input voltage. This feature is unique to the ML4775, as most boost regulators use external Schottky diode rectifier which cannot be disconnected during shutdown. Leaving the Schottky diode connected causes excess power dissipation in the load during shutdown because the Schottky conducts whenever the output voltage drops 300mV below the input voltage.

### **DESIGN CONSIDERATIONS**

### **INDUCTOR**

Selecting the proper inductor for a specific application usually involves a trade-off between efficiency and maximum output current. Choosing too high a value will keep the regulator from delivering the required output current under worst case conditions. Choosing too low a value causes efficiency to suffer. It is necessary to know the maximum required output current and the input voltage range to select the proper inductor value. The maximum inductor value can be estimated using the following formula:

$$L_{MAX} = \frac{V_{IN\,(MIN)}^2 \times T_{ON\,(MIN)} \times \eta}{2 \times V_{OUT} \times I_{OUT\,(MAX)}}$$
(2)

where  $\eta$  is the efficiency, typically between 0.8 and 0.9. Note that this is the value of inductance that just barely delivers the required output current under worst case conditions. A lower value may be required to cover inductor tolerance, the effect of lower peak inductor currents caused by resistive losses, and minimum dead time between pulses.

Another method of determining the appropriate inductor value is to make an estimate based on the typical performance curves given in Figures 4 and 5. Figure 4 shows maximum output current as a function of input voltage for several inductor values. These are typical performance curves and leave no margin for inductance and ON-time variations. To accommodate worst case conditions, it is necessary to derate these curves by at least 10% in addition to inductor tolerance.

For example, a two cell to 5V application requires 80mA of output current while using an inductor with 15% tolerance. The output current should be derated by 25% to 100mA to cover the combined inductor and ON-time tolerances. Assuming that 2V is the end of life voltage of a two cell input, Figure 4 shows that with a 2V input, the ML4775 delivers 100mA with a 27µH inductor.





Figure 4. Output Current vs Input Voltage.





Figure 5. Typical Efficiency as a Function of VIN.

Figure 5 shows efficiency under the conditions used to create Figure 4. It can be seen that efficiency is mostly independent of input voltage and is closely related to inductor value. This illustrates the need to keep the inductor value as high as possible to attain peak system efficiency. As the inductor value goes down to 15 $\mu$ H, the efficiency drops to between 70% and 75%. With 56 $\mu$ H, the efficiency approaches 90% and there is little room for improvement. At values greater than 100 $\mu$ H, the operation of the synchronous rectifier becomes unreliable because the inductor current is so small that it is difficult for the control circuitry to detect.

After the appropriate inductor value is chosen, it is necessary to find the minimum inductor current rating required. Peak inductor current is determined from the following formula:

$$I_{L(PEAK)} = \frac{T_{ON(MAX)} \times V_{IN(MAX)}}{L_{MIN}}$$
 (3)

In the two cell application previously described, a maximum input voltage of 3V would give a peak current of 1.2A. When comparing various inductors, it is important to keep in mind that suppliers use different criteria to determine their ratings. Many use a conservative current level, where inductance has dropped to 90% of its normal level. In any case, it is a good idea to try inductors of various current ratings with the ML4775 to determine which inductor is the best choice. Check efficiency and maximum output current, and if a current probe is available, look at the inductor current to see if it looks like the waveform shown in Figure 3. For additional information, see Applications Note 29, "Choosing an Inductor for Your ML4861 Application."

Suitable inductors can be purchased from the following suppliers:

| Coilcraft   | (708) 639-6400 |
|-------------|----------------|
| Coiltronics | (407) 241-7876 |
| Dale        | (605) 665-9301 |
| Sumida      | (708) 956-0666 |

#### **OUTPUT CAPACITOR**

The choice of output capacitor is also important, as it controls the output ripple and optimizes the efficiency of the circuit. Output ripple is influenced by three capacitor parameters: capacitance, ESR, and ESL. The contribution due to capacitance can be determined by looking at the change in capacitor voltage required to store the energy delivered by the inductor in a single charge-discharge cycle, as determined by the following formula:

$$\Delta V_{OUT} = \frac{T_{ON}^2 \times V_{IN}^2}{2 \times L \times C \times (V_{OUT} - V_{IN})}$$
(4)

For a 2.4V input, and 5V output, a  $27\mu H$  inductor, and a  $47\mu F$  capacitor, the expected output ripple due to capacitor value is 87mV.

Capacitor Equivalent Series Resistance (ESR) and Equivalent Series Inductance (ESL), also contribute to the output ripple due to the inductor discharge current waveform. Just after the NMOS transistor turns off, the output current ramps quickly to match the peak inductor current. This fast change in current through the output capacitor's ESL causes a high frequency (5ns) spike that can be over 1V in magnitude. After the ESL spike settles, the output voltage still has a ripple component equal to the inductor discharge current times the ESR. This component will have a sawtooth shape and a peak value equal to the peak inductor current times the ESR. ESR also has a negative effect on efficiency by contributing I-squared R losses during the discharge cycle.

An output capacitor with a capacitance of  $100\mu F$ , an ESR of less than  $0.1\Omega$ , and an ESL of less than 5nH is a good general purpose choice. Tantalum capacitors which meet these requirements can be obtained from the following suppliers:

Matsuo (714) 969-2491 Sprague (603) 224-1961

If ESL spikes are causing output noise problems, an EMI filter can be added in series with the output.

### INPUT CAPACITOR

Unless the input source is a very low impedance battery, it will be necessary to decouple the input with a capacitor with a value of between  $47\mu F$  and  $100\mu F$ . This provides the benefits of preventing input ripple from affecting the ML4775 control circuitry, and it also improves efficiency by reducing I-squared R losses during the charge and discharge cycles of the inductor. Again, a low ESR capacitor (such as tantalum) is recommended.

### **DRIVING THE SHDN INPUT**

Unlike other boost regulators which use external Schottky diodes, the ML4775 has the ability to isolate the load from the battery input when the SHDN pin is high. Since there may be no other voltage available when the regulator is in shutdown, the SHDN input threshold is set well below the minimum  $V_{\text{IN}}$  voltage. SHDN can be driven directly from an open collector device with a high value pull-up resistor to  $V_{\text{IN}}$ . If SHDN is driven from a TTL or CMOS output device, a resistor divider should be used to prevent the SHDN input high level from exceeding  $V_{\text{IN}}$ , and to ensure the SHDN input low level is below the 200mV threshold.

#### SETTING THE OUTPUT VOLTAGE

The adjustable output can be set to any voltage between 2.5V and 5.5V by connecting a resistor divider to the SENSE pin as shown in the block diagram. The resistor values  $R_1$  and  $R_2$  can be calculated using the following equation:

$$V_{OUT} = 0.2 \times \frac{(R_1 + R_2)}{R_2}$$
 (5)

The value of  $R_2$  should be  $40k\Omega$  or less to minimize bias current errors.  $R_1$  is then found by rearranging the equation:

$$R_1 = R_2 \times \left(\frac{V_{OUT}}{0.2} - 1\right)$$
 (6)

It is important to note that the accuracy of these resistors directly affects the accuracy of the output voltage. The SENSE pin threshold variation is  $\pm 3\%$ , and the tolerances of  $R_1$  and  $R_2$  will add to this to determine the total output variation.

In some applications, input noise may cause output ripple to become excessive due to "pulse grouping," where the charge-discharge pulses are not evenly spaced in time. In such cases it may be necessary to add a small 20pF to 100pF ceramic feedforward capacitor ( $C_{FF}$ ) from the  $V_{IN}$  pin to the SENSE pin.

### **LAYOUT**

Good PC board layout practices will ensure the proper operation of the ML4775. Important layout considerations include:

- Use adequate ground and power traces or planes
- Keep components as close as possible to the ML4775
- Use short trace lengths from the inductor to the V<sub>L</sub> pin and from the output capacitor to the V<sub>OUT</sub> pin
- Use a single point ground for the ML4775 ground pins, and the input and output capacitors

11

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML4775CS    | 0°C to 70°C       | 8-Pin SOIC (S-08) |
| ML4775ES    | −20°C to 70°C     | 8-Pin SOIC (S-08) |

# **Adjustable Output, Low Ripple Boost Regulator**

### **GENERAL DESCRIPTION**

The ML4790 is a high efficiency, PFM (Pulse Frequency Modulation), boost switching regulator connected in series with an integrated LDO (Low Dropout Regulator) that incorporates "Silent Switcher<sup>TM</sup>" technology. This technique incorporates a patented tracking scheme to minimize the voltage drop across the LDO and increase the total efficiency of the regulator beyond that which can be obtained by using a discrete external LDO regulator.

The ML4790 is designed to convert single or multiple cell battery inputs to regulated output voltages for integrated circuits and is ideal for portable communications equipment that cannot tolerate the output voltage ripple normally associated with switching regulators.

An integrated synchronous rectifier eliminates the need for an external Schottky diode and provides a lower forward voltage drop, resulting in higher conversion efficiency.

### **FEATURES**

- Incorporates "Silent Switcher™" technology to deliver very low output voltage ripple (typically 5mV)
- Guaranteed full load start-up and operation at 1.0V input and low operating quiescent current (<100μA) for extended battery life
- Pulse Frequency Modulation and internal synchronous rectification for high efficiency
- Minimum external components
- Low ON resistance internal switching MOSFETs
- Adjustable output voltage (2.5V to 5.5V)

### **BLOCK DIAGRAM**



**Patent Pending** 

\*Optional

11

# PIN CONNECTION



# PIN DESCRIPTION

| PIN<br>NO. | NAME             | FUNCTION                        | PIN<br>NO. | NAME               | FUNCTION                                     |
|------------|------------------|---------------------------------|------------|--------------------|----------------------------------------------|
| 1          | V <sub>IN</sub>  | Battery input voltage           | 5          | V <sub>BOOST</sub> | Boost regulator output for connection        |
| 2          | GND              | Analog signal ground            |            |                    | of an output filter capacitor                |
| 3          | SENSE            | Programming pin for setting the | 6          | $V_{L_{1}}$        | Boost inductor connection                    |
|            |                  | output voltage                  | 7          | SHDN               | Pulling this pin high shuts down the         |
| 4          | $V_{\text{OUT}}$ | LDO linear regulator output     |            |                    | regulator, isolating the load from the input |
|            |                  |                                 | 8          | PWR GNE            | Return for the NMOS boost transistor         |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V  | BOOST                                            | 7V      |
|----|--------------------------------------------------|---------|
| ٧  | /oltage on Any Other Pin GND –0.3V to $V_{BOOS}$ | T +0.3V |
| P  | Peak Switch Current (IPEAK)                      | 1A      |
| Α  | Average Switch Current (I <sub>AVG</sub> )       | 500mA   |
| L  | DO Output Current                                | 250mA   |
| Jı | unction Temperature                              | 150°C   |
|    |                                                  |         |

| Storage Temperature Range            |         |
|--------------------------------------|---------|
| Lead Temperature (Soldering 10s)     | +260°C  |
| Thermal Resistance ( $\theta_{IA}$ ) |         |
| Plastic SOIC                         | 110°C/W |

### **OPERATING CONDITIONS**

| Temperature Range      |                |
|------------------------|----------------|
| ML4790CS-X             | 0°C to +70°C   |
| ML4790ES-X             | –20°C to +70°C |
| V <sub>IN</sub> Range  |                |
|                        | 1.0V to 6V     |
|                        | 1.1V to 6V     |
| V <sub>OUT</sub> Range | 2.5V to 5.5V   |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{IN}$  = Operating Voltage Range,  $T_A$  = Operating Temperature Range. (Note 1)

| PARAMETER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | MIN          | TYP.       | MAX          | UNITS             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------|--------------|-------------------|
| Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              |            |              |                   |
| V <sub>IN</sub> Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | V <sub>IN</sub> = 6V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |              | 60         | 75           | μА                |
| William Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of the Control of th | SHDN = high                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |              | 15         | 25           | μА                |
| V <sub>OUT</sub> Quiescent Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | $V_{BOOST} = V_{OUT} + 0.5V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |              | 8          | 10           | μА                |
| V <sub>L</sub> Quiescent Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              |            | 1            | μА                |
| PFM Regulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              |            |              |                   |
| Pulse Width (T <sub>ON</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4.5          | 5          | 5.5          | μs                |
| LDO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              |            |              |                   |
| SENSE Comparator Threshold Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 194          | 200        | 206          | mV                |
| Load Regulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | See Figure 1<br>V <sub>IN</sub> = 1.2V, I <sub>OUT</sub> < 10mA<br>V <sub>IN</sub> = 2.4V, I <sub>OUT</sub> < 75mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 4.85<br>4.85 | 5.0<br>5.0 | 5.15<br>5.15 | V                 |
| Dropout Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | See Figure 1<br>$V_{IN}$ = 1.2V, $I_{OUT}$ < 10mA<br>$V_{IN}$ = 2.4V, $I_{OUT}$ < 75mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |              |            | 300<br>500   | mV<br>mV          |
| Output Ripple                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | and the second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second s |              | 5          | 1 - 1        | mV <sub>P-P</sub> |
| Shutdown                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              |            |              |                   |
| SHDN Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.5          | 0.8        | 1.0          | V                 |
| SHDN Bias Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -100         |            | 100          | nA                |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.



Figure 1. Application Test Circuit



### **FUNCTIONAL DESCRIPTION**

The ML4790 combines Pulse Frequency Modulation (PFM) and synchronous rectification to create a boost converter that is followed by a low dropout linear regulator (LDO). This combination creates a low output ripple boost converter that is both highly efficient and simple to use.

The PFM regulator charges a single inductor for a fixed period of time and then completely discharges before another cycle begins, simplifying the design by eliminating the need for conventional current limiting circuitry. Synchronous rectification is accomplished by replacing an external Schottky diode with an on-chip PMOS device, reducing switching losses and external component count.

The integrated LDO reduces the output ripple voltage to less than 5mV peak-to-peak. Integrating the LDO along with the PFM regulator allows the circuit to be optimized for very high efficiency using a patented feedback technique. It also allows the LDO to provide the maximum ripple rejection over the operating frequency range of the regulator.

A block diagram of the ML4790 is shown in Figure 2. The PFM stage is comprised of Q1, Q2, A1, A2, the one shot, the flip-flop, and externals L1 and C2. The LDO stage is comprised of Q3, A3, the offset voltage control, and external components R1, R2 and  $C_{\rm OUT}$ . Since the LDO actually controls the operation of the PFM regulator, the operation of the LDO stage will be covered first.

#### LDO OPERATION

The LDO stage operates as a linear regulator. A3 is the error amplifier, which compares the output voltage through the divider R1 and R2 to the reference, and Q3 is the pass device. When the output voltage is lower than desired, the output of A3 increases the gate drive of Q3, which reduces the voltage drop across it and brings the output back into regulation. Similarly, if the output voltage is higher than desired, A3 adjusts the gate drive of Q3 for more drop and the output is brought back into regulation.



Figure 3. LDO V<sub>OS</sub> versus output current.

Also included in the LDO stage is an offset voltage control. This circuit monitors the output current and adjusts the offset voltage according the general characteristic shown in Figure 3. The offset control ensures that the PFM stage provides just enough "overhead" voltage for the LDO stage to operate properly.



Figure 2. PFM Regulator and LDO Block Diagram

11

Note, that at lower output voltages there is less voltage required at the PFM stage, and therefore less gate drive available for the pass device Q3. This results in Q3 being more resistive and unable to deliver as much output current as a ML4790 set for a higher output voltage. This characteristic is shown in Figure 4.



Figure 4. ML4790  $I_{OUT}$  MAX  $V_{IN} = V_{OUT} - 0.5V$ ,  $L = 22\mu H$ 

### PFM REGULATOR OPERATION

When the output of the PFM stage, V<sub>BOOST</sub> (pin 5), is at or above the dropout voltage, V<sub>OUT</sub> + V<sub>OS</sub>, the output of A1 stays low and the circuit remains idle. When V<sub>BOOST</sub> falls below the required dropout voltage, the output of A1 goes high, signaling the regulator to deliver charge to the capacitor C2. Since the output of A2 is normally high, the output of the flip-flop becomes SET. This triggers the one shot to turn Q1 on and begins charging L1 for 5µs. When the one shot times out, Q1 turns off, allowing L1 to flyback and momentarily charge C2 through the body diode of Q2. But, as the source voltage of Q2 rises above the drain, the current sensing amplifier A2 drives the gate of Q2 low, causing Q2 to short out the body diode. The inductor then discharges into C2 through Q2. The output of A2 going low also serves to RESET the flip-flop in preparation for the next charging cycle. When the inductor current in Q2 falls to zero, the output of A2 goes high, releasing Q2's gate, allowing the flip-flop to be SET again. If the voltage at V<sub>BOOST</sub> is still low, A1 will initiate another pulse. Typical inductor current and voltage waveforms are shown in Figure 5.



Figure 5. PFM Inductor Current Waveforms and Timing.

#### **SHUTDOWN**

The SHDN pin should be held low for normal operation. Raising the voltage on SHDN above the threshold level will release the gate of Q3, which effectively becomes an open circuit. This also prevents the one shot from triggering, which keeps switching from occurring.

### **DESIGN CONSIDERATIONS**

#### INDUCTOR

Selecting the proper inductor for a specific application usually involves a trade-off between efficiency and maximum output current. Choosing too high a value will keep the regulator from delivering the required output current under worst case conditions. Choosing too low a value causes efficiency to suffer. It is necessary to know the maximum required output current and the input voltage range to select the proper inductor value. The maximum inductor value can be estimated using the following formula:

$$L_{MAX} = \frac{V_{IN(MIN)}^2 \times T_{ON(MIN)} \times \eta}{2 \times (V_{OUT} + V_{OS}) \times I_{OUT(MAX)}}$$
(1)

where  $\eta$  is the efficiency, typically between 0.75 and 0.85, and  $V_{OS}$  is the dropout voltage at  $I_{OUT(MAX)}$  taken from Figure 3. Note that this is the value of inductance that just barely delivers the required output current under worst case conditions. A lower value may be required to cover inductor tolerance, the effect of lower peak inductor currents caused by resistive losses, and minimum dead time between pulses.

Another method of determining the appropriate inductor value is to make an estimate based on the typical performance curves given in Figures 6 and 7. Figure 6 shows maximum output current as a function of input voltage for several inductor values. These are typical performance curves and leave no margin for inductance and ON-time variations. To accommodate worst case conditions, it is necessary to derate these curves by at least 10% in addition to inductor tolerance.

For example, a two cell to 5.5V application requires 40mA of output current while using an inductor with 15% tolerance. The output current should be derated by 25% to 50mA to cover the combined inductor and ON-time tolerances. Assuming that 2V is the end of life voltage of a two cell input, Figure 6 shows that with a 2V input, the ML4790 delivers 52mA with a  $22\mu\text{H}$  inductor.

Figure 7 shows efficiency under the conditions used to create Figure 6. It can be seen that efficiency is mostly independent of input voltage and is closely related to inductor value. This illustrates the need to keep the inductor value as high as possible to attain peak system efficiency. As the inductor value goes down to  $10\mu H$ , the efficiency drops to between 70% and 75%. With  $47\mu H$ , the efficiency reaches approximately 90% and there is little room for improvement. At values greater than  $47\mu H$ , the operation of the synchronous rectifier becomes unreliable at low input voltages because the inductor current is so small that it is difficult for the control circuitry to detect as shown for the 5.5V output.

After the appropriate inductor value is chosen, it is necessary to find the minimum inductor current rating required. Peak inductor current is determined from the following formula:

$$I_{L(PEAK)} = \frac{T_{ON(MAX)} \times V_{IN(MAX)}}{L_{MIN}}$$
 (2)

It is important to note that for reliable operation, make sure that  $I_{L(PEAK)}$  does not exceed the 1A maximum switch current rating. In the two cell application previously described, a maximum input voltage of 3V would give a peak current of 880mA. When comparing various inductors, it is important to keep in mind that suppliers use different criteria to determine their ratings. Many use a conservative current level, where inductance has dropped to 90% of its normal level. In any case, it is a good idea to try inductors of various current ratings with the ML4790 to determine which inductor is the best choice. Check









Figure 6. Output Current versus Input Voltage.

efficiency and maximum output current, and if a current probe is available, look at the inductor current to see if it looks like the waveform shown in Figure 5.

The DC resistance of the inductor should be kept to a minimum to reduce losses. A good rule of thumb is to allow 5 to  $10m\Omega$  of resistance for each  $\mu H$  of inductance. Also, be aware that the DC resistance of an inductor usually isn't specified tightly, so an inductor with a maximum DC resistance spec of  $150m\Omega$  may actually have  $100m\Omega$  of resistance.

Suitable inductors can be purchased from the following suppliers:

| Coilcraft   | (708) 639-6400 |
|-------------|----------------|
| Coiltronics | (407) 241-7876 |
| Dale        | (605) 665-9301 |
| Sumida      | (708) 956-0666 |

### **BOOST CAPACITOR**

The boost capacitor (C2) supplies current to the load during the ON-time of Q1 and will limit the ripple the LDO stage has to contend with. The ripple on C2 is influenced by three capacitor parameters: capacitance, ESL, and ESR. The contribution due to capacitance can be determined by looking at the change in the capacitor voltage required to store the energy delivered by the inductor in a single charge-discharge cycle, as given by the following formula:

$$C2 \ge \frac{{T_{ON}}^2 \times {V_{IN}}^2}{2 \times L \times \Delta V_{BOOST} \times (V_{OUT} - V_{IN})} (in Farads) \quad (3)$$

For example, a 2.4V input, a 5V output, a  $22\mu H$  inductor, and an allowance of 100mV of ripple on the boost capacitor results in a minimum C2 value of  $15\mu F$ .









Figure 7. Typical Efficiency at maximum output current as a Function of VIN.

11

The boost capacitor's Equivalent Series Resistance (ESR) and Equivalent Series Inductance (ESL), also contribute to the ripple due to the inductor discharge current waveform. Just after the NMOS transistor turns off, the output current ramps quickly to match the peak inductor current. This fast change in current through the boost capacitor's ESL causes a high frequency (5ns) spike that can be over 1V in magnitude. After the ESL spike settles, the boost voltage still has a ripple component equal to the inductor discharge current times the ESR. This component will have a sawtooth waveshape and can be calculated using the following formula:

$$ESR \le \frac{\Delta V_{BOOST}}{I_{L(PEAK)}} (in \Omega)$$
 (4)

For example, a 2.4V input, a  $22\mu H$  inductor, and an allowance of 100mV of ripple on the boost capacitor results in a maximum ESR of  $200m\Omega$ . Therefore, a boost capacitor with a capacitance of  $22\mu F$  or  $33\mu F$ , an ESR of less than  $200m\Omega$ , and an ESL of less than 5nH is a good choice. Tantalum capacitors which meet these requirements can be obtained from the following suppliers:

AVX

(207) 282-5111

Sprague

(207) 324-4140

#### **OUTPUT CAPACITOR**

The LDO stage output capacitor (C1) is required for stability and to provide a high frequency filter. An output capacitor with a capacitance of  $100\mu F$ , an ESR of less than  $100m\Omega$ , and an ESL of less than 5nH is a good general purpose choice.

### **INPUT CAPACITOR**

Unless the input source is a very low impedance battery, it will be necessary to decouple the input with a capacitor with a value of between  $47\mu F$  and  $100\mu F$ . This filtering prevents the input ripple from affecting the ML4790 control circuitry, and it also improves efficiency by reducing I-squared R losses during the charge and discharge cycles of the inductor. Again, a low ESR capacitor (such as tantalum) is recommended.

#### **SETTING THE OUTPUT VOLTAGE**

The adjustable output can be set to any voltage between 2.5V and 5.5V by connecting a resistor divider to the SENSE pin as shown in the block diagram. The resistor values  $R_1$  and  $R_2$  can be calculated using the following equation:

$$V_{OUT} = 0.2 \times \frac{(R_1 + R_2)}{R_2} \tag{5}$$

The value of  $R_2$  should be  $40k\Omega$  or less to minimize bias current errors.  $R_1$  is then found by rearranging the equation:

$$R_1 = R_2 \times \left(\frac{V_{OUT}}{0.2} - 1\right)$$
 (6)

It is important to note that the accuracy of these resistors directly affects the accuracy of the output voltage. The SENSE pin threshold variation is  $\pm 3\%$ , and the tolerances of R<sub>1</sub> and R<sub>2</sub> will add to this to determine the total output variation.

Input noise may cause output ripple to become excessive due to "pulse grouping," where the charge-discharge pulses are not evenly spaced in time. In such cases it may be necessary to add a small 500pF to 1000pF ceramic feedback capacitor ( $C_{FB}$ ) from the  $V_{OUT}$  pin to the SENSE pin.

# **LAYOUT**

Good PC board layout practices will ensure the proper operation of the ML4790. Important layout considerations include:

- Use adequate ground and power traces or planes
- Keep components as close as possible to the ML4790
- Use short trace lengths from the inductor to the V<sub>L</sub> pin and from the output capacitor to the V<sub>BOOST</sub> pin.
- Use a single point ground for the ML4790 ground pins, and the input and output capacitors

A sample PC board layout is shown in Figure 8.





LAYER: TOP SILKSCREEN

LAYER: TOP



Figure 8. Sample PC Board Layout.

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE          |
|-------------|-------------------|------------------|
| ML4790CS    | 0°C to +70°C      | 8-Pin SOIC (S08) |
| ML4790ES    | −20°C to +70°C    | 8-Pin SOIC (S08) |





ML4850

# Low Current Single Cell Boost Regulator with Detect

# **GENERAL DESCRIPTION**

The ML4850 is a low power boost regulator designed for low voltage DC to DC conversion in single cell battery powered systems. The maximum switching frequency can exceed 100kHz, allowing the use of small, low cost inductors.

The combination of integrated synchronous rectification, variable frequency operation, and low supply current make the ML4850 ideal for single cell applications. The ML4850 is capable of start-up with input voltages as low as 1V, and is available in 2.5V and 2.2V output versions.

An integrated synchronous rectifier eliminates the need for an external Schottky diode and provides a lower forward voltage drop, resulting in higher conversion efficiency. In addition, low quiescent battery current and variable frequency operation result in high efficiency even at light loads. The ML4850 requires a minimum number of external components and is capable of achieving conversion efficiencies in excess of 90%.

The circuit also contains a RESET output which goes low when the IC can no longer function due to low input voltage, or when the DETECT input drops below 200mV.

# **FEATURES**

- Guaranteed full load start-up and operation at 1V input
- Pulse Frequency Modulation (PFM) and internal synchronous rectification for high efficiency
- Minimum external components
- Low ON resistance internal switching FETs
- Micropower operation
- 2.2V and 2.5V output versions
- Low battery detect

# **BLOCK DIAGRAM**



# **PIN CONFIGURATION**

ML4850 8-Pin SOIC (S08)



# **PIN DESCRIPTION**

| PIN | NAME      | FUNCTION                                                               | PIN | NAME      | FUNCTION                                                    |
|-----|-----------|------------------------------------------------------------------------|-----|-----------|-------------------------------------------------------------|
| 1   | $V_{IN}$  | Battery input voltage                                                  | 5   | $V_{OUT}$ | Boost regulator output                                      |
| 2   | $V_{REF}$ | 200mV reference output                                                 | 6   | $V_L$     | Boost inductor connection                                   |
| 3   | GND       | Analog signal ground                                                   | 7   | RESET     | Output goes low when regulation cannot be achieved, or when |
| 4   | DETECT    | Pulling this pin below V <sub>REF</sub> causes the RESET pin to go low |     |           | DETECT goes below V <sub>REF</sub>                          |
|     |           |                                                                        | 8   | PWR GND   | Return for the NMOS output transistor                       |

# 11

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>OUT</sub>                      |                  |
|---------------------------------------|------------------|
| Voltage on Any Other Pin GND - 0.3\   |                  |
| Peak Switch Current (IPEAK)           | 1A               |
| Average Switch Current (IAVG)         | 250mA            |
| Junction Temperature                  | 150°C            |
| Storage Temperature Range             | . –65°C to 150°C |
| Lead Temperature (Soldering, 10 sec)  | 150°C            |
| Thermal Resistance (θ <sub>JA</sub> ) | 160°C/W          |

# **OPERATING CONDITIONS**

| 0°C to 70°C                     |
|---------------------------------|
| 20°C to 70°C                    |
|                                 |
| 1.0V to V <sub>OUT</sub> - 0.2V |
| 1.1V to V <sub>OUT</sub> - 0.2V |
|                                 |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{IN}$  = Operating Voltage Range,  $T_A$  = Operating Temperature Range (Note 1)

| PARAMETER                                                  | CONDITIONS                                                                                     | MIN                   | TYP        | MAX            | UNITS  |
|------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----------------------|------------|----------------|--------|
| SUPPLY                                                     |                                                                                                |                       |            |                |        |
| V <sub>IN</sub> Current                                    | $V_{IN} = V_{OUT} - 0.2V$                                                                      |                       | 50         | 60             | μА     |
| V <sub>OUT</sub> Quiescent Current                         |                                                                                                |                       | 8          | 10             | μА     |
| V <sub>L</sub> Quiescent Current                           |                                                                                                |                       |            | 1              | μА     |
| REFERENCE                                                  |                                                                                                | -                     |            |                |        |
| Output Voltage (V <sub>REF</sub> )                         | 0 < I <sub>REF</sub> < -5μA                                                                    | 190                   | 200        | 210            | mV     |
| PFM REGULATOR                                              |                                                                                                |                       |            |                |        |
| Pulse Width (T <sub>ON</sub> )                             |                                                                                                | 4.5                   | 5          | 5.5            | μs     |
| Output Voltage (V <sub>OUT</sub> )<br>ML4850-2<br>ML4850-5 | $T_{ON} = 0$ at $V_{OUT(MAX)}$ ,<br>$4.5\mu s \le T_{ON} \le 5.5\mu s$ at $V_{OUT(MIN)}$       | 2.134<br>2.425        | 2.2<br>2.5 | 2.266<br>2.575 | V<br>V |
| Load Regulation<br>ML4850-2<br>ML4850-5                    | See Figure 1<br>$V_{IN} = 1.2V$ , $I_{OUT} \le 30$ mA<br>$V_{IN} = 1.2V$ , $I_{OUT} \le 25$ mA | 2.134<br>2.425        | 2.2<br>2.5 | 2.266<br>2.575 | V      |
| Undervoltage Lockout Threshold                             |                                                                                                |                       | 0.85       | 0.95           | V      |
| RESET COMPARATOR                                           |                                                                                                |                       |            |                |        |
| DETECT Threshold Voltage                                   |                                                                                                | 194                   | 200        | 206            | mV     |
| DETECT Bias Current                                        |                                                                                                | -100                  |            | 100            | nA     |
| RESET Output High Voltage (V <sub>OH</sub> )               | I <sub>OH</sub> = -100μA                                                                       | V <sub>OUT</sub> -0.2 | ,          |                | V      |
| RESET Output Low Voltage (VOL)                             | ι <sub>OL</sub> = 100μΑ                                                                        |                       |            | 0.2            | V      |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.



Figure 1. Application Test Circuit.



Figure 2. PFM Regulator Block Diagram.



Figure 3. PFM Inductor Current Waveforms and Timing.

# **FUNCTIONAL DESCRIPTION**

The ML4850 combines Pulse Frequency Modulation (PFM) and synchronous rectification to create a boost converter that is both highly efficient and simple to use. A PFM regulator charges a single inductor for a fixed period of time and then completely discharges before another cycle begins, simplifying the design by eliminating the need for conventional current limiting circuitry. Synchronous rectification is accomplished by replacing an external Schottky diode with an on-chip PMOS device, reducing switching losses and external component count.

### **REGULATOR OPERATION**

A block diagram of the boost converter is shown in Figure 2. The circuit remains idle when  $V_{OUT}$  is at or above the desired output voltage, drawing  $50\mu A$  from  $V_{IN}$ , and  $8\mu A$  from  $V_{OUT}$  through the feedback resistors R1 and R2. When  $V_{OUT}$  drops below the desired output level, the output of amplifier A1 goes high, signaling the regulator to deliver charge to the output. Since the output of amplifier A2 is normally high, the flip-flop captures the A1 set signal and creates a pulse at the gate of the NMOS transistor Q1. The NMOS transistor will charge the inductor L1 for  $5\mu s$ , resulting in a peak current given by:

$$I_{L(PEAK)} = \frac{t_{ON} \times V_{IN}}{L1} = \frac{5\mu s \times V_{IN}}{L1}$$
 (1)

For reliable operation, L1 should be chosen so that  $I_{L(PEAK)}$  does not exceed 1A.

When the one-shot times out, the NMOS transistor releases the  $V_L$  pin, allowing the inductor to fly-back and momentarily charge the output through the body diode of PMOS transistor Q2. But as the voltage across the PMOS transistor changes polarity, its gate will be driven low by the current sense amplifier A2, causing Q2 to short out its body diode. The inductor then discharges into the load through Q2. The output of A2 also serves to reset the flipflop and one-shot in preparation for the next charging cycle. A2 releases the gate of Q2 when its current falls to zero. If  $V_{\rm OUT}$  is still low, the flip-flop will immediately initiate another pulse. The output capacitor (C1) filters the inductor current, limiting output voltage ripple. Inductor current and one-shot waveforms are shown in Figure 3.

## **RESET COMPARATOR**

An additional comparator is provided to detect low  $V_{IN}$  or any other error condition that is important to the user. The inverting input of the comparator is internally connected to  $V_{REF}$ , while the non-inverting input is provided externally at the DETECT pin. The output of the comparator is the  $\overline{RESET}$  pin, which swings from  $V_{OUT}$  to GND when an error is detected.

# **DESIGN CONSIDERATIONS**

### **INDUCTOR**

Selecting the proper inductor for a specific application usually involves a trade-off between efficiency and maximum output current. Choosing too high a value will keep the regulator from delivering the required output current under worst case conditions. Choosing too low a value causes efficiency to suffer. It is necessary to know the maximum required output current and the input voltage range to select the proper inductor value. The maximum inductor value can be estimated using the following formula:

$$L_{MAX} = \frac{V_{IN(MIN)}^2 \times t_{ON(MIN)} \times \eta}{2 \times V_{OUT} \times I_{OUT(MAX)}}$$
(2)

where  $\eta$  is the efficiency, typically between 0.8 and 0.9. Note that this is the value of inductance that just barely delivers the required output current under worst case conditions. A lower value may be required to cover inductor tolerance, the effect of lower peak inductor currents caused by resistive losses, and minimum dead time between pulses.

Another method of determining the appropriate inductor value is to make an estimate based on the typical performance curves given in Figures 4 and 5. Figure 4 shows maximum output current as a function of input voltage for several inductor values. These are typical performance curves and leave no margin for inductance and ON-time variations. To accommodate worst case conditions, it is necessary to derate these curves by at least 10% in addition to inductor tolerance.

For example, a single cell to 2.5~V application requires 20mA of output current while using an inductor with 15% tolerance. The output current should be derated by 25% to 25mA to cover the combined inductor and ON-time tolerances. Assuming that 1V is the end of life voltage of a single cell input, Figure 4 shows that with the ML4850-5 delivers 25mA with a  $33\mu H$  inductor.

Figure 5 shows efficiency under the conditions used to create Figure 4. It can be seen that efficiency is mostly independent of input voltage and is closely related to inductor value. This illustrates the need to keep the inductor value as high as possible to attain peak system efficiency. As the inductor value goes down to 18µH, the efficiency drops to between 80% and 85%. With 68µH, the efficiency exceeds 90% and there is little room for improvement. At values greater than 100µH, the operation of the synchronous rectifier becomes unreliable because the inductor current is so small that it is difficult for the control circuitry to detect. The data used to generate Figures 4 and 5 is provided in Table 1.



Figure 5. Typical Efficiency as a Function of VIN.

After the appropriate inductor value is chosen, it is necessary to find the minimum inductor current rating required. Peak inductor current is determined from the following formula:

$$I_{L(PEAK)} = \frac{t_{ON(MAX)} \times V_{IN(MAX)}}{L_{MIN}}$$
 (3)

In the single cell application previously described, a maximum input voltage of 1.6V would give a peak current of 315mA. When comparing various inductors, it is important to keep in mind that suppliers use different criteria to determine their ratings. Many use a conservative current level, where inductance has dropped to 90% of its normal level. In any case, it is a good idea to try inductors of various current ratings with the ML4850 to

determine which inductor is the best choice. Check efficiency and maximum output current, and if a current probe is available, look at the inductor current to see if it looks like the waveform shown in Figure 3. For additional information, see Applications Note 29.

Suitable inductors can be purchased from the following suppliers:

| Coilcraft   | (708) 639-6400 |
|-------------|----------------|
| Coiltronics | (407) 241-7876 |
| Dale        | (605) 665-9301 |
| Sumida      | (708) 956-0666 |

### **OUTPUT CAPACITOR**

The choice of output capacitor is also important, as it controls the output ripple and optimizes the efficiency of the circuit. Output ripple is influenced by three parameters: capacitance, ESR, and ESL. The contribution due to capacitance can be determined by looking at the change in capacitor voltage required to store the energy delivered by the inductor in a single charge-discharge cycle, as determined by the following formula:

$$\Delta V_{OUT} = \frac{t_{ON}^2 \times V_{IN}^2}{2 \times L \times C \times (V_{OUT} - V_{IN})}$$
(4)

For a 1.2V input, a 2.5V output, a  $27\mu H$  inductor, and a  $47\mu F$  capacitor, the expected output ripple due to capacitor value is  $11\,mV$ .

Capacitor Equivalent Series Resistance (ESR) and Equivalent Series Inductance (ESL), also contribute to the output ripple due to the inductor discharge current waveform. Just after the NMOS transistor turns off, the output current ramps quickly to match the peak inductor current. This fast change in current through the output capacitor's ESL causes a high frequency (5 ns) spike that can be over 1V in magnitude. After the ESL spike settles, the output voltage still has a ripple component equal to the inductor discharge current times the ESR. This component will have a sawtooth shape and a peak value equal to the peak inductor current times the ESR. ESR also has a negative effect on efficiency by contributing I<sup>2</sup>R losses during the discharge cycle.

An output capacitor with a capacitance of  $100\mu F$ , an ESR of less than  $0.1\Omega$ , and an ESL of less than 5nH is a good general purpose choice. Tantalum capacitors which meet these requirements can be obtained from the following suppliers:

AVX (207) 282-5111

Sprague (207) 324-4140

If ESL spikes are causing output noise problems, an EMI filter can be added in series with the output.

### INPUT CAPACITOR

Unless the input source is a very low impedance battery, it will be necessary to decouple the input with a capacitor with a value of between  $47\mu F$  and  $100\mu F$ . This prevents input ripple from affecting the ML4850 control circuitry, and it also improves efficiency by reducing I²R losses during the charge and discharge cycles of the inductor. Again, a low ESR capacitor (such as tantalum) is recommended.

## REFERENCE CAPACITOR

Under some circumstances, input ripple cannot be reduced effectively. This occurs primarily in applications where inductor currents are high, causing excess output ripple due to "pulse grouping", where the charge-discharge pulses are not evenly spaced in time. In such cases it may be necessary to decouple the reference pin ( $V_{REF}$ ) with a small 10nF to 100nF ceramic capacitor. This is particularly true if the ripple voltage at  $V_{IN}$  is greater than 100mV.

# SETTING THE RESET THRESHOLD

To use the  $\overline{\text{RESET}}$  comparator as an input voltage monitor, it is necessary to use an external resistor divider tied to the DETECT pin as shown in the block diagram. The resistor values  $R_A$  and  $R_B$  can be calculated using the following equation:

$$V_{\text{IN(MIN)}} = 0.2 \times \frac{\left(R_{\text{A}} + R_{\text{B}}\right)}{R_{\text{B}}} \tag{5}$$

The value of  $R_B$  should be  $100k\Omega$  or less to minimize bias current errors.  $R_A$  is then found by rearranging the equation:

$$R_{A} = R_{B} \times \left( \frac{V_{\text{IN(MIN)}}}{0.2} - 1 \right) \tag{6}$$

### LAYOUT

Good PC board layout practices will ensure the proper operation of the ML4850. Important layout considerations include:

- Use adequate ground and power traces or planes
- Keep components as close as possible to the ML4850
- Use short trace lengths from the inductor to the V<sub>L</sub> pin and from the output capacitor to the V<sub>OUT</sub> pin
- Use a single point ground for the ML4850 ground pins, and the input and output capacitors, and connect GND (Pin 3) to PWR GND (Pin 8) with a separate trace

11

# TABLE 1. MAXIMUM OUTPUT CURRENT AND EFFICIENCY.

# ML4850-2

| V <sub>IN</sub> | I <sub>OUT</sub> (mA) | EFFICIENCY (%) |
|-----------------|-----------------------|----------------|
| L = 18µH        |                       |                |
| 1.0             | 41.6                  | 79.9           |
| 1.2             | 60.4                  | 80.4           |
| 1.4             | 77.5                  | 80.7           |
| 1.6             | 103.5                 | 81.0           |
| 1.8             | 128.5                 | 81.4           |
| L = 33µH        |                       |                |
| 1.0             | 26.5                  | 83.8           |
| 1.2             | 39.2                  | 85.1           |
| 1.4             | 51.6                  | 85.7           |
| 1.6             | 71.5                  | 86.4           |
| 1.8             | 89.4                  | 87.0           |
| L = 47µH        |                       |                |
| 1.0             | 19.0                  | 85.2           |
| 1.2             | 28.6                  | 86.8           |
| 1.4             | 39.8                  | 87.9           |
| 1.6             | 52.7                  | 88.8           |
| 1.8             | 66.3                  | 89.5           |
| L = 68µH        |                       |                |
| 1.0             | 14.1                  | 85.0           |
| 1.2             | 21.3                  | 87.8           |
| 1.4             | 29.9                  | 88.9           |
| 1.6             | 40.0                  | 90.0           |
| 1.8             | 51.5                  | 90.9           |

# ML4850-5

| $\mathbf{v}_{IN}$ | I <sub>OUT</sub> (mA) | EFFICIENCY (%) |
|-------------------|-----------------------|----------------|
| L = 18µH          |                       |                |
| 1.0               | 39.9                  | 81.0           |
| 1.2               | 56.1                  | 81.3           |
| 1.4               | 77.5                  | 81.5           |
| 1.6               | 102.5                 | 81.6           |
| 1.8               | 128.6                 | 81.9           |
| L = 33µH          |                       |                |
| 1.0               | 25.0                  | 85.1           |
| 1.2               | 34.8                  | 85.8           |
| 1.4               | 49.6                  | 86.2           |
| 1.6               | 65.3                  | 86.9           |
| 1.8               | 84.2                  | 87.1           |
| L = 47µH          |                       |                |
| 1.0               | 17.5                  | 86.2           |
| 1.2               | 25.6                  | 87.2           |
| 1.4               | 35.6                  | 88.1           |
| 1.6               | 49.1                  | 89.0           |
| 1.8               | 62.0                  | 89.4           |
| L = 68µH          |                       |                |
| 1.0               | 13.3                  | 86.9           |
| 1.2               | 18.4                  | 87.9           |
| 1.4               | 26.7                  | 89.1           |
| 1.6               | 36.0                  | 90.4           |
| 1.8               | 46.4                  | 90.9           |

# **ORDERING INFORMATION**

| PART NUMBER | OUTPUT VOLTAGE | TEMPERATURE RANGE | PACKAGE          |
|-------------|----------------|-------------------|------------------|
| ML4850CS-2  | 2.2V           | 0°C to 70°C       | 8-Pin SOIC (S08) |
| ML4850CS-5  | 2.5V           | 0°C to 70°C       | 8-Pin SOIC (S08) |
| ML4850ES-2  | 2.2V           | -20°C to 70°C     | 8-Pin SOIC (S08) |
| ML4850ES-5  | 2.5V           | -20°C to 70°C     | 8-Pin SOIC (S08) |





# ML4851

# **Low Current, Voltage Boost Regulator**

## GENERAL DESCRIPTION

The ML4851 is a low power boost regulator designed for DC to DC conversion in 1 to 3 cell battery powered systems. The maximum switching frequency can exceed 100kHz, allowing the use of small, low cost inductors.

The combination of BiCMOS process technology, internal synchronous rectification, variable frequency operation, and low supply current make the ML4851 ideal for 1 cell applications. The ML4851 is capable of start-up with input voltages as low as 1V and is available in 5V and 3.3V output versions with output voltage accuracy of ±3%.

An integrated synchronous rectifier eliminates the need for an external Schottky diode and provides a lower forward voltage drop, resulting in higher conversion efficiency. In addition, low quiescent battery current and variable frequency operation result in high efficiency even at light loads. The ML4851 requires only one inductor and two capacitors to build a very small regulator circuit capable of achieving conversion efficiencies in excess of 90%.

The circuit also contains a RESET output which goes low when the IC can no longer function due to low input voltage, or when the DETECT input drops below 200mV.

# **FEATURES**

- Guaranteed full load start-up and operation at 1V input
- Maximum switching frequency > 100kHz
- Pulse Frequency Modulation (PFM) and internal synchronous rectification for high efficiency
- Minimum external components
- Low ON resistance internal switching FETs
- Micropower operation
- 5V and 3.3V output versions

# **BLOCK DIAGRAM**



# PIN CONNECTION

# ML4851/-5/-3 8-Pin SOIC (S08)



# PIN DESCRIPTION

| PIN<br>NO. | NAME      | FUNCTION                                                        | PIN<br>NO. | NAME             | FUNCTION                                           |
|------------|-----------|-----------------------------------------------------------------|------------|------------------|----------------------------------------------------|
| 1          | $V_{IN}$  | Battery input voltage                                           | 5          | V <sub>OUT</sub> | Boost regulator output                             |
| 2          | $V_{REF}$ | 200mV reference output                                          | 6          | $V_{L}$          | Boost inductor connection                          |
| 3          | GND       | Analog signal ground                                            | 7          | RESET            | Output goes low when regulation                    |
| 4          | DETECT    | Pulling this pin below $V_{REF}$ causes the RESET pin to go low |            |                  | cannot be achieved or when DETECT goes below 200mV |
|            |           | , ,                                                             | 8          | PWR GN           | D Return for the NMOS output transistor            |

# 11

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>OUT</sub>                      | 7V      |
|---------------------------------------|---------|
| Voltage on any other pin GND - 0.3    |         |
| Peak Switch Current, I(PEAK)          | 1A      |
| Average Switch Current, I(AVG)        | 250mA   |
| Junction Temperature                  | 150°C   |
| Storage Temperature Range             |         |
| Lead Temperature (Soldering 10 sec.)  | 260°C   |
| Thermal Resistance (θ <sub>IA</sub> ) | 160°C/W |

# **OPERATING CONDITIONS**

| Temperature Range               |                                 |
|---------------------------------|---------------------------------|
| ML4851CS-X                      | 0°C to 70°C                     |
| ML4851ES-X                      | 20°C to 70°C                    |
| ML4851IS-X                      | 40°C to 85°C                    |
| V <sub>IN</sub> Operating Range |                                 |
| ML4851CS-X                      |                                 |
| ML4851ES-X, ML4851IS-X          | 1.1V to V <sub>OUT</sub> – 0.2V |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{IN}$  = Operating Voltage Range,  $T_A$  = Operating Temperature Range (Note 1)

| PARAMETER                                                                       | CONDITIONS                                                                                     | MIN                    | TYP.       | MAX                                     | UNITS  |
|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|------------------------|------------|-----------------------------------------|--------|
| Supply                                                                          |                                                                                                |                        |            |                                         |        |
| V <sub>IN</sub> Current                                                         | $V_{IN} = V_{OUT} - 0.2V$                                                                      |                        | 50         | 60                                      | μА     |
| V <sub>OUT</sub> Quiescent Current                                              |                                                                                                |                        | 8          | 10                                      | μА     |
| V <sub>L</sub> Quiescent Current                                                |                                                                                                |                        |            | 1                                       | μА     |
| Reference                                                                       | 35-                                                                                            |                        |            |                                         |        |
| Output Voltage (V <sub>REF</sub> )                                              | $0 < I_{PIN2} < -5\mu A$ ,                                                                     | 190                    | 200        | 210                                     | mV     |
| PFM Regulator                                                                   |                                                                                                |                        | ř.         | <u></u>                                 |        |
| Pulse Width (t <sub>ON</sub> )                                                  |                                                                                                | 4.5                    | 5          | 5.5                                     | μs     |
| Output Voltage (V <sub>OUT</sub> )<br>ML4851-5<br>ML4851-3                      | $T_{ON} = 0$ at $V_{OUT}(MAX)$ ,<br>$4.5\mu s \le T_{ON} \le 5.5\mu s V_{OUT}(MIN)$            | 4.85<br>3.2            | 5.0<br>3.3 | 5.15<br>3.4                             | V<br>V |
| Load Regulation<br>ML4851-5                                                     | See Figure 1<br>$V_{IN} = 1.2V$ , $I_{OUT} \le 10$ mA<br>$V_{IN} = 2.4V$ , $I_{OUT} \le 65$ mA | 4.85<br>4.85           | 5.0<br>5.0 | 5.15<br>5.15                            | V      |
| ML4851-3 $V_{IN} = 1.2V, I_{OUT} \le 18mA$<br>$V_{IN} = 2.4V, I_{OUT} \le 85mA$ |                                                                                                | 3.2<br>3.2             | 3.3<br>3.3 | 3.4<br>3.4                              | v v    |
| Under-Voltage Lockout Threshold                                                 |                                                                                                |                        | 0.85       | 0.95                                    | V      |
| RESET Comparator                                                                |                                                                                                |                        |            | *************************************** |        |
| DETECT Threshold                                                                |                                                                                                | 194                    | 200        | 206                                     | mV     |
| DETECT Bias Current                                                             |                                                                                                | -100                   |            | 100                                     | nA     |
| RESET Output High Voltage (V <sub>OH</sub> )                                    | I <sub>OH</sub> = -100μA                                                                       | V <sub>OUT</sub> - 0.2 |            |                                         | V      |
| RESET Output Low Voltage (V <sub>OL</sub> )                                     | Voltage $(V_{OL})$ $I_{OL} = 100\mu A$                                                         |                        |            | 0.2                                     | V      |

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.



**Figure 1. Application Test Circuit** 



Figure 2. PFM Regulator Block Diagram

# 11

# **FUNCTIONAL DESCRIPTION**

The ML4851 combines Pulse Frequency Modulation (PFM) and synchronous rectification to create a boost converter that is both highly efficient and simple to use. A PFM regulator charges a single inductor for a fixed period of time and then completely discharges before another cycle begins, simplifying the design by eliminating the need for conventional current limiting circuitry. Synchronous rectification is accomplished by replacing an external Schottky diode with an on-chip PMOS device, reducing switching losses and external component count.

### **REGULATOR OPERATION**

A block diagram of the boost converter is shown in Figure 2. The circuit remains idle when  $V_{\rm OUT}$  is at or above the desired output voltage, drawing  $50\mu{\rm A}$  from  $V_{\rm IN}$ , and  $8\mu{\rm A}$  from  $V_{\rm OUT}$  through the feedback resistors R1 and R2. When  $V_{\rm OUT}$  drops below the desired output level, the output of amplifier A1 goes high, signaling the regulator to deliver charge to the output. Since the output of amplifier A2 is normally high, the flip-flop captures the A1 set signal and creates a pulse at the gate of the NMOS transistor Q1. The NMOS transistor will charge the inductor L1 for  $5\mu{\rm s}$ , resulting in a peak current given by:

$$I_{L(PEAK)} = \frac{t_{ON} \times V_{IN}}{L1} \approx \frac{10\mu s \times V_{IN}}{L1}$$
 (1)

For reliable operation, L1 should be chosen so that  $I_{L(PEAK)}$  does not exceed 1A.

When the one-shot times out, the NMOS transistor releases the  $V_L$  pin, allowing the inductor to fly-back and momentarily charge the output through the body diode of PMOS transistor Q2. But, as the voltage across the PMOS transistor changes polarity, its gate will be driven low by the current sense amplifier A2, causing Q2 to short out its body diode. The inductor then discharges into the load through Q2. The output of A2 also serves to reset the flipflop and one-shot in preparation for the next charging cycle. A2 releases the gate of Q2 when its current falls to zero. If  $V_{\rm OUT}$  is still low, the flip-flop will immediately initiate another pulse. The output capacitor (C1) filters the inductor current, limiting output voltage ripple. Inductor current and one-shot waveforms are shown in Figure 3.



Figure 3. PFM Inductor Current Waveforms and Timing.

### **RESET COMPARATOR**

An additional comparator is provided to detect low  $V_{IN}$ , or any other error condition that is important to the user. The inverting input of the comparator is internally connected to  $V_{REF}$ , while the non-inverting input is provided externally at the DETECT pin. The output of the comparator is the RESET pin, which swings from  $V_{OUT}$  to GND when an error is detected.

# **DESIGN CONSIDERATIONS**

### **INDUCTOR**

Selecting the proper inductor for a specific application usually involves a trade-off between efficiency and maximum output current. Choosing too high a value will keep the regulator from delivering the required output current under worst case conditions. Choosing too low a value causes efficiency to suffer. It is necessary to know the maximum required output current and the input voltage range to select the proper inductor value. The maximum inductor value can be estimated using the following formula:

$$L_{MAX} = \frac{V_{IN(MIN)}^2 \times t_{ON(MIN)} \times \eta}{2 \times V_{OUT} \times l_{OUT(MAX)}}$$
(2)

where  $\eta$  is the efficiency, typically between 0.8 and 0.9. Note that this is the value of inductance that just barely delivers the required output current under worst case conditions. A lower value may be required to cover inductor tolerance, the effect of lower peak inductor currents caused by resistive losses, and minimum dead time between pulses.

Another method of determining the appropriate inductor value is to make an estimate based on the typical performance curves given in Figures 4 and 5. Figure 4 shows maximum output current as a function of input voltage for several inductor values. These are typical performance curves and leave no margin for inductance and ON-time variations. To accommodate worst case conditions, it is necessary to derate these curves by at least 10% in addition to inductor tolerance.

For example, a two cell to 5V application requires 60mA of output current while using an inductor with 15% tolerance. The output current should be derated by 25% to 80mA to cover the combined inductor and ON-time tolerances. Assuming that 2V is the end of life voltage of a two cell input, Figure 4 shows that with a 2V input, the ML4851-5 delivers 80mA with an 18µH inductor.





Figure 4. Output Current vs Input Voltage.





Figure 5. Typical Efficiency as a Function of VIN.

Figure 5 shows efficiency under the conditions used to create Figure 4. It can be seen that efficiency is mostly independent of input voltage and is closely related to inductor value. This illustrates the need to keep the inductor value as high as possible to attain peak system efficiency. As the inductor value goes down to  $10\mu H$ , the efficiency drops to around 75%. With  $33\mu H$ , the efficiency exceeds 90% and there is little room for improvement. At values greater than  $33\mu H$ , the operation of the synchronous rectifier becomes unreliable at low input voltages because the inductor current is so small that it is difficult for the control circuitry to detect. The data used to generate Figures 4 and 5 is provided in Table 1.

After the appropriate inductor value is chosen, it is necessary to find the minimum inductor current rating required. Peak inductor current is determined from the following formula:

$$I_{L(PEAK)} = \frac{t_{ON(MAX)} \times V_{IN(MAX)}}{L_{MIN}}$$
 (3)

In the two cell application previously described, a maximum input voltage of 3V would give a peak current of 1A. When comparing various inductors, it is important to keep in mind that suppliers use different criteria to determine their ratings. Many use a conservative current level, where inductance has dropped to 90% of its normal level. In any case, it is a good idea to try inductors of various current ratings with the ML4851 to determine which inductor is the best choice. Check efficiency and maximum output current, and if a current probe is available, look at the inductor current to see if it looks like the waveform shown in Figure 3. For additional information, see Applications Note 29, "Choosing an Inductor for Your ML4861 Application."

Suitable inductors can be purchased from the following suppliers:

| Coilcraft   | (708) 639-6400 |
|-------------|----------------|
| Coiltronics | (407) 241-7876 |
| Dale        | (605) 665-9301 |
| Sumida      | (708) 956-0666 |

### **OUTPUT CAPACITOR**

The choice of output capacitor is also important, as it controls the output ripple and optimizes the efficiency of the circuit. Output ripple is influenced by three capacitor parameters: capacitance, ESR, and ESL. The contribution due to capacitance can be determined by looking at the change in capacitor voltage required to store the energy delivered by the inductor in a single charge-discharge cycle, as determined by the following formula:

$$\Delta V_{\text{OUT}} = \frac{t_{\text{ON}}^2 \times V_{\text{IN}}^2}{2 \times L \times C \times (V_{\text{OUT}} - V_{\text{IN}})} \tag{4}$$

For a 2.4V input, and 5V output, a  $18\mu H$  inductor, and a  $47\mu F$  capacitor, the expected output ripple due to capacitor value is 33mV.

Capacitor Equivalent Series Resistance (ESR) and Equivalent Series Inductance (ESL), also contribute to the output ripple due to the inductor discharge current waveform. Just after the NMOS transistor turns off, the output current ramps quickly to match the peak inductor current. This fast change in current through the output capacitor's ESL causes a high frequency (5ns) spike that can be over 1V in magnitude. After the ESL spike settles, the output voltage still has a ripple component equal to the inductor discharge current times the ESR. This component will have a sawtooth shape and a peak value equal to the peak inductor current times the ESR. ESR also has a negative effect on efficiency by contributing I-squared R losses during the discharge cycle.

An output capacitor with a capacitance of  $100\mu F$ , an ESR of less than  $0.1\Omega$ , and an ESL of less than 5nH is a good general purpose choice. Tantalum capacitors which meet these requirements can be obtained from the following suppliers:

Matsuo

(207) 282-5111

Sprague

(207) 324-4140

If ESL spikes are causing output noise problems, an EMI filter can be added in series with the output.

### INPUT CAPACITOR

Unless the input source is a very low impedance battery, it will be necessary to decouple the input with a capacitor with a value of between  $47\mu F$  and  $100\mu F$ . This provides the benefits of preventing input ripple from affecting the ML4851 control circuitry, and it also improves efficiency by reducing I-squared R losses during the charge and discharge cycles of the inductor. Again, a low ESR capacitor (such as tantalum) is recommended.

## REFERENCE CAPACITOR

Under some circumstances input ripple cannot be reduced effectively. This occurs primarily in applications where inductor currents are high, causing excess output ripple due to "pulse grouping", where the charge-discharge pulses are not evenly spaced in time. In such cases it may be necessary to decouple the reference pin  $(V_{REF})$  with a small 10nF to 100nF ceramic capacitor. This is particularly true if the ripple voltage at  $V_{\rm IN}$  is greater than 100mV.

## SETTING THE RESET THRESHOLD

To use the  $\overline{\text{RESET}}$  comparator as an input voltage monitor, it is necessary to use an external resistor divider tied to the DETECT pin as shown in the block diagram. The resistor values  $R_A$  and  $R_B$  can be calculated using the following equation:

$$V_{\text{IN(MIN)}} = 0.2 \times \frac{(R_A + R_B)}{R_B}$$
 (5)

The value of  $R_B$  should be  $100k\Omega$  or less to minimize bias current errors.  $R_A$  is then found by rearranging the equation:

$$R_{A} = R_{B} \times \left( \frac{V_{\text{IN}(MIN)}}{0.2} - 1 \right)$$
 (6)

# **LAYOUT**

Good PC board layout practices will ensure the proper operation of the ML4851. Important layout considerations include:

- Use adequate ground and power traces or planes
- Keep components as close as possible to the ML4851
- Use short trace lengths from the inductor to the V<sub>L</sub> pin and from the output capacitor to the V<sub>OUT</sub> pin
- Use a single point ground for the ML4851 ground pins, and the input and output capacitors

A sample PC board layout is shown in Figure 6.

### TOPLAYER



## **BOTTOM LAYER**





Figure 6. Sample PC Board Layout.

# TABLE 1. MAXIMUM OUTPUT CURRENT AND EFFICIENCY.

# ML4851-3

| V <sub>IN</sub> | I <sub>OUT</sub> (mA) | EFFICIENCY PERCENTAGE |
|-----------------|-----------------------|-----------------------|
| $L = 10\mu H$   |                       |                       |
| 1.0             | 45.8                  | 77.6                  |
| 1.5             | 108.3                 | 77.7                  |
| 2.0             | 184.1                 | 77.9                  |
| L = 18µH        |                       |                       |
| 1.0             | 30.1                  | 82.5                  |
| 1.5             | 70.9                  | 83.5                  |
| 2.0             | 125.5                 | 83.9                  |
| 2.5             | 185.7                 | 84.5                  |
| 3.0             | 243.4                 | 85.4                  |
| $L = 33\mu H$   |                       |                       |
| 1.0             | 17.6                  | 86.0                  |
| 1.5             | 42.7                  | 87.8                  |
| 2.0             | 76.1                  | 88.7                  |
| 2.5             | 120.4                 | 89.7                  |
| 3.0             | 159.6                 | 90.7                  |
| L = 56µH        |                       |                       |
| 1.0             | 10.6                  | 85.2                  |
| 1.5             | 25.9                  | 89.1                  |
| 2.0             | 47.6                  | 90.8                  |
| 2.5             | 75.8                  | 92.0                  |
| 3.0             | 108.0                 | 93.1                  |

# ML4851-5

| $v_{in}$       | I <sub>OUT</sub> (mA) | EFFICIENCY PERCENTAGE |
|----------------|-----------------------|-----------------------|
| $L = 10 \mu H$ |                       |                       |
| 1.0            | 24.2                  | 78.3                  |
| 1.5            | 68.0                  | 79.9                  |
| 2.0            | 123.1                 | 80.3                  |
| L = 18μH       |                       |                       |
| 1.0            | 15.7                  | 82.3                  |
| 1.5            | 43.3                  | 84.8                  |
| 2.0            | 80.4                  | 85.7                  |
| 2.5            | 125.3                 | 86.2                  |
| 3.0            | 169.9                 | 86.5                  |
| 3.5            | 236.9                 | 87.0                  |
| L = 33μH       |                       |                       |
| 1.0            | 9.1                   | 83.5                  |
| 1.5            | 24.8                  | 87.0                  |
| 2.0            | 47.4                  | 88.6                  |
| 2.5            | 74.5                  | 89.5                  |
| 3.0            | 106.9                 | 90.3                  |
| 3.5            | 147.5                 | 90.8                  |
| 4.0            | 190.0                 | 91.4                  |
| 4.5            | 227.8                 | 92.1                  |
| L = 56μH       |                       |                       |
| 1.0            | 5.5                   | 80.1                  |
| 1.5            | 13.9                  | 85.9                  |
| 2.0            | 28.5                  | 88.9                  |
| 2.5            | 45.7                  | 90.3                  |
| 3.0            | 67.1                  | 91.4                  |
| 3.5            | 92.5                  | 92.3                  |
| 4.0            | 122.1                 | 92.6                  |
| 4.5            | 149.6                 | 93.8                  |

# ORDERING INFORMATION

| PART NUMBER | OUTPUT VOLTAGE | TEMPERATURE RANGE | PACKAGE          |
|-------------|----------------|-------------------|------------------|
| ML4851CS-3  | 3.3V           | 0°C to 70°C       | 8-Pin SOIC (S08) |
| ML4851CS-5  | 5.0V           | 0°C to 70°C       | 8-Pin SOIC (S08) |
| ML4851ES-3  | 3.3V           | −20°C to 70°C     | 8-Pin SOIC (S08) |
| ML4851ES-5  | 5.0V           | −20°C to 70°C     | 8-Pin SOIC (S08) |
| ML4851IS-3  | 3.3V           | -40°C to 85°C     | 8-Pin SOIC (S08) |
| ML4851IS-5  | 5.0V           | -40°C to 85°C     | 8-Pin SOIC (S08) |

# ML4861

# **Low Voltage Boost Regulator**

# GENERAL DESCRIPTION

The ML4861 is a boost regulator designed for DC to DC conversion in 1 to 3 cell battery powered systems. The combination of BiCMOS process technology, internal synchronous rectification, variable frequency operation, and low supply current make the ML4861 ideal for 1 cell applications. The ML4861 is capable of start-up with input voltages as low as 1V and is available in 6V, 5V, and 3.3V output versions with output voltage accuracy of ±3%.

An integrated synchronous rectifier eliminates the need for an external Schottky diode and provides a lower forward voltage drop, resulting in higher conversion efficiency. In addition, low quiescent battery current and variable frequency operation result in high efficiency even at light loads. The ML4861 requires only one inductor and two capacitors to build a very small regulator circuit capable of achieving conversion efficiencies in excess of 90%.

The circuit also contains a RESET output which goes low when the IC can no longer function due to low input voltage, or when the DETECT input drops below 200mV.

# **FEATURES**

- Guaranteed full load start-up and operation at 1V input
- Pulse Frequency Modulation and Internal Synchronous Rectification for high efficiency
- Minimum external components
- Low ON resistance internal switching FETs
- Micropower operation
- 6V, 5V, and 3.3V output versions

# **BLOCK DIAGRAM**



# PIN CONNECTION

# ML4861-6/-5/-3 8-Pin SOIC (S08)



# **PIN DESCRIPTION**

| PIN<br>NO. | NAME      | FUNCTION                                                                    | PIN<br>NO. |   |
|------------|-----------|-----------------------------------------------------------------------------|------------|---|
| 1          | $V_{IN}$  | Battery input voltage                                                       | 5          | V |
| 2          | $V_{REF}$ | 200mV reference output                                                      | 6          | V |
| 3          | GND       | Analog signal ground                                                        | 7          | R |
| 4          | DETECT    | When this pin below $V_{REF}$ , causes the $\overline{RESET}$ pin to go low | 0          | D |
|            |           |                                                                             |            |   |

| PIN<br>NO. | NAME      | FUNCTION                                                                           |
|------------|-----------|------------------------------------------------------------------------------------|
| 5          | $V_{OUT}$ | Boost regulator output                                                             |
| 6          | $V_{L}$   | Boost inductor connection                                                          |
| 7          | RESET     | Output goes low when regulation cannot be achieved or when DETECT goes below 200mV |
| 8          | PWR GND   | Return for the NMOS output transistor                                              |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Voltage on any pin                       | 7V             |
|------------------------------------------|----------------|
| Peak Switch Current, I <sub>(PEAK)</sub> | 2A             |
| Average Switch Current, I(AVG)           | 500mA          |
| Junction Temperature                     | 150°C          |
| Storage Temperature Range                | –65°C to 150°C |
| Lead Temperature (Soldering 10 sec.)     | 260°C          |
| Thermal Resistance ( $\theta_{IA}$ )     |                |

# **OPERATING CONDITIONS**

| Temperature Range               |                                 |
|---------------------------------|---------------------------------|
| ML4861CS-X                      | 0°C to 70°C                     |
| ML4861ES-X                      | 20°C to 70°C                    |
| ML4861IS-X                      | –40°C to 85°C                   |
| V <sub>IN</sub> Operating Range |                                 |
| ML4861CS-X                      | 1.0V to V <sub>OUT</sub> – 0.2V |
| ML4861ES-X, ML4861IS-X          | 1.1V to V <sub>OUT</sub> – 0.2V |
|                                 |                                 |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{IN}$  = Operating Voltage Range,  $T_A$  = Operating Temperature Range (Note 1).

| PARAMETER                                                              | CONI                                                       | CONDITIONS                                                                                                 |                        | TYP.              | MAX                 | UNITS  |
|------------------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------|-------------------|---------------------|--------|
| Supply                                                                 |                                                            |                                                                                                            |                        |                   |                     |        |
| V <sub>IN</sub> Current                                                | $V_{IN} = V_{OUT} - 0.2$                                   | V                                                                                                          |                        | 45                | 55                  | μА     |
| V <sub>OUT</sub> Quiescent Current                                     |                                                            |                                                                                                            |                        | 8                 | 10                  | μА     |
| V <sub>L</sub> Quiescent Current                                       |                                                            |                                                                                                            |                        |                   | 1                   | μА     |
| Reference                                                              |                                                            |                                                                                                            |                        |                   |                     | *      |
| Output Voltage (V <sub>REF</sub> )                                     | $0 < I_{PIN2} < -5\mu A$ ,                                 |                                                                                                            | 190                    | 200               | 210                 | mV     |
| PFM Regulator                                                          |                                                            |                                                                                                            |                        |                   |                     |        |
| Pulse Width (T <sub>ON</sub> )                                         | V <sub>IN</sub> = 2.4V                                     | C/E Suffix                                                                                                 | 9                      | 10                | 11                  | μs     |
|                                                                        |                                                            | I Suffix                                                                                                   | 8.5                    | 10                | 11.5                | μs     |
| Output Voltage (V <sub>OUT</sub> )<br>ML4861-6<br>ML4861-5<br>ML4861-3 | (Note 2)                                                   | (Note 2)                                                                                                   |                        | 6.0<br>5.0<br>3.3 | 6.18<br>5.15<br>3.4 | V<br>V |
| Load Regulation<br>ML4861-6                                            |                                                            | See Figure 1<br>$V_{IN} = 1.2V$ , $I_{OUT} \le 20\text{mA}$<br>$V_{IN} = 2.4V$ , $I_{OUT} \le 95\text{mA}$ |                        | 6.0<br>6.0        | 6.18<br>6.18        | V      |
| ML4861-5                                                               |                                                            | $V_{IN} = 1.2V, I_{OUT} \le 25mA$<br>$V_{IN} = 2.4V, I_{OUT} \le 135mA$                                    |                        | 5.0<br>5.0        | 5.15<br>5.15        | V      |
| ML4861-3                                                               | $V_{IN} = 1.2V$ , $I_{OUT}$<br>$V_{IN} = 2.4V$ , $I_{OUT}$ |                                                                                                            | 3.2<br>3.2             | 3.3<br>3.3        | 3.4<br>3.4          | V      |
| Under-Voltage Lockout Threshold                                        |                                                            | C/E Suffix                                                                                                 |                        | 0.85              | 0.95                | V      |
|                                                                        |                                                            | I Suffix                                                                                                   |                        | 0.95              | 1.05                | V      |
| RESET Comparator                                                       |                                                            |                                                                                                            |                        |                   |                     |        |
| DETECT Threshold                                                       |                                                            |                                                                                                            | 190                    | 200               | 210                 | mV     |
| DETECT Bias Current                                                    | -                                                          |                                                                                                            | -100                   |                   | 100                 | nA     |
| RESET Output High Voltage (V <sub>OH</sub> )                           | $I_{OH} = -100 \mu A$                                      |                                                                                                            | V <sub>OUT</sub> – 0.2 |                   |                     | V      |
| RESET Output Low Voltage (V <sub>OL</sub> )                            | I <sub>OL</sub> = 100μA                                    |                                                                                                            |                        |                   | 0.2                 | V      |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.

 $\textbf{Note 2:} \quad \text{For CS/ES suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MAX}), \\ 9\mu\text{s} \leq T_{ON} \leq 11\mu\text{s at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MAX}), \\ 8.5\mu\text{s} \leq T_{ON} \leq 11.5\mu\text{s at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MAX}), \\ 0.5\mu\text{s} \leq T_{ON} \leq 11.5\mu\text{s at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MAX}), \\ 0.5\mu\text{s} \leq T_{ON} \leq 11.5\mu\text{s at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MAX}), \\ 0.5\mu\text{s} \leq T_{ON} \leq 11.5\mu\text{s at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MAX}), \\ 0.5\mu\text{s} \leq T_{ON} \leq 11.5\mu\text{s at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MIN}). \\ \text{For IS suffix, } T_{ON} = 0 \text{ at } V_{OUT}(\text{MIN}). \\ \text{Fo$ 





**Figure 1. Application Test Circuit** 



Figure 2. PFM Regulator Block Diagram

# **FUNCTIONAL DESCRIPTION**

The ML4861 combines Pulse Frequency Modulation (PFM) and synchronous rectification to create a boost converter that is both highly efficient and simple to use. A PFM regulator charges a single inductor for a fixed period of time and then completely discharges before another cycle begins, simplifying the design by eliminating the need for conventional current limiting circuitry. Synchronous rectification is accomplished by replacing an external Schottky diode with an on-chip PMOS device, reducing switching losses and external component count.

# **REGULATOR OPERATION**

A block diagram of the boost converter is shown in Figure 2. The circuit remains idle when  $V_{OUT}$  is at or above the desired output voltage, drawing  $45\mu A$  from  $V_{IN}$ , and  $8\mu A$  from  $V_{OUT}$  through the feedback resistors R1 and R2. When  $V_{OUT}$  drops below the desired output level, the output of amplifier A1 goes high, signaling the regulator to deliver charge to the output. Since the output of amplifier A2 is normally high, the flip-flop captures the A1 set signal and creates a pulse at the gate of the NMOS transistor Q1. The NMOS transistor will charge the inductor L1 for  $10\mu s$ , resulting in a peak current given by:

$$I_{L(PEAK)} = \frac{T_{ON} \times V_{IN}}{L_1} \approx \frac{10\mu s \times V_{IN}}{L_1}$$
 (1)

For reliable operation, L1 should be chosen so that  $I_{L(PEAK)}$  does not exceed 2A.

When the one-shot times out, the NMOS transistor releases the  $V_L$  pin, allowing the inductor to fly-back and momentarily charge the output through the body diode of PMOS transistor Q2. But, as the voltage across the PMOS transistor changes polarity, its gate will be driven low by the current sense amplifier A2, causing Q2 to short out its body diode. The inductor then discharges into the load through Q2. The output of A2 also serves to reset the flipflop and one-shot in preparation for the next charging cycle. A2 releases the gate of Q2 when its current falls to zero. If  $V_{\rm OUT}$  is still low, the flip-flop will immediately initiate another pulse. The output capacitor (C1) filters the inductor current, limiting output voltage ripple. Inductor current and one-shot waveforms are shown in Figure 3.



Figure 3. PFM Inductor Current Waveforms and Timing.

### **RESET COMPARATOR**

An additional comparator is provided to detect low  $V_{IN}$ , or any other error condition that is important to the user. The inverting input of the comparator is internally connected to  $V_{REF}$ , while the non-inverting input is provided externally at the DETECT pin. The output of the comparator is the RESET pin, which swings from  $V_{OUT}$  to GND when an error is detected.

# **DESIGN CONSIDERATIONS**

### **INDUCTOR**

Selecting the proper inductor for a specific application usually involves a trade-off between efficiency and maximum output current. Choosing too high a value will keep the regulator from delivering the required output current under worst case conditions. Choosing too low a value causes efficiency to suffer. It is necessary to know the maximum required output current and the input voltage range to select the proper inductor value. The maximum inductor value can be estimated using the following formula:

$$L_{MAX} = \frac{V_{IN(MIN)}^2 \times T_{ON(MIN)} \times \eta}{2 \times V_{OUT} \times I_{OUT(MAX)}}$$
(2)

where  $\eta$  is the efficiency, typically between 0.8 and 0.9. Note that this is the value of inductance that just barely delivers the required output current under worst case conditions. A lower value may be required to cover inductor tolerance, the effect of lower peak inductor currents caused by resistive losses, and minimum dead time between pulses.

Another method of determining the appropriate inductor value is to make an estimate based on the typical performance curves given in Figures 4 and 5. Figure 4 shows maximum output current as a function of input voltage for several inductor values. These are typical performance curves and leave no margin for inductance and ON-time variations. To accommodate worst case conditions, it is necessary to derate these curves by at least 10% in addition to inductor tolerance.

For example, a two cell to 5V application requires 80mA of output current while using an inductor with 15% tolerance. The output current should be derated by 25% to 100mA to cover the combined inductor and ON-time tolerances. Assuming that 2V is the end of life voltage of a two cell input, Figure 4 shows that with a 2V input, the ML4861-5 delivers 108mA with a 27µH inductor.



Figure 4. Output Current vs Input Voltage.

Figure 5 shows efficiency under the conditions used to create Figure 4. It can be seen that efficiency is mostly independent of input voltage and is closely related to inductor value. This illustrates the need to keep the inductor value as high as possible to attain peak system efficiency. As the inductor value goes down to  $10\mu H$ , the efficiency drops to between 70% and 75%. With  $56\mu H$ , the efficiency exceeds 90% and there is little room for improvement. At values greater than  $100\mu H$ , the operation of the synchronous rectifier becomes unreliable because the inductor current is so small that it is difficult for the control circuitry to detect. The data used to generate Figures 4 and 5 is provided in Table 1.

After the appropriate inductor value is chosen, it is necessary to find the minimum inductor current rating required. Peak inductor current is determined from the following formula:

$$I_{L(PEAK)} = \frac{T_{ON(MAX)} \times V_{IN(MAX)}}{L_{MIN}}$$
 (3)

In the two cell application previously described, a maximum input voltage of 3V would give a peak current of 1.2A. When comparing various inductors, it is important to keep in mind that suppliers use different criteria to determine their ratings. Many use a conservative current level, where inductance has dropped to 90% of its normal level. In any case, it is a good idea to try inductors of various current ratings with the ML4861 to determine which inductor is the best choice. Check efficiency and maximum output current, and if a current probe is available, look at the inductor current to see if it looks like the waveform shown in Figure 3. For additional information, see Applications Note 29, "Choosing an Inductor for Your ML4861 Application."

Suitable inductors can be purchased from the following suppliers:

(700) (20 (400

| Colleraft   | (708) 639-6400 |
|-------------|----------------|
| Coiltronics | (407) 241-7876 |
| Dale        | (605) 665-9301 |
| Sumida      | (708) 956-0666 |

C-11---6



Figure 5. Typical Efficiency as a Function of VIN.

### **OUTPUT CAPACITOR**

The choice of output capacitor is also important, as it controls the output ripple and optimizes the efficiency of the circuit. Output ripple is influenced by three capacitor parameters: capacitance, ESR, and ESL. The contribution due to capacitance can be determined by looking at the change in capacitor voltage required to store the energy delivered by the inductor in a single charge-discharge cycle, as determined by the following formula:

$$\Delta V_{OUT} = \frac{T_{ON}^2 \times V_{IN}^2}{2 \times L \times C \times (V_{OUT} - V_{IN})}$$
(4)

For a 2.4V input, and 5V output, a  $27\mu H$  inductor, and a  $47\mu F$  capacitor, the expected output ripple due to capacitor value is 87mV.

Capacitor Equivalent Series Resistance (ESR) and Equivalent Series Inductance (ESL), also contribute to the output ripple due to the inductor discharge current waveform. Just after the NMOS transistor turns off, the output current ramps quickly to match the peak inductor

current. This fast change in current through the output capacitor's ESL causes a high frequency (5ns) spike that can be over 1V in magnitude. After the ESL spike settles, the output voltage still has a ripple component equal to the inductor discharge current times the ESR. This component will have a sawtooth shape and a peak value equal to the peak inductor current times the ESR. ESR also has a negative effect on efficiency by contributing I-squared R losses during the discharge cycle.

An output capacitor with a capacitance of  $100\mu F$ , an ESR of less than  $0.1\Omega$ , and an ESL of less than 5nH is a good general purpose choice. Tantalum capacitors which meet these requirements can be obtained from the following suppliers:

AVX (207) 282-5111 Sprague (207) 324-4140

If ESL spikes are causing output noise problems, an EMI filter can be added in series with the output.

## **INPUT CAPACITOR**

Unless the input source is a very low impedance battery, it will be necessary to decouple the input with a capacitor with a value of between  $47\mu F$  and  $100\mu F$ . This provides the benefits of preventing input ripple from affecting the ML4861 control circuitry, and it also improves efficiency by reducing I-squared R losses during the charge and discharge cycles of the inductor. Again, a low ESR capacitor (such as tantalum) is recommended.

### REFERENCE CAPACITOR

Under some circumstances input ripple cannot be reduced effectively. This occurs primarily in applications where inductor currents are high, causing excess output ripple due to "pulse grouping", where the charge-discharge pulses are not evenly spaced in time. In such cases it may be necessary to decouple the reference pin ( $V_{REF}$ ) with a small 10nF to 100nF ceramic capacitor. This is particularly true if the ripple voltage at  $V_{IN}$  is greater than 100mV.

### SETTING THE RESET THRESHOLD

To use the  $\overline{\text{RESET}}$  comparator as an input voltage monitor, it is necessary to use an external resistor divider tied to the DETECT pin as shown in the block diagram. The resistor values  $R_A$  and  $R_B$  can be calculated using the following equation:

$$V_{IN(MIN)} = 0.2 \times \frac{(R_A + R_B)}{R_B}$$
 (5)

The value of  $R_B$  should be  $100k\Omega$  or less to minimize bias current errors.  $R_A$  is then found by rearranging the equation:

$$R_{A} = R_{B} \times \left(\frac{V_{IN(MIN)}}{0.2} - 1\right) \tag{6}$$

## LAYOUT

Good PC board layout practices will ensure the proper operation of the ML4861. Important layout considerations include:

- Use adequate ground and power traces or planes
- Keep components as close as possible to the ML4861
- Use short trace lengths from the inductor to the V<sub>L</sub> pin and from the output capacitor to the V<sub>OUT</sub> pin
- Use a single point ground for the ML4861 ground pins, and the input and output capacitors

A sample PC board layout is shown in Figure 6.

# TOP LAYER BOTTOM LAYER SEVELVE-TI JMMJ O O



Figure 6. Sample PC Board Layout.

# TABLE 1. MAXIMUM OUTPUT CURRENT AND EFFICIENCY.

# ML4861-3.3

| V <sub>IN</sub> | I <sub>OUT</sub> (mA) | EFFICIENCY PERCENTAGE |
|-----------------|-----------------------|-----------------------|
| L = 10μH        |                       |                       |
| 1.0             | 77.5                  | 69.7                  |
| 1.5             | 191.7                 | 67.2                  |
| 2.0             | 310.2                 | 67.8                  |
| 2.5             | 409.7                 | 71.1                  |
| L = 15μH        |                       |                       |
| 1.0             | 58.5                  | 74.5                  |
| 1.5             | 137.1                 | 75.7                  |
| 2.0             | 232.1                 | 76.4                  |
| 2.5             | 335.3                 | 76.9                  |
| 3.0             | 405.0                 | 78.2                  |
| L = 27μH        |                       |                       |
| 1.0             | 40.0                  | 81.1                  |
| 1.5             | 95.4                  | 82.9                  |
| 2.0             | 163.8                 | 83.6                  |
| 2.5             | 242.5                 | 84.2                  |
| 3.0             | 306.0                 | 85.2                  |
| L = 56µH        |                       |                       |
| 1.0             | 19.5                  | 89.4                  |
| 1.5             | 45.5                  | 90.9                  |
| 2.0             | 79.3                  | 90.6                  |
| 2.5             | 122.6                 | 91.1                  |
| 3.0             | 168.3                 | 91.7                  |

# ML4861-5.0

| VIN      | I <sub>OUT</sub> (mA) | EFFICIENCY PERCENTAGE |
|----------|-----------------------|-----------------------|
| L = 10μH |                       |                       |
| 1.0      | 45.8                  | 70.6                  |
| 1.5      | 112.6                 | 74.2                  |
| 2.0      | 210.7                 | 74.0                  |
| 2.5      | 331.6                 | 73.0                  |
| L = 15µH |                       |                       |
| 1.0      | 32.4                  | 75.7                  |
| 1.5      | 85.6                  | 79.5                  |
| 2.0      | 156.3                 | 80.6                  |
| 2.5      | 240.2                 | 80.9                  |
| 3.0      | 332.5                 | 81.2                  |
| 3.5      | 432.3                 | 81.6                  |
| L = 27μH |                       |                       |
| 1.0      | 20.8                  | 78.7                  |
| 1.5      | 59.3                  | 83.6                  |
| 2.0      | 108.6                 | 84.9                  |
| 2.5      | 167.6                 | 85.6                  |
| 3.0      | 236.6                 | 86.2                  |
| 3.5      | 311.2                 | 86.6                  |
| 4.0      | 385.4                 | 87.2                  |
| 4.5      | 442.3                 | 88.0                  |
| L = 56µH |                       |                       |
| 1.0      | 11.3                  | 87.3                  |
| 1.5      | 27.4                  | 89.4                  |
| 2.0      | 49.8                  | 90.5                  |
| 2.5      | 78.1                  | 91.2                  |
| 3.0      | 112.0                 | 91.7                  |
| 3.5      | 151.2                 | 92.2                  |
| 4.0      | 194.2                 | 92.6                  |
| 4.5      | 237.0                 | 93.1                  |

TABLE 1. MAXIMUM OUTPUT CURRENT AND EFFICIENCY (Continued)

ML4861-6.0

| <b>V</b> <sub>IN</sub> (V) | I <sub>IN</sub> (mA) | V <sub>OUT</sub> (V) | I <sub>OUT</sub> (mA) | EFFICIENCY % |
|----------------------------|----------------------|----------------------|-----------------------|--------------|
| L = 10μH                   |                      |                      |                       |              |
| 1.0                        | 325.8                | 5.975                | 40.1                  | 73.5         |
| 1.5                        | 524.6                | 5.990                | 100.0                 | 76.1         |
| 2.0                        | 730.0                | 5.995                | 184.5                 | 75.7         |
| 2.5                        | 910.8                | 5.992                | 284.0                 | 74.7         |
| L = 15μH                   |                      |                      |                       |              |
| 1.0                        | 220.5                | 5.993                | 28.5                  | 77.5         |
| 1.5                        | 365.7                | 5.981                | 73.8                  | 80.5         |
| 2.0                        | 516.7                | 5.998                | 139.9                 | 81.2         |
| 2.5                        | 639.3                | 5.995                | 216.3                 | 81.1         |
| 3.0                        | 755.1                | 5.999                | 305.1                 | 80.8         |
| 3.5                        | 855.1                | 5.996                | 402.0                 | 80.5         |
| 4.0                        | 916.1                | 5.992                | 493.0                 | 80.6         |
| L = 27μH                   |                      |                      |                       |              |
| 1.0                        | 154.1                | 5.992                | 21.6                  | 84.0         |
| 1.5                        | 235.7                | 5.982                | 50.7                  | 85.8         |
| 2.0                        | 329.5                | 5.990                | 95.9                  | 87.2         |
| 2.5                        | 404.6                | 6.000                | 147.5                 | 87.5         |
| 3.0                        | 478.2                | 5.995                | 209.6                 | 87.6         |
| 3.5                        | 551.0                | 5.999                | 281.6                 | 87.6         |
| 4.0                        | 610.5                | 5.997                | 356.7                 | 87.6         |
| 4.5                        | 659.9                | 5.993                | 434.0                 | 87.6         |
| 5.0                        | 689.1                | 5.991                | 504.3                 | 87.7         |
| 5.5                        | 665.0                | 5.999                | 534.7                 | 87.7         |
| L = 60μH                   |                      |                      |                       |              |
| 1.0                        | 67.6                 | 5.977                | 10.0                  | 88.4         |
| 1.5                        | 108.8                | 5.961                | 24.7                  | 90.2         |
| 2.0                        | 148.0                | 5.976                | 45.1                  | 91.1         |
| 2.5                        | 186.0                | 5.978                | 71.2                  | 91.5         |
| 3.0                        | 222.4                | 5.973                | 102.6                 | 91.9         |
| 3.5                        | 257.2                | 5.975                | 138.6                 | 92.0         |
| 4.0                        | 290.2                | 5.989                | 178.7                 | 92.2         |
| 4.5                        | 321.2                | 5.995                | 222.7                 | 92.4         |
| 5.0                        | 346.4                | 5.997                | 267.1                 | 92.5         |
| 5.5                        | 356.1                | 6.000                | 302.4                 | 92.6         |

# **ORDERING INFORMATION**

| PART NUMBER | OUTPUT VOLTAGE | TEMPERATURE RANGE | PACKAGE          |
|-------------|----------------|-------------------|------------------|
| ML4861CS-3  | 3.3V           | 0°C to 70°C       | 8-Pin SOIC (S08) |
| ML4861CS-5  | 5.0V           | 0°C to 70°C       | 8-Pin SOIC (S08) |
| ML4861CS-6  | 6.0V           | 0°C to 70°C       | 8-Pin SOIC (S08) |
| ML4861ES-3  | 3.3V           | −20°C to 70°C     | 8-Pin SOIC (S08) |
| ML4861ES-5  | 5.0V           | −20°C to 70°C     | 8-Pin SOIC (S08) |
| ML4861ES-6  | 6.0V           | −20°C to 70°C     | 8-Pin SOIC (S08) |
| ML4861IS-3  | 3.3V           | -40°C to 85°C     | 8-Pin SOIC (S08) |
| ML4861IS-5  | 5.0V           | -40°C to 85°C     | 8-Pin SOIC (S08) |
| ML4861IS-6  | 6.0V           | -40°C to 85°C     | 8-Pin SOIC (S08) |



# **Battery Power Control IC**

# **GENERAL DESCRIPTION**

The ML4862 is a complete solution for DC to DC conversion and power management in multi-cell battery powered portable computers and instruments. Several advanced techniques are incorporated in the IC for the highest possible systems efficiency.

The 5.0V and 3.3V main regulators in the ML4862 each control a synchronously rectified buck regulator, using two N-channel MOSFETs. This allows high conversion efficiencies (90% or greater). Bias for all N-channel MOSFETs in the system as well as the input for the 12V regulator for programming EEPROMs comes from an auxiliary winding on the buck regulator choke.

The ML4862 also contains 3 outputs to drive external N-channel MOSFETs to power down disk drives and memory under control of external logic. Automatic switch-over to battery operation is also provided when the charger is removed. A  $\mu$ Power 5V linear regulator and low battery indicator are provided for the power monitoring logic.

# **FEATURES**

- Two synchronously rectified, 100kHz buck regulators for 5V and 3.3V outputs
- Regulation to ±3% maximum; provides 2% PCMCIA switch matrix margin
- Low cost all N-channel MOSFET switching
- Three logic to N-channel gate drive translators for power management
- μPower 5V standby linear regulator to run power management logic
- Output and logic for N-channel MOSFET to disconnect battery when charger is connected
- 12V auxiliary output available with On/Off Control for E<sup>2</sup> memory programming
- Low battery detect comparator
- Wide input voltage range (5V to 20V)

## **BLOCK DIAGRAM**



# PIN CONFIGURATION

ML4862 32-Pin SOIC (S32)



TOP VIEW

# **PIN DESCRIPTION**

| PIN#   | NAME                       | FUNCTION                                                                                               | PIN#  | NAME                 | FUNCTION                                                                              |
|--------|----------------------------|--------------------------------------------------------------------------------------------------------|-------|----------------------|---------------------------------------------------------------------------------------|
| 1      | R <sub>T</sub>             | Timing Resistor which sets oscillator frequency                                                        | 17-19 | SOUT3-1              | MOSFET gate drive outputs for power management                                        |
| 2      | V <sub>ADAPTER</sub>       | Input to sense whether adapter is active. When this pin is above V <sub>BAT</sub> ,                    | 20    | SOFT<br>START        | Connected to a soft start capacitor                                                   |
| 3      | VG5                        | VG5 goes low.  Output to drive N-Channel MOSFET                                                        | 21    | I <sub>SENSE</sub> A | Current Sensing for buck regulator A current limit                                    |
|        |                            | gate to switch battery out when adapter is present                                                     | 22    | $V_{IN}$             | Input from Battery or AC Adapter                                                      |
| 4      | BATTERY                    | A logic low level indicates the voltage                                                                | 23    | OUT1A                | 3.3V Buck Regulator Switch Output                                                     |
| •      | LOW                        | on V <sub>BAT</sub> is below 2.5V. This is an                                                          | 24    | PWR GND              | Power Ground                                                                          |
| _      |                            | open-collector output.                                                                                 | 25    | GND                  | Logic and signal Ground                                                               |
| 5<br>6 | V <sub>BAT</sub><br>FDBK B | Battery Comparator input Voltage Feedback for buck regulator B                                         | 26    | OUT2A                | 3.3V Buck Regulator Synchronous Rectifier Output                                      |
| 7      | СОМР В                     | Buck Regulator B frequency compensation terminal                                                       | 27    | ENABLE A             | A logic low disables Buck Regulator<br>A's Synchronous Rectifier output               |
| 8      | ON/OFF 12                  | A logic high turns on the 12V linear regulator                                                         | 28    | COMP A               | Buck Regulator A frequency compensation terminal                                      |
| 9      | OUT2B                      | 5V Buck Regulator Synchronous                                                                          | 29    | FDBK A               | Voltage Feedback for buck regulator A                                                 |
|        | 0.1745                     | Rectifier Output                                                                                       | 30    | ON/OFF               | A low on this pin disables all IC                                                     |
| 10     | OUT1B                      | 5V Buck Regulator Switch Output                                                                        |       |                      | functions except the low battery detection comparator, the linear 5V                  |
| 11     | 5V OUT                     | Output of the µPower 5V regulator.<br>Normally used to power external<br>management circuits and logic |       |                      | regulator and the 2.5V reference, and puts the IC into a low current consumption mode |
| 12     | I <sub>SENSE</sub> B       | Current Sensing for buck regulator B current limit                                                     | 31    | $V_{REF}$            | Buffered 2.5V reference output                                                        |
| 13-15  | 5 SW1-3                    | Inputs for power management MOSFET gate drivers                                                        | 32    | 12V OUT              | Output of the 12V linear regulator                                                    |
| 16     | V <sub>GT</sub>            | Boosted voltage to drive N-Channel gates and input to 12V linear regulator                             |       |                      |                                                                                       |

# **ABSOLUTE MAXIMUM RATINGS**

| Absolute maximum ratings are those values beyond which the device permanently damaged. Absolute maximum ratings are stress ratings or functional device operation is not implied. |   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| Voltage on any pin                                                                                                                                                                | 3 |

| Voltage on any pin                             | 36V             |
|------------------------------------------------|-----------------|
| Output Current, Source or Sink (Pins 9,10, 23, |                 |
| Pulsed                                         | 300mA           |
| VG5 Source Current                             | 20mA            |
| VG5 Sink Current                               | 200mA           |
| 12V Linear Regulator Output Current            | 200mA           |
| 5V Linear Regulator Output Current             | 50mA            |
| Logic Inputs (pins 8,13,14,15,27,30)0.         | 3V to 5.5V      |
| I <sub>SENSE</sub> Inputs (pins 12, 21)        | V <sub>IN</sub> |

| Comparator Inputs (pins 2, 5)        | 0.3V to 5.5V   |
|--------------------------------------|----------------|
| Junction Temperature                 | 150°C          |
| Storage Temperature Range            | –65°C to 150°C |
| Lead Temperature (Soldering 10 Sec.) | 260°C          |
| Thermal Resistance ( $\theta_{JA}$ ) | 60°C/W         |

# **OPERATING CONDITIONS**

| Temperature Range             | 0°C to 70°C                 |
|-------------------------------|-----------------------------|
| V <sub>IN</sub> Voltage Range |                             |
| V <sub>GT</sub> Voltage Range | $V_{\text{IN}}$ –0.5 to 35V |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{IN}$  = 12V,  $V_{GT}$  = 22V,  $R_T$  = 200k $\Omega$ ,  $I_{LOAD(12V)}$  < 10mA (Note 1).

| PARAMETER                                                    | CONDITIONS                             | MIN         | TYP  | MAX  | UNIT |
|--------------------------------------------------------------|----------------------------------------|-------------|------|------|------|
| Oscillator                                                   |                                        |             |      |      |      |
| Initial Accuracy                                             | T <sub>A</sub> = 25°C                  | 95          | 102  | 105  | kHz  |
| Accuracy Over Temperature                                    |                                        | 90          |      | 110  | kHz  |
| Dead Time                                                    | $50k\Omega \le R_T \le 300k\Omega$     | 400         | 800  | 1000 | ns   |
| Maximum Duty Cycle                                           |                                        | 90          | 94   | 98   | %    |
| Voltage Stability                                            | 6V ≤ V <sub>IN</sub> <≤ 20V            |             | 2    |      | %    |
| Error Amplifiers                                             |                                        |             |      |      |      |
| Input Offset Voltage                                         |                                        |             | 2    | 10   | mV   |
| Input Bias Current                                           |                                        | ter control | 10   | 200  | nA   |
| Output High Voltage                                          | $I_{OUT} = -2mA$ , $T_A = 25^{\circ}C$ | 2.8         | 2.95 |      | V    |
| Output Low Voltage $I_{OUT} = 15\mu A$ , $T_A = 25^{\circ}C$ |                                        |             | -    | 0.6  | V    |
| Source Current                                               |                                        |             | -7   |      | mA   |
| Sink Current                                                 | V <sub>OUT</sub> = 2.5V                | 10          | 50   |      | μА   |
| Gain-Bandwidth Product                                       |                                        |             | 675  |      | kHz  |
| High Side (OUT1) Outputs                                     |                                        | 1           |      |      |      |
| Output High Voltage                                          | $I_{OUT} = -20 \text{mA}$              | 19.5        | 20.4 |      | V    |
| Output Low Voltage                                           | I <sub>OUT</sub> = 20mA                |             | 0.2  | 0.5  | V    |
| Low Side (OUT2) Outputs                                      |                                        |             |      |      |      |
| Output High Voltage                                          | $I_{OUT} = -20 \text{mA}$              | 12.5        | 14.4 |      | V    |
| Output Low Voltage                                           | I <sub>OUT</sub> = 20mA                |             | 0.2  | 0.5  | V    |

| PARAMETER                                             | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | MIN                  | TYP                  | MAX                  | UNITS |
|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|----------------------|-------|
| Soft Start and Current Limits                         | 3 - 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                      |                      | L                    |       |
| Threshold Voltage                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V <sub>IN</sub> -250 | V <sub>IN</sub> -200 | V <sub>IN</sub> –150 | mV    |
| Bias Current                                          | V <sub>ISENSE</sub> = V <sub>IN</sub> – 200mV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                      | 27                   | 50                   | μА    |
| Soft Start I <sub>CHARGE</sub>                        | The state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the s | -6                   | -13                  | -20                  | μА    |
| Soft Start I <sub>DISCHARGE</sub>                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2                    | 6.2                  |                      | mA    |
| Reference                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                      |                      |                      |       |
| Output Voltage                                        | $T_A = 25^{\circ}C$ , $I_{PIN31} = -1 \text{mA}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.45                 | 2.5                  | 2.55                 | ٧     |
| Line regulation                                       | 5.4V < VIN < 20V, I <sub>PIN31</sub> ≤ −1mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                      | 0.3                  | 2.0                  | mV/V  |
| Total Variation                                       | Line, load and temp.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                      | 0.7                  |                      | %     |
| 12V Linear Regulator                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                      |                      |                      |       |
| Output Voltage                                        | I <sub>O</sub> = 60mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 11.25                | 12                   | 12.75                | V     |
| Line regulation                                       | 16V < V <sub>GT</sub> < 30V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                      | 0.01                 |                      | %/V   |
| Drop Out Voltage (V <sub>GT</sub> -V <sub>OUT</sub> ) | I <sub>O</sub> = 10mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                      | 2.3                  | 2.7                  | V     |
| Load regulation                                       | 10μA < I <sub>O</sub> < 60mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                      | ±1.6                 | ±3.2                 | %     |
| 5V Linear Regulator                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                      |                      | L                    |       |
| Output Voltage                                        | I <sub>OUT</sub> = 1mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4.85                 | 5.0                  | 5.15                 | V     |
| Input Voltage                                         | $V_{OUT} \ge 4.85V$ , $I_{O} = 1 \text{mA}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 6.2                  |                      |                      | V     |
| Line Regulation                                       | $5.4V < V_{IN} < 20V, I_{O} = 1 \text{ mA}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                      | 0.75                 | 1.5                  | %     |
| Load Regulation                                       | 10μA < I <sub>O</sub> < 25mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                      | ±1.5                 | ±3                   | %     |
| V <sub>BAT</sub> and V <sub>ADAPTER</sub> Comparators |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                      |                      |                      |       |
| Input Bias Current                                    | V <sub>IN</sub> = 20V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                      |                      | 200                  | nA    |
| Input Offset Voltage                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                      |                      | ±40                  | mV    |
| Battery Low V <sub>OL</sub>                           | l <sub>OL</sub> = 200μA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                      |                      | 0.4                  | V     |
| Battery Low V <sub>OH</sub>                           | 30KΩ pullup to 5V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 4.5                  | 5.0                  |                      | V     |
| VG5 Source Current                                    | $V_{G5} = 12V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -5                   | -15                  |                      | mA    |
| VG5 Sink Current                                      | $V_{G5} = 12V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 85                   |                      |                      | mA    |
| Power Management Drivers (Pins 13-1.                  | 5, 17-19)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                      |                      |                      |       |
| Source Current                                        | V <sub>SOUT</sub> = 10V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | -8                   | -15                  | -30                  | μА    |
| Sink Current                                          | V <sub>SOUT</sub> = 10V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 8                    | 15                   | 30                   | μА    |
| Output High Voltage                                   | $I_{SOUT} = -20\mu A$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 14.5                 | 15.6                 |                      | V     |
| Output Low Voltage                                    | I <sub>SOUT</sub> = 20μA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                      | 0.16                 | 0.4                  | V     |
| <b>Logic Inputs</b> (Pins 8, 13-15, 30, 27)           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | :                    |                      | L                    |       |
| Logic Low (V <sub>IL</sub> ) (except Pin 8)           | I <sub>IN</sub> ≥ -5μA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                      |                      | 1.1                  | V     |
| Logic Low (V <sub>IL</sub> ) Pin 8                    | $I_{IN} \ge -5\mu A$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                      |                      | 0.6                  | V     |
| Logic High (V <sub>IH</sub> )                         | I <sub>IN</sub> ≥ 5μA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2.5                  |                      |                      | V     |
| Supply Current                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                      |                      |                      |       |
| I <sub>IN</sub> + I <sub>GT</sub>                     | Sleep Mode, T <sub>A</sub> = 25°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                      | 115                  | 180                  | μА    |
| I <sub>IN</sub>                                       | Run Mode, T <sub>A</sub> = 25°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                      | 6                    | 10                   | mA    |
| I <sub>GT</sub>                                       | Run Mode, T <sub>A</sub> = 25°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                      | 4                    | 6                    | mA    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

# 11

# **FUNCTIONAL DESCRIPTION**

### **POWER DOWN MODES**

The ML4862 operates in either a powered down mode or a run mode according to the state of the ON/OFF pin (Table 1). When the ON/OFF pin is high, the IC is in the run mode and the various IC sections are functioning according to the logic shown in Table 1. When the ON/OFF pin is low, the IC is in the standby mode and only the  $\mu Power 5V$  linear regulator and 2.5V reference are on. All gate drive outputs are low. The 5V linear regulator then provides the power to run the system's power management logic.

### **BUCK REGULATORS**

The two buck regulators (Figure 1) are synchronously rectifying voltage mode PWM regulators capable of being used over a wide variety of loads and input voltages. The use of synchronous rectification improves system efficiency by reducing the fixed drop associated with the "free-wheeling" diode in conventional regulators. These regulators drive all N-channel power MOSFETs, to achieve lowest  $R_{\rm DS(ON)}$  at the lowest cost. In order to drive the MOSFET gates adequately, a  $V_{\rm GT}$  supply must be provided which is higher than the battery voltage by an amount sufficient to provide full enhancement voltage to the MOSFETs. This can be generated by using a winding from the 5V buck regulator as shown in Figure 2.  $V_{\rm GT}$  must not be lower than 0.5V below  $V_{\rm IN}$ .

# **TABLE 1. ML4862 POWER DOWN MODES**

| MODE           | ON/OFF | ENABLE A | ON/OFF 12 | FUNCTION                                                                        | TOTAL SUPPLY CURRENT |
|----------------|--------|----------|-----------|---------------------------------------------------------------------------------|----------------------|
| Sleep          | 0      | X        | X         | Micro Power 5V Reg Only                                                         | 130μΑ                |
| 12V            | 1      | X        | 1         | 12V Linear Regulator on                                                         | 600μΑ                |
| Partial<br>Run | 1      | 0        | 0         | Synchronous Rectifier Drive for Reg. A Disabled,<br>All Other Functions Running | 8mA                  |
| Run            | 1      | 1        | 0         | All Functions Enabled                                                           | 10mA                 |



Figure 1. Buck Regulator Block Diagram.

Buck Regulator A includes a pin to disable the synchronous rectifier driver (OUT2A) to prevent pulling current out from the output, allowing the inductor current to become discontinuous at light loads.

Selection of the external MOSFETs, output inductor and capacitor determine the output capabilities of the regulator. Output voltage is set by RF1 and RF2 where

$$V_{OUT} = \frac{2.5 \times (RF1 + RF2)}{RF2}$$
 (1)

The short circuit current limit is set by external resistor Rs.

$$I_{SHORT\ CKT} = \frac{0.2}{R_s} \tag{2}$$

 $C_{SS}$  is discharged whin the regulator is off or when the voltage across  $R_S$  exceeds 200mV. F2 ensures that  $C_{SS}$  is fully discharged. This circuit provides reliable output short circuit protection with very little power wasted in the sensing element. The error amplifier's output voltage is limited to the voltage on the SOFT START pin. When  $C_{SS}$  is discharged, the regulator's duty cycle is 0.

### LOGIC TO MOSFET GATE DRIVERS

This section provides a convenient translation stage for turning on low cost external N-Channel power MOSFETs for power management. SOUT sources current when SW is high and sinks current when SW is low. These outputs are limited to small currents to switch these MOSFETs slowly, reducing the transients to the main regulator output from switching discharged capacities. Additional slow down of the switching may be achieved by adding capacitance form the SOUT pins to GND.

# **BATTERY DETECTION AND ADAPTER SWITCH**

These two functions are provided by comparators. The  $V_{ADAPTER}$  comparator goes high when the  $V_{BAT}$  pin is higher than  $V_{ADAPTER}$ , so that the system can run from the battery without the loss associated with a diode. When the AC adapter is plugged in, the voltage on pin 2 goes high, VG4 switches low, and the system runs from the AC adapter. A low battery comparator with an open collector output is also provided to monitor battery level.

### 12V LINEAR REGULATOR

The 12V regulator includes a shut-off pin. Since this regulator takes its input from  $V_{GT}$  care should be taken to ensure that the regulator does not cause excessive heat in the IC when used with high values of  $V_{IN}$ .

# **APPLICATIONS**

## **BUCK REGULATOR INDUCTOR**

Inductors are specified with three main parameters; inductance (L), maximum current ( $I_{OUT(MAX)}$ ), and DC resistance. ( $R_{L}$ .)

Inductance for a given set of requirements can be calculated with the following:

$$L \approx \left(V_{IN} - V_{OUT}\right) \frac{V_{OUT}}{V_{IN} \times F \times \Delta I}$$

Assuming that the desired ripple current:

$$\Delta I = 40\%(I_{MAX})$$

By choosing the ripple current to be 40% of maximum output current ( $I_{MAX}$ ), below 20% of  $I_{MAX}$ , the inductor will actually pull current out of the output capacitor during part of the on time of the low side MOSFET. The result of this current "shuttling" is a slight increase in losses. Buck regulator A includes the ability to disable the synchronous rectifier output to avoid current shuttling at light loads and thereby operate using conventional rectification.

To avoid inductor saturation, the maximum output current of the regulator should not exceed 80% of the current rating of the inductor, especially when using ferrites, which have a "hard" saturation characteristic. Powdered iron cores saturate more softly and may therefore be pushed closer to their rated currents.

DC resistance of the inductor sets up its conduction loss. For the same size package DC resistance decreases as inductance is decreased. It is a good rule of thumb to select the DC resistance of the inductor to be 1.4 of the sum of the on resistance of the two output MOSFETs. This sets up conduction losses evenly among the power components.

#### **VGT GENERATION**

A two to one secondary winding from the 5V main output inductor will provide the gate drive voltage needed for high side switching (Figure 2). Because one end of the winding is tied to the input, the secondary voltage will be 10V above the input. When specifying the inductor, the maximum current rating of the inductor is the sum of the peak main output current and turns ration multiplication of the maximum secondary current only if both outputs draw maximum current at the same time. Depending on I<sub>GT</sub> load requirements, the inductor current rating may be specified for maximum main output current without including the secondary current requirement.



Figure 2. Generating V<sub>GT</sub> Bias Voltage.

#### **FREQUENCY SELECTION**

Frequency is set by the resistor R<sub>T</sub>, which establishes the charge current for the internal capacitor. Since the discharge current is a constant, the dead time of the oscillator is constant. Therefore the maximum duty cycle increases a the oscillator frequency decreases. For low input voltage applications, a lower switching frequency may be required to maintain regulation at minimum input voltage.



Figure 3. Oscillator Frequency vs. R<sub>T</sub>.

A lower switching frequency may also improve efficiency. Losses are comprised of:

# AC Losses:

Inductor Core MOSFET Switching MOSFET Gate Drive Current

#### DC Losses:

Inductor I<sup>2</sup>R MOSFET I<sup>2</sup>R<sub>DS(ON)</sub> Capacitor ESR

At lower frequency, AC losses are reduced proportionately. However the inductor's conduction losses increase for the same inductor size since inductance must increase proportionately to maintain the same amount of ripple current. Efficiency can be improved if inductor size is allowed to increase to allow more copper in the windings.



Figure 4. OUT1 Rise and Fall Time vs. Load C<sub>LOAD</sub>.



Figure 6. 12V Regulator Load Regulation.



Figure 8. Supply Current (I<sub>GT</sub>) vs. V<sub>GT</sub> Voltage.



Figure 5. OUT2 Rise and Fall Time vs. Load CLOAD.



Figure 7. Supply Current ( $I_{IN}$ ) vs.  $V_{IN}$  Voltage.



Figure 9. SLEEP mode Current (I<sub>IN</sub>) vs. V<sub>IN</sub> Voltage.

# 11

#### **COMPENSATION**

Proper compensation can be accomplished in many ways. The simplest compensation scheme (fig. 1 without C1) uses resistive feedback (R1) around the error amplifier. This reduces the gain of the op-amp which is in the overall loop's feedback path. This sets the overall loop gain to allow the loop's unity gain crossover to occur after the zero created by the ESR of the output capacitor has taken effect. This influences the two pole roll off created by the output inductor and the output capacitor providing the phase margin required to keep the loop stable under all conditions.

R1/RF1 sets the gain (A<sub>V</sub>) of the loop. Based on the following assumptions a gain of 5 is sufficient for any range of input voltages:

- 1. C<sub>O</sub>=100μF per 500mA of maximum output current.
- Inductor ripple current is 40% of maximum output current.
- Load capacitance (C<sub>L</sub>) is not more than output capacitance (C<sub>O</sub>). Load capacitance is capacitance that gets switched in and out when loads are switched in and out and CO is the permanent output capacitance.
- 4. ESR of the total output capacitance is within the limits indicated in Table 2. Maximum ESR shown is for medium input voltage range (9V to 18V). Higher input voltage range (12V to 24V) requires lower limits (about 30%) for the maximum ESR allowed. Lower input voltage range (6V to 12V) allows higher (40%) maximum ESR limits.
- Table 2 is for 100kHz operation. At lower switching frequency maximum ESR must be lower by a linear ratio. (i.e. at half the frequency maximum ESR must also be half).

| ESR | (mΩ) | OUTPUT       |  |  |
|-----|------|--------------|--|--|
| MIN | MAX  | CURRENT (MAX |  |  |
| 30  | 175  | 1            |  |  |
| 15  | 75   | 2.5          |  |  |
| 8   | 40   | 5            |  |  |

Table 2. Recommended ESR Values for 100kHz Operation.

Regulation can be greatly improved with a capacitor (C1) placed in a series with the feedback resistor. Its value should be high enough to be no longer a factor at high frequency.

C1 can be calculated as:

$$C_1 \ge \frac{\sqrt{L_O C_{O(MAX)}}}{RF1}$$

Several of the components in Figure 11 may not be required depending on board layout and desired efficiency.  $V_{GT}$  should not be allowed to go below  $V_{IN}$  by

more than 0.5V. D5 can be eliminated if D2 is replaced by a Schottky. D4 and D3 are required to avoid negative currents from being pulled from the substrate of the IC. These diodes can be replaced with 1N148's on the gates of Q2 and Q4 if a damping resistor is used from the gate to the IC. D6 and D7 enhance the efficiency of the regulator by a small amount (about 1%) by preventing the MOSFET body diodes from turning on during the time when both halves of the MOSFET bridge are off. The energy which would be used for the reverse recovery of these body diodes is greatly reduced by using Schottkys. D1 can be either a conventional silicon rectifier or Schottky diode depending on efficiency vs. cost considerations.

Resistors R10 and R11 are  $20m\Omega$  resistors which can be made with a small length of wire or a PC board trace.

C15 and C14 may be necessary to overcome the inductance in the sense resistor and are typically  $0.1\mu F$ .

C12 can be implemented using two  $100\mu F$  tantalum capacitors in parallel or a  $200\mu F$  electrolytic capacitor with a  $0.1\mu F$  ceramic in parallel. C13 can be implemented in a similar fashion.

MOSFETs Q1-Q4 should be rated to withstand the maximum input voltage. Their on resistance will directly impact conduction losses and therefore efficiency. For board space considerations, the LittleFoot® series of MOSFETs provide a good trade-off between density and RDSON.

The inductor manufactures listed above can be reached at

Coiltronics (305) 781-8900 Sumida Electric (708) 956-0666

Careful design of the inductor can improve efficiency by trading off cost and size.



Figure 10. System Efficiency vs. Output Power.

The efficiency measurements taken for Figure 10 were measured with 1/3 of the output power delivered by the 3.3V regulator and 2/3 of the output power delivered the 5V output.



All Capacitors in  $\mu F,$  Schottky Diodes are 1N5817 except D6, D7 which are 1N5818 or 1N5819

Figure 11. ML4862 Typical Application.

| 7 | - |
|---|---|
|   |   |
|   |   |

| DESIGNATOR | DESCRIPTION                | PART NUMBER                  |
|------------|----------------------------|------------------------------|
| C14, C15   | 0.1μF, 50V (optional)      | see text                     |
| D1         | 3A, 30V Rectifier          | see text                     |
| D2         | 100mA, 50V (min) Rectifier | 1N4148                       |
| D3-D7      | Schottky Diode             | 1N5817 or<br>MBRS130T3       |
| L1         | 47μH, 1A                   | Sumida CRD125                |
| L2         | 50μH, 1.5A                 | Coiltronics<br>CTX05-11209-1 |
| Q1-Q4      | N-Channel Power MOSFET     | MTD10N05E                    |
| Q5-Q7      | N-Channel Power MOSFET     | MMDF4N02                     |
| Q8         | N-Channel Power MOSFET     | Si9410                       |
| R10, R11   | 0.02Ω                      | see text                     |
|            |                            |                              |

Table 3. Circuit Values for typical application (Figure 11).

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |  |  |
|-------------|-------------------|-------------------|--|--|
| ML4862CS    | 0°C to 70°C       | 32-Pin SOIC (S32) |  |  |



# ML4863

# **High Efficiency Flyback Controller**

## GENERAL DESCRIPTION

The ML4863 is a flyback controller designed for use in multi-cell battery powered systems such as PDAs and notebook computers. The flyback topology is ideal for systems where the battery voltage can be either above or below the output voltage, and where multiple output voltages are required.

The ML4863 uses the output voltage as the feedback control signal to the current mode variable frequency flyback controller. In addition, a synchronous rectifier control output is supplied to provide the highest possible conversion efficiency (greater than 85% efficiency over a 1mA to 1A load range).

The ML4863 has been designed to operate with a minimum number of external components to optimize space and cost.

# **FEATURES**

- Variable frequency current mode control and synchronous rectification for high efficiency
- Minimum external components
- Guaranteed start-up and operation over a wide input voltage range (3.15V to 15V)
- High frequency operation (>200kHz) minimizes the size of the magnetics
- Flyback topology allows multiple outputs in addition to the regulated 5V
- Built-in overvoltage and current limit protection

#### **BLOCK DIAGRAM**



# PIN CONFIGURATION

## ML4863 8-Pin SOIC (S08)



# **PIN DESCRIPTION**

| PIN# | NAME     | FUNCTION                                                                              |
|------|----------|---------------------------------------------------------------------------------------|
| 1    | $V_{IN}$ | Battery input voltage                                                                 |
| 2    | SENSE    | Secondary side current sense                                                          |
| 3    | SHDN     | Pulling this pin high initiates a shutdown mode to minimize battery drain             |
| 4    | VFB      | Feedback input from transformer secondary, and supply voltage when $V_{OUT} > V_{IN}$ |
| 5    | $V_{CC}$ | Internal power supply node for connection of a bypass capacitor                       |
| 6    | OUT1     | Flyback primary switch MOSFET driver output                                           |
| 7    | OUT2     | Flyback synchronous rectifier MOSFET driver output                                    |
| 8    | GND      | Analog signal ground                                                                  |

# 11

# **ABSOLUTE MAXIMUM RATINGS**

# Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>IN</sub>                                    | GND -0.3V to 18V |
|----------------------------------------------------|------------------|
| Voltage on any other pin                           |                  |
| Source or Sink Current (OUT1 & OL                  | JT2) 1A          |
| Junction Temperature                               | 150°C            |
| Storage Temperature Range                          | 65°C to 150°C    |
| Lead Temperature (Soldering 10 Sec.                | ) 260°C          |
| Thermal Resistance (θ <sub>IA</sub> ) Plastic SOIC |                  |

# **OPERATING CONDITIONS**

| Temperature Range               |               |
|---------------------------------|---------------|
| ML4863CS                        | 0°C to 70°C   |
| ML4863ES                        | –20°C to 70°C |
| ML4863IS                        | 40°C to 85°C  |
| V <sub>IN</sub> Operating Range | 3.15V to 15V  |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{IN} = 12V$ ,  $T_A = Operating Temperature Range (Note 1)$ 

| PARAMETER                               | CONDITIONS                                                     |            | MIN      | TYP | MAX  | UNITS |
|-----------------------------------------|----------------------------------------------------------------|------------|----------|-----|------|-------|
| Supply                                  |                                                                |            | <u> </u> |     |      |       |
| V <sub>FB</sub> Quiescent Current       |                                                                |            |          | 100 | 150  | μА    |
| V <sub>IN</sub> Shutdown Current        | SHDN = 5V                                                      | 1. 2       |          | 20  | 25   | μА    |
|                                         | SHDN = 5V, V <sub>IN</sub> <                                   | < 6V       |          | 5   | 10   | μА    |
| Oscillator                              |                                                                |            |          |     |      |       |
| ON Time                                 |                                                                | C Suffix   | 2.1      | 2.5 | 2.8  | μs    |
|                                         |                                                                | E/I Suffix | 2.1      | 2.5 | 2.95 | μs    |
| Minimum Off Time                        | V <sub>FB</sub> = 0V                                           |            | 450      | 650 | 850  | ns    |
| V <sub>FB</sub> Regulation              |                                                                | -          | -        |     | 1    |       |
| Total Variation                         | Line, Load, & Tem                                              | р          | 4.85     | 5   | 5.15 | V     |
| Output Drivers                          |                                                                |            |          |     |      |       |
| OUT1 Rise Time                          | $C_{LOAD} = 3nF$                                               |            |          | 60  | 70   | ns    |
| OUT1 Fall Time                          | C <sub>LOAD</sub> = 3nF                                        |            |          | 60  | 70   | ns    |
| OUT2 Rise Time                          | C <sub>LOAD</sub> = 3nF                                        |            |          | 60  | 70   | ns    |
| OUT2 Fall Time                          | Continuous Mode, C <sub>LOAD</sub> = 3nF                       |            |          | 60  | 70   | ns    |
|                                         | Discontinuous Mode, C <sub>LOAD</sub> = 3nF                    |            |          | 125 | 150  | ns    |
| SHDN Pin                                |                                                                |            |          |     |      | -     |
| Input High Voltage (V <sub>IH</sub> )   |                                                                |            | 2.0      |     |      | V     |
| Input Low Voltage (V <sub>IL</sub> )    |                                                                |            |          |     | 0.8  | V     |
| Input Bias Current                      | SHDN = 5V                                                      | 11         |          | 5   | 10   | μА    |
| SENSE                                   |                                                                |            |          |     |      |       |
| SENSE Threshold — Full Load             | $V_{IN} = 5V$ ,<br>$V_{FB} = V_{FB (No Load)} - 100 \text{mV}$ |            | 130      | 150 | 160  | mV    |
| SENSE Threshold — Short Circuit         | $V_{FB} = 0V$                                                  |            |          |     | 235  | mV    |
| Circuit Protection                      | -                                                              |            |          |     |      |       |
| Undervoltage Lockout Start-up Threshold |                                                                |            |          | 3.0 | 3.15 | V     |
| Undervoltage Lockout Hysteresis         |                                                                |            |          | 0.5 | 0.6  | V     |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.



#### **FUNCTIONAL DESCRIPTION**

The ML4863 utilizes a flyback topology with constant ontime control. The circuit determines the length of the offtime by waiting for the inductor current to drop to a level determined by the feedback voltage (V<sub>FB</sub>). Consequently, the current programming is somewhat unconventional because the valley of the current ripple is programmed instead of the peak. The controller automatically enters burst mode when the programmed current falls below zero. Constant on-time control therefore features a transition into and out of burst mode which does not require additional control circuitry.

The control circuit is made up of four distinctive blocks; the constant on-time oscillator, the current programming comparator, the feedback transconductance amplifier, and the synchronous rectifier controller. A simplified circuit diagram is shown in Figure 1.

#### **OSCILLATOR & COMPARATOR**

The oscillator has a constant on-time and a minimum offtime. The off-time is extended as long as the output of the current programming comparator is low. Note that in constant on-time control, a discharge (off-time) cycle is needed for the inductor current to be sensed. The minimum off-time is required to account for the finite circuit delays in sensing the inductor output current.

#### TRANSCONDUCTANCE AMPLIFIER

The feedback transconductance amplifier generates a current from the voltage difference between the output and the reference. This current produces a voltage across Rgm that adds to the negative voltage on the current sense resistor, RSENSE. When the current level in the inductor drops low enough to cause the voltage at the non-inverting input of the current programming comparator to go positive, the comparator trips and the converter starts a new on-cycle. The current programming comparator controls the length of the off-time by waiting until the current in the secondary decreases to the value specified by the feedback transconductance amplifier.

In this way, the feedback transconductance amplifier's output current steers the current level in the inductor. When the output voltage drops due to a load increase, it will increase the output current of the feedback amplifier and generate a larger voltage across  $R_{\rm gm}$  which in turn raises the secondary current trip level. However, when the output voltage is too high, the feedback amplifier's output current will eventually become negative. Because the output current of the inductor can never go negative by virtue of the diode, the non-inverting input of the comparator will also stay negative. This causes the converter to stop operation until the output voltage drops enough to increase the output current of the feedback transconductance amplifier above zero.



Figure 1. Schematic of the ML4863 Controller and Power Stage

#### SYNCHRONOUS RECTIFIER CONTROL

The control circuitry for the synchronous rectifier does not influence the operation of the main controller. The synchronous rectifier is turned on during the minimum off time, or whenever the SENSE pin is less than –18mV. During transitions where the primary switch is turned on before the voltage on the SENSE pin goes above –18mV, the gate of the synchronous rectifier is discharged softly to avoid accidently triggering the current-mode comparator with the gate discharge spike on the sense resistor.

The part will also operate with a Schottky diode in place of the synchronous rectifier, but the conversion efficiency will suffer.

#### **CURRENT LIMIT AND MODES OF OPERATION**

The normal operating range and current limit point are determined by the current programming comparator. They are dependent on the value of the synchronous rectifier current sense resistor (R<sub>SENSE</sub>), the nominal transformer primary inductance (L<sub>P</sub>), and the input voltage.

R<sub>SENSE</sub> can be calculated by:

$$R_{SENSE} = \frac{V_{IN\,(MIN)}}{V_{OUT} + V_{IN\,(MIN)}} \left( \frac{150 mV}{I_{OUT\,(MAX)}} + \frac{V_{IN\,(MIN)}}{20 \times V_{IN\,(MAX)} \times I_{OUT\,(MAX)}} \right) (1)$$

Once R<sub>SENSE</sub> has been determined, L<sub>P</sub> can be found:

$$L_P = 25 \times 10^{-6} \times V_{IN (MAX)} \times R_{SENSE}$$
 (2)

Three operational modes are defined by the voltage at the SENSE pin at the end of the off-time: discontinuous mode, continuous mode, and current limit. The following values can be used to determine the current levels of each mode:

$$V_{SENSE} < 0V \rightarrow discontinuous mode$$

$$0V < V_{SENSE} < 160 \text{mV} \rightarrow \text{continuous mode}$$

Inserting the maximum value of V<sub>SENSE</sub> for each operational mode into the following equation will determine the maximum current levels for each operational mode:

$$I_{OUT} = \frac{V_{IN}}{V_{OUT} + V_{IN}} \left( \frac{V_{SENSE}}{R_{SENSE}} + \frac{t_{ON} \times V_{IN}}{2 \times L_P} \right) \times \eta$$
 (3)

# **DESIGN CONSIDERATIONS**

#### **DESIGN PROCEDURE**

A typical design can be implemented by using the following procedure.

1. Specify the application by defining:

The maximum input voltage ( $V_{IN(MAX)}$ )
The minimum input voltage ( $V_{IN(MIN)}$ )
The maximum output current ( $I_{OUT(MAX)}$ )
The maximum output ripple ( $\Delta V_{OLIT}$ )

As a general design rule, the output ripple should be kept below 100mV to ensure stability.

2. Select a sense resistor, RSENSE, using

$$R_{SENSE} = \frac{V_{IN\,(MIN)}}{V_{OUT} + V_{IN\,(MIN)}} \times \left(\frac{150mV}{I_{OUT\,(MAX)}} + \frac{V_{IN\,(MIN)}}{20 \times V_{IN\,(MAX)} \times I_{OUT\,(MAX)}}\right) \times \eta \quad (4)$$

where  $\eta$  = converter efficiency.

3a. Determine the inductance required for the optimum output ripple using:

$$L_P = (25 \times 10^{-6}) \times V_{IN (MAX)} \times R_{SENSF}$$
 (5)

3b. Determine the minimum inductor current rating required. The peak inductor current is calculated using the following formula:

$$I_{L \text{ PEAK}} = \frac{235 \text{mV}}{R_{\text{SENSE}}} + \frac{V_{\text{IN} (\text{MAX})} \times (2.5 \times 10^{-6})}{L_{P}}$$
 (6)

- 3c. Specify the inductor's DC winding resistance. A good rule of thumb is to allow  $5m\Omega$ , or less, of resistance per  $\mu H$  of inductance. For minimum core loss, choose a high frequency core material such as Kool-Mu, ferrite, or MPP.
- 3d. Specify the coupled inductor's turns ratio:

$$Np : Ns = 1:1$$



Figure 2. 5V, 1A Circuit

Figure 3. 5V, 2A Circuit

4a. Calculate the minimum output capacitance required using:

$$C = I_{OUT (MAX)} \times \left( \frac{V_{OUT} + V_{IN (MAX)}}{V_{OUT}} \right) \times \frac{2.5 \times 10^{-6}}{\Delta V_{OUT}}$$
(7)

4b. Establish the maximum allowable ESR for the output capacitor from:

$$R_{ESR} < \frac{\Delta V_{OUT} \times R_{SENSE}}{150 \text{mV}}$$
 (8)

5. As a final design check, evaluate the system stability (no compensation, single pole response) by using the following equation:

$$\Delta V_{OUT} \le 6 \times 10^{-6} \times \left[ \frac{R_{SENSE} \times (V_{OUT} + V_{IN (MIN)})}{L_p} \right] (9)$$

where  $R_{\text{SENSE}}$  and  $L_{\text{P}}$  are the actual values to be used.

See Table 1 for a list of suggested component manufacturers.

**TABLE 1: COMPONENT SUPPLIERS** 

| Component          | Manufacturer | Part<br>Number                     | Phone                            |
|--------------------|--------------|------------------------------------|----------------------------------|
| Sense<br>Resistors | Dale<br>IRC  | LRC Series<br>WSL Series           | (402) 563-6506<br>(512) 992-7900 |
| Inductors          | Coilcraft    | R4999                              | (708) 639-6400                   |
|                    | Coiltronics  | OCTA-PAC Series                    | (305) 781-8900                   |
|                    | Dale         | LPE-6562 Series<br>LPT-4545 series | (605) 665-9301                   |
| Capacitors         | AVX          | TPS series                         | (207) 282-5111                   |
|                    | Sprague      | 593D Series                        | (708) 956-0667                   |
| MOSFETs            | National     | NDS94XX<br>NDS99XX                 | (800) 272-9954                   |
|                    | Motorola     | MMDF Series<br>MMSF Series         | (602) 897-5056                   |
|                    | Siliconix    | Littlefoot Series                  | (408) 988-8000                   |

#### **DESIGN EXAMPLE**

1. Specify the application by defining:

$$\begin{aligned} &V_{IN(MAX)} = 6V \\ &V_{IN(MIN)} = 4V \\ &I_{OUT(MAX)} = 500 \text{mA} \\ &\Delta V_{OUT} = 100 \text{mV} \end{aligned}$$

2. Select the sense resistor, R<sub>SENSE</sub>:

$$R_{\text{SENSE}} = \frac{4}{5+4} \times \left[ \frac{150\text{mV}}{500\text{mA}} + \frac{4}{20 \times 6 \times 0.50} \right] \times 0.85 = 138\text{m}\Omega \approx 120\text{m}\Omega \text{ (4)}$$

3a. Determine the inductance required:

$$L_{P} = (25 \times 10^{-6}) \times 6 \times 0.12 = 18\mu H \tag{5}$$

 Determine the minimum inductor current rating required.

$$I_{L(PEAK)} = \frac{235\text{mV}}{120\text{m}\Omega} + \frac{6 \times (2.5 \times 10^{-6})}{18 \times 10^{-6}} = 2.79\text{A}$$
 (6)

3c. Specify the inductor's DC winding resistance.

$$L_{DCR} = 90 \text{m}\Omega$$

3d. Specify the coupled inductor's turns ratio:

$$Np : Ns = 1:1$$

4a. Calculate the minimum output capacitance required:

$$C = 0.50 \times \left(\frac{5+6}{5}\right) \times \frac{2.5 \times 10^{-6}}{0.100} = 55 \mu F$$
 (7)

4b. Establish the maximum allowable ESR for the output capacitor:

$$R_{ESR} < \frac{0.10 \times 0.120}{150 \text{mV}} = 80 \text{m}\Omega$$
 (8)

Based on these calculations, the design should use two  $100\mu F$  capacitors, with an ESR of  $100m\Omega$  each, in parallel to meet the capacitance and ESR requirements.

5. As a final design check, evaluate the system stability:

$$100\text{mV} \le 6 \times 10^{-6} \times \left[ \frac{0.12 \times (5+4)}{18 \times 10^{-6}} \right] = 360\text{mV}$$
 (9)

Since the inequality is met, the circuit should be stable.

Some typical application circuits are shown in Figures 2, 3, and 4.



Figure 4. 5W Multiple Output Circuit.

# **LAYOUT**

Good PC board layout practices will ensure the proper operation of the ML4863. Important layout considerations follow:

- The connection from the current sense resistor to the SENSE pin of the ML4863 should be made by a separate trace and connected right at the sense resistor lead.
- C3 needs to be located close to the ML4863 for adequate bypassing of the IC's internal bias voltage.
- Trace lengths from the capacitors to the inductor, and from the inductor to the FET should be as short as possible to minimize noise and ground bounce.
- Power and ground planes must be large enough to handle the current the converter has been designed for.

See Figure 5 for a sample PC board layout.







Figure 5. Sample PC Board Layout

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML4863CS    | 0°C to 70°C       | 8-Pin SOIC (\$08) |
| ML4863ES    | -20°C to 70°C     | 8-Pin SOIC (\$08) |
| ML4863IS    | -40°C to 85°C     | 8-Pin SOIC (\$08) |





# **ML4864**

# **LCD Backlight Lamp Driver with Contrast**

## GENERAL DESCRIPTION

The ML4864 is a complete solution for controlling small cold cathode fluorescent tubes (CCFL) used in liquid crystal display (LCD) backlight applications. It provides the dimming ballast control combined with a contrast control for the LCD display.

The ML4864 is optimized for portable applications where high efficiency is critical to maximize battery life. The high efficiency is achieved by using a switching regulator in a buck configuration that feeds an inverter driver. The inverter uses a self synchronizing scheme with zero voltage switching for the lowest possible losses. The complete system implementation can be easily realized with standard off the shelf power components, including the magnetics.

A positive or negative contrast control voltage is generated with a separate flyback output. A unique feature of the ML4864 is that this contrast control voltage can remain active even though the main lamp driver circuit is disabled. It has a duty cycle adjustment range from 0% to 95%.

All of the regulators on the chip are synchronized to the inverter frequency to eliminate the ghosting and flicker common to asynchronous circuits.

#### **FEATURES**

- Backlight lamp ballast and contrast control
- Low standby current (<300µA)
- Contrast voltage is active with lamp driver disabled
- Improved efficiency (≈95%)
- Allows all N-channel MOSFET drive
- Positive or negative contrast control voltage
- Driven self-timing resonant lamp architecture
- Low switching losses
- Zero voltage switching
- Buck regulator uses synchronous rectification



# PIN CONFIGURATION

#### ML4864 20-Pin SSOP (R20) FEA OUT 20 FILIM FEA-19 B OFF 18 B ON FEA+ R<sub>T</sub> 17 GND VREF \_\_\_\_ 16 L GATE2 L ILIM 15 ON/OFF LEA- \_\_\_\_\_ 7 14 L GATE 1 LEA OUT 13 **VDD** Ст 🔲 12 F GATE L ZCR 10 11 B SYNC OUT TOP VIEW

| PI | N | D | FS | CR | IPT | 10 | N |
|----|---|---|----|----|-----|----|---|
|    |   |   |    |    |     |    |   |

| PIN# | NAME      | FUNCTION                                                                                                 | PIN# | NAME          | FUNCTION                                                                                               |
|------|-----------|----------------------------------------------------------------------------------------------------------|------|---------------|--------------------------------------------------------------------------------------------------------|
| 1    | 1 FEA OUT | Output of flyback (contrast) error amplifier. External compensation                                      | 11   | B SYNC<br>OUT | Output of MOSFET driver. Connects to switch device.                                                    |
|      |           | capacitor connects between this pin and FEA                                                              | 12   | F GATE        | Connects to gate of MOSFET in primary side of contrast control.                                        |
| 2    | FEA-      | Negative input of the flyback (contrast) error amplifier. Connects to the center                         | 13   | VDD           | Positive power 5 volt input.                                                                           |
|      |           | point of the voltage divider that sets the contrast voltage.                                             | 14   | LGATE 1       | Output of MOSFET driver. Connects to gate of one side of output MOSFET                                 |
| 3    | FEA+      | Positive input of flyback (contrast)                                                                     |      |               | pair.                                                                                                  |
|      |           | error amplifier. Connects to ground through an offset compensating                                       | 15   | ON/OFF        | Chip enable.                                                                                           |
|      |           | resistor.                                                                                                | 16   | LGATE 2       | Output of MOSFET driver. Connects to gate of one side of output MOSFET                                 |
| 4    | $R_{T}$   | Oscillator timing resistor.                                                                              |      |               | pair.                                                                                                  |
| 5    | VREF      | Voltage reference output. The bottom                                                                     | 17   | GND           | Circuit and power common.                                                                              |
|      |           | or return connection for the voltage divider that sets the contrast voltage.                             | 18   | BON           | Drives the primary of the pulse                                                                        |
| 6    | L ILIM    | Current limit resistor connection. This resistor sets the current limit to protect                       |      |               | transformer that supplies the bootstrap voltage for the synchronous rectifier device.                  |
|      |           | lamp driver MOSFET pair.                                                                                 | 19   | B OFF         | Output of MOSFET driver. Connects to                                                                   |
| 7    | LEA-      | Negative input of the lamp error amplifier.                                                              |      |               | gate of device that disables the input power.                                                          |
| 8    | LEA OUT   | Output of lamp error amplifier.<br>External compensation capacitor<br>connects between this pin and B EA | 20   | F ILIM        | Current limit resistor connection. This resistor sets the current limit to protect the flyback MOSFET. |
| 9    | $C_{T}$   | Oscillator timing capacitor.                                                                             |      |               |                                                                                                        |
| 10   | L ZCR     | Zero crossing detector input. Connects to primary center tap of the output transformer.                  |      |               |                                                                                                        |

# 11

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Current (I <sub>CC</sub> )                          |
|------------------------------------------------------------|
| Output Current, Source or Sink DC250mA                     |
| Voltage on FEA OUT, FEA-, FEA+, R <sub>T</sub> , VREF,     |
| L ILIM LEA-, LEA OUT, C <sub>T</sub> , B SYNC OUT, F GATE, |
| VDD, L Gate 1, ON/OFF, L GATE2, GND,                       |
| B ON, B OFF, F ILIM0.3V to VDD 0.3V                        |
| Current into L ZCR±10mA                                    |

| 150°C         |
|---------------|
| 65°C to 150°C |
| 260°C         |
|               |
| 100°C/W       |
|               |

# **OPERATING CONDITIONS**

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, VDD = 5V  $\pm 5\%$ ,  $T_A = -20^{\circ}$ C to  $70^{\circ}$ C,  $R_T = 82k\Omega$ ,  $C_T = 47pF$  (Note 1)

| PARAMETER                       | CONDITIONS                         | MIN   | TYP | MAX  | UNITS |
|---------------------------------|------------------------------------|-------|-----|------|-------|
| LAMP DRIVER                     |                                    |       |     |      | 1     |
| Error Amplifier                 |                                    |       |     |      |       |
| Open Loop Gain                  |                                    | 50    | 60  |      | dB    |
| Offset Voltage                  |                                    | -15   |     | 15   | mV    |
| Output High                     | $I_{LOAD} = 5\mu A$                | 2.8   | 3.0 |      | V     |
| Output Low                      | $I_{LOAD} = 25\mu A$               |       | 0.4 | 0.7  | V     |
| Bandwidth (-3dB)                |                                    |       | 1   |      | MHz   |
| Common Mode Range               |                                    | -0.3  |     | VREF | , V   |
| Input Bias Current              |                                    |       | 50  | 100  | nA    |
| Output Drivers                  |                                    |       |     |      |       |
| Output High – B SYNC OUT, B OFF | $VDD = 5V$ , $I_{LOAD} = 12mA$     | 4.625 | 4.8 |      | V     |
| Output Low – B SYNC OUT, B OFF  | I <sub>LOAD</sub> = 12mA           |       | 200 | 375  | mV    |
| Rise Time – B SYNC OUT, B OFF   | C <sub>LOAD</sub> = 100pF          |       | 20  | 50   | ns    |
| Fall Time – B SYNC OUT, B OFF   | C <sub>LOAD</sub> = 100pF          | -     | 20  | 50   | ns    |
| Output High – B ON              | $VDD = 5V$ , $I_{LOAD} = 12mA$     | 4.625 | 4.8 |      | V     |
| Output Low – B ON               | I <sub>LOAD</sub> = 50mA           |       | 200 | 375  | mV    |
| Fall Time – B ON                | C <sub>LOAD</sub> = 2400pF, Note 2 |       | 45  | 80   | ns    |
| Oneshot                         |                                    |       | -   |      |       |
| Pulse Width                     |                                    | 100   | 150 | 200  | ns    |
| Delay Timer                     |                                    |       |     |      |       |
| Delay Time                      |                                    | 20    | 35  | 55   | ns    |
| Current Limit Comparator        |                                    |       |     |      |       |
| Current Threshold               |                                    | 180   | 200 | 220  | mV    |
| Input Bias Current              | V <sub>LILIM</sub> = 0.1V          |       | 10  | 100  | nA    |
| Propagation Delay               |                                    | :     | 125 | 250  | ns    |

| PARAMETER                | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | MIN         | TYP | MAX      | UNITS |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----|----------|-------|
| FLYBACK REGULATOR        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | The second  |     |          |       |
| Error Amplifier          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |     |          |       |
| Open Loop Gain           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 60          | 70  |          | dB    |
| Offset Voltage           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -15         |     | 15       | mV    |
| Output High              | I <sub>LOAD</sub> = 5μA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2.8         | 3.0 |          | V     |
| Output Low               | $I_{LOAD} = 25\mu A$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |             | 0.4 | 0.7      | V     |
| Bandwidth (–3dB)         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             | 1   |          | MHz   |
| Common Mode Range        | The second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second second secon | -0.3        |     | VREF     | V     |
| Input Bias Current       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1 1 1 1 1 1 | 50  | 100      | nA    |
| Output Drivers           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |     | <u> </u> |       |
| Output High – F GATE     | VDD = 5V, I <sub>LOAD</sub> = 12mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 4.625       | 4.8 |          | V     |
| Output Low – F GATE      | I <sub>LOAD</sub> = 12mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |             | 200 | 375      | mV    |
| Rise Time – F GATE       | C <sub>LOAD</sub> 100pF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |             | 20  | 50       | ns    |
| Fall Time – F GATE       | C <sub>LOAD</sub> = 100pF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |             | 20  | 50       | ns    |
| HIGH VOLTAGE INVERTER    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |     |          |       |
| Oscillator               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |     |          |       |
| Nominal Frequency        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 60          | 80  | 92       | KHz   |
| Discharge Current        | V <sub>CT</sub> = 2V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 500         | 700 | 900      | μА    |
| Peak Voltage             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.3         | 2.5 | 2.7      | V     |
| Valley Voltage           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.8         | 1   | 1.2      | V     |
| Output Drivers           | :                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |     | J        |       |
| Output High LGATE 1, 2   | VDD = 5V, I <sub>LOAD</sub> = 12mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 4.625       | 4.8 |          | V     |
| Output Low – L GATE 1, 2 | I <sub>LOAD</sub> = 50mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |             | 200 | 375      | mV    |
| Rise Time – L GATE 1, 2  | C <sub>LOAD</sub> = 1000pF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             | 20  | . 50     | ns    |
| Fall Time – L GATE 1, 2  | C <sub>LOAD</sub> = 1000pF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             | 20  | 50       | ns    |
| Zero Crossing Detector   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |     |          |       |
| Threshold                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.75        | 1.1 | 1.45     | V     |
| Hysteresis               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 250         | 500 | 750      | mV    |
| Under Voltage Detector   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |     |          |       |
| Start Up Threshold       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3.8         | 4.2 | 4.4      | V     |
| Hysteresis               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 150         | 300 | 450      | mV    |
| Logic Interface (ON/OFF) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |     |          |       |
| V <sub>IH</sub>          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.0         |     |          | V     |
| V <sub>IL</sub>          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |     | 0.5      | V     |
| Input Bias Current       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             | . 1 | 25       | μА    |
| Current Limit Comparator |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |     |          |       |
| Current Threshold        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 80          | 200 | 120      | mV    |
| Input Bias Current       | V <sub>FILIM</sub> = 0.1V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |             | 10  | 100      | nA    |
| Propagation Delay        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             | 125 | 250      | μs    |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER            | CONDITIONS               | MIN   | TYP | MAX   | UNITS |
|----------------------|--------------------------|-------|-----|-------|-------|
| BIAS SECTION         |                          |       | 4   |       |       |
| VDD Supply Current   | ON/OFF = "1"             |       | 400 | 600   | μА    |
| VDD Current          | ON/OFF = "0"             |       | 200 | 300   | μА    |
| VREF Load Regulation | I <sub>VREF</sub> = 25μA |       | 10  | 20    | mV    |
| VREF Output Voltage  | T <sub>A</sub> = 25°     | 2.47  | 2.5 | 2.53  | V     |
| VREF Output Voltage  |                          | 2.465 | 2.5 | 2.535 | V     |
| VREF Line Regulation |                          |       | 20  | 30    | mV    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.

Note 2: Actual load is 1200pF. The 2:1 transformer reflects an effective 2400pF.



Figure 1. Typical Application Circuit.

The ML4864 consists of a PWM regulator, a lamp driver/inverter, a flyback regulator, and control circuits. This IC, in conjunction with external components, converts a DC battery voltage into the high voltage and high frequency AC signal required to start and drive miniature cold cathode florescent lamps. In addition it generates the DC voltage for the contrast requirements of LCD screens. A typical application circuit is shown in figure 1. Please refer to application note 24 for detailed application information beyond what is presented here.

Note: Please read the Power Sequencing section below prior to using the ML4864.

#### LAMP DRIVER

The lamp driver, sometimes referred to as a lamp inverter, is comprised of a PWM regulator and a Royer type inverter circuit to drive the lamp. The PWM regulator, in a buck configuration, controls the magnitude of the lamp current to provide the dimming capability. Figure 2 shows a simplified circuit to more easily illustrate the operation of the circuit.



Figure 2. Simplified Lamp Driver Circuit.

Due to the presence of the buck inductor, L1, the circuit shown in figure 2 is essentially a current fed parallel loaded resonant circuit. Lm is the primary inductance of the output transformer, T1, which tunes with the resonant capacitor CR to set the resonant frequency of the inverter. The oscillator frequency is always set lower than the natural resonant frequency to ensure synchronization. The current source  $I_C$  models the current through the buck inductor L1.

The MOSFETs, Q1 and Q2 are alternately turned on with a constant 50% duty cycle signal (L GATE1 , L GATE2) at one-half the frequency of the oscillator. In this way each transistor pulses, or excites, the resonant tank on each half cycle. The combination of these two signals appear across the primary winding of the output transformer as a sinusoidal waveform. This voltage is multiplied by the step-up turns ration of the output transformer and impressed across the lamp.

The output transitions are controlled by feedback through the L RTD pin by sensing the voltage at the center tap of the output transformer. Each time this signal reaches the minimum resonant threshold detection point an internal clock pulse is generated to keep the system synchronized. Figure 3 shows some of these representative waveforms at the important nodes of the circuit.



Figure 3. Operating Waveforms of the Lamp Driver Section.

The PWM regulator is comprised of a MOSFET Q3, inductor L1, and the gate control and drive circuitry as shown in figure 1. A signal with a constant pulse width of 150ns is applied to the primary of the 2:1 pulse transformer T2, rectified by diode D1, and used to charge the gate capacitance of Q3, thereby turning it on. The turn off is controlled by discharging this capacitance through MOSFET Q4. The pulse width of the signal on the gate of Q4 (B OFF) varies according to the amplitude of the feedback signal on LEA-, which is proportional to the AC current flowing in the lamp. This feedback signal is developed across resistor R4 which is in series with the lamp. The lamp current, and therefore brightness, is adjusted by varying the voltage applied to R2, at the brightness adjust control point. Increasing this voltage decreases the brightness.

11

#### **CONTRAST CONTROL GENERATOR**

The contrast voltage generator is a separate regulator in a flyback configuration. In conjunction with the external transformer (T3), MOSFET (Q5), diode (D2), and assorted capacitors and resistors, it provides an adjustable DC output contrast voltage necessary to drive LCD screens. The voltage is adjusted by controlling the voltage applied to R3, at the contrast adjustment point.

The contrast voltage can be made either positive or negative simply by changing the connection of the external components. The schematic shown in figure 1 is connected for a negative voltage. Please refer to application note 24 for the circuit connection for a positive output voltage.

#### **OSCILLATOR**

The frequency of the oscillator in the ML4864 is set by selecting the values of  $R_T$  and  $C_T$ .

#### LOGIC CONTROL

The ML4864 is controlled by a logic input, ON/OFF. A logic level high on the ON/OFF pin enables just the lamp driver. A logic zero on the ON/OFF pin disables the lamp driver only.

# **POWER SEQUENCING**

It is important to observe correct power and logic input sequencing when powering up the ML4864. The following procedure must be observed to avoid damaging the device.

- 1. Apply the VDD voltage.
- 2. Apply a logic high to the ON/OFF input.

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML4864CR    | 0°C to 70°C       | Molded SSOP (R20) |
| ML4864ER    | −20°C to 70°C     | Molded SSOP (R20) |



# **High Voltage High Current Boost Regulator**

# **GENERAL DESCRIPTION**

The ML4865 is a high voltage, continuous conduction boost regulator designed for DC to DC conversion in multiple cell battery powered systems. Continuous conduction allows the regulator to maximize output current for a given inductor. The maximum switching frequency can exceed 200kHz, allowing the use of small, low cost inductors. The ML4865 is capable of start-up with input voltages as low as 1.8V and generates a 12V output with output voltage accuracy of ±4%.

Unlike most switching regulators, the ML4865 isolates the load from the battery when the SHDN pin is high. An integrated synchronous rectifier eliminates the need for an external Schottky diode and provides a lower forward voltage drop, resulting in higher conversion efficiency. In addition, low quiescent battery current and variable frequency operation result in high efficiency even at light loads. The ML4865 requires only one inductor and two capacitors to build a very small regulator circuit capable of achieving conversion efficiencies approaching 90%.

# **FEATURES**

- Guaranteed full load start-up and operation at 1.8V input
- Continuous conduction mode for high output current
- Very low quiescent current
- Pulse frequency modulation and internal synchronous rectification for high efficiency
- Maximum switching frequency > 200kHz
- Minimum external components
- Low ON resistance internal switching FETs
- Fixed 12V output can be adjusted to lower output voltages

# **BLOCK DIAGRAM**



# **PIN CONFIGURATION**

ML4865 8-Pin SOIC (S08)



# **PIN DESCRIPTION**

| PIN | NAME     | FUNCTION                                                                                 | PIN | NAME      | FUNCTION                                                                                                           |
|-----|----------|------------------------------------------------------------------------------------------|-----|-----------|--------------------------------------------------------------------------------------------------------------------|
| 1   | SENSE    | Programming pin for setting the output to any value lower than the normal fixed voltage. | 5   | PWR GND   | Return for the internal power transistors.                                                                         |
|     |          |                                                                                          | 6   | $V_{L2}$  | Boost inductor connection.                                                                                         |
| 2   | GND      | Ground.                                                                                  | _   | CLIDAL    | D. III                                                                                                             |
| 3   | $V_{IN}$ | Battery input voltage.                                                                   | /   | SHDN      | Pulling this pin to V <sub>IN</sub> through an external resistor shuts down the regulator, isolating the load from |
| 4   | $V_{L1}$ | Boost inductor connection.                                                               |     |           | the input.                                                                                                         |
|     |          |                                                                                          | 8   | $V_{OUT}$ | Boost regulator output.                                                                                            |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Voltage on any pin                    | GND - 0.3V to 16.5V |
|---------------------------------------|---------------------|
| Peak Switch Current (IPEAK)           | 2A                  |
| Average Switch Current (IAVG)         | 1A                  |
| Junction Temperature                  |                     |
| Storage Temperature Range             | 65°C to 150°C       |
| Lead Temperature (Soldering, 10 s     | ec)150ºC            |
| Thermal Resistance (θ <sub>IA</sub> ) | 160ºC/W             |

# **OPERATING CONDITIONS**

| 0ºC to 70ºC  |
|--------------|
| 20°C to 70°C |
|              |
| 1.8V to 6\   |
| 1.8V to 10\  |
|              |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{IN}$  = Operating Voltage Range,  $T_A$  = Operating Temperature Range (Note 1)

| SYMBOL               | PARAMETER                          | CONDITIONS                                                                              | MIN            | TYP          | MAX   | UNITS                                   |
|----------------------|------------------------------------|-----------------------------------------------------------------------------------------|----------------|--------------|-------|-----------------------------------------|
| SUPPLY               | 1                                  |                                                                                         |                |              | 1     |                                         |
| I <sub>IN</sub>      | V <sub>IN</sub> Current            | SHDN = 0 or V <sub>IN</sub>                                                             |                | 10           | 25    | μА                                      |
|                      | V <sub>OUT</sub> Quiescent Current | $V_{OUT} = V_{OUT(MAX)} + 5\%$                                                          |                | 20           | 30    | μА                                      |
|                      | V <sub>L</sub> Quiescent Current   | 0V < V <sub>L2</sub> < V <sub>OUT</sub>                                                 | -1             |              | 1     | μА                                      |
| PFM REGU             | JLATOR                             | * · · · · · · · · · · · · · · · · · · ·                                                 |                |              |       | *************************************** |
| I <sub>L(PEAK)</sub> | I <sub>L</sub> Peak Current        | V <sub>IN</sub> = 5V                                                                    | 0.8            | 1.2          | 1.6   | A                                       |
| V <sub>OUT</sub>     | Output Voltage                     | See Figure 1<br>$V_{IN} = 5V$ , SENSE = open, $I_{OUT} = 0$                             | 11.72          | 12.1         | 12.48 | V                                       |
|                      | Load Regulation                    | See Figure 1<br>$V_{IN} = 2.4V$ , $I_{OUT} = 40mA$<br>$V_{IN} = 5V$ , $I_{OUT} = 160mA$ | 11.52<br>11.52 | 12.0<br>12.0 |       | V                                       |
| FEEDBACI             | (                                  |                                                                                         |                |              |       |                                         |
|                      | Threshold Voltage                  |                                                                                         | 2.40           | 2.44         | 2.48  | V                                       |
|                      | Input Bias Current                 |                                                                                         | -100           |              | 100   | nA                                      |
| SHUTDO               | WN                                 |                                                                                         |                |              |       |                                         |
|                      | Threshold Voltage                  | V <sub>SHDN</sub> = high to low                                                         | 0.4            | 0.8          | 1.6   | V                                       |
|                      | Input Bias Current                 |                                                                                         | -100           |              | 100   | nA                                      |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.



Figure 1. Application Test Circuit



Figure 2. PFM Regulator Detailed Block Diagram



Figure 3. Inductor Current and Voltage Waveforms

#### **FUNCTIONAL DESCRIPTION**

The ML4865 combines a unique form of current mode control with a synchronous rectifier to create a boost converter that can deliver high currents while maintaining high efficiency. Current mode control allows the use of a very small, high frequency inductor and output capacitor. Synchronous rectification replaces the conventional external Schottky diode with an on-chip PMOS FET to reduce losses, eliminate an external component, and allows for load disconnect. Also included on-chip are an NMOS switch and current sense resistor, further reducing the number of external components, which makes the ML4865 very easy to use.

#### **REGULATOR OPERATION**

The ML4865 is a variable frequency, current mode switching regulator. Its unique control scheme converts efficiently over more than three decades of load current. A detailed block diagram of the boost converter is shown in Figure 2.

Error amplifier A3 converts deviations in the desired output voltage to a small current,  $I_{SET}$ . The inductor current is measured through a  $150 m\Omega$  resistor which is amplified by A1. The boost control block matches the average inductor current to a multiple of the  $I_{SET}$  current by switching Q1 on and off. The peak inductor current is limited by the controller to about 1.2A.

At light loads, I<sub>SET</sub> will momentarily reach zero after an inductor discharge cycle , causing Q1 to stop switching. Depending on the load, this idle time can extend to tenths of seconds. While the circuit is not switching, only 25 $\mu$ A of supply current is drawn from the output. This allows the part to remain efficient even when the load current drops below 250 $\mu$ A.

Amplifier A2 and the PMOS transistor Q2 work together to form a low drop diode. When transistor Q1 turns off, the current flowing in the inductor causes pin 6 to go high. As the voltage on  $V_{L2}$  rises above  $V_{OUT}$ , amplifier A2 allows the PMOS transistor Q2 to turn on. In discontinuous operation, (where  $I_L$  always returns to zero), A2 uses the resistive drop across the PMOS switch Q2 to sense zero inductor current and turns the PMOS switch off. In continuous operation, the PMOS turn off is independent of A2, and is determined by the boost control circuitry.

Typical inductor current and voltage waveforms are shown in Figure 3.

#### **SHUTDOWN**

The SHDN pin should be held low for normal operation. Raising the shutdown voltage above the threshold level will disable the synchronous rectifier, Q2 and Q3, and force I<sub>SET</sub> to zero. This prevents switching from occurring and disconnects the body diode of Q2 from the output. As a result, the output voltage is allowed to drop below the input voltage and current is prevented from flowing from the input to the output.

#### FEEDBACK

The SENSE pin should be left open or bypassed to ground for normal operation. The addition of the resistor divider R1 and R2 causes the input of error amplifier A3 to reach the threshold voltage before the internal resistors do. This allows the ML4865 to provide output voltages lower than the preset 12V if desired.

# **ORDERING INFORMATION**

| PART NUMBER | OUTPUT VOLTAGE | TEMPERATURE RANGE | PACKAGE          |
|-------------|----------------|-------------------|------------------|
| ML4865CS-2  | 12V            | 0°C to 70°C       | 8-Pin SOIC (S08) |
| ML4865ES-2  | 12V            | -20°C to 70°C     | 8-Pin SOIC (S08) |



# **ML4866**

# 3.3V Output DC-DC Step-Down Converter

## GENERAL DESCRIPTION

The ML4866 is a fully monolithic high efficiency pulse width modulated (PWM) buck regulator. The device switches at 120kHz and uses synchronous rectification to optimize power conversion efficiency. Unlike other solutions, the ML4866 requires no external diodes or FETs.

Designed for use in 5V systems that need a 3.3V supply, or in portable computing equipment designed with 3.3V ICs, the ML4866 can provide up to 500mA of output current. The circuit operates over an input voltage range of 3.5V to 6.5V (3 to 4 cells or a 5 VDC supply).

A complete 3.3V, 500mA switched mode power converter can be quickly and easily implemented with few external components. Thanks to a built-in autoburst mode, power conversion efficiency of this DC–DC converter can exceed 90% over 2 decades of output current loading.

Stability and fast loop response are provided by current programming and a current sense circuit. The ML4866 also has a SHDN pin for use in systems which have power management control. Undervoltage lockout and soft start are also built in.

#### **FEATURES**

- High power conversion efficiency over 2 decades of load current
- No external FETs or diodes; minimum external components
- 3.5V to 6.5V input voltage range
- Significantly extends battery life over linear regulator based solutions
- Micropower operation
- Low shutdown mode quiescent current

#### **BLOCK DIAGRAM**



# PIN CONFIGURATION

# ML4866 8-Pin SOIC (S08)



# PIN DESCRIPTION

| PIN# | NAME      | FUNCTION                                                                                   |
|------|-----------|--------------------------------------------------------------------------------------------|
| 1    | $V_{OUT}$ | Regulated 3.3V output                                                                      |
| 2    | COMP      | Connection point for an external compensation network                                      |
| 3    | $V_{REF}$ | 1.25V reference output                                                                     |
| 4    | BURST     | This pin controls when the control circuit switches between PWM and PFM modes of operation |
| 5    | VIN       | Input voltage                                                                              |
| 6    | SHDN      | Pulling this pin low shuts down the regulator                                              |
| 7    | $V_{L}$   | Buck inductor connection                                                                   |
| 8    | GND       | Ground                                                                                     |

# 11

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>IN</sub>                            | 7V      |
|--------------------------------------------|---------|
| Voltage on any other pinGND -0.3V to VIN   |         |
| Peak Switch Current (IPEAK)                | ` 2A    |
| Average Switch Current (I <sub>AVG</sub> ) |         |
| Junction Temperature                       | . 150°C |

| Storage Temperature Range65°C t                    | to 150°C |
|----------------------------------------------------|----------|
| Lead Temperature (Soldering 10 Sec.)               |          |
| Thermal Resistance (θ <sub>IA</sub> ) Plastic SOIC | 60°C/W   |

# **OPERATING CONDITIONS**

| Temperature Range               |              |
|---------------------------------|--------------|
| ML4866CS                        | 0°C to 70°C  |
| ML4866ES                        | 20°C to 70°C |
| V <sub>IN</sub> Operating Range | 3.5V to 6.5V |
|                                 |              |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{IN}$  = 5V, L = 50 $\mu$ H,  $C_{OUT}$  = 100 $\mu$ F,  $R_{COMP}$  = 390 $k\Omega$ ,  $C_{COMP}$  = 15nF,  $T_A$  = Operating Temperature Range (Note 1)

| PARAMETER                                            | CONDITIONS                                                       | MIN  | TYP  | MAX  | UNITS |
|------------------------------------------------------|------------------------------------------------------------------|------|------|------|-------|
| Supply                                               |                                                                  |      |      |      |       |
| PWM Mode V <sub>IN</sub> Current                     | I <sub>OUT</sub> = 0mA, BURST = 5V                               |      | 400  | 500  | μА    |
| Burst Mode V <sub>IN</sub> Current                   | I <sub>OUT</sub> = 0mA, BURST = 0V                               |      | 120  | 220  | μА    |
| Shutdown V <sub>IN</sub> Current                     | SHDN = 0V                                                        |      | 20   | 35   | μА    |
| Reference                                            |                                                                  |      |      |      |       |
| Output Voltage (V <sub>REF</sub> )                   | $0 < I(V_{REF}) < -5\mu A, I_{OUT} = 0 mA$                       | 1.22 | 1.25 | 1.27 | V     |
| PWM Regulator                                        |                                                                  |      |      |      |       |
| Oscillator Initial Accuracy                          | I <sub>OUT</sub> = 200mA, T <sub>A</sub> = 25°C                  | 100  | 115  | 165  | kHz   |
| Oscillator Total Variation                           | Line and Temp                                                    | 90   | 130  | 185  | kHz   |
| Soft Start V <sub>IN</sub> to V <sub>OUT</sub> Delay |                                                                  |      | 3    | 5    | ms    |
| BURST Burst Mode Threshold                           |                                                                  | 250  | 400  |      | mV    |
| BURST PWM Mode Threshold                             |                                                                  |      | 500  | 850  | mV    |
| BURST Bias Current                                   |                                                                  | 5    |      | 35   | μА    |
| Output                                               |                                                                  |      |      |      |       |
| Output Voltage                                       | I <sub>OUT</sub> = 200mA                                         | 3.2  | 3.3  | 3.4  | V     |
|                                                      | I <sub>OUT</sub> = 20mA, BURST = 0V                              | 3.28 | 3.38 | 3.48 | V     |
| Line Regulation                                      | V <sub>IN</sub> = 4V to 6.5V, T <sub>A</sub> = 25°C              |      |      | 2    | %     |
| Load Regulation                                      | I <sub>LOAD</sub> = 100mA to 500mA, T <sub>A</sub> = 25°C        |      |      | 2.5  | %     |
|                                                      | $I_{LOAD}$ = 5mA to 100mA, $\overline{BURST}$ = 0V, $T_A$ = 25°C |      |      | 2.5  | %     |
| Temperature Stability                                | $T_A = -20$ °C to 70°C                                           |      |      | 1    | %     |
| Total Variation                                      | Line, Load, Temp                                                 |      |      | ±5   | %     |
| Shutdown                                             |                                                                  |      |      |      |       |
| UVLO Startup Threshold                               |                                                                  | 3.2  |      | 3.5  | V     |
| UVLO Shutdown Threshold                              |                                                                  | 2.9  |      | 3.1  | V     |
| SHDN Threshold                                       |                                                                  |      | 2    |      | V     |
| SHDN Bias Current                                    |                                                                  |      |      | 5    | μА    |

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.

#### **FUNCTIONAL DESCRIPTION**

The ML4866 is a current-mode, step-down (buck) converter designed to operate the buck inductor current in the continuous conduction mode (CCM). Current-mode operation provides faster output response to input voltage and output current changes along with cycle-by-cycle current limiting. CCM inductor current is preferred when the highest conversion efficiencies are required.

For high efficiencies at low output current, the ML4866 contains an autoburst function which automatically switches from pulse width modulation (PWM) to pulsed frequency modulation (PFM) operation when the output current drops below 100mA. Selection of either mode is possible by applying the correct logic level signal to BURST (pin 4).

When operating in PWM mode, loop compensation of the ML4866 is simplified due to its transconductance type error amplifier.

An under voltage lockout (UVLO) circuit within the ML4866 enables the converter when the input voltage is greater than 3.25V and disables it when the input voltage is below 3.10V. The IC can also be disabled externally by applying a TTL compatible low level signal to SHDN (pin 6). When disabled, the ML4866 draws less than 20µA of current.

The internal 1.25V bandgap reference is made available via  $V_{REF}$  (pin 3) and may be used for general applications requiring less than 10 $\mu A$  of current. For proper operation this pin must always be bypassed to GND with a 0.1 $\mu F$  capacitor.

## **BURST MODE**

Burst mode (PFM) is a method of regulating the output voltage by applying a variable frequency modulation technique to the buck inductor. This method maintains higher efficiencies at light loads than if PWM were used.

If BURST is left open, the ML4866 switches from PWM (120kHz) to PFM mode when the output current falls below 100mA. When the output voltage falls out of regulation while in PFM mode, the internal buck switch turns on and ramps the inductor current up to 300mA. The buck switch then turns off and the synchronous switch turns on, ramping the inductor current down to 0mA. This action is repeated until the output voltage returns to its nominal setting and begins again when the output drops below its nominal setting. The rate or frequency at which this "bursting" occurs is directly proportional to the output current. When the average output current rises above 130mA, the ML4866 returns to PWM operation.

For applications having a load current range of less than 100mA and greater than 130mA, the BURST pin should be left open and bypassed to ground with a 15nF or larger capacitor. It is possible to tailor an application for the highest possible efficiency by externally forcing the

ML4866 into either control mode. Applying a logic low level to BURST forces the IC into PFM mode. Conversely, a logic high places it in PWM mode. Care should be taken to avoid reducing the efficiency by placing the controller in the least efficient mode for a given output current.



Figure 1. Inductor Current

#### **DESIGN CONSIDERATIONS**

#### INDUCTOR SELECTION

Figure 1 displays the inductor current in a step-down converter operating in CCM. Note that the inductor current does not reach zero during each switching cycle. This is unlike discontinuous conduction mode (DCM) where the inductor current is allowed to reach zero. CCM operation generally results in lower peak to peak output ripple voltage and higher circuit efficiencies because of lower peak and RMS currents in the switching FETs and buck inductor. The minimum value of inductance required for CCM operation with a 6.5V input and 100mA to 500mA of output current is:

$$L > \frac{V_{OUT} \times (V_{IN (MAX)} - V_{OUT})}{2 \times V_{IN (MAX)} \times I_{OUT (MIN)} \times f_{SW}}$$
(1)

$$L > \frac{3.3V \times (6.5V - 3.3V)}{2 \times 6.5V \times 100 \text{mA} \times 120 \text{kHz}} > 68 \mu \text{H}$$

To guarantee reliable operation, the peak inductor current must be 80–85% of its maximum rated value. This value is the sum of the inductor peak to peak current and the maximum output current.

$$I_{L(P-P)} = \frac{2 \times V_{OUT (MAX)} \times (V_{IN (MIN)} - V_{OUT (MAX)})}{V_{IN (MIN)} \times f_{SW (MIN)} \times L}$$
(2)

$$I_{L(P-P)} = \frac{2 \times 3.465 V \times (4.0 V - 3.465 V)}{4.0 V \times 90 kHz \times 100 \mu H} = 103 mA$$

$$I_{L(PEAK)} = I_{OUT~(MAX)} + \frac{V_{OUT~(MAX)} \times (V_{IN~(MIN)} - V_{OUT~(MAX)})}{V_{IN~(MIN)} \times f_{SW} \times L}$$
(3)

$$I_{L(PEAK)} = I_{OUT (MAX)} + \frac{3.465 V \times (4.0 V - 3.465 V)}{4.0 V \times 120 kHz \times 100 \mu H} = 550 mA$$



Figure 2. Efficiency vs. Input Voltage.

For the highest efficiency, inductor core and copper losses must be minimized. Good high frequency core material such as Kool-Mu, ferrite or Molyperm are popular choices for this converter. Disregarding physical size requirements, the lowest loss inductor will generally be the one with the highest peak current rating.

Figure 2 displays the efficiency of the ML4866 under various input voltage and output current conditions. These results were obtained using a standard inductor having the following specifications:

| Manufacturer        | Coiltronics            |
|---------------------|------------------------|
| Part Number         | CTX100-4               |
| Nominal Inductance  | 100μΗ                  |
| Peak Current Rating | 950mA                  |
| DC Resistance       | $175 \mathrm{m}\Omega$ |

Table 1 is a partial listing of inductor manufacturers with off the shelf parts which are readily available for designs using the ML4866.

#### **TABLE 1: INDUCTOR VENDORS**

| Coiltronics | (407) 241-7876 |
|-------------|----------------|
| Dale        | (605) 665-9301 |
| Coilcraft   | (708) 639-6400 |
| XFMRS, Inc  | (317) 834-1066 |
| Sumida      | (708) 956-0666 |
|             |                |

#### CAPACITOR SELECTION

A typical digital system requires a peak to peak output ripple voltage of no greater than 1% to 3% of the nominal output voltage. In a step-down converter, the largest contributor to ripple voltage is almost always the product of the inductor peak-to-peak current times the output capacitor's equivalent series resistance. To select the correct capacitor, first calculate the minimum capacitance value required:

$$C_{OUT} > \frac{V_{OUT} \times (V_{IN (MAX)} - V_{OUT})}{8 \times V_{P-P (MAX)} \times V_{IN (MAX)} \times L \times f_{SW}^{2}}$$
(4)

$$C_{OUT} > \frac{3.3 \times (6.5 V - 3.3 V)}{8 \times 33 mV \times 6.5 V \times 100 \mu H \times 120 kHz^2} > 4.27 \mu F$$

Next, calculate the maximum permissible ESR of the output capacitor:

$$ESR < \frac{(0.033)}{(0.1)} < 0.33\Omega \tag{5}$$

When limited space is available, tantalum capacitors are the best choice for this application. Electrolytic capacitors can be used and will be less expensive, but the ESR for low capacitance values as needed here will be much higher than the same value tantalum. Table 2 lists the ESR values for a number of general purpose tantalum capacitors which are widely available from a number of sources. A 47µF was chosen for the design example.

| CAPACITANCE | VOLTAGE<br>RATING | SIZE | ESR @<br>100 KHZ |
|-------------|-------------------|------|------------------|
| 4.7         | 16V               | 3216 | 0.490Ω           |
| 10          | 6.3V              | 3216 | 0.368Ω           |
| 22          | 16V               | 7343 | 0.149Ω           |
| 33          | 6.3V              | 6032 | 0.291Ω           |
| 47          | 10V               | 7343 | 0.144Ω           |
| 100         | 6.3V              | 7343 | 0.088Ω           |

Table 2: ESR values for various low cost tantalum capacitors

11

#### FREQUENCY COMPENSATION

Frequency compensation of the ML4866 is required when the converter is operating in PWM mode. Two simple methods are provided to ensure the converter is frequency stable. Both these methods will work only if the inductor current is selected to be in CCM at the maximum load current (see Inductor Selection). The first, called dominant pole compensation, is used when non-varying loads are expected. This method requires a single capacitor connected from the error amplifier output (COMP) to ground.

For loads which change suddenly, the transient response (or bandwidth) of the circuit must be increased to prevent the output voltage from going outside of the regulation band. The method used to accomplish this is called zero/pole compensation and requires a series resistor capacitor network from the error amplifier output (COMP) to ground.

To determine which method works best for a given application, apply the components found from the zero/pole compensation method to an actual circuit and examine the output voltage variation. If the voltage variation is acceptable, connect the simpler, single capacitor and re-check the output voltage for acceptable load transient response.

#### NON-VARYING LOAD CURRENT

For the best possible response to load transients using only a single capacitor, dominant pole compensation is implemented with a single capacitor value of:

$$C_{COMP} = \frac{g_{m}}{2 \times f_{COMP}} \tag{6}$$

Where:

 $f_{COMP}$  = unity gain crossover point = 640Hz

 $g_m = 62.5 \mu mho$ 

C<sub>COMP</sub> > 15.5nF (choose a standard 18nF or 22nF capacitor)

The value of C<sub>COMP</sub> can be increased but at the risk of increased output voltage variations with transient loads.

#### VARYING LOAD CURRENT

To minimize output voltage variations due to rapidly changing load currents, use the series RC zero compensation method and find the compensation network component values used to improve the output voltage response to load transients.

The unity gain bandwidth of the converter is extended to 15kHz using an RC network determined by:

$$R_{COMP} > \frac{G}{g_m}$$
, where  $G = \frac{f_O}{f_{COMP}}$  (7)

$$C_{COMP} = \frac{1}{50\pi \times R_{COMP}}$$
 (8)

Where:

 $f_0 = 15kHz$ 

 $f_{COMP} = 640Hz$ 

 $R_{COMP} > 375 k\Omega$  (use  $390 k\Omega$ , 5%),  $C_{COMP} = 16 nF$  (use 15 nF)

Figure 3 shows a typical application circuit.



Figure 3. Typical Application Circuit

Either method of compensation for CCM mode with result in continued stability as the ML4866 changes to DCM mode at lighter load currents.

# **LAYOUT**

For proper performance, all components should be placed as close to the IC as possible. Particular attention should be paid to minimize the length of the connections between the COMP and  $V_{REF}$  pins to ground. Also avoid bringing these traces and the associated components close to the  $V_L$  connection.

It is always recommended that a  $10\mu F$  or greater capacitor be connected to the  $V_{IN}$  pin of the ML4866. A  $33\mu F$  tantalum capacitor and  $0.1\mu F$  film or ceramic capacitor is recommended when powering the ML4866 from Lithium or Alkaline cells.

Ground and power planes must be large enough to carry the current the converter has been designed to supply.

A sample PC board layout is shown in Figure 4.







Figure 4. Sample PC Board Layout

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE          |
|-------------|-------------------|------------------|
| ML4866CS    | 0°C to 70°C       | 8-Pin SOIC (SO8) |
| ML4866ES    | −20°C to 70°C     | 8-Pin SOIC (SO8) |





# **ML4868**

# **High Frequency, Low Voltage Boost Regulator**

### GENERAL DESCRIPTION

The ML4868 is a high frequency boost regulator designed for DC to DC conversion in 2 to 3 cell battery powered systems. The maximum switching frequency can exceed 150kHz, allowing the use of small, low cost inductors. The ML4868 is capable of start-up with input voltages as low as 1V and is available in 5V and 3.3V output versions with an output voltage accuracy of ±3%.

An integrated synchronous rectifier eliminates the need for an external Schottky diode and provides a lower forward voltage drop, resulting in higher conversion efficiency. In addition, low quiescent battery current and variable frequency operation result in high efficiency even at light loads. The ML4868 requires only one inductor and two capacitors to build a very small regulator circuit capable of achieving conversion efficiencies in excess of 90%.

The circuit also contains a RESET output which goes low when the IC can no longer function due to low input voltage, or when the DETECT input drops below 200mV.

### **FEATURES**

- Maximum switching frequency > 150kHz
- Pulse Frequency Modulation and Internal Synchronous Rectification for high efficiency
- Minimum external components
- Low ON resistance internal switching FETs
- Micropower operation
- 5V and 3.3V output versions

### **BLOCK DIAGRAM**



# **PIN CONNECTION**

### ML4868-5/-3 8-Pin SOIC (S08)



# PIN DESCRIPTION

| PIN<br>NO. | NAME            | FUNCTION                                                               |
|------------|-----------------|------------------------------------------------------------------------|
| 1          | V <sub>IN</sub> | Battery input voltage                                                  |
| 2          | $V_{REF}$       | 200mV reference output                                                 |
| 3          | GND             | Analog signal ground                                                   |
| 4          | DETECT          | Pulling this pin below V <sub>REF</sub> causes the RESET pin to go low |

| PIN<br>NO. | NAME             | FUNCTION                                                                           |
|------------|------------------|------------------------------------------------------------------------------------|
| 5          | V <sub>OUT</sub> | Boost regulator output                                                             |
| 6          | $V_L$            | Boost inductor connection                                                          |
| 7          | RESET            | Output goes low when regulation cannot be achieved or when DETECT goes below 200mV |

PWR GND Return for the NMOS output transistor

### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Voltage on any pin                   | 7V            |
|--------------------------------------|---------------|
| Peak Switch Current, I(PEAK)         | 2A            |
| Average Switch Current, I(AVG)       | 500mA         |
| Junction Temperature                 |               |
| Storage Temperature Range            | 65°C to 150°C |
| Lead Temperature (Soldering 10 sec.) | 260°C         |

| Thermal Resistance (θ <sub>IA</sub> ) |      |      |     |     |   |
|---------------------------------------|------|------|-----|-----|---|
| Plastic SOIC                          | <br> | <br> | 160 | °CM | ٧ |

### **OPERATING CONDITIONS**

| 0°C to 70°C                    |
|--------------------------------|
| –20°C to 70°C                  |
|                                |
| 1.0V to V <sub>OUT</sub> -0.2V |
| 1.1V to V <sub>OUT</sub> –0.2V |
|                                |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{IN}$  = Operating Voltage Range,  $T_A$  = Operating Temperature Range. (Note 1)

| PARAMETER                                                  | CONDITIONS                                                                               | MIN                    | TYP. | MAX         | UNITS    |
|------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------------|------|-------------|----------|
| Supply                                                     |                                                                                          |                        |      |             |          |
| V <sub>IN</sub> Current                                    | $V_{IN} = V_{OUT} - 0.2V$                                                                |                        | 45   | 55          | μА       |
| V <sub>OUT</sub> Quiescent Current                         |                                                                                          |                        | 8    | 10          | μА       |
| V <sub>L</sub> Quiescent Current                           |                                                                                          |                        |      | 1           | μА       |
| Reference                                                  |                                                                                          |                        |      |             |          |
| Output Voltage (V <sub>REF</sub> )                         | $0 < I_{PIN2} < -5\mu A$ ,                                                               | 190                    | 200  | 210         | mV       |
| PFM Regulator                                              |                                                                                          |                        |      |             | <u> </u> |
| Pulse Width (T <sub>ON</sub> )                             |                                                                                          | 2.5                    | 3    | 3.5         | μs       |
| Output Voltage (V <sub>OUT</sub> )<br>ML4868-5<br>ML4868-3 | $T_{ON} = 0$ at $V_{OUT}(MAX)$ ,<br>$2.5\mu s \le T_{ON} \le 3.5\mu s$ at $V_{OUT}(MIN)$ | 4.85<br>3.2            | 5.0  | 5.15<br>3.4 | v<br>v   |
| Load Regulation<br>ML4868-5                                | See Figure 1<br>$V_{IN} = 2.4V$ , $I_{OUT} \le 25mA$                                     | 4.85                   | 5.0  | 5.15        | V        |
| ML4868-3                                                   | V <sub>IN</sub> = 2.4V, I <sub>OUT</sub> ≤ 40mA                                          | 3.2                    | 3.3  | 3.4         | V        |
| Under-Voltage Lockout Threshold                            |                                                                                          |                        | 0.85 | 0.95        | V        |
| RESET Comparator                                           |                                                                                          |                        |      |             |          |
| DETECT Threshold                                           |                                                                                          | 190                    | 200  | 210         | mV       |
| DETECT Bias Current                                        |                                                                                          | -100                   |      | 100         | nA       |
| RESET Output High Voltage (V <sub>OH</sub> )               | $I_{OH} = -100 \mu A$                                                                    | V <sub>OUT</sub> - 0.2 |      |             | V        |
| RESET Output Low Voltage (V <sub>OL</sub> )                | I <sub>OL</sub> = 100μA                                                                  |                        |      | 0.2         | V        |

 $\textbf{Note 1:} \ Limits \ are \ guaranteed \ by \ 100\% \ testing, \ sampling \ or \ correlation \ with \ worst \ case \ test \ conditions.$ 



Figure 1. Application Test Circuit



Figure 2. PFM Regulator Block Diagram

### **FUNCTIONAL DESCRIPTION**

The ML4868 combines Pulse Frequency Modulation (PFM) and synchronous rectification to create a boost converter that is both highly efficient and simple to use. A PFM regulator charges a single inductor for a fixed period of time and then completely discharges before another cycle begins, simplifying the design by eliminating the need for conventional current limiting circuitry. Synchronous rectification is accomplished by replacing an external Schottky diode with an on-chip PMOS device, reducing switching losses and external component count.

#### **REGULATOR OPERATION**

A block diagram of the boost converter is shown in Figure 2. The circuit remains idle when  $V_{OUT}$  is at or above the desired output voltage, drawing  $45\mu A$  from  $V_{IN}$ , and  $8\mu A$  from  $V_{OUT}$  through the feedback resistors R1 and R2. When  $V_{OUT}$  drops below the desired output level, the output of amplifier A1 goes high, signaling the regulator to deliver charge to the output. Since the output of amplifier A2 is normally high, the flip-flop captures the A1 set signal and creates a pulse at the gate of the NMOS transistor Q1. The NMOS transistor will charge the inductor L1 for  $3\mu s$ , resulting in a peak current given by:

$$I_{L(PEAK)} = \frac{T_{ON} \times V_{IN}}{L_1} \approx \frac{3\mu s \times V_{IN}}{L_1}$$
 (1)

For reliable operation, L1 should be chosen so that  $I_{L(PEAK)}$  does not exceed 2A.

When the one-shot times out, the NMOS transistor releases the  $V_L$  pin, allowing the inductor to fly-back and momentarily charge the output through the body diode of PMOS transistor Q2. But, as the voltage across the PMOS transistor changes polarity, its gate will be driven low by the current sense amplifier A2, causing Q2 to short out its body diode. The inductor then discharges into the load through Q2. The output of A2 also serves to reset the flipflop and one-shot in preparation for the next charging cycle. A2 releases the gate of Q2 when its current falls to zero. If  $V_{\rm OUT}$  is still low, the flip-flop will immediately initiate another pulse. The output capacitor (C1) filters the inductor current, limiting output voltage ripple. Inductor current and one-shot waveforms are shown in Figure 3.



Figure 3. PFM Inductor Current Waveforms and Timing.

#### **RESET COMPARATOR**

An additional comparator is provided to detect low  $V_{IN}$ , or any other error condition that is important to the user. The inverting input of the comparator is internally connected to  $V_{REF}$ , while the non-inverting input is provided externally at the DETECT pin. The output of the comparator is the RESET pin, which swings from  $V_{OUT}$  to GND when an error is detected.

### **DESIGN CONSIDERATIONS**

#### **INDUCTOR**

Selecting the proper inductor for a specific application usually involves a trade-off between efficiency and maximum output current. Choosing too high a value will keep the regulator from delivering the required output current under worst case conditions. Choosing too low a value causes efficiency to suffer. It is necessary to know the maximum required output current and the input voltage range to select the proper inductor value. The maximum inductor value can be estimated using the following formula:

$$L_{MAX} = \frac{V_{IN(MIN)}^2 \times T_{ON(MIN)} \times \eta}{2 \times V_{OUT} \times I_{OUT(MAX)}}$$
(2)

where  $\eta$  is the efficiency, typically between 0.8 and 0.9. Note that this is the value of inductance that just barely delivers the required output current under worst case conditions. A lower value may be required to cover inductor tolerance, the effect of lower peak inductor currents caused by resistive losses, and minimum dead time between pulses.

Another method of determining the appropriate inductor value is to make an estimate based on the typical performance curves given in Figures 4 and 5. Figure 4 shows maximum output current as a function of input voltage for several inductor values. These are typical performance curves and leave no margin for inductance and ON-time variations. To accommodate worst case conditions, it is necessary to derate these curves by at least 10% in addition to inductor tolerance.

For example, a two cell to 5V application requires 25mA of output current while using an inductor with 15% tolerance. The output current should be derated by 25% to 31mA to cover the combined inductor and ON-time tolerances. Assuming that 2V is the end of life voltage of a two cell input, Figure 4 shows that with a 2V input, the ML4868-5 delivers 34mA with a 22µH inductor.





Figure 4. Output Current vs Input Voltage.





Figure 5. Typical Efficiency as a Function of  $V_{\mbox{\scriptsize IN}}$ .

Figure 5 shows efficiency under the conditions used to create Figure 4. It can be seen that efficiency is closely related to inductor value. This illustrates the need to keep the inductor value as high as possible to attain peak system efficiency. With 22 $\mu$ H, the efficiency exceeds 90% and there is little room for improvement. At values greater than 39 $\mu$ H, the operation of the synchronous rectifier becomes unreliable because the inductor current is so small that it is difficult for the control circuitry to detect. The data used to generate Figures 4 and 5 is provided in Table 1.

Figures 4 and 5 also show that efficiency and output current fall off at low input voltages. This is caused by propagation delays in the synchronous rectifier control circuitry that degrade performance when the discharge time is less than 1µs. Although it is possible to operate the ML4868 from a single cell, other devices in the Micro Linear product line will provide much better performance in this type of application.

After the appropriate inductor value is chosen, it is necessary to find the minimum inductor current rating required. Peak inductor current is determined from the following formula:

$$I_{L(PEAK)} = \frac{T_{ON(MAX)} \times V_{IN(MAX)}}{L_{MIN}}$$
 (3)

In the two cell application previously described, a maximum input voltage of 3V would give a peak current of 560mA. When comparing various inductors, it is important to keep in mind that suppliers use different criteria to determine their ratings. Many use a conservative current level, where inductance has dropped to 90% of its normal level. In any case, it is a good idea to try inductors of various current ratings with the ML4868 to determine which inductor is the best choice. Check efficiency and maximum output current, and if a current probe is available, look at the inductor current to see if it looks like the waveform shown in Figure 3. For additional information, see Applications Note 29, "Choosing an Inductor for Your ML4861 Application."

Suitable inductors can be purchased from the following suppliers:

Coilcraft (708) 639-6400 Coiltronics (407) 241-7876 Dale (605) 665-9301 Sumida (708) 956-0666

#### **OUTPUT CAPACITOR**

The choice of output capacitor is also important, as it controls the output ripple and optimizes the efficiency of the circuit. Output ripple is influenced by three capacitor parameters: capacitance, ESR, and ESL. The contribution due to capacitance can be determined by looking at the change in capacitor voltage required to store the energy delivered by the inductor in a single charge-discharge cycle, as determined by the following formula:

$$\Delta V_{OUT} = \frac{T_{ON}^2 \times V_{IN}^2}{2 \times L \times C \times (V_{OUT} - V_{IN})}$$
(4)

For a 2.4V input, and 5V output, a 22µH inductor, and a 22µF capacitor, the expected output ripple due to capacitor value is 20mV.

Capacitor Equivalent Series Resistance (ESR) and Equivalent Series Inductance (ESL), also contribute to the output ripple due to the inductor discharge current waveform. Just after the NMOS transistor turns off, the output current ramps quickly to match the peak inductor current. This fast change in current through the output capacitor's ESL causes a high frequency (5ns) spike that can be over 1V in magnitude. After the ESL spike settles, the output voltage still has a ripple component equal to the inductor discharge current times the ESR. This component will have a sawtooth shape and a peak value equal to the peak inductor current times the ESR. ESR also has a negative effect on efficiency by contributing I-squared R losses during the discharge cycle.

An output capacitor with a capacitance of  $100\mu F$ , an ESR of less than  $0.1\Omega$ , and an ESL of less than 5nH is a good general purpose choice. Tantalum capacitors which meet these requirements can be obtained from the following supplier:

AVX (207) 282-5111 Sprague (207) 324-4140

If ESL spikes are causing output noise problems, an EMI filter can be added in series with the output.

#### **INPUT CAPACITOR**

Unless the input source is a very low impedance battery, it will be necessary to decouple the input with a capacitor with a value of between  $22\mu F$  and  $47\mu F$ . This provides the benefits of preventing input ripple from affecting the ML4868 control circuitry, and it also improves efficiency by reducing I-squared R losses during the charge and discharge cycles of the inductor. Again, a low ESR capacitor (such as tantalum) is recommended.

#### REFERENCE CAPACITOR

Under some circumstances input ripple cannot be reduced effectively. This occurs primarily in applications where inductor currents are high, causing excess output ripple due to "pulse grouping", where the charge-discharge pulses are not evenly spaced in time. In such cases it may be necessary to decouple the reference pin (VREF) with a small 10nF to 100nF ceramic capacitor. This is particularly true if the ripple voltage at  $V_{\rm IN}$  is greater than 100mV.

#### SETTING THE RESET THRESHOLD

To use the  $\overline{\text{RESET}}$  comparator as an input voltage monitor, it is necessary to use an external resistor divider tied to the DETECT pin as shown in the block diagram. The resistor values  $R_A$  and  $R_B$  can be calculated using the following equation:

$$V_{\text{IN(MIN)}} = 0.2 \times \frac{(R_A + R_B)}{R_B} \tag{5}$$

The value of  $R_B$  should be  $100k\Omega$  or less to minimize bias current errors.  $R_A$  is then found by rearranging the equation:

$$R_{A} = R_{B} \times \left(\frac{V_{IN(MIN)}}{0.2} - 1\right) \tag{6}$$

### **LAYOUT**

Good PC board layout practices will ensure the proper operation of the ML4868. Important layout considerations include:

- · Use adequate ground and power traces or planes
- Keep components as close as possible to the ML4868
- Use short trace lengths from the inductor to the V<sub>L</sub> pin and from the output capacitor to the V<sub>OUT</sub> pin
- Use a single point ground for the ML4868 ground pins, and the input and output capacitors

### TABLE 1. MAXIMUM OUTPUT CURRENT AND EFFICIENCY.

ML4868-3.3

|                     |                      |                       | -7           |
|---------------------|----------------------|-----------------------|--------------|
| V <sub>IN</sub> (V) | I <sub>IN</sub> (mA) | I <sub>OUT</sub> (mA) | EFFICIENCY % |
| L = 22µH            |                      |                       |              |
| 1.0                 | 41.7                 | 10.1                  | 79.9         |
| 1.5                 | 72.6                 | 29.2                  | 88.5         |
| 2.0                 | 109.2                | 59.8                  | 90.4         |
| 2.5                 | 139.9                | 96.8                  | 91.3         |
| 3.0                 | 168.4                | 141.3                 | 92.3         |
| $L = 10\mu H$       |                      |                       |              |
| 1.0                 | 75.1                 | 15.9                  | 69.9         |
| 1.5                 | 136.4                | 51.0                  | 82.3         |
| 2.0                 | 200.1                | 103.2                 | 85.1         |
| 2.5                 | 311.6                | 198.6                 | 84.1         |
| 3.0                 | 297.5                | 235.7                 | 87.1         |

ML4868-5.0

| 12 1000 010         |                      |                       |              |  |
|---------------------|----------------------|-----------------------|--------------|--|
| V <sub>IN</sub> (V) | I <sub>IN</sub> (mA) | I <sub>OUT</sub> (mA) | EFFICIENCY % |  |
| L = 22μH            |                      |                       |              |  |
| 1.0                 | 30.7                 | 2.7                   | 44.0         |  |
| 1.5                 | 65.5                 | 16.2                  | 82.4         |  |
| 2.0                 | 95.9                 | 33.7                  | 87.9         |  |
| 2.5                 | 133.0                | 59.8                  | 89.9         |  |
| 3.0                 | 163.8                | 89.4                  | 91.0         |  |
| 3.5                 | 194.5                | 124.8                 | 91.7         |  |
| 4.0                 | 224.1                | 165.4                 | 92.3         |  |
| 4.5                 | 247.7                | 207.4                 | 93.0         |  |
| $L = 10 \mu H$      |                      |                       |              |  |
| 1.0                 | 54.5                 | 3.4                   | 31.2         |  |
| 1.5                 | 124.4                | 28.0                  | 75.0         |  |
| 2.0                 | 183.3                | 60.1                  | 82.0         |  |
| 2.5                 | 248.8                | 105.1                 | 84.5         |  |
| 3.0                 | 317.5                | 163.1                 | 85.6         |  |
| 3.5                 | 454.8                | 270.7                 | 85.0         |  |
| 4.0                 | 573.0                | 386.6                 | 84.3         |  |
| 4.5                 | 459.9                | 364.9                 | 88.2         |  |
|                     |                      |                       |              |  |

### **ORDERING INFORMATION**

| PART NUMBER | OUTPUT VOLTAGE | TEMPERATURE RANGE | PACKAGE          |
|-------------|----------------|-------------------|------------------|
| ML4868CS-3  | 3.3V           | 0°C to 70°C       | 8-Pin SOIC (S08) |
| ML4868CS-5  | 5.0V           | 0°C to 70°C       | 8-Pin SOIC (S08) |
| ML4868ES-3  | 3.3V           | −20°C to 70°C     | 8-Pin SOIC (S08) |
| ML4868ES-5  | 5.0V           | −20°C to 70°C     | 8-Pin SOIC (S08) |





# ML4871

# **High Current Boost Regulator**

### **GENERAL DESCRIPTION**

The ML4871 is a continuous conduction boost regulator designed for DC to DC conversion in multiple cell battery powered systems. Continuous conduction allows the regulator to maximize output current for a given inductor. The maximum switching frequency can exceed 200kHz, allowing the use of small, low cost inductors. The ML4871 is capable of start-up with input voltages as low as 1.8V and is available in 5V and 3.3V output versions with an output voltage accuracy of  $\pm 3\%$ .

An integrated synchronous rectifier eliminates the need for an external Schottky diode and provides a lower forward voltage drop, resulting in higher conversion efficiency. In addition, low quiescent battery current and variable frequency operation result in high efficiency even at light loads. The ML4871 requires only one inductor and two capacitors to build a very small regulator circuit capable of achieving conversion efficiencies approaching 90%.

The circuit also contains a RESET output which goes low when the DETECT input drops below 1.25V.

### **FEATURES**

- Guaranteed full load start-up and operation at 1.8V Input
- Continuous conduction mode for high output current
- Very low supply current (20µA output referenced) for Micropower operation
- Pulse Frequency Modulation and Internal Synchronous Rectification for high efficiency
- Maximum switching frequency > 200kHz
- Minimum external components
- Low ON resistance internal switching FETs
- 5V and 3.3V output versions

### **BLOCK DIAGRAM**



**Patent Pending** 

\*Optional

# **PIN CONFIGURATION**

### ML4871-5/-3 8-Pin SOIC (S08)



# **PIN DESCRIPTION**

| PIN<br>NO. | NAME     | FUNCTION                       | PIN<br>NO. | NAME             | FUNCTION                              |
|------------|----------|--------------------------------|------------|------------------|---------------------------------------|
| 1          | $V_{L1}$ | Boost inductor connection      | 5          | V <sub>OUT</sub> | Boost regulator output                |
| 2          | $V_{IN}$ | Battery input voltage          | 6          | $V_{L2}$         | Boost inductor connection             |
| 3          | GND      | Analog signal ground           | 7          | RESET            | Output goes low when DETECT           |
| 4          | DETECT   | Pulling this pin below 1.25V   |            |                  | goes below 1.25V                      |
|            |          | causes the RESET pin to go low | 8          | PWR GND          | Return for the NMOS output transistor |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>OUT</sub>                           | 7V         |
|--------------------------------------------|------------|
| Voltage on any other pin GND - 0.3V to Vo  | 0.3V       |
| Peak Switch Current (IPEAK)                | 2A         |
| Average Switch Current (I <sub>AVG</sub> ) | 1A         |
| Junction Temperature                       |            |
| Storage Temperature Range65°               | C to 150°C |

| Lead Temperature (Soldering 10 sec)  | 260°C   |
|--------------------------------------|---------|
| Thermal Resistance ( $\theta_{IA}$ ) | 160°C/W |

### **OPERATING CONDITIONS**

| Temperature Range               |                                 |
|---------------------------------|---------------------------------|
| ML4871CS-X                      | 0°C to 70°C                     |
| ML4871ES-X                      | 20°C to 70°C                    |
| V <sub>IN</sub> Operating Range |                                 |
| ML4871CS-X                      | 1.8V to V <sub>OUT</sub> - 0.2V |
| ML4871ES-X                      | 2.0V to V <sub>OUT</sub> – 0.2V |
|                                 |                                 |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{IN}$  = Operating Voltage Range,  $T_A$  = Operating Temperature Range (Note 1).

| PARAMETER                                                  | CONDITIONS                                                                                       | MIN                   | TYP        | MAX         | UNITS  |
|------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------|------------|-------------|--------|
| SUPPLY                                                     |                                                                                                  |                       |            |             |        |
| V <sub>IN</sub> Current                                    | $V_{IN} = V_{OUT} - 0.2V$                                                                        |                       | 2          | 5           | μА     |
| V <sub>OUT</sub> Quiescent Current                         | DETECT = V <sub>IN</sub>                                                                         |                       | 30         | 40          | μА     |
|                                                            | DETECT = 0V                                                                                      |                       | 25         | 35          | μΑ     |
| V <sub>L</sub> Quiescent Current                           |                                                                                                  |                       |            | 1           | μА     |
| PFM REGULATOR                                              |                                                                                                  |                       |            |             |        |
| I <sub>L</sub> Peak Current                                | ·                                                                                                | 1.2                   | 1.4        | 1.7         | А      |
| Output Voltage (V <sub>OUT</sub> )<br>ML4871-5<br>ML4871-3 | I <sub>L(PEAK)</sub> = 0 to 1.2A                                                                 | 4.85<br>3.2           | 5.0<br>3.3 | 5.15<br>3.4 | v<br>v |
| Load Regulation<br>ML4871-5<br>ML4871-3                    | See Figure 1<br>$V_{IN} = 2.4V$ , $I_{OUT} \le 300$ mA<br>$V_{IN} = 2.4V$ , $I_{OUT} \le 500$ mA | 4.85                  | 5.0<br>3.3 | 5.15<br>3.4 | V      |
| RESET COMPARATOR                                           |                                                                                                  |                       |            |             | -      |
| DETECT Threshold                                           |                                                                                                  | 1.18                  |            | 1.28        | V      |
| DETECT Hysteresis                                          |                                                                                                  | 25                    | 35         | 45          | mV     |
| DETECT Bias Current                                        |                                                                                                  | -100                  |            | 100         | nA     |
| RESET Output High Voltage                                  | $I_{RESET} = -200\mu A$                                                                          | V <sub>OUT</sub> -0.2 |            |             | V      |
| RESET Output Low Voltage                                   | I <sub>RESET</sub> = 500μA                                                                       |                       |            | 0.2         | V      |

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.



Figure 1. Application Test Circuit.



Figure 2. PFM Regulator Block Diagram.



Figure 3. Inductor Current and Voltage Waveforms.

### **FUNCTIONAL DESCRIPTION**

The ML4871 combines a unique form of current mode control with a synchronous rectifier to create a boost converter that can deliver high currents while maintaining high efficiency. Current mode control allows the use of a very small, high frequency inductor and output capacitor. Synchronous rectification replaces the conventional external Schottky diode with an on-chip PMOS FET to reduce losses and eliminate an external component. Also included on-chip are an NMOS switch and current sense resistor, further reducing the number of external components, which makes the ML4871 very easy to use.

#### **REGULATOR OPERATION**

The ML4871 is a variable frequency, current mode switching regulator. Its unique control scheme converts efficiently over more than three decades of load current. A block diagram of the boost converter is shown in Figure 2.

Error amp A3 converts deviations in the desired output voltage to a small current,  $I_{SET}.$  The inductor current is measured through a  $50 m \Omega$  resistor which is amplified by A1. The boost control block matches the average inductor current to a multiple of the  $I_{SET}$  current by switching Q1 on and off. The peak inductor current is limited by the controller to about 1.5A.

At light loads, I<sub>SET</sub> will momentarily reach zero after an inductor discharge cycle , causing Q1 to stop switching. Depending on the load, this idle time can extend to tenths of seconds. While the circuit is not switching, only 20 $\mu$ A of supply current is drawn from the output. This allows the part to remain efficient even when the load current drops below 200 $\mu$ A.

Amplifier A2 and the PMOS transistor Q2 work together to form a low drop diode. When transistor Q1 turns off, the current flowing in the inductor causes pin 6 to go high. As the voltage on  $V_{L2}$  rises above  $V_{OUT}$ , amplifier A2 allows the PMOS transistor Q2 to turn on. In discontinuous operation, (where  $I_L$  allways returns to zero), A2 uses the resistive drop across the PMOS switch Q2 to sense zero inductor current and turns the PMOS switch off. In continuous operation, the PMOS turn off is independent of A2, and is determined by the boost control circuitry.

Typical inductor current and voltage waveforms are shown in Figure 3.

#### RESET COMPARATOR

An additional comparator is provided to detect low  $V_{IN}$ , low  $V_{OUT}$ , or any other error condition that the user may want to sense. The inverting input of the comparator is connected to the 1.25V reference, and the non-inverting input is connected to the DETECT pin. The output of this comparator is connected to the RESET pin of the device and can swing from  $V_{OUT}$  to ground.

### **DESIGN CONSIDERATIONS**

### **OUTPUT CURRENT CAPABILITY**

The maximum current available at the output of the regulator is related to the maximum inductor current by the ratio of the input to output voltage and the full load efficiency. The maximum inductor current is approximately 1.25A and the full load efficiency may be as low as 70%. The maximum output current can be determined by using the typical performance curves shown in Figures 4 and 5, or by calculation using the following equation:

$$I_{OUT(max)} = 1.25 \times \left(\frac{V_{IN(MIN)}}{V_{OUT}}\right) \times 0.7A$$
 (1)



Figure 4. I<sub>OUT</sub> Capability



Figure 5. Efficiency at  $V_{IN} = 2.4V$ 

11

#### **INDUCTOR SELECTION**

The ML4871 is able to operate over a wide range of inductor values. A value of  $10\mu H$  is a good choice, but any value between  $5\mu H$  and  $33\mu H$  is acceptable. As the inductor value is changed the control circuitry will automatically adjust to keep the inductor current under control. Choosing an inductance value of less than  $10\mu H$  will reduce the component's footprint, but the efficiency and maximum output current may drop.

It is important to use an inductor that is rated to handle 1.5A peak currents without saturating. Also look for an inductor with low winding resistance. A good rule of thumb is to allow 5 to  $10m\Omega$  of resistance for each  $\mu H$  of inductance.

The final selection of the inductor will be based on tradeoffs between size, cost and efficiency. Inductor tolerance, core and copper loss will vary with the type of inductor selected and should be evaluated with a ML4871 under worst case conditions to determine its suitability.

Several manufacturers supply standard inductance values in surface mount packages:

Coilcraft (708) 639-6400 Coiltronics (305) 781-8900 Dale (605) 665-9301

Sumida (708) 956-0666

### **OUTPUT CAPACITOR**

The output capacitor filters the pulses of current from the switching regulator. Since the switching frequency will vary with inductance, the minimum output capacitance required to reduce the output ripple to an acceptable level will be a function of the inductor used. Therefore, to maintain an output voltage with less than 100mV of ripple at full load current, use the following equation:

$$C_{OUT} = \frac{44 \times L}{V_{OUT}} \text{ (in Farads)}$$
 (2)

The output capacitor's Equivalent Series Resistance (ESR) and Equivalent Series Inductance (ESL), also contribute to the ripple. Just after the NMOS transistor, Q1, turns off, the current in the output capacitor ramps quickly to between 0.5A and 1.5A. This fast change in current through the capacitor's ESL causes a high frequency (5ns) spike to appear on the output. After the ESL spike settles, the output still has a ripple component equal to the inductor discharge current times the ESR. To minimize these effects, choose an output capacitor with less than 10nH of ESL and  $100 \mathrm{m}\Omega$  of ESR.

Suitable tantalum capacitors can be obtained from the following vendors:

AVX (207) 282-5111

Sprague (207) 324-4140

#### INPUT CAPACITOR

Due to the high input current drawn at startup and possibly during operation, it is recommended to decouple the input with a capacitor with a value of  $47\mu F$  to  $100\mu F$ . This filtering prevents the input ripple from affecting the ML4871 control circuitry, and also improves the efficiency by reducing the I squared R losses during the charge cycle of the inductor. Again, a low ESR capacitor (such as tantalum) is recommended.

It is also recommended that low source impedance batteries be used. Otherwise, the voltage drop across the source impedance during high input current situations will cause the ML4871 to fail to start-up or to operate unreliably. In general, for two cell applications the source impedance should be less than  $200m\Omega$ , which means that small alkaline cells should be avoided.

#### **BATTERY MONITORING**

The condition of the batteries can be monitored using the DETECT pin. For primary batteries, the comparator can be used to signal that the batteries will soon need to be replaced. For rechargeable batteries, the comparator can be used to signal the start of a charging cycle.

For input voltages greater than the minimum operating voltage, the RESET pin can be set to go low at a specified battery voltage by connecting a resistor divider across the battery stack and to the DETECT pin of the ML4871 as shown in Figure 6. The low battery trip voltage is determined by first choosing a minimum battery voltage,  $V_{\text{BAT(MIN)}}$ , and then calculating the values of  $R_{\text{A}}$  and  $R_{\text{B}}$ :

$$\frac{R_A + R_B}{R_B} = \frac{V_{BAT(MIN)}}{1.25} (in \Omega)$$
 (3)

The values of  $R_A$  and  $R_B$  should be sufficiently large to minimize the power dissipation in the divider. Also, use care when selecting the low battery trip point. Too high a trip voltage can lead to memory effects in the battery, while too low a trip point can lead to reduced service life or polarity reversal. Refer to the manufacturer's data sheets for more information on selecting and designing battery systems.



Figure 6. Battery Monitoring

### **LAYOUT**

Good layout practices will ensure the proper operation of the ML4871. Some layout guidelines follow:

- · Use adequate ground and power traces or planes
- Keep components as close as possible to the ML4871
- Use short trace lengths from the inductor to the V<sub>L1</sub> and V<sub>L2</sub> pins and from the output capacitor to the V<sub>OUT</sub> pin
- Use a single point ground for the ML4871 ground pin, and the input and output capacitors
- Separate the ground for the converter circuitry from the ground of the load circuitry and connect at a single point

A sample layout is shown in Figure 7.



Figure 7. Sample Layout

### **DESIGN EXAMPLE**

In order to design a boost converter using the ML4871, it is necessary to define the values of a few parameters. For this example, we have assumed the following design parameters:

$$V_{IN} = 3.0 \text{ to } 3.6V$$
  
 $V_{OUT} = 5.0V$   
 $I_{OUT(MAX)} = 500\text{mA}$ 

First, it must be determined whether the ML4871 is capable of delivering the output current. This is done using Equation 1:

$$I_{OUT(max)} = 1.25 \times \left(\frac{V_{IN(MIN)}}{V_{OUT}}\right) \times 0.7A$$

$$I_{OUT(max)} = 1.25 \times \left(\frac{3.0}{5.0}\right) \times 0.7A = 0.53A$$

Next, select an inductor:

As previously mentioned, the recommended inductance is  $10\mu H$ . Make sure that the peak current rating of the inductor is at least 1.5A, and that the DC resistance of the inductor is in the range of 50 to  $100m\Omega$ .

Finally, the value of the output capacitor is determined using Equation 2:

$$C_{OUT} = \frac{44 \times L}{V_{OUT}}$$
 (in Farads)

$$C_{OUT} = \frac{44 \times 10 \mu H}{5.0 \text{V}} = 88 \mu \text{F}$$

The closest standard value would be a 100 $\mu$ F capacitor with an ESR rating of 100m $\Omega$ . If such a low ESR value cannot be found, two 47 $\mu$ F capacitors in parallel could also be used.

The complete circuit is shown in Figure 8. As mentioned previously, the use of an input supply bypass capacitor is highly recommended.



Figure 8. Complete Circuit Schematic

# TABLE 1. MAXIMUM OUTPUT CURRENT AND EFFICIENCY

|                         | I <sub>OUT(M</sub>     | I <sub>OUT(MAX)</sub> (mA) |  |  |
|-------------------------|------------------------|----------------------------|--|--|
| V <sub>IN</sub> (VOLTS) | V <sub>OUT</sub> = 3.3 | $V_{OUT} = 5.0$            |  |  |
| 1.8                     | 386.2                  | 286.2                      |  |  |
| 2.0                     | 451.9                  | 332.1                      |  |  |
| 2.2                     | 521.5                  | 379.1                      |  |  |
| 2.4                     | 585.9                  | 430.0                      |  |  |
| 2.6                     | 651.0                  | 479.0                      |  |  |
| 2.8                     | 716.5                  | 525.4                      |  |  |
| 3.0                     | 782.0                  | 571.8                      |  |  |
| 3.2                     |                        | 618.5                      |  |  |
| 3.4                     |                        | 665.0                      |  |  |
| 3.6                     |                        | 711.7                      |  |  |
| 3.8                     |                        | 758.7                      |  |  |
| 4.0                     |                        | 805.3                      |  |  |
| 4.2                     |                        | 851.9                      |  |  |
| 4.4                     |                        | 899.0                      |  |  |
| 4.6                     |                        | 946.1                      |  |  |
| 4.8                     |                        | 992.7                      |  |  |

| I <sub>OUT</sub> (mA)          | EFFICIENCY PERCENTAGE |
|--------------------------------|-----------------------|
| $V_{IN} = 2.4V, V_{OUT} = 3.3$ |                       |
| 1.0                            | 82.0                  |
| 2.0                            | 84.4                  |
| 5.0                            | 87.0                  |
| 10.0                           | 87.6                  |
| 20.0                           | 87.9                  |
| 50.0                           | 88.3                  |
| 100.0                          | 88.6                  |
| 200.0                          | 88.2                  |
| 586.0                          | 65.1                  |
| $V_{IN} = 2.4V, V_{OUT} = 5.0$ |                       |
| 1.0                            | 84.4                  |
| 2.0                            | 87.0                  |
| 5.0                            | 87.7                  |
| 10.0                           | 88.4                  |
| 20.0                           | 88.9                  |
| 50.0                           | 89.1                  |
| 100.0                          | 88.9                  |
| 200.0                          | 87.5                  |
| 485.0                          | 71.6                  |

# **ORDERING INFORMATION**

| PART NUMBER | OUTPUT VOLTAGE | TEMPERATURE RANGE | PACKAGE           |
|-------------|----------------|-------------------|-------------------|
| ML4871CS-3  | 3.3V           | 0°C to +70°C      | 8-Pin SOIC (S08)  |
| ML4871CS-5  | 5.0V           | 0°C to +70°C      | 8-Pin SOIC (S08)  |
| ML4871ES-3  | 3.3V           | –20°C to +70°C    | 8-Pin SOIC (\$08) |
| ML4871ES-5  | 5.0V           | –20°C to +70°C    | 8-Pin SOIC (\$08) |

# **High Current Boost Regulator with Shutdown**

### **GENERAL DESCRIPTION**

The ML4872 is a continuous conduction boost regulator designed for DC to DC conversion in multiple cell battery powered systems. Continuous conduction allows the regulator to maximize output current for a given inductor. The maximum switching frequency can exceed 200kHz, allowing the use of small, low cost inductors. The ML4872 is capable of start-up with input voltages as low as 1.8V and is available in 5V and 3.3V output versions with an output voltage accuracy of ±3%.

An integrated synchronous rectifier eliminates the need for an external Schottky diode and provides a lower forward voltage drop, resulting in higher conversion efficiency. In addition, low quiescent battery current and variable frequency operation result in high efficiency even at light loads. The ML4872 requires only one inductor and two capacitors to build a very small regulator circuit capable of achieving conversion efficiencies approaching 90%.

The SHDN input allows the user to stop the regulator from switching and powers down the control circuitry.

### **FEATURES**

- Guaranteed full load start-up and operation at 1.8V Input
- Continuous conduction mode for high output current
- Very low supply current (20µA output referenced) for micropower operation
- Pulse Frequency Modulation and Internal Synchronous Rectification for high efficiency
- Maximum switching frequency > 200kHz
- Minimum external components
- Low ON resistance internal switching FETs
- 5V and 3.3V output versions

### **BLOCK DIAGRAM**



**Patent Pending** 

\*Optional

# PIN CONFIGURATION



# **PIN DESCRIPTION**

| PIN<br>NO. | NAME     | FUNCTION                                                                                                          | PIN<br>NO. | NAME             | FUNCTION                              |
|------------|----------|-------------------------------------------------------------------------------------------------------------------|------------|------------------|---------------------------------------|
| 1          | $V_{L1}$ | Boost inductor connection                                                                                         | 5          | V <sub>OUT</sub> | Boost regulator output                |
| 2          | $V_{IN}$ | Battery input voltage                                                                                             | 6          | $V_{L2}$         | Boost inductor connection             |
| 3          | GND      | Analog signal ground                                                                                              | 7          | N/C              | No connection                         |
| 4          | SHDN     | Pulling this pin to V <sub>IN</sub> causes the regulator to stop switching, and powers down the control circuitry | 8          | PWR GND          | Return for the NMOS output transistor |

### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>OUT</sub>                           | 7V            |
|--------------------------------------------|---------------|
| Voltage on any other pin GND - 0           |               |
| Peak Switch Current (IPEAK)                | 2A            |
| Average Switch Current (I <sub>AVG</sub> ) | 1A            |
| Junction Temperature                       |               |
| Storage Temperature Range                  | 65°C to 150°C |
| Lead Temperature (Soldering 10 sec)        | 260°C         |
| Thermal Resistance (θ <sub>IA</sub> )      | 160°C/W       |
|                                            |               |

# **OPERATING CONDITIONS**

| 0°C to 70°C                     |
|---------------------------------|
| 20°C to 70°C                    |
|                                 |
| 1.8V to V <sub>OUT</sub> - 0.2V |
| 2.0V to V <sub>OUT</sub> -0.2V  |
|                                 |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{IN} = R_T = Operating Voltage Range$ ,  $T_A = Operating Temperature Range$  (Note 1).

| PARAMETER                                                  | CONDITIONS                                                                                       | MIN         | TYP        | MAX         | UNITS |
|------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------------|------------|-------------|-------|
| SUPPLY                                                     |                                                                                                  | <del></del> |            |             |       |
| V <sub>IN</sub> Current                                    | $V_{IN} = V_{OUT} - 0.2V$                                                                        |             | 2          | 5           | μА    |
| V <sub>OUT</sub> Quiescent Current                         | SHDN = 0V                                                                                        |             | 25         | 35          | μА    |
|                                                            | SHDN = V <sub>IN</sub>                                                                           |             | . 15       | 22          | μА    |
| V <sub>L</sub> Quiescent Current                           |                                                                                                  |             |            | 1           | μА    |
| PFM REGULATOR                                              |                                                                                                  |             |            |             |       |
| I <sub>L</sub> Peak Current                                |                                                                                                  | 1.2         | 1.4        | 1.7         | Α     |
| Output Voltage (V <sub>OUT</sub> )<br>ML4872-5<br>ML4872-3 | $I_{L(PEAK)} = 0$ to 1.2A                                                                        | 4.85<br>3.2 | 5.0<br>3.3 | 5.15<br>3.4 | V     |
| Load Regulation<br>ML4872-5<br>ML4872-3                    | See Figure 1<br>$V_{IN} = 2.4V$ , $I_{OUT} \le 220$ mA<br>$V_{IN} = 2.4V$ , $I_{OUT} \le 400$ mA | 4.85<br>3.2 | 5.0<br>3.3 | 5.15<br>3.4 | V     |
| SHUTDOWN                                                   |                                                                                                  | •           |            |             | -     |
| Input Bias Current                                         |                                                                                                  | -100        |            | 100         | nA    |
| Shutdown Threshold                                         | V <sub>SHDN</sub> = high to low                                                                  | 0.4         | 0.6        | 1.1         | V     |

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.



**Figure 1. Application Test Circuit** 



Figure 2. PFM Regulator Block Diagram



Figure 3. Inductor Current and Voltage Waveforms

### **FUNCTIONAL DESCRIPTION**

The ML4872 combines a unique form of current mode control with a synchronous rectifier to create a boost converter that can deliver high currents while maintaining high efficiency. Current mode control allows the use of a very small, high frequency inductor and output capacitor. Synchronous rectification replaces the conventional external Schottky diode with an on-chip PMOS FET to reduce losses and eliminate an external component. Also included on-chip are an NMOS switch and current sense resistor, further reducing the number of external components, which makes the ML4872 very easy to use.

#### **REGULATOR OPERATION**

The ML4872 is a variable frequency, current mode switching regulator. Its unique control scheme converts efficiently over more than three decades of load current. A block diagram of the boost converter is shown in Figure 2.

Error amp A3 converts deviations in the desired output voltage to a small current,  $I_{SET}$ . The inductor current is measured through a  $50m\Omega$  resistor which is amplified by A1. The boost control block matches the average inductor current to a multiple of the  $I_{SET}$  current by switching Q1 on and off. The peak inductor current is limited by the controller to about 1.5A.

At light loads, I<sub>SET</sub> will momentarily reach zero after an inductor discharge cycle , causing Q1 to stop switching. Depending on the load, this idle time can extend to tenths of seconds. While the circuit is not switching, only 20 $\mu$ A of supply current is drawn from the output. This allows the part to remain efficient even when the load current drops below 200 $\mu$ A.

Amplifier A2 and the PMOS transistor Q2 work together to form a low drop diode. When transistor Q1 turns off, the current flowing in the inductor causes pin 6 to go high. As the voltage on  $V_{L2}$  rises above  $V_{OUT}$ , amplifier A2 allows the PMOS transistor Q2 to turn on. In discontinuous operation, (where  $I_L$  allways returns to zero), A2 uses the resistive drop across the PMOS switch Q2 to sense zero inductor current and turns the PMOS switch off. In continuous operation, the PMOS turn off is independent of A2, and is determined by the boost control circuitry.

Typical inductor current and voltage waveforms are shown in Figure 3.

#### **SHUTDOWN**

The SHDN pin should be held low for normal operation. Raising the shutdown voltage above the threshold level will disable the synchronous rectifier and force  $I_{SET}$  to zero. This prevents switching from occurring, and the output voltage becomes  $V_{IN} - V_{DIODE}$ .

### **DESIGN CONSIDERATIONS**

#### **OUTPUT CURRENT CAPABILITY**

The maximum current available at the output of the regulator is related to the maximum inductor current by the ratio of the input to output voltage and the full load efficiency. The maximum inductor current is approximately 1.25A and the full load efficiency may be as low as 70%. The maximum output current can be determined by using the typical performance curves shown in Figures 4 and 5, or by calculation using the following equation:

$$I_{OUT(max)} = 1.25 \times \left(\frac{V_{IN(MIN)}}{V_{OUT}}\right) \times 0.7A$$
 (1)





Figure 4. IOUT Capability

Figure 5. Efficiency at  $V_{IN} = 2.4V$ 

#### **INDUCTOR SELECTION**

The ML4872 is able to operate over a wide range of inductor values. A value of  $10\mu H$  is a good choice, but any value between  $5\mu H$  and  $33\mu H$  is acceptable. As the inductor value is changed the control circuitry will automatically adjust to keep the inductor current under control. Choosing an inductance value of less than  $10\mu H$  will reduce the component's footprint, but the efficiency and maximum output current may drop.

It is important to use an inductor that is rated to handle 1.5A peak currents without saturating. Also look for an inductor with low winding resistance. A good rule of thumb is to allow 5 to  $10m\Omega$  of resistance for each  $\mu H$  of inductance.

The final selection of the inductor will be based on tradeoffs between size, cost and efficiency. Inductor tolerance, core and copper loss will vary with the type of inductor selected and should be evaluated with a ML4872 under worst case conditions to determine its suitability.

Several manufacturers supply standard inductance values in surface mount packages:

| Coilcraft   | (708) 639-6400 |
|-------------|----------------|
| Coiltronics | (305) 781-8900 |
| Dale        | (605) 665-9301 |
| Sumida      | (708) 956-0666 |

#### **OUTPUT CAPACITOR**

The output capacitor filters the pulses of current from the switching regulator. Since the switching frequency will vary with inductance, the minimum output capacitance required to reduce the output ripple to an acceptable level will be a function of the inductor used. Therefore, to maintain an output voltage with less than 100mV of ripple at full load current, use the following equation:

$$C_{OUT} = \frac{44 \times L}{V_{OUT}} \text{(in Farads)}$$
 (2)

The output capacitor's Equivalent Series Resistance (ESR) and Equivalent Series Inductance (ESL), also contribute to the ripple. Just after the NMOS transistor, Q1, turns off, the current in the output capacitor ramps quickly to between 0.5A and 1.5A. This fast change in current through the capacitor's ESL causes a high frequency (5ns) spike to appear on the output. After the ESL spike settles, the output still has a ripple component equal to the inductor discharge current times the ESR. To minimize these effects, choose an output capacitor with less than 10nH of ESL and  $100 \mathrm{m}\Omega$  of ESR.

Suitable tantalum capacitors can be obtained from the following vendors:

| AVX     | (207) 282-5111 |
|---------|----------------|
| Sprague | (207) 324-4140 |

#### INPUT CAPACITOR

Due to the high input current drawn at startup and possibly during operation, it is recommended to decouple the input with a capacitor with a value of  $47\mu F$  to  $100\mu F$ . This filtering prevents the input ripple from affecting the ML4872 control circuitry, and also improves the efficiency by reducing the I squared R losses during the charge cycle of the inductor. Again, a low ESR capacitor (such as tantalum) is recommended.

It is also recommended that low source impedance batteries be used. Otherwise, the voltage drop across the source impedance during high input current situations will cause the ML4872 to fail to start-up or to operate unreliably. In general, for two cell applications the source impedance should be less than  $200\text{m}\Omega$ , which means that small alkaline cells should be avoided.

### **LAYOUT**

Good layout practices will ensure the proper operation of the ML4872. Some layout guidelines follow:

- Use adequate ground and power traces or planes
- Keep components as close as possible to the ML4872
- Use short trace lengths from the inductor to the V<sub>L1</sub>I and V<sub>L2</sub> pins and from the output capacitor to the V<sub>OUT</sub> pin
- Use a single point ground for the ML4872 ground pin, and the input and output capacitors
- Separate the ground for the converter circuitry from the ground of the load circuitry and connect at a single point

A sample layout is shown in Figure 6.



Figure 6. Sample Layout

### **DESIGN EXAMPLE**

In order to design a boost converter using the ML4872, it is necessary to define the values of a few parameters. For this example, we have assumed the following design parameters:

$$V_{IN} = 3.0 \text{ to } 3.6V$$
  
 $V_{OUT} = 5.0V$   
 $I_{OUT(MAX)} = 500\text{mA}$ 

First, it must be determined whether the ML4872 is capable of delivering the output current. This is done using Equation 1:

$$I_{OUT(max)} = 1.25 \times \left(\frac{V_{IN(MIN)}}{V_{OUT}}\right) \times 0.7A$$

$$I_{OUT(max)} = 1.25 \times \left(\frac{3.0}{5.0}\right) \times 0.7A = 0.53A$$

Next, select an inductor:

As previously mentioned, the recommended inductance is  $10\mu H$ . Make sure that the peak current rating of the inductor is at least 1.5A, and that the DC resistance of the inductor is in the range of 50 to  $100m\Omega$ .

Finally, the value of the output capacitor is determined using Equation 2:

$$C_{OUT} = \frac{44 \times L}{V_{OUT}}$$
 (in Farads)

$$C_{OUT} = \frac{44 \times 10 \mu H}{5.0 V} = 88 \mu F$$

The closest standard value would be a 100 $\mu$ F capacitor with an ESR rating of 100m $\Omega$ . If such a low ESR value cannot be found, two 47 $\mu$ F capacitors in parallel could also be used.

The complete circuit is shown in Figure 7. As mentioned previously, the use of an input supply bypass capacitor is highly recommended.



Figure 7. Complete Circuit Schematic

### TABLE 1. MAXIMUM OUTPUT CURRENT AND EFFICIENCY.

|                         | I <sub>OUT(MAX)</sub> (mA) |                 |  |
|-------------------------|----------------------------|-----------------|--|
| V <sub>IN</sub> (VOLTS) | V <sub>OUT</sub> = 3.3     | $V_{OUT} = 5.0$ |  |
| 1.8                     | 386.2                      | 286.2           |  |
| 2.0                     | 451.9                      | 332.1           |  |
| 2.2                     | 521.5                      | 379.1           |  |
| 2.4                     | 585.9                      | 430.0           |  |
| 2.6                     | 651.0                      | 479.0           |  |
| 2.8                     | 716.5                      | 525.4           |  |
| 3.0                     | 782.0                      | 571.8           |  |
| 3.2                     |                            | 618.5           |  |
| 3.4                     |                            | 665.0           |  |
| 3.6                     |                            | 711.7           |  |
| 3.8                     |                            | 758.7           |  |
| 4.0                     |                            | 805.3           |  |
| 4.2                     |                            | 851.9           |  |
| 4.4                     |                            | 899.0           |  |
| 4.6                     |                            | 946.1           |  |
| 4.8                     |                            | 992.7           |  |

| I <sub>OUT</sub> (mA)          | EFFICIENCY PERCENTAGE |  |
|--------------------------------|-----------------------|--|
| $V_{IN} = 2.4V, V_{OUT} = 3.3$ |                       |  |
| 1.0                            | 82.0                  |  |
| 2.0                            | 84.4                  |  |
| 5.0                            | 87.0                  |  |
| 10.0                           | 87.6                  |  |
| 20.0                           | 87.9                  |  |
| 50.0                           | 88.3                  |  |
| 100.0                          | 88.6                  |  |
| 200.0                          | 88.2                  |  |
| 586.0                          | 65.1                  |  |
| $V_{IN} = 2.4V, V_{OUT} = 5.0$ | 3                     |  |
| 1.0                            | 84.4                  |  |
| 2.0                            | 87.0                  |  |
| 5.0                            | 87.7                  |  |
| 10.0                           | 88.4                  |  |
| 20.0                           | 88.9                  |  |
| 50.0                           | 89.1                  |  |
| 100.0                          | 88.9                  |  |
| 200.0                          | 87.5                  |  |
| 485.0                          | 71.6                  |  |

11-141

# ORDERING INFORMATION

| PART NUMBER | OUTPUT VOLTAGE | TEMPERATURE RANGE | PACKAGE          |
|-------------|----------------|-------------------|------------------|
| ML4872CS-3  | 3.3V           | 0°C to 70°C       | 8-Pin SOIC (S08) |
| ML4872CS-5  | 5.0V           | 0°C to 70°C       | 8-Pin SOIC (S08) |
| ML4872ES-3  | 3.3V           | −20°C to 70°C     | 8-Pin SOIC (S08) |
| ML4872ES-5  | 5.0V           | −20°C to 70°C     | 8-Pin SOIC (S08) |



# **Battery Power Control IC**

### **GENERAL DESCRIPTION**

The ML4873 is a complete solution for DC to DC conversion and power management in multi-cell battery powered portable computers and instruments. Several advanced techniques are incorporated in the IC for the highest possible system efficiency and lowest battery drain.

The 5.0V and 3.3V main regulators in the ML4873 each control synchronous rectified buck regulators and drive N-channel MOSFETs. This allows high conversion efficiencies (90% or greater). The drive for the upper N-channel MOSFETs in the system is provided via a separate input from a charge pump.

A special "burst mode" for efficient low current operation is provided on one of the regulators for suspend mode.

A low drop-out 12V linear regulator for programming EEPROMs or PCMCIA is provided on chip with a separate input, provided by either a winding on the main inductor or from the battery pack.

A  $\mu$ Power 5V linear regulator is provided for the power monitoring logic. The IC can be turned off with only the 5V regulator operating.

### **FEATURES**

- Two synchronously rectified, 100kHz buck regulators for 5V and 3.3V outputs
- Regulation to ±3% maximum: provides 2% PCMCIA switch matrix margin.
- N-channel MOSFET drive for lowest cost
- Burst mode for efficient operation at light load
- μPower 5V standby linear regulator for power management logic
- 12V low drop out linear regulator with high output (to 300mA) capability
- Automatic charger disconnect switch comparator and N-channel driver
- Wide input voltage range (5.5V to 30V)
- 28-Lead SOIC or SSOP packages

### **BLOCK DIAGRAM**



# PIN CONFIGURATION

ML4873 28-PinSOIC (S28W) or 28-Pin SSOP (R28)

| 12V OUT        | 1  | 28   | V <sub>REF</sub> |
|----------------|----|------|------------------|
| R <sub>T</sub> | 2  | 27   | ON/OFF           |
| VADAPTER       | 3  | 26   | FDBK A           |
| BURST          | 4  | 25   | COMP A           |
| 12V BASE       | 5  | 24   | □ V12 IN         |
| FDBK B         | 6  | 23   | OUT2A            |
| СОМР В         | 7  | 22   | GND              |
| OUT2B          | 8  | 21   | PWR GND          |
| OUT1B          | 9  | 20   | OUT1A            |
| LIN OUT        | 10 | 19   | V <sub>IN</sub>  |
| ISENSEB        | 11 | 18   | IsenseA          |
| ON/OFF 12      | 12 | . 17 | SOFT START       |
| VG5            | 13 | 16   | ENABLE B         |
| 12V BIAS       | 14 | 15   | V <sub>GT</sub>  |
|                |    | ·    | •                |

TOP VIEW

# **PIN DESCRIPTION**

| PIN# | NAME                 | FUNCTION                                                                            | PIN# | NAME         | FUNCTION                                                                              |
|------|----------------------|-------------------------------------------------------------------------------------|------|--------------|---------------------------------------------------------------------------------------|
| 1    | 12V OUT              | 12V Low Drop-Out regulator output                                                   | 14   | 12V BIAS     | Bias supply for 12V Regulator                                                         |
| 2    | $R_{T}$              | Timing Resistor which sets oscillator                                               | 15   | $V_{GT}$     | N-Channel high side gate drive                                                        |
|      |                      | frequency                                                                           | 16   | ENABLE B     | A logic 1 enables buck regulator B                                                    |
| 3    | $V_{ADAPTER}$        | Input to sense whether adapter is active. VG5 goes high when this pin is            | 17   | SOFT START   | Soft Start Capacitor                                                                  |
|      |                      | above V <sub>REF</sub> .                                                            | 18   | $I_{SENSE}A$ | Current Sensing for buck regulator A                                                  |
| 4    | BURST                | A logic 1 sets Buck Regulator A into                                                |      |              | current limit                                                                         |
|      |                      | burst mode (see table 1)                                                            | 19   | $V_{IN}$     | Input from Battery or AC Adapter                                                      |
| 5    | 12V BASE             | Connection to increase 12V regulator                                                | 20   | OUT1A        | 3.3V Buck Regulator Switch Output                                                     |
|      |                      | output current with external NPN pass transistor                                    |      | PWR GND      | Power Ground                                                                          |
| 6    | FDBK B               | Voltage Feedback for buck regulator B                                               | 22   | GND          | Logic and signal Ground                                                               |
| 7    | COMP B               | Buck Regulator B frequency compensation terminal                                    | 23   | OUT2A        | 3.3V Buck Regulator Synchronous<br>Rectifier Output                                   |
| 8    | OUT2B                | 5V Buck Regulator Switch Output                                                     | 24   | V12 IN       | Power Input for the 12V regulator                                                     |
| 9    | OUT1B                | 5V Buck Regulator Synchronous<br>Rectifier Output                                   | 25   | COMP A       | Buck Regulator A frequency compensation terminal                                      |
| 10   | LIN OUT              | Output of the µPower 5V regulator.                                                  | 26   | FDBK A       | Voltage Feedback for buck regulator A                                                 |
|      |                      | Normally used to power external management circuits and logic                       | 27   | ON/OFF       | A low on this pin disables all IC functions except the linear 5V                      |
| 11   | I <sub>SENSE</sub> B | Current Sensing for buck regulator B<br>Current limit                               |      |              | regulator and the 2.5V reference, and puts the IC onto a low current consumption mode |
| 12   | ON/OFF 12            | A logic 1 turns on the 12V regulator                                                | 28   | V            | Buffered 2.5V reference output                                                        |
| 13   | VG5                  | Output to drive N-Channel MOSFET gate to switch battery out when adapter is present | 20   | $V_{REF}$    | bunered 2.3v reference output                                                         |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Voltage on any pin                            | 36V             |
|-----------------------------------------------|-----------------|
| Output Current Source or Sink (Pins 8, 9, 20, |                 |
| Pulsed                                        | 300mA           |
| VG5 Source Current                            | 20mA            |
| VG5 Sink Current                              | 200mA           |
| 12V Linear Regulator Output Current           |                 |
| 5V Linear Regulator Output Current            | 50mA            |
| Inputs (Pins 3, 4, 12, 16, 27)                | -0.3 to 5.5V    |
| I <sub>SENSE</sub> Inputs (Pins 11, 18)       | V <sub>IN</sub> |
| Junction Temperature                          | 150°C           |

| Storage Temperature  | Range           | 65°C         | to 150°C |
|----------------------|-----------------|--------------|----------|
| Lead Temperature (Se | olderin         | g 10 Sec.)   | 260°C    |
| Thermal Resistance   | $(\theta_{IA})$ | Plastic SOIC | . 70°C/W |
| Thermal Resistance   | $(\theta_{JA})$ | Plastic SSOP | . 80°C/W |

### **OPERATING CONDITIONS**

| Temperature Range             |                             |
|-------------------------------|-----------------------------|
| Commercial                    | 0°C to 70°C                 |
| V <sub>IN</sub> Voltage Range | 5.4V to 30V                 |
| V <sub>GT</sub> Voltage Range | V <sub>IN</sub> -0.5 to 35V |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{IN}$  = 12V, V12 IN = 14V,  $V_{GT}$  = 22V,  $R_T$  = 200k $\Omega$  (Note 1)

| CONDITIONS                                   | MIN                                                                                                                                                                                                                                                                                                                                                                                                               | TYP  | MAX  | UNITS                                                 |
|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------------------------------------------------------|
|                                              |                                                                                                                                                                                                                                                                                                                                                                                                                   |      |      |                                                       |
|                                              | 95                                                                                                                                                                                                                                                                                                                                                                                                                | 100  | 105  | kHz                                                   |
| 50K ≤ R <sub>T</sub> ≤ 300K                  | 600                                                                                                                                                                                                                                                                                                                                                                                                               | 800  | 1000 | ns .                                                  |
|                                              | 90                                                                                                                                                                                                                                                                                                                                                                                                                |      | 97   | %                                                     |
| 6V ≤ V <sub>IN</sub> ≤ 20V                   |                                                                                                                                                                                                                                                                                                                                                                                                                   | 2    |      | %                                                     |
|                                              |                                                                                                                                                                                                                                                                                                                                                                                                                   |      |      |                                                       |
|                                              |                                                                                                                                                                                                                                                                                                                                                                                                                   | 2    | 10   | mV                                                    |
|                                              |                                                                                                                                                                                                                                                                                                                                                                                                                   | 10   | 200  | nA                                                    |
| $I_{OUT} = -2mA$                             | 2.7                                                                                                                                                                                                                                                                                                                                                                                                               | 2.95 |      | V                                                     |
| $I_{OUT} = 20\mu A$                          |                                                                                                                                                                                                                                                                                                                                                                                                                   |      | 0.5  | V                                                     |
| V <sub>OUT</sub> = 2.5V                      | -5                                                                                                                                                                                                                                                                                                                                                                                                                | -7   |      | mA                                                    |
| V <sub>OUT</sub> = 2.5V                      |                                                                                                                                                                                                                                                                                                                                                                                                                   | 500  |      | μА                                                    |
|                                              |                                                                                                                                                                                                                                                                                                                                                                                                                   | 675  |      | kHz                                                   |
|                                              |                                                                                                                                                                                                                                                                                                                                                                                                                   |      |      |                                                       |
| $I_{OUT} = -20$ mA                           | 19                                                                                                                                                                                                                                                                                                                                                                                                                | 21.3 |      | V                                                     |
| I <sub>OUT</sub> = 20mA                      |                                                                                                                                                                                                                                                                                                                                                                                                                   | 0.2  | 0.5  | V                                                     |
|                                              |                                                                                                                                                                                                                                                                                                                                                                                                                   |      |      |                                                       |
| I <sub>OUT</sub> = -20mA                     | 10                                                                                                                                                                                                                                                                                                                                                                                                                |      |      | V                                                     |
| I <sub>OUT</sub> = 20mA                      |                                                                                                                                                                                                                                                                                                                                                                                                                   | 0.2  | 0.5  | V                                                     |
|                                              |                                                                                                                                                                                                                                                                                                                                                                                                                   |      |      | d                                                     |
| From V <sub>IN</sub>                         | -250                                                                                                                                                                                                                                                                                                                                                                                                              | -200 | -150 | mV                                                    |
| V <sub>ISENSE</sub> = V <sub>IN</sub> -200mV |                                                                                                                                                                                                                                                                                                                                                                                                                   | 27   | 75   | μА                                                    |
|                                              | -6                                                                                                                                                                                                                                                                                                                                                                                                                | -13  | -20  | μА                                                    |
|                                              | 3                                                                                                                                                                                                                                                                                                                                                                                                                 | 6.2  |      | mA                                                    |
|                                              | $\begin{aligned} & \text{I}_{\text{OUT}} = -2\text{mA} \\ & \text{I}_{\text{OUT}} = -2\text{mA} \\ & \text{I}_{\text{OUT}} = 20\mu\text{A} \\ & \text{V}_{\text{OUT}} = 2.5\text{V} \\ & \text{V}_{\text{OUT}} = 2.5\text{V} \\ & \text{I}_{\text{OUT}} = -20\text{mA} \\ & \text{I}_{\text{OUT}} = -20\text{mA} \\ & \text{I}_{\text{OUT}} = 20\text{mA} \\ & \text{I}_{\text{OUT}} = 20\text{mA} \end{aligned}$ |      |      | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ |

# **ELECTRICAL CHARACTERISTICS**

| PARAMETER                           | CONDITIONS                                             | MIN  | TYP                   | MAX  | UNITS |
|-------------------------------------|--------------------------------------------------------|------|-----------------------|------|-------|
| Burst Regulator                     |                                                        |      |                       |      |       |
| Start Threshold                     |                                                        |      | V <sub>REF</sub> – 25 |      | mV    |
| Stop Threshold                      |                                                        |      | V <sub>REF</sub> + 25 |      | mV    |
| Reference                           |                                                        |      |                       |      |       |
| Output Voltage                      | $T_A = 25$ °C, $I_{PIN28} = -100\mu A$                 | 2.45 | 2.5                   | 2.55 | V     |
| Line Regulation                     | 5.4V < V <sub>IN</sub> < 20V, I <sub>PIN28</sub> ≤ -mA | -    | 0.3                   | 1.2  | mV/V  |
| 12V Linear Regulator                |                                                        |      |                       |      |       |
| Output Voltage                      | I <sub>O</sub> = 60mA                                  | 11.5 | 12                    | 12.5 | V     |
| Line Regulation                     | 14V < V12 IN < 24V                                     |      | 0.01                  |      | %/V   |
| Drop Out Voltage (V12 IN – 12V OUT) | I <sub>O</sub> = 60mA                                  |      | 0.4                   |      | V     |
| Load Regulation                     | 10μA < I <sub>O</sub> < 60mA                           |      | 0.8                   | 2.5  | %     |
| 5V Linear Regulator                 |                                                        |      |                       |      |       |
| Output Voltage                      | Ι <sub>ΟUΤ</sub> = 100μΑ                               | 4.8  | 5.0                   | 5.2  | V     |
| Input Voltage                       | $V_{OUT} \ge 4.85V$ , $I_{O} = 1 \text{mA}$            | 5.5  |                       |      | V     |
| Line Regulation                     | 5.4V < V <sub>IN</sub> < 20V, I <sub>O</sub> = 1mA     |      | 0.75                  | 1.5  | %     |
| Load Regulation                     | 10μA < I <sub>O</sub> < 10mA                           |      | 0.25                  | 0.5  | %     |
| V <sub>ADAPTER</sub> Comparator     |                                                        |      |                       |      |       |
| Input Bias Current                  |                                                        |      |                       | 100  | nA    |
| Input Offset Voltage                |                                                        | -30  |                       | +30  | mV    |
| VG5 Source Current                  | V <sub>VG5</sub> = 12V                                 | -5   | -10                   |      | mA    |
| VG5 Sink Current                    | V <sub>VG5</sub> = 12V                                 | 85   |                       |      | mA    |
| Logic Inputs (Pins 4, 12, 16, 27)   |                                                        |      |                       |      |       |
| Logic Low (V <sub>IL</sub> )        | I <sub>IN</sub> ≥ −5μA                                 |      |                       | 1.1  | V     |
| Logic High (V <sub>IH</sub> )       | I <sub>IN</sub> ≥ 5μA                                  | 2.5  |                       |      | V     |
| Supply Current                      |                                                        |      |                       |      |       |
| I <sub>VIN</sub> + I <sub>VGT</sub> | Sleep Mode, T <sub>A</sub> = 25°C                      |      | 190                   | 250  | μА    |
| I <sub>VIN</sub> + I <sub>VGT</sub> | Bust Mode, T <sub>A</sub> = 25°C                       |      | 250                   |      | μА    |
| I <sub>VIN</sub>                    | Run Mode, T <sub>A</sub> = 25°C                        |      | 7                     | 10   | mA    |
| l <sub>VGT</sub>                    | Run Mode, T <sub>A</sub> = 25°C                        |      | 2                     | 4    | mA    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.

### **FUNCTIONAL DESCRIPTION**

#### POWER DOWN MODES

The ML4873 operates in either a powered down mode or a run mode according to the state of the ON/OFF pin (Table 1). When the ON/OFF pin is high, the IC is in the run mode and all IC sections are functioning. When the ON/OFF pin is low, the IC is in the standby mode and only the  $\mu Power~5V$  linear regulator and 2.5V reference are on. All gate drive outputs are low. The 5V linear regulator then provides the power to run the system's power management logic. When the BURST pin is high, and the output is above the lower threshold of the burst comparator, the IC is also in standby mode, but with the burst comparator logic also running.

#### **BUCK REGULATORS**

The two buck regulators (Figure 3) are synchronously rectifying voltage mode PWM regulators capable of being used over a wide variety of loads and input voltages. The use of synchronous rectification improves system efficiency by reducing the fixed drop associated with the "freewheeling" diode in conventional regulators. These regulators also drive all N-Channel power MOSFETs, significantly improving system efficiency at a low cost. In order to drive the MOSFET gates adequately, a V<sub>GT</sub> supply must be provided which is higher than the battery voltage by an amount sufficient to provide full enhancement voltage to the MOSFETs. This can be generated as shown in figure 2.

TABLE 1. ML4873 POWER DOWN MODES

| Mode    | On/Off | Enable B | Burst | Function                                  | Total Supply<br>Current |
|---------|--------|----------|-------|-------------------------------------------|-------------------------|
| Sleep   | 0      | X        | X     | 5V Linear Reg Only                        | 130μΑ                   |
| Suspend | 1      | X        | 1     | Buck Reg A in Burst Mode 5V Linear Reg on | 250μΑ*                  |
| Partial | 1      | 0        | 0     | Reg. B Disabled, All Other Functions      |                         |
| Run     |        |          |       | Running                                   | 8mA                     |
| Run     | 1      | 1        | 0     | All Functions Enabled                     | 10mA                    |

\*Note This figure represents the total quiescent current for the Bust and 5V regulator. Actual current consumed will vary in proportion to load current.



Figure 1. 5V Linear Regulator Output at low VIN



Figure 2. Generating V<sub>GT</sub> Bias Voltage



Figure 3. Buck Regulator Block Diagram

Regulator A includes a pin which puts Regulator A into "Burst mode". When in "Burst mode" the regulator comes on when the burst comparator is below its lower threshold and goes off again when the output capacitor has charged to the burst comparator's upper threshold. Burst mode is useful for running the regulator at light modes, such as memory keep-alive or "suspend" mode.



Figure 4. Burst Mode Comparator and Logic

When burst mode is enabled the  $C_{SS}$  discharge circuit (Figure 3) is disabled.  $C_{SS}$  is floating until CS1 is enabled when a burst occurs. When probing the  $C_{SS}$  pin in burst mode, use a high impedance probe to prevent discharge of the  $C_{SS}$  pin from disturbing the circuit operation.

Selection of the external MOSFETs, output inductor and capacitor determine the output capabilities of the regulator. Output voltage is set by RF1 and RF2 where.

$$V_{OUT} = \frac{2.5 \times (RF1 + RF2)}{RF2}$$
 (1)

The short circuit limit is set by external resistor Rs.

$$I_{SHORT CKT} \approx \frac{0.2}{R_S}$$
 (2)

 $C_{SS}$  is discharged when the regulator is off or when the voltage across  $R_S$  exceeds 200mV. F2 ensures that  $C_{SS}$  is fully discharged. This circuit provides reliable output short circuit protection with very little power wasted in the sensing element. The error amplifier's output voltage is limited to the voltage on the SOFT START pin. When  $C_{SS}$  is discharged, the regulator's duty cycle is 0.



Figure 5. Oscillator Frequency vs. R<sub>T</sub>



Figure 6. OUT1 Rise and Fall Time vs. Load CLOAD



Figure 7. OUT2 Rise and Fall Time vs. Load CLOAD

#### **ADAPTER SWITCH**

This function is provided by a comparator whose output (VG5) is pulled to  $V_{GT}$  when  $V_{ADAPTER}$  goes above 2.5V. By connecting an N-Channel MOSFET gate to VG5, the system can run from the battery without the loss associated with a diode. When the AC adapter is plugged in, the voltage on pin 3 goes high, VG5 swings low, and the system runs from the AC adapter. This circuit functions in all modes of IC operation except SLEEP, when the VG5 output goes low.

#### 12V LINEAR REGULATOR

The 12V regulator includes a shut-off pin. To operate the regulator as a low drop-out regulator, a separate 12VBIAS pin is provided. If this pin is 1.5V higher than V12 IN, the output transistor can be driven to saturation. Input for this regulator may come from either  $V_{\rm IN}$  (for high voltage battery packs) or from a coupled inductor winding as shown in Figure 8. If the low drop-out feature is not necessary, V12 BIAS can be tied to V12 IN.



Figure 8. Coupled Inductor to generated V12 IN

### **APPLICATIONS**

#### **BUCK REGULATOR INDUCTOR**

Inductors are specified with three main parameters; inductance (L), maximum current ( $I_{OUT(MAX)}$ ), and DC resistance ( $R_1$ ).

Inductance for a given set of requirements can be calculated using the following:

$$L = \frac{(V_{IN} - V_{OUT}) \times \left(\frac{D}{F}\right)}{(2) \times (I_{OUT(MIN)})}$$
(3)

In this equation, D is the duty cycle, and F is the switching frequency.

Selecting the inductor value using this formula ensures that the inductor stays in the continuous current mode, and never goes discontinuous at light loads (I<sub>OUT(MIN)</sub>). This is important, as high current spikes occur and losses go up when operating in the discontinuous mode.

A good rule of thumb for choosing inductor core size is to make sure that the maximum output current of the regulator doesn't exceed 80% of the maximum current rating of the inductor. Otherwise, core saturation may occur. This is especially important for ferrites, which have a harder saturation characteristic than powdered iron cores.

In order to distribute conduction losses evenly among all components, the DC resistance should be selected to be 1/4 of the sum of the RDS<sub>ON</sub>s of the power MOSFETs.

11

Core losses, which contribute significantly to overall efficiency losses, should be minimized by using an inductor designed for minimum losses at the chosen operating frequency. This is a function of the core material, and is lowest in "Kool Mu" and molyperm cores. Of course, efficiency and cost are often inversely related when it comes to magnetic materials.

#### **FREQUENCY SELECTION**

Frequency is set by the resistor R<sub>T</sub>, which establishes the charge current for the internal capacitor. Since the discharge current is a constant, the dead time of the oscillator is constant, the maximum duty cycle increases as the oscillator frequency decreases. For low input voltage applications, a lower switching frequency may be required to maintain regulation at minimum input voltage.

Losses are heavily comprised of AC losses from the switching characteristic of the power MOSFETs and inductor core losses. Hence, reducing the switching frequency may result in higher efficiencies. As inductor conduction losses will increase at lower frequencies (size goes up, hence there are more copper losses), there will be a point at which this effect cancels the beneficial effect on the AC losses and further reductions no longer increase efficiencies. Also, reductions in operating frequency will result in larger magnetics, and a larger overall supply.

#### COMPENSATION

Proper compensation is the most critical part of designing a working supply. The compensation network must ensure stability over the full range of input voltage and load conditions, as well as maximize the available bandwidth for good transient response.

If an appreciable ESR exists such that ResrC > LC/5, then we can get away with adding one additional zero to the error amplifier's feedback network, and make use of the other zero created by the combination of the ESR and the output capacitance. We must also add an additional resistance in parallel with the zero we have added, this will give us increased bandwidth and lower the DC gain. Its size is determined by the gain necessary to bring the system to OdB at the desired crossover point. As a rule of thumb, this point should be no more than 1/5 the switching frequency.

In cases where the ESR of the output capacitors is minimal, we no longer have a zero for free.

Now, we must use a zero on the input of the error amplifier in addition to the zero in the feedback network. The parallel feedback resistor is also still required; the gain is now the parallel combination of the feedback zero resistor and this resistor.

The internal error amplifier has an open loop gain of 90 dB, and a single pole at 31Hz. These must be taken into account in order to adequately compensate the supply.

# **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 9. 12V Regulator Load Regulation



Figure 10. Supply Current (V<sub>IN</sub>) vs. V<sub>IN</sub> Voltage



Figure 11. Supply Current ( $V_{GT}$ ) vs  $V_{GT}$  Voltage



Figure 12. SLEEP Mode Current  $(V_{IN})$  vs.  $V_{IN}$  Voltage

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE            |
|-------------|-------------------|--------------------|
| ML4873CS    | 0°C to 70°C       | 28-PIN SOIC (S28W) |
| ML4873CR    | 0°C to 70°C       | 28-PIN SSOP (R28)  |





# ML4874

# **LCD Backlight Lamp Driver**

### **GENERAL DESCRIPTION**

The ML4874 is an ideal solution for driving small cold cathode fluorescent tubes (CCFL) used in liquid crystal display (LCD) backlight applications. It provides the dimming ballast control for the LCD display.

By utilizing differential drive the ML4874 can deliver the same light output with significantly less input power compared to existing single ended drive schemes. Improvements as high as 30% can be realized when using low power lamps and advanced LCD screen housings. This increased light output is achieved because the differential drive configuration is much less sensitive, and therefore less power is wasted in the capacitive parasitics that exist in the backlight housing. An additional benefit of this configuration is an even distribution of light.

The MI 4874 is optimized for portable applications where high efficiency is critical to maximize battery life. The high efficiency is achieved by a resonant scheme with zero voltage switching. The complete system, including the magnetics, can be easily realized with standard off the shelf power components.

All of the regulators on the chip are synchronized to the inverter frequency to eliminate the ghosting and flicker common to asynchronous circuits.

The ML4874 is available in very small form factor package (20 pin SSOP) making it ideal for hand held portable applications.

#### **FEATURES**

- Backlight Lamp Driver with Differential Drive
- Up to 30% Lower Power for Same Light Output
- Low Standby Current (< 10µA)
- Improved Efficiency (≈95%)
- Allows All N-Channel MOSFET Drive
- Low Switching Losses
- Resonant Threshold Detection
- Buck Regulator uses Synchronous Rectification

### **BLOCK DIAGRAM**



NOTE: FOR 16 PIN VERSION L ILM AND LEA- ARE COMMON, PGND AND GND ARE COMMON, AZR IS NOT AVAILABLE.

# PIN CONFIGURATION

20-Pin SSOP (R20) 20 B OFF AZR \_\_\_ 19 | B ON SS CAP 18 \_\_\_\_ GND R<sub>T</sub> ☐ PGND VREF \_\_\_\_\_ 5 16 L GATE 2 L ILIM [ 6 15 ON/OFF LEA- \_\_\_\_\_ 7 14 L GATE 1 LEA OUT \_\_\_\_\_ 8 13 **VDD** 12 HVDD Ст 🔲 L RTD 11 B SYNC OUT TOP VIEW

ML4874

| ML4874<br>16-Pin SOIC (S16) |         |    |               |  |  |  |
|-----------------------------|---------|----|---------------|--|--|--|
| SSCAP                       | 1       | 16 | B OFF         |  |  |  |
| R <sub>T</sub>              | 2       | 15 | ☐ B ON        |  |  |  |
| VREF                        | 3       | 14 | ☐ GND/PGND    |  |  |  |
| LEA-/L ILIM                 | 4       | 13 | L GATE2       |  |  |  |
| LEA OUT                     | 5       | 12 | ☐ ON/OFF      |  |  |  |
| C <sub>T</sub>              | 6       | 11 | L GATE1       |  |  |  |
| L RTD                       | 7       | 10 | ⊥ VDD         |  |  |  |
| B SYNC OUT                  | 8       | 9  | <b>∐</b> HVDD |  |  |  |
|                             | TOP VIE | w  |               |  |  |  |

# PIN DESCRIPTION

| PIN# * | NAME           | DESCRIPTION                                                                                              | PIN# * | NAME          | DESCRIPTION                                                                             |
|--------|----------------|----------------------------------------------------------------------------------------------------------|--------|---------------|-----------------------------------------------------------------------------------------|
| 1 N/A  |                | This pin should be left open.                                                                            | 11 8   | B SYNC<br>OUT | Output of MOSFET driver to gate of synchronous FET catch diode.                         |
| 2 N/A  | AZR            | Connection to gate of external FET for high voltage regulator. Internally a zener diode to ground.       | 12 9   | HVDD          | Battery power input to linear regulator.                                                |
| 3 1    | SS CAP         | Connection of optional external soft start capacitor.                                                    | 13 10  | VDD           | Output of linear regulator. Positive power for IC.                                      |
| 4 2    | R <sub>T</sub> | Oscillator timing resistor.                                                                              | 14 11  | L GATE1       | Output of MOSFET driver.                                                                |
| 5 3    | VREF           | Voltage reference output.                                                                                |        |               | Connection to gate of one side of inverter FET drive pair.                              |
| 6 4    | LILIM          | Input to current limit amplifier.                                                                        | 15 12  | ON/OFF        | Logic input for chip                                                                    |
| 7 4    | LEA-           | Negative input for lamp error amplifier.                                                                 | 16 13  | L GATE2       | Output of MOSFET driver. Connection to gate of one side of                              |
| 8 5    | LEA OUT        | Output of lamp error amplifier.<br>External compensation capacitor<br>connects between this pin and LEA. |        |               | inverter FET drive pair.                                                                |
|        |                |                                                                                                          | 17 14  | PGND          | Power ground                                                                            |
| 9 6    | Ст             | Oscillator timing capacitor.                                                                             | 18 14  | GND           | Signal ground.                                                                          |
| 10 7   | L RTD          | Input to resonant threshold detector.                                                                    | 19 15  | BON           | Connection to primary side of gate pulse transformer.                                   |
|        |                |                                                                                                          | 20 16  | B OFF         | Output of MOSFET driver.<br>Connection to gate of FET that<br>disables the input power. |

<sup>\*</sup> For 16-Pin SOIC version.

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Current (I <sub>CC</sub> )                                |
|------------------------------------------------------------------|
| Output Current, Source or Sink                                   |
| Voltage on NC, AZR, SS CAP, R <sub>T</sub> , VREF, L ILIM, LEA-, |
| LEA OUT, C <sub>T</sub> , B SYNC OUT, VDD, L GATE 1, ON/OFF,     |
| L GATE 2, PGND, GND,                                             |
| B ON, B OFF –0.3V to VDD 0.3V                                    |
| Voltage on HVDD20V                                               |

| Current into L RTD                                 | ±10mA        |
|----------------------------------------------------|--------------|
| Junction Temperature                               | 150°C        |
| Storage Temperature Range6                         | 5°C to 150°C |
| Lead Temperature (Soldering 10 sec.)               | 260°C        |
| Thermal Resistance (θ <sub>IA</sub> ) Plastic SSOP | 100°C/W      |

## **OPERATING CONDITIONS**

| Temperature Range |              |
|-------------------|--------------|
| ML4874C           | 0°C to 70°C  |
| ML4874E           | 20°C to 70°C |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, VDD =  $5V \pm 5\%$ ,  $T_A = -20$ °C to 70°C,  $C_T = 47$ pF (Note 1)

| PARAMETER                            | CONDITIONS                            | MIN   | TYP    | MAX   | UNITS |
|--------------------------------------|---------------------------------------|-------|--------|-------|-------|
| CURRENT REGULATOR SECTION            |                                       |       |        |       |       |
| Error Amplifier                      |                                       |       |        | ,     | 1.3   |
| Open Loop Gain                       |                                       | 60    | 70     |       | dB    |
| Bias Point                           | Closed loop                           | 0.18  | 0.2    | 0.22  | V     |
| Output High                          | $I_{LOAD} = 5\mu A$                   | 2.8   | 3.0    |       | V     |
| Output Low                           | $I_{LOAD} = 25\mu A$                  |       | 0.4    | 0.7   | V     |
| Bandwidth (–3dB)                     |                                       |       | 1      |       | MHz   |
| Input Voltage Range                  |                                       | -0.3  | 0.2    | VREF  | V     |
| Input Bias Current                   |                                       |       | 50     | 100   | nA    |
| Soft Start Charge Current            | V <sub>SSCAP</sub> = 1V               | 300   | 500    | 700   | nA    |
| Soft Start Threshold (LEA OUT)       | V <sub>SSCAP</sub> = 1V               | 2     |        | 2.5   | V     |
| Current Limit Comparator             |                                       |       |        |       |       |
| Current Threshold                    |                                       | 450   | 500    | 550   | mV    |
| Input Bias Current                   | $V_{LILM} = 0.1V$                     |       | 50     | 100   | nA    |
| Propagation Delay                    | (Note 2)                              |       | 150    | 250   | ns    |
| Output Drivers                       |                                       |       |        |       | -     |
| Output High - B SYNC OUT, B OFF      | VDD = 5V, I <sub>LOAD</sub> = 12mA    | 4.625 | 4.8    |       | V     |
| Output Low - B SYNC OUT, B OFF       | I <sub>LOAD</sub> = 12mA              |       | 0.2    | 0.375 | V     |
| Rise & Fall time - B SYNC OUT, B OFF | $C_{LOAD} = 100pF$                    |       | 20     | 50    | ns    |
| Output High - B ON                   | VDD = 5V, I <sub>LOAD</sub> = 12mA    | 4.625 | 4.8    |       | V     |
| Output Low - B ON                    | I <sub>LOAD</sub> = 50mA              |       | 0.2    | 0.375 | V     |
| Fall Time - B ON                     | $C_{LOAD} = 2400 pF \text{ (Note 2)}$ |       | 45     | 80    | ns    |
| ONE SHOT Pulse Width                 |                                       | 100   | 150    | 200   | ns    |
| DELAY TIMER Delay Time               |                                       | 20    | . 35 . | 55    | ns    |

# **ML4874**

# **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                         | CONDITIONS                         | MIN      | TYP      | MAX   | UNITS |
|-----------------------------------|------------------------------------|----------|----------|-------|-------|
| HIGH VOLTAGE INVERTER SECTION     |                                    |          |          |       |       |
| Oscillator                        |                                    |          |          |       |       |
| Nominal Frequency                 |                                    | 68       | 80       | 92    | kHz   |
| Discharge Current                 | V <sub>CT</sub> = 2V               | 500      | 700      | 900   | μА    |
| Peak Voltage                      |                                    | 2.3      | 2.5      | 2.7   | V     |
| Valley Voltage                    |                                    | 0.8      | 1        | 1.2   | V     |
| Output Drivers                    |                                    |          |          |       |       |
| Output High - L GATE 1, 2         | VDD = 5V, I <sub>LOAD</sub> = 12mA | 4.625    | 4.8      |       | V     |
| Output Low - L GATE 1, 2          | I <sub>LOAD</sub> = 50mA           |          | 0.2      | 0.375 | V     |
| Rise & Fall Time - L GATE 1, 2    | C <sub>LOAD</sub> = 1000pF         |          | 20       | 50    | ns    |
| Resonant threshold Detector       |                                    |          | <u> </u> | -     |       |
| Threshold                         |                                    | 0.75     | 1.1      | 1.45  | V     |
| Hysteresis                        |                                    | 250      | 500      | 750   | mV    |
| Lamp Out Detect                   |                                    |          |          |       |       |
| Threshold                         |                                    | 16       | 18       | 20    | V     |
| Under Voltage Detector            |                                    | <u> </u> |          |       |       |
| Start Up Threshold                |                                    | 3.8      | 4.1      | 4.4   | V     |
| Hysteresis                        |                                    | 150      | 300      | 450   | mV    |
| Logic Interface (On/Off)          |                                    |          |          |       |       |
| VIH                               |                                    | 2.5      |          |       | V     |
| VIL                               |                                    |          |          | 0.5   | V     |
| Input Bias Current                | On/Off = 3V                        |          | 10       | 25    | μА    |
| Linear Regulator Section          |                                    |          |          |       |       |
| Aux Zener Reference Voltage (AZR) | $I_{AZR} = 10\mu A$                | 7.4      | 7.9      | 8.4   | V     |
| Regulator Voltage (VDD)           | HVDD = 12V                         | 4.75     | 5.0      | 5.35  | V     |
| Regulator Source Current          | External to device                 |          | 10       |       | mA    |
| Drop Out Voltage                  | I <sub>HVDD</sub> = 1mA            |          | 30       | 90    | mA    |
| Drop Out Voltage                  | I <sub>HVDD</sub> = 5mA            |          | 125      | 275   | mA    |
| HVDD Input Voltage Range          |                                    | 5        |          | 18    | V     |
| Bias Section                      |                                    |          |          |       |       |
| VDD Supply Current                | On/Off = "1", no load              |          | 375      | 450   | μΑ    |
| VDD Supply Current                | On/Off = "0", HVDD = 12V           |          | 1        | 10    | μА    |
| VREF Load Regulation              | I <sub>LOAD</sub> = 25μA           |          | 10       | 20    | mV    |
| VREF Output Voltage               | T <sub>A</sub> = 25°C              | 2.47     | 2.5      | 2.53  | V     |
| VREF Line Regulation              |                                    |          | 20       | 30    | mV    |
| VREF Line, Load, Temp             |                                    | 2.465    | 2.5      | 2.535 | V     |

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.

Note 2: Actual load is 1200pF. The 2:1 transformer reflects an effective 2400pF.



\*NOTE: USED FOR INPUT VOLTAGES GREATER THAN 18 VOLTS

Figure 1. Typical Application Schematic for the ML4874

## **FUNCTIONAL DESCRIPTION**

The ML4874 consists of a PWM regulator, a lamp driver/inverter, a linear regulator and control circuits. This IC, in conjunction with external components, converts a DC battery voltage into the high voltage and high frequency AC signal required to start and drive miniature cold cathode fluorescent lamps. A typical application circuit is shown in figure 1. Please refer to Application Note 32 for detailed application information beyond what is presented here.

Note: Please read the Power Sequencing section below prior to using the ML4874.

#### LAMP DRIVER

The lamp driver, sometimes referred to as a lamp inverter, is comprised of a PWM regulator and a Royer type inverter circuit to drive the lamp. The PWM regulator, in a buck configuration, controls the magnitude of the lamp current to provide the dimming capability. Figure 2 shows a simplified circuit to more easily illustrate the operation of the circuit.

Due to the presence of the buck inductor, L1, the circuit shown in figure 2 is essentially a current fed parallel loaded resonant circuit. Lm is the primary inductance of the output transformer, T1, which tunes with the resonant capacitor  $C_R$  to set the resonant frequency of the inverter. The oscillator frequency is always set lower than the natural resonant frequency to ensure synchronization. The current source IC models the current through the buck inductor L1.



Figure 2. Simplified Lamp Driver Circuit

The MOSFETs, Q3 and Q4 are alternately turned on with a constant 50% duty cycle signal (L GATE1, L GATE2) at one-half the frequency of the oscillator. In this way each transistor pulses, or excites, the resonant tank on each half cycle. The combination of these two signals appear across the primary winding of the output transformer as a sinusoidal waveform. This voltage is multiplied by the step-up turns ratio of the output transformer and impressed across the lamp.

The output transitions are controlled by feedback through the L RTD pin by sensing the voltage at the center tap of the output transformer. Each time this signal reaches the minimum resonant threshold detection point an internal clock pulse is generated to keep the system synchronized. Figure 3 shows some of these representative waveforms at the important nodes of the circuit.



Figure 3. Operating Waveforms of the Lamp Driver Section

The PWM regulator is comprised of a MOSFET (U2-A), inductor L1, and the gate control and drive circuitry as shown in figure 1. A signal with a constant pulse width of 150nS is applied to the primary of the 2:1 pulse transformer T2, rectified by diode D1, and used to charge the gate capacitance of U2-A, thereby turning it on. The turn off is controlled by discharging this capacitance through MOSFET Q2. The pulse width of the signal on the gate of Q2 (B OFF) varies according to the amplitude of the feedback signal on LEA-, which is proportional to the ac current flowing in the lamp. This feedback signal is developed by monitoring the current through resistor R5 in the common source connection of the inverter MOSFETs, Q3 and Q4. The lamp current, and therefore brightness, is adjusted by varying the voltage applied to R4, at the brightness adjust control point. Increasing this voltage decreases the brightness.

#### **OSCILLATOR**

The frequency of the oscillator in the ML4874 is set by selecting the values of  $C_T$  and  $R_T$ .

The following graph shows the oscillator frequency versus the value of  $R_T$  for different values of  $C_T$ . This nomograph may be used to select the appropriate value of  $R_T$  and  $C_T$  to achieve the desired oscillator frequency for the ML4874.



#### LINEAR REGULATOR

A linear voltage regulator is provided to power the low voltage and low current control circuitry on the ML4874. This is typically used when there is no separate 5 volt supply available at the inverter board. For operatiozxn up to 18 volts the linear regulator is used by connecting the HVDD pin to the input battery voltage. For operation over 18 volts, a MOSFET, and a resistor (Q1 and R1, in figure 1) are connected as shown. The MOSFET is required to stand off the high voltage. The AZR pin is just a zener diode to ground used to bias the gate of Q1.

#### LAMP OUT DETECT

In those cases when there is no lamp connected, or the connection is faulty, the output voltage of the lamp driver circuit will tend to rise to a high level in an attempt to start the nonexistent lamp. The lamp out detect circuit on the ML4874 will detect this condition by sensing the center tap voltage on the primary of the output transformer, T1 on the L RTD pin. When this voltage exceeds 16 volts, an internal latch is set and the lamp driver goes into a shutdown mode. The logic control pin ON/OFF must be cycled low, then high to reset the latch and return the lamp driver to the normal state.

### SOFT START

The capability to control the start up behavior is achieved by setting the value of a single capacitor, C2 in figure 1. By selecting the appropriate value the ac lamp current can be set to slowly increase with a controlled time constant. The capacitor value can be calculated according to the following formula.

$$C = (5 \times 10^{-7})T_S$$

Where  $T_S$  = Duration of the soft start sequence in seconds

#### LOGIC CONTROL

The ML4874 is controlled by a single logic input, ON/OFF. A logic level high on this pin enables the lamp driver. A logic zero puts the circuit into a very low power state.

### **POWER SEQUENCING**

It is important to observe correct power and logic input sequencing when powering up the ML4874. The following procedure must be observed to avoid damaging the device.

- 1. Apply the battery power to HVDD.
- 2. Apply the VDD voltage (if HVDD is not used). With HVDD connected this voltage is supplied by the internal regulator on the ML4874.
- 3. Apply a logic high to the ON/OFF input.

11



Figure 4. Typical Application Schematic for the 16 pin SOIC ML4874.

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML4874CR    | 0°C to 70°C       | Molded SSOP (R20) |
| ML4874CS    | 0°C to 70°C       | Molded SOIC (S16) |
| ML4874ER    | -20°C to 70°C     | Molded SSOP (R20) |
| ML4874ES    | -20°C to 70°C     | Molded SOIC (S16) |



# Low Voltage Boost Regulator with Shutdown

## **GENERAL DESCRIPTION**

The ML4875 is a boost regulator designed for DC to DC conversion in 1 to 3 cell battery powered systems. The combination of BiCMOS process technology, internal synchronous rectification, variable frequency operation, and low supply current make the ML4875 ideal for 1 cell applications. The ML4875 is capable of start-up with input voltages as low as 1V and is available in 5V, 3.3V, and 3V output versions with an output voltage accuracy of ±3%.

Unlike regulators using external Schottky diodes, the ML4875 isolates the load from the battery when the SHDN pin is high. This is accomplished by an integrated synchronous rectifier which eliminates the need for an external Schottky diode and provides a lower forward voltage drop, resulting in higher conversion efficiency. In addition, low quiescent battery current and variable frequency operation result in high efficiency even at light loads. The ML4875 requires only one inductor and two capacitors to build a very small regulator circuit capable of achieving conversion efficiencies in excess of 90%.

The circuit contains a RESET output which goes low when the DETECT input drops below 200mV.

## **FEATURES**

- Guaranteed start-up and operation at 1V input
- Pulse Frequency Modulation and Internal Synchronous Rectification for high efficiency
- Isolates the load from the input during shutdown
- Minimum external components
- Low ON resistance internal switching FETs
- Micropower operation
- 5V, 3.3V, and 3V output versions

## **BLOCK DIAGRAM**



# **PIN CONNECTION**

## ML4875-5/-3/-T 8-Pin SOIC (S08)



## PIN DESCRIPTION

| PIN<br>NO. | NAME     | FUNCTION                                                              | PIN<br>NO. | NAME      | FUNCTION                                                          |
|------------|----------|-----------------------------------------------------------------------|------------|-----------|-------------------------------------------------------------------|
| 1          | $V_{IN}$ | Battery input voltage                                                 | 5          | $V_{OUT}$ | Boost regulator output                                            |
| 2          | SHDN     | Pulling this pin high shuts down the                                  | 6          | $V_{L}$   | Boost inductor connection                                         |
|            |          | regulator, isolating the load from the input                          | 7          | RESET     | Output goes low when regulation cannot be achieved or when DETECT |
| 3          | GND      | Analog signal ground                                                  |            |           | goes below 200mV                                                  |
| 4          | DETECT   | When this pin below V <sub>REF</sub> , causes the RESET pin to go low | 8          | PWR GNI   | O Return for the NMOS output transistor                           |

# 11

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>OUT</sub>                         | 7V                  |
|------------------------------------------|---------------------|
| Voltage on any other pin GND - 0.3V      | to $V_{OUT} + 0.3V$ |
| Peak Switch Current, I <sub>(PEAK)</sub> | 1.5A                |
| Average Switch Current, I(AVG)           | 300mA               |
| Junction Temperature                     | 150°C               |
| Storage Temperature Range                | -65°C to 150°C      |

| Lead Temperature (Soldering 10 sec.)              | 260°C   |
|---------------------------------------------------|---------|
| Thermal Resistance ( $\theta_{IA}$ ) Plastic SOIC | 160°C/W |

## **OPERATING CONDITIONS**

| Temperature Range               |                                |
|---------------------------------|--------------------------------|
| ML4875CS-X                      | 0°C to 70°C                    |
| ML4875ES-X                      | 20°C to 70°C                   |
| V <sub>IN</sub> Operating Range |                                |
| ML4875CS-X                      | 1.0V to V <sub>OUT</sub> -0.2V |
| ML4875ES-X                      | 1.1V to V <sub>OUT</sub> -0.2V |
|                                 |                                |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{IN}$  = Operating Voltage Range,  $T_A$  = Operating Temperature Range (Note 1).

| PARAMETER                                                              | CONDITIONS                                                                                    | MIN                 | TYP.              | MAX                 | UNITS       |
|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------|-------------------|---------------------|-------------|
| SUPPLY                                                                 |                                                                                               |                     |                   |                     |             |
| V <sub>IN</sub> Current                                                | $V_{IN} = V_{OUT} - 0.2V$                                                                     |                     | 50                | 65                  | μА          |
|                                                                        | $V_{IN} = 4.8V$ , SHDN = $V_{IN}$                                                             |                     | 20                | 30                  | μА          |
| V <sub>OUT</sub> Quiescent Current                                     |                                                                                               |                     | 8                 | 12                  | μА          |
| V <sub>L</sub> Quiescent Current                                       |                                                                                               |                     |                   | 1                   | μА          |
| PFM REGULATOR                                                          |                                                                                               |                     | -                 | 4                   |             |
| Pulse Width (T <sub>ON</sub> )                                         | ·                                                                                             | 8.9                 | 10                | 11.1                | μs          |
| Output Voltage (V <sub>OUT</sub> )<br>ML4875-5<br>ML4875-3<br>ML4875-T | $T_{ON} = 0$ at $V_{OUT}(MAX)$ ,<br>$8.9\mu s \le T_{ON} \le 11.1\mu s V_{OUT}(MIN)$          | 4.85<br>3.2<br>2.91 | 5.0<br>3.3<br>3.0 | 5.15<br>3.4<br>3.09 | V<br>V<br>V |
| Load Regulation<br>ML4875-5                                            | See Figure 1<br>$V_{IN}$ = 1.2V, $I_{OUT}$ ≤ 20mA<br>$V_{IN}$ = 2.4V, $I_{OUT}$ ≤ 100mA       | 4.85<br>4.85        | 5.0<br>5.0        | 5.15<br>5.15        | V           |
| ML4875-3                                                               | $V_{IN} = 1.2V$ , $I_{OUT} \le 30 \text{mA}$<br>$V_{IN} = 2.4V$ , $I_{OUT} \le 140 \text{mA}$ | 3.2<br>3.2          | 3.3<br>3.3        | 3.4<br>3.4          | V           |
| ML4875-T                                                               | $V_{IN} = 1.2V$ , $I_{OUT} \le 35mA$<br>$V_{IN} = 2.4V$ , $I_{OUT} \le 160mA$                 | 2.91<br>2.91        | 3.0<br>3.0        | 3.09<br>3.09        | V           |
| Under-Voltage Lockout Threshold                                        |                                                                                               |                     | 0.85              | 1                   | V           |
| SHUTDOWN                                                               | *                                                                                             |                     |                   |                     |             |
| Input Bias Current                                                     |                                                                                               | -100                |                   | 100                 | nA          |
| Shutdown Threshold                                                     | V <sub>SHDN</sub> = high to low                                                               | 180                 | 200               | 220                 | mV          |
| Shutdown Hysteresis                                                    |                                                                                               |                     | 50                | 70                  | mV          |
| RESET COMPARATOR                                                       | •                                                                                             |                     |                   |                     | -           |
| DETECT Threshold                                                       |                                                                                               | 194                 | 200               | 206                 | mV          |
| DETECT Bias Current                                                    |                                                                                               | -100                |                   | 100                 | nA          |
| RESET ON Voltage                                                       | I <sub>RESET</sub> = 50μA                                                                     |                     | 100               | 200                 | mV          |
| RESET OFF Current                                                      | V <sub>RESET</sub> = 5V                                                                       |                     |                   | 1                   | μА          |

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.



Figure 1. Application Test Circuit



Figure 2. PFM Regulator Block Diagram

# 11

## **FUNCTIONAL DESCRIPTION**

The ML4875 combines Pulse Frequency Modulation (PFM) and synchronous rectification to create a boost converter that is both highly efficient and simple to use. A PFM regulator charges a single inductor for a fixed period of time and then completely discharges before another cycle begins, simplifying the design by eliminating the need for conventional current limiting circuitry. Synchronous rectification is accomplished by replacing an external Schottky diode with an on-chip PMOS device, reducing switching losses and external component count.

### **REGULATOR OPERATION**

A block diagram of the boost converter is shown in Figure 2. The circuit remains idle when  $V_{OUT}$  is at or above the desired output voltage, drawing  $50\mu A$  from  $V_{IN}$ , and  $8\mu A$  from  $V_{OUT}$  through the feedback resistors R1 and R2. When  $V_{OUT}$  drops below the desired output level, the output of amplifier A1 goes high, signaling the regulator to deliver charge to the output. Since the output of amplifier A2 is normally high, the flip-flop captures the A1 set signal and creates a pulse at the gate of the NMOS transistor Q1. The NMOS transistor will charge the inductor L1 for  $10\mu s$ , resulting in a peak current given by:

$$I_{L(PEAK)} = \frac{T_{ON} \times V_{IN}}{L_1} \approx \frac{10\mu s \times V_{IN}}{L_1}$$
 (1)

For reliable operation, L1 should be chosen so that  $I_{L(PEAK)}$  does not exceed 1.5A.

When the one-shot times out, the NMOS transistor releases the  $V_L$  pin, allowing the inductor to fly-back and momentarily charge the output through the body diode of PMOS transistor Q2 in series with shutdown transistor Q3. But, as the voltage across the PMOS transistor changes polarity, its gate will be driven low by the current sense amplifier A2, causing Q2 to short out its body diode. The inductor then discharges into the load through Q2. The output of A2 also serves to reset the flip-flop and one-shot in preparation for the next charging cycle. A2 releases the gate of Q2 when its current falls to zero. If  $V_{\rm OUT}$  is still low, the flip-flop will immediately initiate another pulse. The output capacitor (C1) filters the inductor current, limiting output voltage ripple. Inductor current and one-shot waveforms are shown in Figure 3.



Figure 3. PFM Inductor Current Waveforms and Timing.

#### **SHUTDOWN**

The ML4875 output can be shut down by pulling the SHDN pin high. When SHDN is high, the regulator stops switching, the control circuitry is powered down, and the body diode of the PMOS synchronous rectifier is disconnected from the output, allowing the output voltage to drop below the input voltage. This feature is unique to the ML4875, as most boost regulators use external Schottky diode rectifier which cannot be disconnected during shutdown. Leaving the Schottky diode connected causes excess power dissipation in the load during shutdown because the Schottky conducts whenever the output voltage drops 300mV below the input voltage.

#### **RESET COMPARATOR**

An additional comparator is provided to detect low  $V_{IN}$ , or any other error condition that is important to the user. The inverting input of the comparator is internally connected to  $V_{REF}$ , while the non-inverting input is provided externally at the DETECT pin. The output of the comparator is the RESET pin, which swings from  $V_{OUT}$  to GND when an error is detected.

## **DESIGN CONSIDERATIONS**

### **INDUCTOR**

Selecting the proper inductor for a specific application usually involves a trade-off between efficiency and maximum output current. Choosing too high a value will keep the regulator from delivering the required output current under worst case conditions. Choosing too low a value causes efficiency to suffer. It is necessary to know the maximum required output current and the input voltage range to select the proper inductor value. The maximum inductor value can be estimated using the following formula:

$$L_{MAX} = \frac{V_{IN(MIN)}^2 \times T_{ON(MIN)} \times \eta}{2 \times V_{OUT} \times I_{OUT(MAX)}}$$
(2)

where  $\eta$  is the efficiency, typically between 0.8 and 0.9. Note that this is the value of inductance that just barely delivers the required output current under worst case conditions. A lower value may be required to cover inductor tolerance, the effect of lower peak inductor currents caused by resistive losses, and minimum dead time between pulses.

Another method of determining the appropriate inductor value is to make an estimate based on the typical performance curves given in Figures 4 and 5. Figure 4 shows maximum output current as a function of input voltage for several inductor values. These are typical performance curves and leave no margin for inductance and ON-time variations. To accommodate worst case conditions, it is necessary to derate these curves by at least 10% in addition to inductor tolerance.

For example, a two cell to 5V application requires 80mA of output current while using an inductor with 15% tolerance. The output current should be derated by 25% to 100mA to cover the combined inductor and ON-time







Figure 4. Output Current vs Input Voltage.

tolerances. Assuming that 2V is the end of life voltage of a two cell input, Figure 4 shows that with a 2V input, the ML4875-5 delivers 99mA with a  $27\mu H$  inductor.

Figure 5 shows efficiency under the conditions used to create Figure 4. It can be seen that efficiency is mostly independent of input voltage and is closely related to inductor value. This illustrates the need to keep the inductor value as high as possible to attain peak system efficiency. As the inductor value goes down to 15 $\mu$ H, the efficiency drops to between 70% and 75%. With 56 $\mu$ H, the efficiency approaches 90% and there is little room for improvement. At values greater than 100 $\mu$ H, the operation of the synchronous rectifier becomes unreliable because the inductor current is so small that it is difficult for the control circuitry to detect. The data used to generate Figures 4 and 5 is provided in Table 1.

After the appropriate inductor value is chosen, it is necessary to find the minimum inductor current rating required. Peak inductor current is determined from the following formula:

$$I_{L(PEAK)} = \frac{T_{ON(MAX)} \times V_{IN(MAX)}}{L_{MIN}}$$
 (3)

In the two cell application previously described, a maximum input voltage of 3V would give a peak current of 1.2A. When comparing various inductors, it is important to keep in mind that suppliers use different criteria to determine their ratings. Many use a conservative current level, where inductance has dropped to 90% of its normal level. In any case, it is a good idea to try inductors of various current ratings with the ML4875 to determine which inductor is the best choice. Check efficiency and maximum output current, and if a current probe is available, look at the inductor current to see if it looks like the waveform shown in Figure 3. For additional information, see Applications Note 29.

Suitable inductors can be purchased from the following suppliers:

| Coilcraft   | (708) 639-6400 |
|-------------|----------------|
| Coiltronics | (407) 241-7876 |
| Dale        | (605) 665-9301 |
| Sumida      | (708) 956-0666 |



Figure 5. Typical Efficiency as a Function of VIN.

#### **OUTPUT CAPACITOR**

The choice of output capacitor is also important, as it controls the output ripple and optimizes the efficiency of the circuit. Output ripple is influenced by three capacitor parameters: capacitance, ESR, and ESL. The contribution due to capacitance can be determined by looking at the change in capacitor voltage required to store the energy delivered by the inductor in a single charge-discharge cycle, as determined by the following formula:

$$\Delta V_{OUT} = \frac{{T_{ON}}^2 \times {V_{IN}}^2}{2 \times L \times C \times (V_{OUT} - V_{IN})} \tag{4}$$

For a 2.4V input, and 5V output, a  $27\mu H$  inductor, and a  $47\mu F$  capacitor, the expected output ripple due to capacitor value is 87mV.

Capacitor Equivalent Series Resistance (ESR) and Equivalent Series Inductance (ESL), also contribute to the output ripple due to the inductor discharge current waveform. Just after the NMOS transistor turns off, the

output current ramps quickly to match the peak inductor current. This fast change in current through the output capacitor's ESL causes a high frequency (5ns) spike that can be over 1V in magnitude. After the ESL spike settles, the output voltage still has a ripple component equal to the inductor discharge current times the ESR. This component will have a sawtooth shape and a peak value equal to the peak inductor current times the ESR. ESR also has a negative effect on efficiency by contributing I-squared R losses during the discharge cycle.

An output capacitor with a capacitance of  $100\mu F$ , an ESR of less than  $0.1\Omega$ , and an ESL of less than 5nH is a good general purpose choice. Tantalum capacitors which meet these requirements can be obtained from the following suppliers:

Matsuo (714) 969-2491 Sprague (603) 224-1961

If ESL spikes are causing output noise problems, an EMI filter can be added in series with the output.

#### **INPUT CAPACITOR**

Unless the input source is a very low impedance battery, it will be necessary to decouple the input with a capacitor with a value of between  $47\mu F$  and  $100\mu F$ . This provides the benefits of preventing input ripple from affecting the ML4875 control circuitry, and it also improves efficiency by reducing I-squared R losses during the charge and discharge cycles of the inductor. Again, a low ESR capacitor (such as tantalum) is recommended.

#### DRIVING THE SHDN INPUT

Unlike other boost regulators which use external Schottky diodes, the ML4875 has the ability to isolate the load from the battery input when the SHDN pin is high. Since there may be no other voltage available when the regulator is in shutdown, the SHDN input threshold is set well below the minimum  $V_{IN}$  voltage. SHDN can be driven directly from an open collector device with a high value pull-up resistor to  $V_{IN}$ . If SHDN is driven from a TTL or CMOS output device, a resistor divider should be used to prevent the SHDN input high level from exceeding  $V_{IN}$ , and to ensure the SHDN input low level is below the 200mV threshold.

### SETTING THE RESET THRESHOLD

To use the  $\overline{RESET}$  comparator as an input voltage monitor, it is necessary to use an external resistor divider tied to the DETECT pin as shown in the block diagram. The resistor values  $R_A$  and  $R_B$  can be calculated using the following equation:

$$V_{IN(MIN)} = 0.2 \times \frac{(R_A + R_B)}{R_B}$$
 (5)

The value of  $R_B$  should be  $100k\Omega$  or less to minimize bias current errors.  $R_A$  is then found by rearranging the equation:

$$R_{A} = R_{B} \times \left( \frac{V_{IN(MIN)}}{0.2} - 1 \right) \tag{6}$$

## LAYOUT

Good PC board layout practices will ensure the proper operation of the ML4875. Important layout considerations include:

- Use adequate ground and power traces or planes
- Keep components as close as possible to the ML4875
- Use short trace lengths from the inductor to the V<sub>L</sub> pin and from the output capacitor to the V<sub>OUT</sub> pin
- Use a single point ground for the ML4875 ground pins, and the input and output capacitors

# TABLE 1. MAXIMUM OUTPUT CURRENT AND EFFICIENCY.

## ML4875-5.0

| $V_{IN}(V)$   | I <sub>IN</sub> (mA) | I <sub>OUT</sub> (mA) | EFFICIENCY % |  |
|---------------|----------------------|-----------------------|--------------|--|
| L = 15μH      |                      |                       |              |  |
| 1.0           | 237.5                | 35.7                  | 75.2         |  |
| 1.5           | 373.3                | 86.2                  | 77.0         |  |
| 2.0           | 494.6                | 151.8                 | 76.7         |  |
| 2.5           | 616.0                | 233.5                 | 75.8         |  |
| 3.0           | 710.5                | 319.7                 | 75.0         |  |
| 3.5           | 793.9                | 410.5                 | 73.9         |  |
| $L = 27\mu H$ |                      |                       |              |  |
| 1.0           | 138.2                | 22.0                  | 79.6         |  |
| 1.5           | 220.7                | 54.8                  | 82.8         |  |
| 2.0           | 296.2                | 98.8                  | 83.4         |  |
| 2.5           | 374.1                | 156.1                 | 83.5         |  |
| 3.0           | 441.6                | 220.7                 | 83.3         |  |
| 3.5           | 496.4                | 289.4                 | 83.3         |  |
| 4.0           | 538.2                | 358.5                 | 83.3         |  |
| 4.5           | 542.6                | 408.0                 | 83.5         |  |
| L = 56μH      |                      |                       |              |  |
| 1.0           | 72.5                 | 12.2                  | 84.1         |  |
| 1.5           | 113.1                | 29.8                  | 87.8         |  |
| 2.0           | 158.7                | 56.3                  | 88.7         |  |
| 2.5           | 201.6                | 89.7                  | 89.0         |  |
| 3.0           | 237.5                | 127.0                 | 89.1         |  |
| 3.5           | 270.4                | 169.0                 | 89.3         |  |
| 4.0           | 297.4                | 212.9                 | 89.5         |  |
| 4.5           | 310.4                | 251.0                 | 89.8         |  |

## ML4875-3.0

| $V_{IN}(V)$   | I <sub>IN</sub> (mA) | I <sub>OUT</sub> (mA) | EFFICIENCY % |
|---------------|----------------------|-----------------------|--------------|
| L = 15μH      |                      |                       |              |
| 1.0           | 242.8                | 59.2                  | 73.1         |
| 1.5           | 362.6                | 131.3                 | 72.4         |
| 2.0           | 461.6                | 219.2                 | 71.2         |
| 2.5           | 523.5                | 308.5                 | 70.7         |
| $L = 27\mu H$ |                      |                       |              |
| 1.0           | 144.9                | 38.9                  | 80.5         |
| 1.5           | 218.7                | 88.2                  | 80.7         |
| 2.0           | 286.8                | 153.4                 | 80.2         |
| 2.5           | 325.6                | 217.5                 | 80.2         |
| L = 56µH      |                      |                       |              |
| 1.0           | 74.3                 | 21.5                  | 86.8         |
| 1.5           | 119.1                | 52.0                  | 87.3         |
| 2.0           | 154.9                | 90.2                  | 87.3         |
| 2.5           | 183.0                | 133.2                 | 87.3         |

## ML4875-3.3

| V <sub>IN</sub> (V) | I <sub>IN</sub> (mA) | I <sub>OUT</sub> (mA)                 | EFFICIENCY % |
|---------------------|----------------------|---------------------------------------|--------------|
| L = 15μH            |                      | · · · · · · · · · · · · · · · · · · · |              |
| 1.0                 | 243.1                | 54.6                                  | 74.1         |
| 1.5                 | 346.6                | 122.1                                 | 77.5         |
| 2.0                 | 473.6                | 207.8                                 | 72.4         |
| 2.5                 | 551.9                | 299.9                                 | 71.7         |
| 3.0                 | 563.6                | 368.0                                 | 71.8         |
| $L = 27\mu H$       |                      |                                       |              |
| 1.0                 | 144.5                | 35.4                                  | 80.8         |
| 1.5                 | 218.4                | 80.9                                  | 81.5         |
| 2.0                 | 292.3                | 143.6                                 | 81.1         |
| 2.5                 | 345.7                | 211.8                                 | 80.9         |
| 3.0                 | 357.2                | 263.7                                 | 81.2         |
| L = 56µH            |                      |                                       |              |
| 1.0                 | 73.9                 | 19.5                                  | 87.1         |
| 1.5                 | 118.5                | 47.2                                  | 87.6         |
| 2.0                 | 156.8                | 83.4                                  | 87.8         |
| 2.5                 | 189.0                | 125.7                                 | 87.8         |
| 3.0                 | 206.6                | 165.5                                 | 88.1         |
|                     |                      |                                       |              |

# **ORDERING INFORMATION**

| PART NUMBER | OUTPUT VOLTAGE | TEMPERATURE RANGE | PACKAGE          |
|-------------|----------------|-------------------|------------------|
| ML4875CS-T  | 3.0V           | 0°C to 70°C       | 8-Pin SOIC (S08) |
| ML4875CS-3  | 3.3V           | 0°C to 70°C       | 8-Pin SOIC (S08) |
| ML4875CS-5  | 5.0V           | 0°C to 70°C       | 8-Pin SOIC (S08) |
| ML4875ES-T  | 3.0V           | -20°C to 70°C     | 8-Pin SOIC (S08) |
| ML4875ES-3  | 3.3V           | -20°C to 70°C     | 8-Pin SOIC (S08) |
| ML4875ES-5  | 5.0V           | -20°C to 70°C     | 8-Pin SOIC (S08) |





# ML4876

# **LCD Backlight Lamp Driver with Contrast**

## GENERAL DESCRIPTION

The ML4876 is an ideal solution for driving small cold cathode fluorescent tubes (CCFL) used in liquid crystal display (LCD) backlight applications. It provides the dimming ballast control and the contrast control for the LCD display.

By utilizing differential drive the ML4876 can deliver the same light output with significantly less input power compared to existing single ended drive schemes. Improvements as high as 30% can be realized when using low power lamps and advanced LCD screen housings. This increased light output is achieved because the differential drive configuration is much less sensitive, and therefore less power is wasted in the capacitive parasitics that exist in the backlight housing. An additional benefit of this configuration is an even distribution of light.

The ML4876 is optimized for portable applications where high efficiency is critical to maximize battery life. The high efficiency is achieved by a resonant scheme with zero voltage switching.

## **FEATURES**

- Backlight lamp driver with differential drive
- Up to 30% lower power for same light output
- Low standby current (< 10µA)
- Improved efficiency (≈95%)
- Allows all N-channel MOSFET drive
- Low switching losses
- Resonant threshold detection
- Buck regulator uses synchronous rectification

## **BLOCK DIAGRAM**



# PIN CONFIGURATION

## ML4876 20-Pin SSOP (R20)

| FEA OUT        | 1        | 20 | ☐ FILIM       |
|----------------|----------|----|---------------|
| FEA-           | 2        | 19 | ☐ B OFF       |
| FEA+           | 3        | 18 | ☐ B ON        |
| L ON           | 4        | 17 | ☐ GND         |
| VREF           | 5        | 16 | L GATE2       |
| ON/OFF         | 6        | 15 | <b>∏</b> HVDD |
| LEA-           | 7        | 14 | L GATE1       |
| LEA OUT        | 8        | 13 | □ VDD         |
| C <sub>T</sub> | ] 9      | 12 | ☐ F GATE      |
| L RTD          | 10       | 11 | B SYNC OUT    |
|                | L        |    | l             |
|                | TOP VIEW |    |               |

# PIN DESCRIPTION

| PIN# | NAME    | DESCRIPTION                                                   | PIN# | NAME       | DESCRIPTION                                                                             |
|------|---------|---------------------------------------------------------------|------|------------|-----------------------------------------------------------------------------------------|
| 1    | FEA OUT | Output of flyback (contrast) error amplifier.                 | 11   | B SYNC OUT | Output of MOSFET driver. Connects to gate of synchronous FET catch                      |
| 2    | FEA-    | Negative input of flyback (contrast) error amplifier.         | 12   | F GATE     | diode.  Connects to gate of MOSFET in                                                   |
| 3    | FEA+    | Positive input of flyback (contrast)                          |      |            | primary side of contrast control.                                                       |
|      |         | error amplifier.                                              | 13   | VDD        | Output of linear regulator. Positive                                                    |
| 4    | LON     | Logic input. A "0" on this pin                                | 1.4  | L CATE1    | power for IC.                                                                           |
| _    |         | disables the lamp driver section only.                        | 14   | L GATE1    | Output of MOSFET driver.  Connection to gate of one side of                             |
| 5    | VREF    | Voltage reference output.                                     |      |            | inverter FET drive pair.                                                                |
| 6    | ON/OFF  | Logic input. A "0" on this pin disables the linear regulator. | 15   | HVDD       | Battery power input to linear regulator.                                                |
| 7    | LEA-    | Negative input for lamp error amplifier.                      | 16   | L GATE2    | Output of MOSFET driver. Connection to gate of one side of                              |
| 8    | LEAOUT  | Output of lamp error amplifier.                               |      |            | inverter FET drive pair.                                                                |
| 9    | $C_{T}$ | Oscillator timing capacitor.                                  | 17   | GND        | Ground                                                                                  |
| 10   | L RTD   | Input to resonant threshold detector.                         | 18   | BON        | Connection to primary side of gate pulse transformer.                                   |
|      |         |                                                               | 19   | B OFF      | Output of MOSFET driver.<br>Connection to gate of FET that<br>disables the input power. |
|      |         |                                                               | 20   | FILIM      | Input to current limit comparator.                                                      |
|      |         |                                                               |      |            |                                                                                         |

# 11

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Current (I <sub>CC</sub> )                    | ١ |
|------------------------------------------------------|---|
| Output Current, Source or Sink                       | ١ |
| Voltage on FEA OUT, FEA-, FEA+, L ON, VREF,          |   |
| ON/OFF, LEA-, LEA OUT, C <sub>t</sub> , B synch out, |   |
| F GATE, VDD, L GATE 1, L GATE 2, GND, B ON,          |   |
| B OFF, F ILIM0.3V to VDD +0.3V                       | / |
| Voltage on HVDD 20V                                  | / |
| Current into L RTD±10mA                              |   |

| Junction Temperature                              | 150°C   |
|---------------------------------------------------|---------|
| Storage Temperature Range –65°C                   |         |
| Lead Temperature (Soldering 10 sec.)              | 260°C   |
| Thermal Resistance ( $\theta_{IA}$ ) Plastic SSOP | 100°C/W |

## **OPERATING CONDITIONS**

| Temperature Ran | ge ·         |
|-----------------|--------------|
| ML4876C         | 0°C to 70°C  |
| ML4876E         | 20°C to 70°C |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, VDD = 5V  $\pm$ 5%,  $T_A$ = -20°C to 70°C,  $C_T$  = 47pF (Note 1)

| PARAMETER                            | CONDITIONS                          | MIN   | TYP | MAX   | UNITS |
|--------------------------------------|-------------------------------------|-------|-----|-------|-------|
| CURRENT REGULATOR                    |                                     |       |     |       |       |
| Error Amplifier                      |                                     | ,     |     |       |       |
| Open Loop Gain                       |                                     | 60    | 70  |       | dB    |
| Bias Point                           | Closed loop                         | 0.18  | 0.2 | 0.22  | · V   |
| Output High                          | I <sub>LOAD</sub> = 5μA             | 2.8   | 3.0 |       | V     |
| Output Low                           | I <sub>LOAD</sub> = 25μΑ            |       | 0.4 | 0.7   | V     |
| Bandwidth (-3dB)                     |                                     |       | 1   |       | MHz   |
| Input Voltage Range                  |                                     | -0.3  | 0.2 | VREF  | V     |
| Input Bias Current                   |                                     |       | 50  | 100   | nA    |
| Current Limit Comparator             |                                     |       |     |       |       |
| Current Threshold                    |                                     | 450   | 500 | 550   | mV    |
| Input Bias Current                   | V <sub>LILIM</sub> = 0.1V           |       | 50  | 100   | nA    |
| Propagation Delay                    | (Note 2)                            |       | 30  |       | ns    |
| Output Drivers                       | -                                   |       |     |       |       |
| Output High - B SYNC OUT, B OFF      | VDD = 5V, I <sub>LOAD</sub> = 12mA  | 4.625 | 4.8 |       | V     |
| Output Low - B SYNC OUT, B OFF       | I <sub>LOAD</sub> = 12mA            |       | 0.2 | 0.375 | V     |
| Rise & Fall time - B SYNC OUT, B OFF | C <sub>LOAD</sub> = 100pF           |       | 20  | 50    | ns    |
| Output High - B ON                   | VDD = 5V, I <sub>LOAD</sub> = 12mA  | 4.625 | 4.8 |       | V     |
| Output Low - B ON                    | I <sub>LOAD</sub> = 50mA            |       | 0.2 | 0.375 | V     |
| Fall Time - B ON                     | C <sub>LOAD</sub> = 2400pF (Note 2) |       | 45  | 80    | ns    |
| ONE SHOT Pulse Width                 |                                     | 100   | 150 | 200   | ns    |
| <b>DELAY TIMER</b> Delay Time        |                                     | 20    | 35  | 55    | ns    |
| FLYBACK REGULATOR                    |                                     |       |     |       |       |
| Error Amplifier                      |                                     |       |     |       |       |
| Open Loop Gain                       |                                     | 60    | 70  |       | dB    |
| Offset Voltage                       |                                     | -15   |     | 15    | mV    |
| Output High                          | $I_{LOAD} = 5\mu A$                 | 2.8   | 3.0 |       | V     |
| Output Low                           | $I_{LOAD} = 25\mu A$                |       | 0.4 | 0.7   | V     |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                      | CONDITIONS                            | MIN   | TYP | MAX      | UNITS |
|--------------------------------|---------------------------------------|-------|-----|----------|-------|
| FLYBACK REGULATOR (CONTINUED)  |                                       |       |     |          |       |
| Current Limit Comparator       |                                       |       |     |          |       |
| Threshold                      |                                       | 70    | 100 | 130      | mV    |
| Input Bias Current             | V <sub>LILIM</sub> = 0.1V             |       | 50  | 100      | nA    |
| Propagation Delay              |                                       |       | 125 | 250      | ns    |
| Output Drivers                 | · · · · · · · · · · · · · · · · · · · |       |     |          |       |
| Output High - F Gate           | VDD = 5V, I <sub>LOAD</sub> = 12mA    | 4.625 | 4.8 |          | V     |
| Output Low - F Gate            | I <sub>LOAD</sub> = 50mA              |       | 0.2 | 0.375    | V     |
| Rise & Fall Time               | C <sub>LOAD</sub> = 1000pF            |       | 20  | 50       | ns    |
| HIGH VOLTAGE INVERTER          |                                       |       |     |          |       |
| Oscillator                     |                                       |       |     |          |       |
| Nominal Frequency              |                                       | 59    | 70  | 81       | kHz   |
| Discharge Current              | V <sub>CT</sub> = 2V                  | 500   | 700 | 900      | μA    |
| Peak Voltage                   |                                       | 2.3   | 2.5 | 2.7      | V     |
| Valley Voltage                 |                                       | 0.8   | 1   | 1.2      | V     |
| Output Drivers                 |                                       |       |     |          | I     |
| Output High - L GATE 1, 2      | VDD = 5V, I <sub>LOAD</sub> = 12mA    | 4.625 | 4.8 | T        | V     |
| Output Low - L GATE 1, 2       | I <sub>LOAD</sub> = 50mA              |       | 0.2 | 0.375    | V     |
| Rise & Fall Time - L GATE 1, 2 | $C_{LOAD} = 1000pF$                   |       | 20  | 50       | ns    |
| Resonant threshold Detector    |                                       |       |     | <u> </u> |       |
| Threshold                      |                                       | 0.75  | 1.1 | 1.45     | V     |
| Hysteresis                     |                                       | 250   | 500 | 750      | mV    |
| Lamp Out Detect                |                                       |       |     |          |       |
| Threshold                      |                                       | 16    | 18  | 20       | V .   |
| Under Voltage Detector         |                                       |       |     |          |       |
| Start Up Threshold             |                                       | 3.8   | 4.1 | 4.4      | V     |
| Hysteresis                     |                                       | 150   | 300 | 450      | mV    |
| Logic Interface (On/Off, L ON) |                                       |       |     |          |       |
| VIH                            |                                       | 2.6   |     |          | V     |
| VIL                            |                                       |       |     | 0.5      | V     |
| Input Bias Current             | V <sub>I</sub> = 3V                   |       | 10  | 25       | μА    |
| Linear Regulator               |                                       |       |     |          |       |
| Regulator Voltage (VDD)        | HVDD = 12V                            | 4.75  | 5.0 | 5.35     | ٧     |
| Regulator Source Current       | External to device                    |       | 10  |          | mA    |
| Drop Out Voltage               | I <sub>HVDD</sub> = 1mA               |       | 30  | 90       | mV    |
| Drop Out Voltage               | I <sub>HVDD</sub> = 5mA               |       | 125 | 275      | mA    |
| HVDD Input Voltage Range       |                                       | 5     |     | 18       | V     |

# 11

## **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                    | CONDITIONS                        | MIN   | TYP  | MAX   | UNITS |
|------------------------------|-----------------------------------|-------|------|-------|-------|
| SUPPLY                       |                                   |       |      |       |       |
| VDD Supply Current (No Load) | On/Off = 3V, $L_{ON}$ = 3V        |       | 0.45 | 0.6   | mA    |
| VDD Supply Current           | On/Off = 3V, L <sub>ON</sub> = 0V |       | 200  | 350   | μΑ    |
| VDD Supply Current           | On/Off = "0", HVDD = 12V          |       |      | 10    | μΑ    |
| VREF Output Voltage          | T <sub>A</sub> = 25°C             | 2.47  | 2.5  | 2.53  | V     |
| VREF Load Regulation         | I <sub>VREF</sub> = 25μA          |       | 10   | 20    | mV    |
| VREF Line Regulation         |                                   |       | 20   | 30    | mV    |
| VREF Line, Load, Temp        |                                   | 2.465 | 2.5  | 2.535 | V     |

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.

Note 2: Actual load is 1200pF. The 2:1 transformer reflects an effective 2400pF.



NOTE 1 R1, D3, Q2 ARE OPTIONAL AND ALLOWS A BATTERY VOLTAGE RANGE FROM +7 TO +28V. REMOVING THESE COMPONENTS AND CONNECTING DIRECTLY TO THE INPUT VOLTAGE ALLOWS +5.0 TO +18V.

Figure 1. Typical Application Schematic for the ML4876



## **FUNCTIONAL DESCRIPTION**

The ML4876 consists of a PWM regulator, a lamp driver/inverter, a linear regulator, a flyback regulator, and control circuits. This IC, in conjunction with external components, converts a DC battery voltage into the high voltage and high frequency ac signal required to start and drive miniature cold cathode fluorescent lamps. In addition it generates the DC voltage for the contrast requirements of LCD screens. A typical application circuit is shown in figure 1. Please refer to Application Note 32 for detailed application information beyond what is presented here.

Note: Please read the Power Sequencing section below prior to using the ML4876.

#### LAMP DRIVER

The lamp driver, sometimes referred to as a lamp inverter, is comprised of a PWM regulator and a Royer type inverter circuit to drive the lamp. The PWM regulator, in a buck configuration, controls the magnitude of the lamp current to provide the dimming capability. Figure 2 shows a simplified circuit to more easily illustrate the operation of the circuit.

Due to the presence of the buck inductor, L1, the circuit shown in figure 2 is essentially a current fed parallel loaded resonant circuit. Lm is the primary inductance of the output transformer, T1, which tunes with the resonant capacitor  $C_R$  to set the resonant frequency of the inverter. The oscillator frequency is always set lower than the natural resonant frequency to ensure synchronization. The current source IC models the current through the buck inductor L1.



Figure 2. Simplified Lamp Driver Circuit

The MOSFETs, Q4 and Q5 are alternately turned on with a constant 50% duty cycle signal (L GATE1, L GATE2) at one-half the frequency of the oscillator. In this way each transistor pulses, or excites, the resonant tank on each half cycle. The combination of these two signals appear across the primary winding of the output transformer as a sinusoidal waveform. This voltage is multiplied by the step-up turns ratio of the output transformer and impressed across the lamp.

The output transitions are controlled by feedback through the L RTD pin by sensing the voltage at the center tap of the output transformer. Each time this signal reaches the minimum resonant threshold detection point an internal clock pulse is generated to keep the system synchronized. Figure 3 shows some of these representative waveforms at the important nodes of the circuit.



Figure 3. Operating Waveforms of the Lamp Driver Section

The PWM regulator is comprised of a MOSFET (U2-A). inductor L1, and the gate control and drive circuitry as shown in figure 1. A signal with a constant pulse width of 150nS is applied to the primary of the 2:1 pulse transformer T2, rectified by diode D2, and used to charge the gate capacitance of U2-A, thereby turning it on. The turn off is controlled by discharging this capacitance through MOSFET U2-B. The pulse width of the signal on the gate of U2-B (B OFF) varies according to the amplitude of the feedback signal on LEA-, pin 7, which is proportional to the ac current flowing in the lamp. This feedback signal is developed by monitoring the current through resistor R6 in the common source connection of the inverter MOSFETs, Q4 and Q5. The lamp current, and therefore brightness, is adjusted by varying the voltage applied to R7, at the brightness adjust control point. Increasing this voltage decreases the brightness.

#### **CONTRAST CONTROL GENERATOR**

The contrast voltage generator is a separate regulator in a flyback configuration. In conjunction with the external transformer (T3), MOSFET (Q1), diode (D1), and assorted capacitors and resistors, it provides an adjustable DC output contrast voltage necessary to drive LCD screens. The voltage is adjusted by controlling the voltage applied to R5, at the contrast adjustment point.

The contrast voltage can be made either positive or negative simply by changing the connection of the external components. The schematic shown in figure 1 is connected for a negative voltage. Please refer to Application Note 32 for the circuit connection for a positive output voltage.

#### **OSCILLATOR**

The frequency of the oscillator in-the ML4876 is set by selecting the value of C<sub>T</sub>.

The following graph shows the oscillator frequency versus the value of  $C_T$ . This nomograph may be used to select the appropriate value of  $C_T$  to achieve the desired oscillator frequency.



#### LINEAR REGULATOR

A linear voltage regulator is provided to power the low voltage and low current control circuitry on the ML4876. This is typically used when there is no separate 5 volt supply available at the inverter board. For operation up to 18 volts the linear regulator is used by connecting the HVDD pin to the input battery voltage. For operation over 18 volts, a MOSFET, and a resistor (Q2 and R1, in figure 1) are connected as shown. The MOSFET is required to stand off the high voltage.

#### LAMP OUT DETECT

In those cases when there is no lamp connected, or the connection is faulty, the output voltage of the lamp driver circuit will tend to rise to a high level in an attempt to start the nonexistent lamp. The lamp out detect circuit on the ML4876 will detect this condition by sensing the center tap voltage on the primary of the output transformer, T1 on the L RTD pin. When this voltage exceeds 16 volts, an internal latch is set and the lamp driver goes into a shutdown mode. The logic control pin L ON must be cycled low, then high to reset the latch and return the lamp driver to the normal state.

#### LOGIC CONTROL

The ML4876 is controlled by a two logic inputs, L ON and ON/OFF. A logic level high on the L ON pin enables just the lamp driver. A logic zero on the L ON pin disable the lamp driver only. A logic level high on the ON/OFF pin enable the complete circuit. A logic level low on the ON/OFF pin puts the circuit into a very low power state.

### **POWER SEQUENCING**

It is important to observe correct power and logic input sequencing when powering up the ML4876. The following procedure must be observed to avoid damaging the device.

- 1. Apply the battery power to HVDD
- 2. Apply the VDD voltage (if HVDD is not used). With HVDD connected this voltage is supplied by the internal regulator on the ML4876.
- 3. Apply a logic high to the ON/OFF input. This will enable the internal linear regulator to ensure the VDD supply is on (when HVDD is used).
- 4. Apply a logic high to the L ON input.

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML4876CR    | 0°C to 70°C       | Molded SSOP (R20) |
| ML4876ER    | −20°C to 70°C     | Molded SSOP (R20) |





ML4877

# **LCD Backlight Lamp Driver**

## GENERAL DESCRIPTION

The ML4877 is an ideal solution for driving small cold cathode fluorescent tubes (CCFL) used in liquid crystal display (LCD) backlight applications. It provides dimming ballast control for the LCD display.

By utilizing differential drive the ML4877 can deliver the same light output with significantly less input power compared to existing single ended drive schemes. Improvements as high as 30% can be realized when using low power lamps and advanced LCD screen housings. This increased light output is achieved because the differential drive configuration is much less sensitive, and therefore less power is wasted in the capacitive parasitics that exist in the backlight housing. An additional benefit of this configuration is an even distribution of light.

The IC includes an adjustable lamp out detect circuit that latches the IC off when a lamp fault is detected. Also, the unique architecture of the ML4877 allows the development of a backlight system that will inherently meet the UL requirements for safety.

The ML4877 is optimized for portable applications where high efficiency is critical to maximize battery life. The high efficiency is achieved by a resonant scheme with zero voltage switching.

## **FEATURES**

- Backlight lamp driver with differential drive
- Up to 30% lower power for same light output
- Low standby current (< 10µA)
- Improved efficiency (≈95%)
- Allows all N-channel MOSFET drive
- Adjustable lamp out detect with latch
- Resonant threshold detection and synchronous rectification
- Positive input for dimming control

## **BLOCK DIAGRAM**



# **PIN CONFIGURATION**

#### ML4877 20-Pin SSOP (R20) LEA+ 20 B OFF AZR 🔲 19 B ON SS CAP 18 GND R<sub>T</sub> 17 PGND VREF 16 L GATE 2 L ILIM 15 ON/OFF LEA-14 L GATE 1 LEA OUT 13 VDD Ст 🔲 9 12 HVDD L RTD 11 B SYNC OUT

TOP VIEW

| PIN DESCRIPTION |         |                                                                    |            |         |                                                                                         |
|-----------------|---------|--------------------------------------------------------------------|------------|---------|-----------------------------------------------------------------------------------------|
| PIN#            | NAME    | DESCRIPTION                                                        | PIN#       | NAME    | DESCRIPTION                                                                             |
| 1               | LEA+    | Positive input for lamp error amp.                                 | 11         | B SYNC  | Output of MOSFET driver to gate of                                                      |
| 2               | AZR     | Connection to gate of external FET                                 |            | OUT     | synchronous FET catch diode.                                                            |
|                 |         | for high voltage regulator. Internally a zener diode to ground.    | 12         | HVDD    | Battery power input to linear regulator.                                                |
| 3               | SS CAP  | Connection of optional external soft start capacitor.              | 13         | VDD     | Output of linear regulator. Positive power for IC.                                      |
| 4               | $R_{T}$ | Oscillator timing resistor.                                        | 14         | L GATE1 | Output of MOSFET driver.                                                                |
| 5               | VREF    | Voltage reference output.                                          |            |         | Connection to gate of one side of inverter FET drive pair.                              |
| 6               | LILIM   | Input to current limit amplifier.                                  | 15         | ON/OFF  | Logic input for chip                                                                    |
| 7               | LEA-    | Negative input for lamp error amplifier.                           | 16         | L GATE2 | Output of MOSFET driver. Connection to gate of one side of                              |
| 8               | LEA OUT | Output of lamp error amplifier.                                    |            |         | inverter FET drive pair.                                                                |
|                 |         | External compensation capacitor connects between this pin and LEA. | 1 <i>7</i> | PGND    | Power ground                                                                            |
| 9               | $C_T$   | Oscillator timing capacitor.                                       | 18         | GND     | Signal ground.                                                                          |
| 10              | L RTD   | Input to resonant threshold detector.                              | 19         | BON     | Connection to primary side of gate pulse transformer.                                   |
|                 |         |                                                                    | 20         | B OFF   | Output of MOSFET driver.<br>Connection to gate of FET that<br>disables the input power. |

# 11

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Current (I <sub>CC</sub> )                         |
|-----------------------------------------------------------|
| Output Current, Source or Sink                            |
| Voltage on Pins LEA+, AZR, SS CAP, R <sub>T</sub> , VREF, |
| L ILIM, LEA-, LEA OUT, C <sub>T</sub> , B SYNCH OUT, VDD, |
| L GATE 1, ON/OFF, L GATE 2, PGND, GND,                    |
| B ON, B OFF                                               |
| Voltage on HVDD                                           |

| Current into L RTD                                | ±10mA         |
|---------------------------------------------------|---------------|
| Junction Temperature                              | 150°C         |
| Storage Temperature Range                         | 65°C to 150°C |
| Lead Temperature (Soldering 10 sec.)              | 260°C         |
| Thermal Resistance ( $\theta_{JA}$ ) Plastic SSOP | 100°C/W       |

## **OPERATING CONDITIONS**

| Temperature Range |              |
|-------------------|--------------|
| ML4877C           | 0°C to 70°C  |
| ML4877E           | 20°C to 70°C |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, VDD =  $5V \pm 5\%$ , T<sub>A</sub>= Operating Temperature Range, C<sub>T</sub> = 47pF, R<sub>T</sub> = 82k $\Omega$  (Note 1)

| PARAMETER                            | CONDITIONS                          | MIN   | TYP | MAX   | UNITS |
|--------------------------------------|-------------------------------------|-------|-----|-------|-------|
| CURRENT REGULATOR                    |                                     |       |     |       |       |
| Error Amplifier                      |                                     |       |     |       |       |
| Open Loop Gain                       |                                     | 60    | 70  |       | dB    |
| Output High                          | $I_{LOAD} = 5\mu A$                 | 2.8   | 3.0 |       | V     |
| Output Low                           | I <sub>LOAD</sub> = 25μA            |       | 0.4 | 0.7   | V     |
| Bandwidth (–3dB)                     |                                     |       | 1   |       | MHz   |
| Common Mode Voltage Range            |                                     | 0     |     | 1.0   | V     |
| Input Bias Current                   |                                     |       | 50  | 100   | nA    |
| Input Offset Voltage                 |                                     | -5    | 0   | 5     | mV    |
| Soft Start Charge Current            | V <sub>SSCAP</sub> = 1V             | 550   | 750 | 950   | nA    |
| Soft Start Threshold (LEA OUT)       | V <sub>SSCAP</sub> = 1V             | 2     |     | 2.5   | V     |
| Current Limit Comparator             |                                     |       |     |       | •     |
| Current Threshold                    |                                     | 450   | 500 | 550   | mV    |
| Input Bias Current                   | V <sub>LILM</sub> = 0.1V            |       | 50  | 100   | nA    |
| Propagation Delay                    | (Note 2)                            |       | 150 | 250   | ns    |
| Output Drivers                       |                                     |       | ,   |       |       |
| Output High - B SYNC OUT, B OFF      | VDD = 5V, I <sub>LOAD</sub> = 12mA  | 4.625 | 4.8 |       | V     |
| Output Low - B SYNC OUT, B OFF       | I <sub>LOAD</sub> = 12mA            |       | 0.2 | 0.375 | V     |
| Rise & Fall time - B SYNC OUT, B OFF | C <sub>LOAD</sub> = 100pF           |       | 20  | 50    | ns    |
| Output High - B ON                   | VDD = 5V, I <sub>LOAD</sub> = 12mA  | 4.625 | 4.8 |       | V     |
| Output Low - B ON                    | I <sub>LOAD</sub> = 50mA            |       | 0.2 | 0.375 | V     |
| Fall Time - B ON                     | C <sub>LOAD</sub> = 2400pF (Note 2) |       | 45  | 80    | ns    |
| ONE SHOT Pulse Width                 |                                     | 100   | 150 | 200   | ns    |
| <b>DELAY TIMER</b> Delay Time        |                                     | 20    | 35  | 55    | ns    |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                         | CONDITIONS                         | MIN                                          | TYP         | MAX   | UNITS |
|-----------------------------------|------------------------------------|----------------------------------------------|-------------|-------|-------|
| HIGH VOLTAGE INVERTER             |                                    |                                              |             |       |       |
| Oscillator                        |                                    |                                              |             |       |       |
| Nominal Frequency                 |                                    | 68                                           | 80          | 92    | kHz   |
| Discharge Current                 | V <sub>CT</sub> = 2V               | 500                                          | 700         | 900   | μА    |
| Peak Voltage                      |                                    | 2.3                                          | 2.5         | 2.7   | V     |
| Valley Voltage                    |                                    | 0.8                                          | 1           | 1.2   | V     |
| Output Drivers                    |                                    |                                              |             |       |       |
| Output High - L GATE 1, 2         | VDD = 5V, I <sub>LOAD</sub> = 12mA | 4.625                                        | 4.8         |       | V     |
| Output Low - L GATE 1, 2          | I <sub>LOAD</sub> = 50mA           |                                              | 0.2         | 0.375 | V     |
| Rise & Fall Time - L GATE 1, 2    | C <sub>LOAD</sub> = 1000pF         |                                              | 20          | 50    | ns    |
| Resonant Threshold Detector       |                                    |                                              | <del></del> |       | I     |
| Threshold                         |                                    | 0.45                                         | 0.8         | 1.15  | V     |
| Hysteresis                        |                                    | 0.15                                         | 0.3         | 0.45  | mV    |
| Lamp Out Detect                   |                                    |                                              |             |       | L     |
| Threshold                         |                                    | -2                                           | VDD         | 2     | %     |
| Latch Inhibit Threshold (SSCAP)   | LRTD > VDD + 0.1V                  |                                              | 2.5         |       | V     |
| Under Voltage Detector            |                                    |                                              |             |       | l     |
| Start Up Threshold                |                                    | 3.8                                          | 4.1         | 4.4   | V     |
| Hysteresis                        |                                    | 150                                          | 300         | 450   | mV    |
| Logic Interface (On/Off)          |                                    | 1                                            |             | 1     |       |
| VIH                               |                                    | 2.5                                          | T           |       | V     |
| VIL                               |                                    |                                              |             | 0.5   | V     |
| Input Bias Current                | On/Off = 3V                        |                                              | 10          | 25    | μΑ    |
| Linear Regulator                  |                                    |                                              | -           |       |       |
| Aux Zener Reference Voltage (AZR) | $I_{AZR} = 10\mu A$                | 12.3                                         | 13.5        | 14.7  | V     |
| Regulator Voltage (VDD)           | HVDD = 12V                         | 4.75                                         | 5.0         | 5.35  | V     |
| Regulator Source Current          | External to device                 |                                              | 10          |       | mA    |
| Drop Out Voltage                  | I <sub>HVDD</sub> = 1mA            |                                              | .30         | 90    | mA    |
| Drop Out Voltage                  | I <sub>HVDD</sub> = 5mA            |                                              | 125         | 275   | mA    |
| HVDD Input Voltage Range          |                                    | 5                                            |             | 18    | V     |
| Bias                              |                                    | <u>'                                    </u> |             |       |       |
| VDD Supply Current                | On/Off = "1", no load              |                                              | 375         | 450   | μА    |
| VDD Supply Current                | On/Off = "0", HVDD = 12V           |                                              | 1           | 10    | μА    |
| VREF Load Regulation              | $I_{LOAD} = 25\mu A$               |                                              | 10          | 20    | mV    |
| VREF Output Voltage               | T <sub>A</sub> = 25°C              | 2.47                                         | 2.5         | 2.53  | V     |
| VREF Line Regulation              |                                    |                                              | 20          | 30    | mV    |
| VREF Line, Load, Temp             |                                    | 2.465                                        | 2.5         | 2.535 | V     |

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.

Note 2: Actual load is 1200pF. The 2:1 transformer reflects an effective 2400pF.



\*NOTE: USED FOR INPUT VOLTAGES GREATER THAN 18 VOLTS

Figure 1. Typical Application Schematic for the ML4877

## **FUNCTIONAL DESCRIPTION**

The ML4877 consists of a PWM regulator, a lamp driver/inverter, a linear regulator and control circuits. This IC, in conjunction with external components, converts a DC battery voltage into the high voltage and high frequency AC signal required to start and drive miniature cold cathode fluorescent lamps. A typical application circuit is shown in figure 1. Please refer to Application Note 32 for detailed application information beyond what is presented here.

Note: Please read the Power Sequencing section below prior to using the ML4877.

#### LAMP DRIVER

The lamp driver, sometimes referred to as a lamp inverter, is comprised of a PWM regulator and a Royer type inverter circuit to drive the lamp. The PWM regulator, in a buck configuration, controls the magnitude of the lamp current to provide the dimming capability. Figure 2 shows a simplified circuit to more easily illustrate the operation of the circuit.

Due to the presence of the buck inductor, L1, the circuit shown in figure 2 is essentially a current fed parallel loaded resonant circuit. Lm is the primary inductance of the output transformer, T1, which tunes with the resonant capacitor  $C_R$  to set the resonant frequency of the inverter. The oscillator frequency is always set lower than the natural resonant frequency to ensure synchronization. The current source IC models the current through the buck inductor L1.



Figure 2. Simplified Lamp Driver Circuit

The MOSFETs, Q3 and Q4 are alternately turned on with a constant 50% duty cycle signal (L GATE1, L GATE2) at one-half the frequency of the oscillator. In this way each transistor pulses, or excites, the resonant tank on each half cycle. The combination of these two signals appear across the primary winding of the output transformer as a sinusoidal waveform. This voltage is multiplied by the step-up turns ratio of the output transformer and impressed across the lamp.

The output transitions are controlled by feedback through the L RTD pin by sensing the voltage at the center tap of the output transformer. Each time this signal reaches the minimum resonant threshold detection point an internal clock pulse is generated to keep the system synchronized. Figure 3 shows some of these representative waveforms at the important nodes of the circuit.



Figure 3. Operating Waveforms of the Lamp Driver Section

The PWM regulator is comprised of a MOSFET (U2-A), inductor L1, and the gate control and drive circuitry as shown in figure 1. A signal with a constant pulse width of 150ns is applied to the primary of the 2:1 pulse transformer T2, rectified by diode D1, and used to charge the gate capacitance of U2-A, thereby turning it on. The turn off is controlled by discharging this capacitance through MOSFET Q2. The pulse width of the signal on the gate of Q2 (B OFF) varies according to the difference of the amplitude of the feedback signal on LEA+, and LEA-. The signal on LEA- is proportional to the AC current flowing in the lamp, while the signal on LEA+ is a function of the brightness control setting. The AC lamp current feedback signal is developed by monitoring the current through resistor R6 in the common source connection of the inverter MOSFETs, Q3 and Q4. The lamp current, and therefore brightness, is adjusted by varying the voltage applied to R4, at the brightness adjust control point. Increasing this voltage increases the brightness.

#### **OSCILLATOR**

The frequency of the oscillator in the ML4877 is set by selecting the values of  $C_T$  and  $R_T$ .

The following graph shows the oscillator frequency versus the value of RT for different values of  $C_T$ . This nomograph may be used to select the appropriate value of  $R_T$  and  $C_T$  to achieve the desired oscillator frequency for the ML4877.



#### LINEAR REGULATOR

A linear voltage regulator is provided to power the low voltage and low current control circuitry on the ML4877. This is typically used when there is no separate 5 volt supply available at the inverter board. For operation up to 18 volts the linear regulator is used by connecting the HVDD pin to the input battery voltage. For operation over 18 volts, a MOSFET, and a resistor (Q1 and R1, in figure 1) are connected as shown. The MOSFET is required to stand off the high voltage. The AZR pin is just a zener diode to ground used to bias the gate of Q1.

#### LAMP OUT DETECT

In those cases when there is no lamp connected, or the connection is faulty, the output voltage of the lamp driver circuit will tend to rise to a high level in an attempt to start the nonexistent lamp. The lamp out detect circuit on the ML4877 will detect this condition by sensing a voltage proportional to the center tap voltage on the primary of the output transformer, T1 on the L RTD pin. The ration of resistors R7 and R8 sets the lamp out detect threshold. When the voltage on the L RTD pin exceeds VDD, an internal latch is set and the lamp driver goes into a shutdown mode. The logic control pin ON/OFF must be cycled low, then high to reset the latch and return the lamp driver to the normal state. The input to the lamp out latch is inhibited by the signal on the soft start pin. The latch will not be set until the voltage on SS CAP (pin 3) rises to more than 4.2V nominally.

#### SOFT START

The capability to control the start up behavior is achieved by setting the value of a single capacitor, C2 in figure 1. By selecting the appropriate value the AC lamp current can be set to slowly increase with a controlled time constant. The capacitor value can be calculated according to the following formula.

$$C = (3 \times 10^{-7})T_S$$

Where  $T_S$  = Duration of the soft start sequence in seconds

#### LOGIC CONTROL

The ML4877 is controlled by a single logic input, ON/OFF. A logic level high on this pin enables the lamp driver. A logic zero puts the circuit into a very low power state.

### **POWER SEQUENCING**

It is important to observe correct power and logic input sequencing when powering up the ML4877. The following procedure must be observed to avoid damaging the device.

- 1. Apply the battery power to HVDD, or
- If HVDD is not used. Apply the VDD voltage. With HVDD connected the VDD voltage is supplied by the internal regulator on the ML4877.
- 3. Apply a logic high to the ON/OFF input.

11

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |  |  |
|-------------|-------------------|-------------------|--|--|
| ML4877CR    | 0°C to 70°C       | Molded SSOP (R20) |  |  |
| ML4877ER    | −20°C to 70°C     | Molded SSOP (R20) |  |  |



# ML4878 LCD Backlight Lamp Driver

## GENERAL DESCRIPTION

The ML4878 is an integrated ballast controller for miniature cold cathode fluorescent lamps (CCFL) that are used for back lighting of liquid crystal displays (LCD). The device provides starting and running control of the lamps by driving them differentially. Only two external FETs are required for greater light efficiency and minimum parts count, while providing electronic dimming control.

The ML4878 operates in a fixed frequency mode, set by the user, to minimize filtering considerations and contains all of the necessary safety features to meet UL requirements as well as a robust design.

## **FEATURES**

- Differential half bridge lamp drive for increased light output and efficiency
- Lamp out detect with latch
- External power down mode 0.5V to 3V DC dimming range
- Programmable fixed frequency operation
- Operation from 4.5V to 18V DC input
- On chip regulator
- Minimal parts count for low cost solution
- Capable of meeting all safety standards

## **BLOCK DIAGRAM**



# PIN CONFIGURATION

ML4878 14-Pin SOIC (S14)



# PIN DESCRIPTION

| PIN# | NAME | FUNCTION                                                                                                                                                                                  | PIN# | NAME   | FUNCTION                                                                                                |
|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|---------------------------------------------------------------------------------------------------------|
| 1    | СОМР | Compensation capacitor to ground sets the response of the duty-cycle control loop.                                                                                                        | 7    | ON/OFF | Logic input to control whether the device is in the normal operating mode or in the power down, or off, |
| 2    | CTLO | Capacitor to ground sets the                                                                                                                                                              |      |        | mode. TTL compatible.                                                                                   |
|      |      | maximum time before a lamp out condition is detected.                                                                                                                                     | 8    | BATT   | Battery power input to the IC. Input for on-chip linear regulator.                                      |
| 3    | ISNS | Lamp current sense input. Connects to                                                                                                                                                     | 9    | OUTP   | P-channel MOSFET driver output.                                                                         |
|      |      | the current sense resistor.                                                                                                                                                               | 10   | VREG   | DC output of on-chip linear regulator                                                                   |
| 4    | RR   | A resistor to the battery voltage input adjusts the slope of the internal ramp                                                                                                            |      |        | and power input for the on-chip circuitry. Nominally 6.0 volts.                                         |
|      |      | voltage. It allows the circuit to track the changes in the battery input                                                                                                                  | 11   | OUTN   | N-channel MOSFET driver output.                                                                         |
|      |      | voltage level.                                                                                                                                                                            | 12   | GND    | Signal and power ground.                                                                                |
| 5    | RT   | Timing resistor. A resistor to ground sets the minimum slope of the internal                                                                                                              | 13   | CHSC   | Capacitor for high side driver input voltage transient correction.                                      |
|      |      | ramp generator.                                                                                                                                                                           | 14   | VSNS   | Lamp voltage sense input. Connects                                                                      |
| 6    | DIM  | Voltage input to control the lamp<br>brightness. Maximum brightness is<br>achieved with 3V and minimum<br>brightness (0), or off, with 0.5V. Can<br>be driven directly with a PWM signal. |      |        | to voltage divider on primary of output transformer.                                                    |

# 11

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Current (BATT, VREG)                 | 75mA     |
|---------------------------------------------|----------|
| Output Current, Source or Sink (OUTN, OUTP) |          |
| Current into RT, RR                         |          |
| All other pins0.3V to VF                    | REG 0.3V |

| BATT Voltage                                        | 20V         |
|-----------------------------------------------------|-------------|
| RR Voltage                                          |             |
| Junction Temperature                                | 150°C       |
| Storage Temperature Range65                         | °C to 150°C |
| Lead Temperature (Soldering 10 Sec.)                | 260°C       |
| Thermal Resistance ( $\theta_{IA}$ Plastic SOIC 14) | 105°C/W     |

## **OPERATING CONDITIONS**

Temperature Range ...... 0°C to 70°C

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, BATT =  $12V \pm 5\%$ , ON/OFF = "1",  $T_A = 0$ °C to 70°C, RT =  $160k\Omega$ , RR =  $750k\Omega$ , COMP = 10nF, CHSC = 1nF (Note 1)

| PARAMETER                                            | CONDITIONS                                            | MIN   | TYP  | MAX   | UNITS |
|------------------------------------------------------|-------------------------------------------------------|-------|------|-------|-------|
| LAMP CONTROL (pins COMP, ISNS, E                     | DIM, VSNS)                                            |       |      |       |       |
| DIM Input Control Range                              | Minimum/Maximum Brightness                            | 0.25  |      | 3.0   | V     |
| DIM Transconductance                                 | VSNS = 0.15V, COMP = 1V                               | 2.8   | 4    | 5.2   | μA/V  |
| DIM Input Offset Voltage                             | ISNS = 0                                              | -200  |      | 200   | mV    |
| DIM Input High Voltage                               | Maximum Brightness                                    | 2.9   | 3.0  | 3.1   | V     |
| DIM Input Low Voltage                                | Minimum Brightness                                    | 0.35  | 0.5  | 0.65  | V     |
| ISNS Transconductance                                | DIM = 0.5V, COMP = 1V, Note 2                         | 60    | 90   | 120   | μΑ/V  |
| DIM Gm/ISNS Gm Ratio                                 | DC                                                    |       | 25   |       |       |
| COMP Off Current                                     | DIM = 0.5V, ISNS = -200mV,<br>VSNS = 150mV, COMP = 1V | 1     |      |       | μА    |
| COMP ISOURCE                                         | VSNS = 300mV, ISNS = 0V,<br>COMP = 0.45               |       | 10   |       | μА    |
| COMP ISINK                                           | VSNS = 300mV, ISNS = 0V,<br>COMP = 0.65               |       | 10   |       | μА    |
| COMP Clamp Voltage                                   | ICOMP = 30μA, DIM = 3V                                | 1.80  | 1.85 | 1.95  | - V   |
| COMP Initial Voltage                                 | VREG = 3.9V                                           | 320   | 360  | 400   | mV    |
| COMP Power Limit Voltage                             | VSNS = 300mV                                          | 535   | 550  | 565   | mV    |
| VSNS Zero Crossing<br>Threshold hysteresis, Positive | DIM = 3V, ISNS = -200mV                               |       |      | 20    | mV    |
| VSNS Zero Crossing<br>Threshold hysteresis, Negative | DIM = 3V, ISNS = -200mV                               | -20   |      |       | mV    |
| VSNS Input Current                                   |                                                       |       | 500  |       | μА    |
| OUTPUT DRIVER                                        |                                                       |       |      |       |       |
| OUTN VOL                                             | ISINK = 100mA, VREG = 6V                              |       |      | 0.25  | V     |
| OUTP VOL                                             | ISINK = 100mA, VREG = 6V                              |       |      | 0.375 | V     |
| OUTN VOH                                             | ISOURCE = 50mA, VREG = 6V                             | 5.6   |      |       | V     |
| OUTP VOH                                             | ISOURCE = 100mA, VREG = 6V                            | 5.625 |      |       | V     |
| OUTN,OUTP Rise/Fall Time                             | C = 1nF                                               |       | 20   | 50    | ns    |
| OUTN, OUTP Dead Time                                 | CTLO = 3.5V, CHSC = 0V,                               | 100   | 150  | 200   | ns    |
| CHSC Min Low Pulse                                   | OUTP = 0V, CTLO = 3.5V                                | 450   | 600  | 750   | ns    |

# **ML4878**

| PARAMETER                                               | CONDITIONS                                     | MIN  | TYP  | MAX  | UNITS                                   |
|---------------------------------------------------------|------------------------------------------------|------|------|------|-----------------------------------------|
| LAMP OUT DETECT (pins CTLO, VSNS)                       |                                                |      |      |      |                                         |
| Lamp Out (VSNS) Detect Threshold                        | DIM = 3V, ISNS = 0V                            | 225  | 250  | 275  | mV                                      |
| CTLO Sink                                               | CTLO = 0.5V                                    | 1    | 1.5  | 2    | μА                                      |
| CTLO Source Current                                     | CTLO = 0.5V                                    | -2.2 | -1.6 | -1.2 | μА                                      |
| CTLO Threshold                                          |                                                | 2.9  | 3.0  | 3.1  | V                                       |
| CTLO Reset Threshold                                    |                                                | 0.5  | 0.7  | 0.9  | · V                                     |
| FREQUENCY, RAMP, AND LOGIC CONT                         | ROL (pins RR, RT, ON/OFF)                      |      |      |      | *************************************** |
| Operating Frequency Range                               |                                                | 20   |      | 100  | KHz                                     |
| Frequency Range Tolerance                               |                                                | -10  |      | 10   | %                                       |
| Synchronization Frequency Range                         | RT = $160k\Omega$<br>Nominal Network Frequency | -20  |      | 20   | %                                       |
| RT Voltage                                              | $RT = 160k\Omega$                              | 1.94 | 2.00 | 2.05 | V                                       |
| RR Operating Voltage                                    |                                                |      | 0.7  |      | V                                       |
| ON/OFF VIH                                              | · ·                                            | 2.0  |      |      | V                                       |
| ON/OFF VIL                                              |                                                |      |      | 0.8  | · V                                     |
| ON/OFF Input Bias current                               | ON/OFF = 5V                                    |      | 5    |      | μА                                      |
| POWER SUPPLY, REGULATOR & UNDER                         | RVOLTAGE (pins BATT, VREG)                     |      |      |      |                                         |
| BATT Supply Current                                     | ON/OFF = "1", BATT = 18V,<br>ILAMP = 0         |      |      | 1.5  | mA                                      |
| BATT Shutdown Current                                   | ON/OFF = "0", BATT = 18V                       |      |      | 10   | μA                                      |
| BATT Shutdown Current                                   | ON/OFF = "0", BATT connected to VREG           |      |      | 100  | μА                                      |
| BATT Voltage Range                                      |                                                | 4.5  |      | 18   | V                                       |
| VREG Output Voltage                                     | BATT = 18V, IVREG = 10mA                       | 5.8  | 6.0  | 6.2  | V                                       |
| VREG Load Regulation                                    | IVREG = 10mA, 0                                | -1   |      | 1    | %                                       |
| VREG Line Regulation                                    | BATT = 7V to 18V                               | -1   |      | 1    | %                                       |
| VREG Dropout Voltage                                    | BATT = 5V, IVREG = 10mA                        |      |      | 300  | mV                                      |
| VREG Undervoltage Threshold<br>(High to Low Transition) | BATT = VREG = ON/OFF                           | 3.9  | 4.0  | 4.1  | V                                       |
| VREG Undervoltage Threshold Hysteresis                  | BATT = VREG = ON/OFF                           |      | 330  |      | mV                                      |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.

Note 2: The measured transconductance will be the specified number times the duty cycle, which is typically 50%.



#### **EXTERNAL COMPONENT SELECTION**

This section is a reference guide for selecting the external components associated with the ML4878. Additional information, useful for optimizing the operation, can be found in the Functional Description section.

The operating frequency of the ML4878 is determined by the resonant network components consisting of the resonant inductor and capacitor ( $L_R$  and  $C_R$ ), DC blocking capacitor ( $C_{DC}$ ) and the high voltage transformer ( $T_1$ ). The following formulas determine the value of these components. For optimal circuit performance, the use of high quality components will result in the highest possible circuit efficiency.

Choose or determine the values of the following variables:

 $V_{IN(MIN)}$  = Minimum DC input voltage to inverter board ( $V_{DC}$ )

f = ML4878 oscillator frequency (also network resonant frequency)

 $\eta$  = Overall circuit efficiency (start with 0.85)

 $V_L$  = Lamp operating voltage ( $V_{RMS}$ )

 $I_L$  = Lamp operating current ( $I_{RMS}$ )

 $P_L$  = Lamp operating power (Watts)

Calculate equations 1 and 2. The results will be used in the resonant component formulas.

$$e_{IN} = \frac{\sqrt{2}V_{IN(MIN)}}{\pi} \tag{1}$$

Where:

 $e_{IN}$  = equivalent RMS voltage into the resonant network.

$$R_{IN} = \frac{e_{IN}^2 \eta}{P} \tag{2}$$

Where:

 $R_{IN}$  = equivalent impedance in series with the input voltage.

Now find the maximum turns ratio of the high voltage transformer. For best circuit operation do not use a turns ratio substantially lower than that calculated unless absolutely necessary. If possible, choose an "off the shelf" transformer with adequate power rating and turns ratio less than to that found in Eq (3).

$$n < \frac{e_{|N|}}{R_{|N|}I_{1}} \tag{3}$$

n = Transformer turns ratio  $(N_{SEC}/N_{PRI})$ 

Now calculate the apparent quality factor Q.

$$Q = \sqrt{\frac{V_L}{R_{IN} I_L N^2} - 1}$$
(4)

Where:

Q = quality factor of the resonant network.

Proceed with the selection of the DC blocking capacitor  $C_{DC}$ . Use the nearest standard value.

$$C_{DC} = \left(\frac{1 - (k_2^2)}{(k_2^2)(Q\omega R_{IN} + \omega^2 L_{PRI})}\right)$$
 (5)

Where:

 $\omega = 2\pi f$ 

Lpri = Transformer primary inductance.

 $0.80 \le k_2 \le 0.95$ 

Now the resonant inductor and capacitor values are found. With both components use the nearest standard value.

$$L_{R} = \left(\frac{\omega R_{IN} Q C_{DC} + 1}{\omega^{2} C_{DC}}\right)$$
 (6)

$$C_{R} = \left(\frac{\omega Q_{N}^{2} I_{L} L_{PRI} + V_{L}}{\omega^{2} V_{L} L_{PRI}}\right)$$
(7)

For reliable operation  $L_R$  and  $C_{DC}$  must be rated to handle the network current.

$$i_{IN} = \frac{e_{IN}}{R_{IN}} \tag{8}$$

Where:

 $i_{IN}$  = RMS current into the network

The maximum current in  $C_R$  occurs during start-up prior to the lamp firing.

$$i_{CR} = \frac{2\pi V_S f C_R}{p} \tag{9}$$

Where:

 $i_{CR}$  = RMS current through  $C_R$ 

The final step taken in the design of the network is to ensure that the voltage and current into the network are in phase when the lamp is operated at maximum power. Using a dual-channel oscilloscope place one probe on the QN, QP node the other probe on the current sense resistor  $R_I$ . If these two waveforms are not in phase (QN/QP node is a square or rectangular waveform,  $R_I$  a sinusoid), add a small capacitor (start with 47pF) across  $R_{V2}$  and in, if necessary, increase this value until the waveforms are in phase. Once these waveforms are in phase, the network will be operating at its highest possible efficiency.

#### Dz1 and Dz2 — Zener Diodes

The breakdown voltage of these two zener diodes should be selected such that the total series voltage is about equal to the desired lamp striking peak voltage, plus tolerances, divided by the turns ratio (n) of the output transformer  $(T_1)$ .

The circuit limits the maximum power to the zener diodes to about 1/5 of the maximum lamp power by controlling the duty cycle. Since this power is divided between two diodes each diode should be rated at about 1/10 of the maximum lamp power. This rating can be derated depending on the length of the lamp out detect delay. For example, with a lamp out detect delay of 0.5 seconds a typical power rating of the zener diodes can be derated by a factor of about 3 to 4 times. (Please refer to the time derating graph for your specific zener diode)

Another factor in selecting the power rating of the zener diodes is the time constant of the  $C_{COMP}$  capacitor. Maximum power could be delivered to the zener diodes during start-up transients on the COMP pin. This could be concern if the period of the time the power is applied is long enough. It is not an issue with the typical recommended value of  $C_{COMP}$  of 10nF since this value of capacitor yields a time of about 1ms time and the derating factor on the zener diodes for power applied during 1ms is about 25 to 30 times. A time calculation for a chosen value of  $C_{COMP}$ , and the resulting derating factor, should be performed when using larger values of  $C_{COMP}$ . The equation for the time calculation is given below.

$$\Delta t = 80k(C_{COMP})$$

# D<sub>73</sub> and R<sub>HB</sub> and CC (OUTP pin)

The breakdown voltage of  $D_{Z3}$  should be roughly equal to the voltage on the VREG supply pin. If the zener voltage is selected too low, excessive current may flow in the CC capacitor increasing the losses. The value of the CC capacitor should be selected to be much larger than (> 10 times) the gate capacitance of the PMOS output FET. The RHB resistance can then be calculated from the following equation.

$$R_{HB} = 20M\Omega \left( \frac{C_{HSC}}{C_C} \right)$$

## $R_T$ resistor (RT pin) — Typical Value = $160k\Omega$

The resistor connected to the RT pin sets the minimum slope of the internal ramp voltage and the optimum frequency operating point. The actual frequency of operation is set by the external output network. The voltage at this pin is equal to 2V nominally. The resistor can be calculated by the equation below.

$$RT = \frac{8 \times 10^6}{f(KHz)}$$

#### $R_R$ Resistor (RR pin) — Typical Value = 750k $\Omega$

Resistor to the battery voltage input adjusts the slope of the internal ramp voltage. The slope of the internal ramp affects the operation of the circuit to input battery voltage changes. The proper value of RR sets the optimum response to input voltage changes. This optimum value of RR will minimize voltage changes at the COMP pin with changes in input battery voltage. In addition, it sets the duty cycle limit for high input voltages to limit the output power.

For optimum results the current into this pin should be equal to the current out of the RT pin at the minimum battery voltage. The value of RR can be calculated from the equation below.

$$RR = \frac{(BATT_{MIN} - 0.7)RT}{2}$$

#### C<sub>COMP</sub> Capacitor (COMP pin) — Typical Value = 10nF

A capacitor to ground provides compensation for the duty-cycle control loop. It's value is not critical but should be about 10nF for typical applications. 10nF gives about a 1ms response which is adequate for most applications. Values greater than 50nF may not be completely initialized during the IC's start-up sequence, and the lamp might undergo two striking events during start-up which would be detrimental for lamp life. The IC's initialization sequence initializes the voltage on this capacitor to 300mV.

## $C_{CTLO}$ Capacitor (CTLO pin) — Typical Value = $0.33\mu$ F

A capacitor to ground programs the maximum amount of time that the circuit can be in the over voltage or striking mode. The charge and discharge current is 1uA and the part latches off when the pin's voltage exceeds 3V. A 0.33µF capacitor on this pin to ground will allow the part to strike for 1 second before the lamp is assumed to be malfunctioning and the IC turns off. If a capacitance larger than 1µF is used, the ON pin must stay low for a time longer than 40µs while VREG is still above 2V to ensure the circuit will reset properly.

$$C_{CTLO} = T_{DELAY} (0.3 \mu F)$$

#### $R_1$ Resistor (ISNS pin) — Typical Value = $0.33\Omega$

Lamp current sense resistor. An average voltage of 200mV on this resistor corresponds to full power; i.e. 3V on the DIM pin. Because of the small value of the resistor it is very important that it has a separate ground return to the IC and it be placed physically close to the IC pin. Voltage drops between the resistor and the IC pin connection will cause a degradation in the lamp current control accuracy. The value may be calculated by the following equation.

$$R_{I} = \frac{0.2V_{L}}{P_{L}nk}$$

11

#### where:

V<sub>I</sub> = Lamp Running Voltage

 $P_1 = Lamp Power$ 

 $n = Output Transformer (T_1) Turns Ratio$ 

k = Coupling Coefficient of Transformer

## $C_{VREG}$ Filter Capacitor (VREG pin) — Typical Value = $1\mu$ F

A capacitor to ground filters the output of the on-chip linear regulator. This pin supplies the power for the internal circuits on the ML4878.

#### C<sub>CHSC</sub> capacitor (CHSC pin) — Typical Value = 1nF

The capacitor of 1nF on this input will sense battery voltage surges and protect the high side driver from malfunctioning. This capacitor should always be less than 10nF.

#### R<sub>V1</sub> and R<sub>V2</sub> Voltage Divider Resistors and C<sub>V</sub> (VSNS pin)

The ratio of these resistors sets the detect threshold for the lamp out function. The total source impedance seen at the VSNS pin should be  $10k\Omega$  or less. Higher values of source

impedance will lower the bandwidth of this input. The ratio of the values should be chosen to ensure that sufficient signal is present at the VSNS pin to detect the zero crossings while also detecting lamp out conditions at the appropriate output voltage. The zero crossings are detected at 0 volts with  $\pm 10$ mV of hysteresis for noise rejection. The lamp out detect level should be set at a value somewhat less, to account for tolerances, than the total zener diode clamp network breakdown voltage (Dz1 + Dz2). The lamp out threshold at the VSNS pin is set at 250mV nominally. The resistors may be calculated from the following equation.

$$R_{V1} = \frac{R_{V2}(V_L - 0.2n)}{0.2n}$$

Where:

 $R_{V2} \le 10k$ 

The value of CV should be selected such that the cutoff (-3dB) frequency from CV and the source impedance of  $R_{V1}$  and  $R_{V2}$ , is much larger that the operating frequency.

#### **FUNCTIONAL DESCRIPTION**

The ML4878 utilizes a voltage fed, half-bridge, duty cycle controlled topology. This type of architecture results in a highly efficient, low cost backlight lamp driver circuit. Some of the elements that contribute to the high efficiency are: a single stage configuration (only two active devices in the power path), resonant technology, and zero voltage switching. The low cost is realized because the single stage architecture yields a very low system parts count, and therefore low total system cost.

#### LAMP CONTROL

The control loop for the ML4878 consists of current sense and DIM input transconductance amplifiers, the voltage sense comparator, the ramp generator, the duty cycle limit, and drivers and drive logic. The lamp current is sensed in the primary of the output transformer via the voltage across a series resistor. The current in the primary will be directly proportional to the lamp current. This voltage is converted to a current in the ISNS transconductance amplifier. The output of this amplifier is modulated on and off by the comparator that senses zero crossings at the VSNS pin. This sampling rectifies the ac signal and cancels error-currents in the lamp current sense resistor due to the transformer's magnetizing inductance. The switching current output is subtracted from the current output of the DIM transconductance amplifier and then averaged by the capacitor connected to the COMP pin. This DC voltage is compared to a 50% duty cycle ramp voltage. The higher the DC voltage slices the ramp the larger the duty cycle. A larger duty cycle delivers more power to the output network and therefore more lamp current.

The DC voltage on the DIM input sets the absolute value of the lamp current. 3 volts on this pin will give full brightness. 0.5 volts will be minimum brightness, or off. In between these two points the control is mostly linear with 50% brightness at about 1.75 volts. The control loop will regulate the duty cycle to maintain the current at this setting. The DIM input transconductance is matched to the transconductance of the ISNS input to within a few percent, even thought the absolute value of the transconductance can vary by as much as ±30%.

A voltage of 3V or more on the DIM pin will cause 10uA to be sourced at the COMP pin. 0.5V or less on this pin will cause 1uA to be sunk at the COMP pin. The transconductance amplifier will not provide more current above 3 volts or less current below 0.5V. The input can therefore be driven directly with digital PWM signals because the voltage will automatically be integrated on the capacitor connected to the COMP pin.

The circuit operates in a fixed frequency mode over the majority of its operating range. The frequency of operation is set by the value of RT and by the resonant frequency of the output network. The control loop is prevented from operating at more than a 50% duty cycle. If the feedback

dictates the circuit to operate at more than 50% duty cycle it will not increase further but instead enter a variable frequency mode. Increased load demands will be satisfied with a lowering of the operating frequency which will allow more power to be delivered to the lamp. Under normal circumstances the external components should be selected such that the ML4878 does not enter the frequency mode of operation. Variable frequency operation will complicate the filtering requirements and introduce the possibility of interaction or beat frequency problems with other signals in the system.

#### **OUTPUT DRIVERS**

The output circuit operates in a push-pull configuration, that is, the two output devices alternate turning on. The drive signals at OUTN and OUTP are actually in phase but the circuit will operate push-pull since the two output MOSFETs are of opposite polarity. The turn on of each output device is controlled to prevent cross-conduction. The two MOSFET output drivers are designed to drive one N-Channel and one P-Channel device. They are active pull up and active pull down. The drivers can handle 3nF loads, and have larger pull-up devices to handle any Miller currents entering the driver from high dv/dt on the drain of the external devices.

The high side driver has additional circuitry to compensate for voltage surges on the battery. This high side correction circuit senses the voltage on the CHSC pin through a capacitor connected to the battery input. Any sudden positive changes in voltage larger than approximately 1.5V on the battery will initiate a 500ns reset pulse to the high side driver. This pulse will cause the OUTP pin to go high for the this 500ns to ensure the high side MOSFET will stay in the off state to avoid cross conduction current flow in the output MOSFETs.

#### LAMP OUT DETECT

The ML4878 contains a lamp out detect circuit that will latch the circuit in the off state upon detection of a failed or open lamp connection. It has an adjustable time delay set by the value of the capacitor on the CTLO pin. This capacitor will set the maximum amount of time that the ML4878 will be in the over voltage or striking mode. A voltage of more than 0.25 volts nominal on the VSNS pin will initiate the charging of the capacitor on the CTLO pin. This capacitor is charged and discharged with a constant current of  $1\mu A$  nominal. Once the voltage on the CTLO pin rises to approximately 3 volts the latch is set and the circuit enters a very low power state.

The lamp out detect circuit can be reset by either taking the ON/OFF-pin low momentarily or taking VREG below 4V nominally. Either of these will reset the latch, discharge the capacitor, and start a new striking sequence. If a capacitor larger than  $1\mu F$  is used on CTLO the ON/OFF pin must be held low for at least  $50\mu s$  while the voltage on VREG is above 2.0 volts to ensure that the capacitor will discharge and the circuit reset.

## **ML4878**

The latching mechanism operates with hysteresis on the 3V comparator. To reset the hysteresis, the CTLO pin must be taken to about 0.7 volts. To minimize the effect of the time-out feature, a small value (approx.  $0.015\mu F$ ) CCTLO capacitor may be used resulting in a very short delay of about 50ms. A minimum time delay of at least 10-20ms is necessary for proper operation of the circuit.

#### FREQUENCY, BIAS, AND LOGIC CONTROL

The bias circuit block contains the circuitry to set the frequency, the slope of the internal ramp voltage, and the on/off control for the chip. The minimum slope of the internal ramp voltage is set by the value of the resistor connected to the RT pin. This minimum slope, in conjunction with the external resonant network determines the nominal frequency of operation. The slope of this internal ramp voltage is adjusted by the value of the resistor connected to the RR pin. The slope of the ramp voltage determines the response to input voltage changes via the internal feedback loop that controls the lamp current. The proper value of RR will optimize the loop response to minimize the voltage changes seen on the COMP pin, and therefore minimize lamp current changes, due to battery voltage changes.

The value of the resistor connected to RR also sets the maximum duty cycle to limit the power at high battery voltages.

For optimum results, the current into the RR pin should be equal to the current out of the RT pin at minimum battery input voltage.

The ON/OFF input controls the operating mode of the ML4878. It operates by controlling the main biasing for the chip. With a logic "1" applied to the ON/OFF pin the circuit is in the normal, or operating, mode. With a logic "0" at this pin the device will be in a very low power shutdown mode. In this low power mode the oscillator is not running and the OUTP output is held high and the OUTN output is held low to ensure that the both of the output MOSFETs stay in the off state.

The threshold for the ON/OFF pin is TTL compatible. Floating the pin will turn the part off. A rising edge on the ON/OFF pin initializes a start-up sequence that resets the logic and initializes the voltages on the capacitors attached to the COMP and CTLO pins. The on off function of the IC can be disabled by connecting this pin to the BATT input.

# POWER SUPPLY, REGULATOR & UNDERVOLTAGE DETECT

The power for the ML4878 is supplied by the battery voltage connected to the BATT input. This voltage is regulated by an on-chip, low drop out (LDO) linear regulator. The output of the LDO is nominally 6 volts and appears at the VREG pin. The output of the regulator has some capability to drive external circuits as defined in the electrical characteristics but is primarily intended to supply a regulated voltage for the circuits contained on the chip.

When the battery voltage drops below 6 volts the on-chip linear regulator ceases to regulate and enters a linear mode. The circuit will continue to operate properly down to the specified minimum with the VREG voltage tracking the battery voltage minus the drop out voltage of about 200mV. If a regulated 5 volt supply is available to power the IC the BATT input may be connected to the VREG pin to avoid the 0.2 volt nominal drop-out, but it will result in an increase in the shutdown current.

The under voltage detect circuit block monitors the output of the linear regulator and detects an under voltage condition if this voltage drops below about 4 volts. There is 330mV of hysteresis on this threshold. When an undervoltage condition is detected the internal oscillator is disabled and the output power goes to zero.

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML4878CS    | 0°C to 70°C       | 14-PIN SOIC (S14) |





# **ML4880**

# Portable PC/PCMCIA Power Controller

#### GENERAL DESCRIPTION

The ML4880 Portable PC and PCMCIA Power Controller is a complete solution for DC/DC power conversion for portable computing systems with single or multiple PCMCIA slots.

The device provides two synchronous buck controllers to implement mixed voltage systems and a flyback controller for 12V  $V_{PP}$  generation for PCMCIA slots. The flyback architecture enables generation of high currents (150mA or more per slot) on the 12V bus for multiple slot PCMCIA applications.

Each regulator can be independently switched off to fully isolate the load from the power supply. The PFM architecture will automatically adjust switching frequency at light loads in order to maintain power conversion efficiencies in excess of 90% over a wide output power range.

#### **FEATURES**

- Regulation to ±3% maximum: provides 2% PCMCIA switch matrix margin
- Two synchronous buck controllers for 3.3/3V, 5V generation, and a flyback for high current, 12V generation from 5.5V to 18V input
- Regulator power conversion efficiencies > 90%
- Pulse frequency modulation for high efficiency operation
- Independent regulator shutdown for full load isolation
- Adjustable current limit
- Wide input voltage range (5.5V to 18V)

#### **BLOCK DIAGRAM**



# **PIN CONFIGURATION**

#### ML4880 24-Pin SOIC (S24)

| CLAMP B           | 1 2   | CLAMP            |
|-------------------|-------|------------------|
| CLAMP A           | 2 2   | PWR GND A        |
| ISENSE C          | 3 2   | PWR GND B        |
| Isense A          | 4 2   | PWR GND C        |
| ISENSE B          | 5 2   | NDRV B           |
| GND               | 6 1   | PDRV B           |
| GND               | 7 1   | SHDN B           |
| V <sub>FB</sub> B | 8 . 1 | NDRV C           |
| V <sub>FB</sub> A | 9 1   | VIN              |
| SHDN C            | 10 1. | V <sub>REG</sub> |
| SHDN A            | 11 1  | NDRV A           |
| V <sub>FB</sub> C | 12 1: | PDRV A           |
|                   |       | _                |

TOP VIEW

# PIN DESCRIPTION

| PIN# | NAME                 | FUNCTION .                      | PIN# | NAME      | FUNCTION                     |
|------|----------------------|---------------------------------|------|-----------|------------------------------|
| 1    | CLAMP B              | Gate clamp, regulator B         | 13   | PDRV A    | P-channel drive, regulator A |
| 2    | CLAMP A              | Gate clamp, regulator A         | 14   | NDRV A    | N-channel drive, regulator A |
| 3    | I <sub>SENSE</sub> C | Current sense, regulator C      | 15   | $V_{REG}$ | Linear regulator output      |
| 4    | I <sub>SENSE</sub> A | Current sense, regulator A      | 16   | $V_{IN}$  | Power supply input voltage   |
| 5    | I <sub>SENSE</sub> B | Current sense, regulator B      | 17   | NDRV C    | N-channel drive, regulator C |
| 6    | GND                  | Ground                          | 18   | SHDN B    | Shutdown input, regulator B  |
| 7    | GND                  | Ground                          | 19   | PDRV B    | P-channel drive, regulator B |
| 8    | V <sub>FB</sub> B    | Feedback node, buck regulator B | 20 , | NDRV B    | N-channel drive, regulator B |
| 9    | $V_{FB}$ A           | Feedback node, buck regulator A | 21   | PWR GND C | Power Ground, regulator C    |
| 10   | SHDN C               | Shutdown input, regulator C     | 22   | PWR GND B | Power Ground, regulator B    |
| 11   | SHDN A               | Shutdown input, regulator A     | 23   | PWR GND A | Power Ground, regulator A    |
| 12   | $V_{FB}$ C           | Feedback node, regulator C      | 24   | CLAMP     | Charge pump capacitor input  |

# 11

#### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>IN</sub>                        | 20V                               |
|----------------------------------------|-----------------------------------|
| Peak Driver Output Current             | 2A                                |
| V <sub>FB</sub> Voltage                | . GND - 0.3V to 6V                |
| I <sub>SENSE</sub> Voltage             | ±500mV                            |
| All Other Analog Inputs GND -          | $0.3V$ to $V_{IN} + 0.3V$         |
| All Digital InputsGND - 0              | $0.3V \text{ to } V_{REG} + 0.3V$ |
| Junction Temperature                   | 150°C                             |
| Storage Temperature Range              | 65°C to 150°C                     |
| Lead Temperature (Soldering, 10 sec) . | 150°C                             |
| Thermal Resistance (θ <sub>JA</sub> )  |                                   |
|                                        |                                   |

# **OPERATING CONDITIONS**

MIN

TYP

MAX

UNITS

| V <sub>IN</sub> Range | 5.5V to 18V   |
|-----------------------|---------------|
| Temperature Range     |               |
| ML4880CS              | 0°C to 70°C   |
| ML4880ES              | –20°C to 70°C |

## **ELECTRICAL CHARACTERISTICS**

**PARAMETER** 

Unless otherwise specified,  $V_{IN}$  = 14V,  $C(V_{REG})$  = 10 $\mu$ F,  $T_A$  = Operating Temperature Range (Note 1)

| FARAMETER                              | CONDITIONS                                      | MIN           | 111  | MAX  | UNITS |
|----------------------------------------|-------------------------------------------------|---------------|------|------|-------|
| Shutdown Inputs                        |                                                 |               |      |      |       |
| Input Low Voltage                      |                                                 |               |      | 0.8  | V     |
| Input High Voltage                     |                                                 | 2.0           |      |      | V     |
| Input Bias Current                     |                                                 | -1            |      | 1    | μА    |
| Buck Regulator A                       |                                                 |               |      |      |       |
| Duty Cycle Ratio                       | $V_{IN} = 5.5V$ , $I_{SENSE} A = V_{FB} A = 0V$ | 86            |      | 96   | %     |
| V <sub>FB</sub> A Threshold Voltage    | ·                                               | 1.21          | 1.25 | 1.29 | V     |
| I <sub>SENSE</sub> A Threshold Voltage |                                                 | -140          | -200 | -250 | mV    |
| Transition Time                        | $C_L = 1000 pF, 0 \text{ to } V_{REG}$          |               | 80   | 100  | ns    |
| Buck Regulator B                       |                                                 |               |      |      |       |
| Duty Cycle Ratio                       | $V_{IN} = 5.5V$ , $I_{SENSE} B = V_{FB} B = 0V$ | 92            |      | 98   | %     |
| V <sub>FB</sub> B Threshold Voltage    |                                                 | 1.21          | 1.25 | 1.29 | V     |
| I <sub>SENSE</sub> B Threshold Voltage |                                                 | -140          | -200 | -250 | mV    |
| Transition Time                        | $C_L = 1000 pF, 0 \text{ to } V_{REG}$          |               | 80   | 100  | ns    |
| Flyback Regulator C                    |                                                 | _ <del></del> | ···· |      |       |
| Duty Cycle Ratio                       | $V_{IN} = 5.5V$ , $I_{SENSE}C = V_{FB}C = 0V$   | 86            |      | 94   | %     |
|                                        | $V_{IN} = 18V$ , $I_{SENSE}C = V_{FB}C = 0V$    | 61            |      | 77   | %     |
| V <sub>FB</sub> C Threshold Voltage    |                                                 | 1.21          | 1.25 | 1.29 | V     |
| I <sub>SENSE</sub> C Threshold Voltage |                                                 | -140          | -200 | -250 | mV    |
| Transition Time                        | $C_{L} = 1000 pF, 0 \text{ to } V_{REG}$        |               | 80   | 100  | ns    |
| Supply                                 |                                                 |               |      |      | 4     |
| Linear Regulator Output Voltage        | 7V ≤ V <sub>IN</sub> ≤ 18V                      | 6.25          |      | 6.99 | V     |
| Linear Regulator Load Regulation       | $I(V_{REG}) = 0$ to 10mA                        | 6.10          |      | 6.99 | V     |
| V <sub>IN</sub> Current                | SHDN A/B/C = 5V                                 |               | 300  | 350  | μА    |
|                                        | SHDN A/B/C = 0V                                 |               | 350  | 400  | μА    |

**CONDITIONS** 

Note 1: Limits are guaranteed by 100% testing, sampling or correlation with worst case test conditions.

#### **FUNCTIONAL DESCRIPTION**

The ML4880 converts a 5.5V to 18V input to three outputs via two synchronous buck controllers and a flyback controller. The two buck controllers utilize a unique current mode PFM control architecture that generate output voltages in the range of 2.5V to 3.5V (output A), and 4.5V to 5V (output B). The output current is set by external components, and can exceed 2A on each supply. The flyback controller also uses a current mode PFM control scheme and can be used to generate a 6V to 15V output. Again, the output current of the flyback is dependent on external components, and output currents of 500mA are obtainable. Even at light loads, the PFM architecture maintains high conversion efficiencies over a wide range of input voltages. If it is necessary to further extend battery life, the user can shutdown and fully disconnect each load from the input independently.

#### **BIAS CIRCUITS**

The bias circuits are comprised of a linear regulator and a precision voltage reference. The linear regulator produces a supply voltage ( $V_{REG}$ ) used by the control circuits. The  $V_{REG}$  pin should be bypassed to GND with a 4.7 $\mu$ F to 10 $\mu$ F capacitor. The precision voltage reference is used by the feedback circuit of each controller to maintain an accurate output voltage.

#### **SHUTDOWN LOGIC**

Each controller has a separate shutdown pin. By applying a logic high to the appropriate pin, the transconductance amplifier and current comparator of each controller (shown in Figures 1 and 3) can be disabled. This prevents switching from occurring and disconnects the load from the input. All other circuitry within the ML4880 remains active during shutdown.

#### **GATE CLAMP**

The gate clamp circuit provides a method of preventing the buck regulator P-channel MOSFET switches from accidentally turning on when the input is suddenly switched to a higher voltage. This condition can occur during start-up or when an adapter voltage is applied. As shown in the block diagram, the P DRV drivers are capacitively coupled to the gates.

Assume that P DRV is in the OFF state, or at  $V_{REG}$ , and the gate voltage is held at  $V_{IN}$  through the resistor. The gate-source voltage of the MOSFET is 0V and the switch stays off. If a higher input voltage ( $V_{IN}$  + 5V for example) is suddenly applied with P DRV still in the OFF state, the source voltage of the MOSFET would jump up to  $V_{IN}$  + 5V, but the gate would still be at  $V_{IN}$ . The gate-source voltage becomes –5V and the P-channel MOSFET would turn on even though P DRV is still in the OFF state. In order to prevent the MOSFET from turning on, the gate clamp circuit senses the increase in the input voltage and pumps charge into the gate side of the coupling capacitor, quickly charging the capacitor to the new input voltage level.

The CLAMP pin requires a capacitor to GND in order for the gate clamp circuit to function properly. The capacitor value should be 1.5 to 2 times the value used for the coupling capacitor.

#### **BUCK CONTROLLERS**

A block diagram of the buck controllers is shown in Figure 1. The circuit utilizes a constant ON-time PFM control architecture. The circuit determines the OFF-time by waiting for the inductor current to drop to a level set by the feedback voltage ( $V_{FB}$ ).



Figure 1. Buck Controller Functional Diagram

The oscillator/one shot block generates a constant ON-time and a minimum OFF-time. The OFF-time is extended for as long as the output of the current comparator stays low. Note that the inductor current flows in the current sense resistor during the OFF-time. Therefore, a minimum OFF-time is required to allow for the finite circuit delays in sensing the inductor current. The ON-time is triggered when the current comparator's output goes high. However, unlike conventional fixed ON-time controllers, the ML4880's one shot has an inverse relationship with the input voltage as shown in Figure 4. Figure 5 plots the inductor voltage-ON-time product. Note that the voltsecond product is nearly constant at voltages above 7V input. This results in an inductor current ripple of:

$$\Delta I_{L} = \frac{T_{ON} \times (V_{IN} - V_{OUT})}{L} \tag{1}$$

It is important to note that the ripple current does not vary in proportion with  $V_{\text{IN}}$ , but remains nearly constant over a wide input voltage range.

The transconductance amplifier generates a current from the voltage difference between the reference and the feedback voltage,  $V_{FB}$ . This current produces a voltage across Rgm that adds to the negative voltage that is developed across the current sense resistor. When the current level in the inductor drops low enough (a less negative sense voltage) to cause the voltage at the non-inverting input of the current comparator to go positive, the comparator trips and starts a new ON cycle. In other words, the current programming comparator controls the length of the OFF-time by waiting until the inductor current decreases to a value determined by the transconductance amplifier.

This technique allows the feedback transconductance amplifier's output current to steer the current level in the inductor. The higher the transconductance amplifier's output current, the higher the inductor current. For example, when the output voltage drops due to a load increase, the transconductance amplifier will increase its output current and generate a larger voltage across  $R_{\rm gm}$ 

which in turn raises the inductor current trip level, shortening the OFF-time. At some level of increasing the output load, the transconductance amplifier can no longer continue to increase its output current. When this occurs, the voltage across  $R_{gm}$  reaches a maximum and the inductor current cannot increase. If the inductor current tries to increase, the voltage developed across the current sense resistor would become more negative, causing the non-inverting input of the current comparator to be negative, which extends the OFF-time and reduces the inductor current.

When the output voltage is too high, the transconductance amplifier's output current will eventually become negative. However, since the inductor current flows in only one direction (assuming no shoot through current) the non-inverting input of the current comparator will also stay negative. This extends the OFF-time allowing the inductor current to decrease to zero and causing the converter to stop operation until the output voltage drops enough to increase the output current of the transconductance amp above zero.

In summary, the three operation modes can be defined by the voltage at the I<sub>SENSE</sub> pin at the end of the OFF-time:

| V <sub>SENSE</sub> ≥ 0V           | Discontinuous current mode |
|-----------------------------------|----------------------------|
| $0V > V_{SENSE} > -140 \text{mV}$ | Continuous current mode    |
| -140mV > VSENICE > -250mV         | Current limit              |

The synchronous rectifier comparator and the two NOR gates make up the synchronous rectifier control circuit. The synchronous control does not influence the operation of the main control loop, and operation with a Schottky diode in place of the synchronous rectifier is possible, but at a lower conversion efficiency. The synchronous rectifier (N DRV) is turned on during the minimum OFF-time or whenever the I<sub>SENSE</sub> pin goes below –18mV. N DRV will remain on until a new ON-time is started or until the I<sub>SENSE</sub> pin goes above –18mV. When the ISENSE pin goes above –18mV, the current in the inductor has gone to zero



Figure 2. One Shot and Synchronous Rectifier Timing Diagram

or the buck regulator is operating in a discontinuous current mode (DCM). Therefore, the synchronous rectifier comparator is used only for DCM operation. A timing diagram is shown in Figure 2.

#### **FLYBACK CONTROLLER**

A block diagram of the flyback regulator is shown in Figure 3. The circuit also utilizes a constant ON-time PFM control architecture. As with the buck controllers, the flyback controller determines the OFF-time by waiting for the inductor current to drop to a level set by the feedback voltage V<sub>FB</sub>. As a result of the control scheme, the valley of the inductor current ripple is programmed instead of the peak, and features an automatic transition into and out of burst mode which does not require additional control circuitry.

The flyback controller's oscillator/one shot block has a constant ON-time and a minimum OFF-time similar to that of the buck controllers. The OFF-time is extended for as long as the current comparator's output stays low. Again, since the inductor current flows in the current sense resistor during the OFF-time, a minimum OFF-time is required to allow for the finite circuit delays in sensing the inductor current. The ON-time is triggered when the current comparator's output goes high. However, unlike conventional fixed ON-time controllers, the ML4880's one shot has an inverse relationship with the input voltage as shown in Figure 4. Figure 5 plots the inductor voltage-ON-time product. Note that the volt-second product is nearly constant over the input voltage range. This results in an inductor current ripple of:

$$\Delta I_{L} = \frac{T_{ON} \times V_{IN}}{I} \tag{2}$$

It is important to note that the ripple current does not vary in proportion with  $V_{\text{IN}}$ , but remains nearly constant over a wide input voltage range.

The transconductance amplifier and current comparator operate in the same manner as the buck regulator. The current programming comparator controls the length of the OFF-time by waiting until the inductor current decreases to a value determined by the transconductance amplifier before starting a new ON-time.

Like the buck controllers, when the flyback's output voltage drops due to a load increase, the transconductance amplifier will increase its output current and generate a larger voltage across R<sub>gm</sub>, which in turn causes the current comparator's output to go positive earlier or shortens the OFF-time. Conversely, when the output voltage is too high, the transconductance amplifier's output current will eventually become negative. This holds the current comparator's output low and extends the OFF-time causing the converter to stop operation until the output voltage drops enough to increase the output current of the transconductance amp above zero.

In summary, the flyback has three operation modes that can be defined by the voltage at the SENSE pin at the end of the OFF-time:

 $V_{SENSE} \ge 0V$  Discontinuous current mode

0V > V<sub>SENSE</sub> > -140mV Continuous current mode

-140mV > VSENSE > -250mV Current limit



Figure 3. Flyback Controller Functional Diagram

#### **DESIGN CONSIDERATIONS**

A typical design can be implemented by using the following design procedure. Note that this procedure is not intended to give final values, but to give a good starting point, and provide the relationships necessary to make trade-off decisions. Some experimentation will be necessary to optimize values and to verify that the design operates over worst case conditions.

#### **DESIGN SPECIFICATIONS**

It is important to start with a clear definition of the design specifications. Make sure the specifications reflect worst case conditions. Key specifications include the minimum and maximum input voltage and the output voltage and load current for each output.

# BUCK REGULATORS - INDUCTOR AND SENSE RESISTOR SELECTION

Figure 6 shows the inductor current of the step down regulators. The inductor current is made up of two components: the DC current level set by the transconductance amplifier,  $I_{SENSE}$ , and the inductor ripple current,  $\Delta I_L$ . The figure also shows that  $I_{OUT}$  is the summation of  $I_{SENSE}$  and  $\frac{1}{2}\Delta I_L$ :

$$I_{OUT} = I_{SENSE} + \frac{1}{2}\Delta I_{L} = \frac{V_{SENSE}}{R_{SENSF}} + \frac{T_{ON} \times (V_{IN} - V_{OUT})}{2 \times L}$$
(3)

Therefore, the selection of the inductance value determines how much of the output current is made up of the ripple current. Higher inductor ripple current allows smaller inductor values, but results in higher peak currents, lower efficiency, and higher output voltage ripple.

Inductor ripple currents in the range of 30% to 70% of the maximum output current are typical. As a good starting point set the inductor ripple current to 50% of the maximum output current:

$$\Delta I_{L} = \frac{T_{ON} \times (V_{IN} - V_{OUT})}{L} = F_{IRC} \times I_{OUT(MAX)}$$
 (4)

where F<sub>IRC</sub> = ratio of inductor ripple current to the maximum output current, or:

$$L = \frac{T_{ON} \times (V_{IN} - V_{OUT})}{0.5 \times I_{OUT(MAX)}}$$
 (5)

Calculate the inductance using the volt-seconds value given in Figure 5 at the maximum input voltage. Choose the nearest standard value, realizing the trade-offs mentioned before. Then, using the inductance value chosen, determine the actual inductor ripple current at the maximum and minimum input voltage using Equation 4 and Figure 5.

The sense resistor value can be determined using the inductor ripple current value calculated above and Equation 3 rearranged as follows:

$$R_{SENSE} = \frac{V_{SENSE(MIN)}}{I_{OUT(MAX)} - \frac{1}{2}\Delta I_{L(MIN)}} = \frac{0.14}{I_{OUT(MAX)} - \frac{1}{2}\Delta I_{L(MIN)}}$$
(6)







Figure 5. Volt-seconds vs VIN

Having determined the values for the inductor and sense resistor, we can now specify the inductor peak current rating. This value is calculated at current limit and at the maximum input voltage, and is given by:

$$I_{L(PK@MAX)} = I_{SENSE(MAX)} + \Delta I_{L(MAX)} =$$

$$\frac{V_{SENSE(MAX)}}{R_{SENSE}} + \Delta I_{L(MAX)} = \frac{0.25V}{R_{SENSE}} + \Delta I_{L(MAX)}$$
(7)

For reliable operation, the inductor current rating should exceed the value calculated by 10%-20%.

For future reference, determine the peak inductor current at the minimum input voltage:

$$I_{L(PK@MIN)} = I_{SENSE(MAX)} + \Delta I_{L(MIN)} =$$

$$\frac{V_{SENSE(MAX)}}{R_{SENSE}} + \Delta I_{L(MIN)} = \frac{0.25V}{R_{SENSE}} + \Delta I_{L(MIN)}$$
(8)

Now the sense resistor's power rating can be determined. The sense resistor must be able to carry the peak current in the inductor during the OFF-time:

$$P_{R_{SENSE}} = I_{RMS(OFF)}^2 \times R_{SENSE}$$
 (9)

where.

$$I_{\text{RMS}(\text{OFF})}^{2} = \left(1 - \frac{V_{\text{OUT}}}{V_{\text{INIMAX}}}\right) \left[ \frac{\left(I_{\text{SENSE(MAX)}}\right)^{2} + \left(I_{\text{SENSE(MAX)}}\right) \left(I_{\text{L(PK@MAX)}}\right) + \left(I_{\text{L(PK@MAX)}}\right)^{2}}{3} \right]$$

One final parameter should be specified: the winding resistance of the inductor. In general the winding resistance should be as low as possible, preferably in the low  $m\Omega$  range. Since the inductor is in series with the load at all times, the copper losses can be approximated by:

$$P_{CU} = I_{OUT}^2 \times R_L \tag{10}$$

A good rule of thumb is to allow  $2m\Omega$  of winding resistance per  $\mu H$  of inductance.

#### **BUCK REGULATORS — MOSFET SELECTION**

The switching MOSFETs must be logic level types with the ON resistance specified at  $V_{\rm GS} = 4.5 \rm V$ . In general, the ON resistance - gate charge product provides a good figure of merit by which to compare various MOSFETs, the lower the figure the better. The internal gate drivers of the ML4880 can drive over 100nC of total gate charge, but 60nC to 70nC is a more practical limit to ensure good switching times.

The drain-source breakdown voltage rating is determined by the input voltage. For input voltages up to 12V, a drain to source rating of 20V is acceptable. For input voltages up to 18V, a drain to source rating of 30V is recommended. For a more reliable design, look for MOSFETs that are avalanche rated.

In high current applications, the MOSFET's power dissipation often becomes a major design factor. The I<sup>2</sup>R losses generate the largest portion of heat in the MOSFET package. Make sure that the MOSFETs are within their rated junction temperature at the maximum ambient temperature by calculating the temperature rise using the thermal resistance specifications.

The worst case power dissipation for the P-MOS switch occurs at the minimum input voltage and is determined as follows:

$$P_{(P-MOS)} = I_{RMS(ON)}^2 \times R_{DS(ON)}$$
(11)

where

$$I_{RMS(ON)}^{2} = \left(\frac{V_{OUT}}{V_{INIMIN)}}\right) \frac{\left[\left(I_{SENSE(MAX)}\right)^{2} + \left(I_{SENSE(MAX)}\right) \left(I_{L(PK@MIN)}\right) + \left(I_{L(PK@MIN)}\right)^{2}\right]}{3}$$

The worst case power dissipation for the N-MOS switch occurs at the maximum input voltage and is determined using:

$$P_{(N-MOS)} = I_{RMS(OFF)}^2 \times R_{DS(ON)}$$
 (12)



Figure 6. Buck Regulator Inductor Current

#### **BUCK REGULATORS — INPUT CAPACITOR SELECTION**

The choice of the input capacitor is based on it's ripple current and voltage ratings rather than its capacitance value. The input capacitor should be a low ESR type and located as close to the source of the P-MOS switch as possible. The input capacitor's ripple current is determined by the load current and the input voltage, with the worst case condition occurring at  $V_{\rm IN} = 2 \times V_{\rm OUT}$ :

$$I_{RMS(C_{IN})} \approx \left(I_{SENSE(MAX)} + \frac{1}{2}\Delta I_{L(MAX)}\right) \left(\frac{\sqrt{V_{OUT}(V_{IN} - V_{OUT})}}{V_{IN}}\right) (13)$$

The capacitor's voltage rating is based on the maximum input voltage,  $V_{\text{IN(MAX)}}$ . Capacitor manufacturers typically recommend derating the capacitor voltage rating by 20% to 50% for aluminum electrolytic types and 50% to 70% for tantalum types.

In high current applications it may necessary to add a  $10\mu F$  bulk capacitor and a small  $0.1\mu F$  ceramic capacitor to bypass  $V_{IN}$  (pin 16) right at the ML4880.

# BUCK REGULATORS — OUTPUT CAPACITOR SELECTION

The output capacitors determine the loop stability and the output ripple voltage. Use only low ESR capacitors intended for switching power supply applications, such as AVX TPS, Sprague 593D Sanyo OS-CON, or Nichicon PL series. To ensure stability, the minimum capacitance value is given by:

$$C_{OUT} \ge \left(\frac{4.3}{V_{OUT}}\right) \left(\frac{T_{ON(MAX)}}{R_{SENSE}}\right)$$
 (14)

The maximum ESR value can be estimated using:

$$ESR \le \frac{\Delta V_{OUT}}{\Delta I_{L(MAX)}}$$
 (15)

The selected capacitor must meet both the capacitance and ESR requirements. As a final check, make sure the output capacitor can handle the ripple current,  $I_{RMS(C_{OLIT})}$ :

$$I_{RMS(C_{OUT})} \approx \frac{\Delta I_{L(MAX)}}{\sqrt{12}}$$
 (16)

#### **BUCK REGULATORS - OUTPUT VOLTAGE**

The output of buck regulator A is adjustable and can be set to any voltage between 2.5V and 3.5V by connecting a resistor divider to the feedback pin as shown in Figure 1. Similarly, the output voltage of buck regulator B is adjustable and has a usable range of 4.5V to 5.0V. The resistor values R1 and R2 can be calculated using the following equation:

$$V_{OUT} = 1.25V \times \left(\frac{R1 + R2}{R2}\right)$$
 (17)

The value of R2 should be  $125k\Omega$  or less to minimize bias current errors.

It is important to note that the accuracy of these resistors directly affects the accuracy of the output. Use precision resistors and set the nominal voltage approximately 1% to 2% high with no load in order to make up for the drops that normally occur when supplying heavy loads. This offset results in the best overall output accuracy over line and load.

# FLYBACK REGULATOR — INDUCTOR AND SENSE RESISTOR SELECTION

Figure 7 shows the inductor current of the flyback regulator. The inductor current is made up of two components: the DC current level set by the transconductance amplifier,  $I_{SENSE}$ , and the inductor ripple current,  $\Delta I_L$ . Therefore, the selection of the inductance value determines how much of the output current is made up of the inductor ripple current. Higher inductor ripple current allows smaller inductor values, but results in higher peak currents, lower efficiency, and higher output voltage ripple.



Figure 7. Flyback Regulator Inductor Current

The relationship of the inductor current to the output current is given by the following equation:

$$I_{OUT} = \left(I_{SENSE} + \frac{1}{2}\Delta I_L\right) \left(\frac{V_{IN}}{V_{IN} + V_{OUT}}\right) = \left(\frac{V_{SENSE}}{R_{SENSE}} + \frac{T_{ON} \times V_{IN}}{2 \times L}\right) \left(\frac{V_{IN}}{V_{IN} + V_{OUT}}\right)$$
(18)

The inductance value can be determined by setting the ripple current portion of Equation 18 to some percentage of the output current. Inductor ripple currents in the range of 50% to 80% of the maximum output current are typical. As a good starting point set the inductor ripple current to 65% of the maximum output current:

$$\Delta I_{L} = \frac{T_{ON} \times V_{IN}}{L} = F_{IRC} \times I_{OUT(MAX)} \times \left(\frac{V_{IN} + V_{OUT}}{V_{IN}}\right)$$
(19)

where F<sub>IRC</sub> = ratio of inductor ripple current to the maximum output current, or:

$$L = \frac{T_{ON} \times V_{IN(MIN)}}{0.65 \times I_{OUT(MAX)}} \left( \frac{V_{IN(MIN)}}{V_{IN(MIN)} + V_{OUT}} \right)$$
(20)

Calculate the inductance using the volt-seconds value given in Figure 5 at the minimum input voltage. Choose the nearest standard value, and determine the actual inductor ripple current at the maximum and minimum input voltage using Equation 19 and Figure 5.

Next, determine the sense resistor value using the inductor ripple current value calculated above using:

$$R_{SENSE} = \frac{V_{SENSE(MIN)}}{I_{OUT(MAX)} \left( \frac{V_{IN(MIN)} + V_{OUT}}{V_{IN(MIN)}} \right) - \frac{1}{2} \Delta I_{L(MIN)}}$$

$$= \frac{0.14}{I_{OUT(MAX)} \left( \frac{V_{IN(MIN)} + V_{OUT}}{V_{IN(MIN)}} \right) - \frac{1}{2} \Delta I_{L(MIN)}}$$
(21)

Having determined the values for the inductor and sense resistor, the inductor peak current rating can now be specified. This value is calculated at current limit and at the maximum input voltage, and is given by:

$$I_{L(PK@MAX)} = I_{SENSE(MAX)} + \Delta I_{L(MAX)}$$

$$= \frac{V_{\text{SENSE}(MAX)}}{R_{\text{SENSE}}} + \Delta I_{\text{L(MAX)}} = \frac{0.25V}{R_{\text{SENSE}}} + \Delta I_{\text{L(MAX)}}$$
 (22)

For reliable operation, the inductor current rating should exceed the value calculated by 10%-20%.

Now the sense resistor's power rating can be determined. The sense resistor must be able to carry the peak current in the inductor, but only during the OFF-time:

$$P_{R_{SENSE}} = I_{RMS(OFF)}^{2} \times R_{SENSE}$$
 (23)

where,

$$I_{\text{RMSIOFF}}^{2} = \left(\frac{V_{\text{INIMAX}}}{V_{\text{INIMAX}} + V_{\text{OUT}}}\right) \left[\frac{(I_{\text{SENSE(MAX)}})^{2} + (I_{\text{SENSE(MAX)}}) \cdot (I_{\text{LIPK@MAX}}) + (I_{\text{LIPK@MAX}})^{2}}{3}\right]$$

The winding resistance and the turns ratio of the coupled inductor need to be specified. In general the winding resistance should be as low as possible, preferably in the low milliohm range. A good rule of thumb is to allow 2 mW of winding resistance per mH of inductance. The turns ratio is specified at 1:1 for simplicity and availability.

#### **FLYBACK REGULATOR - MOSFET SELECTION**

The internal gate drive of the ML4880 limits the selection of the switching FET to logic level types with the ON resistance specified at  $V_{GS} = 4.5V$ . Also, look for a FET with a maximum total gate charge of around 70nC.

The drain to source breakdown voltage rating is determined as follows:

$$V_{DS} = (V_{IN(MAX)} + V_{OLIT}) \times F_{DS}$$
 (24)

A safety derating factor,  $F_{DS}$ , in the range of 1.5 to 2.0 is recommended due to the voltage spikes caused by the leakage inductance of a transformer. For a more reliable design, look for MOSFETs that are avalanche rated.

The maximum ON resistance of the MOSFET can be determined using the worst case power dissipation for the package type chosen. This assumes that the major portion of heat generated in the package is due to I<sup>2</sup>R losses.

$$R_{DS(ON)} = \frac{P_{PKG}}{I_{RMS(ON)}^2}$$
 (25)

where

$$I_{\text{RMS(ON)}}^{2} = \left(\frac{V_{\text{OUT}}}{V_{\text{INMIN}} + V_{\text{OUT}}}\right) \left[\frac{\left(I_{\text{SENSE(MAX)}}\right)^{2} + \left(I_{\text{SENSE(MAX)}}\right) \left(I_{\text{LIPK@MAX}}\right) + \left(I_{\text{LIPK@MAX}}\right)^{2}}{3}\right]$$

#### FLYBACK REGULATOR — RECTIFIER SELECTION

The output diode must be able to carry the worst case output current as well as withstand the worst case reverse voltage. The worst case output current occurs at current limit and at the maximum input voltage. Therefore, the average forward current rating of the output diode can be determined by the following:

$$I_{D(AVG)} = \frac{I_{OUT(MAX)}}{F_{ID}} = \left(\frac{0.25}{R_{SENSE}} + \frac{T_{ON} \times V_{IN(MAX)}}{2 \times L}\right) \left(\frac{V_{IN(MAX)}}{V_{IN(MAX)} + V_{OUT}}\right) \left(\frac{1}{F_{ID}}\right)$$

where,

$$F_{ID}$$
 = derating factor (26)

The derating factor is typically in the range of 0.5 to 0.9 depending on reliability goals. Typically a value of 0.8 is used for most applications.

The reverse voltage rating is determined by the sum of the output voltage and the maximum input voltage:

11

$$V_{R} = \frac{V_{OUT} + V_{IN(MAX)}}{F_{VR}}$$
 (27)

where.

$$F_{VR}$$
 = derating factor

Again a derating factor of 0.8 is typical for most applications.

# FLYBACK REGULATOR - INPUT CAPACITOR SELECTION

The input capacitor should be a low ESR type and located as close to the primary winding of the transformer as possible. The capacitor's ability to handle ripple current is the selection criteria used. The input capacitor's ripple current is determined by the load current and the input voltage, with the worst case condition occurring at  $V_{\rm IN} = V_{\rm OUT}$ .

$$I_{RMS(C_{IN})} \approx \left(I_{SENSE(MAX)} + \frac{1}{2}\Delta I_{L(MAX)}\right) \left(\frac{\sqrt{V_{OUT} \times V_{IN}}}{V_{OUT} + V_{IN}}\right) (28)$$

The capacitor must also be able to handle the maximum input voltage. For reliable operation derate the capacitor voltage rating by 20% to 50% for aluminum electrolytic types and 50% to 70% for tantalum types.

# FLYBACK REGULATOR - OUTPUT CAPACITOR SELECTION

The output capacitors determine the flyback regulator's loop stability and the output ripple voltage. Use only low ESR capacitors intended for switching power supply applications. To ensure stability, the minimum capacitance value is given by:

$$C_{OUT} \ge \left(\frac{8.6}{V_{OUT}}\right) \left(\frac{T_{ON(MAX)}}{R_{SENSE}}\right) \left(\frac{I_{OUT(MAX)}}{\Delta I_{L(MIN)}}\right) \quad (29)$$

The maximum ESR value can be estimated using:

$$ESR \le \frac{\Delta V_{OUT}}{\Delta I_{L(MAX)}}$$
 (30)

The selected capacitor must meet both the capacitance and ESR requirements. As a final check, make sure the output capacitor can handle the ripple current,  $I_{RMS(C_{OUT})}$ .

$$I_{RMS(C_{OUT})} \approx I_{RMS(C_{IN})}$$
 (31)

#### **FLYBACK REGULATOR - OUTPUT VOLTAGE**

The output of the flyback regulator is adjustable and can be set to any voltage between 6.0V and 15.0V by connecting a resistor divider to the feedback pin as shown in Figure 3. The resistor values R1 and R2 can be calculated using the following equation:

$$V_{OUT} = 1.25V \times \left(\frac{R1 + R2}{R2}\right)$$
 (32)

The value of R2 should be  $125k\Omega$  or less to minimize bias current errors.

It is important to note that the accuracy of these resistors directly affects the accuracy of the output. Use precision resistors and set the nominal voltage approximately 1% to 2% high in order to make up for the ML4880's load regulation. This offset results in the best overall output accuracy over line and load.

#### **LAYOUT**

Proximity of passive devices and adequate power and ground planes are critical for reliable operation of the circuit. In general, use the top layer for the high current connections and the bottom layer for the quiet connections such as GND, feedback and current sense. Some more specific guidelines follow.

- The connection from the current sense resistor to the I<sub>SENSE</sub> pin should be made by a separate trace and located as close to the lead of the resistor as possible. The trace length from the sense resistor to the ML4880 should be kept as short as possible and away from switching components and their traces.
- 2. The trace lengths from the buck regulator's input capacitor to the switching MOSFET, from the MOSFETs to the inductor, from the synchronous rectifier MOSFET to the SENSE resistor, and from the inductor to the output capacitor should all be as short as possible. The flyback regulator's trace length from the input capacitor to the inductor, from the inductor to the MOSFET, from the sense resistor to the inductor, and from the diode to the output capacitor should also be kept short to minimize noise and ground bounce.
- The high current ground paths need to be kept separate from the signal ground paths. The GND connection should be made at a single-point star ground. It is very important that the ground for the ML4880 ground pins (pins 6 and 7) be made using a separate trace.
- 4. Note: Concentrating on keeping the current sense and high current connections short as well as keeping the switching components and traces away from the sensitive analog components and traces during layout will eliminate the majority of problems created by a poor layout.
- 5. The  $V_{\rm IN}$  and  $V_{\rm REG}$  bypass capacitors need to be located close to the ML4880 for adequate filtering of the IC's internal bias voltage.
- Remote sensing the output for improved load regulation can be implemented with the ML4880.
   Any output can be remote sensed by using the top of the external resistor divider as the remote sense point.



**Figure 8. Typical Application Circuit** 

# **SUGGESTED VENDORS**

See Table 1 for a list of suggested component manufacturers.

**TABLE 1: COMPONENT SUPPLIERS** 

| COMPONENT       | MANUFACTURER            | PART NUMBER       | PHONE          |
|-----------------|-------------------------|-------------------|----------------|
| SENSE RESISTORS | Dale                    | WSL Series        | (402) 563-6506 |
|                 | IRC                     | LRC Series        | (512) 992-7900 |
| INDUCTORS       | Coilcraft               | DO/DT Series      | (708) 639-6400 |
|                 | Coiltronics             | OCTA-PAC Series   | (305) 781-8900 |
|                 | Dale                    | LPE-6562 Series   | (605) 665-9301 |
|                 |                         | LPT-4545 Series   |                |
|                 | Premier Magnetics       | VTK & HTK Series  | (714) 362-4211 |
|                 | Pulse Engineering       | LCI & HCI Series  | (619) 674-8100 |
|                 | Sumida                  | CD & CDR Series   | (708) 956-0666 |
|                 | XFMRS, Inc.             | Surface Mt Series | (317) 834-1066 |
| CAPACITORS      | AVX                     | TPS Series        | (207) 282-5111 |
|                 | Sprague                 | 593D Series       | (708) 956-0667 |
|                 | Sanyo                   | SC & SA Series    | (619) 661-6835 |
|                 | Nichicon                | PL Series         | (708) 843-7500 |
|                 | Panasonic               | HFQ Series        | (201) 348-5227 |
| SEMICONDUCTORS  | Diodes, Inc.            | SK Series         | (805) 446-4800 |
|                 | International Rectifier | IRF7XXX Series    | (310) 322-3331 |
|                 | Motorola                | MMSF Series       | (602) 302-8056 |
|                 |                         | MMDF Series       |                |
|                 | National Semiconductor  | NDS94XX           | (800) 272-9959 |
|                 |                         | NDS99XX           |                |
|                 | Siliconix               | Littlefoot Series | (408) 970-5700 |
|                 |                         | Litefoot Series   |                |

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE            |
|-------------|-------------------|--------------------|
| ML4880CS    | 0°C to 70°C       | 24-PIN SOIC (\$24) |
| ML4880ES    | −20°C to 70°C     | 24-PIN SOIC (S24)  |





**ML4890** 

# **High Efficiency, Low Ripple Boost Regulator**

#### **GENERAL DESCRIPTION**

The ML4890 is a high efficiency, PFM (Pulse Frequency Modulation), boost switching regulator connected in series with an integrated LDO (Low Dropout Regulator) that incorporates "Silent Switcher<sup>TM</sup>" technology. This technique incorporates a patented tracking scheme to minimize the voltage drop across the LDO and increase the total efficiency of the regulator beyond that which can be obtained by using a discrete external LDO regulator.

The ML4890 is designed to convert single or multiple cell battery inputs to regulated output voltages for integrated circuits and is ideal for portable communications equipment that cannot tolerate the output voltage ripple normally associated with switching regulators.

An integrated synchronous rectifier eliminates the need for an external Schottky diode and provides a lower forward voltage drop, resulting in higher conversion efficiency.

#### **FEATURES**

- Incorporates "Silent Switcher™" technology to deliver very low output voltage ripple (typically 5mV)
- Guaranteed full load start-up and operation at 1.0V input and low operating quiescent current (<100µA) for extended battery life
- Pulse Frequency Modulation and internal synchronous rectification for high efficiency
- Minimum external components
- Low ON resistance internal switching MOSFETs
- 5V, 3.3V, and 3V output versions

#### **BLOCK DIAGRAM**



**Patent Pending** 

\*Optional

# PIN CONNECTION

ML4890-5/-3/-T 8-Pin SOIC (S08)



# PIN DESCRIPTION

| PIN<br>NO. | NAME             | FUNCTION                    | PIN<br>NO. | NAME               | FUNCTION                                                                          |
|------------|------------------|-----------------------------|------------|--------------------|-----------------------------------------------------------------------------------|
| 1          | V <sub>IN</sub>  | Battery input voltage       | 5          | V <sub>BOOST</sub> | Boost regulator output for connection                                             |
| 2          | $V_{REF}$        | 200mV reference output      |            |                    | of an output filter capacitor                                                     |
| 3          | GND              | Analog signal ground        | 6          | $V_L$              | Boost inductor connection                                                         |
| 4          | V <sub>OUT</sub> | LDO linear regulator output | 7          | SHDN               | Pulling this pin high shuts down the regulator, isolating the load from the input |
|            |                  |                             | 8          | PWR GND            | Return for the NMOS boost transistor                                              |

#### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>BOOST</sub>                         | 7V                 |
|--------------------------------------------|--------------------|
| Voltage on Any Other Pin GND -0.3V to V    | $V_{BOOST} + 0.3V$ |
| Peak Switch Current (IPEAK)                | 1A                 |
| Average Switch Current (I <sub>AVG</sub> ) | 500mA              |
| LDO Output Current                         | 250mA              |
| Junction Temperature                       |                    |

| Storage Temperature Range             | 65°C to +150°C |
|---------------------------------------|----------------|
| Lead Temperature (Soldering 10s)      | +260°C         |
| Thermal Resistance (θ <sub>IA</sub> ) |                |
| Plastic SOIC                          | 110°C/W        |

## **OPERATING CONDITIONS**

| Temperature Range               |               |
|---------------------------------|---------------|
| ML4890CS-X                      | 0°C to +70°C  |
| ML4890ES-X                      | 20°C to +70°C |
| V <sub>IN</sub> Operating Range |               |
| ML4890CS-X                      | 1.0V to 6V    |
| ML4890ES-X                      | 1.1V to 6V    |
|                                 |               |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{IN}$  = Operating Voltage Range,  $T_A$  = Operating Temperature Range. (Note 1)

| PARAMETER                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | CONDITIONS                                                                                                        | MIN          | TYP.       | MAX          | UNITS             |
|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--------------|------------|--------------|-------------------|
| Supply                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                   |              |            |              |                   |
| V <sub>IN</sub> Current               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | V <sub>IN</sub> = 6V                                                                                              |              | 60         | 75           | μА                |
|                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | SHDN = high                                                                                                       |              | 15         | 25           | μА                |
| V <sub>OUT</sub> Quiescent Current    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | $V_{BOOST} = V_{OUT} + 0.5V$                                                                                      |              | 8          | 10           | μА                |
| V <sub>L</sub> Quiescent Current      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                   |              |            | 1            | μА                |
| Reference                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                   | 4.           | -          |              |                   |
| Output Voltage (V <sub>REF</sub> )    | A service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a service and a | $0 < I_{PIN2} < -5\mu A,$                                                                                         | 195          | 200        | 205          | mV                |
| PFM Regulator                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                   |              |            |              |                   |
| Pulse Width (T <sub>ON</sub> )        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                   | 4.5          | 5          | 5.5          | μs                |
| LDO                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                   |              | 1          |              |                   |
| DC Output Voltage (V <sub>OUT</sub> ) | ML4890-5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | V <sub>BOOST</sub> = V <sub>OUT</sub> + 0.5V, I <sub>OUT</sub> < 200mA                                            | 4.85         | 5.0        | 5.15         | V                 |
|                                       | ML4890-3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | V <sub>BOOST</sub> = V <sub>OUT</sub> + 0.5V, I <sub>OUT</sub> < 100mA                                            | 3.2          | 3.3        | 3.4          | V                 |
|                                       | ML4890-T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | V <sub>BOOST</sub> = V <sub>OUT</sub> + 0.5V, I <sub>OUT</sub> < 80mA                                             | 2.91         | 3.0        | 3.09         | V                 |
| Load Regulation                       | ML4890-5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | See Figure 1<br>V <sub>IN</sub> = 1.2V, I <sub>OUT</sub> < 7mA<br>V <sub>IN</sub> = 2.4V, I <sub>OUT</sub> < 50mA | 4.85<br>4.85 | 5.0<br>5.0 | 5.15<br>5.15 | V                 |
|                                       | ML4890-3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | V <sub>IN</sub> = 1.2V, I <sub>OUT</sub> < 14mA<br>V <sub>IN</sub> = 2.4V, I <sub>OUT</sub> < 75mA                | 3.2<br>3.2   | 3.3<br>3.3 | 3.4<br>3.4   | V                 |
|                                       | ML4890-T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | V <sub>IN</sub> = 1.2V, I <sub>OUT</sub> < 15mA<br>V <sub>IN</sub> = 2.4V, I <sub>OUT</sub> < 60mA                | 2.91<br>2.91 | 3.0<br>3.0 | 3.09<br>3.09 | V                 |
| Dropout Voltage ML4890-               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | See Figure 1<br>V <sub>IN</sub> = 1.2V, I <sub>OUT</sub> < 7mA<br>V <sub>IN</sub> = 2.4V, I <sub>OUT</sub> < 50mA |              |            | 300<br>500   | mV<br>mV          |
|                                       | ML4890-3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | V <sub>IN</sub> = 1.2V, I <sub>OUT</sub> < 14mA<br>V <sub>IN</sub> = 2.4V, I <sub>OUT</sub> < 75mA                |              |            | 300<br>500   | mV<br>mV          |
|                                       | ML4890-T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | V <sub>IN</sub> = 1.2V, I <sub>OUT</sub> < 15mA<br>V <sub>IN</sub> = 2.4V, I <sub>OUT</sub> < 60mA                |              |            | 300<br>500   | mV<br>mV          |
| Output Ripple                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                   |              | 5          |              | mV <sub>P-P</sub> |
| Shutdown                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                   |              |            |              |                   |
| SHDN Threshold                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                   | 0.5          | 0.8        | 1.0          | V                 |
| SHDN Bias Current                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                   | -100         |            | 100          | nA                |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case conditions.





Figure 1. Application Test Circuit



Figure 2. PFM Regulator and LDO Block Diagram

#### **FUNCTIONAL DESCRIPTION**

The ML4890 combines Pulse Frequency Modulation (PFM) and synchronous rectification to create a boost converter that is followed by a low dropout linear regulator (LDO). This combination creates a low output ripple boost converter that is both highly efficient and simple to use.

The PFM regulator charges a single inductor for a fixed period of time and then completely discharges before another cycle begins, simplifying the design by eliminating the need for conventional current limiting circuitry. Synchronous rectification is accomplished by replacing an external Schottky diode with an on-chip PMOS device, reducing switching losses and external component count.

The integrated LDO reduces the output ripple voltage to less than 5mV peak-to-peak. Integrating the LDO along with the PFM regulator allows the circuit to be optimized for very high efficiency using a patented feedback technique. It also allows the LDO to provide the maximum ripple rejection over the operating frequency range of the regulator.

A block diagram of the ML4890 is shown in Figure 2. The PFM stage is comprised of Q1, Q2, A1, A2, the one shot, the flip-flop, and externals L1 and C2. The LDO stage is comprised of Q3, A3, R1, R2, the offset voltage control, and external C1. Since the LDO actually controls the operation of the PFM regulator, the operation of the LDO stage will be covered first.

#### LDO OPERATION

The LDO stage operates as a linear regulator. A3 is the error amplifier, which compares the output voltage through the divider R1 and R2 to the reference, and Q3 is the pass device. When the output voltage is lower than desired, the output of A3 increases the gate drive of Q3, which reduces the voltage drop across it and brings the output back into regulation. Similarly, if the output voltage is higher than desired, A3 adjusts the gate drive of Q3 for more drop and the output is brought back into regulation.



Figure 3. LDO V<sub>OS</sub> versus output current.

Also included in the LDO stage is an offset voltage control. This circuit monitors the output current and adjusts the offset voltage according the general characteristic shown in Figure 3. The offset control ensures that the PFM stage provides just enough "overhead" voltage for the LDO stage to operate properly.

#### PFM REGULATOR OPERATION

When the output of the PFM stage,  $V_{BOOST}$  (pin 5), is at or above the dropout voltage,  $V_{OUT}$  +  $V_{OS}$ , the output of A1 stays low and the circuit remains idle. When  $V_{\mbox{\footnotesize{BOOST}}}$  falls below the required dropout voltage, the output of A1 goes high, signaling the regulator to deliver charge to the capacitor C2. Since the output of A2 is normally high, the output of the flip-flop becomes SET. This triggers the one shot to turn Q1 on and begins charging L1 for 5µs. When the one shot times out, O1 turns off, allowing L1 to flyback and momentarily charge C2 through the body diode of Q2. But, as the source voltage of Q2 rises above the drain, the current sensing amplifier A2 drives the gate of Q2 low, causing Q2 to short out the body diode. The inductor then discharges into C2 through Q2. The output of A2 going low also serves to RESET the flip-flop in preparation for the next charging cycle. When the inductor current in O2 falls to zero, the output of A2 goes high, releasing Q2's gate, allowing the flip-flop to be SET again. If the voltage at V<sub>BOOST</sub> is still low, A1 will initiate another pulse. Typical inductor current and voltage waveforms are shown in Figure 4.



Figure 4. PFM Inductor Current Waveforms and Timing.

#### **SHUTDOWN**

The SHDN pin should be held low for normal operation. Raising the voltage on SHDN above the threshold level will release the gate of Q3, which effectively becomes an open circuit. This also prevents the one shot from triggering, which keeps switching from occurring.

<u>11</u>

#### **DESIGN CONSIDERATIONS**

#### **INDUCTOR**

Selecting the proper inductor for a specific application usually involves a trade-off between efficiency and maximum output current. Choosing too high a value will keep the regulator from delivering the required output current under worst case conditions. Choosing too low a value causes efficiency to suffer. It is necessary to know the maximum required output current and the input voltage range to select the proper inductor value. The maximum inductor value can be estimated using the following formula:

$$L_{MAX} = \frac{V_{IN(MIN)}^{2} \times T_{ON(MIN)} \times \eta}{2 \times (V_{OUT} + V_{OS}) \times I_{OUT(MAX)}}$$
(1)

where  $\eta$  is the efficiency, typically between 0.75 and 0.85, and  $V_{OS}$  is the dropout voltage at  $I_{OUT(MAX)}$  taken from Figure 3. Note that this is the value of inductance that just barely delivers the required output current under worst case conditions. A lower value may be required to cover inductor tolerance, the effect of lower peak inductor currents caused by resistive losses, and minimum dead time between pulses.

Another method of determining the appropriate inductor value is to make an estimate based on the typical performance curves given in Figures 5 and 6. Figure 5 shows maximum output current as a function of input voltage for several inductor values. These are typical performance curves and leave no margin for inductance and ON-time variations. To accommodate worst case conditions, it is necessary to derate these curves by at least 10% in addition to inductor tolerance.







Figure 5. Output Current versus Input Voltage.

For example, a two cell to 5V application requires 40mA of output current while using an inductor with 15% tolerance. The output current should be derated by 25% to 50mA to cover the combined inductor and ON-time tolerances. Assuming that 2V is the end of life voltage of a two cell input, Figure 5 shows that with a 2V input, the ML4890-5 delivers 58mA with a 22uH inductor.

Figure 6 shows efficiency under the conditions used to create Figure 5. It can be seen that efficiency is mostly independent of input voltage and is closely related to inductor value. This illustrates the need to keep the inductor value as high as possible to attain peak system efficiency. As the inductor value goes down to  $10\mu H$ , the efficiency drops to between 70% and 75%. With  $33\mu H$ , the efficiency reaches approximately 85% and there is little room for improvement. At values greater than  $47\mu H$ , the operation of the synchronous rectifier becomes unreliable at low input voltages because the inductor current is so small that it is difficult for the control circuitry to detect. The data used to generate Figures 5 and 6 is provided in Table 1.

After the appropriate inductor value is chosen, it is necessary to find the minimum inductor current rating required. Peak inductor current is determined from the following formula:

$$I_{L(PEAK)} = \frac{T_{ON(MAX)} \times V_{IN(MAX)}}{L_{MIN}}$$
 (2)

It is important to note that for reliable operation, make sure that I<sub>L(PEAK)</sub> does not exceed the 1A maximum switch current rating. In the two cell application previously described, a maximum input voltage of 3V would give a peak current of 880mA. When comparing various inductors, it is important to keep in mind that suppliers use different criteria to determine their ratings. Many use a conservative current level, where inductance has dropped to 90% of its normal level. In any case, it is a good idea to try inductors of various current ratings with the ML4890 to determine which inductor is the best choice. Check efficiency and maximum output current, and if a current probe is available, look at the inductor current to see if it looks like the waveform shown in Figure 4.







Figure 6. Typical Efficiency as a Function of VIN.

# ML4890

The DC resistance of the inductor should be kept to a minimum to reduce losses. A good rule of thumb is to allow 5 to  $10m\Omega$  of resistance for each  $\mu H$  of inductance. Also, be aware that the DC resistance of an inductor usually isn't specified tightly, so an inductor with a maximum DC resistance spec of  $150m\Omega$  may actually have  $100m\Omega$  of resistance.

Suitable inductors can be purchased from the following suppliers:

| Coilcraft   | (708) 639-6400 |
|-------------|----------------|
| Coiltronics | (407) 241-7876 |
| Dale        | (605) 665-9301 |
| Sumida      | (708) 956-0666 |

#### **BOOST CAPACITOR**

The boost capacitor (C2) supplies current to the load during the ON-time of Q1 and will limit the ripple the LDO stage has to contend with. The ripple on C2 is influenced by three capacitor parameters: capacitance, ESL, and ESR. The contribution due to capacitance can be determined by looking at the change in the capacitor voltage required to store the energy delivered by the inductor in a single charge-discharge cycle, as given by the following formula:

$$C2 \ge \frac{T_{ON}^2 \times V_{IN}^2}{2 \times L \times \Delta V_{BOOST} \times (V_{OUT} - V_{IN})} (\text{in Farads})$$
 (3)

For example, a 2.4V input, a 5V output, a  $22\mu H$  inductor, and an allowance of 100mV of ripple on the boost capacitor results in a minimum C2 value of  $15\mu F$ .

The boost capacitor's Equivalent Series Resistance (ESR) and Equivalent Series Inductance (ESL), also contribute to the ripple due to the inductor discharge current waveform. Just after the NMOS transistor turns off, the output current ramps quickly to match the peak inductor current. This fast change in current through the boost capacitor's ESL causes a high frequency (5ns) spike that can be over 1V in magnitude. After the ESL spike settles, the boost voltage still has a ripple component equal to the inductor discharge current times the ESR. This component will have a sawtooth waveshape and can be calculated using the following formula:

$$ESR \le \frac{\Delta V_{BOOST}}{I_{L(PEAK)}} (in \Omega)$$
 (4)

For example, a 2.4V input, a  $22\mu H$  inductor, and an allowance of 100mV of ripple on the boost capacitor results in a maximum ESR of  $200m\Omega$ . Therefore, a boost capacitor with a capacitance of  $22\mu F$  or  $33\mu F$ , an ESR of less than  $200m\Omega$ , and an ESL of less than 5nH is a good choice. Tantalum capacitors which meet these requirements can be obtained from the following suppliers:

| AVX     | (207) 282-5111 |
|---------|----------------|
| Sprague | (207) 324-4140 |

#### **OUTPUT CAPACITOR**

The LDO stage output capacitor (C1) is required for stability and to provide a high frequency filter. An output capacitor with a capacitance of  $100\mu F$ , an ESR of less than  $100m\Omega$ , and an ESL of less than 5nH is a good general purpose choice.

#### **INPUT CAPACITOR**

Unless the input source is a very low impedance battery, it will be necessary to decouple the input with a capacitor with a value of between  $47\mu F$  and  $100\mu F$ . This provides the benefits of preventing input ripple from affecting the ML4890 control circuitry, and it also improves efficiency by reducing I-squared R losses during the charge and discharge cycles of the inductor. Again, a low ESR capacitor (such as tantalum) is recommended.

#### REFERENCE CAPACITOR

Under some circumstances input ripple cannot be reduced effectively. This occurs primarily in applications where inductor currents are high, causing excess output ripple due to "pulse grouping", where the charge-discharge pulses are not evenly spaced in time. In such cases it may be necessary to decouple the reference pin ( $V_{REF}$ ) with a small 10nF to 100nF ceramic capacitor. This is particularly true if the ripple voltage at  $V_{IN}$  is greater than 100mV.

#### **LAYOUT**

Good PC board layout practices will ensure the proper operation of the ML4890. Important layout considerations include:

- Use adequate ground and power traces or planes
- Keep components as close as possible to the ML4890
- Use short trace lengths from the inductor to the V<sub>L</sub> pin and from the output capacitor to the V<sub>BOOST</sub> pin.
- Use a single point ground for the ML4890 ground pins, and the input and output capacitors

A sample PC board layout is shown in Figure 7.





Figure 7. Sample PC Board Layout.

# **TABLE 1. MAXIMUM OUTPUT CURRENT AND EFFICIENCY**

#### ML4890-T

| V <sub>IN</sub> | I <sub>OUT</sub> (mA) | EFFICIENCY PERCENTAGE |
|-----------------|-----------------------|-----------------------|
| L = 10μH        |                       |                       |
| 1.0             | 30.6                  | 73.5                  |
| 1.5             | 70.7                  | 72.0                  |
| 2.0             | 80.0                  | 70.3                  |
| L = 15μH        |                       |                       |
| 1.0             | 23.8                  | 78.7                  |
| 1.5             | 56.5                  | 77.3                  |
| 2.0             | 80.0                  | 74.9                  |
| 2.5             | 80.0                  | 74.0                  |
| 2.8             | 80.0                  | 73.7                  |
| L = 22μH        |                       |                       |
| 1.0             | 18.4                  | 82.0                  |
| 1.5             | 44.2                  | 81.1                  |
| 2.0             | 76.6                  | 77.9                  |
| 2.5             | 80.0                  | 76.9                  |
| 2.8             | 80.0                  | 76.7                  |
| L = 33μH        |                       |                       |
| 1.0             | 13.0                  | 85.7                  |
| 1.5             | 32.4                  | 85.1                  |
| 2.0             | 56.6                  | 82.7                  |
| 2.5             | 80.0                  | 80.4                  |
| 2.8             | 80.0                  | 80.1                  |
| L = 47μH        |                       |                       |
| 1.0             | 9.8                   | 87.4                  |
| 1.5             | 23.3                  | 87.2                  |
| 2.0             | 41.1                  | 85.8                  |
| 2.5             | 62.9                  | 83.7                  |
| 2.8             | 77.4                  | 82.6                  |
| L = 68μH        |                       |                       |
| 1.0             | 7.9                   | 88.4                  |
| 1.5             | 18.8                  | 88.9                  |
| 2.0             | 33.4                  | 87.6                  |
| 2.5             | 51.0                  | 86.0                  |
| 2.8             | 64.3                  | 84.6                  |
|                 |                       |                       |

#### ML4890-3

| V <sub>IN</sub> | I <sub>OUT</sub> (mA) | EFFICIENCY PERCENTAGE |
|-----------------|-----------------------|-----------------------|
| L = 10µH        |                       |                       |
| 1.0             | 29.6                  | 73.8                  |
| 1.5             | 71.4                  | 73.7                  |
| 2.0             | 100.0                 | 71.9                  |
| L = 15μH        |                       |                       |
| 1.0             | 23.0                  | 80.4                  |
| 1.5             | 54.7                  | 78.8                  |
| 2.0             | 89.8                  | 76.1                  |
| 2.5             | 100.0                 | 74.7                  |
| 3.0             | 100.0                 | 74.1                  |
| L = 22µH        |                       |                       |
| 1.0             | 16.2                  | 82.1                  |
| 1.5             | 41.4                  | 82.6                  |
| 2.0             | 75.6                  | 80.5                  |
| 2.5             | 100.0                 | 77.7                  |
| 3.0             | 100.0                 | 77.1                  |
| L = 33µH        |                       |                       |
| 1.0             | 10.9                  | 85.0                  |
| 1.5             | 30.4                  | 86.0                  |
| 2.0             | 55.8                  | 84.7                  |
| 2.5             | 82.5                  | 82.3                  |
| 3.0             | 100.0                 | 80.3                  |
| L = 47μH        |                       |                       |
| 1.0             | 9.1                   | 87.1                  |
| 1.5             | 22.7                  | 87.9                  |
| 2.0             | 41.9                  | 87.4                  |
| 2.5             | 63.3                  | 85.6                  |
| 3.0             | 89.6                  | 83.1                  |
| L = 68µH        |                       |                       |
| 1.0             | 7.7                   | 89.3                  |
| 1.5             | 17.9                  | 89.2                  |
| 2.0             | 32.1                  | 88.3                  |
| 2.5             | 48.8                  | 87.2                  |
| 3.0             | 69.6                  | 85.9                  |

## ML4890-5

| $V_{IN}$ | I <sub>OUT</sub> (mA) | EFFICIENCY PERCENTAGE |
|----------|-----------------------|-----------------------|
| L = 10μH |                       |                       |
| 1.0      | 13.6                  | 67.9                  |
| 1.5      | 42.7                  | 77.2                  |
| 2.0      | 82.2                  | 78.1                  |
| L = 15μH |                       |                       |
| 1.0      | 9.3                   | 69.6                  |
| 1.5      | 31.7                  | 80.9                  |
| 2.0      | 60.6                  | 81.6                  |
| 2.5      | 95.7                  | 80.5                  |
| 3.0      | 137.9                 | 79.4                  |
| L = 22μH |                       |                       |
| 1.0      | 7.4                   | 73.6                  |
| 1.5      | 23.1                  | 83.6                  |
| 2.0      | 46.1                  | 84.6                  |
| 2.5      | 73.9                  | 84.0                  |
| 3.0      | 108.9                 | 83.0                  |
| 3.5      | 145.1                 | 82.4                  |
| 4.0      | 184.5                 | 81.3                  |
| 4.5      | 200.0                 | 80.1                  |
| L = 33μH |                       |                       |
| 1.0      | 6.0                   | 76.9                  |
| 1.5      | 18.3                  | 85.8                  |
| 2.0      | 34.2                  | 86.8                  |
| 2.5      | 57.0                  | 86.6                  |
| 3.0      | 82.3                  | 86.2                  |
| 3.5      | 106.0                 | 85.3                  |
| 4.0      | 137.1                 | 84.6                  |
| 4.5      | 169.3                 | 84.0                  |
| L = 47μH |                       |                       |
| 1.0      |                       |                       |
| 1.5      | 14.2                  | 87.2                  |
| 2.0      | 25.7                  | 88.3                  |
| 2.5      | 41.4                  | 88.3                  |
| 3.0      | 59.4                  | 88.0                  |
| 3.5      | 82.9                  | 87.3                  |
| 4.0      | 105.5                 | 86.6                  |
| 4.5      | 131.3                 | 86.2                  |
| L = 68µH |                       | <del></del>           |
| 1.0      |                       |                       |
| 1.5      |                       |                       |
| 2.0      | 17.9                  | 88.9                  |
| 2.5      | 31.7                  | 89.8                  |
| 3.0      | 46.2                  | 89.7                  |
| 3.5      | 63.2                  | 89.6                  |
| 4.0      | 82.5                  | 89.2                  |
| 4.5      | 99.7                  | 88.0                  |

11

# **ORDERING INFORMATION**

| OUTPUT VOLTAGE | TEMPERATURE RANGE                    | PACKAGE                                                                                         |
|----------------|--------------------------------------|-------------------------------------------------------------------------------------------------|
| 3.0V           | 0°C to +70°C                         | 8-Pin SOIC (S08)                                                                                |
| 3.3V           | 0°C to +70°C                         | 8-Pin SOIC (S08)                                                                                |
| 5.0V           | 0°C to +70°C                         | 8-Pin SOIC (S08)                                                                                |
| 3.0V           | −20°C to +70°C                       | 8-Pin SOIC (S08)                                                                                |
| 3.3V           | −20°C to +70°C                       | 8-Pin SOIC (S08)                                                                                |
| 5.0V           | -20°C to +70°C                       | 8-Pin SOIC (S08)                                                                                |
|                | 3.0V<br>3.3V<br>5.0V<br>3.0V<br>3.3V | 3.0V 0°C to +70°C 3.3V 0°C to +70°C 5.0V 0°C to +70°C  3.0V -20°C to +70°C  3.3V -20°C to +70°C |





ML4894

# **Synchronous Buck Controller**

#### **GENERAL DESCRIPTION**

The ML4894 synchronous buck controller has been designed to provide high efficiency DC/DC conversion for portable products. The ML4894 can deliver a fixed 5V output from input voltages of 5.9V to 15V.

The ML4894 drives external P- and N-channel MOSFETs in a synchronous buck topology, allowing an overall conversion efficiency of greater than 90% over an output current range exceeding three decades, with an output current capability of up to 5A.

The regulator can be disabled via the  $\overline{SHDN}$  pin. While disabled, the output of the regulator is completely isolated from the circuit's input supply, and the supply current is reduced to less than  $5\mu A$  to help extend battery life.

#### **FEATURES**

- Regulation to ±3% maximum
- Fixed 5V output synchronous buck
- Wide input voltage range (5.9V to 15V)
- Power conversion efficiencies of >90% over 3 decades of output current
- Integrated antishoot-through logic
- Shutdown control provides load isolation and minimum sleep mode power consumption
- Low shutdown current

#### **BLOCK DIAGRAM**



11

# **PIN CONFIGURATION**

## ML4894 8-Pin SOIC (S08)



# **PIN DESCRIPTION**

| PIN# | NAME                                                                                                                  | FUNCTION                                                        | PIN# | NAME            | FUNCTION              |
|------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|------|-----------------|-----------------------|
| 1 .  | $V_{\text{REG}}$                                                                                                      | Connection point for internal linear regulator bypass capacitor | 5    | GND             | Analog signal ground  |
|      |                                                                                                                       | ,, ,                                                            | 6    | N DRV           | NMOS driver output    |
| 2    | $V_{FB}$                                                                                                              | Voltage feedback pin for regulating the 5V output               | 7    | P DRV           | PMOS driver output    |
| 3    | I <sub>SENSE</sub>                                                                                                    | Current sense input                                             | 8    | V <sub>IN</sub> | Battery input voltage |
| 4    | 4 SHDN a logic low on this pin shuts down the regulator and all internal bias circuitry for minimum power consumption |                                                                 |      |                 |                       |

#### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>IN</sub>            | 16.5V                           |
|----------------------------|---------------------------------|
| Peak Driver Output Current | ±2A                             |
| V <sub>FB</sub> Voltage    |                                 |
| I <sub>SENSE</sub> Voltage | <u>+</u> 500mV                  |
| All Other Inputs           | GND - $0.3V$ to $V_{IN} + 0.3V$ |
| SHDN Input Current         | 100µA                           |

| Junction Temperature                 | 150°C    |
|--------------------------------------|----------|
| Storage Temperature Range65°C        | to 150°C |
| Lead Temperature (Soldering, 10 sec) | 150°C    |
| Thermal Resistance ( $\theta_{IA}$ ) | 160°C/W  |

# **OPERATING CONDITIONS**

| V <sub>IN</sub> Range | 5.9V to 15V  |
|-----------------------|--------------|
| Temperature Range     | 20°C to 70°C |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{IN} = 10V$ ,  $T_A = Operating Temperature Range (Note 1)$ 

| PARAMETER                            | CONDITIONS                                  | MIN  | TYP  | MAX  | UNITS |
|--------------------------------------|---------------------------------------------|------|------|------|-------|
| LINEAR REGULATOR                     |                                             |      |      |      | -     |
| Output Voltage                       | T <sub>A</sub> = 25°C                       | 3.29 | 3.33 | 3.37 | V     |
| Line Regulation                      | 5.9V < V <sub>IN</sub> < 15V                |      | 1.7  | 4    | mV/V  |
| Total Variation                      | Line, Temp                                  | 3.24 |      | 3.42 | V     |
| SHUTDOWN                             |                                             |      |      |      |       |
| Input Low Voltage                    |                                             |      |      | 1.0  | V     |
| Input High Voltage                   |                                             | 3.0  |      |      | V     |
| Input Low Current                    | V <sub>IL</sub> = 0V                        |      |      | 100  | nA    |
| Input High Current                   | $V_{IH} = V_{IN}$                           |      |      | 50   | μΑ    |
| BUCK REGULATOR                       |                                             |      |      | -    |       |
| Duty Cycle Ratio                     | $V_{IN} = 5.9V$ , $I_{SENSE} = V_{FB} = 0V$ | 90   |      | 95   | %     |
| V <sub>FB</sub> Threshold Voltage    | 5.9V < V <sub>IN</sub> < 15V                | 4.85 | 5    | 5.15 | V     |
| I <sub>SENSE</sub> Threshold Voltage |                                             | -60  | -80  | -100 | mV    |
| Transition Time                      | $C_L = 1000 \text{ pF, GND to } V_{IN}$     |      | 50   | 100  | ns    |
| SUPPLY                               |                                             |      |      |      |       |
| V <sub>IN</sub> Current              | SHDN = 0V                                   |      | 2    | - 5  | μΑ    |
|                                      | SHDN = 5V                                   |      | 300  | 750  | μA    |

 $Note \ 1: \quad Limits \ are \ guaranteed \ by \ 100\% \ testing, \ sampling, \ or \ correlation \ with \ worst \ case \ test \ conditions.$ 

## **FUNCTIONAL DESCRIPTION**

The ML4894 converts a 5.9V to 15V input to a fixed 5V output using a unique current mode PFM synchronous buck control architecture. The output current is set by external components, and can exceed 2A. Even at light loads, the PFM architecture maintains high conversion efficiencies over a wide range of input voltages. If it is necessary to further extend battery life, the user can shutdown and fully disconnect the load from the input when the supply is not in use.

#### **BIAS CIRCUITS**

The bias circuits are comprised of a linear regulator and a precision 2.5V reference. The  $V_{REG}$  pin should be bypassed to GND with a  $1\mu F$  capacitor. The 2.5V reference is used by the feedback circuit of the controller to maintain an accurate output voltage.

#### **SHUTDOWN LOGIC**

The controller has a shutdown function which prevents switching from occurring and disconnects the load from the input. The ML4894 is shut down by applying a logic low to the  $\overline{SHDN}$  pin. The supply current in shutdown ranges from  $0.5\mu A$  at  $V_{IN} = 5.9V$  to  $3\mu A$  at  $V_{IN} = 15V$ 

#### **BUCK CONTROLLER**

A block diagram of the buck controller is shown in Figure 1. The circuit utilizes a constant ON-time PFM control architecture. The circuit determines the OFF-time by waiting for the inductor current to drop to a level set by the feedback voltage ( $V_{FB}$ ).

The oscillator/one shot block generates a constant ON-time and a minimum OFF-time. The OFF-time is extended for as long as the output of the current comparator stays low. Note that the inductor current flows in the current sense resistor during the OFF-time. Therefore, a minimum OFF-time is required to allow for the finite circuit delays in sensing the inductor current. The ON-time is triggered when the current comparator's output goes high. However, unlike conventional fixed ON-time controllers, this one shot has an inverse relationship with the input voltage as shown in Figure 2. Figure 3 plots the inductor voltage-ON-time product. Note that the volt-second product is nearly constant over the entire input voltage range. The inductor current is given by:

$$\Delta I_{L} = \frac{T_{ON} \times \left(V_{IN} - V_{OUT}\right)}{I} \tag{1}$$

This means that the ripple current also remains nearly constant over the entire input voltage range.

The transconductance amplifier generates a current from the voltage difference between the reference and the feedback voltage,  $V_{FB}$ . This current produces a voltage across  $R_{gm}$  that adds to the negative voltage that is developed across the current sense resistor. When the current level in the inductor drops low enough (a less

negative sense voltage) to cause the voltage at the non-inverting input of the current comparator to go positive, the comparator trips and starts a new ON cycle. In other words, the current programming comparator controls the length of the OFF-time by waiting until the inductor current decreases to a value determined by the transconductance amplifier.

This technique allows the feedback transconductance amplifier's output current to steer the current level in the inductor. The higher the transconductance amplifier's output current, the higher the inductor current. For example, when the output voltage drops due to a load increase, the transconductance amplifier will increase its output current and generate a larger voltage across Rgm, which in turn raises the inductor current trip level, shortening the OFF-time. At some level of increasing the output load, the transconductance amplifier can no longer continue to increase its output current. When this occurs, the voltage across R<sub>gm</sub> reaches a maximum and the inductor current cannot increase. If the inductor current tries to increase, the voltage developed across the current sense resistor would become more negative, causing the non-inverting input of the current comparator to be negative, which extends the OFF-time and reduces the inductor current.

If the output voltage is too high, the transconductance amplifier's output current will eventually become negative. However, since the inductor current flows in only one direction (assuming no shoot-through current) the non-inverting input of the current comparator will also stay negative. This extends the OFF-time allowing the inductor current to decrease to zero, causing the converter to stop operation until the output voltage drops enough to increase the output current of the transconductance amp above zero.

In summary, the three operation modes can be defined by the voltage at the I<sub>SENSE</sub> pin at the end of the OFF-time:

 $V_{SENSE} \ge 0V$  - Discontinuous current mode

0V > V<sub>SENSE</sub> > -60mV - Continuous current mode

-60mV > V<sub>SENSE</sub> > -100mV - Current limit

The synchronous rectifier comparator, flip-flop, and NOR gate make up the synchronous rectifier control circuit. The synchronous control does not influence the operation of the main control loop, and operation with a Schottky diode in place of the synchronous rectifier is possible, but at a lower conversion efficiency. The synchronous rectifier (N DRV) is turned on during the minimum OFF-time. N DRV will remain on until a new ON-time is started or until the I<sub>SENSE</sub> pin goes above -7mV. When the I<sub>SENSE</sub> pin goes above -7mV, the current in the inductor has gone to zero or the buck regulator is operating in discontinuous current mode (DCM). Therefore, the synchronous rectifier comparator is used only for DCM operation. A timing diagram is shown in Figure 4.



Figure 1. ML4894 Functional Block Diagram



Figure 2. ON-Time vs. Input Voltage



Figure 3. Volt-seconds vs. Input Voltage



Figure 4. One Shot and Synchronous Rectifier Timing

### **DESIGN CONSIDERATIONS**

A typical design can be implemented by using the following design procedure. Note that this procedure is not intended to give final values, but to give a good starting point, and provide the relationships necessary to make trade-off decisions. Some experimentation will be necessary to optimize values and to verify that the design operates over worst case conditions.

#### **DESIGN SPECIFICATIONS**

It is important to start with a clear definition of the design specifications. Make sure the specifications reflect worst case conditions. Key specifications include the minimum and maximum input voltage and the output voltage and load current.

### **INDUCTOR AND SENSE RESISTOR SELECTION**

Figure 5 shows the inductor current of the buck regulator. The inductor current is made up of two components: the DC current level set by the transconductance amplifier,  $I_{SENSE}$ , and the inductor ripple current,  $\Delta I_L$ . The figure also shows that  $I_{OUT}$  is the summation of  $I_{SENSE}$  and  $^{\circ}\Delta I_L$ .

$$I_{OUT} = I_{SENSE} + \frac{1}{2}I_{L} = \frac{V_{SENSE}}{R_{SENSE}} + \frac{T_{ON} \times (V_{IN} - 5V)}{2 \times L}$$
(3)

Therefore, the selection of the inductance value determines how much of the output current is made up of the ripple current. Higher inductor ripple current allows smaller inductor values, but results in higher peak currents, lower efficiency, and higher output voltage ripple.

Inductor ripple currents in the range of 30% to 70% of the maximum output current are typical. As a good starting point, set the inductor ripple current to 50% of the maximum output current:

$$\Delta I_{L} = \frac{T_{ON} \times \left(V_{IN} - 5V\right)}{L} = F_{IRC} \times I_{OUT(MAX)}$$
 (4)

where FIRC = ratio of inductor ripple current to the maximum output current, or:

$$L = \frac{T_{ON} \times (V_{IN} - 5V)}{0.5 \times I_{OUT(MAX)}}$$
 (5)

Calculate the inductance using the volt-seconds value given in Figure 3 at the maximum input voltage. Choose the nearest standard value, realizing the trade-offs mentioned before. Then, using the inductance value chosen, determine the actual inductor ripple current at the maximum and minimum input voltage using Equation 4 and Figure 3.

The sense resistor value can be determined using the inductor ripple current value calculated above and Equation 3 rearranged as follows:

$$R_{SENSE} = \frac{V_{SENSE(MIN)}}{I_{OUT(MAX) - \frac{1}{2}} \Delta I_{(MIN)}}$$
(6)

Having determined the values for the inductor and sense resistor, we can now specify the inductor peak current rating. This value is calculated at current limit and at the maximum input voltage, and is given by:

$$I_{L(PEAK(MAX))} = I_{SENSE(MAX)} + \Delta I_{L(MAX)}$$

$$I_{L(PEAK(MAX))} = \frac{V_{SENSE(MAX)}}{R_{SENSE}} + \Delta I_{L(MAX)}$$

$$0.1V \qquad (7)$$

Figure 5. Buck Regulator Inductor Current

For reliable operation, the inductor current rating should exceed the value calculated by 10%-20%.

For future reference, determine the peak inductor current at the minimum input voltage:

$$I_{L(PEAK(MIN))} = I_{SENSE(MIN)} + \Delta I_{L(MIN)}$$

$$I_{L(PEAK(MIN))} = \frac{V_{SENSE(MIN)}}{R_{SENSE}} + \Delta I_{L(MIN)}$$

$$I_{L(PEAK(MIN))} = \frac{0.06V}{R_{SENSF}} + \Delta I_{L(MIN)}$$
(8)

Now the sense resistor's power rating can be determined. The sense resistor must be able to carry the peak current in the inductor during the OFF-time:

$$P_{R_{SENSE}} = I_{RMS(OFF)}^{2} \times R_{SENSE}$$
 (9)

where:

$$I_{RMS(OFF)}^2 = \left(1 - \frac{V_{OUT}}{V_{INMAX)}}\right) \times \frac{I_{SENSE(MAX)}^2 + I_{SENSE(MAX)} \times I_{L(PEAK(MAX))} + I_{L(PEAK(MAX))}}{3}$$

The final parameter that should be specified is the winding resistance of the inductor. In general, the winding resistance should be as low as possible, preferably in the low  $m\Omega$  range. Since the inductor is in series with the load at all times, the copper losses can be approximated by:

$$P_{CIJ} = I_{OLIT}^2 \times R_I \tag{10}$$

A good rule of thumb is to allow 2  $m\Omega$  of winding resistance per  $\mu H$  of inductance.

### **MOSFET SELECTION**

The switching MOSFETs must be logic level types with the ON resistance specified at  $V_{GS} = 4.5V$ . In general, the ON resistance - gate charge product provides a good figure of

merit by which to compare various MOSFETs, the lower the figure the better. The internal gate drivers of the ML4894 can drive over 100nC of total gate charge, but 60nC to 70nC is a more practical limit to ensure good switching times.

The drain-source breakdown voltage rating is determined by the input voltage. For input voltages up to 10V, a drain to source rating of 20V is acceptable. For input voltages up to 15V, a drain to source rating of 30V is recommended. For a more reliable design, look for MOSFETs that are avalanche rated.

In high current applications, the MOSFET's power dissipation often becomes a major design factor. The I<sup>2</sup>R losses generate the largest portion of heat in the MOSFET package. Make sure that the MOSFETs are within their rated junction temperature at the maximum ambient temperature by calculating the temperature rise using the thermal resistance specifications.

The worst case power dissipation for the P-MOS switch occurs at the minimum input voltage and is determined as follows:

$$P_{P-MOS} = I_{RMS(ON)}^{2} \times R_{DS(ON)}$$
 (11)

where:

$$I_{RMS(ON)}^{2} = \left(\frac{5V}{V_{IN(MAX)}}\right) \times \frac{I_{SENSE(MAX)}^{2} + I_{SENSE(MAX)} \times I_{LIPEAK(MAX)} + I_{LIPEAK(MAX)}^{2}}{3}$$

The worst case power dissipation for the N-MOS switch occurs at the maximum input voltage and is determined using:

$$P_{N-MOS} = I_{RMS(OFF)}^{2} \times R_{DS(ON)}$$
 (12)

11

# **DESIGN CONSIDERATIONS (cont.)**

#### INPUT CAPACITOR SELECTION

The choice of the input capacitor is based on its ripple current and voltage ratings rather than its capacitance value. The input capacitor should be a low ESR type and located as close to the source of the P-MOS switch as possible. The input capacitor's ripple current is determined by the load current and input voltage, with the worst case condition occurring at  $V_{IN} = 2 \times V_{OLIT}$ :

$$I_{RMS\left(G_{IN}\right)} \approx \left(I_{SENSE(MAX)} + \frac{1}{2}\Delta I_{L(MAX)}\right) \times \frac{\sqrt{5V \times \left(V_{IN} - 5V\right)}}{V_{IN}}$$

The capacitor's voltage rating is based on the maximum input voltage,  $V_{\text{IN(MAX)}}$ . Capacitor manufacturers typically recommend derating the capacitor voltage rating by 20% to 50% for aluminum electrolytic types and 50% to 70% for tantalum types.

In high current applications it may necessary to add a small  $0.1\mu F$  ceramic capacitor to bypass  $V_{IN}$  (pin 8) of the ML4894.

#### **OUTPUT CAPACITOR SELECTION**

The output capacitors determine the loop stability and the output ripple voltage. Use only low ESR capacitors intended for switching power supply applications, such as AVX TPS, Sprague 593D, Sanyo OS-CON, or Nichicon PL series. To ensure stability, the minimum capacitance value is given by:

$$C_{OUT} \ge \frac{4.3}{V_{OUT}} \times \frac{T_{ON(MAX)}}{R_{SENSE}}$$
 (13)

The maximum ESR value can be estimated using:

$$ESR \le \frac{\Delta V_{OUT}}{\Delta I_{L(MAX)}} \tag{14}$$

The selected capacitor must meet both the capacitance and ESR requirements. As a final check, make sure the output capacitor can handle the ripple current, I<sub>RMS</sub>:

$$I_{RMS} \approx \frac{\Delta I_{L(MAX)}}{\sqrt{12}} \tag{15}$$

### **LAYOUT**

A typical application circuit is shown in Figure 6. Proximity of passive devices and adequate power and ground planes are critical for reliable operation of the circuit. In general, use the top layer for the high current connections and the bottom layer for the quiet connections such as GND, feedback and current sense. Some more specific guidelines follow.

- The connection from the current sense resistor to the I<sub>SENSE</sub> pin should be made by a separate trace and located as close to the lead of the resistor as possible. The trace length from the sense resistor to the ML4894 should be kept as short as possible and away from switching components and their traces.
- The trace lengths from the buck regulator's input capacitor to the switching MOSFET, from the MOSFETs to the inductor, from the synchronous rectifier MOSFET to the sense resistor, and from the inductor to the output capacitor should all be as short as possible.
- 3. The high current ground paths need to be kept separate from the signal ground paths. The GND connection should be made at a single-point star ground. It is very important that the ground for the ML4894 ground pin (pin 5) be made using a separate trace.

- 4. Concentrating on keeping the current sense and high current connections short as well as keeping the switching components and traces away from the sensitive analog components and traces during layout will eliminate the majority of problems created by a poor layout.
- The V<sub>REG</sub> and bypass capacitor needs to be located close to the ML4894 for adequate filtering of the IC's internal bias voltage.
- 6. Remote sensing the output for improved load regulation can be implemented with the ML4894. The output can be remote sensed by using the top of the external resistor divider as the remote sense point.



Figure 6. 5V, 3A DC/DC Converter Circuit



# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE          |
|-------------|-------------------|------------------|
| ML4894ES    | -20°C to 70°C     | 8-Pin SOIC (S08) |





August 1996 PRELIMINARY

ML4895

# **Synchronous Buck Controller**

### **GENERAL DESCRIPTION**

The ML4895 synchronous buck controller has been designed to provide high efficiency DC/DC conversion for portable products. The ML4895 can deliver a user programmable 2.5V to 4V output from input voltages of 5.9V to 15V.

The ML4895 drives external P- and N-channel MOSFETs in a synchronous buck topology, allowing an overall conversion efficiency of greater than 90% over an output current range exceeding three decades, with an output current capability of up to 5A.

The regulator can be disabled via the  $\overline{SHDN}$  pin. While disabled, the output of the regulator is completely isolated from the circuit's input supply, and the supply current is reduced to less than  $5\mu A$  to help extend battery life

### **FEATURES**

- Regulation to ±3% maximum
- Adjustable output synchronous buck (2.5V to 4V)
- Wide input voltage range (5.9V to 15V)
- Power conversion efficiencies of >90% over 3 decades of output current
- Integrated antishoot-through logic
- Shutdown control provides load isolation and minimum sleep mode power consumption
- Low shutdown current

### **BLOCK DIAGRAM**



11

# **PIN CONFIGURATION**





# **PIN DESCRIPTION**

| PIN# | NAME               | FUNCTION                                                                                                       | PIN# | NAME     | FUNCTION              |
|------|--------------------|----------------------------------------------------------------------------------------------------------------|------|----------|-----------------------|
| 1    | $V_{REG}$          | Connection point for internal linear regulator bypass capacitor                                                | 5    | GND      | Analog signal ground  |
|      |                    |                                                                                                                | 6    | N DRV    | NMOS driver output    |
| 2    | $V_{FB}$           | Programming pin for setting the output voltage                                                                 | 7    | P DRV    | PMOS driver output    |
| 3    | I <sub>SENSE</sub> | Current sense input                                                                                            | 8    | $V_{IN}$ | Battery input voltage |
| 4    | SHDN               | a logic low on this pin shuts down the regulator and all internal bias circuitry for minimum power consumption |      |          |                       |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>IN</sub>              | 16.5V          |
|------------------------------|----------------|
| Peak Driver Output Current . | ±2A            |
| V <sub>FB</sub> Voltage      |                |
| I <sub>SENSE</sub> Voltage   | <u>+</u> 500mV |
| All Other Inputs             |                |
| SHDN Input Current           | 100uA          |

| Junction Temperature                 | 150°C    |
|--------------------------------------|----------|
| Storage Temperature Range65°C        | to 150°C |
| Lead Temperature (Soldering, 10 sec) |          |
| Thermal Resistance (θιΔ)             |          |

# **OPERATING CONDITIONS**

| V <sub>IN</sub> Range  | 5.9V to 15V  |
|------------------------|--------------|
| V <sub>OUT</sub> Range | 2.5V to 4V   |
| Temperature Range      | 20°C to 70°C |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{IN} = 10V$ ,  $T_A = Operating Temperature Range (Note 1)$ 

| PARAMETER                            | CONDITIONS                                  | MIN   | TYP   | MAX   | UNITS |
|--------------------------------------|---------------------------------------------|-------|-------|-------|-------|
| LINEAR REGULATOR                     |                                             |       |       |       |       |
| Output Voltage                       | T <sub>A</sub> = 25°C                       | 3.29  | 3.33  | 3.37  | V     |
| Line Regulation                      | 5.9V < V <sub>IN</sub> < 15V                |       | 1.7   | 4     | mV/V  |
| Total Variation                      | Line, Temp                                  | 3.24  |       | 3.42  | V     |
| SHUTDOWN                             |                                             |       |       |       | -     |
| Input Low Voltage                    |                                             |       |       | 1.0   | V     |
| Input High Voltage                   |                                             | 3.0   | 1 1 1 |       | V     |
| Input Low Current                    | V <sub>IL</sub> = 0V                        | - "   |       | 100   | nA    |
| Input High Current                   | V <sub>IH</sub> = V <sub>IN</sub>           |       |       | 50    | μА    |
| BUCK REGULATOR                       |                                             |       |       |       |       |
| Duty Cycle Ratio                     | $V_{IN} = 5.9V$ , $I_{SENSE} = V_{FB} = 0V$ | 75    |       | 97    | %     |
| V <sub>FB</sub> Threshold Voltage    | 5.9V < V <sub>IN</sub> < 15V                | 2.425 | 2.5   | 2.575 | V     |
| I <sub>SENSE</sub> Threshold Voltage |                                             | -60   | -80   | -100  | mV    |
| Transition Time                      | $C_L = 1000 \text{ pF, GND to V}_{IN}$      |       | 50    | 100   | ns    |
| SUPPLY                               |                                             |       |       |       |       |
| V <sub>IN</sub> Current              | SHDN = 0V                                   |       | 2     | . 5   | μА    |
|                                      | SHDN = 5V                                   |       | 300   | 750   | μА    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.

### **FUNCTIONAL DESCRIPTION**

The ML4895 converts a 5.9V to 15V input to an adjustable 2.5V to 4V output using a unique current mode PFM synchronous buck control architecture. The output current is set by external components, and can exceed 2A. Even at light loads, the PFM architecture maintains high conversion efficiencies over a wide range of input voltages. If it is necessary to further extend battery life, the user can shutdown and fully disconnect the load from the input when the supply is not in use.

#### **BIAS CIRCUITS**

The bias circuits are comprised of a linear regulator and a precision 2.5V reference. The  $V_{REG}$  pin should be bypassed to GND with a  $1\mu F$  capacitor. The 2.5V reference is used by the feedback circuit of the controller to maintain an accurate output voltage.

#### **SHUTDOWN LOGIC**

The ML4895 is shut down by applying a logic low to the  $\overline{SHDN}$  pin. This prevents switching from occurring and disconnects the load from the input. The supply current in shutdown typically ranges from  $0.5\mu A$  at  $V_{IN} = 5.9V$  to  $3\mu A$  at  $V_{IN} = 15V$ 

#### **BUCK CONTROLLER**

A block diagram of the buck controller is shown in Figure 1. The circuit utilizes a constant ON-time PFM control architecture. The circuit determines the OFF-time by waiting for the inductor current to drop to a level set by the feedback voltage ( $V_{FR}$ ).

The oscillator/one shot block generates a constant ON-time and a minimum OFF-time. The OFF-time is extended for as long as the output of the current comparator stays low. Note that the inductor current flows in the current sense resistor during the OFF-time. Therefore, a minimum OFF-time is required to allow for the finite circuit delays in sensing the inductor current. The ON-time is triggered when the current comparator's output goes high. However, unlike conventional fixed ON-time controllers, this one shot has an inverse relationship with the input voltage as shown in Figure 2. Figure 3 plots the inductor voltage-ON-time product. Note that the volt-second product is nearly constant over the entire input voltage range. The inductor current is given by:

$$\Delta I_{L} = \frac{T_{ON} \times \left(V_{IN} - V_{OUT}\right)}{L} \tag{1}$$

This means that the ripple current also remains nearly constant over the entire input voltage range.

The transconductance amplifier generates a current from the voltage difference between the reference and the feedback voltage,  $V_{FB}$ . This current produces a voltage across  $R_{gm}$  that adds to the negative voltage that is developed across the current sense resistor. When the current level in the inductor drops low enough (a less

negative sense voltage) to cause the voltage at the noninverting input of the current comparator to go positive, the comparator trips and starts a new ON cycle. In other words, the current programming comparator controls the length of the OFF-time by waiting until the inductor current decreases to a value determined by the transconductance amplifier.

This technique allows the feedback transconductance amplifier's output current to steer the current level in the inductor. The higher the transconductance amplifier's output current, the higher the inductor current. For example, when the output voltage drops due to a load increase, the transconductance amplifier will increase its output current and generate a larger voltage across R<sub>gm</sub>, which in turn raises the inductor current trip level, shortening the OFF-time. At some level of increasing the output load, the transconductance amplifier can no longer continue to increase its output current. When this occurs, the voltage across R<sub>gm</sub> reaches a maximum and the inductor current cannot increase. If the inductor current tries to increase, the voltage developed across the current sense resistor would become more negative, causing the non-inverting input of the current comparator to be negative, which extends the OFF-time and reduces the inductor current.

If the output voltage is too high, the transconductance amplifier's output current will eventually become negative. However, since the inductor current flows in only one direction (assuming no shoot-through current) the non-inverting input of the current comparator will also stay negative. This extends the OFF-time allowing the inductor current to decrease to zero, causing the converter to stop operation until the output voltage drops enough to increase the output current of the transconductance amp above zero.

In summary, the three operation modes can be defined by the voltage at the I<sub>SENSE</sub> pin at the end of the OFF-time:

V<sub>SENSE</sub> ≥ 0V - Discontinuous current mode

 $0V > V_{SENSE} > -60mV$  - Continuous current mode

-60mV > V<sub>SENSE</sub> > -100mV - Current limit

The synchronous rectifier comparator, flip-flop, and NOR gate make up the synchronous rectifier control circuit. The synchronous control does not influence the operation of the main control loop, and operation with a Schottky diode in place of the synchronous rectifier is possible, but at a lower conversion efficiency. The synchronous rectifier (N DRV) is turned on during the minimum OFF-time. N DRV will remain on until a new ON-time is started or until the I<sub>SENSE</sub> pin goes above -7mV. When the I<sub>SENSE</sub> pin goes above -7mV, the current in the inductor has gone to zero or the buck regulator is operating in discontinuous current mode (DCM). Therefore, the synchronous rectifier comparator is used only for DCM operation. A timing diagram is shown in Figure 4.



Figure 1. ML4895 Functional Block Diagram



Figure 2. ON-Time vs. Input Voltage



Figure 3. Volt-seconds vs. Input Voltage



Figure 4. One Shot and Synchronous Rectifier Timing

### **DESIGN CONSIDERATIONS**

A typical design can be implemented by using the following design procedure. Note that this procedure is not intended to give final values, but to give a good starting point, and provide the relationships necessary to make trade-off decisions. Some experimentation will be necessary to optimize values and to verify that the design operates over worst case conditions.

#### **DESIGN SPECIFICATIONS**

It is important to start with a clear definition of the design specifications. Make sure the specifications reflect worst case conditions. Key specifications include the minimum and maximum input voltage and the output voltage and load current.

#### INDUCTOR AND SENSE RESISTOR SELECTION

Figure 5 shows the inductor current of the buck regulator. The inductor current is made up of two components: the DC current level set by the transconductance amplifier,  $I_{SENSE}$ , and the inductor ripple current,  $\Delta I_L$ . The figure also shows that  $I_{OUT}$  is the summation of  $I_{SENSE}$  and  $^{\circ}\Delta I_L$ .

$$I_{OUT} = I_{SENSE} + \frac{1}{2}I_{L} = \frac{V_{SENSE}}{R_{SENSE}} + \frac{T_{ON} \times (V_{IN} - V_{OUT})}{2 \times L} (3)$$

Therefore, the selection of the inductance value determines how much of the output current is made up of the ripple current. Higher inductor ripple current allows smaller inductor values, but results in higher peak currents, lower efficiency, and higher output voltage ripple.

Inductor ripple currents in the range of 30% to 70% of the maximum output current are typical. As a good starting point, set the inductor ripple current to 50% of the maximum output current:

$$\Delta I_{L} = \frac{T_{ON} \times (V_{IN} \times V_{OUT})}{I} = F_{IRC} \times I_{OUT(MAX)}$$
 (4)

where FIRC = ratio of inductor ripple current to the maximum output current, or:

$$L = \frac{T_{ON} \times (V_{IN} - V_{OUT})}{0.5 \times I_{OUT(MAX)}}$$
 (5)

Calculate the inductance using the volt-seconds value given in Figure 3 at the maximum input voltage. Choose the nearest standard value, realizing the trade-offs mentioned before. Then, using the inductance value chosen, determine the actual inductor ripple current at the maximum and minimum input voltage using Equation 4 and Figure 3.

The sense resistor value can be determined using the inductor ripple current value calculated above and Equation 3 rearranged as follows:

$$R_{SENSE} = \frac{V_{SENSE(MIN)}}{I_{OUT(MAX)} - \frac{1}{2}\Delta I_{L(MIN)}}$$
(6)

Having determined the values for the inductor and sense resistor, we can now specify the inductor peak current rating. This value is calculated at current limit and at the maximum input voltage, and is given by:

$$I_{L(PEAK(MAX))} = I_{SENSE(MAX)} + \Delta I_{L(MAX)}$$

$$I_{L(PEAK(MAX))} = \frac{V_{SENSE(MAX)}}{R_{SENSE}} + \Delta I_{L(MAX)}$$
(7)

$$I_{L(PEAK(MAX))} = \frac{0.1V}{R_{SENSE}} + \Delta I_{L(MAX)}$$





Figure 5. Buck Regulator Inductor Current

For reliable operation, the inductor current rating should exceed the value calculated by 10%-20%.

For future reference, determine the peak inductor current at the minimum input voltage:

$$\begin{split} I_{L(PEAK(MIN))} &= I_{SENSE(MIN)} + \Delta I_{L(MIN)} \\ I_{L(PEAK(MIN))} &= \frac{V_{SENSE(MIN)}}{R_{SENSE}} + \Delta I_{L(MIN)} \\ I_{L(PEAK(MIN))} &= \frac{0.06V}{R_{SENSF}} + \Delta I_{L(MIN)} \end{split} \tag{8}$$

Now the sense resistor's power rating can be determined. The sense resistor must be able to carry the peak current in the inductor during the OFF-time:

$$P_{R_{SENSE}} = I_{RMS(OFF)}^{2} \times R_{SENSE}$$
 (9)

where:

$$I_{\text{RMS}(\text{OFF})}^2 = \left(1 - \frac{V_{\text{OUT}}}{V_{\text{INMAX}}}\right) \times \frac{I_{\text{SENSE(MAX)}}^2 + I_{\text{SENSE(MAX)}}^2 + I_{\text{SENSE(MAX)}} \times I_{\text{IPEAK(MAX)}}^2}{3 \cdot I_{\text{INMAX}}} \right)^2$$

The final parameter that should be specified is the winding resistance of the inductor. In general, the winding resistance should be as low as possible, preferably in the low  $m\Omega$  range. Since the inductor is in series with the load at all times, the copper losses can be approximated by:

$$P_{Cu} = I_{OUT}^2 \times R_I \tag{10}$$

A good rule of thumb is to allow 2 m $\Omega$  of winding resistance per  $\mu H$  of inductance.

#### MOSFET SELECTION

The switching MOSFETs must be logic level types with the ON resistance specified at  $V_{GS}$  = 4.5V. In general, the ON resistance - gate charge product provides a good figure of

merit by which to compare various MOSFETs, the lower the figure the better. The internal gate drivers of the ML4895 can drive over 100nC of total gate charge, but 60nC to 70nC is a more practical limit to ensure good switching times.

The drain-source breakdown voltage rating is determined by the input voltage. For input voltages up to 10V, a drain to source rating of 20V is acceptable. For input voltages up to 15V, a drain to source rating of 30V is recommended. For a more reliable design, look for MOSFETs that are avalanche rated.

In high current applications, the MOSFET's power dissipation often becomes a major design factor. The I<sup>2</sup>R losses generate the largest portion of heat in the MOSFET package. Make sure that the MOSFETs are within their rated junction temperature at the maximum ambient temperature by calculating the temperature rise using the thermal resistance specifications.

The worst case power dissipation for the P-MOS switch occurs at the minimum input voltage and is determined as follows:

$$P_{P-MOS} = I_{RMS(ON)}^{2} \times R_{DS(ON)}$$
 (11)

where:

$${l_{RMS(ON)}}^2 = \left(\frac{V_{OUT}}{V_{IN(MAX)}}\right) \times \frac{{l_{SENSE(MAX)}}^2 + {l_{SENSE(MAX)}} \times {l_{L(PEAK(MAX))}} + {l_{L(PEAK(MAX))}}^2}{3}$$

The worst case power dissipation for the N-MOS switch occurs at the maximum input voltage and is determined using:

$$P_{N-MOS} = I_{RMS(OFF)}^{2} \times R_{DS(ON)}$$
 (12)

# **DESIGN CONSIDERATIONS (CONT.)**

#### INPUT CAPACITOR SELECTION

The choice of the input capacitor is based on its ripple current and voltage ratings rather than its capacitance value. The input capacitor should be a low ESR type and located as close to the source of the P-MOS switch as possible. The input capacitor's ripple current is determined by the load current and input voltage, with the worst case condition occurring at  $V_{IN} = 2 \times V_{OLIT}$ :

$$I_{RMS(C_{IN})} \approx \left(I_{SENSE(MAX)} + \frac{1}{2}\Delta I_{L(MAX)}\right) \times \frac{\sqrt{V_{OUT} \times \left(V_{IN} - V_{OUT}\right)}}{V_{IN}}$$

The capacitor's voltage rating is based on the maximum input voltage,  $V_{\text{IN}(\text{MAX})}$ . Capacitor manufacturers typically recommend derating the capacitor voltage rating by 20% to 50% for aluminum electrolytic types and 50% to 70% for tantalum types.

In high current applications it may necessary to add a small  $0.1\mu F$  ceramic capacitor to bypass  $V_{IN}$  (pin 8) of the ML4895.

#### **OUTPUT CAPACITOR SELECTION**

The output capacitors determine the loop stability and the output ripple voltage. Use only low ESR capacitors intended for switching power supply applications, such as AVX TPS, Sprague 593D, Sanyo OS-CON, or Nichicon PL series. To ensure stability, the minimum capacitance value is given by:

$$C_{OUT} \ge \frac{4.3}{V_{OUT}} \times \frac{T_{ON(MAX)}}{R_{SENSE}}$$
 (14)

The maximum ESR value can be estimated using:

$$ESR \le \frac{\Delta V_{OUT}}{\Delta I_{L(MAX)}} \tag{15}$$

The selected capacitor must meet both the capacitance and ESR requirements. As a final check, make sure the output capacitor can handle the ripple current, I<sub>RMS</sub>:

$$I_{RMS} \approx \frac{\Delta I_{L(MAX)}}{\sqrt{12}}$$
 (16)

#### **OUTPUT VOLTAGE**

The output of the buck converter is adjustable and can be set to any voltage between 2.5V and 4V by connecting a resistor divider to the feedback pin as shown in Figure 1. The resistor values R1 and R2 can be calculated using the following equation:

$$V_{OUT} = 2.5V \times \frac{R1 + R2}{R2}$$
 (17)

The value of R2 should be  $475 k\Omega$  or less to minimize bias current errors.

It is important to note that the accuracy of these resistors directly affects the accuracy of the output. Use precision resistors and set the nominal voltage approximately 1% to 2% high in order to make up for the load regulation. This offset results in the best overall output accuracy over line and load.

A typical application circuit is shown in Figure 6. Proximity of passive devices and adequate power and ground planes are critical for reliable operation of the circuit. In general, use the top layer for the high current connections and the bottom layer for the quiet connections such as GND, feedback and current sense. Some more specific guidelines follow.

- The connection from the current sense resistor to the I<sub>SENSE</sub> pin should be made by a separate trace and located as close to the lead of the resistor as possible. The trace length from the sense resistor to the ML4895 should be kept as short as possible and away from switching components and their traces.
- The trace lengths from the buck regulator's input capacitor to the switching MOSFET, from the MOSFETs to the inductor, from the synchronous rectifier MOSFET to the sense resistor, and from the inductor to the output capacitor should all be as short as possible.
- 3. The high current ground paths need to be kept separate from the signal ground paths. The GND connection should be made at a single-point star ground. It is very important that the ground for the ML4895 ground pin (pin 5) be made using a separate trace.

- 4. Concentrating on keeping the current sense and high current connections short as well as keeping the switching components and traces away from the sensitive analog components and traces during layout will eliminate the majority of problems created by a poor layout.
- The V<sub>REG</sub> and bypass capacitor needs to be located close to the ML4895 for adequate filtering of the IC's internal bias voltage.
- 6. Remote sensing the output for improved load regulation can be implemented with the ML4895. The output can be remote sensed by using the top of the external resistor divider as the remote sense point.



Figure 6. 3.3V, 3A DC/DC Converter Circuit



# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE          |
|-------------|-------------------|------------------|
| ML4895ES    | -20°C to 70°C     | 8-Pin SOIC (S08) |





**ML4896** 

# **Dual Output Synchronous Buck Controller**

### GENERAL DESCRIPTION

The ML4896 dual synchronous buck controller has been designed to provide high efficiency DC/DC conversion for portable products. The ML4896 provides two independent outputs that can deliver a fixed 5V output and a user programmable 2.5V to 4V output from input voltages of 5.9V to 15V.

The ML4896 drives external P- and N-channel MOSFETs in a synchronous buck topology, allowing an overall conversion efficiency of greater than 90% over an output current range exceeding three decades, with an output current capability of up to 5A.

The regulator can be disabled via the  $\overline{SHDN}$  pin. While disabled, the output of the regulator is completely isolated from the circuit's input supply, and the supply current is reduced to less than  $5\mu A$  to help extend battery life.

# **FEATURES**

- Regulation to ±3% maximum
- Provides two independents outputs:
   Fixed 5V output
   Adjustable output (2.5V to 4V)
- Wide input voltage range (5.9V to 15V)
- Power conversion efficiencies of >90% over 3 decades of output current
- Integrated antishoot-through logic
- Shutdown control provides load isolation and minimum sleep mode power consumption
- Low shutdown current

# **BLOCK DIAGRAM**



# **PIN CONFIGURATION**

### ML4896 8-Pin SOIC (S08)



# **PIN DESCRIPTION**

| PIN# | NAME                 | FUNCTION                                                              | PIN# | NAME      | FUNCTION                                                |
|------|----------------------|-----------------------------------------------------------------------|------|-----------|---------------------------------------------------------|
| 1    | $V_{FB}$ A           | Programming pin for setting the output voltage of the adjustable      | 7    | GND       | Analog signal ground                                    |
|      |                      | output                                                                | 8    | PWR GND   | Return for the current sense resistors for both outputs |
| 2    | I <sub>SENSE</sub> A | Current sense input for the adjustable                                |      |           |                                                         |
|      | 52.152               | output buck controller                                                | 9    | N DRV A   | NMOS driver for the adjustable output                   |
| 3    | $V_{FB}\ B$          | Programming pin for setting the output voltage of the fixed 5V output | 10   | P DRV A   | PMOS driver for the adjustable output                   |
|      |                      | Tarpar Toniago or ino inica o r carpar                                | 11   | N DRV B   | NMOS driver for the fixed 5V output                     |
| 4    | I <sub>SENSE</sub> B | Current sense input for the fixed 5V                                  |      | .,        | Times arren for the fixed 5 Coulput                     |
|      | SENSE                | output buck controller                                                | 12   | P DRV B   | PMOS driver for the fixed 5V output                     |
| 5    | SHDN A               | A logic low on this pin shuts down the adjustable output regulator    | 13   | $V_{IN}$  | Battery input voltage                                   |
|      |                      |                                                                       | 14   | $V_{REG}$ | Connection point for an internal linear                 |
| 6    | SHDN B               | A logic low on this pin shuts down the fixed 5V output regulator      |      | NCO .     | regulator bypass capacitor                              |

# 11

# **ABSOLUTE MAXIMUM RATINGS**

| Absolute maximum ratings are those values beyond     |
|------------------------------------------------------|
| which the device could be permanently damaged.       |
| Absolute maximum ratings are stress ratings only and |
| functional device operation is not implied.          |

| V <sub>IN</sub>            | 16.5V                          |
|----------------------------|--------------------------------|
| Peak Driver Output Current | ±2A                            |
| V <sub>FB</sub> Voltage    |                                |
| I <sub>SENSE</sub> Voltage | <u>+</u> 500mV                 |
| All Other InputsG          | ND - $0.3V$ to $V_{IN} + 0.3V$ |
| SHDN Input Current         | 100μΑ                          |

| Junction Temperature                  | 150°C   |
|---------------------------------------|---------|
| Storage Temperature Range             |         |
| Lead Temperature (Soldering, 10 sec)  | 150°C   |
| Thermal Resistance (θ <sub>IA</sub> ) | 160°C/W |

# **OPERATING CONDITIONS**

| V <sub>IN</sub> Range   | 5.9V to 15V  |
|-------------------------|--------------|
| Regulator A VOLIT Range | 2.5V to 4V   |
| Temperature Range       | 20°C to 70°C |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{IN} = 10V$ ,  $T_A = Operating Temperature Range (Note 1)$ 

| PARAMETER                              | CONDITIONS                                   | MIN   | TYP  | MAX   | UNITS |
|----------------------------------------|----------------------------------------------|-------|------|-------|-------|
| LINEAR REGULATOR                       |                                              |       |      |       |       |
| Output Voltage                         | T <sub>A</sub> = 25°C                        | 3.29  | 3.33 | 3.37  | V     |
| Line Regulation                        | 5.9V < V <sub>IN</sub> < 15V                 |       | 1.7  | 4     | mV/V  |
| Total Variation                        | Line, Temp                                   | 3.24  |      | 3.42  | V     |
| SHUTDOWN                               |                                              |       |      |       |       |
| Input Low Voltage                      |                                              |       |      | 1.0   | V     |
| Input High Voltage                     |                                              | 3.0   |      |       | V     |
| Input Low Current                      | V <sub>IL</sub> = 0V                         |       |      | 100   | nA    |
| Input High Current                     | $V_{IH} = V_{IN}$                            |       |      | 50    | μА    |
| BUCK REGULATOR A                       |                                              |       |      |       |       |
| Duty Cycle Ratio                       | $V_{IN} = 5.9V$ , $I_{SENSE} = V_{FB} = 0V$  | 75    |      | 95    | %     |
| V <sub>FB</sub> A Threshold Voltage    | 5.9V < V <sub>IN</sub> < 15V                 | 2.425 | 2.5  | 2.575 | V     |
| I <sub>SENSE</sub> A Threshold Voltage |                                              | -60   | -80  | -100  | mV    |
| Transition Time                        | $C_L = 1000 \text{ pF, GND to V}_{IN}$       |       | 50   | 100   | ns    |
| BUCK REGULATOR B                       |                                              |       |      |       |       |
| Duty Cycle Ratio                       | $V_{IN} = 5.9V$ , $I_{SENSE} = V_{FB} = 0V$  | 90    |      | 95    | %     |
| V <sub>FB</sub> B Threshold Voltage    | 5.9V < V <sub>IN</sub> < 15V                 | 4.85  | 5    | 5.15  | V     |
| I <sub>SENSE</sub> B Threshold Voltage |                                              | -60   | -80  | -100  | mV    |
| Transition Time                        | $C_L = 1000 \text{ pF, GND to V}_{IN}$       |       | 50   | 100   | ns    |
| SUPPLY                                 | -                                            |       |      |       |       |
| V <sub>IN</sub> Current                | SHDN A = SHDN B = 0V                         |       | 2    | 5     | μА    |
|                                        | $\overline{SHDN A} = \overline{SHDN B} = 5V$ |       | 300  | 750   | μА    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.



Figure 1. ML4896 Functional Block Diagram



Figure 2(a). ON-Time vs. Input Voltage - Regulator A



Figure 2(b). ON-Time vs. Input Voltage - Regulator B

# **FUNCTIONAL DESCRIPTION**

The ML4896 converts a 5.9V to 15V input to an adjustable 2.5V to 4V output and a fixed 5V output using a unique current mode PFM synchronous buck control architecture. The output current is set by external components, and can exceed 2A. Even at light loads, the PFM architecture maintains high conversion efficiencies over a wide range of input voltages. If it is necessary to further extend battery life, the user can shutdown and fully disconnect the load from the input when the supply is not in use.

#### **BIAS CIRCUITS**

The bias circuits are comprised of a linear regulator and a precision 2.5V reference. The  $V_{REG}$  pin should be bypassed to GND with a  $1\mu F$  capacitor. The 2.5V reference is used by the feedback circuit of the controller to maintain an accurate output voltage.

#### **SHUTDOWN LOGIC**

The controller has a shutdown function for each output which prevents switching from occurring and disconnects the load from the input. The adjustable output is shut down by applying a logic low to the  $\overline{SHDN}$  A pin, while the fixed 5V output is controlled by the  $\overline{SHDN}$  B pin. The supply current in shutdown ranges from  $0.5\mu A$  at  $V_{IN} = 5.9V$  to  $3\mu A$  at  $V_{IN} = 15V$ 

#### **BUCK CONTROLLER**

A block diagram of the buck controller is shown in Figure 1. The circuit utilizes a constant ON-time PFM control architecture. The circuit determines the OFF-time by waiting for the inductor current to drop to a level set by the feedback voltage ( $V_{FB}$ ).

The oscillator/one shot block generates a constant ONtime and a minimum OFF-time. The OFF-time is extended for as long as the output of the current comparator stays low. Note that the inductor current flows in the current sense resistor during the OFF-time. Therefore, a minimum OFF-time is required to allow for the finite circuit delays in sensing the inductor current. The ON-time is triggered when the current comparator's output goes high. However, unlike conventional fixed ON-time controllers, this one shot has an inverse relationship with the input voltage as shown in Figure 2. Figure 3 plots the inductor voltage-ON-time product. Note that the volt-second product is nearly constant over the entire input voltage range. The inductor current is given by:

$$\Delta I_{L} = \frac{T_{ON} \times \left(V_{IN} - V_{OUT}\right)}{I} \tag{1}$$

This means that the ripple current also remains nearly constant over the entire input voltage range.

The transconductance amplifier generates a current from the voltage difference between the reference and the feedback voltage, V<sub>FB</sub>. This current produces a voltage across  $R_{gm}$  that adds to the negative voltage that is developed across the current sense resistor. When the current level in the inductor drops low enough (a less negative sense voltage) to cause the voltage at the non-inverting input of the current comparator to go positive, the comparator trips and starts a new ON cycle. In other words, the current programming comparator controls the length of the OFF-time by waiting until the inductor current decreases to a value determined by the transconductance amplifier.



Figure 3(a). Volt-seconds vs. Input Voltage - Regulator A



Figure 3(b). Volt-seconds vs. Input Voltage - Regulator B

11



Figure 4. One Shot and Synchronous Rectifier Timing

# **FUNCTIONAL DESCRIPTION (cont.)**

This technique allows the feedback transconductance amplifier's output current to steer the current level in the inductor. The higher the transconductance amplifier's output current, the higher the inductor current. For example, when the output voltage drops due to a load increase, the transconductance amplifier will increase its output current and generate a larger voltage across Rgm, which in turn raises the inductor current trip level, shortening the OFF-time. At some level of increasing the output load, the transconductance amplifier can no longer continue to increase its output current. When this occurs, the voltage across Rgm reaches a maximum and the inductor current cannot increase. If the inductor current tries to increase, the voltage developed across the current sense resistor would become more negative, causing the non-inverting input of the current comparator to be negative, which extends the OFF-time and reduces the inductor current.

If the output voltage is too high, the transconductance amplifier's output current will eventually become negative. However, since the inductor current flows in only one direction (assuming no shoot-through current) the non-inverting input of the current comparator will also stay negative. This extends the OFF-time allowing the inductor current to decrease to zero, causing the converter to stop operation until the output voltage drops enough to increase the output current of the transconductance amp above zero.

In summary, the three operation modes can be defined by the voltage at the I<sub>SENSE</sub> pin at the end of the OFF-time:

 $V_{SENSE} \ge 0V$  - Discontinuous current mode

0V > V<sub>SENSE</sub> > -60mV - Continuous current mode

 $-60 \text{mV} > \text{V}_{\text{SENSE}} > -100 \text{mV}$  - Current limit

The synchronous rectifier comparator, flip-flop, and NOR gate make up the synchronous rectifier control circuit. The synchronous control does not influence the operation of the main control loop, and operation with a Schottky diode in place of the synchronous rectifier is possible, but at a lower conversion efficiency. The synchronous rectifier (N DRV) is turned on during the minimum OFF-time. N DRV will remain on until a new ON-time is started or until the Isense pin goes above -7mV. When the Isense pin goes above -7mV, the current in the inductor has gone to zero or the buck regulator is operating in discontinuous current mode (DCM). Therefore, the synchronous rectifier comparator is used only for DCM operation. A timing diagram is shown in Figure 4.



Figure 5. Buck Regulator Inductor Current

### **DESIGN CONSIDERATIONS**

A typical design can be implemented by using the following design procedure. Note that this procedure is not intended to give final values, but to give a good starting point, and provide the relationships necessary to make trade-off decisions. Some experimentation will be necessary to optimize values and to verify that the design operates over worst case conditions.

#### **DESIGN SPECIFICATIONS**

It is important to start with a clear definition of the design specifications. Make sure the specifications reflect worst case conditions. Key specifications include the minimum and maximum input voltage and the output voltage and load current.

#### **INDUCTOR AND SENSE RESISTOR SELECTION**

Figure 5 shows the inductor current of the buck regulator. The inductor current is made up of two components: the DC current level set by the transconductance amplifier,  $l_{SENSE}$ , and the inductor ripple current,  $\Delta l_L$ . The figure also shows that  $l_{OLT}$  is the summation of  $l_{SENSE}$  and  $^{\circ}\Delta l_L$ .

$$I_{OUT} = I_{SENSE} + \frac{1}{2}I_{L} = \frac{V_{SENSE}}{R_{SENSE}} + \frac{T_{ON} \times (V_{IN} - V_{OUT})}{2 \times L} (3)$$

Therefore, the selection of the inductance value determines how much of the output current is made up of the ripple current. Higher inductor ripple current allows smaller inductor values, but results in higher peak currents, lower efficiency, and higher output voltage ripple.

Inductor ripple currents in the range of 30% to 70% of the maximum output current are typical. As a good starting point, set the inductor ripple current to 50% of the maximum output current:

$$\Delta I_{L} = \frac{T_{ON} \times (V_{IN} \times V_{OUT})}{L} = F_{IRC} \times I_{OUT(MAX)}$$
 (4)

where FIRC = ratio of inductor ripple current to the maximum output current, or:

$$L = \frac{T_{ON} \times (V_{IN} - V_{OUT})}{0.5 \times I_{OUT(MAX)}}$$
 (5)

Calculate the inductance using the volt-seconds value given in Figure 3 at the maximum input voltage. Choose the nearest standard value, realizing the trade-offs mentioned before. Then, using the inductance value chosen, determine the actual inductor ripple current at the maximum and minimum input voltage using Equation 4 and Figure 3.

The sense resistor value can be determined using the inductor ripple current value calculated above and Equation 3 rearranged as follows:

$$R_{SENSE} = \frac{V_{SENSE(MIN)}}{I_{OUT(MAX)} - \frac{1}{2} \Delta I_{L(MIN)}}$$
(6)

Having determined the values for the inductor and sense resistor, we can now specify the inductor peak current rating. This value is calculated at current limit and at the maximum input voltage, and is given by:

$$I_{L(PEAK(MAX))} = I_{SENSE(MAX)} + \Delta I_{L(MAX)}$$

$$I_{L(PEAK(MAX))} = \frac{V_{SENSE(MAX)}}{R_{SENSE}} + \Delta I_{L(MAX)}$$

$$I_{L(PEAK(MAX))} = \frac{0.1V}{R_{SENSF}} + \Delta I_{L(MAX)}$$
(7)

# **DESIGN CONSIDERATIONS (cont.)**

For reliable operation, the inductor current rating should exceed the value calculated by 10%-20%.

For future reference, determine the peak inductor current at the minimum input voltage:

$$I_{L(PEAK(MIN))} = I_{SENSE(MIN)} + \Delta I_{L(MIN)}$$

$$I_{L(PEAK(MIN))} = \frac{V_{SENSE}(MIN)}{R_{SENSE}} + \Delta I_{L(MIN)}$$

$$I_{L(PEAK(MIN))} = \frac{0.06V}{R_{SENSE}} + \Delta I_{L(MIN)}$$
(8)

Now the sense resistor's power rating can be determined. The sense resistor must be able to carry the peak current in the inductor during the OFF-time:

$$P_{R_{SENSE}} = I_{RMS(OFF)^2} \times R_{SENSE}$$
(9)

where:

$$I_{\text{RMS}(\text{OFF})}^2 = \left(1 - \frac{V_{\text{OUT}}}{V_{\text{INIMAX}}}\right) \times \frac{I_{\text{SENSE}(\text{MAX})}^2 + I_{\text{SENSE}(\text{MAX})} \times I_{\text{L}(\text{PEAK}(\text{MAX}))} + I_{\text{L}(\text{PEAK}(\text{MAX}))}^2}{3}$$

The final parameter that should be specified is the winding resistance of the inductor. In general, the winding resistance should be as low as possible, preferably in the low  $m\Omega$  range. Since the inductor is in series with the load at all times, the copper losses can be approximated by:

$$P_{Cu} = I_{OUT}^2 \times R_L \tag{10}$$

A good rule of thumb is to allow  $2 \text{ m}\Omega$  of winding resistance per  $\mu H$  of inductance.

#### MOSFET SELECTION

The switching MOSFETs must be logic level types with the ON resistance specified at  $V_{\rm GS}=4.5$ V. In general, the ON resistance - gate charge product provides a good figure of merit by which to compare various MOSFETs, the lower the figure the better. The internal gate drivers of the ML4896 can drive over 100nC of total gate charge, but 60nC to 70nC is a more practical limit to ensure good switching times.

The drain-source breakdown voltage rating is determined by the input voltage. For input voltages up to 10V, a drain to source rating of 20V is acceptable. For input voltages up to 15V, a drain to source rating of 30V is recommended. For a more reliable design, look for MOSFETs that are avalanche rated.

In high current applications, the MOSFET's power dissipation often becomes a major design factor. The I<sup>2</sup>R losses generate the largest portion of heat in the MOSFET package. Make sure that the MOSFETs are within their

rated junction temperature at the maximum ambient temperature by calculating the temperature rise using the thermal resistance specifications.

The worst case power dissipation for the P-MOS switch occurs at the minimum input voltage and is determined as follows:

$$P_{P-MOS} = I_{RMS(ON)}^{2} \times R_{DS(ON)}$$
(11)

where:

$$I_{\text{RMS(ON)}}^2 = \left(\frac{V_{\text{OUT}}}{V_{\text{INMAX}}}\right) \times \frac{I_{\text{SENSE(MAX)}}^2 + I_{\text{SENSE(MAX)}} \times I_{\text{LIPEAK(MAX)}} + I_{\text{LIPEAK(MAX)}}}{3}$$

The worst case power dissipation for the N-MOS switch occurs at the maximum input voltage and is determined using:

$$P_{N-MOS} = I_{RMS(OFF)}^{2} \times R_{DS(ON)}$$
 (12)

#### INPUT CAPACITOR SELECTION

The choice of the input capacitor is based on its ripple current and voltage ratings rather than its capacitance value. The input capacitor should be a low ESR type and located as close to the source of the P-MOS switch as possible. The input capacitor's ripple current is determined by the load current and input voltage, with the worst case condition occurring at  $V_{\text{IN}} = 2 \times V_{\text{OUT}}$ :

$$I_{RMS(C_{IN})} = \left(I_{SENSE(MAX)} + \frac{1}{2}\Delta I_{L(MAX)}\right) \times \frac{\sqrt{V_{OUT} \times \left(V_{IN} - V_{OUT}\right)}}{V_{IN}}$$
(13)

The capacitor's voltage rating is based on the maximum input voltage,  $V_{IN(MAX)}$ . Capacitor manufacturers typically recommend derating the capacitor voltage rating by 20% to 50% for aluminum electrolytic types and 50% to 70% for tantalum types.

In high current applications it may necessary to add a small  $0.1\mu F$  ceramic capacitor to bypass  $V_{IN}$  (pin 8) of the ML4896.

#### **OUTPUT CAPACITOR SELECTION**

The output capacitors determine the loop stability and the output ripple voltage. Use only low ESR capacitors intended for switching power supply applications, such as AVX TPS, Sprague 593D, Sanyo OS-CON, or Nichicon PL series. To ensure stability, the minimum capacitance value is given by:

$$C_{OUT} \ge \frac{4.3}{V_{OUT}} \times \frac{T_{ON(MAX)}}{R_{SENSE}}$$
 (14)

The maximum ESR value can be estimated using:

$$ESR \le \frac{\Delta V_{OUT}}{\Delta I_{L(MAX)}}$$
 (15)

The selected capacitor must meet both the capacitance and ESR requirements. As a final check, make sure the output capacitor can handle the ripple current, I<sub>RMS</sub>:

$$I_{RMS} \approx \frac{\Delta I_{L(MAX)}}{\sqrt{12}} \tag{16}$$

#### **OUTPUT VOLTAGE**

The output of buck converter A is adjustable and can be set to any voltage between 2.5V and 4V by connecting a resistor divider to the feedback pin as shown in Figure 1. The resistor values R1 and R2 can be calculated using the following equation:

$$V_{OUT} = 2.5V \times \frac{R1 + R2}{R2}$$
 (17)

The value of R2 should be  $475k\Omega$  or less to minimize bias current errors.

It is important to note that the accuracy of these resistors directly affects the accuracy of the output. Use precision resistors and set the nominal voltage approximately 1% to 2% high in order to make up for the load regulation. This offset results in the best overall output accuracy over line and load.

# **LAYOUT**

A typical application circuit is shown in Figure 6. Proximity of passive devices and adequate power and ground planes are critical for reliable operation of the circuit. In general, use the top layer for the high current connections and the bottom layer for the quiet connections such as GND, feedback and current sense. Some more specific guidelines follow.

- The connection from the current sense resistor to the I<sub>SENSE</sub> pin should be made by a separate trace and located as close to the lead of the resistor as possible. The trace length from the sense resistor to the ML4896 should be kept as short as possible and away from switching components and their traces.
- The trace lengths from the buck regulator's input capacitor to the switching MOSFET, from the MOSFETs to the inductor, from the synchronous rectifier MOSFET to the sense resistor, and from the inductor to the output capacitor should all be as short as possible.

- 3. The high current ground paths need to be kept separate from the signal ground paths. The GND connection should be made at a single-point star ground. It is very important that the ground for the ML4896 ground pin (pin 5) be made using a separate trace.
- 4. Concentrating on keeping the current sense and high current connections short as well as keeping the switching components and traces away from the sensitive analog components and traces during layout will eliminate the majority of problems created by a poor layout.
- The V<sub>REG</sub> and bypass capacitor needs to be located close to the ML4896 for adequate filtering of the IC's internal bias voltage.
- Remote sensing the output for improved load regulation can be implemented with the ML4896. The output can be remote sensed by using the top of the external resistor divider as the remote sense point.



Figure 6. Dual Output (3.3V @ 3A, 5V @ 3A) DC/DC Converter Circuit

# ORDERING INFORMATION

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |  |  |
|-------------|-------------------|-------------------|--|--|
| ML4896ES    | -20°C to 70°C     | 14-Pin SOIC (S14) |  |  |

# ML4900

# **High Current Synchronous Buck Controller**

# **GENERAL DESCRIPTION**

The ML4900 high current synchronous buck controller has been designed to provide high efficiency DC/DC conversion for next generation processors such as the Pentium® Pro from Intel®.

The ML4900 controller, when combined with two N-channel MOSFETs, generates output voltages between 2.1V and 3.5V from a 5V supply. The output voltage is selected via an internal 4-bit DAC. Output currents in excess of 14A can be attained at efficiencies greater than 90%.

The ML4900 can be enabled/disabled via the SHDN pin. While disabled, the output of the regulator is completely isolated from the circuit's input supply. The ML4900 employs fixed-frequency PWM control combined with a dual mode control loop to provide excellent load transient response.

### **FEATURES**

- Designed to meet Pentium® Pro power supply requirements
- DC regulation to ±1% maximum
- Proprietary circuitry provides transient response of ±5% maximum over 300mA to 14A load range
- Programmable output voltage (2.1V to 3.5V) is set by an onboard 4-bit DAC
- Synchronous N-channel buck topology for maximum power conversion efficiency
- Fixed frequency operation for easier system integration
- Integrated antishoot-through logic, short circuit protection, and UV lockout
- Shutdown control provides load isolation

# **BLOCK DIAGRAM** (Pin Configuration Shown for 16-Pin SOIC Version)



# PIN CONFIGURATION

ML4900 16-Pin Narrow SOIC (S16N)



ML4900 20-Pin TSSOP (T20)



# PIN DESCRIPTION (Pin Number in Parentheses is for TSSOP Version)

| PIN   | NAME      | FUNCTION                                                                                    | PIN     | NAME     | FUNCTION                                                              |
|-------|-----------|---------------------------------------------------------------------------------------------|---------|----------|-----------------------------------------------------------------------|
| 1 (1) | D0        | LSB input to the DAC which sets the output voltage                                          | 8 (10)  | GND      | Analog signal ground                                                  |
|       |           |                                                                                             | 9 (11)  | $V_{FB}$ | Output voltage feedback pin                                           |
| 2 (2) | D1        | Input to the DAC which sets the                                                             | 10 (10) |          |                                                                       |
|       |           | output voltage                                                                              | 10 (12) | ISENSE   | Current sense input                                                   |
| 3 (3) | D2        | Input to the DAC which sets the output voltage                                              | 11 (13) | СОМР     | Connection for the compensation and optional soft-start delay network |
| 4 (4) | D3        | MSB input to the DAC which sets                                                             |         |          |                                                                       |
|       |           | the output voltage                                                                          | 12 (15) | PWR GND  | Power ground                                                          |
| 5 (6) | SHDN      | Grounding this pin shuts down the regulator                                                 | 13 (16) | N DRV L  | Synchronous rectifier driver output                                   |
|       |           |                                                                                             | 14 (17) | N DRV H  | Buck switch driver output                                             |
| 6 (8) | PWR GOOD  | This open collector output goes low whenever SHDN goes low or when the output is not within | 15 (19) | $V_{DD}$ | 12V power supply input                                                |
|       |           | ±10% of its nominal value                                                                   | 16 (20) | PROTECT  | Connection for the integrating current limit network and the          |
| 7 (9) | $V_{REF}$ | Bypass connection for the internal 3.5V reference                                           |         |          | UVLO monitor for the 5V supply                                        |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>DD</sub>            |                                   |
|----------------------------|-----------------------------------|
| Peak Driver Output Current | ±2A                               |
| V <sub>FB</sub> Voltage    |                                   |
| I <sub>SENSE</sub> Voltage |                                   |
| All Other Analog Inputs    | . GND - $0.3V$ to $V_{DD} + 0.3V$ |
| SHDN Input Current         |                                   |
| Junction Temperature       |                                   |
| Storage Temperature Range  | 65°C to 150°C                     |

| Lead Temperature (Soldering, 10 sec) | 260ºC   |
|--------------------------------------|---------|
| Thermal Resistance ( $\theta_{IA}$ ) |         |
| 16-Pin Narrow SOIĆ                   | 100ºC/W |
| 20-Pin TSSOP                         | 143ºC/W |

# **OPERATING CONDITIONS**

| Temperature Range          | 0ºC to 70ºC    |
|----------------------------|----------------|
| V <sub>DD</sub> Range      |                |
| PROTECT (5V Supply) Range. | 4.75V to 5.25V |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{DD} = 12V$ , PROTECT =  $\overline{SHDN} = 5V$ ,  $T_A = Operating Temperature Range (Note 1)$ 

| SYMBOL    | PARAMETER                          | CONDITIONS                                                       | MIN  | TYP   | MAX  | UNITS |
|-----------|------------------------------------|------------------------------------------------------------------|------|-------|------|-------|
| REFERENC  | EE                                 |                                                                  |      | 4     |      |       |
| $V_{REF}$ | Output Voltage                     |                                                                  | 3.51 | 3.535 | 3.56 | V     |
|           | Line Regulation                    | 11V < V <sub>DD</sub> < 13V                                      |      | 0.5   |      | mV/V  |
| UV LOCK   | OUT                                |                                                                  |      |       |      |       |
|           | V <sub>DD</sub> Start-up Threshold |                                                                  | 10.2 | 10.5  | 10.8 | V     |
|           | V <sub>DD</sub> Hysteresis         |                                                                  | 300  | 450   | 600  | mV    |
| ,         | PROTECT (5V) Start-up Threshold    |                                                                  | 4.25 | 4.4   | 4.5  | V     |
|           | PROTECT (5V) Hysteresis            |                                                                  | 400  | 450   | 500  | mV    |
| SHUTDO    | WN                                 |                                                                  |      | -1    |      |       |
|           | Input Low Voltage                  |                                                                  |      |       | 0.8  | V     |
|           | Input High Voltage                 |                                                                  | 2.0  |       |      | V     |
|           | Delay to Output                    |                                                                  |      | 50    |      | ns    |
| POWER G   | OOD COMPARATOR                     |                                                                  | -    |       | •    |       |
|           | Output Voltage in Regulation       | 5kΩ pull-up to 5V                                                | 4.8  |       |      | V     |
|           | Output Voltage out of Regulation   | V <sub>FB</sub> < 90% V <sub>DAC</sub> or >110% V <sub>DAC</sub> |      |       | 0.4  | V     |
|           | Output Voltage in Shutdown         | $\overline{SHDN} = 0V$ , $5k\Omega$ pull-up to $5V$              |      |       | 0.4  | V     |
| BUCK REC  | GULATOR                            |                                                                  |      |       |      |       |
|           | Oscillator Frequency               |                                                                  | 160  | 200   | 230  | kHz   |
|           | Duty Cycle Ratio                   | DAC (D3-D0) Code = 0100,<br>V <sub>FB</sub> = 0V                 | 85   |       | 95   | %     |
|           |                                    | DAC (D3-D0) Code = 0100,<br>V <sub>FB</sub> > 3.193V             |      |       | 0    | %     |
|           | DAC (D3-D0) Input Low Voltage      |                                                                  |      |       | 0.8  | V     |
|           | DAC (D3-D0) Input High Voltage     |                                                                  | 2.0  |       |      | V     |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL   | PARAMETER                            | CONDITIONS                                        | MIN   | TYP          | MAX   | UNITS |
|----------|--------------------------------------|---------------------------------------------------|-------|--------------|-------|-------|
| BUCK REC | GULATOR (continued)                  |                                                   |       |              |       | 4     |
|          | V <sub>FB</sub> Threshold Voltage    | DAC (D3-D0) Code = 0000                           | 3.495 | 3.535        | 3.575 | V     |
|          |                                      | DAC (D3-D0) Code = 0001                           | 3.400 | 3.434        | 3.468 | V     |
|          |                                      | DAC (D3-D0) Code = 0010                           | 3.300 | 3.333        | 3.366 | V     |
|          |                                      | DAC (D3-D0) Code = 0011                           | 3.200 | 3.232        | 3.264 | V     |
|          |                                      | DAC (D3-D0) Code = 0100                           | 3.100 | 3.131        | 3.162 | V     |
|          |                                      | DAC (D3-D0) Code = 0101                           | 3.000 | 3.03         | 3.060 | V     |
|          |                                      | DAC (D3-D0) Code = 0110                           | 2.900 | 2.929        | 2.958 | V     |
|          |                                      | DAC (D3-D0) Code = 0111                           | 2.800 | 2.828        | 2.856 | V     |
|          |                                      | DAC (D3-D0) Code = 1000                           | 2.700 | 2.727        | 2.754 | V     |
|          |                                      | DAC (D3-D0) Code = 1001                           | 2.600 | 2.626        | 2.652 | V     |
|          |                                      | DAC (D3-D0) Code = 1010                           | 2.500 | 2.525        | 2.550 | V     |
|          |                                      | DAC (D3-D0) Code = 1011                           | 2.400 | 2.424        | 2.448 | V     |
|          |                                      | DAC (D3-D0) Code = 1100                           | 2.299 | 2.323        | 2.347 | V     |
|          |                                      | DAC (D3-D0) Code = 1101                           | 2.198 | 2.222        | 2.246 | V     |
|          |                                      | DAC (D3-D0) Code = 1110                           | 2.097 | 2.121        | 2.145 | V     |
|          |                                      | DAC (D3-D0) Code = 1111                           |       |              | 0.8   | V     |
|          | I <sub>SENSE</sub> Threshold Voltage |                                                   | -66   | -73          | -80   | mV    |
|          | I <sub>SENSE</sub> Hysteresis        |                                                   |       | 3            |       | mV    |
|          | PROTECT Discharge Current            | V(I <sub>SENSE</sub> ) = -100mV                   |       | 35           |       | mA    |
| -        | PROTECT Leakage Current              |                                                   |       | <u>+</u> 100 |       | nA    |
|          | Transition Time, N DRV H and N DRV L | C <sub>L</sub> = 5000pF, 10-90%                   |       | 40           |       | ns    |
| SUPPLY   |                                      |                                                   |       |              |       |       |
|          | V <sub>DD</sub> Current              | SHDN = 0V<br>DAC (D3-D0) Code = 0000              |       | 300          | 450   | μА    |
|          |                                      | $\overline{SHDN} = 5V, V_{FB} = 5V$               |       | . 1          | 2     | mA    |
|          |                                      | $\overline{SHDN} = 5V, V_{FB} = 0V, C_L = 5000pF$ |       | 30           |       | mA    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.

### **FUNCTIONAL DESCRIPTION**

The ML4900 PWM controller permits the construction of a simple yet sophisticated power supply for Intel's Pentium Pro microprocessor which meets the guidelines of Intel's Application Note AP-523. This can be built either as a Voltage Regulator Module (VRM) or as dedicated motherboard circuitry. The ML4900 controls two Nchannel MOSFETs in a synchronous buck regulator circuit, to convert a 5V input to the voltage required by the microprocessor. The output voltage can be any set to any one of 15 output voltages from 2.1V to 3.5V, in steps of 100mV, as selected by an onboard DAC. Other features which facilitate the design of DC-DC converters for any type of processor include a trimmed 1% reference, special transient-response optimization in the feedback paths, a shutdown input, input and output power good monitors. and overcurrent protection.

#### 4-BIT DAC

The inputs of the internal 4-bit DAC come from open collector signals provided by the Pentium Pro. These signals specify what supply voltage the microprocessor requires. The output voltage of the buck converter is compared directly with the DAC voltage to maintain regulation. D3 is the MSB input and D0 is the LSB input of the DAC. The output voltage set by the DAC is 1% above the Pentium Pro's nominal operating voltage to counteract the effects of connector and PC trace resistance, and of the instantaneous output voltage droop which occurs when a transient load is applied. The output of the DAC therefore ranges from 2.121V to 3.535V in 100mV steps. For code 1111, the N DRV H output is disabled, and the output voltage is zero.

### **VOLTAGE FEEDBACK LOOP**

The ML4900 contains two control loops to improve the load transient response. The output voltage is directly monitored via the V<sub>FB</sub> pin and compared to the desired output voltage set by the internal 4-bit DAC. When the output voltage is within +3% of the DAC voltage, the proportional control loop (closed by the voltage error amplifier) keeps the output voltage at the correct value. If the output falls below the DAC voltage by more than 3%, one side of the transient loop is activated, forcing the output of the ML4900 to maximum duty cycle until the output comes back within the ±3% limit. If the output voltage rises above the DAC voltage by more than 3%, the other side of the transient loop is activated, and the upper MOSFET drive is disabled until the output comes back within the +3% limit. During start-up, the transient loop is disabled until the output voltage is within -3% of the DAC voltage.

#### POWER GOOD (PWR GOOD)

An open drain signal is provided by the ML4900 which tells the microprocessor when the entire power system is

functioning within the expected limits. PWR GOOD will be false (low) if either the 5V or 12V supply is not in regulation, when the  $\overline{SHDN}$  pin is pulled low, or when the output is not within  $\pm 10\%$  of the nominal output voltage selected by the internal DAC.

When PWR GOOD is false, the PWR GOOD voltage window is held to  $\pm 3\%$ ; when PWR GOOD is true (high), the window is expanded to  $\pm 10\%$ . Using different windows for coming into and going out of regulation makes sure that PWR GOOD does not oscillate during the start-up of the microprocessor.

#### **INTERNAL REFERENCE**

The ML4900 contains a 3.535V, temperature compensated, precision band-gap reference. The  $V_{REF}\,pin$  is connected to the output of this reference, and should be bypassed with a 100nF to 220nF ceramic capacitor for proper operation.

#### OVERCURRENT PROTECTION

When the output of the buck converter sees an overcurrent condition ( $I_{OUT}$  exceeds the current limit set point  $I_{SET}$ ), the ML4900 will operate in a "hiccup" mode until the overcurrent condition has been removed.

During an overcurrent condition, a current sink within the ML4900 draws a small current (35µA) out of the PROTECT pin for the time during which  $I_{\rm OUT} > I_{\rm SET}$ . If this current sink is activated over a number of cycles, the voltage on the PROTECT pin will drop below 4V, signalling a sustained overcurrent or short circuit at the load. This will cause the N DRV H output to turn off. The converter will remain in an off state until the capacitor attached to the PROTECT pin has charged back to 4.4V, at which time the converter is re-enabled and tries to resume normal operation. If the fault causing the overcurrent condition has not been cleared, the overcurrent protection cycle will repeat.

#### UNDERVOLTAGELOCKOUT

The ML4900 has undervoltage lockout protection circuits for both the 12V ( $V_{DD}$ ) and 5V (PROTECT) supplies. The hysteresis voltage is typically 400mV for each supply. During an input undervoltage condition, the internal reference and voltage monitor circuits remain in operation, but N DRV H and N DRV L are disabled and the PWR GOOD output will be false (low).

### COMPENSATION/SOFT-START

This pin connects to the output of the transconductance amplifier which forms the gain block for the ML4900's proportional control loop. An RC network from this pin to GND is used to compensate the amplifier.

### **DESIGN CONSIDERATIONS**

This section is a quick-check guide for getting ML4900 circuits up and running, with a special emphasis on Pentium Pro applications. All component designators refer to the circuit shown in Figure 1.

#### COMPENSATION

The R and C values connected to the COMP pin for loop compensation are  $330k\Omega$  and 33pF, respectively. These values yield stable operation and rapid transient response for a most values of L and  $C_{OUT}$  (1 $\mu H$  to 5 $\mu H$ , 1200 $\mu F$  to 10,000 $\mu F$ ), and will generally not need to be altered. If changes do need to be made, note that the drive capability of the transconductance error amplifier is typically 10 $\mu A$ , its  $Z_{OUT}$  is 10  $M\Omega$ , and its unity-gain frequency is approximately 10 MHz.

#### INPUT AND OUTPUT CAPACITORS

The input and output capacitors used in conjunction with the ML4900, especially in Pentium Pro VRM applications, must be able to meet several criteria:

- The input capacitors must be able to handle a relatively high ripple current
- 2. The output capacitors must have a low Equivalent Series Resistance (ESR) and Equivalent Series Inductance (ESL)
- 3. The output capacitors must be able to hold up the output during the time that the current through the buck inductor is slewing to meet a transient load step.

The circuit's input bypass capacitance should be able to handle a ripple current equal to 0.5 x  $I_{\rm LOAD}$ . If the converter sees load peaks only occasionally, and for less than 30 seconds at a time during those intervals, then aluminum electrolytic or OS-Con input capacitors need only be sized to accommodate the average output load. Note that tantalum input capacitors have much less thermal mass than aluminum electrolytics, so this relaxation of ripple current requirements may not apply to them.

During a  $30A/\mu s$  load transient, it is not possible for a buck converter to slew the output current fast enough to regulate the voltage in this application. During this interval, the output capacitance of the converter must act as passive energy storage. In delivering its energy to the load, the output capacitance must not introduce any considerable impedance, or its purpose will be defeated. A total voltage aberration during load transients of  $\pm 5\%$  is allowed (see Intel AP-523). The voltage transient due to ESL and ESR is:

$$\Delta V = \left[ \left( ESR \times \Delta I_{OUT} \right) + \left( ESL \times \frac{di}{dt} \right) \right]$$
 (1)

For example, assume that a 3.3V output has 3% of the output's  $\Delta V$  contributed by ESR (100mV)and 2% by the ESL (66mV). To meet this requirement, the output ESR

should not exceed:

$$ESR(MAX) = \frac{100mV}{13.7A} = 7.3m\Omega$$
 (2)

With the effects of ESL limited to 2% of 3.3V, the maximum ESL is:

$$ESL(MAX) = \frac{1\mu s}{30A} \times 66mV = 2.2nH$$
 (3)

Achieving these low a values of ESL and ESR is not trivial; doing so typically requires using several high-quality capacitors in parallel.

The output capacitance should have a value of >  $2200\mu F$  to hold the output voltage relatively constant (< 50mV of sag) until the current in the buck inductor can catch up with the change in output current. To meet the ESR and ESL requirements, the actual output capacitance will usually be significantly greater than this theoretical minimum. These capacitors can be of all one type, or a combination of aluminum electrolytic, OS-Con, and tantalum devices.

#### **OVERCURRENT PROTECTION**

Current sense resistor R1 is used to monitor the inductor current during the off period, i.e., while current is flowing through the synchronous rectifier (or Schottky diode, if no synchronous rectifier MOSFET is used). The internal current sense comparator has been designed to provide in excess of 14A of output current when used with a  $5m\Omega$  resistor. R1 must be a low inductance part such as Dale/ Vishay's type WSL-2512-.005±2.5%. This is a  $5m\Omega$  surface mount part rated at 1 Watt. Using a PCB trace as a current sense element is not recommended due to the high temperature coefficient of copper, and due to etching and plating tolerances which can occur from board to board.

The R and C values connected to the PROTECT pin for setting the current limit delay and the off-time of the hiccup mode are  $100k\Omega$  and  $1\mu\text{F}$ , respectively. These values will protect most MOSFETs from overheating during a short circuit condition. If it is necessary to change the ratio of ON and OFF times during overcurrent conditions, this can be done by selecting a different value for C13. Larger values of C13 will increase the delay between retry attempts (the length of the "hiccup").

The voltage across current sense resistor R1 must be Kelvin-sensed. This ensures that the ML4900 monitors only the voltage across this resistor and not the voltage drops or inductive transients in the PCB traces which carry current into and out of this resistor. The two pins of the ML4900 which must be Kelvin-connected to the sense resistor are I<sub>SENSE</sub> and GND. There is no connection inside the ML4900 between GND (pin 8) and PWR GND (pin 12). This is to facilitate the requisite Kelvin-sensing of the voltage across R1. Because of this, there must be a good electrical connection between the ML4900 PWR GND and GND pins. At the same time, PWR GND must have a low impedance connection to the ground plane used on



Figure 1. Pentium Pro VRM Circuit

the board, as high instantaneous currents will flow in PWR GND when N DRV L and N DRV H switch the capacitive loads of the output MOSFET gates. A layout technique which satisfies these requirements is to return PWR GND to the grounded end of R1 using a high current Kelvin connection. Figure 2 shows one successful implementation of these PCB layout requirements.

 $I_{SENSE}$  is an input to a medium-speed, high-sensitivity comparator. It is often helpful to shield the trace running from R1 to  $I_{SENSE}$  with a "guard trace" connected to circuit ground.

The compensation components R3 and C9 are high-impedance nodes connected to the output of the voltage loop error amplifier. These components should be kept in close proximity to the ML4900. C9 should be returned to GND, not to PWR GND or the ground plane of the PC board. It may be helpful to shield the trace running from R3 to COMP with a "guard trace" connected to circuit ground.

Keep the  $V_{REF}$  bypass capacitor C8 close to the ML4900. Ensure that its ground connection is to GND, not PWR GND or the ground plane of the PCB.

The  $V_{DD}$  bypass capacitors C10 and C11 should be returned to PWR GND or to the PC board ground plane. They should not be returned to GND due to high transient currents which could interfere with the current sensing function.

In order to reduce circuit size, complexity, and cost, direct drive of all N-channel power MOSFETs in the output stage

is employed, derived from the 12V input bus. This delivers at least 10V of  $V_{GS}$  enhancement to the MOSFET(s) performing the synchronous rectification function. The power switching MOSFET(s), however, have a worst-case  $V_{GS}$  enhancement of about 6V, and must therefore be logic-level parts.

If a given design uses power MOSFETs in an 8 pin SOIC package style, keep in mind that the thermal dissipation capability of these parts is largely dictated by the copper area available to their drains. A good layout will maximize this area.



Figure 2. Kelvin Sense Connections

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE                   |  |  |
|-------------|-------------------|---------------------------|--|--|
| ML4900CS    | 0ºC to 70ºC       | 16-Pin Narrow SOIC (S16N) |  |  |
| ML4900CT    | 0ºC to 70ºC       | 20-Pin TSSOP (T20)        |  |  |



# **High Current Synchronous Buck Controller**

#### **GENERAL DESCRIPTION**

The ML4901 high current synchronous buck controller has been designed to provide high efficiency DC/DC conversion for next generation processors such as the Pentium® Pro from Intel®.

The ML4901 controller, when combined with 2 external MOSFETs, generates output voltages between 2.1V and 3.5V from a 12V supply. The output voltage is selected via an internal 4-bit DAC. Output currents in excess of 14A can be attained at efficiencies greater than 90%.

The ML4901 can be enabled/disabled via the SHDN pin. While disabled, the output of the regulator is completely isolated from the circuit's input supply. The ML4901 employs fixed-frequency PWM control combined with a dual mode control loop to provide excellent load transient response.

#### **FEATURES**

- Designed to meet Pentium® Pro power supply requirements
- DC regulation to ±1% maximum
- Proprietary circuitry provides transient response of ±5% maximum over 300mA to 14A load range
- Programmable output voltage (2.1V to 3.5V) is set by an onboard 4-bit DAC
- Synchronous buck topology for maximum power conversion efficiency
- Fixed frequency operation for easier system integration
- Integrated antishoot-through logic, short circuit protection, and UV lockout
- Shutdown control provides load isolation

## **BLOCK DIAGRAM** (Pin Configuration Shown for 16-Pin SOIC Version)



## PIN CONFIGURATION

ML4901 16-Pin Narrow SOIC (S16N)



ML4901 20-Pin TSSOP (T20)



## PIN DESCRIPTION (Pin Number in Parentheses is for TSSOP Version)

| PIN#      | NAME      | FUNCTION                                                  | PIN#    | NAME               | FUNCTION                                                                                          |
|-----------|-----------|-----------------------------------------------------------|---------|--------------------|---------------------------------------------------------------------------------------------------|
| 1 (1)     | D0        | LSB input to the DAC which sets the output voltage        | 8 (10)  | GND                | Analog signal ground                                                                              |
| 2 (2)     | D1        | . •                                                       | 9 (11)  | $V_{FB}$           | Output voltage feedback pin                                                                       |
| 2 (2)     | DI .      | Input to the DAC which sets the output voltage            | 10 (12) | I <sub>SENSE</sub> | Current sense input                                                                               |
| 3 (3)     | D2        | Input to the DAC which sets the output voltage            | 11 (13) | СОМР               | Connection for the compensation network                                                           |
| 4 (4)     | D3        | MSB input to the DAC which sets the output voltage        | 12 (15) | PWR GND            | Power ground                                                                                      |
| <b></b> . |           | ,                                                         | 13 (16) | N DRV              | Synchronous rectifier driver output                                                               |
| 5 (6)     | SHDN      | Grounding this pin shuts down the regulator               | 14 (17) | P DRV              | Buck switch driver output                                                                         |
| 6 (8)     | PWR GOOD  | This open drain output goes low whenever SHDN goes low or | 15 (19) | $V_{DD}$           | 12V power supply input                                                                            |
|           |           | when the output is not within ±10% of its nominal value   | 16 (20) | PROTECT            | Connection for the integrating<br>current limit network and the<br>UVLO monitor for the 5V supply |
| 7 (9)     | $V_{REF}$ | Bypass connection for the internal 3.5V reference         |         |                    | - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1                                                           |

## 11

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>DD</sub>            | 13.5V                                |
|----------------------------|--------------------------------------|
| Peak Driver Output Current | ±2A                                  |
| V <sub>FB</sub> Voltage    |                                      |
| I <sub>SENSE</sub> Voltage | GND - 0.5V to 5.5V                   |
| All Other Analog Inputs    | GND - 0.3V to V <sub>DD</sub> + 0.3V |
| SHDN Input Current         | 100μΑ                                |
| Junction Temperature       |                                      |
| Storage Temperature Range  | 65ºC to 150ºC                        |

| Lead Temperature (Soldering, 10 sec) | 260≌€   |
|--------------------------------------|---------|
|                                      | 200 C   |
| Thermal Resistance ( $\theta_{JA}$ ) |         |
| 16-Pin Narrow SOIĆ                   |         |
| 20-Pin TSSOP                         | 143ºC/W |

## **OPERATING CONDITIONS**

| Temperature Range         | 0ºC to 70ºC    |
|---------------------------|----------------|
| V <sub>DD</sub> Range     | 11.4V to 12.6V |
| PROTECT (5V Supply) Range | 4.75V to 5.25V |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{DD} = 12V$ , PROTECT =  $\overline{SHDN} = 5V$ ,  $T_A = Operating Temperature Range (Note 1)$ 

| SYMBOL           | PARAMETER                          | CONDITIONS                                                       | MIN  | TYP   | MAX  | UNITS |
|------------------|------------------------------------|------------------------------------------------------------------|------|-------|------|-------|
| REFERENC         | E                                  |                                                                  |      |       |      |       |
| V <sub>REF</sub> | Output Voltage                     |                                                                  | 3.51 | 3.535 | 3.56 | V     |
|                  | Line Regulation                    | 11V < V <sub>DD</sub> < 13V                                      |      | 0.5   |      | mV/V  |
| UV LOCK          | OUT                                |                                                                  | •    |       |      |       |
|                  | V <sub>DD</sub> Start-up Threshold |                                                                  | 10.0 | 10.4  | 10.8 | V     |
|                  | V <sub>DD</sub> Hysteresis         |                                                                  | 300  | 450   | 600  | mV    |
|                  | PROTECT (5V) Start-up Threshold    |                                                                  | 4.25 | 4.4   | 4.55 | V     |
|                  | PROTECT (5V) Hysteresis            |                                                                  | 400  | 450   | 500  | mV    |
| SHUTDO           | WN                                 |                                                                  |      |       |      |       |
|                  | Input Low Voltage                  |                                                                  |      |       | 0.8  | V     |
|                  | Input High Voltage                 |                                                                  | 2.0  |       |      | V     |
|                  | Delay to Output                    |                                                                  |      | 50    |      | ns    |
| POWER G          | OOD COMPARATOR                     |                                                                  |      |       |      |       |
| -                | Output Voltage in Regulation       | 5kΩ pull-up to 5V                                                | 4.8  |       |      | V     |
|                  | Output Voltage out of Regulation   | V <sub>FB</sub> < 90% V <sub>DAC</sub> or >110% V <sub>DAC</sub> |      |       | 0.4  | V     |
|                  | Output Voltage in Shutdown         | $\overline{SHDN}$ = 0V, 5kΩ pull-up to 5V                        |      |       | 0.4  | V     |
| BUCK REC         | GULATOR                            |                                                                  |      | *     |      |       |
|                  | Oscillator Frequency               |                                                                  | 160  | 200   | 230  | kHz   |
|                  | Duty Cycle Ratio                   | DAC (D3-D0) Code = 0100,<br>V <sub>FB</sub> = 0V                 | 80   |       | 90   | %     |
|                  |                                    | DAC (D3-D0) Code = 0100,<br>V <sub>FB</sub> > 3.193V             |      |       | 0    | %     |
|                  | DAC (D3-D0) Input Low Voltage      |                                                                  |      |       | 0.8  | V     |
|                  | DAC (D3-D0) Input High Voltage     |                                                                  | 2.0  |       |      | V     |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL   | PARAMETER                            | CONDITIONS                                              | MIN   | TYP          | MAX   | UNITS |
|----------|--------------------------------------|---------------------------------------------------------|-------|--------------|-------|-------|
| BUCK REC | GULATOR (continued)                  |                                                         |       | •            |       |       |
|          | V <sub>FB</sub> Threshold Voltage    | DAC (D3-D0) Code = 0000                                 | 3.500 | 3.535        | 3.570 | V     |
|          |                                      | DAC (D3-D0) Code = 0001                                 | 3.400 | 3.434        | 3.468 | V     |
|          |                                      | DAC (D3-D0) Code = 0010                                 | 3.300 | 3.333        | 3.366 | V     |
|          |                                      | DAC (D3-D0) Code = 0011                                 | 3.200 | 3.232        | 3.264 | V     |
|          |                                      | DAC (D3-D0) Code = 0100                                 | 3.100 | 3.131        | 3.162 | V     |
|          |                                      | DAC (D3-D0) Code = 0101                                 | 3.000 | 3.03         | 3.060 | V     |
|          |                                      | DAC (D3-D0) Code = 0110                                 | 2.900 | 2.929        | 2.958 | V     |
|          |                                      | DAC (D3-D0) Code = 0111                                 | 2.800 | 2.828        | 2.856 | V     |
|          |                                      | DAC (D3-D0) Code = 1000                                 | 2.700 | 2.727        | 2.754 | V     |
|          |                                      | DAC (D3-D0) Code = 1001                                 | 2.600 | 2.626        | 2.652 | V     |
|          |                                      | DAC (D3-D0) Code = 1010                                 | 2.500 | 2.525        | 2.550 | V     |
|          |                                      | DAC (D3-D0) Code = 1011                                 | 2.400 | 2.424        | 2.448 | V     |
|          |                                      | DAC (D3-D0) Code = 1100                                 | 2.299 | 2.323        | 2.347 | V     |
|          |                                      | DAC (D3-D0) Code = 1101                                 | 2.198 | 2.222        | 2.246 | V     |
|          |                                      | DAC (D3-D0) Code = 1110                                 | 2.097 | 2.121        | 2.145 | V     |
|          |                                      | DAC (D3-D0) Code = 1111                                 |       |              | 0.8   | V     |
|          | I <sub>SENSE</sub> Threshold Voltage |                                                         | -85   | -95          | -105  | mV    |
|          | I <sub>SENSE</sub> Hysteresis        |                                                         |       | 3            |       | mV    |
|          | PROTECT Discharge Current            | $V(I_{SENSE}) = -120mV$                                 |       | 35           |       | μА    |
|          | PROTECT Leakage Current              |                                                         |       | <u>+</u> 100 |       | nA    |
|          | Transition Time, N DRV and P DRV     | C <sub>L</sub> = 5000pF, 10-90%                         |       | 40           |       | ns    |
| SUPPLY   |                                      |                                                         |       |              |       | •     |
|          | V <sub>DD</sub> Current              | SHDN = 0V<br>DAC (D3-D0) Code = 0000                    |       | 300          | 450   | μА    |
|          |                                      | <del>SHDN</del> = 5V, V <sub>FB</sub> = 5V              |       | 1            | 2     | mA    |
|          |                                      | $\overline{SHDN} = 5V$ , $V_{FB} = 0V$ , $C_L = 5000pF$ |       | 30           |       | mA    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.

## 11

#### **FUNCTIONAL DESCRIPTION**

The ML4901 PWM controller permits the construction of a simple vet sophisticated power supply for Intel's Pentium® Pro microprocessor which meets the guidelines of Intel's Application Note AP-523. This can be built either as a Voltage Regulator Module (VRM) or as dedicated motherboard circuitry. The ML4901 controls a P-channel and an N-channel MOSFET in a synchronous buck regulator circuit, to convert a 12V input to the voltage required by the microprocessor. The output voltage can be any set to any one of 15 output voltages from 2.1V to 3.5V, in steps of 100mV, as selected by an onboard DAC. Other features which facilitate the design of DC-DC converters for any type of processor include a trimmed 1% reference, special transient-response optimization in the feedback paths, a shutdown input, input and output power good monitors, and overcurrent protection.

#### 4-BIT DAC

The inputs of the internal 4-bit DAC come from open collector signals provided by the Pentium Pro. These signals specify what supply voltage the microprocessor requires. The output voltage of the buck converter is compared directly with the DAC voltage to maintain regulation. D3 is the MSB input and D0 is the LSB input of the DAC. The output voltage set by the DAC is 1% above the Pentium Pro's nominal operating voltage to counteract the effects of connector and PC trace resistance, and of the instantaneous output voltage droop which occurs when a transient load is applied. The output of the DAC therefore ranges from 2.121V to 3.535V in 100mV steps. For code 1111, the P DRV output is disabled, and the output voltage is zero.

#### **VOLTAGE FEEDBACK LOOP**

The ML4901 contains two control loops to improve the load transient response. The output voltage is directly monitored via the VFB pin and compared to the desired output voltage set by the internal 4-bit DAC. When the output voltage is within +3% of the DAC voltage, the proportional control loop (closed by the voltage error amplifier) keeps the output voltage at the correct value. If the output falls below the DAC voltage by more than 3%, one side of the transient loop is activated, forcing the output of the ML4901 to maximum duty cycle until the output comes back within the  $\pm 3\%$  limit. If the output voltage rises above the DAC voltage by more than 3%, the other side of the transient loop is activated, and the upper MOSFET drive is disabled until the output comes back within the +3% limit. During start-up, the transient loop is disabled until the output voltage is within -3% of the DAC voltage.

#### **POWER GOOD (PWR GOOD)**

An open drain signal is provided by the ML4901 which tells the microprocessor when the entire power system is

functioning within the expected limits. PWR GOOD will be false (low) if either the 5V or 12V supply is not in regulation, when the  $\overline{SHDN}$  pin is pulled low, or when the output is not within  $\pm 10\%$  of the nominal output voltage selected by the internal DAC.

When PWR GOOD is false, the PWR GOOD voltage window is held to  $\pm 3\%$ ; when PWR GOOD is true (high), the window is expanded to  $\pm 10\%$ . Using different windows for coming into and going out of regulation makes sure that PWR GOOD does not oscillate during the start-up of the microprocessor.

#### **INTERNAL REFERENCE**

The ML4901 contains a 3.535V, temperature compensated, precision band-gap reference. The  $V_{REF}$  pin is connected to the output of this reference, and should be bypassed with a 100nF to 220nF ceramic capacitor for proper operation.

#### **OVERCURRENT PROTECTION**

When the output of the buck converter sees an overcurrent condition ( $I_{OUT}$  exceeds the current limit set point  $I_{SET}$ ), the ML4901 will operate in a "hiccup" mode until the overcurrent condition has been removed.

During an overcurrent condition, a current sink within the ML4901 draws a small current (35 $\mu$ A) out of the PROTECT pin for the time during which  $I_{OUT} > I_{SET}$ . If this current sink is activated over a number of cycles, the voltage on the PROTECT pin will drop below 4V, signalling a sustained overcurrent or short circuit at the load. This will cause the P DRV output to turn off. The converter will remain in an off state until the capacitor attached to the PROTECT pin has charged back to 4.4V, at which time the converter is re-enabled and tries to resume normal operation. If the fault causing the overcurrent condition has not been cleared, the overcurrent protection cycle will repeat.

#### **UNDERVOLTAGE LOCKOUT**

The ML4901 has undervoltage lockout protection circuits for both the 12V ( $V_{DD}$ ) and 5V (PROTECT) supplies. The hysteresis voltage is typically 450mV for each supply. During an input undervoltage condition, the internal reference and voltage monitor circuits remain in operation, but P DRV and N DRV are disabled and the PWR GOOD output will be false (low).

#### **COMPENSATION**

This pin connects to the output of the transconductance amplifier which forms the gain block for the ML4901's proportional control loop. An RC network from this pin to GND is used to compensate the amplifier.

## **DESIGN CONSIDERATIONS**

This section is a quick-check guide for getting ML4901 circuits up and running, with a special emphasis on Pentium Pro applications. All component designators refer to the circuit shown in Figure 1.

#### **COMPENSATION**

The R and C values connected to the COMP pin for loop compensation are  $330k\Omega$  and 33pF, respectively. These values yield stable operation and rapid transient response for a most values of L and  $C_{OUT}$  (1 $\mu H$  to 5 $\mu H$ , 1200 $\mu F$  to 10,000 $\mu F$ ), and will generally not need to be altered. If changes do need to be made, note that the drive capability of the transconductance error amplifier is typically 10 $\mu A$ , its  $Z_{OUT}$  is 10  $M\Omega$ , and its unity-gain frequency is approximately 10 MHz.

#### INPUT AND OUTPUT CAPACITORS

The input and output capacitors used in conjunction with the ML4901, especially in Pentium Pro VRM applications, must be able to meet several criteria:

- The input capacitors must be able to handle a relatively high ripple current
- 2. The output capacitors must have a low Equivalent Series Resistance (ESR) and Equivalent Series Inductance (ESL)
- The output capacitors must be able to hold up the output during the time that the current through the buck inductor is slewing to meet a transient load step.

The circuit's input bypass capacitance should be able to handle a ripple current equal to 0.5 x I<sub>LOAD</sub>. If the converter sees load peaks only occasionally, and for less than 30 seconds at a time during those intervals, then aluminum electrolytic or OS-CON® input capacitors need only be sized to accommodate the average output load. Note that tantalum input capacitors have much less thermal mass than aluminum electrolytics, so this relaxation of ripple current requirements may not apply to them.

During a 30A/µs load transient, it is not practical for a buck converter to slew its output current fast enough to regulate the instantaneous output voltage required by this application. During the first few microseconds following such a load step, the output capacitance of the converter must act as passive energy storage. In delivering its energy to the load, the output capacitance must not introduce any considerable impedance, or its purpose will be defeated. A total voltage aberration during load transients of  $\pm 5\%$  is allowed (see Intel AP-523). The voltage transient due to ESL and ESR is:

$$\Delta V = \left[ \left( ESR \times \Delta I_{OUT} \right) + \left( ESL \times \frac{di}{dt} \right) \right]$$
 (1)

For example, assume that a 3.3V output has 3% of the output's  $\Delta V$  contributed by ESR (100mV)and 2% by the ESL (66mV). To meet this requirement, the output ESR should not exceed:

$$ESR(MAX) = \frac{100mV}{13.7A} = 7.3m\Omega \tag{2}$$

With the effects of ESL limited to 2% of 3.3V, the maximum ESL is:

ESL(MAX) = 
$$\frac{1\mu s}{30A} \times 56\text{mV} = 2.2\text{nH}$$
 (3)

Achieving these low a values of ESL and ESR is not trivial; doing so typically requires using several high-quality capacitors in parallel. Dedicated power and ground planes are helpful as well.

The output capacitance should have a value of >  $2200\mu F$  to hold the output voltage relatively constant (<50mV of sag) until the current in the buck inductor can catch up with the change in output current. To meet the ESR and ESL requirements, the actual output capacitance will usually be significantly greater than this theoretical minimum. These capacitors can be of all one type, or a combination of aluminum electrolytic, OS-CON, and tantalum devices.

#### OVERCURRENT PROTECTION

Current sense resistor R1 is used to monitor the inductor current during the off period, i.e., while current is flowing through the synchronous rectifier (or Schottky diode, if no synchronous rectifier MOSFET is used). The internal current sense comparator has been designed to provide in excess of 14A of output current when used with a  $6m\Omega$  resistor. R1 must be a low inductance part such as Dale/ Vishay's type WSL-2512-.006±1%. This is a  $6m\Omega$  surface mount part rated at 1 Watt. Using a PCB trace as a current sense element is not recommended due to the high temperature coefficient of copper, and due to etching and plating tolerances which can occur from board to board.

The R and C values connected to the PROTECT pin for setting the current limit delay and the off-time of the hiccup mode are  $100k\Omega$  and  $1\mu\text{F}$ , respectively. These values will protect most MOSFETs from overheating during a short circuit condition. If it is necessary to change the ratio of ON and OFF times during overcurrent conditions, this can be done by selecting a different value for C13. Larger values of C13 will increase the delay between retry attempts (the length of the "hiccup").

The voltage across current sense resistor R1 must be Kelvin-sensed. This ensures that the ML4901 monitors only the voltage across this resistor and not the voltage drops or inductive transients in the PCB traces which carry current into and out of this resistor. The two pins of the ML4901



Figure 1. Pentium Pro VRM Circuit

which must be Kelvin-connected to the sense resistor are I<sub>SENSE</sub> and GND. There is no connection inside the ML4901 between GND and PWR GND. This is to facilitate the requisite Kelvin-sensing of the voltage across R1. Because of this, there must be a good electrical connection between the ML4901 PWR GND and GND pins. At the same time, PWR GND must have a low impedance connection to the ground plane used on the board, as high instantaneous currents will flow in PWR GND when N DRV L and N DRV H switch the capacitive loads of the output MOSFET gates. A layout technique which satisfies these requirements is to return PWR GND to the grounded end of R1 using a high current Kelvin connection. Figure 2 shows one successful implementation of these PCB layout requirements.

I<sub>SENSE</sub> is an input to a medium-speed, high-sensitivity comparator. It is often helpful to shield the trace running from R1 to I<sub>SENSE</sub> with a "guard trace" to circuit ground.

The compensation components R3 and C9 are high-impedance nodes connected to the output of the voltage loop error amplifier. These components should be kept in close proximity to the ML4901. C9 should be returned to GND, not to PWR GND or the ground plane of the PC board. It may be helpful to shield the trace running from R3 to COMP with a "guard trace" to circuit ground.

Keep the  $V_{REF}$  bypass capacitor C8 close to the ML4901. Ensure that its ground connection is to GND, not PWR GND or the ground plane of the PCB.

The  $V_{DD}$  bypass capacitors C10 and C11 should be returned to PWR GND or to the PC board ground plane. They should not be returned to GND due to high transient currents which could interfere with the current sensing function.

If a given design uses power MOSFETs in an SO-8 package style, keep in mind that their thermal dissipation capability is largely dictated by the copper area available to their drains. A good layout will maximize this area.



Figure 2. Kelvin Sense Connections

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE                    |
|-------------|-------------------|----------------------------|
| ML4901CS    | 0°C to 70°C       | 16-Pin Narrow SOIC (\$16N) |
| ML4901CT    | 0ºC to 70ºC       | 20-Pin TSSOP (T20)         |



# **High Current Synchronous Buck Controller**

#### GENERAL DESCRIPTION

The ML4902 high current synchronous buck controller provides high efficiency DC/DC conversion to generate  $V_{CCP}$  for processors such as the Pentium® Pro and Pentium II from Intel®.

The ML4902 controller, when combined with 2 N-channel MOSFETs, generates output voltages between 1.8V and 3.5V from a 5V supply. The output voltage is selected via an internal 2 chord 4-bit DAC. In the upper range, the output can be set between 2.1V and 3.5V in 100mV steps. In the lower range, the output can be set between 1.8V and 2.05V in 50mV steps. Output currents in excess of 14A can be attained at efficiencies greater than 90%.

The ML4902 can be enabled/disabled via the \$\overline{\text{SHDN}}\$ pin. While disabled, the output of the regulator is completely isolated from the circuit's input supply. The ML4902 employs fixed-frequency PWM control combined with a sophisticated control loop enhancement circuit to provide excellent load transient response.

#### **FEATURES**

- Designed to meet Pentium Pro and Pentium II VRM power supply requirements
- DC regulation to ±1% maximum
- Proprietary circuitry provides transient response of ±5% maximum over a 0A to 14A load range
- Programmable output voltage (1.8V to 3.5V) is set by an onboard 2 chord 4-bit DAC
- Synchronous N-channel buck topology for maximum power conversion efficiency
- Fixed frequency operation for easier system integration
- Integrated anti-shootthrough logic, short circuit protection, shutdown, and UV lockout

#### **BLOCK DIAGRAM**



## PIN CONFIGURATION

#### ML4902 20-Pin TSSOP (T20)



**TOP VIEW** 

## PIN DESCRIPTION

| PIN | NAME     | FUNCTION                                                                 | PIN  | NAME               | FUNCTION                                                                                    |
|-----|----------|--------------------------------------------------------------------------|------|--------------------|---------------------------------------------------------------------------------------------|
| 1   | D0       | LSB input to the DAC which sets the output voltage                       | 9    | V <sub>REF</sub>   | Bypass connection for the internal 3.5V reference                                           |
| 2   | D1       | Input to the DAC which sets the output voltage                           | 10   | GND                | Analog signal ground                                                                        |
| 2   | D2       |                                                                          | , 11 | $V_{FB}$           | Output voltage feedback pin                                                                 |
| 3   | D2       | Input to the DAC which sets the output voltage                           | 12   | I <sub>SENSE</sub> | Current sense input                                                                         |
| 4   | D3       | MSB input to the DAC which sets the output voltage                       | 13   | СОМР               | Connection for the compensation and optional soft-start delay network                       |
| 5   | RANGE    | Range selection bit for the 2 chord 4-bit DAC. Logic 1 sets the range at | 15   | PWR GND            | Power ground                                                                                |
|     |          | 2.1V to 3.5V with an LSB of 100mV.<br>Logic 0 sets the range at 1.8V to  | 16   | N DRV L            | Synchronous rectifier driver output                                                         |
|     |          | 2.05V with an LSB of 50mV                                                | 17   | N DRV H            | Buck switch driver output                                                                   |
| 6   | SHDN     | Grounding this pin shuts down the regulator                              | 18   | V <sub>CC</sub>    | Connection point for monitoring the 5V supply to determine the proper condition of PWR GOOD |
| 8   | PWR GOOI | O This open <u>drain</u> output goes low                                 |      |                    |                                                                                             |
|     |          | whenever SHDN goes low or when the output is not within +10% of its      | 19   | $V_{DD}$           | 12V power supply input                                                                      |
|     |          | nominal value                                                            | 20   | PROTECT            | Connection for the integrating current limit network                                        |

## 11

## ABSOLUTE MAXIMUM RATINGS

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>DD</sub>            | 13.5V                           |
|----------------------------|---------------------------------|
| VCC                        |                                 |
| Peak Driver Output Current | ±2A                             |
| V <sub>FB</sub> Voltage    | GND - 0.3V to 5.5V              |
| I <sub>SENSE</sub> Voltage | GND - 0.5V to 5.5V              |
| All Other Inputs           | GND - $0.3V$ to $V_{DD} + 0.3V$ |
| SHDN Input Current         | 100μΑ                           |

| Junction Temperature                  | 150°C          |
|---------------------------------------|----------------|
| Storage Temperature Range             | –65°C to 150°C |
| Lead Temperature (Soldering, 10 sec)  |                |
| Thermal Resistance (θ <sub>IA</sub> ) |                |

## **OPERATING CONDITIONS**

| Temperature Range     | 0°C to 70°C    |
|-----------------------|----------------|
| V <sub>DD</sub> Range | 11.4V to 12.6V |
| V <sub>CC</sub> Range | 4.75V to 5.25V |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{DD} = 12V$ ,  $V_{CC} = \overline{SHDN} = 5V$ ,  $T_A = Operating Temperature Range (Note 1)$ 

| SYMBOL           | PARAMETER                             | CONDITIONS                                                       | MIN  | TYP   | MAX  | UNITS |
|------------------|---------------------------------------|------------------------------------------------------------------|------|-------|------|-------|
| REFERENC         | E                                     |                                                                  |      |       |      |       |
| V <sub>REF</sub> | Output Voltage                        |                                                                  | 3.51 | 3.535 | 3.56 | V     |
| -                | Line Regulation                       | 11V < V <sub>DD</sub> < 13V                                      |      | 0.5   |      | mV/V  |
| UVLOCK           | DUT                                   |                                                                  |      |       |      |       |
|                  | V <sub>DD</sub> Start-up Threshold    |                                                                  | 10.2 | 10.5  | 10.8 | V     |
|                  | V <sub>DD</sub> Hysteresis            |                                                                  | 300  | 450   | 600  | mV    |
|                  | V <sub>CC</sub> Start-up Threshold    |                                                                  | 4.25 | 4.4   | 4.5  | V     |
|                  | V <sub>CC</sub> Hysteresis            |                                                                  | 300  | 400   | 500  | mV    |
| SHUTDOV          | VN                                    |                                                                  |      |       |      |       |
|                  | Input Low Voltage                     |                                                                  |      |       | 0.8  | V     |
|                  | Input High Voltage                    |                                                                  | 2.0  |       |      | V     |
|                  | Delay to Output                       |                                                                  |      | 50    |      | ns    |
| POWER G          | OOD COMPARATOR                        |                                                                  |      |       |      |       |
|                  | Output Voltage in Regulation          | 5kΩ pull-up to 5V                                                | 4.8  |       |      | V     |
|                  | Output Voltage out of Regulation      | V <sub>FB</sub> < 90% V <sub>DAC</sub> or >110% V <sub>DAC</sub> |      |       | 0.4  | V     |
|                  | Output Voltage in Shutdown            | $\overline{SHDN} = 0V$ , $5k\Omega$ pull-up to $5V$              |      |       | 0.4  | V     |
| BUCKREC          | GULATOR                               |                                                                  |      |       |      |       |
|                  | Oscillator Frequency                  |                                                                  | 160  | 200   | 230  | kHz   |
|                  | Duty Cycle Ratio                      | RANGE = 1, V <sub>FB</sub> = 0V,<br>DAC (D3-D0) Code = 0100      | 85   |       | 98   | %     |
|                  |                                       | RANGE = 1, V <sub>FB</sub> > 3.193V,<br>DAC (D3-D0) Code = 0100  |      |       | 0    | %     |
|                  | DAC (RANGE, D3-D0) Input Low Voltage  |                                                                  |      |       | 0.8  | V     |
|                  | DAC (RANGE, D3-D0) Input High Voltage |                                                                  | 2.0  |       |      | V     |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL          | PARAMETER                                  | CONDITIONS                                        | MIN   | TYP          | MAX   | UNITS |
|-----------------|--------------------------------------------|---------------------------------------------------|-------|--------------|-------|-------|
| BUCK REG        | ULATOR (Continued)                         |                                                   |       |              |       |       |
|                 | V <sub>FB</sub> Threshold Voltage (Note 2) | RANGE = 0, (D3-D0) Code = 0000                    | 2.050 | 2.071        | 2.092 | V     |
|                 | est.                                       | RANGE = 0, (D3-D0) Code = 0001                    | 2.000 | 2.020        | 2.04  | V     |
|                 |                                            | RANGE = 0, (D3-D0) Code = 0010                    | 1.950 | 1.970        | 1.989 | V     |
|                 |                                            | RANGE = 0, (D3-D0) Code = 0011                    | 1.900 | 1.919        | 1.938 | V     |
|                 |                                            | RANGE = 0, (D3-D0) Code = 0100                    | 1.850 | 1.869        | 1.887 | V     |
|                 |                                            | RANGE = 0, (D3-D0) Code = 0101                    | 1.800 | 1.818        | 1.836 | V     |
|                 |                                            | RANGE = 1, (D3-D0) Code = 0000                    | 3.500 | 3.535        | 3.570 | V     |
|                 |                                            | RANGE = 1, (D3-D0) Code = 0001                    | 3.400 | 3.434        | 3.468 | V     |
|                 |                                            | RANGE = 1, (D3-D0) Code = 0010                    | 3.300 | 3.333        | 3.366 | V     |
|                 |                                            | RANGE = 1, (D3-D0) Code = 0011                    | 3.200 | 3.232        | 3.264 | V     |
|                 |                                            | RANGE = 1, (D3-D0) Code = 0100                    | 3.100 | 3.131        | 3.162 | V     |
|                 |                                            | RANGE = 1, (D3-D0) Code = 0101                    | 3.000 | 3.030        | 3.060 | V     |
|                 |                                            | RANGE = 1, (D3-D0) Code = 0110                    | 2.900 | 2.929        | 2.958 | V     |
|                 |                                            | RANGE = 1, (D3-D0) Code = 0111                    | 2.800 | 2.828        | 2.856 | V     |
|                 |                                            | RANGE = 1, (D3-D0) Code = 1000                    | 2.700 | 2.727        | 2.754 | V     |
|                 |                                            | RANGE = 1, (D3-D0) Code = 1001                    | 2.600 | 2.626        | 2.652 | V     |
|                 |                                            | RANGE = 1, (D3-D0) Code = 1010                    | 2.500 | 2.525        | 2.550 | V     |
|                 |                                            | RANGE = 1, (D3-D0) Code = 1011                    | 2.400 | 2.424        | 2.448 | V     |
|                 |                                            | RANGE = 1, (D3-D0) Code = 1100                    | 2.300 | 2.323        | 2.346 | V     |
|                 | ;                                          | RANGE = 1, (D3-D0) Code = 1101                    | 2.200 | 2.222        | 2.244 | V     |
|                 |                                            | RANGE = 1, (D3-D0) Code = 1110                    | 2.100 | 2.121        | 2.142 | V     |
|                 | I <sub>SENSE</sub> Threshold Voltage       |                                                   | -97   | -107         | -117  | mV    |
|                 | I <sub>SENSE</sub> Hysteresis              |                                                   |       | 10           |       | mV    |
|                 | PROTECT Threshold Voltage                  |                                                   | 3.2   | 3.5          | 3.8   | V     |
|                 | PROTECT Hysteresis                         |                                                   | 1.8   | 2            | 2.2   | V     |
|                 | PROTECT Charging Current                   | $V(I_{SENSE}) = -100 \text{mV}$                   |       | 30           | -     | μА    |
|                 | PROTECT Leakage Current                    |                                                   |       | <u>+</u> 100 |       | nA    |
|                 | Transition Time,<br>N DRV H and N DRV L    | C <sub>L</sub> = 5000pF, 10-90%                   |       | 40           |       | ns    |
| UPPLY           |                                            |                                                   |       |              |       |       |
| I <sub>DD</sub> | V <sub>DD</sub> Current                    | SHDN = 0V<br>DAC (D3-D0) Code = 0000              |       | . 650        | 900   | μА    |
|                 |                                            | $\overline{SHDN} = 5V, V_{FB} = 5V$               |       | 1            | 2     | mA    |
|                 |                                            | $\overline{SHDN} = 5V, V_{FB} = 0V, C_L = 5000pF$ |       | 20           |       | mA    |
| Icc             | V <sub>CC</sub> Current                    |                                                   |       | 1            | 10    | μА    |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.

Note 2: Codes 00110 to 01111, and 11111 are not valid; applying these codes to the DAC will shut off N DRV H and N DRV L.

## **FUNCTIONAL DESCRIPTION**

The ML4902 PWM controller permits the construction of a simple yet sophisticated power supply for Intel's Pentium Pro and Pentium II microprocessor families. The ML4902 and its associated circuitry can be built either as a Voltage Regulator Module (VRM) or as a dedicated supply on the motherboard. The ML4902 controls two N-channel MOSFETs in a synchronous buck regulator topology to convert a 5V input to the voltage required by the microprocessor. The output voltage can be set between 1.8V and 3.5V, as selected by an onboard DAC. Other features which facilitate the design of DC-DC converters for any type of processor include a trimmed 1% reference, special transient-response optimization in the feedback paths, a shutdown input, input and output power good monitors, and overcurrent protection.

#### **OUTPUT VOLTAGE SELECTION**

The inputs of the internal 2-chord 4-bit DAC come from open collector signals provided by the processor. These signals specify what supply voltage the microprocessor requires. The output voltage of the buck converter is compared directly with the DAC voltage to maintain regulation. D3 is the MSB input and D0 is the LSB input of the DAC, while RANGE selects the output voltage range and the LSB voltage increment of the DAC. The output of the DAC is between 2.121V to 3.535V in 100mV steps when RANGE = 1, and between 1.818V to 2.071V in 50mV steps when RANGE = 0. The output voltage set by the DAC is 1% above the processor's nominal operating voltage to counteract the effects of connector and PC trace resistance, and of the instantaneous output voltage droop which occurs when a transient load is applied. For codes 00110 to 01111 and code 11111, the N DRV H and N DRV L outputs are disabled.

#### VOLTAGE FEEDBACK LOOP

The ML4902 contains two control loops to improve the load transient response. The output voltage is directly monitored via the V<sub>FB</sub> pin and compared to the desired output voltage set by the internal DAC. When the output voltage is within  $\pm 3\%$  of the DAC voltage, the proportional control loop (closed by the voltage error amplifier) keeps the output voltage at the correct value. If the output falls below the DAC voltage by more than 3%, one side of the transient loop is activated, forcing the output of the ML4902 to maximum duty cycle until the output comes back within the  $\pm 3\%$  limit. If the output voltage rises above the DAC voltage by more than 3%, the other side of the transient loop is activated, and the upper MOSFET drive is disabled until the output comes back within the +3% limit. If the output voltage rises above the DAC voltage by more than 10%, both N DRV H and N DRV L will be disabled to turn the converter off. During start-up, the transient loop is disabled until the output voltage is within -3% of the DAC voltage.

#### POWER GOOD (PWR GOOD)

An open drain signal is provided by the ML4902 which tells the microprocessor when the entire power system is functioning within the expected limits. PWR GOOD will be false (low) if either the 5V or 12V supply is not in regulation, when the  $\overline{SHDN}$  pin is pulled low, or when the output is not within  $\pm 10\%$  of the nominal output voltage selected by the internal DAC.

When PWR GOOD is false, the PWR GOOD voltage window is held to  $\pm 3\%$ ; when PWR GOOD is true (high), the window is expanded to  $\pm 10\%$ . Using different windows for coming into and going out of regulation makes sure that PWR GOOD does not oscillate during the start-up of the microprocessor.

#### **INTERNAL REFERENCE**

The ML4902 contains a 3.535V, temperature compensated, precision band-gap reference. The  $\rm V_{REF}$  pin is connected to the output of this reference, and should be bypassed with a 100nF to 220nF ceramic capacitor for proper operation.

#### **OVERCURRENT PROTECTION**

Overcurrent sensing for the ML4902 application circuit is typically accomplished by monitoring the voltage drop across the synchronous rectifier MOSFETs (Q3IIQ4) during their conduction period. Alternately, current can be sensed using a low-value, low-inductance sense resistor connected between the most negative end of the current recirculating element and ground. In either case, the resulting IR drop is presented to the ML4902's internal overcurrent comparator via the part's ISENSE pin. The overcurrent comparator has approximately 250ns of leading-edge blanking. This blanking interval allows the ML4902 to ignore spurious circuit voltages such as inductive transients and the synchronous rectifier's drainbody diode voltage during the anti-shootthrough interval. Following this blanking interval, the comparator will turn on if the voltage on the ISENSE pin is more negative than -107mV.

Each time the overcurrent comparator turns on, the PROTECT pin of the ML4902 sources a small current (30µA) into an external RC network. If this current source is activated over a number of cycles, the voltage on the PROTECT pin will charge above 3.5V, signaling a sustained overcurrent or short circuit at the load. This will cause the N DRV H output to turn off. N DRV H will remain off until the capacitor attached to the PROTECT pin has discharged down to 1.5V, at which time the converter is re-enabled. If the fault causing the overcurrent condition has not been cleared, the overcurrent protection cycle will repeat, and the ML4902 circuit will operate in a "hiccup" mode to protect itself, the input supply, and the output.

11

## FUNCTIONAL DESCRIPTION (Continued)

#### UNDERVOLTAGELOCKOUT

The ML4902 has hysteretic undervoltage lockout protection circuits for both the 12V ( $V_{DD}$ ) and 5V ( $V_{CC}$ ) supplies. During an input undervoltage condition, the internal reference and voltage monitor circuits remain in operation, but N DRV H and N DRV L are disabled and the PWR GOOD output will be false (low).

#### COMPENSATION

The COMP pin is connected to the output of the transconductance amplifier which forms the gain block for the proportional control loop of the ML4902. An RC network from this pin to GND is used to compensate the amplifier.



Figure 1. Typical VRM Circuit

#### **DESIGN CONSIDERATIONS**

This section is a quick-check guide for getting ML4902 circuits up and running, with a special emphasis on Pentium Pro and Pentium II applications. Unless otherwise noted, all component designators refer to the circuit shown in Figure 1.

#### **COMPENSATION**

The R and C values connected to the COMP pin for loop compensation are  $330k\Omega$  and 33pF, respectively. These values yield stable operation and rapid transient response for a most values of L and  $C_{OUT}$  (1 $\mu H$  to  $5\mu H$ ,  $1200\mu F$  to  $10,000\mu F$ ), and will generally not need to be altered. If changes do need to be made, note that the drive capability of the transconductance error amplifier is typically  $20\mu A$ , its  $Z_{OUT}$  is  $5M\Omega$ , and its unity-gain crossover frequency is approximately 10~MHz.

#### INPUT AND OUTPUT CAPACITORS

The input and output capacitors used in conjunction with the ML4902, especially in Pentium Pro and Pentium II applications, must be able to meet several criteria:

- The input capacitors must be able to handle a relatively high ripple current
- The output capacitors must have a low Equivalent Series Resistance (ESR) and Equivalent Series Inductance (ESL)
- 3. The output capacitors must be able to hold up the output during the time that the current through the buck inductor is slewing to meet a transient load step.

The circuit's input bypass capacitance should be able to handle a ripple current equal to 0.5 x I<sub>LOAD</sub>. If the converter sees load peaks only occasionally, and for less than 30 seconds at a time during those intervals, then the aluminum electrolytic or OS-CON® input capacitors need only be sized to accommodate the average output load. Note that tantalum input capacitors have much less thermal mass than aluminum electrolytics, so this relaxation of ripple current requirements may not apply to them.

During a  $30A/\mu s$  load transient, it is not practical for a buck converter to slew the its current fast enough to regulate the instantaneous output voltage required by this application. During the first few microseconds following such a "load step," the output capacitance of the converter must act as a passive energy source. In delivering its energy to the load, the output capacitance must not introduce any considerable impedance, or its purpose will be defeated. A total voltage aberration during load transients of  $\pm 5\%$  is allowed for the Pentium Pro and Pentium II. The voltage transient due to ESL and ESR is:

$$\Delta V = \left[ \left( ESR \times \Delta V_{OUT} \right) + \left( ESL \times \frac{di}{dt} \right) \right]$$
 (1)

For example, assume that the output voltage of the ML4902 is set to 2.8V. To allow no more than 3% of  $\Delta V_{OUT}$  to be contributed by the ESR (84mV) of the output capacitance, and 2% by its ESL (56mV), the output ESR should not exceed:

$$ESR(MAX) = \frac{84mV}{14A} = 6m\Omega$$
 (2)

Similarly, the output ESL should be less than or equal to:

$$ESL(MAX) = \frac{1\mu s}{30A} \times 56mV = 1.8nH$$
 (3)

Achieving these low values of ESL and ESR is not trivial; doing so typically requires using multiple high-quality capacitors in parallel, often with dedicated power and ground planes to minimize interconnection impedance.

The output capacitance should have a value of  $> 2200\mu E$  to hold the output voltage relatively constant (< 50mV of sag) until the current in the buck inductor can catch up with the change in output current. To meet the ESR and ESL requirements, the actual output capacitance will usually be significantly greater than this theoretical minimum. These capacitors can be of all one type, or a combination of aluminum electrolytic, OS-CON®, and tantalum devices.

Figures 2(a) and 2(b) show oscilloscope photographs of the transient response of the circuit shown in Figure 1.

#### **OVERCURRENT PROTECTION**

Overcurrent protection for the ML4902 application circuit can be accomplished either by using a low value sense resistor placed between the current recirculating rectifier and ground, or by directly monitoring the voltage drop across a synchronous rectifier MOSFET (Q3IIQ4) during its conduction period. Using a current sense resistor has the advantages of accuracy over the entire operating temperature range, and of allowing the use of a Schottky diode in place of a synchronous rectifier if the efficiency loss is acceptable. The disadvantages to using a sense resistor are higher cost and increased power dissipation. Sensing across the synchronous rectifier has the advantages of lower cost and of enhanced protection against overtemperature conditions (the current limit point is linearly reduced as the MOSFET temperature rises).

If a current sensing resistor is employed (see Figure 3), the resistor monitors the inductor current during the buck converter's off period. This is the interval during which current will recirculate through the synchronous rectifier, or the Schottky diode if no synchronous rectifier is used. Given a -107mV nominal trip point for the overcurrent comparator, the value required for the sense resistor can be found by:

$$R_{SENSE} = \frac{\left| -107\text{mV} \right|}{\left( 1.25 \times I_{OUT(MAX)} \right)} \tag{4}$$





Figure 2(a). Output Transient Response of Figure 1 Circuit,  $I_{OUT}$  from 0A to 14A (Channel 1 =  $V_{OUT}$ , Channel 2 =  $I_{OUT}$ ).



Figure 2(b). Output Transient Response of Figure 1 Circuit,  $I_{OUT}$  from 14A to 0A (Channel 1 =  $V_{OUT}$ , Channel 2 =  $I_{OUT}$ ).



Figure 3. Connecting a Sense Resistor to the ML4902

#### **DESIGN CONSIDERATIONS** (Continued)

The power handling requirement for R<sub>SENSE</sub> is given by:

$$P_{D} = I_{OUT(MAX)}^{2} \times \left[ \left( 1 - \frac{V_{OUT}}{V_{IN}} \right) \times R_{SENSE} \right]$$
 (5)

For example, for a 14A output, R<sub>SENSE</sub> should be:

$$R_{SENSE} = \frac{\left| -107 \text{mV} \right|}{1.25 \times 14 \text{A}} = 6.11 \text{m}\Omega \approx 6 \text{m}\Omega$$

The rated  $P_D$  of  $R_{SENSE}$  for a 5.0V input versus various output voltages is given in Table 1.

R<sub>SENSE</sub> must be a low inductance part, such as Dale/ Vishay's type WSL-2512 series (WSL-2512-.006±1%). Using a PCB trace as a current sense element is not recommended due to the high temperature coefficient of copper, and due to etching and plating tolerances which can occur from board to board.

If a current sense resistor is not employed for overcurrent protection, the voltage drop across (Q3||Q4)'s channel during its conducting interval (the synchronous rectification interval) is used to monitor the inductor current. Ignoring the AC component of the current in the buck inductor, the voltage across (Q3||Q4) will be:

$$V_{SENSE} = I_{(Q3||Q4)} \times R_{DS(QN)(Q3||Q4)}$$
(6)

 $R_{DS(ON)}$  is typically specified at a MOSFET junction temperature ( $T_j$ ) of 25°C, but its value at other junction temperatures can either be found graphically in the MOSFET data sheet, or can be estimated by:

$$R_{DS(ON)(T2)} = R_{DS(ON)(25^{\circ}C)} \times [1.007 \times (T2 - 25^{\circ}C)]$$
 (7)

With a threshold of -107mV for the  $I_{\text{SENSE}}$  comparator, the current limit threshold is then:

$$I_{LIMIT} = \frac{\left|-107mV\right|}{R_{DS(ON)(T2)}}$$
(8)

For Pentium Pro and Pentium II applications, the continuous current may be as high as 14A, so the current limit threshold should be set for a minimum value of 16A at the (Q3IIQ4)'s highest anticipated  $T_{j}$ . If necessary, the voltage across the channel of (Q3IIQ4) may be divided using two moderately-valued resistors (use  $R5=100\Omega)$  and presented after that division to the ML4902.

The R and C values connected to the PROTECT pin for setting the current limit delay and the off-time of the hiccup mode are  $1 M \Omega$  and 220nF, respectively. These values will protect the external power components and the power source from overheating during an overcurrent condition. If it is necessary to change the ratio of on and off times during overcurrent conditions, this can be done by selecting a different value for C12. Larger values of C12 will increase the delay between retry attempts (the length of the "hiccup"), and smaller values will reduce the delay.

| V <sub>OUT</sub> | P <sub>D</sub> AT I <sub>OUT</sub> = 14A |
|------------------|------------------------------------------|
| 3.5V             | ∪0.41W                                   |
| 2.8V             | ∪0.60W                                   |
| 2.1V             | ∪0.74W                                   |
| 1.8V             | ∪0.81W                                   |

Table 1. R<sub>SENSE</sub> Power Dissipation at Various Output Voltages

#### LAYOUT ISSUES

The two pins of the ML4902 which actually sense the current limit voltage are I<sub>SENSE</sub> and GND. To facilitate the required low-level sensing of the voltage between these pins, there is no connection inside the ML4902 between GND and PWR GND. Because of this, there must be an external connection between the ML4902 GND and PWR GND pins. PWR GND must have a low impedance connection to the ground plane used on the board, as high instantaneous currents will flow in PWR GND when N DRV L and N DRV H switch the capacitive loads of the output MOSFET gates. At the same time, GND must not see the resulting switching spikes. Therefore, do not connect the GND and PWR GND pins at the ML4902.

If a current sensing resistor is used, the voltage across the resistor must be Kelvin-sensed. This ensures that the ML4902 monitors only the voltage across the resistor, and ignores the voltage drops and inductive transients in the PCB traces which carry current into and out of this resistor. The two pins of the ML4902 which must be Kelvin-connected to the sense resistor are I<sub>SENSE</sub> and GND. PWR GND should then return to the to the grounded end of R<sub>SENSE</sub> as well, using a high current Kelvin connection. This causes any noise across the resistor to appear primarily as a common-mode signal on I<sub>SENSE</sub>, GND, and PWR GND. Figure 4 shows a recommended implementation of these PCB layout requirements.

When directly monitoring the voltage across the channel of the synchronous rectifier, the voltage across that MOSFET should be sensed as closely as possible to its drain. If a resistor divider is used to reduce the voltage at the Isense pin for a given current through (Q3IIQ4)'s channel resistance, then the lower end of the divider should be returned to the immediate vicinity of its source. This ensures that the ML4902 monitors only the voltage across the synchronous rectifier, and not the voltage drops or inductive transients in the PCB traces which carry current into and out of it. A good layout will then return PWR GND directly to the PC Board's ground plane, and connect the GND pin to a ground point near the ML4902 which is relatively free from switching noise and transients.

11

#### **DESIGN CONSIDERATIONS** (Continued)

#### **MISCELLANEOUS POINTS**

I<sub>SENSE</sub> is the input to a medium-speed, high-sensitivity comparator (roughly comparable to an LM339-type comparator in terms of speed of response). Because of the leading-edge blanking on this comparator, it has a substantial ability to reject switching noise. Still, proper circuit function requires that the comparator not see significant noise at the time during which the synchronous rectifier MOSFET is on.

The compensation components R4 and C13 are high-impedance nodes connected to the output of the voltage loop error amplifier. These components should be kept in close proximity to the ML4902. C13 should be returned to GND, not to PWR GND or the ground plane of the PC board.

Keep the  $V_{REF}$  bypass capacitor C8 close to the ML4902. Ensure that its ground connection is to GND, not to PWR GND.

The  $12V\,V_{DD}$  input is the supply from which the internal circuitry of the ML4902 operates.  $V_{DD}$  also provides the gate drive for N DRV H and N DRV L. The  $V_{DD}$  bypass capacitors C10 and C20 should be returned to PWR GND or to the PC board ground plane. They should not be returned to GND due to high transient currents which could interfere with the current sensing function.

 $V_{CC}$  is the input to the 5V undervoltage lockout comparator circuitry. The 5V UVLO function makes the start-up of the ML4902 independent of power sequencing. It also provides additional overcurrent protection in case  $V_{CC}$  should go below acceptable levels (current drawn from the bulk 5V supply will rise as the actual voltage of that supply decreases). To reject switching noise on the 5V input, an RC filter should be used between the 5V source and  $V_{CC}$ . Typical values for this filter are R2 =  $1k\Omega$ , and C11 = 220nf.

Optional capacitor C22 may be needed in some layouts to filter out "glitches" which could occur on the PWR



Figure 4. Kelvin Sense Connections

GOOD signal. In conjunction with the resistive pullup for the PWR GOOD line, its value should yield an RC product of approximately 5µs.

In order to reduce circuit size, complexity, and cost, an all N-channel power MOSFET output stage is employed. The gate drive voltage for both the sourcing and the rectifying MOSFETs is derived from the 12V input bus. This delivers at least 10V of  $V_{\rm CS}$  enhancement to the rectifier MOSFET(s). The power sourcing MOSFET(s), however, have a worst-case  $V_{\rm CS}$  enhancement of about 6V, and must therefore be logic-level parts.

If a given design uses power MOSFETs in an 8 pin SOIC package style, keep in mind that the thermal dissipation capability of these parts is largely dictated by the copper area available to their drains. A good layout will maximize this area.

#### ORDERING INFORMATION

| PART NUMBER | TEMPERATURE RANGE | PACKAGE            |  |
|-------------|-------------------|--------------------|--|
| ML4902CT    | 0°C to 70°C       | 20 Pin TSSOP (T20) |  |





ML4950

# Adjustable Output, Low Current Single Cell Boost Regulator with Detect

#### **GENERAL DESCRIPTION**

The ML4950 is a low power boost regulator designed for low voltage DC to DC conversion in single cell battery powered systems. The maximum switching frequency can exceed 100kHz, allowing the use of small, low cost inductors.

The combination of integrated synchronous rectification, variable frequency operation, and low supply current make the ML4950 ideal for single cell applications. The ML4950 is capable of start-up with input voltages as low as 1V, and the output voltage can be set anywhere between 2V and 3V.

An integrated synchronous rectifier eliminates the need for an external Schottky diode and provides a lower forward voltage drop, resulting in higher conversion efficiency. In addition, low quiescent battery current and variable frequency operation result in high efficiency even at light loads. The ML4950 requires a minimum number of external components and is capable of achieving conversion efficiencies in excess of 90%.

The circuit also contains a RESET output which goes low when the IC can no longer function due to low input voltage, or when the DETECT input drops below 200mV.

#### **FEATURES**

- Guaranteed full load start-up and operation at 1V input
- Pulse Frequency Modulation (PFM) and internal synchronous rectification for high efficiency
- Minimum external components
- Low ON resistance internal switching FETs
- Micropower operation
- Adjustable output voltage (2V to 3V)
- Low battery detect

#### **BLOCK DIAGRAM**



## **PIN CONFIGURATION**

#### ML4950 8-Pin SOIC (S08)



## **PIN DESCRIPTION**

| PIN | NAME     | FUNCTION                                                    | PIN | NAME      | FUNCTION                                                                            |
|-----|----------|-------------------------------------------------------------|-----|-----------|-------------------------------------------------------------------------------------|
| 1   | $V_{IN}$ | Battery input voltage                                       | 5   | $V_{OUT}$ | Boost regulator output                                                              |
| 2   | GND      | Analog signal ground                                        | 6   | $V_L$     | Boost inductor connection                                                           |
| 3   | SENSE    | Programming pin for setting the output voltage              | 7   | RESET     | Output goes low when regulation cannot be achieved, or when DETECT goes below 200mV |
| 4   | DETECT   | Pulling this pin below 200mV causes the RESET pin to go low | 8   | PWR GND   | Return for the NMOS output transistor                                               |

## **ABSOLUTE MAXIMUM RATINGS**

# Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>OUT</sub>                           | 7\/     |
|--------------------------------------------|---------|
| Voltage on Any Other Pin GND - 0.3         |         |
| Peak Switch Current (I <sub>PEAK</sub> )   | 14      |
| Average Switch Current (I <sub>AVG</sub> ) | 250mA   |
| Junction Temperature                       |         |
| Storage Temperature Range                  |         |
|                                            |         |
| Lead Temperature (Soldering, 10 sec)       |         |
| Thermal Resistance ( $\theta_{IA}$ )       | 160°C/W |

## **OPERATING CONDITIONS**

| 0°C to 70°C                       |
|-----------------------------------|
| 20°C to 70°C                      |
|                                   |
| . 1.0V to V <sub>OUT</sub> - 0.2V |
| . 1.1V to V <sub>OUT</sub> - 0.2V |
| 2V to 3V                          |
|                                   |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{IN}$  = Operating Voltage Range,  $T_A$  = Operating Temperature Range (Note 1)

| PARAMETER                                    | CONDITIONS                                           | MIN                                   | TYP  | MAX   | UNITS |
|----------------------------------------------|------------------------------------------------------|---------------------------------------|------|-------|-------|
| SUPPLY                                       |                                                      | · · · · · · · · · · · · · · · · · · · |      |       |       |
| V <sub>IN</sub> Current                      | $V_{IN} = V_{OUT} - 0.2V$                            |                                       | 50   | 60    | μА    |
| V <sub>OUT</sub> Quiescent Current           |                                                      |                                       | 8    | 10    | μА    |
| V <sub>L</sub> Quiescent Current             |                                                      |                                       |      | 1     | μА    |
| PFM REGULATOR                                |                                                      |                                       |      |       |       |
| Pulse Width (T <sub>ON</sub> )               |                                                      | 4.5                                   | 5    | 5.5   | μs    |
| SENSE Compator Threshold Voltage             |                                                      | 196                                   | 201  | 208   | mV    |
| Load Regulation                              | See Figure 1<br>$V_{IN} = 1.2V$ , $I_{OUT} \le 25mA$ | 2.425                                 | 2.5  | 2.575 | V     |
| Undervoltage Lockout Threshold               |                                                      |                                       | 0.85 | 0.95  | V     |
| RESET COMPARATOR                             |                                                      |                                       |      |       | 1     |
| DETECT Threshold Voltage                     |                                                      | 194                                   | 200  | 206   | mV    |
| DETECT Bias Current                          |                                                      | -100                                  |      | 100   | nA    |
| RESET Output High Voltage (V <sub>OH</sub> ) | I <sub>OH</sub> = -100μA                             | V <sub>OUT</sub> -0.2                 |      |       | V     |
| RESET Output Low Voltage (V <sub>OL</sub> )  | $I_{OL} = 100\mu A$                                  |                                       |      | 0.2   | V     |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.



Figure 1. Application Test Circuit.



Figure 2. PFM Regulator Block Diagram.



Figure 3. PFM Inductor Current Waveforms and Timing.

The ML4850 combines Pulse Frequency Modulation (PFM) and synchronous rectification to create a boost converter that is both highly efficient and simple to use. A PFM regulator charges a single inductor for a fixed period of time and then completely discharges before another cycle begins, simplifying the design by eliminating the need for conventional current limiting circuitry. Synchronous rectification is accomplished by replacing an external Schottky diode with an on-chip PMOS device, reducing switching losses and external component count.

#### **REGULATOR OPERATION**

A block diagram of the boost converter is shown in Figure 2. The circuit remains idle when  $V_{OUT}$  is at or above the desired output voltage, drawing  $50\mu A$  from  $V_{IN}$ , and  $8\mu A$  from  $V_{OUT}$  through the feedback resistors R1 and R2. When  $V_{OUT}$  drops below the desired output level, the output of amplifier A1 goes high, signaling the regulator to deliver charge to the output. Since the output of amplifier A2 is normally high, the flip-flop captures the A1 set signal and creates a pulse at the gate of the NMOS transistor Q1. The NMOS transistor will charge the inductor L1 for  $5\mu s$ , resulting in a peak current given by:

$$I_{L(PEAK)} = \frac{t_{ON} \times V_{IN}}{L1} = \frac{5\mu s \times V_{IN}}{L1}$$
 (1)

For reliable operation, L1 should be chosen so that  $I_{L(PEAK)}$  does not exceed 1A.

When the one-shot times out, the NMOS transistor releases the  $V_L$  pin, allowing the inductor to fly-back and momentarily charge the output through the body diode of PMOS transistor Q2. But as the voltage across the PMOS transistor changes polarity, its gate will be driven low by the current sense amplifier A2, causing Q2 to short out its body diode. The inductor then discharges into the load through Q2. The output of A2 also serves to reset the flipflop and one-shot in preparation for the next charging cycle. A2 releases the gate of Q2 when its current falls to zero. If  $V_{\rm OUT}$  is still low, the flip-flop will immediately initiate another pulse. The output capacitor (C1) filters the inductor current, limiting output voltage ripple. Inductor current and one-shot waveforms are shown in Figure 3.

#### **RESET COMPARATOR**

An additional comparator is provided to detect low  $V_{IN}$  or any other error condition that is important to the user. The inverting input of the comparator is internally connected to  $V_{REF}$ , while the non-inverting input is provided externally at the DETECT pin. The output of the comparator is the RESET pin, which swings from  $V_{OUT}$  to GND when an error is detected.

#### **DESIGN CONSIDERATIONS**

#### **INDUCTOR**

Selecting the proper inductor for a specific application usually involves a trade-off between efficiency and maximum output current. Choosing too high a value will keep the regulator from delivering the required output current under worst case conditions. Choosing too low a value causes efficiency to suffer. It is necessary to know the maximum required output current and the input voltage range to select the proper inductor value. The maximum inductor value can be estimated using the following formula:

$$L_{MAX} = \frac{V_{IN(MIN)}^2 \times t_{ON(MIN)} \times \eta}{2 \times V_{OUT} \times I_{OUT(MAX)}}$$
(2)

where  $\eta$  is the efficiency, typically between 0.8 and 0.9. Note that this is the value of inductance that just barely delivers the required output current under worst case conditions. A lower value may be required to cover inductor tolerance, the effect of lower peak inductor currents caused by resistive losses, and minimum dead time between pulses.

Another method of determining the appropriate inductor value is to make an estimate based on the typical performance curves given in Figures 4 and 5. Figure 4 shows maximum output current as a function of input voltage for several inductor values. These are typical performance curves and leave no margin for inductance and ON-time variations. To accommodate worst case conditions, it is necessary to derate these curves by at least 10% in addition to inductor tolerance.

For example, a single cell to 2.5 V application requires 20mA of output current while using an inductor with 15% tolerance. The output current should be derated by 25% to 25mA to cover the combined inductor and ON-time tolerances. Assuming that 1V is the end of life voltage of a single cell input, Figure 4 shows that with the ML4950 delivers 25mA at 2.5V with a 27µH inductor.

Figure 5 shows efficiency under the conditions used to create Figure 4. It can be seen that efficiency is mostly independent of input voltage and is closely related to inductor value. This illustrates the need to keep the inductor value as high as possible to attain peak system efficiency. As the inductor value goes down to 18µH, the efficiency drops to between 75% and 80%. With 68µH, the efficiency exceeds 90% and there is little room for improvement. At values greater than 100µH, the operation of the synchronous rectifier becomes unreliable because the inductor current is so small that it is difficult for the control circuitry to detect. The data used to generate Figures 4 and 5 is provided in Table 1.

11

After the appropriate inductor value is chosen, it is necessary to find the minimum inductor current rating required. Peak inductor current is determined from the following formula:

$$I_{L(PEAK)} = \frac{t_{ON(MAX)} \times V_{IN(MAX)}}{L_{MIN}}$$
(3)

In the single cell application previously described, a maximum input voltage of 1.6V would give a peak current of 383mA. When comparing various inductors, it is important to keep in mind that suppliers use different criteria to determine their ratings. Many use a conservative current level, where inductance has dropped to 90% of its normal level. In any case, it is a good idea to try inductors of various current ratings with the ML4950 to

determine which inductor is the best choice. Check efficiency and maximum output current, and if a current probe is available, look at the inductor current to see if it looks like the waveform shown in Figure 3. For additional information, see Applications Note 29.

Suitable inductors can be purchased from the following suppliers:

Coilcraft (708) 639-6400
Coiltronics (407) 241-7876
Dale (605) 665-9301









Figure 4. Output Current vs Input Voltage.







Figure 5. Typical Efficiency as a Function of VIN.

#### **OUTPUT CAPACITOR**

The choice of output capacitor is also important, as it controls the output ripple and optimizes the efficiency of the circuit. Output ripple is influenced by three parameters: capacitance, ESR, and ESL. The contribution due to capacitance can be determined by looking at the change in capacitor voltage required to store the energy delivered by the inductor in a single charge-discharge cycle, as determined by the following formula:

$$\Delta V_{OUT} = \frac{t_{ON}^2 \times V_{IN}^2}{2 \times L \times C \times (V_{OUT} - V_{IN})}$$
(4)

For a 1.2V input, a 2.5V output, a 27µH inductor, and a 47µF capacitor, the expected output ripple due to capacitor value is 11mV.

Capacitor Equivalent Series Resistance (ESR) and Equivalent Series Inductance (ESL), also contribute to the output ripple due to the inductor discharge current waveform. Just after the NMOS transistor turns off, the output current ramps quickly to match the peak inductor current. This fast change in current through the output capacitor's ESL causes a high frequency (5 ns) spike that can be over 1V in magnitude. After the ESL spike settles, the output voltage still has a ripple component equal to the inductor discharge current times the ESR. This component will have a sawtooth shape and a peak value equal to the peak inductor current times the ESR. ESR also has a negative effect on efficiency by contributing I<sup>2</sup>R losses during the discharge cycle.

An output capacitor with a capacitance of  $100\mu F$ , an ESR of less than  $0.1\Omega$ , and an ESL of less than 5nH is a good general purpose choice. Tantalum capacitors which meet these requirements can be obtained from the following suppliers:

AVX (207) 282-5111 Sprague (207) 324-4140

If ESL spikes are causing output noise problems, an EMI filter can be added in series with the output.

#### INPUT CAPACITOR

Unless the input source is a very low impedance battery, it will be necessary to decouple the input with a capacitor with a value of between  $47\mu F$  and  $100\mu F$ . This prevents input ripple from affecting the ML4850 control circuitry, and it also improves efficiency by reducing I²R losses during the charge and discharge cycles of the inductor. Again, a low ESR capacitor (such as tantalum) is recommended.

11

#### SETTING THE OUTPUT VOLTAGE

The adjustable output can be set to any voltage between 2V and 3V by connecting a resistor divider to the SENSE pin as shown in the block diagram. The resistor values  $R_1$  and  $R_2$  can be calculated using the following equation:

$$V_{OUT} = 0.2 \times \frac{(R_1 + R_2)}{R_2}$$
 (5)

The value of  $R_2$  should be  $40k\Omega$  or less to minimize bias current errors.  $R_1$  is then found by rearranging the equation:

$$R_1 = R_2 \times \left( \frac{V_{OUT}}{0.2} - 1 \right) \tag{6}$$

It is important to note that the accuracy of these resistors directly affects the accuracy of the output voltage. The SENSE pin threshold variation is  $\pm 3\%$ , and the tolerance of  $R_1$  and  $R_2$  will add to this to determine the total output variation.

Under some circumstances, input ripple cannot be reduced effectively. This occurs primarily in applications where inductor currents are high, causing excess output ripple due to "pulse grouping", where the charge-discharge pulses are not evenly spaced in time. In such cases it may be necessary to add a small 20pF to 100pF ceramic feedforward capacitor ( $C_{FF}$ ) from the  $V_{IN}$  pin to the SENSE pin. This is particularly true if the ripple voltage at  $V_{IN}$  is greater than 100mV.

#### SETTING THE RESET THRESHOLD

To use the  $\overline{\text{RESET}}$  comparator as an input voltage monitor, it is necessary to use an external resistor divider tied to the DETECT pin as shown in the block diagram. The resistor values  $R_A$  and  $R_B$  can be calculated using the following equation:

$$V_{IN(MIN)} = 0.2 \times \frac{\left(R_A + R_B\right)}{R_B} \tag{7}$$

The value of  $R_B$  should be  $100k\Omega$  or less to minimize bias current errors.  $R_A$  is then found by rearranging the equation:

$$R_{A} = R_{B} \times \left(\frac{V_{\text{IN}(MIN)}}{0.2} - 1\right) \tag{8}$$

#### **LAYOUT**

Good PC board layout practices will ensure the proper operation of the ML4850. Important layout considerations include:

- Use adequate ground and power traces or planes
- Keep components as close as possible to the ML4850
- Use short trace lengths from the inductor to the  $V_L$  pin and from the output capacitor to the  $V_{OUT}$  pin
- Use a single point ground for the ML4850 ground pins, and the input and output capacitors, and connect GND (Pin 2) to PWR GND (Pin 8) with a separate trace

## TABLE 1. MAXIMUM OUTPUT CURRENT AND EFFICIENCY.

 $V_{OUT} = 2V$ 

| $V_{IN}$ | I <sub>OUT</sub> (mA) | EFFICIENCY (%) |
|----------|-----------------------|----------------|
| L = 18µH |                       |                |
| 1.0      | 45.8                  | 77.5           |
| 1.2      | 65.8                  | 78.0           |
| 1.4      | 89.4                  | 78.3           |
| 1.6      | 111.7                 | 78.9           |
| 1.8      | 132.9                 | 79.8           |
| L = 33µH |                       |                |
| 1.0      | 27.9                  | 83.6           |
| 1.2      | 41.9                  | 84.5           |
| 1.4      | 57.8                  | 85.0           |
| 1.6      | 73.7                  | 85.6           |
| 1.8      | 89.8                  | 86.4           |
| L = 47μH |                       |                |
| 1.0      | 20.1                  | 85.1           |
| 1.2      | 31.6                  | 86.6           |
| 1.4      | 43.7                  | 87.4           |
| 1.6      | 57.5                  | 87.5           |
| 1.8      | 70.1                  | 88.9           |
| L = 68µH |                       |                |
| 1.0      | 14.9                  | 86.5           |
| 1.2      | 23.3                  | 88.5           |
| 1.4      | 32.6                  | 89.1           |
| 1.6      | 43.5                  | 89.6           |
| 1.8      | 54.6                  | 90.9           |

 $V_{OUT} = 2.5V$ 

| I <sub>OUT</sub> (mA) | EFFICIENCY (%)                                                                                                                                      |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
|                       |                                                                                                                                                     |
| 38.3                  | 80.0                                                                                                                                                |
| 54.5                  | 80.2                                                                                                                                                |
| 74.6                  | 80.5                                                                                                                                                |
| 98.5                  | 80.8                                                                                                                                                |
| 124                   | 81.0                                                                                                                                                |
|                       |                                                                                                                                                     |
| 22.7                  | 84.2                                                                                                                                                |
| 33.0                  | 85.2                                                                                                                                                |
| 47.0                  | 86.0                                                                                                                                                |
| 61.8                  | 86.6                                                                                                                                                |
| 79.3                  | 87.0                                                                                                                                                |
|                       |                                                                                                                                                     |
| 16.4                  | 86.2                                                                                                                                                |
| 24.1                  | 87.1                                                                                                                                                |
| 33.4                  | 88.1                                                                                                                                                |
| 46.1                  | 89.0                                                                                                                                                |
| 58.6                  | 89.5                                                                                                                                                |
|                       |                                                                                                                                                     |
| 12.6                  | 86.4                                                                                                                                                |
| 17.4                  | 87.9                                                                                                                                                |
| 25.2                  | 89.2                                                                                                                                                |
| 33.9                  | 90.1                                                                                                                                                |
| 43.8                  | 90.9                                                                                                                                                |
|                       | 38.3<br>54.5<br>74.6<br>98.5<br>124<br>22.7<br>33.0<br>47.0<br>61.8<br>79.3<br>16.4<br>24.1<br>33.4<br>46.1<br>58.6<br>12.6<br>17.4<br>25.2<br>33.9 |

 $V_{OUT} = 3V$ 

| $v_{in}$ | I <sub>OUT</sub> (mA) | EFFICIENCY (%) |
|----------|-----------------------|----------------|
| L = 18µH |                       |                |
| 1.0      | 30.9                  | 81.6           |
| 1.2      | 43.8                  | 81.9           |
| 1.4      | 55.4                  | 82.1           |
| 1.6      | 65.6                  | 82.2           |
| 1.8      | 84.4                  | 82.3           |
| L = 33µH |                       |                |
| 1.0      | 18.7                  | 85.1           |
| 1.2      | 27.9                  | 85.6           |
| 1.4      | 38.1                  | 86.4           |
| 1.6      | 50.6                  | 86.9           |
| 1.8      | 65.4                  | 87.5           |
| L = 47μH |                       |                |
| 1.0      | 13.3                  | 84.7           |
| 1.2      | 19.9                  | 86.5           |
| 1.4      | 27.9                  | 87.7           |
| 1.6      | 36.7                  | 88.5           |
| 1.8      | 47.4                  | 89.1           |
| L = 68µH | - A                   |                |
| 1.0      | 9.2                   | 84.7           |
| 1.2      | 14.0                  | 86.3           |
| 1.4      | 20.5                  | 88.2           |
| 1.6      | 27.6                  | 89.1           |
| 1.8      | 35.7                  | 90.2           |

## ORDERING INFORMATION

| PART NUMBER | TEMPERATURE RANGE | PACKAGE          |  |
|-------------|-------------------|------------------|--|
| ML4950CS    | 0°C to 70°C       | 8-Pin SOIC (S08) |  |
| ML4950ES    | -20°C to 70°C     | 8-Pin SOIC (S08) |  |





ML4951

# Adjustable Output, Low Current, Low Voltage Boost Regulator with Detect

#### GENERAL DESCRIPTION

The ML4951 is a low power boost regulator designed for DC to DC conversion in 1 to 3 cell battery powered systems. The maximum switching frequency can exceed 150kHz, allowing the use of small, low cost inductors.

The combination of internal synchronous rectification, variable frequency operation, and low supply current make the ML4951 ideal for 1 cell applications. The ML4951 is capable of start-up with input voltages as low as 1V, and the output voltage can be set anywhere between 3V and 5.5V by an external resistor divided connected to the SENSE pin.

An integrated synchronous rectifier eliminates the need for an external Schottky diode and provides a lower forward voltage drop, resulting in higher conversion efficiency. In addition, low quiescent battery current and variable frequency operation result in high efficiency even at light loads. The ML4951 requires a minimum number of external components to build a very small adjustable regulator circuit capable of achieving conversion efficiencies in excess of 90%.

The circuit also contains a RESET output which goes low when the IC can no longer function due to low input voltage, or when the DETECT input drops below 200mV.

#### **FEATURES**

- Guaranteed full load start-up and operation at 1V input
- Pulse Frequency Modulation (PFM) and internal synchronous rectification for high efficiency
- Minimum external components
- Low ON resistance internal switching FETs
- Micropower operation
- Adjustable output voltage (3V to 5.5V)

#### **BLOCK DIAGRAM**



## **PIN CONFIGURATION**

## ML4951 8-Pin SOIC (S08)



## PIN DESCRIPTION

| PIN | NAME     | FUNCTION                                                       | PIN | NAME             | FUNCTION                                                                            |
|-----|----------|----------------------------------------------------------------|-----|------------------|-------------------------------------------------------------------------------------|
| 1   | $V_{IN}$ | Battery input voltage                                          | 5   | V <sub>OUT</sub> | Boost regulator output                                                              |
| 2   | GND      | Analog signal ground                                           | 6   | $V_{L}$          | Boost inductor connection                                                           |
| 3   | SENSE    | Programming pin for setting the output voltage                 | 7   | RESET            | Output goes low when regulation cannot be achieved, or when DETECT goes below 200mV |
| 4   | DETECT   | Pulling this pin below 200mV causes<br>the RESET pin to go low | 8   | PWR GND          | Return for the NMOS output transistor                                               |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| V <sub>OUT</sub>                                               | ٧ |
|----------------------------------------------------------------|---|
| Voltage on Any Other Pin GND - 0.3V to V <sub>OUT</sub> + 0.3V |   |
| Peak Switch Current (IPEAK)                                    | A |
| Average Switch Current (I <sub>AVG</sub> )                     | A |
| Junction Temperature150°C                                      | C |
| Storage Temperature Range –65°C to 150°C                       | С |
| Lead Temperature (Soldering, 10 sec) 150°C                     | C |
| Thermal Resistance (θ <sub>IA</sub> )                          | ٧ |

## **OPERATING CONDITIONS**

| 0°C to 70°C                    |
|--------------------------------|
| 20°C to 70°C                   |
|                                |
| .0V to V <sub>OUT</sub> - 0.2V |
| .1V to V <sub>OUT</sub> - 0.2V |
| 3V to 5.5V                     |
|                                |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{\text{IN}}$  = Operating Voltage Range,  $T_{\text{A}}$  = Operating Temperature Range (Note 1)

| PARAMETER                                    | CONDITIONS                                                                                     | MIN                   | TYP        | MAX          | UNITS  |
|----------------------------------------------|------------------------------------------------------------------------------------------------|-----------------------|------------|--------------|--------|
| SUPPLY                                       |                                                                                                |                       |            |              |        |
| V <sub>IN</sub> Current                      | $V_{IN} = V_{OUT} - 0.2V$                                                                      |                       | 50         | 60           | μА     |
| V <sub>OUT</sub> Quiescent Current           |                                                                                                |                       | 8          | 10           | μА     |
| V <sub>L</sub> Quiescent Current             |                                                                                                |                       |            | 1            | μА     |
| PFM REGULATOR                                |                                                                                                |                       |            |              |        |
| Pulse Width (T <sub>ON</sub> )               |                                                                                                | 4.5                   | 5          | 5.5          | μs     |
| SENSE Comparator Threshold Voltage           |                                                                                                | 196                   | 201        | 208          | mV     |
| Load Regulation                              | See Figure 1<br>$V_{IN} = 1.2V$ , $I_{OUT} \le 10$ mA<br>$V_{IN} = 2.4V$ , $I_{OUT} \le 65$ mA | 4.85<br>4.85          | 5.0<br>5.0 | 5.15<br>5.15 | V<br>V |
| Undervoltage Lockout Threshold               |                                                                                                |                       | 0.85       | 0.95         | V      |
| RESET COMPARATOR                             |                                                                                                |                       |            |              |        |
| DETECT Threshold Voltage                     |                                                                                                | 194                   | 200        | 206          | mV     |
| DETECT Blas Current                          |                                                                                                | -100                  |            | 100          | nA     |
| RESET Output High Voltage (V <sub>OH</sub> ) | I <sub>OH</sub> = -100μA                                                                       | V <sub>OUT</sub> -0.2 |            |              | V      |
| RESET Output Low Voltage (V <sub>OL</sub> )  | I <sub>OL</sub> = 100μA                                                                        |                       |            | 0.2          | V      |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.



Figure 1. Application Test Circuit.



Figure 2. PFM Regulator Block Diagram.



Figure 3. PFM Inductor Current Waveforms and Timing.

#### **FUNCTIONAL DESCRIPTION**

The ML4951 combines Pulse Frequency Modulation (PFM) and synchronous rectification to create a boost converter that is both highly efficient and simple to use. A PFM regulator charges a single inductor for a fixed period of time and then completely discharges before another cycle begins, simplifying the design by eliminating the need for conventional current limiting circuitry. Synchronous rectification is accomplished by replacing an external Schottky diode with an on-chip PMOS device, reducing switching losses and external component count.

#### **REGULATOR OPERATION**

A block diagram of the boost converter is shown in Figure 2. The circuit remains idle when  $V_{OUT}$  is at or above the desired output voltage, drawing  $50\mu A$  from  $V_{IN}$ , and  $8\mu A$  from  $V_{OUT}$  through the feedback resistors R1 and R2. When  $V_{OUT}$  drops below the desired output level, the output of amplifier A1 goes high, signaling the regulator to deliver charge to the output. Since the output of amplifier A2 is normally high, the flip-flop captures the A1 set signal and creates a pulse at the gate of the NMOS transistor Q1. The NMOS transistor will charge the inductor L1 for  $5\mu s$ , resulting in a peak current given by:

$$I_{L(PEAK)} = \frac{t_{ON} \times V_{IN}}{L1} = \frac{5\mu s \times V_{IN}}{L1}$$
 (1)

For reliable operation, L1 should be chosen so that  $I_{L(PEAK)}$  does not exceed 1A.

When the one-shot times out, the NMOS transistor releases the  $V_L$  pin, allowing the inductor to fly-back and momentarily charge the output through the body diode of PMOS transistor Q2. But as the voltage across the PMOS transistor changes polarity, its gate will be driven low by the current sense amplifier A2, causing Q2 to short out its body diode. The inductor then discharges into the load through Q2. The output of A2 also serves to reset the flipflop and one-shot in preparation for the next charging cycle. A2 releases the gate of Q2 when its current falls to zero. If  $V_{\rm OUT}$  is still low, the flip-flop will immediately initiate another pulse. The output capacitor (C1) filters the inductor current, limiting output voltage ripple. Inductor current and one-shot waveforms are shown in Figure 3.

#### **RESET COMPARATOR**

An additional comparator is provided to detect low  $V_{IN}$  or any other error condition that is important to the user. The inverting input of the comparator is internally connected to  $V_{REF}$ , while the non-inverting input is provided externally at the DETECT pin. The output of the comparator is the  $\overline{RESET}$  pin, which swings from  $V_{OUT}$  to GND when an error is detected.

#### **DESIGN CONSIDERATIONS**

#### **INDUCTOR**

Selecting the proper inductor for a specific application usually involves a trade-off between efficiency and maximum output current. Choosing too high a value will keep the regulator from delivering the required output current under worst case conditions. Choosing too low a value causes efficiency to suffer. It is necessary to know the maximum required output current and the input voltage range to select the proper inductor value. The maximum inductor value can be estimated using the following formula:

$$L_{MAX} = \frac{V_{IN(MIN)}^2 \times t_{ON(MIN)} \times \eta}{2 \times V_{OUT} \times I_{OUT(MAX)}}$$
(2)

where  $\eta$  is the efficiency, typically between 0.8 and 0.9. Note that this is the value of inductance that just barely delivers the required output current under worst case conditions. A lower value may be required to cover inductor tolerance, the effect of lower peak inductor currents caused by resistive losses, and minimum dead time between pulses.

Another method of determining the appropriate inductor value is to make an estimate based on the typical performance curves given in Figures 4 and 5. Figure 4 shows maximum output current as a function of input voltage for several inductor values. These are typical performance curves and leave no margin for inductance and ON-time variations. To accommodate worst case conditions, it is necessary to derate these curves by at least 10% in addition to inductor tolerance.

For example, a single cell to 3V application requires 10mA of output current while using an inductor with 15% tolerance. The output current should be derated by 25% to 12.5mA to cover the combined inductor and ON-time tolerances. Assuming that 1V is the end of life voltage of a single cell input, Figure 4 shows that with the ML4951 delivers 12.5mA at 3V with a  $47\mu H$  inductor.

Figure 5 shows efficiency under the conditions used to create Figure 4. It can be seen that efficiency is mostly independent of input voltage and is closely related to inductor value. This illustrates the need to keep the inductor value as high as possible to attain peak system efficiency. As the inductor value goes down to  $18\mu H$ , the efficiency drops to between 75% and 80%. With  $68\mu H$ , the efficiency exceeds 90% and there is little room for improvement. At values greater than  $100\mu H$ , the operation of the synchronous rectifier becomes unreliable because the inductor current is so small that it is difficult for the control circuitry to detect. The data used to generate Figures 4 and 5 is provided in Table 1.

After the appropriate inductor value is chosen, it is necessary to find the minimum inductor current rating required. Peak inductor current is determined from the following formula:

$$I_{L(PEAK)} = \frac{t_{ON(MAX)} \times V_{IN(MAX)}}{L_{MIN}}$$
 (3)

In the single cell application previously described, a maximum input voltage of 1.6V would give a peak current of 220mA. When comparing various inductors, it is important to keep in mind that suppliers use different criteria to determine their ratings. Many use a conservative current level, where inductance has dropped to 90% of its normal level. In any case, it is a good idea to try inductors

of various current ratings with the ML4951 to determine which inductor is the best choice. Check efficiency and maximum output current, and if a current probe is available, look at the inductor current to see if it looks like the waveform shown in Figure 3. For additional information, see Applications Note 29.

Suitable inductors can be purchased from the following suppliers:

Coilcraft (708) 639-6400
Coiltronics (407) 241-7876
Dale (605) 665-9301
Sumida (708) 956-0666







Figure 4. Typical Output Current vs Input Voltage









Figure 5. Typical Efficiency as a Function of VIN

#### **OUTPUT CAPACITOR**

The choice of output capacitor is also important, as it controls the output ripple and optimizes the efficiency of the circuit. Output ripple is influenced by three parameters: capacitance, ESR, and ESL. The contribution due to capacitance can be determined by looking at the change in capacitor voltage required to store the energy delivered by the inductor in a single charge-discharge cycle, as determined by the following formula:

$$\Delta V_{OUT} = \frac{t_{ON}^2 \times V_{IN}^2}{2 \times L \times C \times (V_{OUT} - V_{IN})}$$
(4)

For a 1.2V input, a 5V output, a 27 $\mu$ H inductor, and a 47 $\mu$ F capacitor, the expected output ripple due to capacitor value is 4 $\mu$ V.

Capacitor Equivalent Series Resistance (ESR) and Equivalent Series Inductance (ESL), also contribute to the output ripple due to the inductor discharge current waveform. Just after the NMOS transistor turns off, the output current ramps quickly to match the peak inductor current. This fast change in current through the output capacitor's ESL causes a high frequency (5 ns) spike that can be over 1V in magnitude. After the ESL spike settles, the output voltage still has a ripple component equal to the inductor discharge current times the ESR. This component will have a sawtooth shape and a peak value equal to the peak inductor current times the ESR. ESR also has a negative effect on efficiency by contributing I²R losses during the discharge cycle.

An output capacitor with a capacitance of  $100\mu F$ , an ESR of less than  $0.1\Omega$ , and an ESL of less than 5nH is a good general purpose choice. Tantalum capacitors which meet these requirements can be obtained from the following suppliers:

AVX (207) 282-5111

Sprague (207) 324-4140

If ESL spikes are causing output noise problems, an EMI filter can be added in series with the output.

#### **INPUT CAPACITOR**

Unless the input source is a very low impedance battery, it will be necessary to decouple the input with a capacitor with a value of between  $47\mu F$  and  $100\mu F$ . This prevents input ripple from affecting the ML4951 control circuitry, and it also improves efficiency by reducing  $I^2R$  losses during the charge and discharge cycles of the inductor. Again, a low ESR capacitor (such as tantalum) is recommended.

#### **SETTING THE OUTPUT VOLTAGE**

The adjustable output can be set to any voltage between 3V and 5.5V by connecting a resistor divider to the SENSE pin as shown in the block diagram. The resistor values R<sub>1</sub> and R<sub>2</sub> can be calculated using the following equation:

$$V_{OUT} = 0.2 \times \frac{(R_1 + R_2)}{R_2}$$
 (5)

The value of  $R_2$  should be  $40k\Omega$  or less to minimize bias current errors.  $R_1$  is then found by rearranging the equation:

$$R_1 = R_2 \times \left( \frac{V_{OUT}}{0.2} - 1 \right) \tag{6}$$

It is important to note that the accuracy of these resistors directly affects the accuracy of the output voltage. The SENSE pin threshold variation is  $\pm 3\%$ , and the tolerance of  $R_1$  and  $R_2$  will add to this to determine the total output variation.

Under some circumstances, input ripple cannot be reduced effectively. This occurs primarily in applications where inductor currents are high, causing excess output ripple due to "pulse grouping", where the charge-discharge pulses are not evenly spaced in time. In such cases it may be necessary to add a small 20pF to 100pF ceramic feedforward capacitor ( $C_{FF}$ ) from the  $V_{IN}$  pin to the SENSE pin. This is particularly true if the ripple voltage at  $V_{IN}$  is greater than 100mV.

#### SETTING THE RESET THRESHOLD

To use the  $\overline{\text{RESET}}$  comparator as an input voltage monitor, it is necessary to use an external resistor divider tied to the DETECT pin as shown in the block diagram. The resistor values  $R_A$  and  $R_B$  can be calculated using the following equation:

$$V_{IN(MIN)} = 0.2 \times \frac{\left(R_A + R_B\right)}{R_B} \tag{7}$$

The value of  $R_B$  should be  $100k\Omega$  or less to minimize bias current errors.  $R_A$  is then found by rearranging the equation:

$$R_{A} = R_{B} \times \left(\frac{V_{IN}(MIN)}{0.2} - 1\right) \tag{8}$$

#### **LAYOUT**

Good PC board layout practices will ensure the proper operation of the ML4951. Important layout considerations include:

- Use adequate ground and power traces or planes
- Keep components as close as possible to the ML4951
- Use short trace lengths from the inductor to the V<sub>L</sub> pin and from the output capacitor to the V<sub>OUT</sub> pin
- Use a single point ground for the ML4951 ground pins, and the input and output capacitors, and connect GND (Pin 2) to PWR GND (Pin 8) with a separate trace

## TABLE 1. MAXIMUM OUTPUT CURRENT AND EFFICIENCY.

 $V_{OUT} = 3V$ 

| V <sub>IN</sub> | I <sub>OUT</sub> (mA) | EFFICIENCY (%) |
|-----------------|-----------------------|----------------|
| L = 18μH        |                       |                |
| 1.0             | 29.7                  | 82.6           |
| 1.5             | 71.1                  | 83.5           |
| 2.0             | 126.4                 | 83.8           |
| 2.5             | 188.3                 | 84.7           |
| 2.8             | 208.9                 | 85.6           |
| L = 33µH        |                       |                |
| 1.0             | 17.4                  | 85.7           |
| 1.5             | 42.5                  | 87.6           |
| 2.0             | 79.0                  | 88.4           |
| 2.5             | 121.9                 | 89.4           |
| 2.8             | 141.7                 | 90.3           |
| L = 47μH        |                       |                |
| 1.0             | 12.8                  | 85.9           |
| 1.5             | 30.8                  | 88.6           |
| 2.0             | 57.9                  | 90.3           |
| 2.5             | 92.8                  | 91.3           |
| 2.8             | 111.2                 | 92.3           |
| L = 68µH        |                       |                |
| 1.0             | 9.0                   | 84.4           |
| 1.5             | 23.6                  | 89.0           |
| 2.0             | 43.1                  | 90.8           |
| 2.5             | 70.0                  | 92.3           |
| 2.8             | 86.8                  | 93.2           |

 $V_{OUT} = 4V$ 

| V <sub>IN</sub> | I <sub>OUT</sub> (mA) | EFFICIENCY (%)   |
|-----------------|-----------------------|------------------|
| ** *            | 1001 (11/4)           | LITICIEITCI (70) |
| L = 18µH        |                       |                  |
| 1.0             | 21.4                  | 83.4             |
| 1.5             | 53.9                  | 84.7             |
| 2.0             | 97.3                  | 85.0             |
| 2.5             | 153.2                 | 85.5             |
| 3.0             | 216.1                 | 85.8             |
| 3.5             | 274.2                 | 85.6             |
| L = 33μH        |                       |                  |
| 1.0             | 12.2                  | 85.4             |
| 1.5             | 32.6                  | 87.5             |
| 2.0             | 59.6                  | 88.7             |
| 2.5             | 93.3                  | 89.4             |
| 3.0             | 134.0                 | 90.3             |
| 3.5             | 178.0                 | 90.9             |
| L = 47μH        |                       |                  |
| 1.0             | 8.8                   | 84.3             |
| 1.5             | 22.5                  | 88.0             |
| 2.0             | 42.6                  | 89.7             |
| 2.5             | 66.9                  | 90.8             |
| 3.0             | 97.9                  | 91.6             |
| 3.5             | 134.6                 | 92.5             |
| L = 68µH        |                       |                  |
| 1.0             | 6.0                   | 81.3             |
| 1.5             | 16.9                  | 87.1             |
| 2.0             | 31.2                  | 89.5             |
| 2.5             | 50.3                  | 91.0             |
| 3.0             | 73.3 92.4             |                  |
|                 |                       | 93.4             |

## TABLE 1. MAXIMUM OUTPUT CURRENT AND EFFICIENCY (cont.).

 $V_{OUT} = 5.5V$ 

| V <sub>IN</sub> | I <sub>OUT</sub> (mA) | EFFICIENCY (%) |  |
|-----------------|-----------------------|----------------|--|
| L = 18µH        |                       |                |  |
| 1.0             | 13.7                  | 82.4           |  |
| 1.5             | 36.7                  | 85.0           |  |
| 2.0             | 70.0                  | 85.9           |  |
| 2.5             | 111.7                 | 86.3           |  |
| 3.0             | 162.0                 | 86.7           |  |
| 3.5             | 218.3                 | 86.9           |  |
| 4.0             | 281.2                 | 87.2           |  |
| 4.5             | 345.0                 | 87.6           |  |
| 5.0             | 390.8                 | 88.3           |  |
| L = 33µH        |                       |                |  |
| 1.0             | 7.8                   | 82.3           |  |
| 1.5             | 21.9                  | 86.8           |  |
| 2.0             | 36.2                  | 88.1           |  |
| 2.5             | 65.3                  | 89.3           |  |
| 3.0             | 97.3                  | 89.9           |  |
| 3.5             | 128.2                 | 90.5           |  |
| 4.0             | 167.7                 | 91.0           |  |
| 4.5             | 217.0                 | 91.4           |  |
| 5.0             | 256.6                 | 92.0           |  |
| L = 47μH        |                       |                |  |
| 1.0             | 5.5                   | 80.8           |  |
| 1.5             | 14.9                  | 86.1           |  |
| 2.0             | 28.7                  | 88.8           |  |
| 2.5             | 47.2                  | 89.9           |  |
| 3.0             | 67.3                  | 90.8           |  |
| 3.5             | 91.7                  | 91.4           |  |
| 4.0             | 123.6                 | 92.1           |  |
| 4.5             | 158.9                 | 92.7           |  |
| 5.0             | 194.2                 | 93.3           |  |
| L = 68µH        | <del></del>           |                |  |
| 1.0             | 3.8                   | 76.3           |  |
| 1.5             | 11.0                  | 83.8           |  |
| 2.0             | 21.7                  | 88.0           |  |
| 2.5             | 32.1                  | 89.7           |  |
| 3.0             | 48.9                  | 90.9           |  |
| 3.5             | 69.7                  | 91.8           |  |
| 4.0             | 94.1                  | 92.6           |  |
| 4.5             | 120.3                 | 93.5           |  |
| 5.0             | 147.9                 | 94.2           |  |

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE          |
|-------------|-------------------|------------------|
| ML4951CS    | 0°C to 70°C       | 8-Pin SOIC (S08) |
| ML4951ES    | −20°C to 70°C     | 8-Pin SOIC (S08) |



# Adjustable Output Low Voltage Boost Regulator with Detect

#### **GENERAL DESCRIPTION**

The ML4961 is a boost regulator designed for DC to DC conversion in 1 to 3 cell battery powered systems. The combination of BiCMOS process technology, internal synchronous rectification, variable frequency operation, and low supply current make the ML4961 ideal for 1 cell applications. The ML4961 is capable of start-up with input voltages as low as 1V, and the output voltage can be set anywhere between 2.5V and 6V by an external resistor divider connected to the SENSE pin.

An integrated synchronous rectifier eliminates the need for an external Schottky diode and provides a lower forward voltage drop, resulting in higher conversion efficiency. In addition, low quiescent battery current and variable frequency operation result in high efficiency even at light loads. The ML4961 requires a minimum number of external components to build a very small adjustable regulator circuit capable of achieving conversion efficiencies in excess of 90%.

The circuit also contains a RESET output which goes low when the IC can no longer function due to low input voltage, or when the DETECT input drops below 200mV.

#### **FEATURES**

- Guaranteed full load start-up and operation at 1V input
- Pulse Frequency Modulation and Internal Synchronous Rectification for high efficiency
- Minimum external components
- Low ON resistance internal switching FETs
- Micropower operation
- Adjustable output voltage (2.5V to 6V)

### **BLOCK DIAGRAM**



## **PIN CONNECTION**





## **PIN DESCRIPTION**

| PIN<br>NO. | NAME            | FUNCTION                                                                 | PIN<br>NO. | NAME             | FUNCTION                                                           |
|------------|-----------------|--------------------------------------------------------------------------|------------|------------------|--------------------------------------------------------------------|
| 1          | V <sub>IN</sub> | Battery input voltage                                                    | 5          | V <sub>OUT</sub> | Boost regulator output                                             |
| 2          | GND             | Analog signal ground                                                     | 6          | $V_L$            | Boost inductor connection                                          |
| 3          | SENSE           | Programming pin for setting the output voltage                           | 7          | RESET            | Output goes low when regulation cannot be achieved, or when DETECT |
| 4          | DETECT          | Pulling this pin below V <sub>REF</sub> , causes the RESET pin to go low | 8          | PWR GN           | goes below 200mV  D Return for the NMOS output transistor          |

## 11

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Voltage on any pin                   | 7V    |
|--------------------------------------|-------|
| Peak Switch Current, I(PEAK)         | 2A    |
| Average Switch Current, I(AVG)       | 500mA |
| Junction Temperature                 | 150°C |
| Storage Temperature Range            |       |
| Lead Temperature (Soldering 10 sec.) | 260°C |
| Thermal Resistance ( $\theta_{IA}$ ) |       |
|                                      |       |

## **OPERATING CONDITIONS**

| Temperature Range               |                                |
|---------------------------------|--------------------------------|
| ML4961CS                        | 0°C to 70°C                    |
| ML4961ES                        | –20°C to 70°C                  |
| ML4961IS                        | 40°C to 85°C                   |
| V <sub>IN</sub> Operating Range |                                |
| ML4961CS                        | 1.0V to V <sub>OUT</sub> -0.2V |
| ML4961ES, ML4961IS              |                                |
| VOUT Operating Range            | 2.5V to 6.0V                   |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{IN}$  = Operating Voltage Range,  $T_A$  = Operating Temperature Range (Note 1)

| PARAMETER                                                   | CONI                     | CONDITIONS                                                                                    |                        | TYP.       | MAX          | UNITS |
|-------------------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------|------------------------|------------|--------------|-------|
| Supply                                                      |                          |                                                                                               |                        |            | -            |       |
| V <sub>IN</sub> Current                                     | $V_{IN} = V_{OUT} - 0.2$ | V                                                                                             |                        | 45         | 55           | μА    |
| V <sub>OUT</sub> Quiescent Current                          |                          |                                                                                               |                        | 3          | 5            | μА    |
| V <sub>L</sub> Quiescent Current                            |                          |                                                                                               |                        |            | 1            | μА    |
| PFM Regulator                                               |                          |                                                                                               |                        |            |              |       |
| Pulse Width (T <sub>ON</sub> )                              | V <sub>IN</sub> = 2.4V   | C/E Suffix                                                                                    | 9                      | 10         | 11           | μs    |
|                                                             |                          | 1 Suffix                                                                                      | 8.5                    | 10         | 11.5         | μs    |
| SENSE Comparator<br>Threshold Voltage (V <sub>SENSE</sub> ) |                          |                                                                                               | 194                    | 200        | 206          | mV    |
| Load Regulation                                             |                          | See Figure 1<br>$V_{IN} = 1.2V$ , $I_{OUT} \le 25mA$<br>$V_{IN} = 2.4V$ , $I_{OUT} \le 135mA$ |                        | 5.0<br>5.0 | 5.15<br>5.15 | V     |
| Undervoltage Lockout Threshold                              |                          | C/E Suffix                                                                                    |                        | 0.85       | 0.95         | V     |
|                                                             |                          | I Suffix                                                                                      |                        | 0.95       | 1.05         | V     |
| RESET Comparator                                            |                          |                                                                                               |                        |            | -            |       |
| DETECT Threshold                                            |                          |                                                                                               | 190                    | 200        | 210          | mV    |
| DETECT Bias Current                                         |                          |                                                                                               | -100                   |            | 100          | nA    |
| RESET Output High Voltage (V <sub>OH</sub> )                | I <sub>OH</sub> = -100μA |                                                                                               | V <sub>OUT</sub> - 0.2 |            |              | V     |
| RESET Output Low Voltage (V <sub>OL</sub> )                 | I <sub>OL</sub> = 100μA  |                                                                                               |                        |            | 0.2          | V     |

Note 1: Limits are guaranteed by 100% testing, sampling, or correlation with worst case test conditions.



Figure 1. PFM Regulator Block Diagram.



Figure 2. PFM Regulator Block Diagram.

### **FUNCTIONAL DESCRIPTION**

The ML4961 combines Pulse Frequency Modulation (PFM) and synchronous rectification to create a boost converter that is both highly efficient and simple to use. A PFM regulator charges a single inductor for a fixed period of time and then completely discharges before another cycle begins, simplifying the design by eliminating the need for conventional current limiting circuitry. Synchronous rectification is accomplished by replacing an external Schottky diode with an on-chip PMOS device, reducing switching losses and external component count.

#### **REGULATOR OPERATION**

A block diagram of the boost converter is shown in Figure 2. The circuit remains idle when  $V_{OUT}$  is at or above the desired output voltage, drawing  $45\mu A$  from  $V_{IN}$ , and  $8\mu A$  from  $V_{OUT}$  through the feedback resistors R1 and R2. When  $V_{OUT}$  drops below the desired output level, the output of amplifier A1 goes high, signaling the regulator to deliver charge to the output. Since the output of amplifier A2 is normally high, the flip-flop captures the A1 set signal and creates a pulse at the gate of the NMOS transistor Q1. The NMOS transistor will charge the inductor L1 for  $10\mu s$ , resulting in a peak current given by:

$$I_{L(PEAK)} = \frac{T_{ON} \times V_{IN}}{L1} \approx \frac{10\mu s \times V_{IN}}{L1}$$
 (1)

For reliable operation, L1 should be chosen so that  $I_{L(PEAK)}$  does not exceed 2A.

When the one-shot times out, the NMOS FET releases the  $V_L$  pin, allowing the inductor to fly-back and momentarily charge the output through the body diode of PMOS transistor Q2. But, as the voltage across the PMOS transistor changes polarity, its gate will be driven low by the current sense amplifier A2, causing Q2 to short out its body diode. The inductor then discharges into the load through Q2. The output of A2 also serves to reset the flipflop and one-shot in preparation for the next charging cycle. A2 releases the gate of Q2 when its current falls to zero. If  $V_{OUT}$  is still low, the flip-flop will immediately initiate another pulse. The output capacitor (C1) filters the inductor current, limiting output voltage ripple. Inductor current and one-shot waveforms are shown in Figure 3.



Figure 3. PFM Inductor Current Waveforms and Timing.

#### **RESET COMPARATOR**

An additional comparator is provided to detect low  $V_{IN}$ , or any other error condition that is important to the user. The inverting input of the comparator is internally connected to  $V_{REF}$ , while the non-inverting input is provided externally at the DETECT pin. The output of the comparator is the RESET pin, which swings from  $V_{OUT}$  to GND when an error is detected.

### **DESIGN CONSIDERATIONS**

#### **INDUCTOR**

Selecting the proper inductor for a specific application usually involves a trade-off between efficiency and maximum output current. Choosing too high a value will keep the regulator from delivering the required output current under worst case conditions. Choosing too low a value causes efficiency to suffer. It is necessary to know the maximum required output current and the input voltage range to select the proper inductor value. The maximum inductor value can be estimated using the following formula:

$$L_{MAX} = \frac{V_{IN(MIN)}^2 \times T_{ON(MIN)} \times \eta}{2 \times V_{OUT} \times I_{OUT(MAX)}}$$
(2)

where  $\eta$  is the efficiency, typically between 0.8 and 0.9. Note that this is the value of inductance that just barely delivers the required output current under worst case conditions. A lower value may be required to cover inductor tolerance, the effect of lower peak inductor currents caused by resistive losses, and minimum dead time between pulses.

Another method of determining the appropriate inductor value is to make an estimate based on the typical performance curves given in Figures 4 and 5. Figure 4 shows maximum output current as a function of input voltage for several inductor values. These are typical performance curves and leave no margin for inductance and ON-time variations. To accommodate worst case conditions, it is necessary to derate these curves by at least 10% in addition to inductor tolerance. Interpolation between the different curves will give a reasonable starting point for an inductor value.





Figure 4. Output Current vs. Input Voltage.





Figure 5. Typical Efficiency as a Function of VIN.

Figure 5 shows efficiency under the conditions used to create Figure 4. It can be seen that efficiency is mostly independent of input voltage and is closely related to inductor value. This illustrates the need to keep the inductor value as high as possible to attain peak system efficiency. As the inductor value goes down to 10μH, the efficiency drops to between 70% and 75%. With 56μH, the efficiency exceeds 90% and there is little room for improvement. At values greater than 100μH, the operation of the synchronous rectifier becomes unreliable because the inductor current is so small that it is difficult for the control circuitry to detect.

After the appropriate inductor value is chosen, it is necessary to find the minimum inductor current rating required. Peak inductor current is determined from the following formula:

$$I_{L(PEAK)} = \frac{T_{ON(MAX)} \times V_{IN(MAX)}}{L_{MIN}}$$
 (3)

When comparing various inductors, it is important to keep in mind that suppliers use different criteria to determine their ratings. Many use a conservative current level, where inductance has dropped to 90% of its normal level. In any case, it is a good idea to try inductors of various current ratings with the ML4961 to determine which inductor is the best choice. Check efficiency and maximum output current, and if a current probe is available, look at the inductor current to see if it looks like the waveform shown in Figure 3. For additional information, see Application Note 29.

Suitable inductors can be purchased from the following suppliers:

| Coilcraft   | (708) 639-6400 |
|-------------|----------------|
| Coiltronics | (407) 241-7876 |
| Dale        | (605) 665-9301 |
| Sumida      | (708) 956-0666 |

## 11

#### **OUTPUT CAPACITOR**

The choice of output capacitor is also important, as it controls the output ripple and optimizes the efficiency of the circuit. Output ripple is influenced by three capacitor parameters: capacitance, ESR, and ESL. The contribution due to capacitance can be determined by looking at the change in capacitor voltage required to store the energy delivered by the inductor in a single charge-discharge cycle, as determined by the following formula:

$$\Delta V_{OUT} = \frac{T_{ON}^2 \times V_{IN}^2}{2 \times L \times C \times (V_{OUT} - V_{IN})} \tag{4}$$

For a 2.4V input, and 5V output, a  $27\mu H$  inductor, and a  $47\mu F$  capacitor, the expected output ripple due to capacitor value is 87mV.

Capacitor Equivalent Series Resistance (ESR) and Equivalent Series Inductance (ESL), also contribute to the output ripple due to the inductor discharge current waveform. Just after the NMOS transistor turns off, the output current ramps quickly to match the peak inductor current. This fast change in current through the output capacitor's ESL causes a high frequency (5ns) spike that can be over 1V in magnitude. After the ESL spike settles, the output voltage still has a ripple component equal to the inductor discharge current times the ESR. This component will have a sawtooth shape and a peak value equal to the peak inductor current times the ESR. ESR also has a negative effect on efficiency by contributing I-squared R losses during the discharge cycle.

An output capacitor with a capacitance of  $100\mu F$ , an ESR of less than  $0.1\Omega$ , and an ESL of less than 5nH is a good general purpose choice. Tantalum capacitors which meet these requirements can be obtained from the following suppliers:

AVX (207) 282-5111 Sprague (207) 324-4140

If ESL spikes are causing output noise problems, an EMI filter can be added in series with the output.

#### INPUT CAPACITOR

Unless the input source is a very low impedance battery, it will be necessary to decouple the input with a capacitor with a value of between  $47\mu F$  and  $100\mu F$ . This provides the benefits of preventing input ripple from affecting the ML4961 control circuitry, and it also improves efficiency by reducing I-squared R losses during the charge and discharge cycles of the inductor. Again, a low ESR capacitor (such as tantalum) is recommended.

## **SETTING THE OUTPUT VOLTAGE**

The adjustable output can be set to any voltage between 2.5V and 6V by connecting a resistor divider to the SENSE pin as shown in the block diagram. The resistor values R<sub>1</sub> and R<sub>2</sub> can be calculated using the following equation:

$$V_{OUT} = 0.2 \times \frac{(R_1 + R_2)}{R_2}$$
 (5)

The value of  $R_2$  should be  $40k\Omega$  or less to minimize bias current errors.  $R_1$  is then found by rearranging the equation:

$$R_1 = R_2 \times \left(\frac{V_{\text{OUT}}}{0.2} - 1\right) \tag{6}$$

It is important to note that the accuracy of these resistors directly affects the accuracy of the output voltage. The SENSE pin threshold variation is  $\pm 3\%$ , and the tolerances of  $R_1$  and  $R_2$  will add to this to determine the total output variation

In some applications, input noise may cause output ripple to become excessive due to "pulse grouping", where the charge-discharge pulses are not evenly spaced in time. In such cases it may be necessary to add a small 20pF to 100pF ceramic feedforward capacitor ( $C_{FF}$ ) from the  $V_{IN}$  pin to the SENSE pin.

#### SETTING THE RESET THRESHOLD

To use the  $\overline{\text{RESET}}$  comparator as an input voltage monitor, it is necessary to use an external resistor divider tied to the DETECT pin as shown in the block diagram. The resistor values  $R_A$  and  $R_B$  can be calculated using the following equation:

$$V_{IN(MIN)} = 0.2 \times \frac{(R_A + R_B)}{R_B}$$
 (7)

The value of  $R_B$  should be  $100k\Omega$  or less to minimize bias current errors.  $R_A$  is then found by rearranging the equation:

$$R_{A} = R_{B} \times \left( \frac{V_{IN(MIN)}}{0.2} - 1 \right)$$
 (8)

#### LAYOUT

Good PC board layout practices will ensure the proper operation of the ML4961. Important layout considerations include:

- · Use adequate ground and power traces or planes
- Keep components as close as possible to the ML4961
- Use short trace lengths from the inductor to the  $V_L$  pin and from the output capacitor to the  $V_{OUT}$  pin
- Use a single point ground for the ML4961 ground pins, and the input and output capacitors

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE          |
|-------------|-------------------|------------------|
| ML4961CS    | 0°C to 70°C       | 8-Pin SOIC (S08) |
| ML4961ES    | −20°C to 70°C     | 8-Pin SOIC (S08) |
| ML4961IS    | –40°C to 85°C     | 8-Pin SOIC (S08) |

# Section 12

| Quality and Reliability               | 12- |
|---------------------------------------|-----|
| Appendix A — Failure Rate Calculation | 12- |





Micro Linear is dedicated to excellence in its people and products. By adopting a policy of continuous improvement, we pledge to provide defect free products and services which meet or exceed our customer's expectation.

#### **TOTAL QUALITY MANAGEMENT (TOM)**

TQM is an operating methodology focused on continuous improvement of employees, products, manufacturing techniques and services to achieve our mission "100% Quality, 100% On Time" for our customers. The meaning of the word Customer at Micro Linear starts from within the company.

Under the TQM philosophy, quality is built into every step of the manufacturing process from design to product qualification; from receiving to shipping. The TQM program at Micro Linear Corporation is a detailed program involving engineering and manufacturing to achieve the highest quality analog and mixed signal integrated circuits available.

#### **QUALITY SYSTEM**

The system is designed to meet the requirements of:

| • ISO 9002    | Quality Systems, Model for<br>Quality Assurance in Production<br>and Installation             |
|---------------|-----------------------------------------------------------------------------------------------|
| • MIL-STD-883 | Test Methods and Procedures for Microelectronics                                              |
| • MIL-I-38535 | Integrated Circuits (Microcircuits)<br>Manufacturing, General<br>Specification for Appendix A |
| • MIL-M-38510 | Microcircuits, General<br>Specification for (superseded by<br>MIL- I-38535, Appendix A)       |

 MIL-STD-105 Sampling Procedures and Tables for Inspection by Attributes

· Other requirements from customers

#### **INTERNAL QUALITY AUDITS**

The internal quality audit system requirements are according to procedure as defined in ISO 9000. It ensures that production and quality activities comply with established procedures, and regularly measures the effectiveness of the quality system. Internal quality audits are scheduled on the basis of the status and importance of the activity to be audited, and the result of the audits is recorded and brought to the attention of the functional manager of the area audited. Follow-up audit activities are performed to verify the implementation and effectiveness of the corrective action taken.

The audit areas include Calibration, Wafer Fabrication, Assembly, Test, Receiving Inspection, Document Control, Shipping Inspection, Finished Goods, Lot Acceptance MPC, Contract Review, Purchasing, ESD, Particle Counts.

#### **CORRECTIVE ACTION COMMITTEE (CAC)**

The Corrective Action Committee (CAC) is comprised of representatives from Manufacturing, Process Engineering, Product Engineering, and Quality and Reliability at a minimum who are responsible for assuring that the corrective and preventive actions are implemented. The vehicles for defining the corrective and preventive actions at Micro Linear are:

- Discrepant Material Report (DMR) generated when non-conformance occurs on material at any manufacturing operation.
- Customer Material Return (CMR) generated when material is returned for non-conformance occurring in shipped material.
- Corrective Action Request (CAR) generated when any employee sees a need for corrective action to take place or to document customer complaints.

#### MANAGEMENT REVIEW

The whole quality system is review at least once a year by the quality department to ensure continuing compliance to the requirements mentioned above.

A Quality Indices Report is published internally each month and distributed to technical and operations staff.

Quarterly, there is an Executive Management Rreview of the Quality Indices, Corrective Actions and Reliability Status compared to Micro Linear's goals and objectives. The Quality Indices report includes Return Rate, AOQ Electrical and Mechanical, Reliability Data by process, Process Capabilities (Cpk) of critical parameters from each wafer fabrication facility and assembly, Vendor Lot Rejection Rate for each subcontractor, Visual Defect Density of each Foundry, and the Internal Quality Audit performance. The Corrective Actions report summarizes the corrective and preventive actions taken from DMRs, CMRs, and CARs.



#### DOCUMENT CONTROL

All company documents for procedures, specifications, drawings, travelers, flow charts, schematics, etc. that define customer requirements, raw material requirements, design, manufacture, and testing of products are controlled by a Document Control organization within the Micro Linear's Quality Department.

#### SUPPLIER CONTROL

Control of quality of the incoming material is critical to the success of Micro Linear. In addition to incoming inspection of wafers and assembled units, regular technical and quality discussions are held with suppliers. Process capability data, continuous improvement issues and development projects are reviewed.

An annual review of the supplier quality systems is made by quality, engineering and material. This review covers technical and capacity requirements, results of quality and engineering visits, Cpk, communication effectiveness, ISO registration status, open corrective actions and continuous improvement results.

#### PRODUCT IDENTIFICATION AND TRACFABILITY

All units are marked with unique lot numbers. These lot numbers provide complete traceability all the way to wafer fab as well as assembly and test.

Micro Linear considers traceability to be essential for good engineering control and additional insurance for its customers.

#### PROCESS CONTROL

All critical process nodes as well as test yield data are closely monitored and analyzed using statistical tools and techniques such as process capability (Cpk), Trend Chart, Paretto Analysis, etc. The data is also used for verifying the effectiveness of the corrective actions and to help focusing on areas that needs improvement under the TQM philosophy of continuos improvement.

#### MAJOR CHANGE NOTIFICATION

Micro Linear reviews all process, product, and package changes. All changes with possible impact are submitted for re-qualification which may include electrical, mechanical, and/or thermal characterization, in accordance to Micro Linear's Reliability program. The system is in place to notify customers with test data in accordance with MIL-M-38510.

#### RELIABILITY PROGRAM

Micro Linear's Reliability Program consistent with those of other semiconductor manufacturers utilizes various accelerated life tests as tools for establishing reliability status and progress. These tests are undertaken to identify infant mortality and wear-out failure mechanisms for specific or generically similar device families.

Micro Linear's Reliability program has three components: Qualification, Quality Conformance and Reliability Monitor. Each design/process technology set, each wafer fabrication facility, and each assembly location by package type is initially qualified. Periodic re-evaluation (Quality Conformance Testing) is performed, thereafter, to evaluate the on-going reliability of product and processes. In addition, Micro Linear has the third component, ongoing reliability monitor. The data from these tests is integrated into a quarterly reliability status, which defines current infant mortality and long term reliability performance by process. Plan for each program is summarized below:

| PROGRAM                     | PLAN        |
|-----------------------------|-------------|
| Qualification Testing       |             |
| New Product                 | see Table 1 |
| Design/Process Set          | see Table 2 |
| Wafer Fabrication Facility  | PLAN        |
| Assembly Location           | see Table 3 |
| Major Change                | PLAN        |
| Quality Conformance Testing | Annually    |
| Wafer Fabrication Facility  |             |
| by Design/Process Set       | see Table 1 |
| Assembly by Package         | see Table 3 |
| Reliability Monitor         | Ongoing     |
| Wafer Fabrication Facility  |             |
| by Design/Process Set       | see Table 4 |

**Note:** "PLAN" are the appropriate stresses and tests determined by a qualification committee.

#### **TESTING AND CALIBRATION**

Micro Linear has invested in the latest "state-of-the-art" analog and mixed-signal testers to achieve the most complete and thorough testing of integrated circuits in the industry. Data sheets provide the customer a precise listing of parameters which are 100% tested.

The calibration system is in compliance with ISO 9000 Systems Requirements.

#### **CUSTOMER RETURNS**

A formal program exists to record, analyze and take appropriate action on all returns. The customer is shortly notified with the initial test result. When needed, a report is generated and sent to the customer stating our findings and corrective actions to prevent re-occurrence.

#### **ESD (ELECTRO STATIC DISCHARGE)**

All semiconductor devices are sensitive to Electro Static Discharge (ESD) to some degree. For this reason a very strict control on handling and packaging are observed through all the employees and facility areas that handle or test semiconductor devices.

Strong emphasis is put on the sensitivity of Micro Linear products to ESD, from design, lay-out and process perspectives. All the products are fully characterized to MIL-STD-883, Method 3015.

### **TABLE 1**

| STRESS/TEST          | METHOD                     | CONDITION        | QUANTITY |
|----------------------|----------------------------|------------------|----------|
| Life Test            | Mil-Std-883<br>Method 1005 | 1000 hrs @ 125°C | 77       |
| ESD Characterization | Mil-Std-883<br>Method 3015 | Human Body Model | min. 3   |

#### **TABLE 2**

| STRESS/TEST                 | METHOD                     | CONDITION                        | QUANTITY |
|-----------------------------|----------------------------|----------------------------------|----------|
| Life Test                   | Mil-Std-883<br>Method 1005 | 1000 hrs @ 125°C                 | 77       |
| HAST                        |                            | 50 hrs @<br>130°C, 85%RH         | 45       |
| Autoclave                   | QAP 36004                  | 168 hrs @<br>121°C, 15 psi       | 45       |
| Temperature Cycling         | Mil-Std-883<br>Method 1010 | 1000 cycles @<br>-55°C to +125°C | 45       |
| Thermal Shock               | Mil-Std-883<br>Method 1011 | 200 cycles @<br>-55°C to +125°C  | 45       |
| High Temperature<br>Storage | Mil-Std-883<br>Method 1010 | 1000 hrs @ 150°C                 | 45       |

**TABLE 3** 

| STRESS/TEST                   | METHOD                     | CONDITION                        | QUANTITY |
|-------------------------------|----------------------------|----------------------------------|----------|
| Life Test                     | Mil-Std-883<br>Method 1005 | 1000 hrs @ 125°C                 | 77       |
| HAST (*)                      |                            | 50 hrs @<br>130°C, 85%RH         | 45       |
| Autoclave                     | QAP 36004                  | 168 hrs @<br>121°C, 15 psi       | 45       |
| Temperature Cycling           | Mil-Std-883<br>Method 1010 | 1000 cycles @<br>-55°C to +125°C | 45       |
| Thermal Shock (*)             | Mil-Std-883<br>Method 1011 | 200 cycles @<br>-55°C to +125°C  | 45       |
| High Temperature<br>Storage   | Mil-Std-883<br>Method 1010 | 1000 hrs @ 150°C                 | 45       |
| Physical Dimensions           | Mil-Std-883<br>Method 2016 |                                  | 15       |
| Solderability                 | Mil-Std-883<br>Method 2003 | 22 leads                         | 3        |
| Resistance to<br>Solder Heat  | Mil-Std-750                | 260°C, 10 sec.                   | 32       |
| Resistance to Solvents        | Mil-Std-883<br>Method 2015 |                                  | 4        |
| External Visual<br>Inspection | QAP 30038                  |                                  | 15       |
| Lead Integrity                | Mil-Std-883<br>Method 2004 |                                  | 3        |

Note: (\*) Qualification testing only.

## **TABLE 4**

| STRESS/TEST         | METHOD    | CONDITION     | QUANTITY  |
|---------------------|-----------|---------------|-----------|
| High Temperature    | QAP 36001 | 48/1000 hrs @ | 125       |
| Operating Life Test |           | 125°C         | (typical) |

### **FOUNDRY CONTROL SYSTEM**



## **CORRECTIVE ACTION PROGRAM**



## TYPICAL MOLDED PACKAGE ASSEMBLY FLOW





<u>12</u>

## **TYPICAL TEST FLOW**





## **APPENDIX A: FAILURE RATE CALCULATIONS**

In order to predict the rate at which product will fail, it is necessary to accelerate the life of the product. This is most commonly done by a temperature and/or voltage stress, a process known as burn-in. The equation for both stresses is exponential, hence large acceleration factors can be achieved. In our studies, only temperature was used in the acceleration equation; the devices were biased at nominal voltages. The equation is shown below. It is known as the Arrhenius Reaction Rate Equation, named for the man who modeled the relationship between temperature and the relationship between temperature and the chemical reaction property of materials.

#### ARRHENIUS REACTION RATE EQUATION

$$Af = Exp \left[ \frac{Ea}{K} \left( \frac{1}{T1} - \frac{1}{T2} \right) \right]$$

Af: Acceleration Factor

Ea: Activation Energy (in electron volts)

K: Boltzmanns Constant  $(8.62 \times 10^{-5})$ 

T1: Temperature of System Operation (°K)

T2: Temperature of Life Test (°K)

Burn-in when run for 1000 hours, is call "life test." Interim readouts normally occur at 168 and 500 hours. The hypothesis is that a "bathtub curve" will result. This curve, shown below, illustrates a device's failure rate versus time. Certain manufacturing defects have a tendency to cause failure rate associated with these defects can be accelerated by applying stresses, such as temperature and voltage, which do not appreciably affect the normal failure rates or wear out mechanisms.

#### **BATHTUB CURVE**



#### **ACTIVATION ENERGIES**

In order to calculate the acceleration factor, the activation energies for various failure modes encountered in the semiconductor industry are required. Initially, failure modes are assumed based on industry experience. As failures occur, they are rigorously analyzed and the failure modes then used to determine which activation energies are appropriate for determining failure rates. The following table describes the most common failure modes and their activation energies.

Table 1.

| FAILURE MECHANISM                   | Ea      | STRESS                              |
|-------------------------------------|---------|-------------------------------------|
| Oxide Defects                       | 0.3eV   | High Voltage Op Life                |
| Contamination                       | 1.0eV   | High Voltage Bias                   |
| Silicon Defects                     | 0.5eV   | High Voltage                        |
| Metal Line<br>Electromigration      | 0.5eV   | High Voltage Op Life                |
| Contact<br>Electromigration         | 0.9eV   | High Voltage Op Life                |
| Masking Defects<br>Assembly Defects | 0.5eV   | High Temperature<br>Storage Op Life |
| Microcracks                         | N/A     | Temperature Cycling                 |
| Short Channel<br>Charge Trapping    | -0.06eV | Low Voltage<br>High Voltage Op Life |

#### **ACCELERATION FACTORS**

Once the activating energy is determined for a given failure mechanism, the acceleration factor can be calculated using the Arrhenius equation. The following table lists some of the common activation energies and its associated acceleration factors between different ambient temperature.

Table 2.

| Est. T <sub>J</sub><br>Accelerated | Estimated T <sub>J</sub> Typical application Temp. |      |      |      | Activation<br>Energy |
|------------------------------------|----------------------------------------------------|------|------|------|----------------------|
| Temperature                        | 25°C                                               | 40°C | 55°C | 70°C | (eV)                 |
| 125°C                              | 133                                                | 52   | 22   | 10   | 0.5                  |
| 150°C                              | 315                                                | 124  | 53   | 24   |                      |
| 125°C                              | 941                                                | 255  | 78   | 26   | 0.7                  |
| 150°C                              | 3142                                               | 851  | 260  | 88   |                      |
| 125°C                              | 6655                                               | 1241 | 270  | 67   | 0.9                  |
| 150°C                              | 31368                                              | 5852 | 1273 | 316  |                      |

<u>12</u>

#### **FAILURE RATES**

At Micro Linear, failure rates are generally stated at 60% confidence level using Chi square statistic per the following formula.

$$\lambda_{MAX} = \frac{\chi_{1-\alpha}^2[\text{with df} = 2(r+1)]}{2t}$$

where:  $\lambda_{MAX}$ = maximum failure rate

 $\chi^2$  = chi square distribution

r = number of failures

df = degree of freedom

t = total number of test hours

 $\alpha$  = statistical error expected in estimate. For 60% confidence level,  $\alpha$  = 0.4 or

 $1 - \alpha = 0.6$ 

Selected values of Chi Square distribution are listed in Table 3.

Table 3. Percentiles of the Chi Square Distribution. (Values of chi<sup>2</sup> corresponding to certain selected probabilities).

|         |                   |        | 60%<br>CONFIDENCE<br>LEVEL |  | 90%<br>CONFIDENCE<br>LEVEL<br>90.0 |  |
|---------|-------------------|--------|----------------------------|--|------------------------------------|--|
| PROBABI | LITY IN %         | 60.0   |                            |  |                                    |  |
| . 1     | 1–α               |        | 0.90                       |  |                                    |  |
| df      | TOTAL<br>FAILURES |        |                            |  |                                    |  |
| 1       |                   | 0.708  | 2.71                       |  |                                    |  |
| 2       | 0                 | 1.830  | 4.61                       |  |                                    |  |
| 3       |                   | 2.950  | 6.25                       |  |                                    |  |
| 4       | 1                 | 4.040  | 7.78                       |  |                                    |  |
| 5       |                   | 5.130  | 9.24                       |  |                                    |  |
| 6       | 2                 | 6.210  | 10.60                      |  |                                    |  |
| 7       |                   | 7.280  | 12.00                      |  |                                    |  |
| 8       | 3                 | 8.350  | 13.40                      |  |                                    |  |
| 9       |                   | 9.410  | 14.70                      |  |                                    |  |
| 10      | 4                 | 10.500 | 16.00                      |  |                                    |  |
| 11      |                   | 11.500 | 17.30                      |  |                                    |  |
| 12      | 5                 | 12.600 | 18.50                      |  |                                    |  |
| 13      |                   | 13.600 | 19.80                      |  |                                    |  |
| 14      | 6                 | 14.700 | 21.10                      |  |                                    |  |
| 15      |                   | 15.700 | 22.30                      |  |                                    |  |
| 16      | 7                 | 16.800 | 23.50                      |  |                                    |  |
| 17      |                   | 17.800 | 24.80                      |  |                                    |  |
| 18      | 8                 | 18.900 | 26.00                      |  |                                    |  |
| 19      | ,                 | 19.900 | 27.20                      |  |                                    |  |
| 20      | 9                 | 21.000 | 28.40                      |  |                                    |  |

Failure rate may be expressed a number of ways. Table 4 compares various ways of expressing failure rates.

**Table 4. Failure Rates** 

| NO. OF<br>FAILURES PER<br>DEVICE HOURS | FAILURE<br>RATE | % PER<br>1000 HOURS | PPM<br>(HOURS) | FITS    | MTBF<br>(HOURS)     |
|----------------------------------------|-----------------|---------------------|----------------|---------|---------------------|
| $1/1 \times 10^9$                      | 0.000000001     | 0.0001              | 0.001          | 1       | 1 × 109             |
| 1/1 × 10 <sup>8</sup>                  | 0.00000001      | 0.001               | 0.01           | 10      | 1 × 108             |
| $1/1 \times 10^7$                      | 0.0000001       | 0.01                | 0.1            | 100     | 1 × 10 <sup>7</sup> |
| $1/1 \times 10^{6}$                    | 0.000001        | 0.1                 | 1              | 1000    | 1 × 106             |
| $1/1 \times 10^5$                      | 0.00001         | 1                   | 10             | 10000   | 1 × 10 <sup>5</sup> |
| 1/1 × 10 <sup>4</sup>                  | 0.0001          | 10                  | 100            | 100000  | 1 × 10 <sup>4</sup> |
| $1/1 \times 10^{3}$                    | 0.001           | 100                 | 1000           | 1000000 | 1 × 10 <sup>3</sup> |

# **Packaging Information**

# Section 13

| Package: J08  | 8-Pin CERDIP          |
|---------------|-----------------------|
| Package: P08  | 8-Pin PDIP            |
| Package: S08  | 8-Pin SOIC            |
| Package: T08  | 8-Pin TSSOP           |
| Package: J14  | 14-Pin CERDIP         |
| Package: P14  | 14-Pin PDIP           |
| Package: S14  | 14-Pin SOIC           |
| Package: T14  | 14-Pin TSSOP          |
| Package: J16  | 16-Pin CERDIP         |
| Package: P16  | 16-Pin PDIP           |
| Package: S16N | 16-Pin Narrow SOIC    |
| Package: S16W | 16-Pin Wide SOIC13-6  |
| Package: T16  | 16-Pin TSSOP          |
| Package: J18  | 18-Pin CERDIP13-7     |
| Package: P18  | 18-Pin PDIP           |
| Package: S18  | 18-Pin SOIC           |
| Package: J20  | 20-Pin CERDIP         |
| Package: K20  | 20-Pin QSOP13-9       |
| Package: P20  | 20-Pin PDIP           |
| Package: Q20  | 20-Pin PLCC           |
| Package: R20  | 20-Pin SSOP           |
| Package: S20  | 20-Pin SOIC           |
| Package: T20  | 20-Pin TSSOP          |
| Package: P22  | 22-Pin PDIP           |
| Package: J24N | 24-Pin Narrow CERDIP  |
| Package: J24W | 24-Pin Wide CERDIP    |
| Package: P24N | 24-Pin Narrow PDIP    |
| Package: P24W | 24-Pin Wide PDIP13-14 |
| Package: R24  | 24-Pin SSOP           |
| Package: S24  | 24-Pin SOIC           |
| Package: J28  | 28-Pin CERDIP         |
| Package: P28N | 28-Pin Narrow PDIP    |
| Package: P28W | 28-Pin Wide PDIP13-17 |
| Package: O28  | 28-Pin PI CC 13-17    |

| Package: R28    | 28-Pin SSOP                   | 13-18 |
|-----------------|-------------------------------|-------|
| Package: S28    | 28-Pin SOIC                   | 13-18 |
| Package: H32-7  | 32-Pin (7 x 7 x 1mm) TQFP     |       |
| Package: Q32    | 32-Pin PLCC                   | 13-19 |
| Package: S32    | 32-Pin SOIC                   | 13-20 |
| Package: P40    | 40-Pin PDIP                   | 13-20 |
| Package: G44    | 44-Pin (10 x 10 x 2mm) PQFP   | 13-21 |
| Package: H44-10 | ) 44-Pin (10 x 10 x 1mm) TQFP | 13-21 |
| Package: Q44    | 44-Pin PLCC                   | 13-22 |
| Package: R48    | 48-Pin SSOP                   | 13-22 |
| Package: G52    | 52-Pin (10 x 10 x 2mm) PQFP   | 13-23 |
| Package: Q52    | 52-Pin PLCC                   |       |
| Package: R56    | 56-Pin SSOP                   | 13-24 |
| Package: H64-10 |                               |       |
| Package: Q68    | 68-Pin PLCC                   | 13-25 |
| Package: Q84    | 84-Pin PLCC                   | 13-25 |

### Package: J08 8-Pin CERDIP



#### Package: P08 8-Pin PDIP







### Package: J14 14-Pin CERDIP



#### Package: P14 14-Pin PDIP

0.740 - 0.760 (18.79 - 19.31)







## Package: J16 16-Pin CERDIP



#### Package: P16 16-Pin PDIP

0.740 - 0.760



Package: S16N 16-Pin Narrow SOIC



Package: S16W 16-Pin Wide SOIC



Package: T16 16-Pin TSSOP 0.192 - 0.202 (4.88 - 5.13) (4.29 - 4.50) (6.25 - 6.55) PIN 1 ID 0.026 BSC (0.65 BSC) 0.043 MAX (1.10 MAX) 0.008 - 0.012 0.020 - 0.028 0.033 - 0.037 0.004 - 0.008 0.002 - 0.006 (0.20 - 0.30) SEATING PLANE (0.51 - 0.71) (0.10 - 0.20) (0.84 - 0.94)(0.05 - 0.15)

Package: J18 18-Pin CERDIP 0.880 - 0.915 (22.35 - 23.24) 0.050 - 0.065 (1.27 - 1.65) <u>0.285 - 0.310</u> <u>0.290 - 0.320</u> (7.24 - 7.87) (7.36 - 8.13) PIN 1 ID 0.005 MIN (0.12 MIN) 0.100 BSC (2.54 BSC) (4 PLACES) 0.020 - 0.050 (0.51 - 1.27) 0.200 MAX (5.08 MAX) 0.016 - 0.022 0.008 - 0.012 0.125 MIN SEATING PLANE 0º - 15º (0.40 - 0.56) (3.18 MIN)





### Package: J20 20-Pin CERDIP





13













## Package: J24N 24-Pin Narrow CERDIP



## Package: J24W 24-Pin Wide CERDIP



13











SEATING PLANE

0.008 - 0.012

(0.20 - 0.31)

0º - 15º ~

0.015 - 0.021

(0.38 - 0.53)

0.125 - 0.135

(3.18 - 3.43)



(0.40 - 0.56)

(3.18 MIN)







Package: H32-7 32-Pin (7 x 7 x 1mm) TQFP



Package: Q32 32-Pin PLCC







Package: G44 44-Pin (10 x 10 x 2mm) PQFP



Package: H44-10 44-Pin (10 x 10 x 1mm) TQFP







Package: G52 52-Pin (10 x 10 x 2mm) PQFP





13







